hotspot/src/cpu/x86/vm/assembler_x86.hpp
author kvn
Thu, 05 May 2016 17:16:08 -0700
changeset 38239 4d8b8ba74fea
parent 38138 8514e24123c8
child 39419 cc993a4ab581
permissions -rw-r--r--
8154974: AVX-512 equipped inflate, has_negatives & compress intrinsics Reviewed-by: kvn Contributed-by: tomasz.wojtowicz@intel.com
Ignore whitespace changes - Everywhere: Within whitespace: At end of lines:
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
     1
/*
36561
b18243f4d955 8151002: Make Assembler methods vextract and vinsert match actual instructions
mikael
parents: 36555
diff changeset
     2
 * Copyright (c) 1997, 2016, Oracle and/or its affiliates. All rights reserved.
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
     3
 * DO NOT ALTER OR REMOVE COPYRIGHT NOTICES OR THIS FILE HEADER.
489c9b5090e2 Initial load
duke
parents:
diff changeset
     4
 *
489c9b5090e2 Initial load
duke
parents:
diff changeset
     5
 * This code is free software; you can redistribute it and/or modify it
489c9b5090e2 Initial load
duke
parents:
diff changeset
     6
 * under the terms of the GNU General Public License version 2 only, as
489c9b5090e2 Initial load
duke
parents:
diff changeset
     7
 * published by the Free Software Foundation.
489c9b5090e2 Initial load
duke
parents:
diff changeset
     8
 *
489c9b5090e2 Initial load
duke
parents:
diff changeset
     9
 * This code is distributed in the hope that it will be useful, but WITHOUT
489c9b5090e2 Initial load
duke
parents:
diff changeset
    10
 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
489c9b5090e2 Initial load
duke
parents:
diff changeset
    11
 * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License
489c9b5090e2 Initial load
duke
parents:
diff changeset
    12
 * version 2 for more details (a copy is included in the LICENSE file that
489c9b5090e2 Initial load
duke
parents:
diff changeset
    13
 * accompanied this code).
489c9b5090e2 Initial load
duke
parents:
diff changeset
    14
 *
489c9b5090e2 Initial load
duke
parents:
diff changeset
    15
 * You should have received a copy of the GNU General Public License version
489c9b5090e2 Initial load
duke
parents:
diff changeset
    16
 * 2 along with this work; if not, write to the Free Software Foundation,
489c9b5090e2 Initial load
duke
parents:
diff changeset
    17
 * Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA.
489c9b5090e2 Initial load
duke
parents:
diff changeset
    18
 *
5547
f4b087cbb361 6941466: Oracle rebranding changes for Hotspot repositories
trims
parents: 5416
diff changeset
    19
 * Please contact Oracle, 500 Oracle Parkway, Redwood Shores, CA 94065 USA
f4b087cbb361 6941466: Oracle rebranding changes for Hotspot repositories
trims
parents: 5416
diff changeset
    20
 * or visit www.oracle.com if you need additional information or have any
f4b087cbb361 6941466: Oracle rebranding changes for Hotspot repositories
trims
parents: 5416
diff changeset
    21
 * questions.
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
    22
 *
489c9b5090e2 Initial load
duke
parents:
diff changeset
    23
 */
489c9b5090e2 Initial load
duke
parents:
diff changeset
    24
7397
5b173b4ca846 6989984: Use standard include model for Hospot
stefank
parents: 7121
diff changeset
    25
#ifndef CPU_X86_VM_ASSEMBLER_X86_HPP
5b173b4ca846 6989984: Use standard include model for Hospot
stefank
parents: 7121
diff changeset
    26
#define CPU_X86_VM_ASSEMBLER_X86_HPP
5b173b4ca846 6989984: Use standard include model for Hospot
stefank
parents: 7121
diff changeset
    27
14626
0cf4eccf130f 8003240: x86: move MacroAssembler into separate file
twisti
parents: 14625
diff changeset
    28
#include "asm/register.hpp"
26576
a9429d24d429 8050147: StoreLoad barrier interferes with stack usages
shade
parents: 26434
diff changeset
    29
#include "vm_version_x86.hpp"
14626
0cf4eccf130f 8003240: x86: move MacroAssembler into separate file
twisti
parents: 14625
diff changeset
    30
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
    31
class BiasedLockingCounters;
489c9b5090e2 Initial load
duke
parents:
diff changeset
    32
489c9b5090e2 Initial load
duke
parents:
diff changeset
    33
// Contains all the definitions needed for x86 assembly code generation.
489c9b5090e2 Initial load
duke
parents:
diff changeset
    34
489c9b5090e2 Initial load
duke
parents:
diff changeset
    35
// Calling convention
489c9b5090e2 Initial load
duke
parents:
diff changeset
    36
class Argument VALUE_OBJ_CLASS_SPEC {
489c9b5090e2 Initial load
duke
parents:
diff changeset
    37
 public:
489c9b5090e2 Initial load
duke
parents:
diff changeset
    38
  enum {
489c9b5090e2 Initial load
duke
parents:
diff changeset
    39
#ifdef _LP64
489c9b5090e2 Initial load
duke
parents:
diff changeset
    40
#ifdef _WIN64
489c9b5090e2 Initial load
duke
parents:
diff changeset
    41
    n_int_register_parameters_c   = 4, // rcx, rdx, r8, r9 (c_rarg0, c_rarg1, ...)
489c9b5090e2 Initial load
duke
parents:
diff changeset
    42
    n_float_register_parameters_c = 4,  // xmm0 - xmm3 (c_farg0, c_farg1, ... )
489c9b5090e2 Initial load
duke
parents:
diff changeset
    43
#else
489c9b5090e2 Initial load
duke
parents:
diff changeset
    44
    n_int_register_parameters_c   = 6, // rdi, rsi, rdx, rcx, r8, r9 (c_rarg0, c_rarg1, ...)
489c9b5090e2 Initial load
duke
parents:
diff changeset
    45
    n_float_register_parameters_c = 8,  // xmm0 - xmm7 (c_farg0, c_farg1, ... )
489c9b5090e2 Initial load
duke
parents:
diff changeset
    46
#endif // _WIN64
489c9b5090e2 Initial load
duke
parents:
diff changeset
    47
    n_int_register_parameters_j   = 6, // j_rarg0, j_rarg1, ...
489c9b5090e2 Initial load
duke
parents:
diff changeset
    48
    n_float_register_parameters_j = 8  // j_farg0, j_farg1, ...
489c9b5090e2 Initial load
duke
parents:
diff changeset
    49
#else
489c9b5090e2 Initial load
duke
parents:
diff changeset
    50
    n_register_parameters = 0   // 0 registers used to pass arguments
489c9b5090e2 Initial load
duke
parents:
diff changeset
    51
#endif // _LP64
489c9b5090e2 Initial load
duke
parents:
diff changeset
    52
  };
489c9b5090e2 Initial load
duke
parents:
diff changeset
    53
};
489c9b5090e2 Initial load
duke
parents:
diff changeset
    54
489c9b5090e2 Initial load
duke
parents:
diff changeset
    55
489c9b5090e2 Initial load
duke
parents:
diff changeset
    56
#ifdef _LP64
489c9b5090e2 Initial load
duke
parents:
diff changeset
    57
// Symbolically name the register arguments used by the c calling convention.
489c9b5090e2 Initial load
duke
parents:
diff changeset
    58
// Windows is different from linux/solaris. So much for standards...
489c9b5090e2 Initial load
duke
parents:
diff changeset
    59
489c9b5090e2 Initial load
duke
parents:
diff changeset
    60
#ifdef _WIN64
489c9b5090e2 Initial load
duke
parents:
diff changeset
    61
489c9b5090e2 Initial load
duke
parents:
diff changeset
    62
REGISTER_DECLARATION(Register, c_rarg0, rcx);
489c9b5090e2 Initial load
duke
parents:
diff changeset
    63
REGISTER_DECLARATION(Register, c_rarg1, rdx);
489c9b5090e2 Initial load
duke
parents:
diff changeset
    64
REGISTER_DECLARATION(Register, c_rarg2, r8);
489c9b5090e2 Initial load
duke
parents:
diff changeset
    65
REGISTER_DECLARATION(Register, c_rarg3, r9);
489c9b5090e2 Initial load
duke
parents:
diff changeset
    66
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
    67
REGISTER_DECLARATION(XMMRegister, c_farg0, xmm0);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
    68
REGISTER_DECLARATION(XMMRegister, c_farg1, xmm1);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
    69
REGISTER_DECLARATION(XMMRegister, c_farg2, xmm2);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
    70
REGISTER_DECLARATION(XMMRegister, c_farg3, xmm3);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
    71
489c9b5090e2 Initial load
duke
parents:
diff changeset
    72
#else
489c9b5090e2 Initial load
duke
parents:
diff changeset
    73
489c9b5090e2 Initial load
duke
parents:
diff changeset
    74
REGISTER_DECLARATION(Register, c_rarg0, rdi);
489c9b5090e2 Initial load
duke
parents:
diff changeset
    75
REGISTER_DECLARATION(Register, c_rarg1, rsi);
489c9b5090e2 Initial load
duke
parents:
diff changeset
    76
REGISTER_DECLARATION(Register, c_rarg2, rdx);
489c9b5090e2 Initial load
duke
parents:
diff changeset
    77
REGISTER_DECLARATION(Register, c_rarg3, rcx);
489c9b5090e2 Initial load
duke
parents:
diff changeset
    78
REGISTER_DECLARATION(Register, c_rarg4, r8);
489c9b5090e2 Initial load
duke
parents:
diff changeset
    79
REGISTER_DECLARATION(Register, c_rarg5, r9);
489c9b5090e2 Initial load
duke
parents:
diff changeset
    80
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
    81
REGISTER_DECLARATION(XMMRegister, c_farg0, xmm0);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
    82
REGISTER_DECLARATION(XMMRegister, c_farg1, xmm1);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
    83
REGISTER_DECLARATION(XMMRegister, c_farg2, xmm2);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
    84
REGISTER_DECLARATION(XMMRegister, c_farg3, xmm3);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
    85
REGISTER_DECLARATION(XMMRegister, c_farg4, xmm4);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
    86
REGISTER_DECLARATION(XMMRegister, c_farg5, xmm5);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
    87
REGISTER_DECLARATION(XMMRegister, c_farg6, xmm6);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
    88
REGISTER_DECLARATION(XMMRegister, c_farg7, xmm7);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
    89
489c9b5090e2 Initial load
duke
parents:
diff changeset
    90
#endif // _WIN64
489c9b5090e2 Initial load
duke
parents:
diff changeset
    91
489c9b5090e2 Initial load
duke
parents:
diff changeset
    92
// Symbolically name the register arguments used by the Java calling convention.
489c9b5090e2 Initial load
duke
parents:
diff changeset
    93
// We have control over the convention for java so we can do what we please.
489c9b5090e2 Initial load
duke
parents:
diff changeset
    94
// What pleases us is to offset the java calling convention so that when
489c9b5090e2 Initial load
duke
parents:
diff changeset
    95
// we call a suitable jni method the arguments are lined up and we don't
489c9b5090e2 Initial load
duke
parents:
diff changeset
    96
// have to do little shuffling. A suitable jni method is non-static and a
489c9b5090e2 Initial load
duke
parents:
diff changeset
    97
// small number of arguments (two fewer args on windows)
489c9b5090e2 Initial load
duke
parents:
diff changeset
    98
//
489c9b5090e2 Initial load
duke
parents:
diff changeset
    99
//        |-------------------------------------------------------|
489c9b5090e2 Initial load
duke
parents:
diff changeset
   100
//        | c_rarg0   c_rarg1  c_rarg2 c_rarg3 c_rarg4 c_rarg5    |
489c9b5090e2 Initial load
duke
parents:
diff changeset
   101
//        |-------------------------------------------------------|
489c9b5090e2 Initial load
duke
parents:
diff changeset
   102
//        | rcx       rdx      r8      r9      rdi*    rsi*       | windows (* not a c_rarg)
489c9b5090e2 Initial load
duke
parents:
diff changeset
   103
//        | rdi       rsi      rdx     rcx     r8      r9         | solaris/linux
489c9b5090e2 Initial load
duke
parents:
diff changeset
   104
//        |-------------------------------------------------------|
489c9b5090e2 Initial load
duke
parents:
diff changeset
   105
//        | j_rarg5   j_rarg0  j_rarg1 j_rarg2 j_rarg3 j_rarg4    |
489c9b5090e2 Initial load
duke
parents:
diff changeset
   106
//        |-------------------------------------------------------|
489c9b5090e2 Initial load
duke
parents:
diff changeset
   107
489c9b5090e2 Initial load
duke
parents:
diff changeset
   108
REGISTER_DECLARATION(Register, j_rarg0, c_rarg1);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   109
REGISTER_DECLARATION(Register, j_rarg1, c_rarg2);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   110
REGISTER_DECLARATION(Register, j_rarg2, c_rarg3);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   111
// Windows runs out of register args here
489c9b5090e2 Initial load
duke
parents:
diff changeset
   112
#ifdef _WIN64
489c9b5090e2 Initial load
duke
parents:
diff changeset
   113
REGISTER_DECLARATION(Register, j_rarg3, rdi);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   114
REGISTER_DECLARATION(Register, j_rarg4, rsi);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   115
#else
489c9b5090e2 Initial load
duke
parents:
diff changeset
   116
REGISTER_DECLARATION(Register, j_rarg3, c_rarg4);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   117
REGISTER_DECLARATION(Register, j_rarg4, c_rarg5);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   118
#endif /* _WIN64 */
489c9b5090e2 Initial load
duke
parents:
diff changeset
   119
REGISTER_DECLARATION(Register, j_rarg5, c_rarg0);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   120
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   121
REGISTER_DECLARATION(XMMRegister, j_farg0, xmm0);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   122
REGISTER_DECLARATION(XMMRegister, j_farg1, xmm1);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   123
REGISTER_DECLARATION(XMMRegister, j_farg2, xmm2);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   124
REGISTER_DECLARATION(XMMRegister, j_farg3, xmm3);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   125
REGISTER_DECLARATION(XMMRegister, j_farg4, xmm4);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   126
REGISTER_DECLARATION(XMMRegister, j_farg5, xmm5);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   127
REGISTER_DECLARATION(XMMRegister, j_farg6, xmm6);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   128
REGISTER_DECLARATION(XMMRegister, j_farg7, xmm7);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   129
489c9b5090e2 Initial load
duke
parents:
diff changeset
   130
REGISTER_DECLARATION(Register, rscratch1, r10);  // volatile
489c9b5090e2 Initial load
duke
parents:
diff changeset
   131
REGISTER_DECLARATION(Register, rscratch2, r11);  // volatile
489c9b5090e2 Initial load
duke
parents:
diff changeset
   132
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   133
REGISTER_DECLARATION(Register, r12_heapbase, r12); // callee-saved
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   134
REGISTER_DECLARATION(Register, r15_thread, r15); // callee-saved
489c9b5090e2 Initial load
duke
parents:
diff changeset
   135
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   136
#else
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   137
// rscratch1 will apear in 32bit code that is dead but of course must compile
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   138
// Using noreg ensures if the dead code is incorrectly live and executed it
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   139
// will cause an assertion failure
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   140
#define rscratch1 noreg
7427
d7b79a367474 6985015: C1 needs to support compressed oops
iveresov
parents: 7397
diff changeset
   141
#define rscratch2 noreg
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   142
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   143
#endif // _LP64
489c9b5090e2 Initial load
duke
parents:
diff changeset
   144
30305
b92a97e1e9cb 8068945: Use RBP register as proper frame pointer in JIT compiled code on x86
zmajo
parents: 30211
diff changeset
   145
// JSR 292
b92a97e1e9cb 8068945: Use RBP register as proper frame pointer in JIT compiled code on x86
zmajo
parents: 30211
diff changeset
   146
// On x86, the SP does not have to be saved when invoking method handle intrinsics
b92a97e1e9cb 8068945: Use RBP register as proper frame pointer in JIT compiled code on x86
zmajo
parents: 30211
diff changeset
   147
// or compiled lambda forms. We indicate that by setting rbp_mh_SP_save to noreg.
b92a97e1e9cb 8068945: Use RBP register as proper frame pointer in JIT compiled code on x86
zmajo
parents: 30211
diff changeset
   148
REGISTER_DECLARATION(Register, rbp_mh_SP_save, noreg);
5687
b862d1f189bd 6930772: JSR 292 needs to support SPARC C1
twisti
parents: 5416
diff changeset
   149
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   150
// Address is an abstraction used to represent a memory location
489c9b5090e2 Initial load
duke
parents:
diff changeset
   151
// using any of the amd64 addressing modes with one object.
489c9b5090e2 Initial load
duke
parents:
diff changeset
   152
//
489c9b5090e2 Initial load
duke
parents:
diff changeset
   153
// Note: A register location is represented via a Register, not
489c9b5090e2 Initial load
duke
parents:
diff changeset
   154
//       via an address for efficiency & simplicity reasons.
489c9b5090e2 Initial load
duke
parents:
diff changeset
   155
489c9b5090e2 Initial load
duke
parents:
diff changeset
   156
class ArrayAddress;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   157
489c9b5090e2 Initial load
duke
parents:
diff changeset
   158
class Address VALUE_OBJ_CLASS_SPEC {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   159
 public:
489c9b5090e2 Initial load
duke
parents:
diff changeset
   160
  enum ScaleFactor {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   161
    no_scale = -1,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   162
    times_1  =  0,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   163
    times_2  =  1,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   164
    times_4  =  2,
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   165
    times_8  =  3,
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   166
    times_ptr = LP64_ONLY(times_8) NOT_LP64(times_4)
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   167
  };
2148
09c7f703773b 6812678: macro assembler needs delayed binding of a few constants (for 6655638)
jrose
parents: 1500
diff changeset
   168
  static ScaleFactor times(int size) {
09c7f703773b 6812678: macro assembler needs delayed binding of a few constants (for 6655638)
jrose
parents: 1500
diff changeset
   169
    assert(size >= 1 && size <= 8 && is_power_of_2(size), "bad scale size");
09c7f703773b 6812678: macro assembler needs delayed binding of a few constants (for 6655638)
jrose
parents: 1500
diff changeset
   170
    if (size == 8)  return times_8;
09c7f703773b 6812678: macro assembler needs delayed binding of a few constants (for 6655638)
jrose
parents: 1500
diff changeset
   171
    if (size == 4)  return times_4;
09c7f703773b 6812678: macro assembler needs delayed binding of a few constants (for 6655638)
jrose
parents: 1500
diff changeset
   172
    if (size == 2)  return times_2;
09c7f703773b 6812678: macro assembler needs delayed binding of a few constants (for 6655638)
jrose
parents: 1500
diff changeset
   173
    return times_1;
09c7f703773b 6812678: macro assembler needs delayed binding of a few constants (for 6655638)
jrose
parents: 1500
diff changeset
   174
  }
09c7f703773b 6812678: macro assembler needs delayed binding of a few constants (for 6655638)
jrose
parents: 1500
diff changeset
   175
  static int scale_size(ScaleFactor scale) {
09c7f703773b 6812678: macro assembler needs delayed binding of a few constants (for 6655638)
jrose
parents: 1500
diff changeset
   176
    assert(scale != no_scale, "");
09c7f703773b 6812678: macro assembler needs delayed binding of a few constants (for 6655638)
jrose
parents: 1500
diff changeset
   177
    assert(((1 << (int)times_1) == 1 &&
09c7f703773b 6812678: macro assembler needs delayed binding of a few constants (for 6655638)
jrose
parents: 1500
diff changeset
   178
            (1 << (int)times_2) == 2 &&
09c7f703773b 6812678: macro assembler needs delayed binding of a few constants (for 6655638)
jrose
parents: 1500
diff changeset
   179
            (1 << (int)times_4) == 4 &&
09c7f703773b 6812678: macro assembler needs delayed binding of a few constants (for 6655638)
jrose
parents: 1500
diff changeset
   180
            (1 << (int)times_8) == 8), "");
09c7f703773b 6812678: macro assembler needs delayed binding of a few constants (for 6655638)
jrose
parents: 1500
diff changeset
   181
    return (1 << (int)scale);
09c7f703773b 6812678: macro assembler needs delayed binding of a few constants (for 6655638)
jrose
parents: 1500
diff changeset
   182
  }
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   183
489c9b5090e2 Initial load
duke
parents:
diff changeset
   184
 private:
489c9b5090e2 Initial load
duke
parents:
diff changeset
   185
  Register         _base;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   186
  Register         _index;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   187
  ScaleFactor      _scale;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   188
  int              _disp;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   189
  RelocationHolder _rspec;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   190
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   191
  // Easily misused constructors make them private
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   192
  // %%% can we make these go away?
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   193
  NOT_LP64(Address(address loc, RelocationHolder spec);)
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   194
  Address(int disp, address loc, relocInfo::relocType rtype);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   195
  Address(int disp, address loc, RelocationHolder spec);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   196
489c9b5090e2 Initial load
duke
parents:
diff changeset
   197
 public:
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   198
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   199
 int disp() { return _disp; }
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   200
  // creation
489c9b5090e2 Initial load
duke
parents:
diff changeset
   201
  Address()
489c9b5090e2 Initial load
duke
parents:
diff changeset
   202
    : _base(noreg),
489c9b5090e2 Initial load
duke
parents:
diff changeset
   203
      _index(noreg),
489c9b5090e2 Initial load
duke
parents:
diff changeset
   204
      _scale(no_scale),
489c9b5090e2 Initial load
duke
parents:
diff changeset
   205
      _disp(0) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   206
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   207
489c9b5090e2 Initial load
duke
parents:
diff changeset
   208
  // No default displacement otherwise Register can be implicitly
489c9b5090e2 Initial load
duke
parents:
diff changeset
   209
  // converted to 0(Register) which is quite a different animal.
489c9b5090e2 Initial load
duke
parents:
diff changeset
   210
489c9b5090e2 Initial load
duke
parents:
diff changeset
   211
  Address(Register base, int disp)
489c9b5090e2 Initial load
duke
parents:
diff changeset
   212
    : _base(base),
489c9b5090e2 Initial load
duke
parents:
diff changeset
   213
      _index(noreg),
489c9b5090e2 Initial load
duke
parents:
diff changeset
   214
      _scale(no_scale),
489c9b5090e2 Initial load
duke
parents:
diff changeset
   215
      _disp(disp) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   216
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   217
489c9b5090e2 Initial load
duke
parents:
diff changeset
   218
  Address(Register base, Register index, ScaleFactor scale, int disp = 0)
489c9b5090e2 Initial load
duke
parents:
diff changeset
   219
    : _base (base),
489c9b5090e2 Initial load
duke
parents:
diff changeset
   220
      _index(index),
489c9b5090e2 Initial load
duke
parents:
diff changeset
   221
      _scale(scale),
489c9b5090e2 Initial load
duke
parents:
diff changeset
   222
      _disp (disp) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   223
    assert(!index->is_valid() == (scale == Address::no_scale),
489c9b5090e2 Initial load
duke
parents:
diff changeset
   224
           "inconsistent address");
489c9b5090e2 Initial load
duke
parents:
diff changeset
   225
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   226
2332
5c7b6f4ce0a1 6814659: separable cleanups and subroutines for 6655638
jrose
parents: 2256
diff changeset
   227
  Address(Register base, RegisterOrConstant index, ScaleFactor scale = times_1, int disp = 0)
2148
09c7f703773b 6812678: macro assembler needs delayed binding of a few constants (for 6655638)
jrose
parents: 1500
diff changeset
   228
    : _base (base),
09c7f703773b 6812678: macro assembler needs delayed binding of a few constants (for 6655638)
jrose
parents: 1500
diff changeset
   229
      _index(index.register_or_noreg()),
09c7f703773b 6812678: macro assembler needs delayed binding of a few constants (for 6655638)
jrose
parents: 1500
diff changeset
   230
      _scale(scale),
09c7f703773b 6812678: macro assembler needs delayed binding of a few constants (for 6655638)
jrose
parents: 1500
diff changeset
   231
      _disp (disp + (index.constant_or_zero() * scale_size(scale))) {
09c7f703773b 6812678: macro assembler needs delayed binding of a few constants (for 6655638)
jrose
parents: 1500
diff changeset
   232
    if (!index.is_register())  scale = Address::no_scale;
09c7f703773b 6812678: macro assembler needs delayed binding of a few constants (for 6655638)
jrose
parents: 1500
diff changeset
   233
    assert(!_index->is_valid() == (scale == Address::no_scale),
09c7f703773b 6812678: macro assembler needs delayed binding of a few constants (for 6655638)
jrose
parents: 1500
diff changeset
   234
           "inconsistent address");
09c7f703773b 6812678: macro assembler needs delayed binding of a few constants (for 6655638)
jrose
parents: 1500
diff changeset
   235
  }
09c7f703773b 6812678: macro assembler needs delayed binding of a few constants (for 6655638)
jrose
parents: 1500
diff changeset
   236
09c7f703773b 6812678: macro assembler needs delayed binding of a few constants (for 6655638)
jrose
parents: 1500
diff changeset
   237
  Address plus_disp(int disp) const {
09c7f703773b 6812678: macro assembler needs delayed binding of a few constants (for 6655638)
jrose
parents: 1500
diff changeset
   238
    Address a = (*this);
09c7f703773b 6812678: macro assembler needs delayed binding of a few constants (for 6655638)
jrose
parents: 1500
diff changeset
   239
    a._disp += disp;
09c7f703773b 6812678: macro assembler needs delayed binding of a few constants (for 6655638)
jrose
parents: 1500
diff changeset
   240
    return a;
09c7f703773b 6812678: macro assembler needs delayed binding of a few constants (for 6655638)
jrose
parents: 1500
diff changeset
   241
  }
9630
d6419e4395e3 6939861: JVM should handle more conversion operations
never
parents: 9437
diff changeset
   242
  Address plus_disp(RegisterOrConstant disp, ScaleFactor scale = times_1) const {
d6419e4395e3 6939861: JVM should handle more conversion operations
never
parents: 9437
diff changeset
   243
    Address a = (*this);
d6419e4395e3 6939861: JVM should handle more conversion operations
never
parents: 9437
diff changeset
   244
    a._disp += disp.constant_or_zero() * scale_size(scale);
d6419e4395e3 6939861: JVM should handle more conversion operations
never
parents: 9437
diff changeset
   245
    if (disp.is_register()) {
d6419e4395e3 6939861: JVM should handle more conversion operations
never
parents: 9437
diff changeset
   246
      assert(!a.index()->is_valid(), "competing indexes");
d6419e4395e3 6939861: JVM should handle more conversion operations
never
parents: 9437
diff changeset
   247
      a._index = disp.as_register();
d6419e4395e3 6939861: JVM should handle more conversion operations
never
parents: 9437
diff changeset
   248
      a._scale = scale;
d6419e4395e3 6939861: JVM should handle more conversion operations
never
parents: 9437
diff changeset
   249
    }
d6419e4395e3 6939861: JVM should handle more conversion operations
never
parents: 9437
diff changeset
   250
    return a;
d6419e4395e3 6939861: JVM should handle more conversion operations
never
parents: 9437
diff changeset
   251
  }
d6419e4395e3 6939861: JVM should handle more conversion operations
never
parents: 9437
diff changeset
   252
  bool is_same_address(Address a) const {
d6419e4395e3 6939861: JVM should handle more conversion operations
never
parents: 9437
diff changeset
   253
    // disregard _rspec
d6419e4395e3 6939861: JVM should handle more conversion operations
never
parents: 9437
diff changeset
   254
    return _base == a._base && _disp == a._disp && _index == a._index && _scale == a._scale;
d6419e4395e3 6939861: JVM should handle more conversion operations
never
parents: 9437
diff changeset
   255
  }
2148
09c7f703773b 6812678: macro assembler needs delayed binding of a few constants (for 6655638)
jrose
parents: 1500
diff changeset
   256
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   257
  // The following two overloads are used in connection with the
489c9b5090e2 Initial load
duke
parents:
diff changeset
   258
  // ByteSize type (see sizes.hpp).  They simplify the use of
489c9b5090e2 Initial load
duke
parents:
diff changeset
   259
  // ByteSize'd arguments in assembly code. Note that their equivalent
489c9b5090e2 Initial load
duke
parents:
diff changeset
   260
  // for the optimized build are the member functions with int disp
489c9b5090e2 Initial load
duke
parents:
diff changeset
   261
  // argument since ByteSize is mapped to an int type in that case.
489c9b5090e2 Initial load
duke
parents:
diff changeset
   262
  //
489c9b5090e2 Initial load
duke
parents:
diff changeset
   263
  // Note: DO NOT introduce similar overloaded functions for WordSize
489c9b5090e2 Initial load
duke
parents:
diff changeset
   264
  // arguments as in the optimized mode, both ByteSize and WordSize
489c9b5090e2 Initial load
duke
parents:
diff changeset
   265
  // are mapped to the same type and thus the compiler cannot make a
489c9b5090e2 Initial load
duke
parents:
diff changeset
   266
  // distinction anymore (=> compiler errors).
489c9b5090e2 Initial load
duke
parents:
diff changeset
   267
489c9b5090e2 Initial load
duke
parents:
diff changeset
   268
#ifdef ASSERT
489c9b5090e2 Initial load
duke
parents:
diff changeset
   269
  Address(Register base, ByteSize disp)
489c9b5090e2 Initial load
duke
parents:
diff changeset
   270
    : _base(base),
489c9b5090e2 Initial load
duke
parents:
diff changeset
   271
      _index(noreg),
489c9b5090e2 Initial load
duke
parents:
diff changeset
   272
      _scale(no_scale),
489c9b5090e2 Initial load
duke
parents:
diff changeset
   273
      _disp(in_bytes(disp)) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   274
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   275
489c9b5090e2 Initial load
duke
parents:
diff changeset
   276
  Address(Register base, Register index, ScaleFactor scale, ByteSize disp)
489c9b5090e2 Initial load
duke
parents:
diff changeset
   277
    : _base(base),
489c9b5090e2 Initial load
duke
parents:
diff changeset
   278
      _index(index),
489c9b5090e2 Initial load
duke
parents:
diff changeset
   279
      _scale(scale),
489c9b5090e2 Initial load
duke
parents:
diff changeset
   280
      _disp(in_bytes(disp)) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   281
    assert(!index->is_valid() == (scale == Address::no_scale),
489c9b5090e2 Initial load
duke
parents:
diff changeset
   282
           "inconsistent address");
489c9b5090e2 Initial load
duke
parents:
diff changeset
   283
  }
2148
09c7f703773b 6812678: macro assembler needs delayed binding of a few constants (for 6655638)
jrose
parents: 1500
diff changeset
   284
2332
5c7b6f4ce0a1 6814659: separable cleanups and subroutines for 6655638
jrose
parents: 2256
diff changeset
   285
  Address(Register base, RegisterOrConstant index, ScaleFactor scale, ByteSize disp)
2148
09c7f703773b 6812678: macro assembler needs delayed binding of a few constants (for 6655638)
jrose
parents: 1500
diff changeset
   286
    : _base (base),
09c7f703773b 6812678: macro assembler needs delayed binding of a few constants (for 6655638)
jrose
parents: 1500
diff changeset
   287
      _index(index.register_or_noreg()),
09c7f703773b 6812678: macro assembler needs delayed binding of a few constants (for 6655638)
jrose
parents: 1500
diff changeset
   288
      _scale(scale),
09c7f703773b 6812678: macro assembler needs delayed binding of a few constants (for 6655638)
jrose
parents: 1500
diff changeset
   289
      _disp (in_bytes(disp) + (index.constant_or_zero() * scale_size(scale))) {
09c7f703773b 6812678: macro assembler needs delayed binding of a few constants (for 6655638)
jrose
parents: 1500
diff changeset
   290
    if (!index.is_register())  scale = Address::no_scale;
09c7f703773b 6812678: macro assembler needs delayed binding of a few constants (for 6655638)
jrose
parents: 1500
diff changeset
   291
    assert(!_index->is_valid() == (scale == Address::no_scale),
09c7f703773b 6812678: macro assembler needs delayed binding of a few constants (for 6655638)
jrose
parents: 1500
diff changeset
   292
           "inconsistent address");
09c7f703773b 6812678: macro assembler needs delayed binding of a few constants (for 6655638)
jrose
parents: 1500
diff changeset
   293
  }
09c7f703773b 6812678: macro assembler needs delayed binding of a few constants (for 6655638)
jrose
parents: 1500
diff changeset
   294
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   295
#endif // ASSERT
489c9b5090e2 Initial load
duke
parents:
diff changeset
   296
489c9b5090e2 Initial load
duke
parents:
diff changeset
   297
  // accessors
1374
4c24294029a9 6711316: Open source the Garbage-First garbage collector
ysr
parents: 244
diff changeset
   298
  bool        uses(Register reg) const { return _base == reg || _index == reg; }
4c24294029a9 6711316: Open source the Garbage-First garbage collector
ysr
parents: 244
diff changeset
   299
  Register    base()             const { return _base;  }
4c24294029a9 6711316: Open source the Garbage-First garbage collector
ysr
parents: 244
diff changeset
   300
  Register    index()            const { return _index; }
4c24294029a9 6711316: Open source the Garbage-First garbage collector
ysr
parents: 244
diff changeset
   301
  ScaleFactor scale()            const { return _scale; }
4c24294029a9 6711316: Open source the Garbage-First garbage collector
ysr
parents: 244
diff changeset
   302
  int         disp()             const { return _disp;  }
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   303
489c9b5090e2 Initial load
duke
parents:
diff changeset
   304
  // Convert the raw encoding form into the form expected by the constructor for
489c9b5090e2 Initial load
duke
parents:
diff changeset
   305
  // Address.  An index of 4 (rsp) corresponds to having no index, so convert
489c9b5090e2 Initial load
duke
parents:
diff changeset
   306
  // that to noreg for the Address constructor.
13728
882756847a04 6964458: Reimplement class meta-data storage to use native memory
coleenp
parents: 13485
diff changeset
   307
  static Address make_raw(int base, int index, int scale, int disp, relocInfo::relocType disp_reloc);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   308
489c9b5090e2 Initial load
duke
parents:
diff changeset
   309
  static Address make_array(ArrayAddress);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   310
489c9b5090e2 Initial load
duke
parents:
diff changeset
   311
 private:
489c9b5090e2 Initial load
duke
parents:
diff changeset
   312
  bool base_needs_rex() const {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   313
    return _base != noreg && _base->encoding() >= 8;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   314
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   315
489c9b5090e2 Initial load
duke
parents:
diff changeset
   316
  bool index_needs_rex() const {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   317
    return _index != noreg &&_index->encoding() >= 8;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   318
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   319
489c9b5090e2 Initial load
duke
parents:
diff changeset
   320
  relocInfo::relocType reloc() const { return _rspec.type(); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   321
489c9b5090e2 Initial load
duke
parents:
diff changeset
   322
  friend class Assembler;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   323
  friend class MacroAssembler;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   324
  friend class LIR_Assembler; // base/index/scale/disp
489c9b5090e2 Initial load
duke
parents:
diff changeset
   325
};
489c9b5090e2 Initial load
duke
parents:
diff changeset
   326
489c9b5090e2 Initial load
duke
parents:
diff changeset
   327
//
489c9b5090e2 Initial load
duke
parents:
diff changeset
   328
// AddressLiteral has been split out from Address because operands of this type
489c9b5090e2 Initial load
duke
parents:
diff changeset
   329
// need to be treated specially on 32bit vs. 64bit platforms. By splitting it out
489c9b5090e2 Initial load
duke
parents:
diff changeset
   330
// the few instructions that need to deal with address literals are unique and the
489c9b5090e2 Initial load
duke
parents:
diff changeset
   331
// MacroAssembler does not have to implement every instruction in the Assembler
489c9b5090e2 Initial load
duke
parents:
diff changeset
   332
// in order to search for address literals that may need special handling depending
489c9b5090e2 Initial load
duke
parents:
diff changeset
   333
// on the instruction and the platform. As small step on the way to merging i486/amd64
489c9b5090e2 Initial load
duke
parents:
diff changeset
   334
// directories.
489c9b5090e2 Initial load
duke
parents:
diff changeset
   335
//
489c9b5090e2 Initial load
duke
parents:
diff changeset
   336
class AddressLiteral VALUE_OBJ_CLASS_SPEC {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   337
  friend class ArrayAddress;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   338
  RelocationHolder _rspec;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   339
  // Typically we use AddressLiterals we want to use their rval
489c9b5090e2 Initial load
duke
parents:
diff changeset
   340
  // However in some situations we want the lval (effect address) of the item.
489c9b5090e2 Initial load
duke
parents:
diff changeset
   341
  // We provide a special factory for making those lvals.
489c9b5090e2 Initial load
duke
parents:
diff changeset
   342
  bool _is_lval;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   343
489c9b5090e2 Initial load
duke
parents:
diff changeset
   344
  // If the target is far we'll need to load the ea of this to
489c9b5090e2 Initial load
duke
parents:
diff changeset
   345
  // a register to reach it. Otherwise if near we can do rip
489c9b5090e2 Initial load
duke
parents:
diff changeset
   346
  // relative addressing.
489c9b5090e2 Initial load
duke
parents:
diff changeset
   347
489c9b5090e2 Initial load
duke
parents:
diff changeset
   348
  address          _target;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   349
489c9b5090e2 Initial load
duke
parents:
diff changeset
   350
 protected:
489c9b5090e2 Initial load
duke
parents:
diff changeset
   351
  // creation
489c9b5090e2 Initial load
duke
parents:
diff changeset
   352
  AddressLiteral()
489c9b5090e2 Initial load
duke
parents:
diff changeset
   353
    : _is_lval(false),
489c9b5090e2 Initial load
duke
parents:
diff changeset
   354
      _target(NULL)
489c9b5090e2 Initial load
duke
parents:
diff changeset
   355
  {}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   356
489c9b5090e2 Initial load
duke
parents:
diff changeset
   357
  public:
489c9b5090e2 Initial load
duke
parents:
diff changeset
   358
489c9b5090e2 Initial load
duke
parents:
diff changeset
   359
489c9b5090e2 Initial load
duke
parents:
diff changeset
   360
  AddressLiteral(address target, relocInfo::relocType rtype);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   361
489c9b5090e2 Initial load
duke
parents:
diff changeset
   362
  AddressLiteral(address target, RelocationHolder const& rspec)
489c9b5090e2 Initial load
duke
parents:
diff changeset
   363
    : _rspec(rspec),
489c9b5090e2 Initial load
duke
parents:
diff changeset
   364
      _is_lval(false),
489c9b5090e2 Initial load
duke
parents:
diff changeset
   365
      _target(target)
489c9b5090e2 Initial load
duke
parents:
diff changeset
   366
  {}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   367
489c9b5090e2 Initial load
duke
parents:
diff changeset
   368
  AddressLiteral addr() {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   369
    AddressLiteral ret = *this;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   370
    ret._is_lval = true;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   371
    return ret;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   372
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   373
489c9b5090e2 Initial load
duke
parents:
diff changeset
   374
489c9b5090e2 Initial load
duke
parents:
diff changeset
   375
 private:
489c9b5090e2 Initial load
duke
parents:
diff changeset
   376
489c9b5090e2 Initial load
duke
parents:
diff changeset
   377
  address target() { return _target; }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   378
  bool is_lval() { return _is_lval; }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   379
489c9b5090e2 Initial load
duke
parents:
diff changeset
   380
  relocInfo::relocType reloc() const { return _rspec.type(); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   381
  const RelocationHolder& rspec() const { return _rspec; }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   382
489c9b5090e2 Initial load
duke
parents:
diff changeset
   383
  friend class Assembler;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   384
  friend class MacroAssembler;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   385
  friend class Address;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   386
  friend class LIR_Assembler;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   387
};
489c9b5090e2 Initial load
duke
parents:
diff changeset
   388
489c9b5090e2 Initial load
duke
parents:
diff changeset
   389
// Convience classes
489c9b5090e2 Initial load
duke
parents:
diff changeset
   390
class RuntimeAddress: public AddressLiteral {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   391
489c9b5090e2 Initial load
duke
parents:
diff changeset
   392
  public:
489c9b5090e2 Initial load
duke
parents:
diff changeset
   393
489c9b5090e2 Initial load
duke
parents:
diff changeset
   394
  RuntimeAddress(address target) : AddressLiteral(target, relocInfo::runtime_call_type) {}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   395
489c9b5090e2 Initial load
duke
parents:
diff changeset
   396
};
489c9b5090e2 Initial load
duke
parents:
diff changeset
   397
489c9b5090e2 Initial load
duke
parents:
diff changeset
   398
class ExternalAddress: public AddressLiteral {
9111
c100c09c66f2 6777083: assert(target != __null,"must not be null")
never
parents: 8882
diff changeset
   399
 private:
c100c09c66f2 6777083: assert(target != __null,"must not be null")
never
parents: 8882
diff changeset
   400
  static relocInfo::relocType reloc_for_target(address target) {
c100c09c66f2 6777083: assert(target != __null,"must not be null")
never
parents: 8882
diff changeset
   401
    // Sometimes ExternalAddress is used for values which aren't
c100c09c66f2 6777083: assert(target != __null,"must not be null")
never
parents: 8882
diff changeset
   402
    // exactly addresses, like the card table base.
c100c09c66f2 6777083: assert(target != __null,"must not be null")
never
parents: 8882
diff changeset
   403
    // external_word_type can't be used for values in the first page
c100c09c66f2 6777083: assert(target != __null,"must not be null")
never
parents: 8882
diff changeset
   404
    // so just skip the reloc in that case.
c100c09c66f2 6777083: assert(target != __null,"must not be null")
never
parents: 8882
diff changeset
   405
    return external_word_Relocation::can_be_relocated(target) ? relocInfo::external_word_type : relocInfo::none;
c100c09c66f2 6777083: assert(target != __null,"must not be null")
never
parents: 8882
diff changeset
   406
  }
c100c09c66f2 6777083: assert(target != __null,"must not be null")
never
parents: 8882
diff changeset
   407
c100c09c66f2 6777083: assert(target != __null,"must not be null")
never
parents: 8882
diff changeset
   408
 public:
c100c09c66f2 6777083: assert(target != __null,"must not be null")
never
parents: 8882
diff changeset
   409
c100c09c66f2 6777083: assert(target != __null,"must not be null")
never
parents: 8882
diff changeset
   410
  ExternalAddress(address target) : AddressLiteral(target, reloc_for_target(target)) {}
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   411
489c9b5090e2 Initial load
duke
parents:
diff changeset
   412
};
489c9b5090e2 Initial load
duke
parents:
diff changeset
   413
489c9b5090e2 Initial load
duke
parents:
diff changeset
   414
class InternalAddress: public AddressLiteral {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   415
489c9b5090e2 Initial load
duke
parents:
diff changeset
   416
  public:
489c9b5090e2 Initial load
duke
parents:
diff changeset
   417
489c9b5090e2 Initial load
duke
parents:
diff changeset
   418
  InternalAddress(address target) : AddressLiteral(target, relocInfo::internal_word_type) {}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   419
489c9b5090e2 Initial load
duke
parents:
diff changeset
   420
};
489c9b5090e2 Initial load
duke
parents:
diff changeset
   421
489c9b5090e2 Initial load
duke
parents:
diff changeset
   422
// x86 can do array addressing as a single operation since disp can be an absolute
489c9b5090e2 Initial load
duke
parents:
diff changeset
   423
// address amd64 can't. We create a class that expresses the concept but does extra
489c9b5090e2 Initial load
duke
parents:
diff changeset
   424
// magic on amd64 to get the final result
489c9b5090e2 Initial load
duke
parents:
diff changeset
   425
489c9b5090e2 Initial load
duke
parents:
diff changeset
   426
class ArrayAddress VALUE_OBJ_CLASS_SPEC {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   427
  private:
489c9b5090e2 Initial load
duke
parents:
diff changeset
   428
489c9b5090e2 Initial load
duke
parents:
diff changeset
   429
  AddressLiteral _base;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   430
  Address        _index;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   431
489c9b5090e2 Initial load
duke
parents:
diff changeset
   432
  public:
489c9b5090e2 Initial load
duke
parents:
diff changeset
   433
489c9b5090e2 Initial load
duke
parents:
diff changeset
   434
  ArrayAddress() {};
489c9b5090e2 Initial load
duke
parents:
diff changeset
   435
  ArrayAddress(AddressLiteral base, Address index): _base(base), _index(index) {};
489c9b5090e2 Initial load
duke
parents:
diff changeset
   436
  AddressLiteral base() { return _base; }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   437
  Address index() { return _index; }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   438
489c9b5090e2 Initial load
duke
parents:
diff changeset
   439
};
489c9b5090e2 Initial load
duke
parents:
diff changeset
   440
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33628
diff changeset
   441
class InstructionAttr;
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33628
diff changeset
   442
32727
320855c2baef 8132160: support for AVX 512 call frames and stack management
mcberg
parents: 32723
diff changeset
   443
// 64-bit refect the fxsave size which is 512 bytes and the new xsave area on EVEX which is another 2176 bytes
320855c2baef 8132160: support for AVX 512 call frames and stack management
mcberg
parents: 32723
diff changeset
   444
// See fxsave and xsave(EVEX enabled) documentation for layout
320855c2baef 8132160: support for AVX 512 call frames and stack management
mcberg
parents: 32723
diff changeset
   445
const int FPUStateSizeInWords = NOT_LP64(27) LP64_ONLY(2688 / wordSize);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   446
489c9b5090e2 Initial load
duke
parents:
diff changeset
   447
// The Intel x86/Amd64 Assembler: Pure assembler doing NO optimizations on the instruction
489c9b5090e2 Initial load
duke
parents:
diff changeset
   448
// level (e.g. mov rax, 0 is not translated into xor rax, rax!); i.e., what you write
489c9b5090e2 Initial load
duke
parents:
diff changeset
   449
// is what you get. The Assembler is generating code into a CodeBuffer.
489c9b5090e2 Initial load
duke
parents:
diff changeset
   450
489c9b5090e2 Initial load
duke
parents:
diff changeset
   451
class Assembler : public AbstractAssembler  {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   452
  friend class AbstractAssembler; // for the non-virtual hack
489c9b5090e2 Initial load
duke
parents:
diff changeset
   453
  friend class LIR_Assembler; // as_Address()
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   454
  friend class StubGenerator;
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   455
489c9b5090e2 Initial load
duke
parents:
diff changeset
   456
 public:
489c9b5090e2 Initial load
duke
parents:
diff changeset
   457
  enum Condition {                     // The x86 condition codes used for conditional jumps/moves.
489c9b5090e2 Initial load
duke
parents:
diff changeset
   458
    zero          = 0x4,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   459
    notZero       = 0x5,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   460
    equal         = 0x4,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   461
    notEqual      = 0x5,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   462
    less          = 0xc,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   463
    lessEqual     = 0xe,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   464
    greater       = 0xf,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   465
    greaterEqual  = 0xd,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   466
    below         = 0x2,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   467
    belowEqual    = 0x6,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   468
    above         = 0x7,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   469
    aboveEqual    = 0x3,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   470
    overflow      = 0x0,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   471
    noOverflow    = 0x1,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   472
    carrySet      = 0x2,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   473
    carryClear    = 0x3,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   474
    negative      = 0x8,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   475
    positive      = 0x9,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   476
    parity        = 0xa,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   477
    noParity      = 0xb
489c9b5090e2 Initial load
duke
parents:
diff changeset
   478
  };
489c9b5090e2 Initial load
duke
parents:
diff changeset
   479
489c9b5090e2 Initial load
duke
parents:
diff changeset
   480
  enum Prefix {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   481
    // segment overrides
489c9b5090e2 Initial load
duke
parents:
diff changeset
   482
    CS_segment = 0x2e,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   483
    SS_segment = 0x36,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   484
    DS_segment = 0x3e,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   485
    ES_segment = 0x26,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   486
    FS_segment = 0x64,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   487
    GS_segment = 0x65,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   488
489c9b5090e2 Initial load
duke
parents:
diff changeset
   489
    REX        = 0x40,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   490
489c9b5090e2 Initial load
duke
parents:
diff changeset
   491
    REX_B      = 0x41,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   492
    REX_X      = 0x42,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   493
    REX_XB     = 0x43,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   494
    REX_R      = 0x44,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   495
    REX_RB     = 0x45,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   496
    REX_RX     = 0x46,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   497
    REX_RXB    = 0x47,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   498
489c9b5090e2 Initial load
duke
parents:
diff changeset
   499
    REX_W      = 0x48,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   500
489c9b5090e2 Initial load
duke
parents:
diff changeset
   501
    REX_WB     = 0x49,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   502
    REX_WX     = 0x4A,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   503
    REX_WXB    = 0x4B,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   504
    REX_WR     = 0x4C,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   505
    REX_WRB    = 0x4D,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   506
    REX_WRX    = 0x4E,
11427
bf248009cbbe 7116452: Add support for AVX instructions
kvn
parents: 11190
diff changeset
   507
    REX_WRXB   = 0x4F,
bf248009cbbe 7116452: Add support for AVX instructions
kvn
parents: 11190
diff changeset
   508
bf248009cbbe 7116452: Add support for AVX instructions
kvn
parents: 11190
diff changeset
   509
    VEX_3bytes = 0xC4,
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   510
    VEX_2bytes = 0xC5,
33066
d98eab8215c4 8134553: CRC32C implementations for x86/x64 targets
kvn
parents: 32727
diff changeset
   511
    EVEX_4bytes = 0x62,
d98eab8215c4 8134553: CRC32C implementations for x86/x64 targets
kvn
parents: 32727
diff changeset
   512
    Prefix_EMPTY = 0x0
11427
bf248009cbbe 7116452: Add support for AVX instructions
kvn
parents: 11190
diff changeset
   513
  };
bf248009cbbe 7116452: Add support for AVX instructions
kvn
parents: 11190
diff changeset
   514
bf248009cbbe 7116452: Add support for AVX instructions
kvn
parents: 11190
diff changeset
   515
  enum VexPrefix {
bf248009cbbe 7116452: Add support for AVX instructions
kvn
parents: 11190
diff changeset
   516
    VEX_B = 0x20,
bf248009cbbe 7116452: Add support for AVX instructions
kvn
parents: 11190
diff changeset
   517
    VEX_X = 0x40,
bf248009cbbe 7116452: Add support for AVX instructions
kvn
parents: 11190
diff changeset
   518
    VEX_R = 0x80,
bf248009cbbe 7116452: Add support for AVX instructions
kvn
parents: 11190
diff changeset
   519
    VEX_W = 0x80
bf248009cbbe 7116452: Add support for AVX instructions
kvn
parents: 11190
diff changeset
   520
  };
bf248009cbbe 7116452: Add support for AVX instructions
kvn
parents: 11190
diff changeset
   521
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   522
  enum ExexPrefix {
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   523
    EVEX_F  = 0x04,
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   524
    EVEX_V  = 0x08,
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   525
    EVEX_Rb = 0x10,
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   526
    EVEX_X  = 0x40,
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   527
    EVEX_Z  = 0x80
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   528
  };
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   529
11427
bf248009cbbe 7116452: Add support for AVX instructions
kvn
parents: 11190
diff changeset
   530
  enum VexSimdPrefix {
bf248009cbbe 7116452: Add support for AVX instructions
kvn
parents: 11190
diff changeset
   531
    VEX_SIMD_NONE = 0x0,
bf248009cbbe 7116452: Add support for AVX instructions
kvn
parents: 11190
diff changeset
   532
    VEX_SIMD_66   = 0x1,
bf248009cbbe 7116452: Add support for AVX instructions
kvn
parents: 11190
diff changeset
   533
    VEX_SIMD_F3   = 0x2,
bf248009cbbe 7116452: Add support for AVX instructions
kvn
parents: 11190
diff changeset
   534
    VEX_SIMD_F2   = 0x3
bf248009cbbe 7116452: Add support for AVX instructions
kvn
parents: 11190
diff changeset
   535
  };
bf248009cbbe 7116452: Add support for AVX instructions
kvn
parents: 11190
diff changeset
   536
bf248009cbbe 7116452: Add support for AVX instructions
kvn
parents: 11190
diff changeset
   537
  enum VexOpcode {
bf248009cbbe 7116452: Add support for AVX instructions
kvn
parents: 11190
diff changeset
   538
    VEX_OPCODE_NONE  = 0x0,
bf248009cbbe 7116452: Add support for AVX instructions
kvn
parents: 11190
diff changeset
   539
    VEX_OPCODE_0F    = 0x1,
bf248009cbbe 7116452: Add support for AVX instructions
kvn
parents: 11190
diff changeset
   540
    VEX_OPCODE_0F_38 = 0x2,
33160
c59f1676d27e 8136421: JEP 243: Java-Level JVM Compiler Interface
twisti
parents: 33089
diff changeset
   541
    VEX_OPCODE_0F_3A = 0x3,
c59f1676d27e 8136421: JEP 243: Java-Level JVM Compiler Interface
twisti
parents: 33089
diff changeset
   542
    VEX_OPCODE_MASK  = 0x1F
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   543
  };
489c9b5090e2 Initial load
duke
parents:
diff changeset
   544
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   545
  enum AvxVectorLen {
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   546
    AVX_128bit = 0x0,
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   547
    AVX_256bit = 0x1,
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   548
    AVX_512bit = 0x2,
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   549
    AVX_NoVec  = 0x4
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   550
  };
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   551
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   552
  enum EvexTupleType {
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   553
    EVEX_FV   = 0,
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   554
    EVEX_HV   = 4,
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   555
    EVEX_FVM  = 6,
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   556
    EVEX_T1S  = 7,
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   557
    EVEX_T1F  = 11,
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   558
    EVEX_T2   = 13,
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   559
    EVEX_T4   = 15,
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   560
    EVEX_T8   = 17,
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   561
    EVEX_HVM  = 18,
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   562
    EVEX_QVM  = 19,
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   563
    EVEX_OVM  = 20,
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   564
    EVEX_M128 = 21,
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   565
    EVEX_DUP  = 22,
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   566
    EVEX_ETUP = 23
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   567
  };
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   568
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   569
  enum EvexInputSizeInBits {
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   570
    EVEX_8bit  = 0,
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   571
    EVEX_16bit = 1,
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   572
    EVEX_32bit = 2,
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33628
diff changeset
   573
    EVEX_64bit = 3,
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33628
diff changeset
   574
    EVEX_NObit = 4
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   575
  };
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   576
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   577
  enum WhichOperand {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   578
    // input to locate_operand, and format code for relocations
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   579
    imm_operand  = 0,            // embedded 32-bit|64-bit immediate operand
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   580
    disp32_operand = 1,          // embedded 32-bit displacement or address
489c9b5090e2 Initial load
duke
parents:
diff changeset
   581
    call32_operand = 2,          // embedded 32-bit self-relative displacement
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   582
#ifndef _LP64
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   583
    _WhichOperand_limit = 3
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   584
#else
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   585
     narrow_oop_operand = 3,     // embedded 32-bit immediate narrow oop
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   586
    _WhichOperand_limit = 4
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   587
#endif
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   588
  };
489c9b5090e2 Initial load
duke
parents:
diff changeset
   589
38239
4d8b8ba74fea 8154974: AVX-512 equipped inflate, has_negatives & compress intrinsics
kvn
parents: 38138
diff changeset
   590
  enum ComparisonPredicate {
4d8b8ba74fea 8154974: AVX-512 equipped inflate, has_negatives & compress intrinsics
kvn
parents: 38138
diff changeset
   591
    eq = 0,
4d8b8ba74fea 8154974: AVX-512 equipped inflate, has_negatives & compress intrinsics
kvn
parents: 38138
diff changeset
   592
    lt = 1,
4d8b8ba74fea 8154974: AVX-512 equipped inflate, has_negatives & compress intrinsics
kvn
parents: 38138
diff changeset
   593
    le = 2,
4d8b8ba74fea 8154974: AVX-512 equipped inflate, has_negatives & compress intrinsics
kvn
parents: 38138
diff changeset
   594
    _false = 3,
4d8b8ba74fea 8154974: AVX-512 equipped inflate, has_negatives & compress intrinsics
kvn
parents: 38138
diff changeset
   595
    neq = 4,
4d8b8ba74fea 8154974: AVX-512 equipped inflate, has_negatives & compress intrinsics
kvn
parents: 38138
diff changeset
   596
    nlt = 5,
4d8b8ba74fea 8154974: AVX-512 equipped inflate, has_negatives & compress intrinsics
kvn
parents: 38138
diff changeset
   597
    nle = 6,
4d8b8ba74fea 8154974: AVX-512 equipped inflate, has_negatives & compress intrinsics
kvn
parents: 38138
diff changeset
   598
    _true = 7
4d8b8ba74fea 8154974: AVX-512 equipped inflate, has_negatives & compress intrinsics
kvn
parents: 38138
diff changeset
   599
  };
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   600
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   601
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   602
  // NOTE: The general philopsophy of the declarations here is that 64bit versions
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   603
  // of instructions are freely declared without the need for wrapping them an ifdef.
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   604
  // (Some dangerous instructions are ifdef's out of inappropriate jvm's.)
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   605
  // In the .cpp file the implementations are wrapped so that they are dropped out
15432
9d976ca484d8 8000692: Remove old KERNEL code
zgu
parents: 15117
diff changeset
   606
  // of the resulting jvm. This is done mostly to keep the footprint of MINIMAL
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   607
  // to the size it was prior to merging up the 32bit and 64bit assemblers.
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   608
  //
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   609
  // This does mean you'll get a linker/runtime error if you use a 64bit only instruction
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   610
  // in a 32bit vm. This is somewhat unfortunate but keeps the ifdef noise down.
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   611
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   612
private:
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   613
32727
320855c2baef 8132160: support for AVX 512 call frames and stack management
mcberg
parents: 32723
diff changeset
   614
  bool _legacy_mode_bw;
320855c2baef 8132160: support for AVX 512 call frames and stack management
mcberg
parents: 32723
diff changeset
   615
  bool _legacy_mode_dq;
320855c2baef 8132160: support for AVX 512 call frames and stack management
mcberg
parents: 32723
diff changeset
   616
  bool _legacy_mode_vl;
320855c2baef 8132160: support for AVX 512 call frames and stack management
mcberg
parents: 32723
diff changeset
   617
  bool _legacy_mode_vlbw;
36837
6b51996ab299 8152496: Blended code generation
mcberg
parents: 36561
diff changeset
   618
  bool _is_managed;
38138
8514e24123c8 8154975: Update for vectorizedMismatch with AVX512
vdeshpande
parents: 38135
diff changeset
   619
  bool _vector_masking;    // For stub code use only
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33628
diff changeset
   620
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33628
diff changeset
   621
  class InstructionAttr *_attributes;
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   622
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   623
  // 64bit prefixes
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   624
  int prefix_and_encode(int reg_enc, bool byteinst = false);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   625
  int prefixq_and_encode(int reg_enc);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   626
33160
c59f1676d27e 8136421: JEP 243: Java-Level JVM Compiler Interface
twisti
parents: 33089
diff changeset
   627
  int prefix_and_encode(int dst_enc, int src_enc) {
c59f1676d27e 8136421: JEP 243: Java-Level JVM Compiler Interface
twisti
parents: 33089
diff changeset
   628
    return prefix_and_encode(dst_enc, false, src_enc, false);
c59f1676d27e 8136421: JEP 243: Java-Level JVM Compiler Interface
twisti
parents: 33089
diff changeset
   629
  }
c59f1676d27e 8136421: JEP 243: Java-Level JVM Compiler Interface
twisti
parents: 33089
diff changeset
   630
  int prefix_and_encode(int dst_enc, bool dst_is_byte, int src_enc, bool src_is_byte);
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   631
  int prefixq_and_encode(int dst_enc, int src_enc);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   632
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   633
  void prefix(Register reg);
33066
d98eab8215c4 8134553: CRC32C implementations for x86/x64 targets
kvn
parents: 32727
diff changeset
   634
  void prefix(Register dst, Register src, Prefix p);
d98eab8215c4 8134553: CRC32C implementations for x86/x64 targets
kvn
parents: 32727
diff changeset
   635
  void prefix(Register dst, Address adr, Prefix p);
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   636
  void prefix(Address adr);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   637
  void prefixq(Address adr);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   638
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   639
  void prefix(Address adr, Register reg,  bool byteinst = false);
11427
bf248009cbbe 7116452: Add support for AVX instructions
kvn
parents: 11190
diff changeset
   640
  void prefix(Address adr, XMMRegister reg);
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   641
  void prefixq(Address adr, Register reg);
11427
bf248009cbbe 7116452: Add support for AVX instructions
kvn
parents: 11190
diff changeset
   642
  void prefixq(Address adr, XMMRegister reg);
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   643
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   644
  void prefetch_prefix(Address src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   645
11427
bf248009cbbe 7116452: Add support for AVX instructions
kvn
parents: 11190
diff changeset
   646
  void rex_prefix(Address adr, XMMRegister xreg,
bf248009cbbe 7116452: Add support for AVX instructions
kvn
parents: 11190
diff changeset
   647
                  VexSimdPrefix pre, VexOpcode opc, bool rex_w);
bf248009cbbe 7116452: Add support for AVX instructions
kvn
parents: 11190
diff changeset
   648
  int  rex_prefix_and_encode(int dst_enc, int src_enc,
bf248009cbbe 7116452: Add support for AVX instructions
kvn
parents: 11190
diff changeset
   649
                             VexSimdPrefix pre, VexOpcode opc, bool rex_w);
bf248009cbbe 7116452: Add support for AVX instructions
kvn
parents: 11190
diff changeset
   650
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33628
diff changeset
   651
  void vex_prefix(bool vex_r, bool vex_b, bool vex_x, int nds_enc, VexSimdPrefix pre, VexOpcode opc);
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   652
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33628
diff changeset
   653
  void evex_prefix(bool vex_r, bool vex_b, bool vex_x, bool evex_r, bool evex_v,
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33628
diff changeset
   654
                   int nds_enc, VexSimdPrefix pre, VexOpcode opc);
11427
bf248009cbbe 7116452: Add support for AVX instructions
kvn
parents: 11190
diff changeset
   655
bf248009cbbe 7116452: Add support for AVX instructions
kvn
parents: 11190
diff changeset
   656
  void vex_prefix(Address adr, int nds_enc, int xreg_enc,
bf248009cbbe 7116452: Add support for AVX instructions
kvn
parents: 11190
diff changeset
   657
                  VexSimdPrefix pre, VexOpcode opc,
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33628
diff changeset
   658
                  InstructionAttr *attributes);
31410
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 31404
diff changeset
   659
11427
bf248009cbbe 7116452: Add support for AVX instructions
kvn
parents: 11190
diff changeset
   660
  int  vex_prefix_and_encode(int dst_enc, int nds_enc, int src_enc,
bf248009cbbe 7116452: Add support for AVX instructions
kvn
parents: 11190
diff changeset
   661
                             VexSimdPrefix pre, VexOpcode opc,
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33628
diff changeset
   662
                             InstructionAttr *attributes);
31410
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 31404
diff changeset
   663
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33628
diff changeset
   664
  void simd_prefix(XMMRegister xreg, XMMRegister nds, Address adr, VexSimdPrefix pre,
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33628
diff changeset
   665
                   VexOpcode opc, InstructionAttr *attributes);
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13391
diff changeset
   666
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33628
diff changeset
   667
  int simd_prefix_and_encode(XMMRegister dst, XMMRegister nds, XMMRegister src, VexSimdPrefix pre,
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33628
diff changeset
   668
                             VexOpcode opc, InstructionAttr *attributes);
11427
bf248009cbbe 7116452: Add support for AVX instructions
kvn
parents: 11190
diff changeset
   669
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   670
  // Helper functions for groups of instructions
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   671
  void emit_arith_b(int op1, int op2, Register dst, int imm8);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   672
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   673
  void emit_arith(int op1, int op2, Register dst, int32_t imm32);
11791
3be8cae67887 7125136: SIGILL on linux amd64 in gc/ArrayJuggle/Juggle29
kvn
parents: 11429
diff changeset
   674
  // Force generation of a 4 byte immediate value even if it fits into 8bit
3be8cae67887 7125136: SIGILL on linux amd64 in gc/ArrayJuggle/Juggle29
kvn
parents: 11429
diff changeset
   675
  void emit_arith_imm32(int op1, int op2, Register dst, int32_t imm32);
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   676
  void emit_arith(int op1, int op2, Register dst, Register src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   677
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   678
  bool emit_compressed_disp_byte(int &disp);
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13391
diff changeset
   679
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   680
  void emit_operand(Register reg,
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   681
                    Register base, Register index, Address::ScaleFactor scale,
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   682
                    int disp,
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   683
                    RelocationHolder const& rspec,
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   684
                    int rip_relative_correction = 0);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   685
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   686
  void emit_operand(Register reg, Address adr, int rip_relative_correction = 0);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   687
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   688
  // operands that only take the original 32bit registers
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   689
  void emit_operand32(Register reg, Address adr);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   690
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   691
  void emit_operand(XMMRegister reg,
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   692
                    Register base, Register index, Address::ScaleFactor scale,
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   693
                    int disp,
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   694
                    RelocationHolder const& rspec);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   695
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   696
  void emit_operand(XMMRegister reg, Address adr);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   697
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   698
  void emit_operand(MMXRegister reg, Address adr);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   699
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   700
  // workaround gcc (3.2.1-7) bug
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   701
  void emit_operand(Address adr, MMXRegister reg);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   702
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   703
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   704
  // Immediate-to-memory forms
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   705
  void emit_arith_operand(int op1, Register rm, Address adr, int32_t imm32);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   706
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   707
  void emit_farith(int b1, int b2, int i);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   708
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   709
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   710
 protected:
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   711
  #ifdef ASSERT
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   712
  void check_relocation(RelocationHolder const& rspec, int format);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   713
  #endif
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   714
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   715
  void emit_data(jint data, relocInfo::relocType    rtype, int format);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   716
  void emit_data(jint data, RelocationHolder const& rspec, int format);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   717
  void emit_data64(jlong data, relocInfo::relocType rtype, int format = 0);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   718
  void emit_data64(jlong data, RelocationHolder const& rspec, int format = 0);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   719
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   720
  bool reachable(AddressLiteral adr) NOT_LP64({ return true;});
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   721
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   722
  // These are all easily abused and hence protected
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   723
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   724
  // 32BIT ONLY SECTION
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   725
#ifndef _LP64
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   726
  // Make these disappear in 64bit mode since they would never be correct
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   727
  void cmp_literal32(Register src1, int32_t imm32, RelocationHolder const& rspec);   // 32BIT ONLY
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   728
  void cmp_literal32(Address src1, int32_t imm32, RelocationHolder const& rspec);    // 32BIT ONLY
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   729
2254
f13dda645a4b 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 2150
diff changeset
   730
  void mov_literal32(Register dst, int32_t imm32, RelocationHolder const& rspec);    // 32BIT ONLY
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   731
  void mov_literal32(Address dst, int32_t imm32, RelocationHolder const& rspec);     // 32BIT ONLY
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   732
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   733
  void push_literal32(int32_t imm32, RelocationHolder const& rspec);                 // 32BIT ONLY
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   734
#else
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   735
  // 64BIT ONLY SECTION
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   736
  void mov_literal64(Register dst, intptr_t imm64, RelocationHolder const& rspec);   // 64BIT ONLY
2254
f13dda645a4b 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 2150
diff changeset
   737
f13dda645a4b 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 2150
diff changeset
   738
  void cmp_narrow_oop(Register src1, int32_t imm32, RelocationHolder const& rspec);
f13dda645a4b 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 2150
diff changeset
   739
  void cmp_narrow_oop(Address src1, int32_t imm32, RelocationHolder const& rspec);
f13dda645a4b 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 2150
diff changeset
   740
f13dda645a4b 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 2150
diff changeset
   741
  void mov_narrow_oop(Register dst, int32_t imm32, RelocationHolder const& rspec);
f13dda645a4b 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 2150
diff changeset
   742
  void mov_narrow_oop(Address dst, int32_t imm32, RelocationHolder const& rspec);
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   743
#endif // _LP64
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   744
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   745
  // These are unique in that we are ensured by the caller that the 32bit
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   746
  // relative in these instructions will always be able to reach the potentially
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   747
  // 64bit address described by entry. Since they can take a 64bit address they
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   748
  // don't have the 32 suffix like the other instructions in this class.
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   749
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   750
  void call_literal(address entry, RelocationHolder const& rspec);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   751
  void jmp_literal(address entry, RelocationHolder const& rspec);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   752
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   753
  // Avoid using directly section
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   754
  // Instructions in this section are actually usable by anyone without danger
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   755
  // of failure but have performance issues that are addressed my enhanced
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   756
  // instructions which will do the proper thing base on the particular cpu.
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   757
  // We protect them because we don't trust you...
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   758
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   759
  // Don't use next inc() and dec() methods directly. INC & DEC instructions
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   760
  // could cause a partial flag stall since they don't set CF flag.
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   761
  // Use MacroAssembler::decrement() & MacroAssembler::increment() methods
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   762
  // which call inc() & dec() or add() & sub() in accordance with
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   763
  // the product flag UseIncDec value.
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   764
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   765
  void decl(Register dst);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   766
  void decl(Address dst);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   767
  void decq(Register dst);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   768
  void decq(Address dst);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   769
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   770
  void incl(Register dst);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   771
  void incl(Address dst);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   772
  void incq(Register dst);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   773
  void incq(Address dst);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   774
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   775
  // New cpus require use of movsd and movss to avoid partial register stall
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   776
  // when loading from memory. But for old Opteron use movlpd instead of movsd.
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   777
  // The selection is done in MacroAssembler::movdbl() and movflt().
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   778
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   779
  // Move Scalar Single-Precision Floating-Point Values
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   780
  void movss(XMMRegister dst, Address src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   781
  void movss(XMMRegister dst, XMMRegister src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   782
  void movss(Address dst, XMMRegister src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   783
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   784
  // Move Scalar Double-Precision Floating-Point Values
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   785
  void movsd(XMMRegister dst, Address src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   786
  void movsd(XMMRegister dst, XMMRegister src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   787
  void movsd(Address dst, XMMRegister src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   788
  void movlpd(XMMRegister dst, Address src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   789
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   790
  // New cpus require use of movaps and movapd to avoid partial register stall
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   791
  // when moving between registers.
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   792
  void movaps(XMMRegister dst, XMMRegister src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   793
  void movapd(XMMRegister dst, XMMRegister src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   794
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   795
  // End avoid using directly
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   796
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   797
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   798
  // Instruction prefixes
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   799
  void prefix(Prefix p);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   800
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   801
  public:
489c9b5090e2 Initial load
duke
parents:
diff changeset
   802
489c9b5090e2 Initial load
duke
parents:
diff changeset
   803
  // Creation
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   804
  Assembler(CodeBuffer* code) : AbstractAssembler(code) {
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   805
    init_attributes();
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   806
  }
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   807
489c9b5090e2 Initial load
duke
parents:
diff changeset
   808
  // Decoding
489c9b5090e2 Initial load
duke
parents:
diff changeset
   809
  static address locate_operand(address inst, WhichOperand which);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   810
  static address locate_next_instruction(address inst);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   811
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   812
  // Utilities
8871
5c3b26c4119e 6964776: c2 should ensure the polling page is reachable on 64 bit
iveresov
parents: 8494
diff changeset
   813
  static bool is_polling_page_far() NOT_LP64({ return false;});
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   814
  static bool query_compressed_disp_byte(int disp, bool is_evex_inst, int vector_len,
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   815
                                         int cur_tuple_type, int in_size_in_bits, int cur_encoding);
8871
5c3b26c4119e 6964776: c2 should ensure the polling page is reachable on 64 bit
iveresov
parents: 8494
diff changeset
   816
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   817
  // Generic instructions
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   818
  // Does 32bit or 64bit as needed for the platform. In some sense these
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   819
  // belong in macro assembler but there is no need for both varieties to exist
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   820
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   821
  void init_attributes(void) {
32727
320855c2baef 8132160: support for AVX 512 call frames and stack management
mcberg
parents: 32723
diff changeset
   822
    _legacy_mode_bw = (VM_Version::supports_avx512bw() == false);
320855c2baef 8132160: support for AVX 512 call frames and stack management
mcberg
parents: 32723
diff changeset
   823
    _legacy_mode_dq = (VM_Version::supports_avx512dq() == false);
320855c2baef 8132160: support for AVX 512 call frames and stack management
mcberg
parents: 32723
diff changeset
   824
    _legacy_mode_vl = (VM_Version::supports_avx512vl() == false);
320855c2baef 8132160: support for AVX 512 call frames and stack management
mcberg
parents: 32723
diff changeset
   825
    _legacy_mode_vlbw = (VM_Version::supports_avx512vlbw() == false);
36837
6b51996ab299 8152496: Blended code generation
mcberg
parents: 36561
diff changeset
   826
    _is_managed = false;
38138
8514e24123c8 8154975: Update for vectorizedMismatch with AVX512
vdeshpande
parents: 38135
diff changeset
   827
    _vector_masking = false;
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33628
diff changeset
   828
    _attributes = NULL;
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   829
  }
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   830
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33628
diff changeset
   831
  void set_attributes(InstructionAttr *attributes) { _attributes = attributes; }
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33628
diff changeset
   832
  void clear_attributes(void) { _attributes = NULL; }
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33628
diff changeset
   833
36837
6b51996ab299 8152496: Blended code generation
mcberg
parents: 36561
diff changeset
   834
  void set_managed(void) { _is_managed = true; }
6b51996ab299 8152496: Blended code generation
mcberg
parents: 36561
diff changeset
   835
  void clear_managed(void) { _is_managed = false; }
6b51996ab299 8152496: Blended code generation
mcberg
parents: 36561
diff changeset
   836
  bool is_managed(void) { return _is_managed; }
6b51996ab299 8152496: Blended code generation
mcberg
parents: 36561
diff changeset
   837
38138
8514e24123c8 8154975: Update for vectorizedMismatch with AVX512
vdeshpande
parents: 38135
diff changeset
   838
  // Following functions are for stub code use only
8514e24123c8 8154975: Update for vectorizedMismatch with AVX512
vdeshpande
parents: 38135
diff changeset
   839
  void set_vector_masking(void) { _vector_masking = true; }
8514e24123c8 8154975: Update for vectorizedMismatch with AVX512
vdeshpande
parents: 38135
diff changeset
   840
  void clear_vector_masking(void) { _vector_masking = false; }
8514e24123c8 8154975: Update for vectorizedMismatch with AVX512
vdeshpande
parents: 38135
diff changeset
   841
  bool is_vector_masking(void) { return _vector_masking; }
8514e24123c8 8154975: Update for vectorizedMismatch with AVX512
vdeshpande
parents: 38135
diff changeset
   842
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   843
  void lea(Register dst, Address src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   844
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   845
  void mov(Register dst, Register src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   846
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   847
  void pusha();
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   848
  void popa();
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   849
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   850
  void pushf();
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   851
  void popf();
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   852
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   853
  void push(int32_t imm32);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   854
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   855
  void push(Register src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   856
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   857
  void pop(Register dst);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   858
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   859
  // These are dummies to prevent surprise implicit conversions to Register
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   860
  void push(void* v);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   861
  void pop(void* v);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   862
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   863
  // These do register sized moves/scans
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   864
  void rep_mov();
15114
4074553c678b 8005522: use fast-string instructions on x86 for zeroing
kvn
parents: 14631
diff changeset
   865
  void rep_stos();
4074553c678b 8005522: use fast-string instructions on x86 for zeroing
kvn
parents: 14631
diff changeset
   866
  void rep_stosb();
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   867
  void repne_scan();
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   868
#ifdef _LP64
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   869
  void repne_scanl();
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   870
#endif
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   871
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   872
  // Vanilla instructions in lexical order
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   873
7724
a92d706dbdd5 7003271: Hotspot should track cumulative Java heap bytes allocated on a per-thread basis
phh
parents: 7433
diff changeset
   874
  void adcl(Address dst, int32_t imm32);
a92d706dbdd5 7003271: Hotspot should track cumulative Java heap bytes allocated on a per-thread basis
phh
parents: 7433
diff changeset
   875
  void adcl(Address dst, Register src);
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   876
  void adcl(Register dst, int32_t imm32);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   877
  void adcl(Register dst, Address src);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   878
  void adcl(Register dst, Register src);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   879
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   880
  void adcq(Register dst, int32_t imm32);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   881
  void adcq(Register dst, Address src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   882
  void adcq(Register dst, Register src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   883
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   884
  void addl(Address dst, int32_t imm32);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   885
  void addl(Address dst, Register src);
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   886
  void addl(Register dst, int32_t imm32);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   887
  void addl(Register dst, Address src);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   888
  void addl(Register dst, Register src);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   889
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   890
  void addq(Address dst, int32_t imm32);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   891
  void addq(Address dst, Register src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   892
  void addq(Register dst, int32_t imm32);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   893
  void addq(Register dst, Address src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   894
  void addq(Register dst, Register src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   895
26434
09ad55e5f486 8055494: Add C2 x86 intrinsic for BigInteger::multiplyToLen() method
kvn
parents: 25932
diff changeset
   896
#ifdef _LP64
09ad55e5f486 8055494: Add C2 x86 intrinsic for BigInteger::multiplyToLen() method
kvn
parents: 25932
diff changeset
   897
 //Add Unsigned Integers with Carry Flag
09ad55e5f486 8055494: Add C2 x86 intrinsic for BigInteger::multiplyToLen() method
kvn
parents: 25932
diff changeset
   898
  void adcxq(Register dst, Register src);
09ad55e5f486 8055494: Add C2 x86 intrinsic for BigInteger::multiplyToLen() method
kvn
parents: 25932
diff changeset
   899
09ad55e5f486 8055494: Add C2 x86 intrinsic for BigInteger::multiplyToLen() method
kvn
parents: 25932
diff changeset
   900
 //Add Unsigned Integers with Overflow Flag
09ad55e5f486 8055494: Add C2 x86 intrinsic for BigInteger::multiplyToLen() method
kvn
parents: 25932
diff changeset
   901
  void adoxq(Register dst, Register src);
09ad55e5f486 8055494: Add C2 x86 intrinsic for BigInteger::multiplyToLen() method
kvn
parents: 25932
diff changeset
   902
#endif
09ad55e5f486 8055494: Add C2 x86 intrinsic for BigInteger::multiplyToLen() method
kvn
parents: 25932
diff changeset
   903
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   904
  void addr_nop_4();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   905
  void addr_nop_5();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   906
  void addr_nop_7();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   907
  void addr_nop_8();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   908
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   909
  // Add Scalar Double-Precision Floating-Point Values
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   910
  void addsd(XMMRegister dst, Address src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   911
  void addsd(XMMRegister dst, XMMRegister src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   912
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   913
  // Add Scalar Single-Precision Floating-Point Values
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   914
  void addss(XMMRegister dst, Address src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   915
  void addss(XMMRegister dst, XMMRegister src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   916
14132
3c1437abcefd 7184394: add intrinsics to use AES instructions
kvn
parents: 13969
diff changeset
   917
  // AES instructions
3c1437abcefd 7184394: add intrinsics to use AES instructions
kvn
parents: 13969
diff changeset
   918
  void aesdec(XMMRegister dst, Address src);
3c1437abcefd 7184394: add intrinsics to use AES instructions
kvn
parents: 13969
diff changeset
   919
  void aesdec(XMMRegister dst, XMMRegister src);
3c1437abcefd 7184394: add intrinsics to use AES instructions
kvn
parents: 13969
diff changeset
   920
  void aesdeclast(XMMRegister dst, Address src);
3c1437abcefd 7184394: add intrinsics to use AES instructions
kvn
parents: 13969
diff changeset
   921
  void aesdeclast(XMMRegister dst, XMMRegister src);
3c1437abcefd 7184394: add intrinsics to use AES instructions
kvn
parents: 13969
diff changeset
   922
  void aesenc(XMMRegister dst, Address src);
3c1437abcefd 7184394: add intrinsics to use AES instructions
kvn
parents: 13969
diff changeset
   923
  void aesenc(XMMRegister dst, XMMRegister src);
3c1437abcefd 7184394: add intrinsics to use AES instructions
kvn
parents: 13969
diff changeset
   924
  void aesenclast(XMMRegister dst, Address src);
3c1437abcefd 7184394: add intrinsics to use AES instructions
kvn
parents: 13969
diff changeset
   925
  void aesenclast(XMMRegister dst, XMMRegister src);
3c1437abcefd 7184394: add intrinsics to use AES instructions
kvn
parents: 13969
diff changeset
   926
3c1437abcefd 7184394: add intrinsics to use AES instructions
kvn
parents: 13969
diff changeset
   927
11427
bf248009cbbe 7116452: Add support for AVX instructions
kvn
parents: 11190
diff changeset
   928
  void andl(Address  dst, int32_t imm32);
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   929
  void andl(Register dst, int32_t imm32);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   930
  void andl(Register dst, Address src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   931
  void andl(Register dst, Register src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   932
10006
2a7062afbad7 7056380: VM crashes with SIGSEGV in compiled code
never
parents: 9978
diff changeset
   933
  void andq(Address  dst, int32_t imm32);
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   934
  void andq(Register dst, int32_t imm32);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   935
  void andq(Register dst, Address src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   936
  void andq(Register dst, Register src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   937
23220
fc827339dc37 8031321: Support Intel bit manipulation instructions
iveresov
parents: 21105
diff changeset
   938
  // BMI instructions
fc827339dc37 8031321: Support Intel bit manipulation instructions
iveresov
parents: 21105
diff changeset
   939
  void andnl(Register dst, Register src1, Register src2);
fc827339dc37 8031321: Support Intel bit manipulation instructions
iveresov
parents: 21105
diff changeset
   940
  void andnl(Register dst, Register src1, Address src2);
fc827339dc37 8031321: Support Intel bit manipulation instructions
iveresov
parents: 21105
diff changeset
   941
  void andnq(Register dst, Register src1, Register src2);
fc827339dc37 8031321: Support Intel bit manipulation instructions
iveresov
parents: 21105
diff changeset
   942
  void andnq(Register dst, Register src1, Address src2);
fc827339dc37 8031321: Support Intel bit manipulation instructions
iveresov
parents: 21105
diff changeset
   943
fc827339dc37 8031321: Support Intel bit manipulation instructions
iveresov
parents: 21105
diff changeset
   944
  void blsil(Register dst, Register src);
fc827339dc37 8031321: Support Intel bit manipulation instructions
iveresov
parents: 21105
diff changeset
   945
  void blsil(Register dst, Address src);
fc827339dc37 8031321: Support Intel bit manipulation instructions
iveresov
parents: 21105
diff changeset
   946
  void blsiq(Register dst, Register src);
fc827339dc37 8031321: Support Intel bit manipulation instructions
iveresov
parents: 21105
diff changeset
   947
  void blsiq(Register dst, Address src);
fc827339dc37 8031321: Support Intel bit manipulation instructions
iveresov
parents: 21105
diff changeset
   948
fc827339dc37 8031321: Support Intel bit manipulation instructions
iveresov
parents: 21105
diff changeset
   949
  void blsmskl(Register dst, Register src);
fc827339dc37 8031321: Support Intel bit manipulation instructions
iveresov
parents: 21105
diff changeset
   950
  void blsmskl(Register dst, Address src);
fc827339dc37 8031321: Support Intel bit manipulation instructions
iveresov
parents: 21105
diff changeset
   951
  void blsmskq(Register dst, Register src);
fc827339dc37 8031321: Support Intel bit manipulation instructions
iveresov
parents: 21105
diff changeset
   952
  void blsmskq(Register dst, Address src);
fc827339dc37 8031321: Support Intel bit manipulation instructions
iveresov
parents: 21105
diff changeset
   953
fc827339dc37 8031321: Support Intel bit manipulation instructions
iveresov
parents: 21105
diff changeset
   954
  void blsrl(Register dst, Register src);
fc827339dc37 8031321: Support Intel bit manipulation instructions
iveresov
parents: 21105
diff changeset
   955
  void blsrl(Register dst, Address src);
fc827339dc37 8031321: Support Intel bit manipulation instructions
iveresov
parents: 21105
diff changeset
   956
  void blsrq(Register dst, Register src);
fc827339dc37 8031321: Support Intel bit manipulation instructions
iveresov
parents: 21105
diff changeset
   957
  void blsrq(Register dst, Address src);
fc827339dc37 8031321: Support Intel bit manipulation instructions
iveresov
parents: 21105
diff changeset
   958
2862
fad636edf18f 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 2534
diff changeset
   959
  void bsfl(Register dst, Register src);
fad636edf18f 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 2534
diff changeset
   960
  void bsrl(Register dst, Register src);
fad636edf18f 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 2534
diff changeset
   961
fad636edf18f 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 2534
diff changeset
   962
#ifdef _LP64
fad636edf18f 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 2534
diff changeset
   963
  void bsfq(Register dst, Register src);
fad636edf18f 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 2534
diff changeset
   964
  void bsrq(Register dst, Register src);
fad636edf18f 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 2534
diff changeset
   965
#endif
fad636edf18f 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 2534
diff changeset
   966
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   967
  void bswapl(Register reg);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   968
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   969
  void bswapq(Register reg);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   970
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   971
  void call(Label& L, relocInfo::relocType rtype);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   972
  void call(Register reg);  // push pc; pc <- reg
489c9b5090e2 Initial load
duke
parents:
diff changeset
   973
  void call(Address adr);   // push pc; pc <- adr
489c9b5090e2 Initial load
duke
parents:
diff changeset
   974
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   975
  void cdql();
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   976
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   977
  void cdqq();
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   978
14626
0cf4eccf130f 8003240: x86: move MacroAssembler into separate file
twisti
parents: 14625
diff changeset
   979
  void cld();
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   980
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   981
  void clflush(Address adr);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   982
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   983
  void cmovl(Condition cc, Register dst, Register src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   984
  void cmovl(Condition cc, Register dst, Address src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   985
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   986
  void cmovq(Condition cc, Register dst, Register src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   987
  void cmovq(Condition cc, Register dst, Address src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   988
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   989
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   990
  void cmpb(Address dst, int imm8);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   991
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   992
  void cmpl(Address dst, int32_t imm32);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   993
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   994
  void cmpl(Register dst, int32_t imm32);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   995
  void cmpl(Register dst, Register src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   996
  void cmpl(Register dst, Address src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   997
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   998
  void cmpq(Address dst, int32_t imm32);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   999
  void cmpq(Address dst, Register src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1000
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1001
  void cmpq(Register dst, int32_t imm32);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1002
  void cmpq(Register dst, Register src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1003
  void cmpq(Register dst, Address src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1004
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1005
  // these are dummies used to catch attempting to convert NULL to Register
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1006
  void cmpl(Register dst, void* junk); // dummy
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1007
  void cmpq(Register dst, void* junk); // dummy
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1008
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1009
  void cmpw(Address dst, int imm16);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1010
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1011
  void cmpxchg8 (Address adr);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1012
27691
733f189ad1f7 8058255: Native jbyte Atomic::cmpxchg for supported x86 platforms
jwilhelm
parents: 26576
diff changeset
  1013
  void cmpxchgb(Register reg, Address adr);
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1014
  void cmpxchgl(Register reg, Address adr);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1015
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1016
  void cmpxchgq(Register reg, Address adr);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1017
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1018
  // Ordered Compare Scalar Double-Precision Floating-Point Values and set EFLAGS
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1019
  void comisd(XMMRegister dst, Address src);
11427
bf248009cbbe 7116452: Add support for AVX instructions
kvn
parents: 11190
diff changeset
  1020
  void comisd(XMMRegister dst, XMMRegister src);
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1021
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1022
  // Ordered Compare Scalar Single-Precision Floating-Point Values and set EFLAGS
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1023
  void comiss(XMMRegister dst, Address src);
11427
bf248009cbbe 7116452: Add support for AVX instructions
kvn
parents: 11190
diff changeset
  1024
  void comiss(XMMRegister dst, XMMRegister src);
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1025
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1026
  // Identify processor type and features
14626
0cf4eccf130f 8003240: x86: move MacroAssembler into separate file
twisti
parents: 14625
diff changeset
  1027
  void cpuid();
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1028
33066
d98eab8215c4 8134553: CRC32C implementations for x86/x64 targets
kvn
parents: 32727
diff changeset
  1029
  // CRC32C
d98eab8215c4 8134553: CRC32C implementations for x86/x64 targets
kvn
parents: 32727
diff changeset
  1030
  void crc32(Register crc, Register v, int8_t sizeInBytes);
d98eab8215c4 8134553: CRC32C implementations for x86/x64 targets
kvn
parents: 32727
diff changeset
  1031
  void crc32(Register crc, Address adr, int8_t sizeInBytes);
d98eab8215c4 8134553: CRC32C implementations for x86/x64 targets
kvn
parents: 32727
diff changeset
  1032
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1033
  // Convert Scalar Double-Precision Floating-Point Value to Scalar Single-Precision Floating-Point Value
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1034
  void cvtsd2ss(XMMRegister dst, XMMRegister src);
11427
bf248009cbbe 7116452: Add support for AVX instructions
kvn
parents: 11190
diff changeset
  1035
  void cvtsd2ss(XMMRegister dst, Address src);
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1036
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1037
  // Convert Doubleword Integer to Scalar Double-Precision Floating-Point Value
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1038
  void cvtsi2sdl(XMMRegister dst, Register src);
11427
bf248009cbbe 7116452: Add support for AVX instructions
kvn
parents: 11190
diff changeset
  1039
  void cvtsi2sdl(XMMRegister dst, Address src);
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1040
  void cvtsi2sdq(XMMRegister dst, Register src);
11427
bf248009cbbe 7116452: Add support for AVX instructions
kvn
parents: 11190
diff changeset
  1041
  void cvtsi2sdq(XMMRegister dst, Address src);
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1042
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1043
  // Convert Doubleword Integer to Scalar Single-Precision Floating-Point Value
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1044
  void cvtsi2ssl(XMMRegister dst, Register src);
11427
bf248009cbbe 7116452: Add support for AVX instructions
kvn
parents: 11190
diff changeset
  1045
  void cvtsi2ssl(XMMRegister dst, Address src);
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1046
  void cvtsi2ssq(XMMRegister dst, Register src);
11427
bf248009cbbe 7116452: Add support for AVX instructions
kvn
parents: 11190
diff changeset
  1047
  void cvtsi2ssq(XMMRegister dst, Address src);
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1048
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1049
  // Convert Packed Signed Doubleword Integers to Packed Double-Precision Floating-Point Value
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1050
  void cvtdq2pd(XMMRegister dst, XMMRegister src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1051
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1052
  // Convert Packed Signed Doubleword Integers to Packed Single-Precision Floating-Point Value
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1053
  void cvtdq2ps(XMMRegister dst, XMMRegister src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1054
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1055
  // Convert Scalar Single-Precision Floating-Point Value to Scalar Double-Precision Floating-Point Value
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1056
  void cvtss2sd(XMMRegister dst, XMMRegister src);
11427
bf248009cbbe 7116452: Add support for AVX instructions
kvn
parents: 11190
diff changeset
  1057
  void cvtss2sd(XMMRegister dst, Address src);
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1058
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1059
  // Convert with Truncation Scalar Double-Precision Floating-Point Value to Doubleword Integer
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1060
  void cvttsd2sil(Register dst, Address src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1061
  void cvttsd2sil(Register dst, XMMRegister src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1062
  void cvttsd2siq(Register dst, XMMRegister src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1063
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1064
  // Convert with Truncation Scalar Single-Precision Floating-Point Value to Doubleword Integer
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1065
  void cvttss2sil(Register dst, XMMRegister src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1066
  void cvttss2siq(Register dst, XMMRegister src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1067
38018
1dc6c6f21231 8152907: Update for x86 tan and log10 in the math lib
vdeshpande
parents: 37293
diff changeset
  1068
  void cvttpd2dq(XMMRegister dst, XMMRegister src);
1dc6c6f21231 8152907: Update for x86 tan and log10 in the math lib
vdeshpande
parents: 37293
diff changeset
  1069
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1070
  // Divide Scalar Double-Precision Floating-Point Values
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1071
  void divsd(XMMRegister dst, Address src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1072
  void divsd(XMMRegister dst, XMMRegister src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1073
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1074
  // Divide Scalar Single-Precision Floating-Point Values
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1075
  void divss(XMMRegister dst, Address src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1076
  void divss(XMMRegister dst, XMMRegister src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1077
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1078
  void emms();
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1079
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1080
  void fabs();
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1081
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1082
  void fadd(int i);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1083
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1084
  void fadd_d(Address src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1085
  void fadd_s(Address src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1086
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1087
  // "Alternate" versions of x87 instructions place result down in FPU
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1088
  // stack instead of on TOS
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1089
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1090
  void fadda(int i); // "alternate" fadd
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1091
  void faddp(int i = 1);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1092
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1093
  void fchs();
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1094
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1095
  void fcom(int i);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1096
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1097
  void fcomp(int i = 1);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1098
  void fcomp_d(Address src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1099
  void fcomp_s(Address src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1100
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1101
  void fcompp();
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1102
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1103
  void fcos();
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1104
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1105
  void fdecstp();
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1106
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1107
  void fdiv(int i);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1108
  void fdiv_d(Address src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1109
  void fdivr_s(Address src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1110
  void fdiva(int i);  // "alternate" fdiv
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1111
  void fdivp(int i = 1);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1112
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1113
  void fdivr(int i);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1114
  void fdivr_d(Address src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1115
  void fdiv_s(Address src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1116
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1117
  void fdivra(int i); // "alternate" reversed fdiv
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1118
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1119
  void fdivrp(int i = 1);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1120
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1121
  void ffree(int i = 0);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1122
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1123
  void fild_d(Address adr);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1124
  void fild_s(Address adr);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1125
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1126
  void fincstp();
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1127
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1128
  void finit();
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1129
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1130
  void fist_s (Address adr);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1131
  void fistp_d(Address adr);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1132
  void fistp_s(Address adr);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1133
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1134
  void fld1();
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1135
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1136
  void fld_d(Address adr);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1137
  void fld_s(Address adr);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1138
  void fld_s(int index);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1139
  void fld_x(Address adr);  // extended-precision (80-bit) format
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1140
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1141
  void fldcw(Address src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1142
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1143
  void fldenv(Address src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1144
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1145
  void fldlg2();
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1146
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1147
  void fldln2();
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1148
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1149
  void fldz();
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1150
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1151
  void flog();
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1152
  void flog10();
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1153
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1154
  void fmul(int i);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1155
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1156
  void fmul_d(Address src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1157
  void fmul_s(Address src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1158
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1159
  void fmula(int i);  // "alternate" fmul
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1160
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1161
  void fmulp(int i = 1);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1162
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1163
  void fnsave(Address dst);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1164
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1165
  void fnstcw(Address src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1166
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1167
  void fnstsw_ax();
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1168
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1169
  void fprem();
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1170
  void fprem1();
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1171
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1172
  void frstor(Address src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1173
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1174
  void fsin();
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1175
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1176
  void fsqrt();
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1177
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1178
  void fst_d(Address adr);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1179
  void fst_s(Address adr);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1180
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1181
  void fstp_d(Address adr);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1182
  void fstp_d(int index);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1183
  void fstp_s(Address adr);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1184
  void fstp_x(Address adr); // extended-precision (80-bit) format
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1185
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1186
  void fsub(int i);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1187
  void fsub_d(Address src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1188
  void fsub_s(Address src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1189
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1190
  void fsuba(int i);  // "alternate" fsub
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1191
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1192
  void fsubp(int i = 1);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1193
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1194
  void fsubr(int i);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1195
  void fsubr_d(Address src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1196
  void fsubr_s(Address src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1197
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1198
  void fsubra(int i); // "alternate" reversed fsub
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1199
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1200
  void fsubrp(int i = 1);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1201
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1202
  void ftan();
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1203
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1204
  void ftst();
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1205
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1206
  void fucomi(int i = 1);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1207
  void fucomip(int i = 1);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1208
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1209
  void fwait();
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1210
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1211
  void fxch(int i = 1);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1212
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1213
  void fxrstor(Address src);
32727
320855c2baef 8132160: support for AVX 512 call frames and stack management
mcberg
parents: 32723
diff changeset
  1214
  void xrstor(Address src);
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1215
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1216
  void fxsave(Address dst);
32727
320855c2baef 8132160: support for AVX 512 call frames and stack management
mcberg
parents: 32723
diff changeset
  1217
  void xsave(Address dst);
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1218
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1219
  void fyl2x();
12739
09f26b73ae66 7133857: exp() and pow() should use the x87 ISA on x86
roland
parents: 11791
diff changeset
  1220
  void frndint();
09f26b73ae66 7133857: exp() and pow() should use the x87 ISA on x86
roland
parents: 11791
diff changeset
  1221
  void f2xm1();
09f26b73ae66 7133857: exp() and pow() should use the x87 ISA on x86
roland
parents: 11791
diff changeset
  1222
  void fldl2e();
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1223
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1224
  void hlt();
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1225
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1226
  void idivl(Register src);
7121
69928525c55c 6997311: SIGFPE in new long division asm code
kvn
parents: 6772
diff changeset
  1227
  void divl(Register src); // Unsigned division
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1228
26434
09ad55e5f486 8055494: Add C2 x86 intrinsic for BigInteger::multiplyToLen() method
kvn
parents: 25932
diff changeset
  1229
#ifdef _LP64
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1230
  void idivq(Register src);
26434
09ad55e5f486 8055494: Add C2 x86 intrinsic for BigInteger::multiplyToLen() method
kvn
parents: 25932
diff changeset
  1231
#endif
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1232
35540
e001ad24dcdb 8143353: update for x86 sin and cos in the math lib
vdeshpande
parents: 35154
diff changeset
  1233
  void imull(Register src);
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1234
  void imull(Register dst, Register src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1235
  void imull(Register dst, Register src, int value);
21105
47618ee96ed5 8026844: Various Math functions needs intrinsification
rbackman
parents: 18507
diff changeset
  1236
  void imull(Register dst, Address src);
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1237
26434
09ad55e5f486 8055494: Add C2 x86 intrinsic for BigInteger::multiplyToLen() method
kvn
parents: 25932
diff changeset
  1238
#ifdef _LP64
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1239
  void imulq(Register dst, Register src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1240
  void imulq(Register dst, Register src, int value);
21105
47618ee96ed5 8026844: Various Math functions needs intrinsification
rbackman
parents: 18507
diff changeset
  1241
  void imulq(Register dst, Address src);
47618ee96ed5 8026844: Various Math functions needs intrinsification
rbackman
parents: 18507
diff changeset
  1242
#endif
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1243
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1244
  // jcc is the generic conditional branch generator to run-
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1245
  // time routines, jcc is used for branches to labels. jcc
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1246
  // takes a branch opcode (cc) and a label (L) and generates
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1247
  // either a backward branch or a forward branch and links it
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1248
  // to the label fixup chain. Usage:
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1249
  //
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1250
  // Label L;      // unbound label
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1251
  // jcc(cc, L);   // forward branch to unbound label
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1252
  // bind(L);      // bind label to the current pc
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1253
  // jcc(cc, L);   // backward branch to bound label
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1254
  // bind(L);      // illegal: a label may be bound only once
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1255
  //
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1256
  // Note: The same Label can be used for forward and backward branches
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1257
  // but it may be bound only once.
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1258
10264
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10006
diff changeset
  1259
  void jcc(Condition cc, Label& L, bool maybe_short = true);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1260
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1261
  // Conditional jump to a 8-bit offset to L.
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1262
  // WARNING: be very careful using this for forward jumps.  If the label is
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1263
  // not bound within an 8-bit offset of this instruction, a run-time error
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1264
  // will occur.
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1265
  void jccb(Condition cc, Label& L);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1266
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1267
  void jmp(Address entry);    // pc <- entry
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1268
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1269
  // Label operations & relative jumps (PPUM Appendix D)
10264
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10006
diff changeset
  1270
  void jmp(Label& L, bool maybe_short = true);   // unconditional jump to L
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1271
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1272
  void jmp(Register entry); // pc <- entry
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1273
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1274
  // Unconditional 8-bit offset jump to L.
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1275
  // WARNING: be very careful using this for forward jumps.  If the label is
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1276
  // not bound within an 8-bit offset of this instruction, a run-time error
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1277
  // will occur.
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1278
  void jmpb(Label& L);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1279
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1280
  void ldmxcsr( Address src );
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1281
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1282
  void leal(Register dst, Address src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1283
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1284
  void leaq(Register dst, Address src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1285
14626
0cf4eccf130f 8003240: x86: move MacroAssembler into separate file
twisti
parents: 14625
diff changeset
  1286
  void lfence();
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1287
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1288
  void lock();
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1289
2862
fad636edf18f 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 2534
diff changeset
  1290
  void lzcntl(Register dst, Register src);
fad636edf18f 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 2534
diff changeset
  1291
fad636edf18f 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 2534
diff changeset
  1292
#ifdef _LP64
fad636edf18f 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 2534
diff changeset
  1293
  void lzcntq(Register dst, Register src);
fad636edf18f 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 2534
diff changeset
  1294
#endif
fad636edf18f 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 2534
diff changeset
  1295
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1296
  enum Membar_mask_bits {
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1297
    StoreStore = 1 << 3,
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1298
    LoadStore  = 1 << 2,
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1299
    StoreLoad  = 1 << 1,
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1300
    LoadLoad   = 1 << 0
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1301
  };
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1302
2338
a8660a1b709b 6822204: volatile fences should prefer lock:addl to actual mfence instructions
never
parents: 2332
diff changeset
  1303
  // Serializes memory and blows flags
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1304
  void membar(Membar_mask_bits order_constraint) {
2338
a8660a1b709b 6822204: volatile fences should prefer lock:addl to actual mfence instructions
never
parents: 2332
diff changeset
  1305
    if (os::is_MP()) {
a8660a1b709b 6822204: volatile fences should prefer lock:addl to actual mfence instructions
never
parents: 2332
diff changeset
  1306
      // We only have to handle StoreLoad
a8660a1b709b 6822204: volatile fences should prefer lock:addl to actual mfence instructions
never
parents: 2332
diff changeset
  1307
      if (order_constraint & StoreLoad) {
a8660a1b709b 6822204: volatile fences should prefer lock:addl to actual mfence instructions
never
parents: 2332
diff changeset
  1308
        // All usable chips support "locked" instructions which suffice
a8660a1b709b 6822204: volatile fences should prefer lock:addl to actual mfence instructions
never
parents: 2332
diff changeset
  1309
        // as barriers, and are much faster than the alternative of
26576
a9429d24d429 8050147: StoreLoad barrier interferes with stack usages
shade
parents: 26434
diff changeset
  1310
        // using cpuid instruction. We use here a locked add [esp-C],0.
2338
a8660a1b709b 6822204: volatile fences should prefer lock:addl to actual mfence instructions
never
parents: 2332
diff changeset
  1311
        // This is conveniently otherwise a no-op except for blowing
26576
a9429d24d429 8050147: StoreLoad barrier interferes with stack usages
shade
parents: 26434
diff changeset
  1312
        // flags, and introducing a false dependency on target memory
a9429d24d429 8050147: StoreLoad barrier interferes with stack usages
shade
parents: 26434
diff changeset
  1313
        // location. We can't do anything with flags, but we can avoid
a9429d24d429 8050147: StoreLoad barrier interferes with stack usages
shade
parents: 26434
diff changeset
  1314
        // memory dependencies in the current method by locked-adding
a9429d24d429 8050147: StoreLoad barrier interferes with stack usages
shade
parents: 26434
diff changeset
  1315
        // somewhere else on the stack. Doing [esp+C] will collide with
a9429d24d429 8050147: StoreLoad barrier interferes with stack usages
shade
parents: 26434
diff changeset
  1316
        // something on stack in current method, hence we go for [esp-C].
a9429d24d429 8050147: StoreLoad barrier interferes with stack usages
shade
parents: 26434
diff changeset
  1317
        // It is convenient since it is almost always in data cache, for
a9429d24d429 8050147: StoreLoad barrier interferes with stack usages
shade
parents: 26434
diff changeset
  1318
        // any small C.  We need to step back from SP to avoid data
a9429d24d429 8050147: StoreLoad barrier interferes with stack usages
shade
parents: 26434
diff changeset
  1319
        // dependencies with other things on below SP (callee-saves, for
a9429d24d429 8050147: StoreLoad barrier interferes with stack usages
shade
parents: 26434
diff changeset
  1320
        // example). Without a clear way to figure out the minimal safe
a9429d24d429 8050147: StoreLoad barrier interferes with stack usages
shade
parents: 26434
diff changeset
  1321
        // distance from SP, it makes sense to step back the complete
a9429d24d429 8050147: StoreLoad barrier interferes with stack usages
shade
parents: 26434
diff changeset
  1322
        // cache line, as this will also avoid possible second-order effects
a9429d24d429 8050147: StoreLoad barrier interferes with stack usages
shade
parents: 26434
diff changeset
  1323
        // with locked ops against the cache line. Our choice of offset
a9429d24d429 8050147: StoreLoad barrier interferes with stack usages
shade
parents: 26434
diff changeset
  1324
        // is bounded by x86 operand encoding, which should stay within
a9429d24d429 8050147: StoreLoad barrier interferes with stack usages
shade
parents: 26434
diff changeset
  1325
        // [-128; +127] to have the 8-byte displacement encoding.
a9429d24d429 8050147: StoreLoad barrier interferes with stack usages
shade
parents: 26434
diff changeset
  1326
        //
2338
a8660a1b709b 6822204: volatile fences should prefer lock:addl to actual mfence instructions
never
parents: 2332
diff changeset
  1327
        // Any change to this code may need to revisit other places in
a8660a1b709b 6822204: volatile fences should prefer lock:addl to actual mfence instructions
never
parents: 2332
diff changeset
  1328
        // the code where this idiom is used, in particular the
a8660a1b709b 6822204: volatile fences should prefer lock:addl to actual mfence instructions
never
parents: 2332
diff changeset
  1329
        // orderAccess code.
26576
a9429d24d429 8050147: StoreLoad barrier interferes with stack usages
shade
parents: 26434
diff changeset
  1330
a9429d24d429 8050147: StoreLoad barrier interferes with stack usages
shade
parents: 26434
diff changeset
  1331
        int offset = -VM_Version::L1_line_size();
a9429d24d429 8050147: StoreLoad barrier interferes with stack usages
shade
parents: 26434
diff changeset
  1332
        if (offset < -128) {
a9429d24d429 8050147: StoreLoad barrier interferes with stack usages
shade
parents: 26434
diff changeset
  1333
          offset = -128;
a9429d24d429 8050147: StoreLoad barrier interferes with stack usages
shade
parents: 26434
diff changeset
  1334
        }
a9429d24d429 8050147: StoreLoad barrier interferes with stack usages
shade
parents: 26434
diff changeset
  1335
2338
a8660a1b709b 6822204: volatile fences should prefer lock:addl to actual mfence instructions
never
parents: 2332
diff changeset
  1336
        lock();
26576
a9429d24d429 8050147: StoreLoad barrier interferes with stack usages
shade
parents: 26434
diff changeset
  1337
        addl(Address(rsp, offset), 0);// Assert the lock# signal here
2338
a8660a1b709b 6822204: volatile fences should prefer lock:addl to actual mfence instructions
never
parents: 2332
diff changeset
  1338
      }
a8660a1b709b 6822204: volatile fences should prefer lock:addl to actual mfence instructions
never
parents: 2332
diff changeset
  1339
    }
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1340
  }
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1341
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1342
  void mfence();
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1343
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1344
  // Moves
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1345
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1346
  void mov64(Register dst, int64_t imm64);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1347
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1348
  void movb(Address dst, Register src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1349
  void movb(Address dst, int imm8);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1350
  void movb(Register dst, Address src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1351
33465
6063f28a6efb 8139575: Update for x86 log in the math lib
iveresov
parents: 33160
diff changeset
  1352
  void movddup(XMMRegister dst, XMMRegister src);
6063f28a6efb 8139575: Update for x86 log in the math lib
iveresov
parents: 33160
diff changeset
  1353
35113
b11bd150ed8a 8144771: Use AVX3 instructions for string compare
kvn
parents: 34203
diff changeset
  1354
  void kmovbl(KRegister dst, Register src);
b11bd150ed8a 8144771: Use AVX3 instructions for string compare
kvn
parents: 34203
diff changeset
  1355
  void kmovbl(Register dst, KRegister src);
34203
6817dadf6c7e 8142980: SKX SpecJvm2008 - Derby
mcberg
parents: 34162
diff changeset
  1356
  void kmovwl(KRegister dst, Register src);
38049
e8541793960f 8153998: Masked vector post loops
mcberg
parents: 38018
diff changeset
  1357
  void kmovwl(KRegister dst, Address src);
35113
b11bd150ed8a 8144771: Use AVX3 instructions for string compare
kvn
parents: 34203
diff changeset
  1358
  void kmovwl(Register dst, KRegister src);
34203
6817dadf6c7e 8142980: SKX SpecJvm2008 - Derby
mcberg
parents: 34162
diff changeset
  1359
  void kmovdl(KRegister dst, Register src);
35113
b11bd150ed8a 8144771: Use AVX3 instructions for string compare
kvn
parents: 34203
diff changeset
  1360
  void kmovdl(Register dst, KRegister src);
32727
320855c2baef 8132160: support for AVX 512 call frames and stack management
mcberg
parents: 32723
diff changeset
  1361
  void kmovql(KRegister dst, KRegister src);
320855c2baef 8132160: support for AVX 512 call frames and stack management
mcberg
parents: 32723
diff changeset
  1362
  void kmovql(Address dst, KRegister src);
320855c2baef 8132160: support for AVX 512 call frames and stack management
mcberg
parents: 32723
diff changeset
  1363
  void kmovql(KRegister dst, Address src);
35113
b11bd150ed8a 8144771: Use AVX3 instructions for string compare
kvn
parents: 34203
diff changeset
  1364
  void kmovql(KRegister dst, Register src);
b11bd150ed8a 8144771: Use AVX3 instructions for string compare
kvn
parents: 34203
diff changeset
  1365
  void kmovql(Register dst, KRegister src);
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1366
38049
e8541793960f 8153998: Masked vector post loops
mcberg
parents: 38018
diff changeset
  1367
  void knotwl(KRegister dst, KRegister src);
e8541793960f 8153998: Masked vector post loops
mcberg
parents: 38018
diff changeset
  1368
34203
6817dadf6c7e 8142980: SKX SpecJvm2008 - Derby
mcberg
parents: 34162
diff changeset
  1369
  void kortestbl(KRegister dst, KRegister src);
6817dadf6c7e 8142980: SKX SpecJvm2008 - Derby
mcberg
parents: 34162
diff changeset
  1370
  void kortestwl(KRegister dst, KRegister src);
6817dadf6c7e 8142980: SKX SpecJvm2008 - Derby
mcberg
parents: 34162
diff changeset
  1371
  void kortestdl(KRegister dst, KRegister src);
6817dadf6c7e 8142980: SKX SpecJvm2008 - Derby
mcberg
parents: 34162
diff changeset
  1372
  void kortestql(KRegister dst, KRegister src);
6817dadf6c7e 8142980: SKX SpecJvm2008 - Derby
mcberg
parents: 34162
diff changeset
  1373
38239
4d8b8ba74fea 8154974: AVX-512 equipped inflate, has_negatives & compress intrinsics
kvn
parents: 38138
diff changeset
  1374
  void ktestq(KRegister src1, KRegister src2);
4d8b8ba74fea 8154974: AVX-512 equipped inflate, has_negatives & compress intrinsics
kvn
parents: 38138
diff changeset
  1375
  void ktestd(KRegister src1, KRegister src2);
4d8b8ba74fea 8154974: AVX-512 equipped inflate, has_negatives & compress intrinsics
kvn
parents: 38138
diff changeset
  1376
38138
8514e24123c8 8154975: Update for vectorizedMismatch with AVX512
vdeshpande
parents: 38135
diff changeset
  1377
  void ktestql(KRegister dst, KRegister src);
8514e24123c8 8154975: Update for vectorizedMismatch with AVX512
vdeshpande
parents: 38135
diff changeset
  1378
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1379
  void movdl(XMMRegister dst, Register src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1380
  void movdl(Register dst, XMMRegister src);
8494
4258c78226d9 6942326: x86 code in string_indexof() could read beyond reserved heap space
kvn
parents: 8332
diff changeset
  1381
  void movdl(XMMRegister dst, Address src);
13104
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12955
diff changeset
  1382
  void movdl(Address dst, XMMRegister src);
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1383
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1384
  // Move Double Quadword
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1385
  void movdq(XMMRegister dst, Register src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1386
  void movdq(Register dst, XMMRegister src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1387
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1388
  // Move Aligned Double Quadword
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1389
  void movdqa(XMMRegister dst, XMMRegister src);
18507
61bfc8995bb3 7088419: Use x86 Hardware CRC32 Instruction with java.util.zip.CRC32
drchase
parents: 15436
diff changeset
  1390
  void movdqa(XMMRegister dst, Address src);
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1391
1437
d1846c1c04c4 6532536: Optimize arraycopy stubs for Intel cpus
kvn
parents: 1394
diff changeset
  1392
  // Move Unaligned Double Quadword
d1846c1c04c4 6532536: Optimize arraycopy stubs for Intel cpus
kvn
parents: 1394
diff changeset
  1393
  void movdqu(Address     dst, XMMRegister src);
d1846c1c04c4 6532536: Optimize arraycopy stubs for Intel cpus
kvn
parents: 1394
diff changeset
  1394
  void movdqu(XMMRegister dst, Address src);
d1846c1c04c4 6532536: Optimize arraycopy stubs for Intel cpus
kvn
parents: 1394
diff changeset
  1395
  void movdqu(XMMRegister dst, XMMRegister src);
d1846c1c04c4 6532536: Optimize arraycopy stubs for Intel cpus
kvn
parents: 1394
diff changeset
  1396
13104
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12955
diff changeset
  1397
  // Move Unaligned 256bit Vector
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12955
diff changeset
  1398
  void vmovdqu(Address dst, XMMRegister src);
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12955
diff changeset
  1399
  void vmovdqu(XMMRegister dst, Address src);
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12955
diff changeset
  1400
  void vmovdqu(XMMRegister dst, XMMRegister src);
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12955
diff changeset
  1401
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1402
   // Move Unaligned 512bit Vector
34203
6817dadf6c7e 8142980: SKX SpecJvm2008 - Derby
mcberg
parents: 34162
diff changeset
  1403
  void evmovdqub(Address dst, XMMRegister src, int vector_len);
6817dadf6c7e 8142980: SKX SpecJvm2008 - Derby
mcberg
parents: 34162
diff changeset
  1404
  void evmovdqub(XMMRegister dst, Address src, int vector_len);
6817dadf6c7e 8142980: SKX SpecJvm2008 - Derby
mcberg
parents: 34162
diff changeset
  1405
  void evmovdqub(XMMRegister dst, XMMRegister src, int vector_len);
38239
4d8b8ba74fea 8154974: AVX-512 equipped inflate, has_negatives & compress intrinsics
kvn
parents: 38138
diff changeset
  1406
  void evmovdqub(XMMRegister dst, KRegister mask, Address src, int vector_len);
34203
6817dadf6c7e 8142980: SKX SpecJvm2008 - Derby
mcberg
parents: 34162
diff changeset
  1407
  void evmovdquw(Address dst, XMMRegister src, int vector_len);
38239
4d8b8ba74fea 8154974: AVX-512 equipped inflate, has_negatives & compress intrinsics
kvn
parents: 38138
diff changeset
  1408
  void evmovdquw(Address dst, KRegister mask, XMMRegister src, int vector_len);
34203
6817dadf6c7e 8142980: SKX SpecJvm2008 - Derby
mcberg
parents: 34162
diff changeset
  1409
  void evmovdquw(XMMRegister dst, Address src, int vector_len);
38239
4d8b8ba74fea 8154974: AVX-512 equipped inflate, has_negatives & compress intrinsics
kvn
parents: 38138
diff changeset
  1410
  void evmovdquw(XMMRegister dst, KRegister mask, Address src, int vector_len);
32727
320855c2baef 8132160: support for AVX 512 call frames and stack management
mcberg
parents: 32723
diff changeset
  1411
  void evmovdqul(Address dst, XMMRegister src, int vector_len);
320855c2baef 8132160: support for AVX 512 call frames and stack management
mcberg
parents: 32723
diff changeset
  1412
  void evmovdqul(XMMRegister dst, Address src, int vector_len);
320855c2baef 8132160: support for AVX 512 call frames and stack management
mcberg
parents: 32723
diff changeset
  1413
  void evmovdqul(XMMRegister dst, XMMRegister src, int vector_len);
320855c2baef 8132160: support for AVX 512 call frames and stack management
mcberg
parents: 32723
diff changeset
  1414
  void evmovdquq(Address dst, XMMRegister src, int vector_len);
320855c2baef 8132160: support for AVX 512 call frames and stack management
mcberg
parents: 32723
diff changeset
  1415
  void evmovdquq(XMMRegister dst, Address src, int vector_len);
320855c2baef 8132160: support for AVX 512 call frames and stack management
mcberg
parents: 32723
diff changeset
  1416
  void evmovdquq(XMMRegister dst, XMMRegister src, int vector_len);
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1417
13104
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12955
diff changeset
  1418
  // Move lower 64bit to high 64bit in 128bit register
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12955
diff changeset
  1419
  void movlhps(XMMRegister dst, XMMRegister src);
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12955
diff changeset
  1420
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1421
  void movl(Register dst, int32_t imm32);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1422
  void movl(Address dst, int32_t imm32);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1423
  void movl(Register dst, Register src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1424
  void movl(Register dst, Address src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1425
  void movl(Address dst, Register src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1426
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1427
  // These dummies prevent using movl from converting a zero (like NULL) into Register
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1428
  // by giving the compiler two choices it can't resolve
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1429
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1430
  void movl(Address  dst, void* junk);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1431
  void movl(Register dst, void* junk);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1432
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1433
#ifdef _LP64
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1434
  void movq(Register dst, Register src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1435
  void movq(Register dst, Address src);
7724
a92d706dbdd5 7003271: Hotspot should track cumulative Java heap bytes allocated on a per-thread basis
phh
parents: 7433
diff changeset
  1436
  void movq(Address  dst, Register src);
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1437
#endif
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1438
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1439
  void movq(Address     dst, MMXRegister src );
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1440
  void movq(MMXRegister dst, Address src );
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1441
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1442
#ifdef _LP64
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1443
  // These dummies prevent using movq from converting a zero (like NULL) into Register
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1444
  // by giving the compiler two choices it can't resolve
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1445
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1446
  void movq(Address  dst, void* dummy);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1447
  void movq(Register dst, void* dummy);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1448
#endif
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1449
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1450
  // Move Quadword
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1451
  void movq(Address     dst, XMMRegister src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1452
  void movq(XMMRegister dst, Address src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1453
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1454
  void movsbl(Register dst, Address src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1455
  void movsbl(Register dst, Register src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1456
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1457
#ifdef _LP64
2150
0d91d17158cc 6797305: Add LoadUB and LoadUI opcode class
twisti
parents: 2149
diff changeset
  1458
  void movsbq(Register dst, Address src);
0d91d17158cc 6797305: Add LoadUB and LoadUI opcode class
twisti
parents: 2149
diff changeset
  1459
  void movsbq(Register dst, Register src);
0d91d17158cc 6797305: Add LoadUB and LoadUI opcode class
twisti
parents: 2149
diff changeset
  1460
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1461
  // Move signed 32bit immediate to 64bit extending sign
7724
a92d706dbdd5 7003271: Hotspot should track cumulative Java heap bytes allocated on a per-thread basis
phh
parents: 7433
diff changeset
  1462
  void movslq(Address  dst, int32_t imm64);
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1463
  void movslq(Register dst, int32_t imm64);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1464
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1465
  void movslq(Register dst, Address src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1466
  void movslq(Register dst, Register src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1467
  void movslq(Register dst, void* src); // Dummy declaration to cause NULL to be ambiguous
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1468
#endif
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1469
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1470
  void movswl(Register dst, Address src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1471
  void movswl(Register dst, Register src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1472
2150
0d91d17158cc 6797305: Add LoadUB and LoadUI opcode class
twisti
parents: 2149
diff changeset
  1473
#ifdef _LP64
0d91d17158cc 6797305: Add LoadUB and LoadUI opcode class
twisti
parents: 2149
diff changeset
  1474
  void movswq(Register dst, Address src);
0d91d17158cc 6797305: Add LoadUB and LoadUI opcode class
twisti
parents: 2149
diff changeset
  1475
  void movswq(Register dst, Register src);
0d91d17158cc 6797305: Add LoadUB and LoadUI opcode class
twisti
parents: 2149
diff changeset
  1476
#endif
0d91d17158cc 6797305: Add LoadUB and LoadUI opcode class
twisti
parents: 2149
diff changeset
  1477
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1478
  void movw(Address dst, int imm16);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1479
  void movw(Register dst, Address src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1480
  void movw(Address dst, Register src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1481
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1482
  void movzbl(Register dst, Address src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1483
  void movzbl(Register dst, Register src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1484
2150
0d91d17158cc 6797305: Add LoadUB and LoadUI opcode class
twisti
parents: 2149
diff changeset
  1485
#ifdef _LP64
0d91d17158cc 6797305: Add LoadUB and LoadUI opcode class
twisti
parents: 2149
diff changeset
  1486
  void movzbq(Register dst, Address src);
0d91d17158cc 6797305: Add LoadUB and LoadUI opcode class
twisti
parents: 2149
diff changeset
  1487
  void movzbq(Register dst, Register src);
0d91d17158cc 6797305: Add LoadUB and LoadUI opcode class
twisti
parents: 2149
diff changeset
  1488
#endif
0d91d17158cc 6797305: Add LoadUB and LoadUI opcode class
twisti
parents: 2149
diff changeset
  1489
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1490
  void movzwl(Register dst, Address src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1491
  void movzwl(Register dst, Register src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1492
2150
0d91d17158cc 6797305: Add LoadUB and LoadUI opcode class
twisti
parents: 2149
diff changeset
  1493
#ifdef _LP64
0d91d17158cc 6797305: Add LoadUB and LoadUI opcode class
twisti
parents: 2149
diff changeset
  1494
  void movzwq(Register dst, Address src);
0d91d17158cc 6797305: Add LoadUB and LoadUI opcode class
twisti
parents: 2149
diff changeset
  1495
  void movzwq(Register dst, Register src);
0d91d17158cc 6797305: Add LoadUB and LoadUI opcode class
twisti
parents: 2149
diff changeset
  1496
#endif
0d91d17158cc 6797305: Add LoadUB and LoadUI opcode class
twisti
parents: 2149
diff changeset
  1497
26434
09ad55e5f486 8055494: Add C2 x86 intrinsic for BigInteger::multiplyToLen() method
kvn
parents: 25932
diff changeset
  1498
  // Unsigned multiply with RAX destination register
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1499
  void mull(Address src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1500
  void mull(Register src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1501
26434
09ad55e5f486 8055494: Add C2 x86 intrinsic for BigInteger::multiplyToLen() method
kvn
parents: 25932
diff changeset
  1502
#ifdef _LP64
09ad55e5f486 8055494: Add C2 x86 intrinsic for BigInteger::multiplyToLen() method
kvn
parents: 25932
diff changeset
  1503
  void mulq(Address src);
09ad55e5f486 8055494: Add C2 x86 intrinsic for BigInteger::multiplyToLen() method
kvn
parents: 25932
diff changeset
  1504
  void mulq(Register src);
09ad55e5f486 8055494: Add C2 x86 intrinsic for BigInteger::multiplyToLen() method
kvn
parents: 25932
diff changeset
  1505
  void mulxq(Register dst1, Register dst2, Register src);
09ad55e5f486 8055494: Add C2 x86 intrinsic for BigInteger::multiplyToLen() method
kvn
parents: 25932
diff changeset
  1506
#endif
09ad55e5f486 8055494: Add C2 x86 intrinsic for BigInteger::multiplyToLen() method
kvn
parents: 25932
diff changeset
  1507
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1508
  // Multiply Scalar Double-Precision Floating-Point Values
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1509
  void mulsd(XMMRegister dst, Address src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1510
  void mulsd(XMMRegister dst, XMMRegister src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1511
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1512
  // Multiply Scalar Single-Precision Floating-Point Values
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1513
  void mulss(XMMRegister dst, Address src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1514
  void mulss(XMMRegister dst, XMMRegister src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1515
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1516
  void negl(Register dst);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1517
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1518
#ifdef _LP64
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1519
  void negq(Register dst);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1520
#endif
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1521
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1522
  void nop(int i = 1);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1523
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1524
  void notl(Register dst);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1525
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1526
#ifdef _LP64
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1527
  void notq(Register dst);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1528
#endif
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1529
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1530
  void orl(Address dst, int32_t imm32);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1531
  void orl(Register dst, int32_t imm32);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1532
  void orl(Register dst, Address src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1533
  void orl(Register dst, Register src);
31129
02ee7609f0e1 8081778: Use Intel x64 CPU instructions for RSA acceleration
kvn
parents: 30624
diff changeset
  1534
  void orl(Address dst, Register src);
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1535
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1536
  void orq(Address dst, int32_t imm32);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1537
  void orq(Register dst, int32_t imm32);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1538
  void orq(Register dst, Address src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1539
  void orq(Register dst, Register src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1540
11427
bf248009cbbe 7116452: Add support for AVX instructions
kvn
parents: 11190
diff changeset
  1541
  // Pack with unsigned saturation
bf248009cbbe 7116452: Add support for AVX instructions
kvn
parents: 11190
diff changeset
  1542
  void packuswb(XMMRegister dst, XMMRegister src);
bf248009cbbe 7116452: Add support for AVX instructions
kvn
parents: 11190
diff changeset
  1543
  void packuswb(XMMRegister dst, Address src);
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1544
  void vpackuswb(XMMRegister dst, XMMRegister nds, XMMRegister src, int vector_len);
15242
695bb216be99 6896617: Optimize sun.nio.cs.ISO_8859_1$Encode.encodeArrayLoop() on x86
kvn
parents: 15117
diff changeset
  1545
695bb216be99 6896617: Optimize sun.nio.cs.ISO_8859_1$Encode.encodeArrayLoop() on x86
kvn
parents: 15117
diff changeset
  1546
  // Pemutation of 64bit words
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1547
  void vpermq(XMMRegister dst, XMMRegister src, int imm8, int vector_len);
32727
320855c2baef 8132160: support for AVX 512 call frames and stack management
mcberg
parents: 32723
diff changeset
  1548
  void vpermq(XMMRegister dst, XMMRegister src, int imm8);
38135
e06e2d071465 8154495: SHA256 AVX2 intrinsic (when no supports_sha() available)
jcivlin
parents: 38049
diff changeset
  1549
  void vperm2i128(XMMRegister dst,  XMMRegister nds, XMMRegister src, int imm8);
11427
bf248009cbbe 7116452: Add support for AVX instructions
kvn
parents: 11190
diff changeset
  1550
23491
f690330b10b9 8031320: Use Intel RTM instructions for locks
kvn
parents: 23220
diff changeset
  1551
  void pause();
f690330b10b9 8031320: Use Intel RTM instructions for locks
kvn
parents: 23220
diff changeset
  1552
2348
4e71ed4c2709 6761600: Use sse 4.2 in intrinsics
cfang
parents: 2338
diff changeset
  1553
  // SSE4.2 string instructions
4e71ed4c2709 6761600: Use sse 4.2 in intrinsics
cfang
parents: 2338
diff changeset
  1554
  void pcmpestri(XMMRegister xmm1, XMMRegister xmm2, int imm8);
4e71ed4c2709 6761600: Use sse 4.2 in intrinsics
cfang
parents: 2338
diff changeset
  1555
  void pcmpestri(XMMRegister xmm1, Address src, int imm8);
4e71ed4c2709 6761600: Use sse 4.2 in intrinsics
cfang
parents: 2338
diff changeset
  1556
34203
6817dadf6c7e 8142980: SKX SpecJvm2008 - Derby
mcberg
parents: 34162
diff changeset
  1557
  void pcmpeqb(XMMRegister dst, XMMRegister src);
6817dadf6c7e 8142980: SKX SpecJvm2008 - Derby
mcberg
parents: 34162
diff changeset
  1558
  void vpcmpeqb(XMMRegister dst, XMMRegister nds, XMMRegister src, int vector_len);
6817dadf6c7e 8142980: SKX SpecJvm2008 - Derby
mcberg
parents: 34162
diff changeset
  1559
  void evpcmpeqb(KRegister kdst, XMMRegister nds, XMMRegister src, int vector_len);
35113
b11bd150ed8a 8144771: Use AVX3 instructions for string compare
kvn
parents: 34203
diff changeset
  1560
  void evpcmpeqb(KRegister kdst, XMMRegister nds, Address src, int vector_len);
38239
4d8b8ba74fea 8154974: AVX-512 equipped inflate, has_negatives & compress intrinsics
kvn
parents: 38138
diff changeset
  1561
  void evpcmpeqb(KRegister kdst, KRegister mask, XMMRegister nds, Address src, int vector_len);
4d8b8ba74fea 8154974: AVX-512 equipped inflate, has_negatives & compress intrinsics
kvn
parents: 38138
diff changeset
  1562
4d8b8ba74fea 8154974: AVX-512 equipped inflate, has_negatives & compress intrinsics
kvn
parents: 38138
diff changeset
  1563
  void evpcmpgtb(KRegister kdst, XMMRegister nds, Address src, int vector_len);
4d8b8ba74fea 8154974: AVX-512 equipped inflate, has_negatives & compress intrinsics
kvn
parents: 38138
diff changeset
  1564
  void evpcmpgtb(KRegister kdst, KRegister mask, XMMRegister nds, Address src, int vector_len);
4d8b8ba74fea 8154974: AVX-512 equipped inflate, has_negatives & compress intrinsics
kvn
parents: 38138
diff changeset
  1565
4d8b8ba74fea 8154974: AVX-512 equipped inflate, has_negatives & compress intrinsics
kvn
parents: 38138
diff changeset
  1566
  void evpcmpuw(KRegister kdst, XMMRegister nds, XMMRegister src, ComparisonPredicate vcc, int vector_len);
4d8b8ba74fea 8154974: AVX-512 equipped inflate, has_negatives & compress intrinsics
kvn
parents: 38138
diff changeset
  1567
  void evpcmpuw(KRegister kdst, KRegister mask, XMMRegister nds, XMMRegister src, ComparisonPredicate of, int vector_len);
4d8b8ba74fea 8154974: AVX-512 equipped inflate, has_negatives & compress intrinsics
kvn
parents: 38138
diff changeset
  1568
  void evpcmpuw(KRegister kdst, XMMRegister nds, Address src, ComparisonPredicate vcc, int vector_len);
34203
6817dadf6c7e 8142980: SKX SpecJvm2008 - Derby
mcberg
parents: 34162
diff changeset
  1569
33628
09241459a8b8 8141132: JEP 254: Compact Strings
thartmann
parents: 33469
diff changeset
  1570
  void pcmpeqw(XMMRegister dst, XMMRegister src);
09241459a8b8 8141132: JEP 254: Compact Strings
thartmann
parents: 33469
diff changeset
  1571
  void vpcmpeqw(XMMRegister dst, XMMRegister nds, XMMRegister src, int vector_len);
34203
6817dadf6c7e 8142980: SKX SpecJvm2008 - Derby
mcberg
parents: 34162
diff changeset
  1572
  void evpcmpeqw(KRegister kdst, XMMRegister nds, XMMRegister src, int vector_len);
35113
b11bd150ed8a 8144771: Use AVX3 instructions for string compare
kvn
parents: 34203
diff changeset
  1573
  void evpcmpeqw(KRegister kdst, XMMRegister nds, Address src, int vector_len);
34203
6817dadf6c7e 8142980: SKX SpecJvm2008 - Derby
mcberg
parents: 34162
diff changeset
  1574
6817dadf6c7e 8142980: SKX SpecJvm2008 - Derby
mcberg
parents: 34162
diff changeset
  1575
  void pcmpeqd(XMMRegister dst, XMMRegister src);
6817dadf6c7e 8142980: SKX SpecJvm2008 - Derby
mcberg
parents: 34162
diff changeset
  1576
  void vpcmpeqd(XMMRegister dst, XMMRegister nds, XMMRegister src, int vector_len);
6817dadf6c7e 8142980: SKX SpecJvm2008 - Derby
mcberg
parents: 34162
diff changeset
  1577
  void evpcmpeqd(KRegister kdst, XMMRegister nds, XMMRegister src, int vector_len);
35113
b11bd150ed8a 8144771: Use AVX3 instructions for string compare
kvn
parents: 34203
diff changeset
  1578
  void evpcmpeqd(KRegister kdst, XMMRegister nds, Address src, int vector_len);
34203
6817dadf6c7e 8142980: SKX SpecJvm2008 - Derby
mcberg
parents: 34162
diff changeset
  1579
6817dadf6c7e 8142980: SKX SpecJvm2008 - Derby
mcberg
parents: 34162
diff changeset
  1580
  void pcmpeqq(XMMRegister dst, XMMRegister src);
6817dadf6c7e 8142980: SKX SpecJvm2008 - Derby
mcberg
parents: 34162
diff changeset
  1581
  void vpcmpeqq(XMMRegister dst, XMMRegister nds, XMMRegister src, int vector_len);
6817dadf6c7e 8142980: SKX SpecJvm2008 - Derby
mcberg
parents: 34162
diff changeset
  1582
  void evpcmpeqq(KRegister kdst, XMMRegister nds, XMMRegister src, int vector_len);
6817dadf6c7e 8142980: SKX SpecJvm2008 - Derby
mcberg
parents: 34162
diff changeset
  1583
  void evpcmpeqq(KRegister kdst, XMMRegister nds, Address src, int vector_len);
33628
09241459a8b8 8141132: JEP 254: Compact Strings
thartmann
parents: 33469
diff changeset
  1584
09241459a8b8 8141132: JEP 254: Compact Strings
thartmann
parents: 33469
diff changeset
  1585
  void pmovmskb(Register dst, XMMRegister src);
09241459a8b8 8141132: JEP 254: Compact Strings
thartmann
parents: 33469
diff changeset
  1586
  void vpmovmskb(Register dst, XMMRegister src);
09241459a8b8 8141132: JEP 254: Compact Strings
thartmann
parents: 33469
diff changeset
  1587
18507
61bfc8995bb3 7088419: Use x86 Hardware CRC32 Instruction with java.util.zip.CRC32
drchase
parents: 15436
diff changeset
  1588
  // SSE 4.1 extract
61bfc8995bb3 7088419: Use x86 Hardware CRC32 Instruction with java.util.zip.CRC32
drchase
parents: 15436
diff changeset
  1589
  void pextrd(Register dst, XMMRegister src, int imm8);
61bfc8995bb3 7088419: Use x86 Hardware CRC32 Instruction with java.util.zip.CRC32
drchase
parents: 15436
diff changeset
  1590
  void pextrq(Register dst, XMMRegister src, int imm8);
35154
a9b3c1984a01 8143925: Enhancing CounterMode.crypt() for AES
kvn
parents: 35146
diff changeset
  1591
  void pextrd(Address dst, XMMRegister src, int imm8);
a9b3c1984a01 8143925: Enhancing CounterMode.crypt() for AES
kvn
parents: 35146
diff changeset
  1592
  void pextrq(Address dst, XMMRegister src, int imm8);
a9b3c1984a01 8143925: Enhancing CounterMode.crypt() for AES
kvn
parents: 35146
diff changeset
  1593
  void pextrb(Address dst, XMMRegister src, int imm8);
33089
f4e956ed8b43 8132207: update for x86 exp in the math lib
iveresov
parents: 33066
diff changeset
  1594
  // SSE 2 extract
f4e956ed8b43 8132207: update for x86 exp in the math lib
iveresov
parents: 33066
diff changeset
  1595
  void pextrw(Register dst, XMMRegister src, int imm8);
35154
a9b3c1984a01 8143925: Enhancing CounterMode.crypt() for AES
kvn
parents: 35146
diff changeset
  1596
  void pextrw(Address dst, XMMRegister src, int imm8);
18507
61bfc8995bb3 7088419: Use x86 Hardware CRC32 Instruction with java.util.zip.CRC32
drchase
parents: 15436
diff changeset
  1597
61bfc8995bb3 7088419: Use x86 Hardware CRC32 Instruction with java.util.zip.CRC32
drchase
parents: 15436
diff changeset
  1598
  // SSE 4.1 insert
61bfc8995bb3 7088419: Use x86 Hardware CRC32 Instruction with java.util.zip.CRC32
drchase
parents: 15436
diff changeset
  1599
  void pinsrd(XMMRegister dst, Register src, int imm8);
61bfc8995bb3 7088419: Use x86 Hardware CRC32 Instruction with java.util.zip.CRC32
drchase
parents: 15436
diff changeset
  1600
  void pinsrq(XMMRegister dst, Register src, int imm8);
35154
a9b3c1984a01 8143925: Enhancing CounterMode.crypt() for AES
kvn
parents: 35146
diff changeset
  1601
  void pinsrd(XMMRegister dst, Address src, int imm8);
a9b3c1984a01 8143925: Enhancing CounterMode.crypt() for AES
kvn
parents: 35146
diff changeset
  1602
  void pinsrq(XMMRegister dst, Address src, int imm8);
a9b3c1984a01 8143925: Enhancing CounterMode.crypt() for AES
kvn
parents: 35146
diff changeset
  1603
  void pinsrb(XMMRegister dst, Address src, int imm8);
33089
f4e956ed8b43 8132207: update for x86 exp in the math lib
iveresov
parents: 33066
diff changeset
  1604
  // SSE 2 insert
f4e956ed8b43 8132207: update for x86 exp in the math lib
iveresov
parents: 33066
diff changeset
  1605
  void pinsrw(XMMRegister dst, Register src, int imm8);
35154
a9b3c1984a01 8143925: Enhancing CounterMode.crypt() for AES
kvn
parents: 35146
diff changeset
  1606
  void pinsrw(XMMRegister dst, Address src, int imm8);
18507
61bfc8995bb3 7088419: Use x86 Hardware CRC32 Instruction with java.util.zip.CRC32
drchase
parents: 15436
diff changeset
  1607
11427
bf248009cbbe 7116452: Add support for AVX instructions
kvn
parents: 11190
diff changeset
  1608
  // SSE4.1 packed move
bf248009cbbe 7116452: Add support for AVX instructions
kvn
parents: 11190
diff changeset
  1609
  void pmovzxbw(XMMRegister dst, XMMRegister src);
bf248009cbbe 7116452: Add support for AVX instructions
kvn
parents: 11190
diff changeset
  1610
  void pmovzxbw(XMMRegister dst, Address src);
bf248009cbbe 7116452: Add support for AVX instructions
kvn
parents: 11190
diff changeset
  1611
38239
4d8b8ba74fea 8154974: AVX-512 equipped inflate, has_negatives & compress intrinsics
kvn
parents: 38138
diff changeset
  1612
  void vpmovzxbw( XMMRegister dst, Address src, int vector_len);
4d8b8ba74fea 8154974: AVX-512 equipped inflate, has_negatives & compress intrinsics
kvn
parents: 38138
diff changeset
  1613
  void evpmovzxbw(XMMRegister dst, KRegister mask, Address src, int vector_len);
4d8b8ba74fea 8154974: AVX-512 equipped inflate, has_negatives & compress intrinsics
kvn
parents: 38138
diff changeset
  1614
4d8b8ba74fea 8154974: AVX-512 equipped inflate, has_negatives & compress intrinsics
kvn
parents: 38138
diff changeset
  1615
  void evpmovwb(Address dst, XMMRegister src, int vector_len);
4d8b8ba74fea 8154974: AVX-512 equipped inflate, has_negatives & compress intrinsics
kvn
parents: 38138
diff changeset
  1616
  void evpmovwb(Address dst, KRegister mask, XMMRegister src, int vector_len);
33628
09241459a8b8 8141132: JEP 254: Compact Strings
thartmann
parents: 33469
diff changeset
  1617
4430
95b539dfa1e8 6769124: various 64-bit fixes for c1
roland
parents: 3905
diff changeset
  1618
#ifndef _LP64 // no 32bit push/pop on amd64
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1619
  void popl(Address dst);
4430
95b539dfa1e8 6769124: various 64-bit fixes for c1
roland
parents: 3905
diff changeset
  1620
#endif
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1621
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1622
#ifdef _LP64
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1623
  void popq(Address dst);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1624
#endif
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1625
2255
54abdf3e1055 6378821: bitCount() should use POPC on SPARC processors and AMD+10h
twisti
parents: 2254
diff changeset
  1626
  void popcntl(Register dst, Address src);
54abdf3e1055 6378821: bitCount() should use POPC on SPARC processors and AMD+10h
twisti
parents: 2254
diff changeset
  1627
  void popcntl(Register dst, Register src);
54abdf3e1055 6378821: bitCount() should use POPC on SPARC processors and AMD+10h
twisti
parents: 2254
diff changeset
  1628
54abdf3e1055 6378821: bitCount() should use POPC on SPARC processors and AMD+10h
twisti
parents: 2254
diff changeset
  1629
#ifdef _LP64
54abdf3e1055 6378821: bitCount() should use POPC on SPARC processors and AMD+10h
twisti
parents: 2254
diff changeset
  1630
  void popcntq(Register dst, Address src);
54abdf3e1055 6378821: bitCount() should use POPC on SPARC processors and AMD+10h
twisti
parents: 2254
diff changeset
  1631
  void popcntq(Register dst, Register src);
54abdf3e1055 6378821: bitCount() should use POPC on SPARC processors and AMD+10h
twisti
parents: 2254
diff changeset
  1632
#endif
54abdf3e1055 6378821: bitCount() should use POPC on SPARC processors and AMD+10h
twisti
parents: 2254
diff changeset
  1633
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1634
  // Prefetches (SSE, SSE2, 3DNOW only)
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1635
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1636
  void prefetchnta(Address src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1637
  void prefetchr(Address src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1638
  void prefetcht0(Address src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1639
  void prefetcht1(Address src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1640
  void prefetcht2(Address src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1641
  void prefetchw(Address src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1642
14132
3c1437abcefd 7184394: add intrinsics to use AES instructions
kvn
parents: 13969
diff changeset
  1643
  // Shuffle Bytes
3c1437abcefd 7184394: add intrinsics to use AES instructions
kvn
parents: 13969
diff changeset
  1644
  void pshufb(XMMRegister dst, XMMRegister src);
3c1437abcefd 7184394: add intrinsics to use AES instructions
kvn
parents: 13969
diff changeset
  1645
  void pshufb(XMMRegister dst, Address src);
38135
e06e2d071465 8154495: SHA256 AVX2 intrinsic (when no supports_sha() available)
jcivlin
parents: 38049
diff changeset
  1646
  void vpshufb(XMMRegister dst, XMMRegister nds, XMMRegister src, int vector_len);
14132
3c1437abcefd 7184394: add intrinsics to use AES instructions
kvn
parents: 13969
diff changeset
  1647
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1648
  // Shuffle Packed Doublewords
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1649
  void pshufd(XMMRegister dst, XMMRegister src, int mode);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1650
  void pshufd(XMMRegister dst, Address src,     int mode);
38135
e06e2d071465 8154495: SHA256 AVX2 intrinsic (when no supports_sha() available)
jcivlin
parents: 38049
diff changeset
  1651
  void vpshufd(XMMRegister dst, XMMRegister src, int mode, int vector_len);
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1652
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1653
  // Shuffle Packed Low Words
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1654
  void pshuflw(XMMRegister dst, XMMRegister src, int mode);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1655
  void pshuflw(XMMRegister dst, Address src,     int mode);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1656
8494
4258c78226d9 6942326: x86 code in string_indexof() could read beyond reserved heap space
kvn
parents: 8332
diff changeset
  1657
  // Shift Right by bytes Logical DoubleQuadword Immediate
4258c78226d9 6942326: x86 code in string_indexof() could read beyond reserved heap space
kvn
parents: 8332
diff changeset
  1658
  void psrldq(XMMRegister dst, int shift);
31404
63e8fcd70bfc 8073108: Use x86 and SPARC CPU instructions for GHASH acceleration
ascarpino
parents: 31129
diff changeset
  1659
  // Shift Left by bytes Logical DoubleQuadword Immediate
63e8fcd70bfc 8073108: Use x86 and SPARC CPU instructions for GHASH acceleration
ascarpino
parents: 31129
diff changeset
  1660
  void pslldq(XMMRegister dst, int shift);
8494
4258c78226d9 6942326: x86 code in string_indexof() could read beyond reserved heap space
kvn
parents: 8332
diff changeset
  1661
15117
625397df6f4f 8005419: Improve intrinsics code performance on x86 by using AVX2
kvn
parents: 15115
diff changeset
  1662
  // Logical Compare 128bit
2348
4e71ed4c2709 6761600: Use sse 4.2 in intrinsics
cfang
parents: 2338
diff changeset
  1663
  void ptest(XMMRegister dst, XMMRegister src);
4e71ed4c2709 6761600: Use sse 4.2 in intrinsics
cfang
parents: 2338
diff changeset
  1664
  void ptest(XMMRegister dst, Address src);
15117
625397df6f4f 8005419: Improve intrinsics code performance on x86 by using AVX2
kvn
parents: 15115
diff changeset
  1665
  // Logical Compare 256bit
625397df6f4f 8005419: Improve intrinsics code performance on x86 by using AVX2
kvn
parents: 15115
diff changeset
  1666
  void vptest(XMMRegister dst, XMMRegister src);
625397df6f4f 8005419: Improve intrinsics code performance on x86 by using AVX2
kvn
parents: 15115
diff changeset
  1667
  void vptest(XMMRegister dst, Address src);
2348
4e71ed4c2709 6761600: Use sse 4.2 in intrinsics
cfang
parents: 2338
diff changeset
  1668
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1669
  // Interleave Low Bytes
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1670
  void punpcklbw(XMMRegister dst, XMMRegister src);
11427
bf248009cbbe 7116452: Add support for AVX instructions
kvn
parents: 11190
diff changeset
  1671
  void punpcklbw(XMMRegister dst, Address src);
bf248009cbbe 7116452: Add support for AVX instructions
kvn
parents: 11190
diff changeset
  1672
bf248009cbbe 7116452: Add support for AVX instructions
kvn
parents: 11190
diff changeset
  1673
  // Interleave Low Doublewords
bf248009cbbe 7116452: Add support for AVX instructions
kvn
parents: 11190
diff changeset
  1674
  void punpckldq(XMMRegister dst, XMMRegister src);
bf248009cbbe 7116452: Add support for AVX instructions
kvn
parents: 11190
diff changeset
  1675
  void punpckldq(XMMRegister dst, Address src);
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1676
13294
80131b419f85 7181494: cleanup avx and vectors code
kvn
parents: 13104
diff changeset
  1677
  // Interleave Low Quadwords
80131b419f85 7181494: cleanup avx and vectors code
kvn
parents: 13104
diff changeset
  1678
  void punpcklqdq(XMMRegister dst, XMMRegister src);
80131b419f85 7181494: cleanup avx and vectors code
kvn
parents: 13104
diff changeset
  1679
4430
95b539dfa1e8 6769124: various 64-bit fixes for c1
roland
parents: 3905
diff changeset
  1680
#ifndef _LP64 // no 32bit push/pop on amd64
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1681
  void pushl(Address src);
4430
95b539dfa1e8 6769124: various 64-bit fixes for c1
roland
parents: 3905
diff changeset
  1682
#endif
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1683
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1684
  void pushq(Address src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1685
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1686
  void rcll(Register dst, int imm8);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1687
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1688
  void rclq(Register dst, int imm8);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1689
31129
02ee7609f0e1 8081778: Use Intel x64 CPU instructions for RSA acceleration
kvn
parents: 30624
diff changeset
  1690
  void rcrq(Register dst, int imm8);
02ee7609f0e1 8081778: Use Intel x64 CPU instructions for RSA acceleration
kvn
parents: 30624
diff changeset
  1691
33465
6063f28a6efb 8139575: Update for x86 log in the math lib
iveresov
parents: 33160
diff changeset
  1692
  void rcpps(XMMRegister dst, XMMRegister src);
6063f28a6efb 8139575: Update for x86 log in the math lib
iveresov
parents: 33160
diff changeset
  1693
6063f28a6efb 8139575: Update for x86 log in the math lib
iveresov
parents: 33160
diff changeset
  1694
  void rcpss(XMMRegister dst, XMMRegister src);
6063f28a6efb 8139575: Update for x86 log in the math lib
iveresov
parents: 33160
diff changeset
  1695
23491
f690330b10b9 8031320: Use Intel RTM instructions for locks
kvn
parents: 23220
diff changeset
  1696
  void rdtsc();
f690330b10b9 8031320: Use Intel RTM instructions for locks
kvn
parents: 23220
diff changeset
  1697
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1698
  void ret(int imm16);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1699
26434
09ad55e5f486 8055494: Add C2 x86 intrinsic for BigInteger::multiplyToLen() method
kvn
parents: 25932
diff changeset
  1700
#ifdef _LP64
09ad55e5f486 8055494: Add C2 x86 intrinsic for BigInteger::multiplyToLen() method
kvn
parents: 25932
diff changeset
  1701
  void rorq(Register dst, int imm8);
09ad55e5f486 8055494: Add C2 x86 intrinsic for BigInteger::multiplyToLen() method
kvn
parents: 25932
diff changeset
  1702
  void rorxq(Register dst, Register src, int imm8);
38135
e06e2d071465 8154495: SHA256 AVX2 intrinsic (when no supports_sha() available)
jcivlin
parents: 38049
diff changeset
  1703
  void rorxd(Register dst, Register src, int imm8);
26434
09ad55e5f486 8055494: Add C2 x86 intrinsic for BigInteger::multiplyToLen() method
kvn
parents: 25932
diff changeset
  1704
#endif
09ad55e5f486 8055494: Add C2 x86 intrinsic for BigInteger::multiplyToLen() method
kvn
parents: 25932
diff changeset
  1705
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1706
  void sahf();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1707
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1708
  void sarl(Register dst, int imm8);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1709
  void sarl(Register dst);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1710
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1711
  void sarq(Register dst, int imm8);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1712
  void sarq(Register dst);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1713
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1714
  void sbbl(Address dst, int32_t imm32);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1715
  void sbbl(Register dst, int32_t imm32);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1716
  void sbbl(Register dst, Address src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1717
  void sbbl(Register dst, Register src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1718
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1719
  void sbbq(Address dst, int32_t imm32);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1720
  void sbbq(Register dst, int32_t imm32);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1721
  void sbbq(Register dst, Address src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1722
  void sbbq(Register dst, Register src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1723
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1724
  void setb(Condition cc, Register dst);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1725
36555
4f37fd7a5a09 8150767: Enables SHA Extensions on x86
vdeshpande
parents: 36066
diff changeset
  1726
  void palignr(XMMRegister dst, XMMRegister src, int imm8);
38135
e06e2d071465 8154495: SHA256 AVX2 intrinsic (when no supports_sha() available)
jcivlin
parents: 38049
diff changeset
  1727
  void vpalignr(XMMRegister dst, XMMRegister src1, XMMRegister src2, int imm8, int vector_len);
e06e2d071465 8154495: SHA256 AVX2 intrinsic (when no supports_sha() available)
jcivlin
parents: 38049
diff changeset
  1728
36555
4f37fd7a5a09 8150767: Enables SHA Extensions on x86
vdeshpande
parents: 36066
diff changeset
  1729
  void pblendw(XMMRegister dst, XMMRegister src, int imm8);
4f37fd7a5a09 8150767: Enables SHA Extensions on x86
vdeshpande
parents: 36066
diff changeset
  1730
4f37fd7a5a09 8150767: Enables SHA Extensions on x86
vdeshpande
parents: 36066
diff changeset
  1731
  void sha1rnds4(XMMRegister dst, XMMRegister src, int imm8);
4f37fd7a5a09 8150767: Enables SHA Extensions on x86
vdeshpande
parents: 36066
diff changeset
  1732
  void sha1nexte(XMMRegister dst, XMMRegister src);
4f37fd7a5a09 8150767: Enables SHA Extensions on x86
vdeshpande
parents: 36066
diff changeset
  1733
  void sha1msg1(XMMRegister dst, XMMRegister src);
4f37fd7a5a09 8150767: Enables SHA Extensions on x86
vdeshpande
parents: 36066
diff changeset
  1734
  void sha1msg2(XMMRegister dst, XMMRegister src);
4f37fd7a5a09 8150767: Enables SHA Extensions on x86
vdeshpande
parents: 36066
diff changeset
  1735
  // xmm0 is implicit additional source to the following instruction.
4f37fd7a5a09 8150767: Enables SHA Extensions on x86
vdeshpande
parents: 36066
diff changeset
  1736
  void sha256rnds2(XMMRegister dst, XMMRegister src);
4f37fd7a5a09 8150767: Enables SHA Extensions on x86
vdeshpande
parents: 36066
diff changeset
  1737
  void sha256msg1(XMMRegister dst, XMMRegister src);
4f37fd7a5a09 8150767: Enables SHA Extensions on x86
vdeshpande
parents: 36066
diff changeset
  1738
  void sha256msg2(XMMRegister dst, XMMRegister src);
4f37fd7a5a09 8150767: Enables SHA Extensions on x86
vdeshpande
parents: 36066
diff changeset
  1739
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1740
  void shldl(Register dst, Register src);
33066
d98eab8215c4 8134553: CRC32C implementations for x86/x64 targets
kvn
parents: 32727
diff changeset
  1741
  void shldl(Register dst, Register src, int8_t imm8);
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1742
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1743
  void shll(Register dst, int imm8);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1744
  void shll(Register dst);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1745
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1746
  void shlq(Register dst, int imm8);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1747
  void shlq(Register dst);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1748
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1749
  void shrdl(Register dst, Register src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1750
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1751
  void shrl(Register dst, int imm8);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1752
  void shrl(Register dst);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1753
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1754
  void shrq(Register dst, int imm8);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1755
  void shrq(Register dst);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1756
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1757
  void smovl(); // QQQ generic?
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1758
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1759
  // Compute Square Root of Scalar Double-Precision Floating-Point Value
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1760
  void sqrtsd(XMMRegister dst, Address src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1761
  void sqrtsd(XMMRegister dst, XMMRegister src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1762
7433
b418028612ad 6961690: load oops from constant table on SPARC
twisti
parents: 7427
diff changeset
  1763
  // Compute Square Root of Scalar Single-Precision Floating-Point Value
b418028612ad 6961690: load oops from constant table on SPARC
twisti
parents: 7427
diff changeset
  1764
  void sqrtss(XMMRegister dst, Address src);
b418028612ad 6961690: load oops from constant table on SPARC
twisti
parents: 7427
diff changeset
  1765
  void sqrtss(XMMRegister dst, XMMRegister src);
b418028612ad 6961690: load oops from constant table on SPARC
twisti
parents: 7427
diff changeset
  1766
14626
0cf4eccf130f 8003240: x86: move MacroAssembler into separate file
twisti
parents: 14625
diff changeset
  1767
  void std();
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1768
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1769
  void stmxcsr( Address dst );
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1770
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1771
  void subl(Address dst, int32_t imm32);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1772
  void subl(Address dst, Register src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1773
  void subl(Register dst, int32_t imm32);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1774
  void subl(Register dst, Address src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1775
  void subl(Register dst, Register src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1776
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1777
  void subq(Address dst, int32_t imm32);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1778
  void subq(Address dst, Register src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1779
  void subq(Register dst, int32_t imm32);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1780
  void subq(Register dst, Address src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1781
  void subq(Register dst, Register src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1782
11791
3be8cae67887 7125136: SIGILL on linux amd64 in gc/ArrayJuggle/Juggle29
kvn
parents: 11429
diff changeset
  1783
  // Force generation of a 4 byte immediate value even if it fits into 8bit
3be8cae67887 7125136: SIGILL on linux amd64 in gc/ArrayJuggle/Juggle29
kvn
parents: 11429
diff changeset
  1784
  void subl_imm32(Register dst, int32_t imm32);
3be8cae67887 7125136: SIGILL on linux amd64 in gc/ArrayJuggle/Juggle29
kvn
parents: 11429
diff changeset
  1785
  void subq_imm32(Register dst, int32_t imm32);
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1786
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1787
  // Subtract Scalar Double-Precision Floating-Point Values
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1788
  void subsd(XMMRegister dst, Address src);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1789
  void subsd(XMMRegister dst, XMMRegister src);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1790
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1791
  // Subtract Scalar Single-Precision Floating-Point Values
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1792
  void subss(XMMRegister dst, Address src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1793
  void subss(XMMRegister dst, XMMRegister src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1794
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1795
  void testb(Register dst, int imm8);
35540
e001ad24dcdb 8143353: update for x86 sin and cos in the math lib
vdeshpande
parents: 35154
diff changeset
  1796
  void testb(Address dst, int imm8);
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1797
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1798
  void testl(Register dst, int32_t imm32);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1799
  void testl(Register dst, Register src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1800
  void testl(Register dst, Address src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1801
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1802
  void testq(Register dst, int32_t imm32);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1803
  void testq(Register dst, Register src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1804
23220
fc827339dc37 8031321: Support Intel bit manipulation instructions
iveresov
parents: 21105
diff changeset
  1805
  // BMI - count trailing zeros
fc827339dc37 8031321: Support Intel bit manipulation instructions
iveresov
parents: 21105
diff changeset
  1806
  void tzcntl(Register dst, Register src);
fc827339dc37 8031321: Support Intel bit manipulation instructions
iveresov
parents: 21105
diff changeset
  1807
  void tzcntq(Register dst, Register src);
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1808
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1809
  // Unordered Compare Scalar Double-Precision Floating-Point Values and set EFLAGS
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1810
  void ucomisd(XMMRegister dst, Address src);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1811
  void ucomisd(XMMRegister dst, XMMRegister src);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1812
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1813
  // Unordered Compare Scalar Single-Precision Floating-Point Values and set EFLAGS
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1814
  void ucomiss(XMMRegister dst, Address src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1815
  void ucomiss(XMMRegister dst, XMMRegister src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1816
23491
f690330b10b9 8031320: Use Intel RTM instructions for locks
kvn
parents: 23220
diff changeset
  1817
  void xabort(int8_t imm8);
f690330b10b9 8031320: Use Intel RTM instructions for locks
kvn
parents: 23220
diff changeset
  1818
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1819
  void xaddl(Address dst, Register src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1820
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1821
  void xaddq(Address dst, Register src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1822
23491
f690330b10b9 8031320: Use Intel RTM instructions for locks
kvn
parents: 23220
diff changeset
  1823
  void xbegin(Label& abort, relocInfo::relocType rtype = relocInfo::none);
f690330b10b9 8031320: Use Intel RTM instructions for locks
kvn
parents: 23220
diff changeset
  1824
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1825
  void xchgl(Register reg, Address adr);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1826
  void xchgl(Register dst, Register src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1827
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1828
  void xchgq(Register reg, Address adr);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1829
  void xchgq(Register dst, Register src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1830
23491
f690330b10b9 8031320: Use Intel RTM instructions for locks
kvn
parents: 23220
diff changeset
  1831
  void xend();
f690330b10b9 8031320: Use Intel RTM instructions for locks
kvn
parents: 23220
diff changeset
  1832
11427
bf248009cbbe 7116452: Add support for AVX instructions
kvn
parents: 11190
diff changeset
  1833
  // Get Value of Extended Control Register
14626
0cf4eccf130f 8003240: x86: move MacroAssembler into separate file
twisti
parents: 14625
diff changeset
  1834
  void xgetbv();
11427
bf248009cbbe 7116452: Add support for AVX instructions
kvn
parents: 11190
diff changeset
  1835
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1836
  void xorl(Register dst, int32_t imm32);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1837
  void xorl(Register dst, Address src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1838
  void xorl(Register dst, Register src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1839
35154
a9b3c1984a01 8143925: Enhancing CounterMode.crypt() for AES
kvn
parents: 35146
diff changeset
  1840
  void xorb(Register dst, Address src);
a9b3c1984a01 8143925: Enhancing CounterMode.crypt() for AES
kvn
parents: 35146
diff changeset
  1841
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1842
  void xorq(Register dst, Address src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1843
  void xorq(Register dst, Register src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1844
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1845
  void set_byte_if_not_zero(Register dst); // sets reg to 1 if not zero, otherwise 0
11427
bf248009cbbe 7116452: Add support for AVX instructions
kvn
parents: 11190
diff changeset
  1846
13294
80131b419f85 7181494: cleanup avx and vectors code
kvn
parents: 13104
diff changeset
  1847
  // AVX 3-operands scalar instructions (encoded with VEX prefix)
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13391
diff changeset
  1848
11429
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents: 11427
diff changeset
  1849
  void vaddsd(XMMRegister dst, XMMRegister nds, Address src);
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents: 11427
diff changeset
  1850
  void vaddsd(XMMRegister dst, XMMRegister nds, XMMRegister src);
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents: 11427
diff changeset
  1851
  void vaddss(XMMRegister dst, XMMRegister nds, Address src);
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents: 11427
diff changeset
  1852
  void vaddss(XMMRegister dst, XMMRegister nds, XMMRegister src);
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents: 11427
diff changeset
  1853
  void vdivsd(XMMRegister dst, XMMRegister nds, Address src);
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents: 11427
diff changeset
  1854
  void vdivsd(XMMRegister dst, XMMRegister nds, XMMRegister src);
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents: 11427
diff changeset
  1855
  void vdivss(XMMRegister dst, XMMRegister nds, Address src);
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents: 11427
diff changeset
  1856
  void vdivss(XMMRegister dst, XMMRegister nds, XMMRegister src);
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents: 11427
diff changeset
  1857
  void vmulsd(XMMRegister dst, XMMRegister nds, Address src);
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents: 11427
diff changeset
  1858
  void vmulsd(XMMRegister dst, XMMRegister nds, XMMRegister src);
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents: 11427
diff changeset
  1859
  void vmulss(XMMRegister dst, XMMRegister nds, Address src);
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents: 11427
diff changeset
  1860
  void vmulss(XMMRegister dst, XMMRegister nds, XMMRegister src);
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents: 11427
diff changeset
  1861
  void vsubsd(XMMRegister dst, XMMRegister nds, Address src);
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents: 11427
diff changeset
  1862
  void vsubsd(XMMRegister dst, XMMRegister nds, XMMRegister src);
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents: 11427
diff changeset
  1863
  void vsubss(XMMRegister dst, XMMRegister nds, Address src);
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents: 11427
diff changeset
  1864
  void vsubss(XMMRegister dst, XMMRegister nds, XMMRegister src);
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents: 11427
diff changeset
  1865
38239
4d8b8ba74fea 8154974: AVX-512 equipped inflate, has_negatives & compress intrinsics
kvn
parents: 38138
diff changeset
  1866
  void shlxl(Register dst, Register src1, Register src2);
4d8b8ba74fea 8154974: AVX-512 equipped inflate, has_negatives & compress intrinsics
kvn
parents: 38138
diff changeset
  1867
  void shlxq(Register dst, Register src1, Register src2);
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13391
diff changeset
  1868
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13391
diff changeset
  1869
  //====================VECTOR ARITHMETIC=====================================
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13391
diff changeset
  1870
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13391
diff changeset
  1871
  // Add Packed Floating-Point Values
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13391
diff changeset
  1872
  void addpd(XMMRegister dst, XMMRegister src);
35146
9ebfec283f56 8145688: Update for x86 pow in the math lib
kvn
parents: 35113
diff changeset
  1873
  void addpd(XMMRegister dst, Address src);
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13391
diff changeset
  1874
  void addps(XMMRegister dst, XMMRegister src);
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1875
  void vaddpd(XMMRegister dst, XMMRegister nds, XMMRegister src, int vector_len);
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1876
  void vaddps(XMMRegister dst, XMMRegister nds, XMMRegister src, int vector_len);
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1877
  void vaddpd(XMMRegister dst, XMMRegister nds, Address src, int vector_len);
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1878
  void vaddps(XMMRegister dst, XMMRegister nds, Address src, int vector_len);
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13391
diff changeset
  1879
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13391
diff changeset
  1880
  // Subtract Packed Floating-Point Values
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13391
diff changeset
  1881
  void subpd(XMMRegister dst, XMMRegister src);
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13391
diff changeset
  1882
  void subps(XMMRegister dst, XMMRegister src);
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1883
  void vsubpd(XMMRegister dst, XMMRegister nds, XMMRegister src, int vector_len);
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1884
  void vsubps(XMMRegister dst, XMMRegister nds, XMMRegister src, int vector_len);
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1885
  void vsubpd(XMMRegister dst, XMMRegister nds, Address src, int vector_len);
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1886
  void vsubps(XMMRegister dst, XMMRegister nds, Address src, int vector_len);
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13391
diff changeset
  1887
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13391
diff changeset
  1888
  // Multiply Packed Floating-Point Values
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13391
diff changeset
  1889
  void mulpd(XMMRegister dst, XMMRegister src);
33089
f4e956ed8b43 8132207: update for x86 exp in the math lib
iveresov
parents: 33066
diff changeset
  1890
  void mulpd(XMMRegister dst, Address src);
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13391
diff changeset
  1891
  void mulps(XMMRegister dst, XMMRegister src);
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1892
  void vmulpd(XMMRegister dst, XMMRegister nds, XMMRegister src, int vector_len);
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1893
  void vmulps(XMMRegister dst, XMMRegister nds, XMMRegister src, int vector_len);
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1894
  void vmulpd(XMMRegister dst, XMMRegister nds, Address src, int vector_len);
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1895
  void vmulps(XMMRegister dst, XMMRegister nds, Address src, int vector_len);
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13391
diff changeset
  1896
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13391
diff changeset
  1897
  // Divide Packed Floating-Point Values
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13391
diff changeset
  1898
  void divpd(XMMRegister dst, XMMRegister src);
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13391
diff changeset
  1899
  void divps(XMMRegister dst, XMMRegister src);
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1900
  void vdivpd(XMMRegister dst, XMMRegister nds, XMMRegister src, int vector_len);
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1901
  void vdivps(XMMRegister dst, XMMRegister nds, XMMRegister src, int vector_len);
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1902
  void vdivpd(XMMRegister dst, XMMRegister nds, Address src, int vector_len);
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1903
  void vdivps(XMMRegister dst, XMMRegister nds, Address src, int vector_len);
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13391
diff changeset
  1904
32723
56534fb3d71a 8135028: support for vectorizing double precision sqrt
mcberg
parents: 31410
diff changeset
  1905
  // Sqrt Packed Floating-Point Values - Double precision only
56534fb3d71a 8135028: support for vectorizing double precision sqrt
mcberg
parents: 31410
diff changeset
  1906
  void vsqrtpd(XMMRegister dst, XMMRegister src, int vector_len);
56534fb3d71a 8135028: support for vectorizing double precision sqrt
mcberg
parents: 31410
diff changeset
  1907
  void vsqrtpd(XMMRegister dst, Address src, int vector_len);
56534fb3d71a 8135028: support for vectorizing double precision sqrt
mcberg
parents: 31410
diff changeset
  1908
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13391
diff changeset
  1909
  // Bitwise Logical AND of Packed Floating-Point Values
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13391
diff changeset
  1910
  void andpd(XMMRegister dst, XMMRegister src);
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13391
diff changeset
  1911
  void andps(XMMRegister dst, XMMRegister src);
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1912
  void vandpd(XMMRegister dst, XMMRegister nds, XMMRegister src, int vector_len);
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1913
  void vandps(XMMRegister dst, XMMRegister nds, XMMRegister src, int vector_len);
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1914
  void vandpd(XMMRegister dst, XMMRegister nds, Address src, int vector_len);
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1915
  void vandps(XMMRegister dst, XMMRegister nds, Address src, int vector_len);
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13391
diff changeset
  1916
33089
f4e956ed8b43 8132207: update for x86 exp in the math lib
iveresov
parents: 33066
diff changeset
  1917
  void unpckhpd(XMMRegister dst, XMMRegister src);
f4e956ed8b43 8132207: update for x86 exp in the math lib
iveresov
parents: 33066
diff changeset
  1918
  void unpcklpd(XMMRegister dst, XMMRegister src);
f4e956ed8b43 8132207: update for x86 exp in the math lib
iveresov
parents: 33066
diff changeset
  1919
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13391
diff changeset
  1920
  // Bitwise Logical XOR of Packed Floating-Point Values
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13391
diff changeset
  1921
  void xorpd(XMMRegister dst, XMMRegister src);
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13391
diff changeset
  1922
  void xorps(XMMRegister dst, XMMRegister src);
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1923
  void vxorpd(XMMRegister dst, XMMRegister nds, XMMRegister src, int vector_len);
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1924
  void vxorps(XMMRegister dst, XMMRegister nds, XMMRegister src, int vector_len);
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1925
  void vxorpd(XMMRegister dst, XMMRegister nds, Address src, int vector_len);
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1926
  void vxorps(XMMRegister dst, XMMRegister nds, Address src, int vector_len);
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13391
diff changeset
  1927
30211
442fbbb31f75 8074981: Integer/FP scalar reduction optimization
kvn
parents: 27691
diff changeset
  1928
  // Add horizontal packed integers
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1929
  void vphaddw(XMMRegister dst, XMMRegister nds, XMMRegister src, int vector_len);
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1930
  void vphaddd(XMMRegister dst, XMMRegister nds, XMMRegister src, int vector_len);
30211
442fbbb31f75 8074981: Integer/FP scalar reduction optimization
kvn
parents: 27691
diff changeset
  1931
  void phaddw(XMMRegister dst, XMMRegister src);
442fbbb31f75 8074981: Integer/FP scalar reduction optimization
kvn
parents: 27691
diff changeset
  1932
  void phaddd(XMMRegister dst, XMMRegister src);
442fbbb31f75 8074981: Integer/FP scalar reduction optimization
kvn
parents: 27691
diff changeset
  1933
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13391
diff changeset
  1934
  // Add packed integers
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13391
diff changeset
  1935
  void paddb(XMMRegister dst, XMMRegister src);
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13391
diff changeset
  1936
  void paddw(XMMRegister dst, XMMRegister src);
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13391
diff changeset
  1937
  void paddd(XMMRegister dst, XMMRegister src);
36555
4f37fd7a5a09 8150767: Enables SHA Extensions on x86
vdeshpande
parents: 36066
diff changeset
  1938
  void paddd(XMMRegister dst, Address src);
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13391
diff changeset
  1939
  void paddq(XMMRegister dst, XMMRegister src);
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1940
  void vpaddb(XMMRegister dst, XMMRegister nds, XMMRegister src, int vector_len);
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1941
  void vpaddw(XMMRegister dst, XMMRegister nds, XMMRegister src, int vector_len);
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1942
  void vpaddd(XMMRegister dst, XMMRegister nds, XMMRegister src, int vector_len);
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1943
  void vpaddq(XMMRegister dst, XMMRegister nds, XMMRegister src, int vector_len);
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1944
  void vpaddb(XMMRegister dst, XMMRegister nds, Address src, int vector_len);
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1945
  void vpaddw(XMMRegister dst, XMMRegister nds, Address src, int vector_len);
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1946
  void vpaddd(XMMRegister dst, XMMRegister nds, Address src, int vector_len);
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1947
  void vpaddq(XMMRegister dst, XMMRegister nds, Address src, int vector_len);
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13391
diff changeset
  1948
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13391
diff changeset
  1949
  // Sub packed integers
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13391
diff changeset
  1950
  void psubb(XMMRegister dst, XMMRegister src);
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13391
diff changeset
  1951
  void psubw(XMMRegister dst, XMMRegister src);
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13391
diff changeset
  1952
  void psubd(XMMRegister dst, XMMRegister src);
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13391
diff changeset
  1953
  void psubq(XMMRegister dst, XMMRegister src);
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1954
  void vpsubb(XMMRegister dst, XMMRegister nds, XMMRegister src, int vector_len);
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1955
  void vpsubw(XMMRegister dst, XMMRegister nds, XMMRegister src, int vector_len);
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1956
  void vpsubd(XMMRegister dst, XMMRegister nds, XMMRegister src, int vector_len);
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1957
  void vpsubq(XMMRegister dst, XMMRegister nds, XMMRegister src, int vector_len);
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1958
  void vpsubb(XMMRegister dst, XMMRegister nds, Address src, int vector_len);
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1959
  void vpsubw(XMMRegister dst, XMMRegister nds, Address src, int vector_len);
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1960
  void vpsubd(XMMRegister dst, XMMRegister nds, Address src, int vector_len);
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1961
  void vpsubq(XMMRegister dst, XMMRegister nds, Address src, int vector_len);
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13391
diff changeset
  1962
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13391
diff changeset
  1963
  // Multiply packed integers (only shorts and ints)
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13391
diff changeset
  1964
  void pmullw(XMMRegister dst, XMMRegister src);
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13391
diff changeset
  1965
  void pmulld(XMMRegister dst, XMMRegister src);
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1966
  void vpmullw(XMMRegister dst, XMMRegister nds, XMMRegister src, int vector_len);
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1967
  void vpmulld(XMMRegister dst, XMMRegister nds, XMMRegister src, int vector_len);
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1968
  void vpmullq(XMMRegister dst, XMMRegister nds, XMMRegister src, int vector_len);
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1969
  void vpmullw(XMMRegister dst, XMMRegister nds, Address src, int vector_len);
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1970
  void vpmulld(XMMRegister dst, XMMRegister nds, Address src, int vector_len);
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1971
  void vpmullq(XMMRegister dst, XMMRegister nds, Address src, int vector_len);
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13391
diff changeset
  1972
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13391
diff changeset
  1973
  // Shift left packed integers
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13391
diff changeset
  1974
  void psllw(XMMRegister dst, int shift);
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13391
diff changeset
  1975
  void pslld(XMMRegister dst, int shift);
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13391
diff changeset
  1976
  void psllq(XMMRegister dst, int shift);
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13391
diff changeset
  1977
  void psllw(XMMRegister dst, XMMRegister shift);
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13391
diff changeset
  1978
  void pslld(XMMRegister dst, XMMRegister shift);
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13391
diff changeset
  1979
  void psllq(XMMRegister dst, XMMRegister shift);
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1980
  void vpsllw(XMMRegister dst, XMMRegister src, int shift, int vector_len);
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1981
  void vpslld(XMMRegister dst, XMMRegister src, int shift, int vector_len);
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1982
  void vpsllq(XMMRegister dst, XMMRegister src, int shift, int vector_len);
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1983
  void vpsllw(XMMRegister dst, XMMRegister src, XMMRegister shift, int vector_len);
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1984
  void vpslld(XMMRegister dst, XMMRegister src, XMMRegister shift, int vector_len);
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1985
  void vpsllq(XMMRegister dst, XMMRegister src, XMMRegister shift, int vector_len);
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13391
diff changeset
  1986
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13391
diff changeset
  1987
  // Logical shift right packed integers
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13391
diff changeset
  1988
  void psrlw(XMMRegister dst, int shift);
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13391
diff changeset
  1989
  void psrld(XMMRegister dst, int shift);
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13391
diff changeset
  1990
  void psrlq(XMMRegister dst, int shift);
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13391
diff changeset
  1991
  void psrlw(XMMRegister dst, XMMRegister shift);
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13391
diff changeset
  1992
  void psrld(XMMRegister dst, XMMRegister shift);
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13391
diff changeset
  1993
  void psrlq(XMMRegister dst, XMMRegister shift);
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1994
  void vpsrlw(XMMRegister dst, XMMRegister src, int shift, int vector_len);
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1995
  void vpsrld(XMMRegister dst, XMMRegister src, int shift, int vector_len);
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1996
  void vpsrlq(XMMRegister dst, XMMRegister src, int shift, int vector_len);
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1997
  void vpsrlw(XMMRegister dst, XMMRegister src, XMMRegister shift, int vector_len);
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1998
  void vpsrld(XMMRegister dst, XMMRegister src, XMMRegister shift, int vector_len);
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1999
  void vpsrlq(XMMRegister dst, XMMRegister src, XMMRegister shift, int vector_len);
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13391
diff changeset
  2000
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13391
diff changeset
  2001
  // Arithmetic shift right packed integers (only shorts and ints, no instructions for longs)
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13391
diff changeset
  2002
  void psraw(XMMRegister dst, int shift);
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13391
diff changeset
  2003
  void psrad(XMMRegister dst, int shift);
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13391
diff changeset
  2004
  void psraw(XMMRegister dst, XMMRegister shift);
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13391
diff changeset
  2005
  void psrad(XMMRegister dst, XMMRegister shift);
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  2006
  void vpsraw(XMMRegister dst, XMMRegister src, int shift, int vector_len);
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  2007
  void vpsrad(XMMRegister dst, XMMRegister src, int shift, int vector_len);
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  2008
  void vpsraw(XMMRegister dst, XMMRegister src, XMMRegister shift, int vector_len);
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  2009
  void vpsrad(XMMRegister dst, XMMRegister src, XMMRegister shift, int vector_len);
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13391
diff changeset
  2010
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13391
diff changeset
  2011
  // And packed integers
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13391
diff changeset
  2012
  void pand(XMMRegister dst, XMMRegister src);
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  2013
  void vpand(XMMRegister dst, XMMRegister nds, XMMRegister src, int vector_len);
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  2014
  void vpand(XMMRegister dst, XMMRegister nds, Address src, int vector_len);
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13391
diff changeset
  2015
33089
f4e956ed8b43 8132207: update for x86 exp in the math lib
iveresov
parents: 33066
diff changeset
  2016
  // Andn packed integers
f4e956ed8b43 8132207: update for x86 exp in the math lib
iveresov
parents: 33066
diff changeset
  2017
  void pandn(XMMRegister dst, XMMRegister src);
f4e956ed8b43 8132207: update for x86 exp in the math lib
iveresov
parents: 33066
diff changeset
  2018
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13391
diff changeset
  2019
  // Or packed integers
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13391
diff changeset
  2020
  void por(XMMRegister dst, XMMRegister src);
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  2021
  void vpor(XMMRegister dst, XMMRegister nds, XMMRegister src, int vector_len);
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  2022
  void vpor(XMMRegister dst, XMMRegister nds, Address src, int vector_len);
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13391
diff changeset
  2023
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13391
diff changeset
  2024
  // Xor packed integers
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13391
diff changeset
  2025
  void pxor(XMMRegister dst, XMMRegister src);
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  2026
  void vpxor(XMMRegister dst, XMMRegister nds, XMMRegister src, int vector_len);
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  2027
  void vpxor(XMMRegister dst, XMMRegister nds, Address src, int vector_len);
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13391
diff changeset
  2028
37293
c010188d360f 8151003: Remove nds->is_valid() checks from assembler_x86.cpp
mcberg
parents: 36837
diff changeset
  2029
  // vinserti forms
36561
b18243f4d955 8151002: Make Assembler methods vextract and vinsert match actual instructions
mikael
parents: 36555
diff changeset
  2030
  void vinserti128(XMMRegister dst, XMMRegister nds, XMMRegister src, uint8_t imm8);
b18243f4d955 8151002: Make Assembler methods vextract and vinsert match actual instructions
mikael
parents: 36555
diff changeset
  2031
  void vinserti128(XMMRegister dst, XMMRegister nds, Address src, uint8_t imm8);
37293
c010188d360f 8151003: Remove nds->is_valid() checks from assembler_x86.cpp
mcberg
parents: 36837
diff changeset
  2032
  void vinserti32x4(XMMRegister dst, XMMRegister nds, XMMRegister src, uint8_t imm8);
c010188d360f 8151003: Remove nds->is_valid() checks from assembler_x86.cpp
mcberg
parents: 36837
diff changeset
  2033
  void vinserti32x4(XMMRegister dst, XMMRegister nds, Address src, uint8_t imm8);
c010188d360f 8151003: Remove nds->is_valid() checks from assembler_x86.cpp
mcberg
parents: 36837
diff changeset
  2034
  void vinserti64x4(XMMRegister dst, XMMRegister nds, XMMRegister src, uint8_t imm8);
c010188d360f 8151003: Remove nds->is_valid() checks from assembler_x86.cpp
mcberg
parents: 36837
diff changeset
  2035
c010188d360f 8151003: Remove nds->is_valid() checks from assembler_x86.cpp
mcberg
parents: 36837
diff changeset
  2036
  // vinsertf forms
c010188d360f 8151003: Remove nds->is_valid() checks from assembler_x86.cpp
mcberg
parents: 36837
diff changeset
  2037
  void vinsertf128(XMMRegister dst, XMMRegister nds, XMMRegister src, uint8_t imm8);
c010188d360f 8151003: Remove nds->is_valid() checks from assembler_x86.cpp
mcberg
parents: 36837
diff changeset
  2038
  void vinsertf128(XMMRegister dst, XMMRegister nds, Address src, uint8_t imm8);
c010188d360f 8151003: Remove nds->is_valid() checks from assembler_x86.cpp
mcberg
parents: 36837
diff changeset
  2039
  void vinsertf32x4(XMMRegister dst, XMMRegister nds, XMMRegister src, uint8_t imm8);
c010188d360f 8151003: Remove nds->is_valid() checks from assembler_x86.cpp
mcberg
parents: 36837
diff changeset
  2040
  void vinsertf32x4(XMMRegister dst, XMMRegister nds, Address src, uint8_t imm8);
c010188d360f 8151003: Remove nds->is_valid() checks from assembler_x86.cpp
mcberg
parents: 36837
diff changeset
  2041
  void vinsertf64x4(XMMRegister dst, XMMRegister nds, XMMRegister src, uint8_t imm8);
c010188d360f 8151003: Remove nds->is_valid() checks from assembler_x86.cpp
mcberg
parents: 36837
diff changeset
  2042
  void vinsertf64x4(XMMRegister dst, XMMRegister nds, Address src, uint8_t imm8);
c010188d360f 8151003: Remove nds->is_valid() checks from assembler_x86.cpp
mcberg
parents: 36837
diff changeset
  2043
c010188d360f 8151003: Remove nds->is_valid() checks from assembler_x86.cpp
mcberg
parents: 36837
diff changeset
  2044
  // vextracti forms
c010188d360f 8151003: Remove nds->is_valid() checks from assembler_x86.cpp
mcberg
parents: 36837
diff changeset
  2045
  void vextracti128(XMMRegister dst, XMMRegister src, uint8_t imm8);
36561
b18243f4d955 8151002: Make Assembler methods vextract and vinsert match actual instructions
mikael
parents: 36555
diff changeset
  2046
  void vextracti128(Address dst, XMMRegister src, uint8_t imm8);
37293
c010188d360f 8151003: Remove nds->is_valid() checks from assembler_x86.cpp
mcberg
parents: 36837
diff changeset
  2047
  void vextracti32x4(XMMRegister dst, XMMRegister src, uint8_t imm8);
c010188d360f 8151003: Remove nds->is_valid() checks from assembler_x86.cpp
mcberg
parents: 36837
diff changeset
  2048
  void vextracti32x4(Address dst, XMMRegister src, uint8_t imm8);
c010188d360f 8151003: Remove nds->is_valid() checks from assembler_x86.cpp
mcberg
parents: 36837
diff changeset
  2049
  void vextracti64x2(XMMRegister dst, XMMRegister src, uint8_t imm8);
36561
b18243f4d955 8151002: Make Assembler methods vextract and vinsert match actual instructions
mikael
parents: 36555
diff changeset
  2050
  void vextracti64x4(XMMRegister dst, XMMRegister src, uint8_t imm8);
37293
c010188d360f 8151003: Remove nds->is_valid() checks from assembler_x86.cpp
mcberg
parents: 36837
diff changeset
  2051
c010188d360f 8151003: Remove nds->is_valid() checks from assembler_x86.cpp
mcberg
parents: 36837
diff changeset
  2052
  // vextractf forms
c010188d360f 8151003: Remove nds->is_valid() checks from assembler_x86.cpp
mcberg
parents: 36837
diff changeset
  2053
  void vextractf128(XMMRegister dst, XMMRegister src, uint8_t imm8);
c010188d360f 8151003: Remove nds->is_valid() checks from assembler_x86.cpp
mcberg
parents: 36837
diff changeset
  2054
  void vextractf128(Address dst, XMMRegister src, uint8_t imm8);
c010188d360f 8151003: Remove nds->is_valid() checks from assembler_x86.cpp
mcberg
parents: 36837
diff changeset
  2055
  void vextractf32x4(XMMRegister dst, XMMRegister src, uint8_t imm8);
c010188d360f 8151003: Remove nds->is_valid() checks from assembler_x86.cpp
mcberg
parents: 36837
diff changeset
  2056
  void vextractf32x4(Address dst, XMMRegister src, uint8_t imm8);
c010188d360f 8151003: Remove nds->is_valid() checks from assembler_x86.cpp
mcberg
parents: 36837
diff changeset
  2057
  void vextractf64x2(XMMRegister dst, XMMRegister src, uint8_t imm8);
36561
b18243f4d955 8151002: Make Assembler methods vextract and vinsert match actual instructions
mikael
parents: 36555
diff changeset
  2058
  void vextractf64x4(XMMRegister dst, XMMRegister src, uint8_t imm8);
b18243f4d955 8151002: Make Assembler methods vextract and vinsert match actual instructions
mikael
parents: 36555
diff changeset
  2059
  void vextractf64x4(Address dst, XMMRegister src, uint8_t imm8);
37293
c010188d360f 8151003: Remove nds->is_valid() checks from assembler_x86.cpp
mcberg
parents: 36837
diff changeset
  2060
c010188d360f 8151003: Remove nds->is_valid() checks from assembler_x86.cpp
mcberg
parents: 36837
diff changeset
  2061
  // legacy xmm sourced word/dword replicate
c010188d360f 8151003: Remove nds->is_valid() checks from assembler_x86.cpp
mcberg
parents: 36837
diff changeset
  2062
  void vpbroadcastw(XMMRegister dst, XMMRegister src);
15115
f8ef87f6f07f 8005544: Use 256bit YMM registers in arraycopy stubs on x86
kvn
parents: 15114
diff changeset
  2063
  void vpbroadcastd(XMMRegister dst, XMMRegister src);
f8ef87f6f07f 8005544: Use 256bit YMM registers in arraycopy stubs on x86
kvn
parents: 15114
diff changeset
  2064
37293
c010188d360f 8151003: Remove nds->is_valid() checks from assembler_x86.cpp
mcberg
parents: 36837
diff changeset
  2065
  // xmm/mem sourced byte/word/dword/qword replicate
31410
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 31404
diff changeset
  2066
  void evpbroadcastb(XMMRegister dst, XMMRegister src, int vector_len);
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 31404
diff changeset
  2067
  void evpbroadcastb(XMMRegister dst, Address src, int vector_len);
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 31404
diff changeset
  2068
  void evpbroadcastw(XMMRegister dst, XMMRegister src, int vector_len);
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 31404
diff changeset
  2069
  void evpbroadcastw(XMMRegister dst, Address src, int vector_len);
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  2070
  void evpbroadcastd(XMMRegister dst, XMMRegister src, int vector_len);
31410
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 31404
diff changeset
  2071
  void evpbroadcastd(XMMRegister dst, Address src, int vector_len);
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 31404
diff changeset
  2072
  void evpbroadcastq(XMMRegister dst, XMMRegister src, int vector_len);
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 31404
diff changeset
  2073
  void evpbroadcastq(XMMRegister dst, Address src, int vector_len);
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 31404
diff changeset
  2074
37293
c010188d360f 8151003: Remove nds->is_valid() checks from assembler_x86.cpp
mcberg
parents: 36837
diff changeset
  2075
  // scalar single/double precision replicate
31410
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 31404
diff changeset
  2076
  void evpbroadcastss(XMMRegister dst, XMMRegister src, int vector_len);
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 31404
diff changeset
  2077
  void evpbroadcastss(XMMRegister dst, Address src, int vector_len);
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 31404
diff changeset
  2078
  void evpbroadcastsd(XMMRegister dst, XMMRegister src, int vector_len);
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 31404
diff changeset
  2079
  void evpbroadcastsd(XMMRegister dst, Address src, int vector_len);
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 31404
diff changeset
  2080
37293
c010188d360f 8151003: Remove nds->is_valid() checks from assembler_x86.cpp
mcberg
parents: 36837
diff changeset
  2081
  // gpr sourced byte/word/dword/qword replicate
31410
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 31404
diff changeset
  2082
  void evpbroadcastb(XMMRegister dst, Register src, int vector_len);
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 31404
diff changeset
  2083
  void evpbroadcastw(XMMRegister dst, Register src, int vector_len);
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 31404
diff changeset
  2084
  void evpbroadcastd(XMMRegister dst, Register src, int vector_len);
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 31404
diff changeset
  2085
  void evpbroadcastq(XMMRegister dst, Register src, int vector_len);
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  2086
18507
61bfc8995bb3 7088419: Use x86 Hardware CRC32 Instruction with java.util.zip.CRC32
drchase
parents: 15436
diff changeset
  2087
  // Carry-Less Multiplication Quadword
25932
15d133edd8f6 8052081: Optimize generated by C2 code for Intel's Atom processor
kvn
parents: 23491
diff changeset
  2088
  void pclmulqdq(XMMRegister dst, XMMRegister src, int mask);
18507
61bfc8995bb3 7088419: Use x86 Hardware CRC32 Instruction with java.util.zip.CRC32
drchase
parents: 15436
diff changeset
  2089
  void vpclmulqdq(XMMRegister dst, XMMRegister nds, XMMRegister src, int mask);
61bfc8995bb3 7088419: Use x86 Hardware CRC32 Instruction with java.util.zip.CRC32
drchase
parents: 15436
diff changeset
  2090
13104
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12955
diff changeset
  2091
  // AVX instruction which is used to clear upper 128 bits of YMM registers and
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12955
diff changeset
  2092
  // to avoid transaction penalty between AVX and SSE states. There is no
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12955
diff changeset
  2093
  // penalty if legacy SSE instructions are encoded using VEX prefix because
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12955
diff changeset
  2094
  // they always clear upper 128 bits. It should be used before calling
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12955
diff changeset
  2095
  // runtime code and native libraries.
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12955
diff changeset
  2096
  void vzeroupper();
11429
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents: 11427
diff changeset
  2097
33469
30f4811eded0 8139340: SuperWord enhancement to support vector conditional move (CMovVD) on Intel AVX cpu
iveresov
parents: 33465
diff changeset
  2098
  // AVX support for vectorized conditional move (double). The following two instructions used only coupled.
30f4811eded0 8139340: SuperWord enhancement to support vector conditional move (CMovVD) on Intel AVX cpu
iveresov
parents: 33465
diff changeset
  2099
  void cmppd(XMMRegister dst, XMMRegister nds, XMMRegister src, int cop, int vector_len);
30f4811eded0 8139340: SuperWord enhancement to support vector conditional move (CMovVD) on Intel AVX cpu
iveresov
parents: 33465
diff changeset
  2100
  void vpblendd(XMMRegister dst, XMMRegister nds, XMMRegister src1, XMMRegister src2, int vector_len);
30f4811eded0 8139340: SuperWord enhancement to support vector conditional move (CMovVD) on Intel AVX cpu
iveresov
parents: 33465
diff changeset
  2101
11427
bf248009cbbe 7116452: Add support for AVX instructions
kvn
parents: 11190
diff changeset
  2102
 protected:
bf248009cbbe 7116452: Add support for AVX instructions
kvn
parents: 11190
diff changeset
  2103
  // Next instructions require address alignment 16 bytes SSE mode.
bf248009cbbe 7116452: Add support for AVX instructions
kvn
parents: 11190
diff changeset
  2104
  // They should be called only from corresponding MacroAssembler instructions.
bf248009cbbe 7116452: Add support for AVX instructions
kvn
parents: 11190
diff changeset
  2105
  void andpd(XMMRegister dst, Address src);
bf248009cbbe 7116452: Add support for AVX instructions
kvn
parents: 11190
diff changeset
  2106
  void andps(XMMRegister dst, Address src);
bf248009cbbe 7116452: Add support for AVX instructions
kvn
parents: 11190
diff changeset
  2107
  void xorpd(XMMRegister dst, Address src);
bf248009cbbe 7116452: Add support for AVX instructions
kvn
parents: 11190
diff changeset
  2108
  void xorps(XMMRegister dst, Address src);
bf248009cbbe 7116452: Add support for AVX instructions
kvn
parents: 11190
diff changeset
  2109
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2110
};
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2111
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33628
diff changeset
  2112
// The Intel x86/Amd64 Assembler attributes: All fields enclosed here are to guide encoding level decisions.
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33628
diff changeset
  2113
// Specific set functions are for specialized use, else defaults or whatever was supplied to object construction
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33628
diff changeset
  2114
// are applied.
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33628
diff changeset
  2115
class InstructionAttr {
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33628
diff changeset
  2116
public:
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33628
diff changeset
  2117
  InstructionAttr(
36066
60ce66ce3c76 8149421: Vectorized Post Loops
mcberg
parents: 35540
diff changeset
  2118
    int vector_len,     // The length of vector to be applied in encoding - for both AVX and EVEX
60ce66ce3c76 8149421: Vectorized Post Loops
mcberg
parents: 35540
diff changeset
  2119
    bool rex_vex_w,     // Width of data: if 32-bits or less, false, else if 64-bit or specially defined, true
60ce66ce3c76 8149421: Vectorized Post Loops
mcberg
parents: 35540
diff changeset
  2120
    bool legacy_mode,   // Details if either this instruction is conditionally encoded to AVX or earlier if true else possibly EVEX
60ce66ce3c76 8149421: Vectorized Post Loops
mcberg
parents: 35540
diff changeset
  2121
    bool no_reg_mask,   // when true, k0 is used when EVEX encoding is chosen, else k1 is used under the same condition
60ce66ce3c76 8149421: Vectorized Post Loops
mcberg
parents: 35540
diff changeset
  2122
    bool uses_vl)       // This instruction may have legacy constraints based on vector length for EVEX
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33628
diff changeset
  2123
    :
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33628
diff changeset
  2124
      _avx_vector_len(vector_len),
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33628
diff changeset
  2125
      _rex_vex_w(rex_vex_w),
38049
e8541793960f 8153998: Masked vector post loops
mcberg
parents: 38018
diff changeset
  2126
      _rex_vex_w_reverted(false),
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33628
diff changeset
  2127
      _legacy_mode(legacy_mode),
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33628
diff changeset
  2128
      _no_reg_mask(no_reg_mask),
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33628
diff changeset
  2129
      _uses_vl(uses_vl),
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33628
diff changeset
  2130
      _tuple_type(Assembler::EVEX_ETUP),
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33628
diff changeset
  2131
      _input_size_in_bits(Assembler::EVEX_NObit),
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33628
diff changeset
  2132
      _is_evex_instruction(false),
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33628
diff changeset
  2133
      _evex_encoding(0),
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33628
diff changeset
  2134
      _is_clear_context(false),
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33628
diff changeset
  2135
      _is_extended_context(false),
38138
8514e24123c8 8154975: Update for vectorizedMismatch with AVX512
vdeshpande
parents: 38135
diff changeset
  2136
      _current_assembler(NULL),
8514e24123c8 8154975: Update for vectorizedMismatch with AVX512
vdeshpande
parents: 38135
diff changeset
  2137
      _embedded_opmask_register_specifier(1) { // hard code k1, it will be initialized for now
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33628
diff changeset
  2138
    if (UseAVX < 3) _legacy_mode = true;
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33628
diff changeset
  2139
  }
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33628
diff changeset
  2140
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33628
diff changeset
  2141
  ~InstructionAttr() {
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33628
diff changeset
  2142
    if (_current_assembler != NULL) {
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33628
diff changeset
  2143
      _current_assembler->clear_attributes();
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33628
diff changeset
  2144
    }
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33628
diff changeset
  2145
    _current_assembler = NULL;
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33628
diff changeset
  2146
  }
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33628
diff changeset
  2147
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33628
diff changeset
  2148
private:
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33628
diff changeset
  2149
  int  _avx_vector_len;
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33628
diff changeset
  2150
  bool _rex_vex_w;
38049
e8541793960f 8153998: Masked vector post loops
mcberg
parents: 38018
diff changeset
  2151
  bool _rex_vex_w_reverted;
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33628
diff changeset
  2152
  bool _legacy_mode;
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33628
diff changeset
  2153
  bool _no_reg_mask;
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33628
diff changeset
  2154
  bool _uses_vl;
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33628
diff changeset
  2155
  int  _tuple_type;
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33628
diff changeset
  2156
  int  _input_size_in_bits;
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33628
diff changeset
  2157
  bool _is_evex_instruction;
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33628
diff changeset
  2158
  int  _evex_encoding;
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33628
diff changeset
  2159
  bool _is_clear_context;
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33628
diff changeset
  2160
  bool _is_extended_context;
38138
8514e24123c8 8154975: Update for vectorizedMismatch with AVX512
vdeshpande
parents: 38135
diff changeset
  2161
  int _embedded_opmask_register_specifier;
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33628
diff changeset
  2162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33628
diff changeset
  2163
  Assembler *_current_assembler;
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33628
diff changeset
  2164
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33628
diff changeset
  2165
public:
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33628
diff changeset
  2166
  // query functions for field accessors
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33628
diff changeset
  2167
  int  get_vector_len(void) const { return _avx_vector_len; }
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33628
diff changeset
  2168
  bool is_rex_vex_w(void) const { return _rex_vex_w; }
38049
e8541793960f 8153998: Masked vector post loops
mcberg
parents: 38018
diff changeset
  2169
  bool is_rex_vex_w_reverted(void) { return _rex_vex_w_reverted; }
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33628
diff changeset
  2170
  bool is_legacy_mode(void) const { return _legacy_mode; }
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33628
diff changeset
  2171
  bool is_no_reg_mask(void) const { return _no_reg_mask; }
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33628
diff changeset
  2172
  bool uses_vl(void) const { return _uses_vl; }
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33628
diff changeset
  2173
  int  get_tuple_type(void) const { return _tuple_type; }
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33628
diff changeset
  2174
  int  get_input_size(void) const { return _input_size_in_bits; }
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33628
diff changeset
  2175
  int  is_evex_instruction(void) const { return _is_evex_instruction; }
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33628
diff changeset
  2176
  int  get_evex_encoding(void) const { return _evex_encoding; }
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33628
diff changeset
  2177
  bool is_clear_context(void) const { return _is_clear_context; }
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33628
diff changeset
  2178
  bool is_extended_context(void) const { return _is_extended_context; }
38138
8514e24123c8 8154975: Update for vectorizedMismatch with AVX512
vdeshpande
parents: 38135
diff changeset
  2179
  int get_embedded_opmask_register_specifier(void) const { return _embedded_opmask_register_specifier; }
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33628
diff changeset
  2180
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33628
diff changeset
  2181
  // Set the vector len manually
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33628
diff changeset
  2182
  void set_vector_len(int vector_len) { _avx_vector_len = vector_len; }
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33628
diff changeset
  2183
38049
e8541793960f 8153998: Masked vector post loops
mcberg
parents: 38018
diff changeset
  2184
  // Set revert rex_vex_w for avx encoding
e8541793960f 8153998: Masked vector post loops
mcberg
parents: 38018
diff changeset
  2185
  void set_rex_vex_w_reverted(void) { _rex_vex_w_reverted = true; }
e8541793960f 8153998: Masked vector post loops
mcberg
parents: 38018
diff changeset
  2186
e8541793960f 8153998: Masked vector post loops
mcberg
parents: 38018
diff changeset
  2187
  // Set rex_vex_w based on state
e8541793960f 8153998: Masked vector post loops
mcberg
parents: 38018
diff changeset
  2188
  void set_rex_vex_w(bool state) { _rex_vex_w = state; }
e8541793960f 8153998: Masked vector post loops
mcberg
parents: 38018
diff changeset
  2189
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33628
diff changeset
  2190
  // Set the instruction to be encoded in AVX mode
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33628
diff changeset
  2191
  void set_is_legacy_mode(void) { _legacy_mode = true; }
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33628
diff changeset
  2192
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33628
diff changeset
  2193
  // Set the current instuction to be encoded as an EVEX instuction
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33628
diff changeset
  2194
  void set_is_evex_instruction(void) { _is_evex_instruction = true; }
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33628
diff changeset
  2195
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33628
diff changeset
  2196
  // Internal encoding data used in compressed immediate offset programming
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33628
diff changeset
  2197
  void set_evex_encoding(int value) { _evex_encoding = value; }
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33628
diff changeset
  2198
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33628
diff changeset
  2199
  // Set the Evex.Z field to be used to clear all non directed XMM/YMM/ZMM components
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33628
diff changeset
  2200
  void set_is_clear_context(void) { _is_clear_context = true; }
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33628
diff changeset
  2201
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33628
diff changeset
  2202
  // Map back to current asembler so that we can manage object level assocation
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33628
diff changeset
  2203
  void set_current_assembler(Assembler *current_assembler) { _current_assembler = current_assembler; }
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33628
diff changeset
  2204
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33628
diff changeset
  2205
  // Address modifiers used for compressed displacement calculation
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33628
diff changeset
  2206
  void set_address_attributes(int tuple_type, int input_size_in_bits) {
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33628
diff changeset
  2207
    if (VM_Version::supports_evex()) {
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33628
diff changeset
  2208
      _tuple_type = tuple_type;
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33628
diff changeset
  2209
      _input_size_in_bits = input_size_in_bits;
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33628
diff changeset
  2210
    }
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33628
diff changeset
  2211
  }
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33628
diff changeset
  2212
38138
8514e24123c8 8154975: Update for vectorizedMismatch with AVX512
vdeshpande
parents: 38135
diff changeset
  2213
  // Set embedded opmask register specifier.
8514e24123c8 8154975: Update for vectorizedMismatch with AVX512
vdeshpande
parents: 38135
diff changeset
  2214
  void set_embedded_opmask_register_specifier(KRegister mask) {
8514e24123c8 8154975: Update for vectorizedMismatch with AVX512
vdeshpande
parents: 38135
diff changeset
  2215
    _embedded_opmask_register_specifier = (*mask).encoding() & 0x7;
8514e24123c8 8154975: Update for vectorizedMismatch with AVX512
vdeshpande
parents: 38135
diff changeset
  2216
  }
8514e24123c8 8154975: Update for vectorizedMismatch with AVX512
vdeshpande
parents: 38135
diff changeset
  2217
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33628
diff changeset
  2218
};
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33628
diff changeset
  2219
7397
5b173b4ca846 6989984: Use standard include model for Hospot
stefank
parents: 7121
diff changeset
  2220
#endif // CPU_X86_VM_ASSEMBLER_X86_HPP