hotspot/src/cpu/x86/vm/assembler_x86.hpp
author kvn
Fri, 15 Jun 2012 01:25:19 -0700
changeset 13104 657b387034fb
parent 12955 7cb409520a04
child 13294 80131b419f85
permissions -rw-r--r--
7119644: Increase superword's vector size up to 256 bits Summary: Increase vector size up to 256-bits for YMM AVX registers on x86. Reviewed-by: never, twisti, roland
Ignore whitespace changes - Everywhere: Within whitespace: At end of lines:
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
     1
/*
13104
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12955
diff changeset
     2
 * Copyright (c) 1997, 2012, Oracle and/or its affiliates. All rights reserved.
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
     3
 * DO NOT ALTER OR REMOVE COPYRIGHT NOTICES OR THIS FILE HEADER.
489c9b5090e2 Initial load
duke
parents:
diff changeset
     4
 *
489c9b5090e2 Initial load
duke
parents:
diff changeset
     5
 * This code is free software; you can redistribute it and/or modify it
489c9b5090e2 Initial load
duke
parents:
diff changeset
     6
 * under the terms of the GNU General Public License version 2 only, as
489c9b5090e2 Initial load
duke
parents:
diff changeset
     7
 * published by the Free Software Foundation.
489c9b5090e2 Initial load
duke
parents:
diff changeset
     8
 *
489c9b5090e2 Initial load
duke
parents:
diff changeset
     9
 * This code is distributed in the hope that it will be useful, but WITHOUT
489c9b5090e2 Initial load
duke
parents:
diff changeset
    10
 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
489c9b5090e2 Initial load
duke
parents:
diff changeset
    11
 * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License
489c9b5090e2 Initial load
duke
parents:
diff changeset
    12
 * version 2 for more details (a copy is included in the LICENSE file that
489c9b5090e2 Initial load
duke
parents:
diff changeset
    13
 * accompanied this code).
489c9b5090e2 Initial load
duke
parents:
diff changeset
    14
 *
489c9b5090e2 Initial load
duke
parents:
diff changeset
    15
 * You should have received a copy of the GNU General Public License version
489c9b5090e2 Initial load
duke
parents:
diff changeset
    16
 * 2 along with this work; if not, write to the Free Software Foundation,
489c9b5090e2 Initial load
duke
parents:
diff changeset
    17
 * Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA.
489c9b5090e2 Initial load
duke
parents:
diff changeset
    18
 *
5547
f4b087cbb361 6941466: Oracle rebranding changes for Hotspot repositories
trims
parents: 5416
diff changeset
    19
 * Please contact Oracle, 500 Oracle Parkway, Redwood Shores, CA 94065 USA
f4b087cbb361 6941466: Oracle rebranding changes for Hotspot repositories
trims
parents: 5416
diff changeset
    20
 * or visit www.oracle.com if you need additional information or have any
f4b087cbb361 6941466: Oracle rebranding changes for Hotspot repositories
trims
parents: 5416
diff changeset
    21
 * questions.
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
    22
 *
489c9b5090e2 Initial load
duke
parents:
diff changeset
    23
 */
489c9b5090e2 Initial load
duke
parents:
diff changeset
    24
7397
5b173b4ca846 6989984: Use standard include model for Hospot
stefank
parents: 7121
diff changeset
    25
#ifndef CPU_X86_VM_ASSEMBLER_X86_HPP
5b173b4ca846 6989984: Use standard include model for Hospot
stefank
parents: 7121
diff changeset
    26
#define CPU_X86_VM_ASSEMBLER_X86_HPP
5b173b4ca846 6989984: Use standard include model for Hospot
stefank
parents: 7121
diff changeset
    27
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
    28
class BiasedLockingCounters;
489c9b5090e2 Initial load
duke
parents:
diff changeset
    29
489c9b5090e2 Initial load
duke
parents:
diff changeset
    30
// Contains all the definitions needed for x86 assembly code generation.
489c9b5090e2 Initial load
duke
parents:
diff changeset
    31
489c9b5090e2 Initial load
duke
parents:
diff changeset
    32
// Calling convention
489c9b5090e2 Initial load
duke
parents:
diff changeset
    33
class Argument VALUE_OBJ_CLASS_SPEC {
489c9b5090e2 Initial load
duke
parents:
diff changeset
    34
 public:
489c9b5090e2 Initial load
duke
parents:
diff changeset
    35
  enum {
489c9b5090e2 Initial load
duke
parents:
diff changeset
    36
#ifdef _LP64
489c9b5090e2 Initial load
duke
parents:
diff changeset
    37
#ifdef _WIN64
489c9b5090e2 Initial load
duke
parents:
diff changeset
    38
    n_int_register_parameters_c   = 4, // rcx, rdx, r8, r9 (c_rarg0, c_rarg1, ...)
489c9b5090e2 Initial load
duke
parents:
diff changeset
    39
    n_float_register_parameters_c = 4,  // xmm0 - xmm3 (c_farg0, c_farg1, ... )
489c9b5090e2 Initial load
duke
parents:
diff changeset
    40
#else
489c9b5090e2 Initial load
duke
parents:
diff changeset
    41
    n_int_register_parameters_c   = 6, // rdi, rsi, rdx, rcx, r8, r9 (c_rarg0, c_rarg1, ...)
489c9b5090e2 Initial load
duke
parents:
diff changeset
    42
    n_float_register_parameters_c = 8,  // xmm0 - xmm7 (c_farg0, c_farg1, ... )
489c9b5090e2 Initial load
duke
parents:
diff changeset
    43
#endif // _WIN64
489c9b5090e2 Initial load
duke
parents:
diff changeset
    44
    n_int_register_parameters_j   = 6, // j_rarg0, j_rarg1, ...
489c9b5090e2 Initial load
duke
parents:
diff changeset
    45
    n_float_register_parameters_j = 8  // j_farg0, j_farg1, ...
489c9b5090e2 Initial load
duke
parents:
diff changeset
    46
#else
489c9b5090e2 Initial load
duke
parents:
diff changeset
    47
    n_register_parameters = 0   // 0 registers used to pass arguments
489c9b5090e2 Initial load
duke
parents:
diff changeset
    48
#endif // _LP64
489c9b5090e2 Initial load
duke
parents:
diff changeset
    49
  };
489c9b5090e2 Initial load
duke
parents:
diff changeset
    50
};
489c9b5090e2 Initial load
duke
parents:
diff changeset
    51
489c9b5090e2 Initial load
duke
parents:
diff changeset
    52
489c9b5090e2 Initial load
duke
parents:
diff changeset
    53
#ifdef _LP64
489c9b5090e2 Initial load
duke
parents:
diff changeset
    54
// Symbolically name the register arguments used by the c calling convention.
489c9b5090e2 Initial load
duke
parents:
diff changeset
    55
// Windows is different from linux/solaris. So much for standards...
489c9b5090e2 Initial load
duke
parents:
diff changeset
    56
489c9b5090e2 Initial load
duke
parents:
diff changeset
    57
#ifdef _WIN64
489c9b5090e2 Initial load
duke
parents:
diff changeset
    58
489c9b5090e2 Initial load
duke
parents:
diff changeset
    59
REGISTER_DECLARATION(Register, c_rarg0, rcx);
489c9b5090e2 Initial load
duke
parents:
diff changeset
    60
REGISTER_DECLARATION(Register, c_rarg1, rdx);
489c9b5090e2 Initial load
duke
parents:
diff changeset
    61
REGISTER_DECLARATION(Register, c_rarg2, r8);
489c9b5090e2 Initial load
duke
parents:
diff changeset
    62
REGISTER_DECLARATION(Register, c_rarg3, r9);
489c9b5090e2 Initial load
duke
parents:
diff changeset
    63
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
    64
REGISTER_DECLARATION(XMMRegister, c_farg0, xmm0);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
    65
REGISTER_DECLARATION(XMMRegister, c_farg1, xmm1);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
    66
REGISTER_DECLARATION(XMMRegister, c_farg2, xmm2);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
    67
REGISTER_DECLARATION(XMMRegister, c_farg3, xmm3);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
    68
489c9b5090e2 Initial load
duke
parents:
diff changeset
    69
#else
489c9b5090e2 Initial load
duke
parents:
diff changeset
    70
489c9b5090e2 Initial load
duke
parents:
diff changeset
    71
REGISTER_DECLARATION(Register, c_rarg0, rdi);
489c9b5090e2 Initial load
duke
parents:
diff changeset
    72
REGISTER_DECLARATION(Register, c_rarg1, rsi);
489c9b5090e2 Initial load
duke
parents:
diff changeset
    73
REGISTER_DECLARATION(Register, c_rarg2, rdx);
489c9b5090e2 Initial load
duke
parents:
diff changeset
    74
REGISTER_DECLARATION(Register, c_rarg3, rcx);
489c9b5090e2 Initial load
duke
parents:
diff changeset
    75
REGISTER_DECLARATION(Register, c_rarg4, r8);
489c9b5090e2 Initial load
duke
parents:
diff changeset
    76
REGISTER_DECLARATION(Register, c_rarg5, r9);
489c9b5090e2 Initial load
duke
parents:
diff changeset
    77
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
    78
REGISTER_DECLARATION(XMMRegister, c_farg0, xmm0);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
    79
REGISTER_DECLARATION(XMMRegister, c_farg1, xmm1);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
    80
REGISTER_DECLARATION(XMMRegister, c_farg2, xmm2);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
    81
REGISTER_DECLARATION(XMMRegister, c_farg3, xmm3);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
    82
REGISTER_DECLARATION(XMMRegister, c_farg4, xmm4);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
    83
REGISTER_DECLARATION(XMMRegister, c_farg5, xmm5);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
    84
REGISTER_DECLARATION(XMMRegister, c_farg6, xmm6);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
    85
REGISTER_DECLARATION(XMMRegister, c_farg7, xmm7);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
    86
489c9b5090e2 Initial load
duke
parents:
diff changeset
    87
#endif // _WIN64
489c9b5090e2 Initial load
duke
parents:
diff changeset
    88
489c9b5090e2 Initial load
duke
parents:
diff changeset
    89
// Symbolically name the register arguments used by the Java calling convention.
489c9b5090e2 Initial load
duke
parents:
diff changeset
    90
// We have control over the convention for java so we can do what we please.
489c9b5090e2 Initial load
duke
parents:
diff changeset
    91
// What pleases us is to offset the java calling convention so that when
489c9b5090e2 Initial load
duke
parents:
diff changeset
    92
// we call a suitable jni method the arguments are lined up and we don't
489c9b5090e2 Initial load
duke
parents:
diff changeset
    93
// have to do little shuffling. A suitable jni method is non-static and a
489c9b5090e2 Initial load
duke
parents:
diff changeset
    94
// small number of arguments (two fewer args on windows)
489c9b5090e2 Initial load
duke
parents:
diff changeset
    95
//
489c9b5090e2 Initial load
duke
parents:
diff changeset
    96
//        |-------------------------------------------------------|
489c9b5090e2 Initial load
duke
parents:
diff changeset
    97
//        | c_rarg0   c_rarg1  c_rarg2 c_rarg3 c_rarg4 c_rarg5    |
489c9b5090e2 Initial load
duke
parents:
diff changeset
    98
//        |-------------------------------------------------------|
489c9b5090e2 Initial load
duke
parents:
diff changeset
    99
//        | rcx       rdx      r8      r9      rdi*    rsi*       | windows (* not a c_rarg)
489c9b5090e2 Initial load
duke
parents:
diff changeset
   100
//        | rdi       rsi      rdx     rcx     r8      r9         | solaris/linux
489c9b5090e2 Initial load
duke
parents:
diff changeset
   101
//        |-------------------------------------------------------|
489c9b5090e2 Initial load
duke
parents:
diff changeset
   102
//        | j_rarg5   j_rarg0  j_rarg1 j_rarg2 j_rarg3 j_rarg4    |
489c9b5090e2 Initial load
duke
parents:
diff changeset
   103
//        |-------------------------------------------------------|
489c9b5090e2 Initial load
duke
parents:
diff changeset
   104
489c9b5090e2 Initial load
duke
parents:
diff changeset
   105
REGISTER_DECLARATION(Register, j_rarg0, c_rarg1);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   106
REGISTER_DECLARATION(Register, j_rarg1, c_rarg2);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   107
REGISTER_DECLARATION(Register, j_rarg2, c_rarg3);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   108
// Windows runs out of register args here
489c9b5090e2 Initial load
duke
parents:
diff changeset
   109
#ifdef _WIN64
489c9b5090e2 Initial load
duke
parents:
diff changeset
   110
REGISTER_DECLARATION(Register, j_rarg3, rdi);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   111
REGISTER_DECLARATION(Register, j_rarg4, rsi);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   112
#else
489c9b5090e2 Initial load
duke
parents:
diff changeset
   113
REGISTER_DECLARATION(Register, j_rarg3, c_rarg4);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   114
REGISTER_DECLARATION(Register, j_rarg4, c_rarg5);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   115
#endif /* _WIN64 */
489c9b5090e2 Initial load
duke
parents:
diff changeset
   116
REGISTER_DECLARATION(Register, j_rarg5, c_rarg0);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   117
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   118
REGISTER_DECLARATION(XMMRegister, j_farg0, xmm0);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   119
REGISTER_DECLARATION(XMMRegister, j_farg1, xmm1);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   120
REGISTER_DECLARATION(XMMRegister, j_farg2, xmm2);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   121
REGISTER_DECLARATION(XMMRegister, j_farg3, xmm3);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   122
REGISTER_DECLARATION(XMMRegister, j_farg4, xmm4);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   123
REGISTER_DECLARATION(XMMRegister, j_farg5, xmm5);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   124
REGISTER_DECLARATION(XMMRegister, j_farg6, xmm6);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   125
REGISTER_DECLARATION(XMMRegister, j_farg7, xmm7);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   126
489c9b5090e2 Initial load
duke
parents:
diff changeset
   127
REGISTER_DECLARATION(Register, rscratch1, r10);  // volatile
489c9b5090e2 Initial load
duke
parents:
diff changeset
   128
REGISTER_DECLARATION(Register, rscratch2, r11);  // volatile
489c9b5090e2 Initial load
duke
parents:
diff changeset
   129
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   130
REGISTER_DECLARATION(Register, r12_heapbase, r12); // callee-saved
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   131
REGISTER_DECLARATION(Register, r15_thread, r15); // callee-saved
489c9b5090e2 Initial load
duke
parents:
diff changeset
   132
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   133
#else
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   134
// rscratch1 will apear in 32bit code that is dead but of course must compile
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   135
// Using noreg ensures if the dead code is incorrectly live and executed it
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   136
// will cause an assertion failure
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   137
#define rscratch1 noreg
7427
d7b79a367474 6985015: C1 needs to support compressed oops
iveresov
parents: 7397
diff changeset
   138
#define rscratch2 noreg
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   139
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   140
#endif // _LP64
489c9b5090e2 Initial load
duke
parents:
diff changeset
   141
5687
b862d1f189bd 6930772: JSR 292 needs to support SPARC C1
twisti
parents: 5416
diff changeset
   142
// JSR 292 fixed register usages:
b862d1f189bd 6930772: JSR 292 needs to support SPARC C1
twisti
parents: 5416
diff changeset
   143
REGISTER_DECLARATION(Register, rbp_mh_SP_save, rbp);
b862d1f189bd 6930772: JSR 292 needs to support SPARC C1
twisti
parents: 5416
diff changeset
   144
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   145
// Address is an abstraction used to represent a memory location
489c9b5090e2 Initial load
duke
parents:
diff changeset
   146
// using any of the amd64 addressing modes with one object.
489c9b5090e2 Initial load
duke
parents:
diff changeset
   147
//
489c9b5090e2 Initial load
duke
parents:
diff changeset
   148
// Note: A register location is represented via a Register, not
489c9b5090e2 Initial load
duke
parents:
diff changeset
   149
//       via an address for efficiency & simplicity reasons.
489c9b5090e2 Initial load
duke
parents:
diff changeset
   150
489c9b5090e2 Initial load
duke
parents:
diff changeset
   151
class ArrayAddress;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   152
489c9b5090e2 Initial load
duke
parents:
diff changeset
   153
class Address VALUE_OBJ_CLASS_SPEC {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   154
 public:
489c9b5090e2 Initial load
duke
parents:
diff changeset
   155
  enum ScaleFactor {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   156
    no_scale = -1,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   157
    times_1  =  0,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   158
    times_2  =  1,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   159
    times_4  =  2,
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   160
    times_8  =  3,
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   161
    times_ptr = LP64_ONLY(times_8) NOT_LP64(times_4)
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   162
  };
2148
09c7f703773b 6812678: macro assembler needs delayed binding of a few constants (for 6655638)
jrose
parents: 1500
diff changeset
   163
  static ScaleFactor times(int size) {
09c7f703773b 6812678: macro assembler needs delayed binding of a few constants (for 6655638)
jrose
parents: 1500
diff changeset
   164
    assert(size >= 1 && size <= 8 && is_power_of_2(size), "bad scale size");
09c7f703773b 6812678: macro assembler needs delayed binding of a few constants (for 6655638)
jrose
parents: 1500
diff changeset
   165
    if (size == 8)  return times_8;
09c7f703773b 6812678: macro assembler needs delayed binding of a few constants (for 6655638)
jrose
parents: 1500
diff changeset
   166
    if (size == 4)  return times_4;
09c7f703773b 6812678: macro assembler needs delayed binding of a few constants (for 6655638)
jrose
parents: 1500
diff changeset
   167
    if (size == 2)  return times_2;
09c7f703773b 6812678: macro assembler needs delayed binding of a few constants (for 6655638)
jrose
parents: 1500
diff changeset
   168
    return times_1;
09c7f703773b 6812678: macro assembler needs delayed binding of a few constants (for 6655638)
jrose
parents: 1500
diff changeset
   169
  }
09c7f703773b 6812678: macro assembler needs delayed binding of a few constants (for 6655638)
jrose
parents: 1500
diff changeset
   170
  static int scale_size(ScaleFactor scale) {
09c7f703773b 6812678: macro assembler needs delayed binding of a few constants (for 6655638)
jrose
parents: 1500
diff changeset
   171
    assert(scale != no_scale, "");
09c7f703773b 6812678: macro assembler needs delayed binding of a few constants (for 6655638)
jrose
parents: 1500
diff changeset
   172
    assert(((1 << (int)times_1) == 1 &&
09c7f703773b 6812678: macro assembler needs delayed binding of a few constants (for 6655638)
jrose
parents: 1500
diff changeset
   173
            (1 << (int)times_2) == 2 &&
09c7f703773b 6812678: macro assembler needs delayed binding of a few constants (for 6655638)
jrose
parents: 1500
diff changeset
   174
            (1 << (int)times_4) == 4 &&
09c7f703773b 6812678: macro assembler needs delayed binding of a few constants (for 6655638)
jrose
parents: 1500
diff changeset
   175
            (1 << (int)times_8) == 8), "");
09c7f703773b 6812678: macro assembler needs delayed binding of a few constants (for 6655638)
jrose
parents: 1500
diff changeset
   176
    return (1 << (int)scale);
09c7f703773b 6812678: macro assembler needs delayed binding of a few constants (for 6655638)
jrose
parents: 1500
diff changeset
   177
  }
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   178
489c9b5090e2 Initial load
duke
parents:
diff changeset
   179
 private:
489c9b5090e2 Initial load
duke
parents:
diff changeset
   180
  Register         _base;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   181
  Register         _index;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   182
  ScaleFactor      _scale;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   183
  int              _disp;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   184
  RelocationHolder _rspec;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   185
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   186
  // Easily misused constructors make them private
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   187
  // %%% can we make these go away?
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   188
  NOT_LP64(Address(address loc, RelocationHolder spec);)
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   189
  Address(int disp, address loc, relocInfo::relocType rtype);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   190
  Address(int disp, address loc, RelocationHolder spec);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   191
489c9b5090e2 Initial load
duke
parents:
diff changeset
   192
 public:
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   193
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   194
 int disp() { return _disp; }
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   195
  // creation
489c9b5090e2 Initial load
duke
parents:
diff changeset
   196
  Address()
489c9b5090e2 Initial load
duke
parents:
diff changeset
   197
    : _base(noreg),
489c9b5090e2 Initial load
duke
parents:
diff changeset
   198
      _index(noreg),
489c9b5090e2 Initial load
duke
parents:
diff changeset
   199
      _scale(no_scale),
489c9b5090e2 Initial load
duke
parents:
diff changeset
   200
      _disp(0) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   201
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   202
489c9b5090e2 Initial load
duke
parents:
diff changeset
   203
  // No default displacement otherwise Register can be implicitly
489c9b5090e2 Initial load
duke
parents:
diff changeset
   204
  // converted to 0(Register) which is quite a different animal.
489c9b5090e2 Initial load
duke
parents:
diff changeset
   205
489c9b5090e2 Initial load
duke
parents:
diff changeset
   206
  Address(Register base, int disp)
489c9b5090e2 Initial load
duke
parents:
diff changeset
   207
    : _base(base),
489c9b5090e2 Initial load
duke
parents:
diff changeset
   208
      _index(noreg),
489c9b5090e2 Initial load
duke
parents:
diff changeset
   209
      _scale(no_scale),
489c9b5090e2 Initial load
duke
parents:
diff changeset
   210
      _disp(disp) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   211
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   212
489c9b5090e2 Initial load
duke
parents:
diff changeset
   213
  Address(Register base, Register index, ScaleFactor scale, int disp = 0)
489c9b5090e2 Initial load
duke
parents:
diff changeset
   214
    : _base (base),
489c9b5090e2 Initial load
duke
parents:
diff changeset
   215
      _index(index),
489c9b5090e2 Initial load
duke
parents:
diff changeset
   216
      _scale(scale),
489c9b5090e2 Initial load
duke
parents:
diff changeset
   217
      _disp (disp) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   218
    assert(!index->is_valid() == (scale == Address::no_scale),
489c9b5090e2 Initial load
duke
parents:
diff changeset
   219
           "inconsistent address");
489c9b5090e2 Initial load
duke
parents:
diff changeset
   220
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   221
2332
5c7b6f4ce0a1 6814659: separable cleanups and subroutines for 6655638
jrose
parents: 2256
diff changeset
   222
  Address(Register base, RegisterOrConstant index, ScaleFactor scale = times_1, int disp = 0)
2148
09c7f703773b 6812678: macro assembler needs delayed binding of a few constants (for 6655638)
jrose
parents: 1500
diff changeset
   223
    : _base (base),
09c7f703773b 6812678: macro assembler needs delayed binding of a few constants (for 6655638)
jrose
parents: 1500
diff changeset
   224
      _index(index.register_or_noreg()),
09c7f703773b 6812678: macro assembler needs delayed binding of a few constants (for 6655638)
jrose
parents: 1500
diff changeset
   225
      _scale(scale),
09c7f703773b 6812678: macro assembler needs delayed binding of a few constants (for 6655638)
jrose
parents: 1500
diff changeset
   226
      _disp (disp + (index.constant_or_zero() * scale_size(scale))) {
09c7f703773b 6812678: macro assembler needs delayed binding of a few constants (for 6655638)
jrose
parents: 1500
diff changeset
   227
    if (!index.is_register())  scale = Address::no_scale;
09c7f703773b 6812678: macro assembler needs delayed binding of a few constants (for 6655638)
jrose
parents: 1500
diff changeset
   228
    assert(!_index->is_valid() == (scale == Address::no_scale),
09c7f703773b 6812678: macro assembler needs delayed binding of a few constants (for 6655638)
jrose
parents: 1500
diff changeset
   229
           "inconsistent address");
09c7f703773b 6812678: macro assembler needs delayed binding of a few constants (for 6655638)
jrose
parents: 1500
diff changeset
   230
  }
09c7f703773b 6812678: macro assembler needs delayed binding of a few constants (for 6655638)
jrose
parents: 1500
diff changeset
   231
09c7f703773b 6812678: macro assembler needs delayed binding of a few constants (for 6655638)
jrose
parents: 1500
diff changeset
   232
  Address plus_disp(int disp) const {
09c7f703773b 6812678: macro assembler needs delayed binding of a few constants (for 6655638)
jrose
parents: 1500
diff changeset
   233
    Address a = (*this);
09c7f703773b 6812678: macro assembler needs delayed binding of a few constants (for 6655638)
jrose
parents: 1500
diff changeset
   234
    a._disp += disp;
09c7f703773b 6812678: macro assembler needs delayed binding of a few constants (for 6655638)
jrose
parents: 1500
diff changeset
   235
    return a;
09c7f703773b 6812678: macro assembler needs delayed binding of a few constants (for 6655638)
jrose
parents: 1500
diff changeset
   236
  }
9630
d6419e4395e3 6939861: JVM should handle more conversion operations
never
parents: 9437
diff changeset
   237
  Address plus_disp(RegisterOrConstant disp, ScaleFactor scale = times_1) const {
d6419e4395e3 6939861: JVM should handle more conversion operations
never
parents: 9437
diff changeset
   238
    Address a = (*this);
d6419e4395e3 6939861: JVM should handle more conversion operations
never
parents: 9437
diff changeset
   239
    a._disp += disp.constant_or_zero() * scale_size(scale);
d6419e4395e3 6939861: JVM should handle more conversion operations
never
parents: 9437
diff changeset
   240
    if (disp.is_register()) {
d6419e4395e3 6939861: JVM should handle more conversion operations
never
parents: 9437
diff changeset
   241
      assert(!a.index()->is_valid(), "competing indexes");
d6419e4395e3 6939861: JVM should handle more conversion operations
never
parents: 9437
diff changeset
   242
      a._index = disp.as_register();
d6419e4395e3 6939861: JVM should handle more conversion operations
never
parents: 9437
diff changeset
   243
      a._scale = scale;
d6419e4395e3 6939861: JVM should handle more conversion operations
never
parents: 9437
diff changeset
   244
    }
d6419e4395e3 6939861: JVM should handle more conversion operations
never
parents: 9437
diff changeset
   245
    return a;
d6419e4395e3 6939861: JVM should handle more conversion operations
never
parents: 9437
diff changeset
   246
  }
d6419e4395e3 6939861: JVM should handle more conversion operations
never
parents: 9437
diff changeset
   247
  bool is_same_address(Address a) const {
d6419e4395e3 6939861: JVM should handle more conversion operations
never
parents: 9437
diff changeset
   248
    // disregard _rspec
d6419e4395e3 6939861: JVM should handle more conversion operations
never
parents: 9437
diff changeset
   249
    return _base == a._base && _disp == a._disp && _index == a._index && _scale == a._scale;
d6419e4395e3 6939861: JVM should handle more conversion operations
never
parents: 9437
diff changeset
   250
  }
2148
09c7f703773b 6812678: macro assembler needs delayed binding of a few constants (for 6655638)
jrose
parents: 1500
diff changeset
   251
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   252
  // The following two overloads are used in connection with the
489c9b5090e2 Initial load
duke
parents:
diff changeset
   253
  // ByteSize type (see sizes.hpp).  They simplify the use of
489c9b5090e2 Initial load
duke
parents:
diff changeset
   254
  // ByteSize'd arguments in assembly code. Note that their equivalent
489c9b5090e2 Initial load
duke
parents:
diff changeset
   255
  // for the optimized build are the member functions with int disp
489c9b5090e2 Initial load
duke
parents:
diff changeset
   256
  // argument since ByteSize is mapped to an int type in that case.
489c9b5090e2 Initial load
duke
parents:
diff changeset
   257
  //
489c9b5090e2 Initial load
duke
parents:
diff changeset
   258
  // Note: DO NOT introduce similar overloaded functions for WordSize
489c9b5090e2 Initial load
duke
parents:
diff changeset
   259
  // arguments as in the optimized mode, both ByteSize and WordSize
489c9b5090e2 Initial load
duke
parents:
diff changeset
   260
  // are mapped to the same type and thus the compiler cannot make a
489c9b5090e2 Initial load
duke
parents:
diff changeset
   261
  // distinction anymore (=> compiler errors).
489c9b5090e2 Initial load
duke
parents:
diff changeset
   262
489c9b5090e2 Initial load
duke
parents:
diff changeset
   263
#ifdef ASSERT
489c9b5090e2 Initial load
duke
parents:
diff changeset
   264
  Address(Register base, ByteSize disp)
489c9b5090e2 Initial load
duke
parents:
diff changeset
   265
    : _base(base),
489c9b5090e2 Initial load
duke
parents:
diff changeset
   266
      _index(noreg),
489c9b5090e2 Initial load
duke
parents:
diff changeset
   267
      _scale(no_scale),
489c9b5090e2 Initial load
duke
parents:
diff changeset
   268
      _disp(in_bytes(disp)) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   269
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   270
489c9b5090e2 Initial load
duke
parents:
diff changeset
   271
  Address(Register base, Register index, ScaleFactor scale, ByteSize disp)
489c9b5090e2 Initial load
duke
parents:
diff changeset
   272
    : _base(base),
489c9b5090e2 Initial load
duke
parents:
diff changeset
   273
      _index(index),
489c9b5090e2 Initial load
duke
parents:
diff changeset
   274
      _scale(scale),
489c9b5090e2 Initial load
duke
parents:
diff changeset
   275
      _disp(in_bytes(disp)) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   276
    assert(!index->is_valid() == (scale == Address::no_scale),
489c9b5090e2 Initial load
duke
parents:
diff changeset
   277
           "inconsistent address");
489c9b5090e2 Initial load
duke
parents:
diff changeset
   278
  }
2148
09c7f703773b 6812678: macro assembler needs delayed binding of a few constants (for 6655638)
jrose
parents: 1500
diff changeset
   279
2332
5c7b6f4ce0a1 6814659: separable cleanups and subroutines for 6655638
jrose
parents: 2256
diff changeset
   280
  Address(Register base, RegisterOrConstant index, ScaleFactor scale, ByteSize disp)
2148
09c7f703773b 6812678: macro assembler needs delayed binding of a few constants (for 6655638)
jrose
parents: 1500
diff changeset
   281
    : _base (base),
09c7f703773b 6812678: macro assembler needs delayed binding of a few constants (for 6655638)
jrose
parents: 1500
diff changeset
   282
      _index(index.register_or_noreg()),
09c7f703773b 6812678: macro assembler needs delayed binding of a few constants (for 6655638)
jrose
parents: 1500
diff changeset
   283
      _scale(scale),
09c7f703773b 6812678: macro assembler needs delayed binding of a few constants (for 6655638)
jrose
parents: 1500
diff changeset
   284
      _disp (in_bytes(disp) + (index.constant_or_zero() * scale_size(scale))) {
09c7f703773b 6812678: macro assembler needs delayed binding of a few constants (for 6655638)
jrose
parents: 1500
diff changeset
   285
    if (!index.is_register())  scale = Address::no_scale;
09c7f703773b 6812678: macro assembler needs delayed binding of a few constants (for 6655638)
jrose
parents: 1500
diff changeset
   286
    assert(!_index->is_valid() == (scale == Address::no_scale),
09c7f703773b 6812678: macro assembler needs delayed binding of a few constants (for 6655638)
jrose
parents: 1500
diff changeset
   287
           "inconsistent address");
09c7f703773b 6812678: macro assembler needs delayed binding of a few constants (for 6655638)
jrose
parents: 1500
diff changeset
   288
  }
09c7f703773b 6812678: macro assembler needs delayed binding of a few constants (for 6655638)
jrose
parents: 1500
diff changeset
   289
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   290
#endif // ASSERT
489c9b5090e2 Initial load
duke
parents:
diff changeset
   291
489c9b5090e2 Initial load
duke
parents:
diff changeset
   292
  // accessors
1374
4c24294029a9 6711316: Open source the Garbage-First garbage collector
ysr
parents: 244
diff changeset
   293
  bool        uses(Register reg) const { return _base == reg || _index == reg; }
4c24294029a9 6711316: Open source the Garbage-First garbage collector
ysr
parents: 244
diff changeset
   294
  Register    base()             const { return _base;  }
4c24294029a9 6711316: Open source the Garbage-First garbage collector
ysr
parents: 244
diff changeset
   295
  Register    index()            const { return _index; }
4c24294029a9 6711316: Open source the Garbage-First garbage collector
ysr
parents: 244
diff changeset
   296
  ScaleFactor scale()            const { return _scale; }
4c24294029a9 6711316: Open source the Garbage-First garbage collector
ysr
parents: 244
diff changeset
   297
  int         disp()             const { return _disp;  }
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   298
489c9b5090e2 Initial load
duke
parents:
diff changeset
   299
  // Convert the raw encoding form into the form expected by the constructor for
489c9b5090e2 Initial load
duke
parents:
diff changeset
   300
  // Address.  An index of 4 (rsp) corresponds to having no index, so convert
489c9b5090e2 Initial load
duke
parents:
diff changeset
   301
  // that to noreg for the Address constructor.
2150
0d91d17158cc 6797305: Add LoadUB and LoadUI opcode class
twisti
parents: 2149
diff changeset
   302
  static Address make_raw(int base, int index, int scale, int disp, bool disp_is_oop);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   303
489c9b5090e2 Initial load
duke
parents:
diff changeset
   304
  static Address make_array(ArrayAddress);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   305
489c9b5090e2 Initial load
duke
parents:
diff changeset
   306
 private:
489c9b5090e2 Initial load
duke
parents:
diff changeset
   307
  bool base_needs_rex() const {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   308
    return _base != noreg && _base->encoding() >= 8;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   309
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   310
489c9b5090e2 Initial load
duke
parents:
diff changeset
   311
  bool index_needs_rex() const {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   312
    return _index != noreg &&_index->encoding() >= 8;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   313
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   314
489c9b5090e2 Initial load
duke
parents:
diff changeset
   315
  relocInfo::relocType reloc() const { return _rspec.type(); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   316
489c9b5090e2 Initial load
duke
parents:
diff changeset
   317
  friend class Assembler;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   318
  friend class MacroAssembler;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   319
  friend class LIR_Assembler; // base/index/scale/disp
489c9b5090e2 Initial load
duke
parents:
diff changeset
   320
};
489c9b5090e2 Initial load
duke
parents:
diff changeset
   321
489c9b5090e2 Initial load
duke
parents:
diff changeset
   322
//
489c9b5090e2 Initial load
duke
parents:
diff changeset
   323
// AddressLiteral has been split out from Address because operands of this type
489c9b5090e2 Initial load
duke
parents:
diff changeset
   324
// need to be treated specially on 32bit vs. 64bit platforms. By splitting it out
489c9b5090e2 Initial load
duke
parents:
diff changeset
   325
// the few instructions that need to deal with address literals are unique and the
489c9b5090e2 Initial load
duke
parents:
diff changeset
   326
// MacroAssembler does not have to implement every instruction in the Assembler
489c9b5090e2 Initial load
duke
parents:
diff changeset
   327
// in order to search for address literals that may need special handling depending
489c9b5090e2 Initial load
duke
parents:
diff changeset
   328
// on the instruction and the platform. As small step on the way to merging i486/amd64
489c9b5090e2 Initial load
duke
parents:
diff changeset
   329
// directories.
489c9b5090e2 Initial load
duke
parents:
diff changeset
   330
//
489c9b5090e2 Initial load
duke
parents:
diff changeset
   331
class AddressLiteral VALUE_OBJ_CLASS_SPEC {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   332
  friend class ArrayAddress;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   333
  RelocationHolder _rspec;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   334
  // Typically we use AddressLiterals we want to use their rval
489c9b5090e2 Initial load
duke
parents:
diff changeset
   335
  // However in some situations we want the lval (effect address) of the item.
489c9b5090e2 Initial load
duke
parents:
diff changeset
   336
  // We provide a special factory for making those lvals.
489c9b5090e2 Initial load
duke
parents:
diff changeset
   337
  bool _is_lval;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   338
489c9b5090e2 Initial load
duke
parents:
diff changeset
   339
  // If the target is far we'll need to load the ea of this to
489c9b5090e2 Initial load
duke
parents:
diff changeset
   340
  // a register to reach it. Otherwise if near we can do rip
489c9b5090e2 Initial load
duke
parents:
diff changeset
   341
  // relative addressing.
489c9b5090e2 Initial load
duke
parents:
diff changeset
   342
489c9b5090e2 Initial load
duke
parents:
diff changeset
   343
  address          _target;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   344
489c9b5090e2 Initial load
duke
parents:
diff changeset
   345
 protected:
489c9b5090e2 Initial load
duke
parents:
diff changeset
   346
  // creation
489c9b5090e2 Initial load
duke
parents:
diff changeset
   347
  AddressLiteral()
489c9b5090e2 Initial load
duke
parents:
diff changeset
   348
    : _is_lval(false),
489c9b5090e2 Initial load
duke
parents:
diff changeset
   349
      _target(NULL)
489c9b5090e2 Initial load
duke
parents:
diff changeset
   350
  {}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   351
489c9b5090e2 Initial load
duke
parents:
diff changeset
   352
  public:
489c9b5090e2 Initial load
duke
parents:
diff changeset
   353
489c9b5090e2 Initial load
duke
parents:
diff changeset
   354
489c9b5090e2 Initial load
duke
parents:
diff changeset
   355
  AddressLiteral(address target, relocInfo::relocType rtype);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   356
489c9b5090e2 Initial load
duke
parents:
diff changeset
   357
  AddressLiteral(address target, RelocationHolder const& rspec)
489c9b5090e2 Initial load
duke
parents:
diff changeset
   358
    : _rspec(rspec),
489c9b5090e2 Initial load
duke
parents:
diff changeset
   359
      _is_lval(false),
489c9b5090e2 Initial load
duke
parents:
diff changeset
   360
      _target(target)
489c9b5090e2 Initial load
duke
parents:
diff changeset
   361
  {}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   362
489c9b5090e2 Initial load
duke
parents:
diff changeset
   363
  AddressLiteral addr() {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   364
    AddressLiteral ret = *this;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   365
    ret._is_lval = true;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   366
    return ret;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   367
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   368
489c9b5090e2 Initial load
duke
parents:
diff changeset
   369
489c9b5090e2 Initial load
duke
parents:
diff changeset
   370
 private:
489c9b5090e2 Initial load
duke
parents:
diff changeset
   371
489c9b5090e2 Initial load
duke
parents:
diff changeset
   372
  address target() { return _target; }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   373
  bool is_lval() { return _is_lval; }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   374
489c9b5090e2 Initial load
duke
parents:
diff changeset
   375
  relocInfo::relocType reloc() const { return _rspec.type(); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   376
  const RelocationHolder& rspec() const { return _rspec; }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   377
489c9b5090e2 Initial load
duke
parents:
diff changeset
   378
  friend class Assembler;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   379
  friend class MacroAssembler;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   380
  friend class Address;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   381
  friend class LIR_Assembler;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   382
};
489c9b5090e2 Initial load
duke
parents:
diff changeset
   383
489c9b5090e2 Initial load
duke
parents:
diff changeset
   384
// Convience classes
489c9b5090e2 Initial load
duke
parents:
diff changeset
   385
class RuntimeAddress: public AddressLiteral {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   386
489c9b5090e2 Initial load
duke
parents:
diff changeset
   387
  public:
489c9b5090e2 Initial load
duke
parents:
diff changeset
   388
489c9b5090e2 Initial load
duke
parents:
diff changeset
   389
  RuntimeAddress(address target) : AddressLiteral(target, relocInfo::runtime_call_type) {}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   390
489c9b5090e2 Initial load
duke
parents:
diff changeset
   391
};
489c9b5090e2 Initial load
duke
parents:
diff changeset
   392
489c9b5090e2 Initial load
duke
parents:
diff changeset
   393
class OopAddress: public AddressLiteral {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   394
489c9b5090e2 Initial load
duke
parents:
diff changeset
   395
  public:
489c9b5090e2 Initial load
duke
parents:
diff changeset
   396
489c9b5090e2 Initial load
duke
parents:
diff changeset
   397
  OopAddress(address target) : AddressLiteral(target, relocInfo::oop_type){}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   398
489c9b5090e2 Initial load
duke
parents:
diff changeset
   399
};
489c9b5090e2 Initial load
duke
parents:
diff changeset
   400
489c9b5090e2 Initial load
duke
parents:
diff changeset
   401
class ExternalAddress: public AddressLiteral {
9111
c100c09c66f2 6777083: assert(target != __null,"must not be null")
never
parents: 8882
diff changeset
   402
 private:
c100c09c66f2 6777083: assert(target != __null,"must not be null")
never
parents: 8882
diff changeset
   403
  static relocInfo::relocType reloc_for_target(address target) {
c100c09c66f2 6777083: assert(target != __null,"must not be null")
never
parents: 8882
diff changeset
   404
    // Sometimes ExternalAddress is used for values which aren't
c100c09c66f2 6777083: assert(target != __null,"must not be null")
never
parents: 8882
diff changeset
   405
    // exactly addresses, like the card table base.
c100c09c66f2 6777083: assert(target != __null,"must not be null")
never
parents: 8882
diff changeset
   406
    // external_word_type can't be used for values in the first page
c100c09c66f2 6777083: assert(target != __null,"must not be null")
never
parents: 8882
diff changeset
   407
    // so just skip the reloc in that case.
c100c09c66f2 6777083: assert(target != __null,"must not be null")
never
parents: 8882
diff changeset
   408
    return external_word_Relocation::can_be_relocated(target) ? relocInfo::external_word_type : relocInfo::none;
c100c09c66f2 6777083: assert(target != __null,"must not be null")
never
parents: 8882
diff changeset
   409
  }
c100c09c66f2 6777083: assert(target != __null,"must not be null")
never
parents: 8882
diff changeset
   410
c100c09c66f2 6777083: assert(target != __null,"must not be null")
never
parents: 8882
diff changeset
   411
 public:
c100c09c66f2 6777083: assert(target != __null,"must not be null")
never
parents: 8882
diff changeset
   412
c100c09c66f2 6777083: assert(target != __null,"must not be null")
never
parents: 8882
diff changeset
   413
  ExternalAddress(address target) : AddressLiteral(target, reloc_for_target(target)) {}
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   414
489c9b5090e2 Initial load
duke
parents:
diff changeset
   415
};
489c9b5090e2 Initial load
duke
parents:
diff changeset
   416
489c9b5090e2 Initial load
duke
parents:
diff changeset
   417
class InternalAddress: public AddressLiteral {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   418
489c9b5090e2 Initial load
duke
parents:
diff changeset
   419
  public:
489c9b5090e2 Initial load
duke
parents:
diff changeset
   420
489c9b5090e2 Initial load
duke
parents:
diff changeset
   421
  InternalAddress(address target) : AddressLiteral(target, relocInfo::internal_word_type) {}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   422
489c9b5090e2 Initial load
duke
parents:
diff changeset
   423
};
489c9b5090e2 Initial load
duke
parents:
diff changeset
   424
489c9b5090e2 Initial load
duke
parents:
diff changeset
   425
// x86 can do array addressing as a single operation since disp can be an absolute
489c9b5090e2 Initial load
duke
parents:
diff changeset
   426
// address amd64 can't. We create a class that expresses the concept but does extra
489c9b5090e2 Initial load
duke
parents:
diff changeset
   427
// magic on amd64 to get the final result
489c9b5090e2 Initial load
duke
parents:
diff changeset
   428
489c9b5090e2 Initial load
duke
parents:
diff changeset
   429
class ArrayAddress VALUE_OBJ_CLASS_SPEC {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   430
  private:
489c9b5090e2 Initial load
duke
parents:
diff changeset
   431
489c9b5090e2 Initial load
duke
parents:
diff changeset
   432
  AddressLiteral _base;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   433
  Address        _index;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   434
489c9b5090e2 Initial load
duke
parents:
diff changeset
   435
  public:
489c9b5090e2 Initial load
duke
parents:
diff changeset
   436
489c9b5090e2 Initial load
duke
parents:
diff changeset
   437
  ArrayAddress() {};
489c9b5090e2 Initial load
duke
parents:
diff changeset
   438
  ArrayAddress(AddressLiteral base, Address index): _base(base), _index(index) {};
489c9b5090e2 Initial load
duke
parents:
diff changeset
   439
  AddressLiteral base() { return _base; }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   440
  Address index() { return _index; }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   441
489c9b5090e2 Initial load
duke
parents:
diff changeset
   442
};
489c9b5090e2 Initial load
duke
parents:
diff changeset
   443
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   444
const int FPUStateSizeInWords = NOT_LP64(27) LP64_ONLY( 512 / wordSize);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   445
489c9b5090e2 Initial load
duke
parents:
diff changeset
   446
// The Intel x86/Amd64 Assembler: Pure assembler doing NO optimizations on the instruction
489c9b5090e2 Initial load
duke
parents:
diff changeset
   447
// level (e.g. mov rax, 0 is not translated into xor rax, rax!); i.e., what you write
489c9b5090e2 Initial load
duke
parents:
diff changeset
   448
// is what you get. The Assembler is generating code into a CodeBuffer.
489c9b5090e2 Initial load
duke
parents:
diff changeset
   449
489c9b5090e2 Initial load
duke
parents:
diff changeset
   450
class Assembler : public AbstractAssembler  {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   451
  friend class AbstractAssembler; // for the non-virtual hack
489c9b5090e2 Initial load
duke
parents:
diff changeset
   452
  friend class LIR_Assembler; // as_Address()
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   453
  friend class StubGenerator;
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   454
489c9b5090e2 Initial load
duke
parents:
diff changeset
   455
 public:
489c9b5090e2 Initial load
duke
parents:
diff changeset
   456
  enum Condition {                     // The x86 condition codes used for conditional jumps/moves.
489c9b5090e2 Initial load
duke
parents:
diff changeset
   457
    zero          = 0x4,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   458
    notZero       = 0x5,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   459
    equal         = 0x4,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   460
    notEqual      = 0x5,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   461
    less          = 0xc,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   462
    lessEqual     = 0xe,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   463
    greater       = 0xf,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   464
    greaterEqual  = 0xd,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   465
    below         = 0x2,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   466
    belowEqual    = 0x6,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   467
    above         = 0x7,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   468
    aboveEqual    = 0x3,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   469
    overflow      = 0x0,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   470
    noOverflow    = 0x1,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   471
    carrySet      = 0x2,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   472
    carryClear    = 0x3,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   473
    negative      = 0x8,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   474
    positive      = 0x9,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   475
    parity        = 0xa,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   476
    noParity      = 0xb
489c9b5090e2 Initial load
duke
parents:
diff changeset
   477
  };
489c9b5090e2 Initial load
duke
parents:
diff changeset
   478
489c9b5090e2 Initial load
duke
parents:
diff changeset
   479
  enum Prefix {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   480
    // segment overrides
489c9b5090e2 Initial load
duke
parents:
diff changeset
   481
    CS_segment = 0x2e,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   482
    SS_segment = 0x36,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   483
    DS_segment = 0x3e,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   484
    ES_segment = 0x26,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   485
    FS_segment = 0x64,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   486
    GS_segment = 0x65,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   487
489c9b5090e2 Initial load
duke
parents:
diff changeset
   488
    REX        = 0x40,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   489
489c9b5090e2 Initial load
duke
parents:
diff changeset
   490
    REX_B      = 0x41,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   491
    REX_X      = 0x42,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   492
    REX_XB     = 0x43,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   493
    REX_R      = 0x44,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   494
    REX_RB     = 0x45,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   495
    REX_RX     = 0x46,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   496
    REX_RXB    = 0x47,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   497
489c9b5090e2 Initial load
duke
parents:
diff changeset
   498
    REX_W      = 0x48,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   499
489c9b5090e2 Initial load
duke
parents:
diff changeset
   500
    REX_WB     = 0x49,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   501
    REX_WX     = 0x4A,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   502
    REX_WXB    = 0x4B,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   503
    REX_WR     = 0x4C,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   504
    REX_WRB    = 0x4D,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   505
    REX_WRX    = 0x4E,
11427
bf248009cbbe 7116452: Add support for AVX instructions
kvn
parents: 11190
diff changeset
   506
    REX_WRXB   = 0x4F,
bf248009cbbe 7116452: Add support for AVX instructions
kvn
parents: 11190
diff changeset
   507
bf248009cbbe 7116452: Add support for AVX instructions
kvn
parents: 11190
diff changeset
   508
    VEX_3bytes = 0xC4,
bf248009cbbe 7116452: Add support for AVX instructions
kvn
parents: 11190
diff changeset
   509
    VEX_2bytes = 0xC5
bf248009cbbe 7116452: Add support for AVX instructions
kvn
parents: 11190
diff changeset
   510
  };
bf248009cbbe 7116452: Add support for AVX instructions
kvn
parents: 11190
diff changeset
   511
bf248009cbbe 7116452: Add support for AVX instructions
kvn
parents: 11190
diff changeset
   512
  enum VexPrefix {
bf248009cbbe 7116452: Add support for AVX instructions
kvn
parents: 11190
diff changeset
   513
    VEX_B = 0x20,
bf248009cbbe 7116452: Add support for AVX instructions
kvn
parents: 11190
diff changeset
   514
    VEX_X = 0x40,
bf248009cbbe 7116452: Add support for AVX instructions
kvn
parents: 11190
diff changeset
   515
    VEX_R = 0x80,
bf248009cbbe 7116452: Add support for AVX instructions
kvn
parents: 11190
diff changeset
   516
    VEX_W = 0x80
bf248009cbbe 7116452: Add support for AVX instructions
kvn
parents: 11190
diff changeset
   517
  };
bf248009cbbe 7116452: Add support for AVX instructions
kvn
parents: 11190
diff changeset
   518
bf248009cbbe 7116452: Add support for AVX instructions
kvn
parents: 11190
diff changeset
   519
  enum VexSimdPrefix {
bf248009cbbe 7116452: Add support for AVX instructions
kvn
parents: 11190
diff changeset
   520
    VEX_SIMD_NONE = 0x0,
bf248009cbbe 7116452: Add support for AVX instructions
kvn
parents: 11190
diff changeset
   521
    VEX_SIMD_66   = 0x1,
bf248009cbbe 7116452: Add support for AVX instructions
kvn
parents: 11190
diff changeset
   522
    VEX_SIMD_F3   = 0x2,
bf248009cbbe 7116452: Add support for AVX instructions
kvn
parents: 11190
diff changeset
   523
    VEX_SIMD_F2   = 0x3
bf248009cbbe 7116452: Add support for AVX instructions
kvn
parents: 11190
diff changeset
   524
  };
bf248009cbbe 7116452: Add support for AVX instructions
kvn
parents: 11190
diff changeset
   525
bf248009cbbe 7116452: Add support for AVX instructions
kvn
parents: 11190
diff changeset
   526
  enum VexOpcode {
bf248009cbbe 7116452: Add support for AVX instructions
kvn
parents: 11190
diff changeset
   527
    VEX_OPCODE_NONE  = 0x0,
bf248009cbbe 7116452: Add support for AVX instructions
kvn
parents: 11190
diff changeset
   528
    VEX_OPCODE_0F    = 0x1,
bf248009cbbe 7116452: Add support for AVX instructions
kvn
parents: 11190
diff changeset
   529
    VEX_OPCODE_0F_38 = 0x2,
bf248009cbbe 7116452: Add support for AVX instructions
kvn
parents: 11190
diff changeset
   530
    VEX_OPCODE_0F_3A = 0x3
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   531
  };
489c9b5090e2 Initial load
duke
parents:
diff changeset
   532
489c9b5090e2 Initial load
duke
parents:
diff changeset
   533
  enum WhichOperand {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   534
    // input to locate_operand, and format code for relocations
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   535
    imm_operand  = 0,            // embedded 32-bit|64-bit immediate operand
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   536
    disp32_operand = 1,          // embedded 32-bit displacement or address
489c9b5090e2 Initial load
duke
parents:
diff changeset
   537
    call32_operand = 2,          // embedded 32-bit self-relative displacement
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   538
#ifndef _LP64
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   539
    _WhichOperand_limit = 3
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   540
#else
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   541
     narrow_oop_operand = 3,     // embedded 32-bit immediate narrow oop
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   542
    _WhichOperand_limit = 4
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   543
#endif
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   544
  };
489c9b5090e2 Initial load
duke
parents:
diff changeset
   545
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   546
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   547
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   548
  // NOTE: The general philopsophy of the declarations here is that 64bit versions
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   549
  // of instructions are freely declared without the need for wrapping them an ifdef.
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   550
  // (Some dangerous instructions are ifdef's out of inappropriate jvm's.)
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   551
  // In the .cpp file the implementations are wrapped so that they are dropped out
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   552
  // of the resulting jvm. This is done mostly to keep the footprint of KERNEL
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   553
  // to the size it was prior to merging up the 32bit and 64bit assemblers.
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   554
  //
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   555
  // This does mean you'll get a linker/runtime error if you use a 64bit only instruction
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   556
  // in a 32bit vm. This is somewhat unfortunate but keeps the ifdef noise down.
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   557
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   558
private:
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   559
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   560
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   561
  // 64bit prefixes
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   562
  int prefix_and_encode(int reg_enc, bool byteinst = false);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   563
  int prefixq_and_encode(int reg_enc);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   564
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   565
  int prefix_and_encode(int dst_enc, int src_enc, bool byteinst = false);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   566
  int prefixq_and_encode(int dst_enc, int src_enc);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   567
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   568
  void prefix(Register reg);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   569
  void prefix(Address adr);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   570
  void prefixq(Address adr);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   571
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   572
  void prefix(Address adr, Register reg,  bool byteinst = false);
11427
bf248009cbbe 7116452: Add support for AVX instructions
kvn
parents: 11190
diff changeset
   573
  void prefix(Address adr, XMMRegister reg);
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   574
  void prefixq(Address adr, Register reg);
11427
bf248009cbbe 7116452: Add support for AVX instructions
kvn
parents: 11190
diff changeset
   575
  void prefixq(Address adr, XMMRegister reg);
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   576
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   577
  void prefetch_prefix(Address src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   578
11427
bf248009cbbe 7116452: Add support for AVX instructions
kvn
parents: 11190
diff changeset
   579
  void rex_prefix(Address adr, XMMRegister xreg,
bf248009cbbe 7116452: Add support for AVX instructions
kvn
parents: 11190
diff changeset
   580
                  VexSimdPrefix pre, VexOpcode opc, bool rex_w);
bf248009cbbe 7116452: Add support for AVX instructions
kvn
parents: 11190
diff changeset
   581
  int  rex_prefix_and_encode(int dst_enc, int src_enc,
bf248009cbbe 7116452: Add support for AVX instructions
kvn
parents: 11190
diff changeset
   582
                             VexSimdPrefix pre, VexOpcode opc, bool rex_w);
bf248009cbbe 7116452: Add support for AVX instructions
kvn
parents: 11190
diff changeset
   583
bf248009cbbe 7116452: Add support for AVX instructions
kvn
parents: 11190
diff changeset
   584
  void vex_prefix(bool vex_r, bool vex_b, bool vex_x, bool vex_w,
bf248009cbbe 7116452: Add support for AVX instructions
kvn
parents: 11190
diff changeset
   585
                  int nds_enc, VexSimdPrefix pre, VexOpcode opc,
bf248009cbbe 7116452: Add support for AVX instructions
kvn
parents: 11190
diff changeset
   586
                  bool vector256);
bf248009cbbe 7116452: Add support for AVX instructions
kvn
parents: 11190
diff changeset
   587
bf248009cbbe 7116452: Add support for AVX instructions
kvn
parents: 11190
diff changeset
   588
  void vex_prefix(Address adr, int nds_enc, int xreg_enc,
bf248009cbbe 7116452: Add support for AVX instructions
kvn
parents: 11190
diff changeset
   589
                  VexSimdPrefix pre, VexOpcode opc,
bf248009cbbe 7116452: Add support for AVX instructions
kvn
parents: 11190
diff changeset
   590
                  bool vex_w, bool vector256);
bf248009cbbe 7116452: Add support for AVX instructions
kvn
parents: 11190
diff changeset
   591
11429
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents: 11427
diff changeset
   592
  void vex_prefix(XMMRegister dst, XMMRegister nds, Address src,
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents: 11427
diff changeset
   593
                  VexSimdPrefix pre, bool vector256 = false) {
13104
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12955
diff changeset
   594
    int dst_enc = dst->encoding();
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12955
diff changeset
   595
    int nds_enc = nds->is_valid() ? nds->encoding() : 0;
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12955
diff changeset
   596
    vex_prefix(src, nds_enc, dst_enc, pre, VEX_OPCODE_0F, false, vector256);
11429
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents: 11427
diff changeset
   597
  }
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents: 11427
diff changeset
   598
11427
bf248009cbbe 7116452: Add support for AVX instructions
kvn
parents: 11190
diff changeset
   599
  int  vex_prefix_and_encode(int dst_enc, int nds_enc, int src_enc,
bf248009cbbe 7116452: Add support for AVX instructions
kvn
parents: 11190
diff changeset
   600
                             VexSimdPrefix pre, VexOpcode opc,
bf248009cbbe 7116452: Add support for AVX instructions
kvn
parents: 11190
diff changeset
   601
                             bool vex_w, bool vector256);
bf248009cbbe 7116452: Add support for AVX instructions
kvn
parents: 11190
diff changeset
   602
11429
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents: 11427
diff changeset
   603
  int  vex_prefix_and_encode(XMMRegister dst, XMMRegister nds, XMMRegister src,
13104
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12955
diff changeset
   604
                             VexSimdPrefix pre, bool vector256 = false,
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12955
diff changeset
   605
                             VexOpcode opc = VEX_OPCODE_0F) {
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12955
diff changeset
   606
    int src_enc = src->encoding();
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12955
diff changeset
   607
    int dst_enc = dst->encoding();
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12955
diff changeset
   608
    int nds_enc = nds->is_valid() ? nds->encoding() : 0;
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12955
diff changeset
   609
    return vex_prefix_and_encode(dst_enc, nds_enc, src_enc, pre, opc, false, vector256);
11429
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents: 11427
diff changeset
   610
  }
11427
bf248009cbbe 7116452: Add support for AVX instructions
kvn
parents: 11190
diff changeset
   611
bf248009cbbe 7116452: Add support for AVX instructions
kvn
parents: 11190
diff changeset
   612
  void simd_prefix(XMMRegister xreg, XMMRegister nds, Address adr,
bf248009cbbe 7116452: Add support for AVX instructions
kvn
parents: 11190
diff changeset
   613
                   VexSimdPrefix pre, VexOpcode opc = VEX_OPCODE_0F,
bf248009cbbe 7116452: Add support for AVX instructions
kvn
parents: 11190
diff changeset
   614
                   bool rex_w = false, bool vector256 = false);
bf248009cbbe 7116452: Add support for AVX instructions
kvn
parents: 11190
diff changeset
   615
bf248009cbbe 7116452: Add support for AVX instructions
kvn
parents: 11190
diff changeset
   616
  void simd_prefix(XMMRegister dst, Address src,
bf248009cbbe 7116452: Add support for AVX instructions
kvn
parents: 11190
diff changeset
   617
                   VexSimdPrefix pre, VexOpcode opc = VEX_OPCODE_0F) {
bf248009cbbe 7116452: Add support for AVX instructions
kvn
parents: 11190
diff changeset
   618
    simd_prefix(dst, xnoreg, src, pre, opc);
bf248009cbbe 7116452: Add support for AVX instructions
kvn
parents: 11190
diff changeset
   619
  }
bf248009cbbe 7116452: Add support for AVX instructions
kvn
parents: 11190
diff changeset
   620
  void simd_prefix(Address dst, XMMRegister src, VexSimdPrefix pre) {
bf248009cbbe 7116452: Add support for AVX instructions
kvn
parents: 11190
diff changeset
   621
    simd_prefix(src, dst, pre);
bf248009cbbe 7116452: Add support for AVX instructions
kvn
parents: 11190
diff changeset
   622
  }
bf248009cbbe 7116452: Add support for AVX instructions
kvn
parents: 11190
diff changeset
   623
  void simd_prefix_q(XMMRegister dst, XMMRegister nds, Address src,
bf248009cbbe 7116452: Add support for AVX instructions
kvn
parents: 11190
diff changeset
   624
                     VexSimdPrefix pre) {
bf248009cbbe 7116452: Add support for AVX instructions
kvn
parents: 11190
diff changeset
   625
    bool rex_w = true;
bf248009cbbe 7116452: Add support for AVX instructions
kvn
parents: 11190
diff changeset
   626
    simd_prefix(dst, nds, src, pre, VEX_OPCODE_0F, rex_w);
bf248009cbbe 7116452: Add support for AVX instructions
kvn
parents: 11190
diff changeset
   627
  }
bf248009cbbe 7116452: Add support for AVX instructions
kvn
parents: 11190
diff changeset
   628
bf248009cbbe 7116452: Add support for AVX instructions
kvn
parents: 11190
diff changeset
   629
bf248009cbbe 7116452: Add support for AVX instructions
kvn
parents: 11190
diff changeset
   630
  int simd_prefix_and_encode(XMMRegister dst, XMMRegister nds, XMMRegister src,
bf248009cbbe 7116452: Add support for AVX instructions
kvn
parents: 11190
diff changeset
   631
                             VexSimdPrefix pre, VexOpcode opc = VEX_OPCODE_0F,
bf248009cbbe 7116452: Add support for AVX instructions
kvn
parents: 11190
diff changeset
   632
                             bool rex_w = false, bool vector256 = false);
bf248009cbbe 7116452: Add support for AVX instructions
kvn
parents: 11190
diff changeset
   633
bf248009cbbe 7116452: Add support for AVX instructions
kvn
parents: 11190
diff changeset
   634
  int simd_prefix_and_encode(XMMRegister dst, XMMRegister src,
bf248009cbbe 7116452: Add support for AVX instructions
kvn
parents: 11190
diff changeset
   635
                             VexSimdPrefix pre, VexOpcode opc = VEX_OPCODE_0F) {
bf248009cbbe 7116452: Add support for AVX instructions
kvn
parents: 11190
diff changeset
   636
    return simd_prefix_and_encode(dst, xnoreg, src, pre, opc);
bf248009cbbe 7116452: Add support for AVX instructions
kvn
parents: 11190
diff changeset
   637
  }
bf248009cbbe 7116452: Add support for AVX instructions
kvn
parents: 11190
diff changeset
   638
bf248009cbbe 7116452: Add support for AVX instructions
kvn
parents: 11190
diff changeset
   639
  // Move/convert 32-bit integer value.
bf248009cbbe 7116452: Add support for AVX instructions
kvn
parents: 11190
diff changeset
   640
  int simd_prefix_and_encode(XMMRegister dst, XMMRegister nds, Register src,
bf248009cbbe 7116452: Add support for AVX instructions
kvn
parents: 11190
diff changeset
   641
                             VexSimdPrefix pre) {
bf248009cbbe 7116452: Add support for AVX instructions
kvn
parents: 11190
diff changeset
   642
    // It is OK to cast from Register to XMMRegister to pass argument here
bf248009cbbe 7116452: Add support for AVX instructions
kvn
parents: 11190
diff changeset
   643
    // since only encoding is used in simd_prefix_and_encode() and number of
bf248009cbbe 7116452: Add support for AVX instructions
kvn
parents: 11190
diff changeset
   644
    // Gen and Xmm registers are the same.
bf248009cbbe 7116452: Add support for AVX instructions
kvn
parents: 11190
diff changeset
   645
    return simd_prefix_and_encode(dst, nds, as_XMMRegister(src->encoding()), pre);
bf248009cbbe 7116452: Add support for AVX instructions
kvn
parents: 11190
diff changeset
   646
  }
bf248009cbbe 7116452: Add support for AVX instructions
kvn
parents: 11190
diff changeset
   647
  int simd_prefix_and_encode(XMMRegister dst, Register src, VexSimdPrefix pre) {
bf248009cbbe 7116452: Add support for AVX instructions
kvn
parents: 11190
diff changeset
   648
    return simd_prefix_and_encode(dst, xnoreg, src, pre);
bf248009cbbe 7116452: Add support for AVX instructions
kvn
parents: 11190
diff changeset
   649
  }
bf248009cbbe 7116452: Add support for AVX instructions
kvn
parents: 11190
diff changeset
   650
  int simd_prefix_and_encode(Register dst, XMMRegister src,
bf248009cbbe 7116452: Add support for AVX instructions
kvn
parents: 11190
diff changeset
   651
                             VexSimdPrefix pre, VexOpcode opc = VEX_OPCODE_0F) {
bf248009cbbe 7116452: Add support for AVX instructions
kvn
parents: 11190
diff changeset
   652
    return simd_prefix_and_encode(as_XMMRegister(dst->encoding()), xnoreg, src, pre, opc);
bf248009cbbe 7116452: Add support for AVX instructions
kvn
parents: 11190
diff changeset
   653
  }
bf248009cbbe 7116452: Add support for AVX instructions
kvn
parents: 11190
diff changeset
   654
bf248009cbbe 7116452: Add support for AVX instructions
kvn
parents: 11190
diff changeset
   655
  // Move/convert 64-bit integer value.
bf248009cbbe 7116452: Add support for AVX instructions
kvn
parents: 11190
diff changeset
   656
  int simd_prefix_and_encode_q(XMMRegister dst, XMMRegister nds, Register src,
bf248009cbbe 7116452: Add support for AVX instructions
kvn
parents: 11190
diff changeset
   657
                               VexSimdPrefix pre) {
bf248009cbbe 7116452: Add support for AVX instructions
kvn
parents: 11190
diff changeset
   658
    bool rex_w = true;
bf248009cbbe 7116452: Add support for AVX instructions
kvn
parents: 11190
diff changeset
   659
    return simd_prefix_and_encode(dst, nds, as_XMMRegister(src->encoding()), pre, VEX_OPCODE_0F, rex_w);
bf248009cbbe 7116452: Add support for AVX instructions
kvn
parents: 11190
diff changeset
   660
  }
bf248009cbbe 7116452: Add support for AVX instructions
kvn
parents: 11190
diff changeset
   661
  int simd_prefix_and_encode_q(XMMRegister dst, Register src, VexSimdPrefix pre) {
bf248009cbbe 7116452: Add support for AVX instructions
kvn
parents: 11190
diff changeset
   662
    return simd_prefix_and_encode_q(dst, xnoreg, src, pre);
bf248009cbbe 7116452: Add support for AVX instructions
kvn
parents: 11190
diff changeset
   663
  }
bf248009cbbe 7116452: Add support for AVX instructions
kvn
parents: 11190
diff changeset
   664
  int simd_prefix_and_encode_q(Register dst, XMMRegister src,
bf248009cbbe 7116452: Add support for AVX instructions
kvn
parents: 11190
diff changeset
   665
                             VexSimdPrefix pre, VexOpcode opc = VEX_OPCODE_0F) {
bf248009cbbe 7116452: Add support for AVX instructions
kvn
parents: 11190
diff changeset
   666
    bool rex_w = true;
bf248009cbbe 7116452: Add support for AVX instructions
kvn
parents: 11190
diff changeset
   667
    return simd_prefix_and_encode(as_XMMRegister(dst->encoding()), xnoreg, src, pre, opc, rex_w);
bf248009cbbe 7116452: Add support for AVX instructions
kvn
parents: 11190
diff changeset
   668
  }
bf248009cbbe 7116452: Add support for AVX instructions
kvn
parents: 11190
diff changeset
   669
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   670
  // Helper functions for groups of instructions
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   671
  void emit_arith_b(int op1, int op2, Register dst, int imm8);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   672
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   673
  void emit_arith(int op1, int op2, Register dst, int32_t imm32);
11791
3be8cae67887 7125136: SIGILL on linux amd64 in gc/ArrayJuggle/Juggle29
kvn
parents: 11429
diff changeset
   674
  // Force generation of a 4 byte immediate value even if it fits into 8bit
3be8cae67887 7125136: SIGILL on linux amd64 in gc/ArrayJuggle/Juggle29
kvn
parents: 11429
diff changeset
   675
  void emit_arith_imm32(int op1, int op2, Register dst, int32_t imm32);
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   676
  // only 32bit??
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   677
  void emit_arith(int op1, int op2, Register dst, jobject obj);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   678
  void emit_arith(int op1, int op2, Register dst, Register src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   679
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   680
  void emit_operand(Register reg,
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   681
                    Register base, Register index, Address::ScaleFactor scale,
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   682
                    int disp,
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   683
                    RelocationHolder const& rspec,
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   684
                    int rip_relative_correction = 0);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   685
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   686
  void emit_operand(Register reg, Address adr, int rip_relative_correction = 0);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   687
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   688
  // operands that only take the original 32bit registers
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   689
  void emit_operand32(Register reg, Address adr);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   690
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   691
  void emit_operand(XMMRegister reg,
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   692
                    Register base, Register index, Address::ScaleFactor scale,
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   693
                    int disp,
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   694
                    RelocationHolder const& rspec);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   695
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   696
  void emit_operand(XMMRegister reg, Address adr);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   697
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   698
  void emit_operand(MMXRegister reg, Address adr);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   699
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   700
  // workaround gcc (3.2.1-7) bug
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   701
  void emit_operand(Address adr, MMXRegister reg);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   702
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   703
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   704
  // Immediate-to-memory forms
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   705
  void emit_arith_operand(int op1, Register rm, Address adr, int32_t imm32);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   706
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   707
  void emit_farith(int b1, int b2, int i);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   708
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   709
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   710
 protected:
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   711
  #ifdef ASSERT
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   712
  void check_relocation(RelocationHolder const& rspec, int format);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   713
  #endif
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   714
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   715
  inline void emit_long64(jlong x);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   716
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   717
  void emit_data(jint data, relocInfo::relocType    rtype, int format);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   718
  void emit_data(jint data, RelocationHolder const& rspec, int format);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   719
  void emit_data64(jlong data, relocInfo::relocType rtype, int format = 0);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   720
  void emit_data64(jlong data, RelocationHolder const& rspec, int format = 0);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   721
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   722
  bool reachable(AddressLiteral adr) NOT_LP64({ return true;});
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   723
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   724
  // These are all easily abused and hence protected
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   725
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   726
  // 32BIT ONLY SECTION
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   727
#ifndef _LP64
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   728
  // Make these disappear in 64bit mode since they would never be correct
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   729
  void cmp_literal32(Register src1, int32_t imm32, RelocationHolder const& rspec);   // 32BIT ONLY
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   730
  void cmp_literal32(Address src1, int32_t imm32, RelocationHolder const& rspec);    // 32BIT ONLY
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   731
2254
f13dda645a4b 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 2150
diff changeset
   732
  void mov_literal32(Register dst, int32_t imm32, RelocationHolder const& rspec);    // 32BIT ONLY
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   733
  void mov_literal32(Address dst, int32_t imm32, RelocationHolder const& rspec);     // 32BIT ONLY
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   734
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   735
  void push_literal32(int32_t imm32, RelocationHolder const& rspec);                 // 32BIT ONLY
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   736
#else
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   737
  // 64BIT ONLY SECTION
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   738
  void mov_literal64(Register dst, intptr_t imm64, RelocationHolder const& rspec);   // 64BIT ONLY
2254
f13dda645a4b 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 2150
diff changeset
   739
f13dda645a4b 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 2150
diff changeset
   740
  void cmp_narrow_oop(Register src1, int32_t imm32, RelocationHolder const& rspec);
f13dda645a4b 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 2150
diff changeset
   741
  void cmp_narrow_oop(Address src1, int32_t imm32, RelocationHolder const& rspec);
f13dda645a4b 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 2150
diff changeset
   742
f13dda645a4b 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 2150
diff changeset
   743
  void mov_narrow_oop(Register dst, int32_t imm32, RelocationHolder const& rspec);
f13dda645a4b 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 2150
diff changeset
   744
  void mov_narrow_oop(Address dst, int32_t imm32, RelocationHolder const& rspec);
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   745
#endif // _LP64
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   746
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   747
  // These are unique in that we are ensured by the caller that the 32bit
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   748
  // relative in these instructions will always be able to reach the potentially
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   749
  // 64bit address described by entry. Since they can take a 64bit address they
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   750
  // don't have the 32 suffix like the other instructions in this class.
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   751
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   752
  void call_literal(address entry, RelocationHolder const& rspec);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   753
  void jmp_literal(address entry, RelocationHolder const& rspec);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   754
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   755
  // Avoid using directly section
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   756
  // Instructions in this section are actually usable by anyone without danger
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   757
  // of failure but have performance issues that are addressed my enhanced
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   758
  // instructions which will do the proper thing base on the particular cpu.
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   759
  // We protect them because we don't trust you...
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   760
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   761
  // Don't use next inc() and dec() methods directly. INC & DEC instructions
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   762
  // could cause a partial flag stall since they don't set CF flag.
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   763
  // Use MacroAssembler::decrement() & MacroAssembler::increment() methods
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   764
  // which call inc() & dec() or add() & sub() in accordance with
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   765
  // the product flag UseIncDec value.
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   766
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   767
  void decl(Register dst);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   768
  void decl(Address dst);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   769
  void decq(Register dst);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   770
  void decq(Address dst);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   771
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   772
  void incl(Register dst);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   773
  void incl(Address dst);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   774
  void incq(Register dst);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   775
  void incq(Address dst);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   776
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   777
  // New cpus require use of movsd and movss to avoid partial register stall
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   778
  // when loading from memory. But for old Opteron use movlpd instead of movsd.
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   779
  // The selection is done in MacroAssembler::movdbl() and movflt().
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   780
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   781
  // Move Scalar Single-Precision Floating-Point Values
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   782
  void movss(XMMRegister dst, Address src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   783
  void movss(XMMRegister dst, XMMRegister src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   784
  void movss(Address dst, XMMRegister src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   785
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   786
  // Move Scalar Double-Precision Floating-Point Values
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   787
  void movsd(XMMRegister dst, Address src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   788
  void movsd(XMMRegister dst, XMMRegister src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   789
  void movsd(Address dst, XMMRegister src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   790
  void movlpd(XMMRegister dst, Address src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   791
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   792
  // New cpus require use of movaps and movapd to avoid partial register stall
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   793
  // when moving between registers.
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   794
  void movaps(XMMRegister dst, XMMRegister src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   795
  void movapd(XMMRegister dst, XMMRegister src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   796
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   797
  // End avoid using directly
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   798
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   799
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   800
  // Instruction prefixes
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   801
  void prefix(Prefix p);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   802
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   803
  public:
489c9b5090e2 Initial load
duke
parents:
diff changeset
   804
489c9b5090e2 Initial load
duke
parents:
diff changeset
   805
  // Creation
489c9b5090e2 Initial load
duke
parents:
diff changeset
   806
  Assembler(CodeBuffer* code) : AbstractAssembler(code) {}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   807
489c9b5090e2 Initial load
duke
parents:
diff changeset
   808
  // Decoding
489c9b5090e2 Initial load
duke
parents:
diff changeset
   809
  static address locate_operand(address inst, WhichOperand which);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   810
  static address locate_next_instruction(address inst);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   811
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   812
  // Utilities
8871
5c3b26c4119e 6964776: c2 should ensure the polling page is reachable on 64 bit
iveresov
parents: 8494
diff changeset
   813
  static bool is_polling_page_far() NOT_LP64({ return false;});
5c3b26c4119e 6964776: c2 should ensure the polling page is reachable on 64 bit
iveresov
parents: 8494
diff changeset
   814
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   815
  // Generic instructions
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   816
  // Does 32bit or 64bit as needed for the platform. In some sense these
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   817
  // belong in macro assembler but there is no need for both varieties to exist
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   818
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   819
  void lea(Register dst, Address src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   820
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   821
  void mov(Register dst, Register src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   822
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   823
  void pusha();
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   824
  void popa();
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   825
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   826
  void pushf();
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   827
  void popf();
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   828
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   829
  void push(int32_t imm32);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   830
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   831
  void push(Register src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   832
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   833
  void pop(Register dst);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   834
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   835
  // These are dummies to prevent surprise implicit conversions to Register
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   836
  void push(void* v);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   837
  void pop(void* v);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   838
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   839
  // These do register sized moves/scans
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   840
  void rep_mov();
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   841
  void rep_set();
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   842
  void repne_scan();
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   843
#ifdef _LP64
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   844
  void repne_scanl();
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   845
#endif
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   846
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   847
  // Vanilla instructions in lexical order
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   848
7724
a92d706dbdd5 7003271: Hotspot should track cumulative Java heap bytes allocated on a per-thread basis
phh
parents: 7433
diff changeset
   849
  void adcl(Address dst, int32_t imm32);
a92d706dbdd5 7003271: Hotspot should track cumulative Java heap bytes allocated on a per-thread basis
phh
parents: 7433
diff changeset
   850
  void adcl(Address dst, Register src);
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   851
  void adcl(Register dst, int32_t imm32);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   852
  void adcl(Register dst, Address src);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   853
  void adcl(Register dst, Register src);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   854
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   855
  void adcq(Register dst, int32_t imm32);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   856
  void adcq(Register dst, Address src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   857
  void adcq(Register dst, Register src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   858
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   859
  void addl(Address dst, int32_t imm32);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   860
  void addl(Address dst, Register src);
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   861
  void addl(Register dst, int32_t imm32);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   862
  void addl(Register dst, Address src);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   863
  void addl(Register dst, Register src);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   864
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   865
  void addq(Address dst, int32_t imm32);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   866
  void addq(Address dst, Register src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   867
  void addq(Register dst, int32_t imm32);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   868
  void addq(Register dst, Address src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   869
  void addq(Register dst, Register src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   870
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   871
  void addr_nop_4();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   872
  void addr_nop_5();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   873
  void addr_nop_7();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   874
  void addr_nop_8();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   875
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   876
  // Add Scalar Double-Precision Floating-Point Values
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   877
  void addsd(XMMRegister dst, Address src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   878
  void addsd(XMMRegister dst, XMMRegister src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   879
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   880
  // Add Scalar Single-Precision Floating-Point Values
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   881
  void addss(XMMRegister dst, Address src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   882
  void addss(XMMRegister dst, XMMRegister src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   883
11427
bf248009cbbe 7116452: Add support for AVX instructions
kvn
parents: 11190
diff changeset
   884
  void andl(Address  dst, int32_t imm32);
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   885
  void andl(Register dst, int32_t imm32);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   886
  void andl(Register dst, Address src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   887
  void andl(Register dst, Register src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   888
10006
2a7062afbad7 7056380: VM crashes with SIGSEGV in compiled code
never
parents: 9978
diff changeset
   889
  void andq(Address  dst, int32_t imm32);
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   890
  void andq(Register dst, int32_t imm32);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   891
  void andq(Register dst, Address src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   892
  void andq(Register dst, Register src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   893
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   894
  // Bitwise Logical AND of Packed Double-Precision Floating-Point Values
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   895
  void andpd(XMMRegister dst, XMMRegister src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   896
11427
bf248009cbbe 7116452: Add support for AVX instructions
kvn
parents: 11190
diff changeset
   897
  // Bitwise Logical AND of Packed Single-Precision Floating-Point Values
bf248009cbbe 7116452: Add support for AVX instructions
kvn
parents: 11190
diff changeset
   898
  void andps(XMMRegister dst, XMMRegister src);
bf248009cbbe 7116452: Add support for AVX instructions
kvn
parents: 11190
diff changeset
   899
2862
fad636edf18f 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 2534
diff changeset
   900
  void bsfl(Register dst, Register src);
fad636edf18f 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 2534
diff changeset
   901
  void bsrl(Register dst, Register src);
fad636edf18f 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 2534
diff changeset
   902
fad636edf18f 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 2534
diff changeset
   903
#ifdef _LP64
fad636edf18f 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 2534
diff changeset
   904
  void bsfq(Register dst, Register src);
fad636edf18f 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 2534
diff changeset
   905
  void bsrq(Register dst, Register src);
fad636edf18f 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 2534
diff changeset
   906
#endif
fad636edf18f 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 2534
diff changeset
   907
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   908
  void bswapl(Register reg);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   909
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   910
  void bswapq(Register reg);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   911
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   912
  void call(Label& L, relocInfo::relocType rtype);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   913
  void call(Register reg);  // push pc; pc <- reg
489c9b5090e2 Initial load
duke
parents:
diff changeset
   914
  void call(Address adr);   // push pc; pc <- adr
489c9b5090e2 Initial load
duke
parents:
diff changeset
   915
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   916
  void cdql();
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   917
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   918
  void cdqq();
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   919
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   920
  void cld() { emit_byte(0xfc); }
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   921
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   922
  void clflush(Address adr);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   923
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   924
  void cmovl(Condition cc, Register dst, Register src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   925
  void cmovl(Condition cc, Register dst, Address src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   926
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   927
  void cmovq(Condition cc, Register dst, Register src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   928
  void cmovq(Condition cc, Register dst, Address src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   929
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   930
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   931
  void cmpb(Address dst, int imm8);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   932
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   933
  void cmpl(Address dst, int32_t imm32);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   934
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   935
  void cmpl(Register dst, int32_t imm32);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   936
  void cmpl(Register dst, Register src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   937
  void cmpl(Register dst, Address src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   938
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   939
  void cmpq(Address dst, int32_t imm32);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   940
  void cmpq(Address dst, Register src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   941
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   942
  void cmpq(Register dst, int32_t imm32);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   943
  void cmpq(Register dst, Register src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   944
  void cmpq(Register dst, Address src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   945
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   946
  // these are dummies used to catch attempting to convert NULL to Register
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   947
  void cmpl(Register dst, void* junk); // dummy
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   948
  void cmpq(Register dst, void* junk); // dummy
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   949
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   950
  void cmpw(Address dst, int imm16);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   951
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   952
  void cmpxchg8 (Address adr);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   953
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   954
  void cmpxchgl(Register reg, Address adr);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   955
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   956
  void cmpxchgq(Register reg, Address adr);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   957
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   958
  // Ordered Compare Scalar Double-Precision Floating-Point Values and set EFLAGS
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   959
  void comisd(XMMRegister dst, Address src);
11427
bf248009cbbe 7116452: Add support for AVX instructions
kvn
parents: 11190
diff changeset
   960
  void comisd(XMMRegister dst, XMMRegister src);
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   961
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   962
  // Ordered Compare Scalar Single-Precision Floating-Point Values and set EFLAGS
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   963
  void comiss(XMMRegister dst, Address src);
11427
bf248009cbbe 7116452: Add support for AVX instructions
kvn
parents: 11190
diff changeset
   964
  void comiss(XMMRegister dst, XMMRegister src);
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   965
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   966
  // Identify processor type and features
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   967
  void cpuid() {
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   968
    emit_byte(0x0F);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   969
    emit_byte(0xA2);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   970
  }
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   971
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   972
  // Convert Scalar Double-Precision Floating-Point Value to Scalar Single-Precision Floating-Point Value
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   973
  void cvtsd2ss(XMMRegister dst, XMMRegister src);
11427
bf248009cbbe 7116452: Add support for AVX instructions
kvn
parents: 11190
diff changeset
   974
  void cvtsd2ss(XMMRegister dst, Address src);
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   975
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   976
  // Convert Doubleword Integer to Scalar Double-Precision Floating-Point Value
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   977
  void cvtsi2sdl(XMMRegister dst, Register src);
11427
bf248009cbbe 7116452: Add support for AVX instructions
kvn
parents: 11190
diff changeset
   978
  void cvtsi2sdl(XMMRegister dst, Address src);
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   979
  void cvtsi2sdq(XMMRegister dst, Register src);
11427
bf248009cbbe 7116452: Add support for AVX instructions
kvn
parents: 11190
diff changeset
   980
  void cvtsi2sdq(XMMRegister dst, Address src);
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   981
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   982
  // Convert Doubleword Integer to Scalar Single-Precision Floating-Point Value
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   983
  void cvtsi2ssl(XMMRegister dst, Register src);
11427
bf248009cbbe 7116452: Add support for AVX instructions
kvn
parents: 11190
diff changeset
   984
  void cvtsi2ssl(XMMRegister dst, Address src);
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   985
  void cvtsi2ssq(XMMRegister dst, Register src);
11427
bf248009cbbe 7116452: Add support for AVX instructions
kvn
parents: 11190
diff changeset
   986
  void cvtsi2ssq(XMMRegister dst, Address src);
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   987
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   988
  // Convert Packed Signed Doubleword Integers to Packed Double-Precision Floating-Point Value
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   989
  void cvtdq2pd(XMMRegister dst, XMMRegister src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   990
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   991
  // Convert Packed Signed Doubleword Integers to Packed Single-Precision Floating-Point Value
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   992
  void cvtdq2ps(XMMRegister dst, XMMRegister src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   993
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   994
  // Convert Scalar Single-Precision Floating-Point Value to Scalar Double-Precision Floating-Point Value
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   995
  void cvtss2sd(XMMRegister dst, XMMRegister src);
11427
bf248009cbbe 7116452: Add support for AVX instructions
kvn
parents: 11190
diff changeset
   996
  void cvtss2sd(XMMRegister dst, Address src);
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   997
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   998
  // Convert with Truncation Scalar Double-Precision Floating-Point Value to Doubleword Integer
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   999
  void cvttsd2sil(Register dst, Address src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1000
  void cvttsd2sil(Register dst, XMMRegister src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1001
  void cvttsd2siq(Register dst, XMMRegister src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1002
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1003
  // Convert with Truncation Scalar Single-Precision Floating-Point Value to Doubleword Integer
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1004
  void cvttss2sil(Register dst, XMMRegister src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1005
  void cvttss2siq(Register dst, XMMRegister src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1006
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1007
  // Divide Scalar Double-Precision Floating-Point Values
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1008
  void divsd(XMMRegister dst, Address src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1009
  void divsd(XMMRegister dst, XMMRegister src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1010
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1011
  // Divide Scalar Single-Precision Floating-Point Values
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1012
  void divss(XMMRegister dst, Address src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1013
  void divss(XMMRegister dst, XMMRegister src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1014
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1015
  void emms();
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1016
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1017
  void fabs();
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1018
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1019
  void fadd(int i);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1020
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1021
  void fadd_d(Address src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1022
  void fadd_s(Address src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1023
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1024
  // "Alternate" versions of x87 instructions place result down in FPU
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1025
  // stack instead of on TOS
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1026
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1027
  void fadda(int i); // "alternate" fadd
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1028
  void faddp(int i = 1);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1029
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1030
  void fchs();
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1031
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1032
  void fcom(int i);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1033
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1034
  void fcomp(int i = 1);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1035
  void fcomp_d(Address src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1036
  void fcomp_s(Address src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1037
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1038
  void fcompp();
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1039
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1040
  void fcos();
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1041
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1042
  void fdecstp();
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1043
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1044
  void fdiv(int i);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1045
  void fdiv_d(Address src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1046
  void fdivr_s(Address src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1047
  void fdiva(int i);  // "alternate" fdiv
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1048
  void fdivp(int i = 1);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1049
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1050
  void fdivr(int i);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1051
  void fdivr_d(Address src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1052
  void fdiv_s(Address src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1053
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1054
  void fdivra(int i); // "alternate" reversed fdiv
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1055
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1056
  void fdivrp(int i = 1);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1057
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1058
  void ffree(int i = 0);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1059
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1060
  void fild_d(Address adr);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1061
  void fild_s(Address adr);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1062
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1063
  void fincstp();
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1064
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1065
  void finit();
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1067
  void fist_s (Address adr);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1068
  void fistp_d(Address adr);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1069
  void fistp_s(Address adr);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1070
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1071
  void fld1();
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1072
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1073
  void fld_d(Address adr);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1074
  void fld_s(Address adr);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1075
  void fld_s(int index);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1076
  void fld_x(Address adr);  // extended-precision (80-bit) format
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1077
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1078
  void fldcw(Address src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1079
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1080
  void fldenv(Address src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1081
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1082
  void fldlg2();
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1083
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1084
  void fldln2();
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1085
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1086
  void fldz();
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1087
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1088
  void flog();
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1089
  void flog10();
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1090
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1091
  void fmul(int i);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1092
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1093
  void fmul_d(Address src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1094
  void fmul_s(Address src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1095
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1096
  void fmula(int i);  // "alternate" fmul
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1097
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1098
  void fmulp(int i = 1);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1099
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1100
  void fnsave(Address dst);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1101
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1102
  void fnstcw(Address src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1103
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1104
  void fnstsw_ax();
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1105
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1106
  void fprem();
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1107
  void fprem1();
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1108
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1109
  void frstor(Address src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1110
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1111
  void fsin();
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1112
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1113
  void fsqrt();
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1114
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1115
  void fst_d(Address adr);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1116
  void fst_s(Address adr);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1117
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1118
  void fstp_d(Address adr);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1119
  void fstp_d(int index);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1120
  void fstp_s(Address adr);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1121
  void fstp_x(Address adr); // extended-precision (80-bit) format
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1122
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1123
  void fsub(int i);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1124
  void fsub_d(Address src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1125
  void fsub_s(Address src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1126
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1127
  void fsuba(int i);  // "alternate" fsub
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1128
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1129
  void fsubp(int i = 1);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1130
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1131
  void fsubr(int i);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1132
  void fsubr_d(Address src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1133
  void fsubr_s(Address src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1134
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1135
  void fsubra(int i); // "alternate" reversed fsub
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1136
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1137
  void fsubrp(int i = 1);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1138
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1139
  void ftan();
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1140
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1141
  void ftst();
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1142
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1143
  void fucomi(int i = 1);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1144
  void fucomip(int i = 1);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1145
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1146
  void fwait();
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1147
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1148
  void fxch(int i = 1);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1149
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1150
  void fxrstor(Address src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1151
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1152
  void fxsave(Address dst);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1153
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1154
  void fyl2x();
12739
09f26b73ae66 7133857: exp() and pow() should use the x87 ISA on x86
roland
parents: 11791
diff changeset
  1155
  void frndint();
09f26b73ae66 7133857: exp() and pow() should use the x87 ISA on x86
roland
parents: 11791
diff changeset
  1156
  void f2xm1();
09f26b73ae66 7133857: exp() and pow() should use the x87 ISA on x86
roland
parents: 11791
diff changeset
  1157
  void fldl2e();
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1158
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1159
  void hlt();
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1160
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1161
  void idivl(Register src);
7121
69928525c55c 6997311: SIGFPE in new long division asm code
kvn
parents: 6772
diff changeset
  1162
  void divl(Register src); // Unsigned division
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1163
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1164
  void idivq(Register src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1165
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1166
  void imull(Register dst, Register src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1167
  void imull(Register dst, Register src, int value);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1168
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1169
  void imulq(Register dst, Register src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1170
  void imulq(Register dst, Register src, int value);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1171
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1172
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1173
  // jcc is the generic conditional branch generator to run-
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1174
  // time routines, jcc is used for branches to labels. jcc
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1175
  // takes a branch opcode (cc) and a label (L) and generates
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1176
  // either a backward branch or a forward branch and links it
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1177
  // to the label fixup chain. Usage:
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1178
  //
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1179
  // Label L;      // unbound label
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1180
  // jcc(cc, L);   // forward branch to unbound label
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1181
  // bind(L);      // bind label to the current pc
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1182
  // jcc(cc, L);   // backward branch to bound label
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1183
  // bind(L);      // illegal: a label may be bound only once
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1184
  //
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1185
  // Note: The same Label can be used for forward and backward branches
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1186
  // but it may be bound only once.
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1187
10264
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10006
diff changeset
  1188
  void jcc(Condition cc, Label& L, bool maybe_short = true);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1189
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1190
  // Conditional jump to a 8-bit offset to L.
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1191
  // WARNING: be very careful using this for forward jumps.  If the label is
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1192
  // not bound within an 8-bit offset of this instruction, a run-time error
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1193
  // will occur.
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1194
  void jccb(Condition cc, Label& L);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1195
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1196
  void jmp(Address entry);    // pc <- entry
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1197
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1198
  // Label operations & relative jumps (PPUM Appendix D)
10264
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10006
diff changeset
  1199
  void jmp(Label& L, bool maybe_short = true);   // unconditional jump to L
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1200
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1201
  void jmp(Register entry); // pc <- entry
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1202
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1203
  // Unconditional 8-bit offset jump to L.
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1204
  // WARNING: be very careful using this for forward jumps.  If the label is
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1205
  // not bound within an 8-bit offset of this instruction, a run-time error
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1206
  // will occur.
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1207
  void jmpb(Label& L);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1208
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1209
  void ldmxcsr( Address src );
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1210
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1211
  void leal(Register dst, Address src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1212
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1213
  void leaq(Register dst, Address src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1214
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1215
  void lfence() {
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1216
    emit_byte(0x0F);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1217
    emit_byte(0xAE);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1218
    emit_byte(0xE8);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1219
  }
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1220
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1221
  void lock();
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1222
2862
fad636edf18f 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 2534
diff changeset
  1223
  void lzcntl(Register dst, Register src);
fad636edf18f 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 2534
diff changeset
  1224
fad636edf18f 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 2534
diff changeset
  1225
#ifdef _LP64
fad636edf18f 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 2534
diff changeset
  1226
  void lzcntq(Register dst, Register src);
fad636edf18f 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 2534
diff changeset
  1227
#endif
fad636edf18f 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 2534
diff changeset
  1228
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1229
  enum Membar_mask_bits {
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1230
    StoreStore = 1 << 3,
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1231
    LoadStore  = 1 << 2,
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1232
    StoreLoad  = 1 << 1,
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1233
    LoadLoad   = 1 << 0
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1234
  };
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1235
2338
a8660a1b709b 6822204: volatile fences should prefer lock:addl to actual mfence instructions
never
parents: 2332
diff changeset
  1236
  // Serializes memory and blows flags
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1237
  void membar(Membar_mask_bits order_constraint) {
2338
a8660a1b709b 6822204: volatile fences should prefer lock:addl to actual mfence instructions
never
parents: 2332
diff changeset
  1238
    if (os::is_MP()) {
a8660a1b709b 6822204: volatile fences should prefer lock:addl to actual mfence instructions
never
parents: 2332
diff changeset
  1239
      // We only have to handle StoreLoad
a8660a1b709b 6822204: volatile fences should prefer lock:addl to actual mfence instructions
never
parents: 2332
diff changeset
  1240
      if (order_constraint & StoreLoad) {
a8660a1b709b 6822204: volatile fences should prefer lock:addl to actual mfence instructions
never
parents: 2332
diff changeset
  1241
        // All usable chips support "locked" instructions which suffice
a8660a1b709b 6822204: volatile fences should prefer lock:addl to actual mfence instructions
never
parents: 2332
diff changeset
  1242
        // as barriers, and are much faster than the alternative of
a8660a1b709b 6822204: volatile fences should prefer lock:addl to actual mfence instructions
never
parents: 2332
diff changeset
  1243
        // using cpuid instruction. We use here a locked add [esp],0.
a8660a1b709b 6822204: volatile fences should prefer lock:addl to actual mfence instructions
never
parents: 2332
diff changeset
  1244
        // This is conveniently otherwise a no-op except for blowing
a8660a1b709b 6822204: volatile fences should prefer lock:addl to actual mfence instructions
never
parents: 2332
diff changeset
  1245
        // flags.
a8660a1b709b 6822204: volatile fences should prefer lock:addl to actual mfence instructions
never
parents: 2332
diff changeset
  1246
        // Any change to this code may need to revisit other places in
a8660a1b709b 6822204: volatile fences should prefer lock:addl to actual mfence instructions
never
parents: 2332
diff changeset
  1247
        // the code where this idiom is used, in particular the
a8660a1b709b 6822204: volatile fences should prefer lock:addl to actual mfence instructions
never
parents: 2332
diff changeset
  1248
        // orderAccess code.
a8660a1b709b 6822204: volatile fences should prefer lock:addl to actual mfence instructions
never
parents: 2332
diff changeset
  1249
        lock();
a8660a1b709b 6822204: volatile fences should prefer lock:addl to actual mfence instructions
never
parents: 2332
diff changeset
  1250
        addl(Address(rsp, 0), 0);// Assert the lock# signal here
a8660a1b709b 6822204: volatile fences should prefer lock:addl to actual mfence instructions
never
parents: 2332
diff changeset
  1251
      }
a8660a1b709b 6822204: volatile fences should prefer lock:addl to actual mfence instructions
never
parents: 2332
diff changeset
  1252
    }
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1253
  }
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1254
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1255
  void mfence();
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1256
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1257
  // Moves
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1258
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1259
  void mov64(Register dst, int64_t imm64);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1260
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1261
  void movb(Address dst, Register src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1262
  void movb(Address dst, int imm8);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1263
  void movb(Register dst, Address src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1264
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1265
  void movdl(XMMRegister dst, Register src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1266
  void movdl(Register dst, XMMRegister src);
8494
4258c78226d9 6942326: x86 code in string_indexof() could read beyond reserved heap space
kvn
parents: 8332
diff changeset
  1267
  void movdl(XMMRegister dst, Address src);
13104
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12955
diff changeset
  1268
  void movdl(Address dst, XMMRegister src);
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1269
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1270
  // Move Double Quadword
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1271
  void movdq(XMMRegister dst, Register src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1272
  void movdq(Register dst, XMMRegister src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1273
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1274
  // Move Aligned Double Quadword
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1275
  void movdqa(XMMRegister dst, XMMRegister src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1276
1437
d1846c1c04c4 6532536: Optimize arraycopy stubs for Intel cpus
kvn
parents: 1394
diff changeset
  1277
  // Move Unaligned Double Quadword
d1846c1c04c4 6532536: Optimize arraycopy stubs for Intel cpus
kvn
parents: 1394
diff changeset
  1278
  void movdqu(Address     dst, XMMRegister src);
d1846c1c04c4 6532536: Optimize arraycopy stubs for Intel cpus
kvn
parents: 1394
diff changeset
  1279
  void movdqu(XMMRegister dst, Address src);
d1846c1c04c4 6532536: Optimize arraycopy stubs for Intel cpus
kvn
parents: 1394
diff changeset
  1280
  void movdqu(XMMRegister dst, XMMRegister src);
d1846c1c04c4 6532536: Optimize arraycopy stubs for Intel cpus
kvn
parents: 1394
diff changeset
  1281
13104
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12955
diff changeset
  1282
  // Move Unaligned 256bit Vector
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12955
diff changeset
  1283
  void vmovdqu(Address dst, XMMRegister src);
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12955
diff changeset
  1284
  void vmovdqu(XMMRegister dst, Address src);
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12955
diff changeset
  1285
  void vmovdqu(XMMRegister dst, XMMRegister src);
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12955
diff changeset
  1286
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12955
diff changeset
  1287
  // Move lower 64bit to high 64bit in 128bit register
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12955
diff changeset
  1288
  void movlhps(XMMRegister dst, XMMRegister src);
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12955
diff changeset
  1289
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1290
  void movl(Register dst, int32_t imm32);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1291
  void movl(Address dst, int32_t imm32);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1292
  void movl(Register dst, Register src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1293
  void movl(Register dst, Address src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1294
  void movl(Address dst, Register src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1295
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1296
  // These dummies prevent using movl from converting a zero (like NULL) into Register
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1297
  // by giving the compiler two choices it can't resolve
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1298
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1299
  void movl(Address  dst, void* junk);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1300
  void movl(Register dst, void* junk);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1301
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1302
#ifdef _LP64
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1303
  void movq(Register dst, Register src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1304
  void movq(Register dst, Address src);
7724
a92d706dbdd5 7003271: Hotspot should track cumulative Java heap bytes allocated on a per-thread basis
phh
parents: 7433
diff changeset
  1305
  void movq(Address  dst, Register src);
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1306
#endif
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1307
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1308
  void movq(Address     dst, MMXRegister src );
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1309
  void movq(MMXRegister dst, Address src );
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1310
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1311
#ifdef _LP64
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1312
  // These dummies prevent using movq from converting a zero (like NULL) into Register
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1313
  // by giving the compiler two choices it can't resolve
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1314
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1315
  void movq(Address  dst, void* dummy);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1316
  void movq(Register dst, void* dummy);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1317
#endif
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1318
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1319
  // Move Quadword
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1320
  void movq(Address     dst, XMMRegister src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1321
  void movq(XMMRegister dst, Address src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1322
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1323
  void movsbl(Register dst, Address src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1324
  void movsbl(Register dst, Register src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1325
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1326
#ifdef _LP64
2150
0d91d17158cc 6797305: Add LoadUB and LoadUI opcode class
twisti
parents: 2149
diff changeset
  1327
  void movsbq(Register dst, Address src);
0d91d17158cc 6797305: Add LoadUB and LoadUI opcode class
twisti
parents: 2149
diff changeset
  1328
  void movsbq(Register dst, Register src);
0d91d17158cc 6797305: Add LoadUB and LoadUI opcode class
twisti
parents: 2149
diff changeset
  1329
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1330
  // Move signed 32bit immediate to 64bit extending sign
7724
a92d706dbdd5 7003271: Hotspot should track cumulative Java heap bytes allocated on a per-thread basis
phh
parents: 7433
diff changeset
  1331
  void movslq(Address  dst, int32_t imm64);
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1332
  void movslq(Register dst, int32_t imm64);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1333
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1334
  void movslq(Register dst, Address src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1335
  void movslq(Register dst, Register src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1336
  void movslq(Register dst, void* src); // Dummy declaration to cause NULL to be ambiguous
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1337
#endif
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1338
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1339
  void movswl(Register dst, Address src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1340
  void movswl(Register dst, Register src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1341
2150
0d91d17158cc 6797305: Add LoadUB and LoadUI opcode class
twisti
parents: 2149
diff changeset
  1342
#ifdef _LP64
0d91d17158cc 6797305: Add LoadUB and LoadUI opcode class
twisti
parents: 2149
diff changeset
  1343
  void movswq(Register dst, Address src);
0d91d17158cc 6797305: Add LoadUB and LoadUI opcode class
twisti
parents: 2149
diff changeset
  1344
  void movswq(Register dst, Register src);
0d91d17158cc 6797305: Add LoadUB and LoadUI opcode class
twisti
parents: 2149
diff changeset
  1345
#endif
0d91d17158cc 6797305: Add LoadUB and LoadUI opcode class
twisti
parents: 2149
diff changeset
  1346
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1347
  void movw(Address dst, int imm16);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1348
  void movw(Register dst, Address src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1349
  void movw(Address dst, Register src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1350
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1351
  void movzbl(Register dst, Address src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1352
  void movzbl(Register dst, Register src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1353
2150
0d91d17158cc 6797305: Add LoadUB and LoadUI opcode class
twisti
parents: 2149
diff changeset
  1354
#ifdef _LP64
0d91d17158cc 6797305: Add LoadUB and LoadUI opcode class
twisti
parents: 2149
diff changeset
  1355
  void movzbq(Register dst, Address src);
0d91d17158cc 6797305: Add LoadUB and LoadUI opcode class
twisti
parents: 2149
diff changeset
  1356
  void movzbq(Register dst, Register src);
0d91d17158cc 6797305: Add LoadUB and LoadUI opcode class
twisti
parents: 2149
diff changeset
  1357
#endif
0d91d17158cc 6797305: Add LoadUB and LoadUI opcode class
twisti
parents: 2149
diff changeset
  1358
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1359
  void movzwl(Register dst, Address src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1360
  void movzwl(Register dst, Register src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1361
2150
0d91d17158cc 6797305: Add LoadUB and LoadUI opcode class
twisti
parents: 2149
diff changeset
  1362
#ifdef _LP64
0d91d17158cc 6797305: Add LoadUB and LoadUI opcode class
twisti
parents: 2149
diff changeset
  1363
  void movzwq(Register dst, Address src);
0d91d17158cc 6797305: Add LoadUB and LoadUI opcode class
twisti
parents: 2149
diff changeset
  1364
  void movzwq(Register dst, Register src);
0d91d17158cc 6797305: Add LoadUB and LoadUI opcode class
twisti
parents: 2149
diff changeset
  1365
#endif
0d91d17158cc 6797305: Add LoadUB and LoadUI opcode class
twisti
parents: 2149
diff changeset
  1366
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1367
  void mull(Address src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1368
  void mull(Register src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1369
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1370
  // Multiply Scalar Double-Precision Floating-Point Values
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1371
  void mulsd(XMMRegister dst, Address src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1372
  void mulsd(XMMRegister dst, XMMRegister src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1373
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1374
  // Multiply Scalar Single-Precision Floating-Point Values
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1375
  void mulss(XMMRegister dst, Address src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1376
  void mulss(XMMRegister dst, XMMRegister src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1377
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1378
  void negl(Register dst);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1379
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1380
#ifdef _LP64
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1381
  void negq(Register dst);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1382
#endif
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1383
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1384
  void nop(int i = 1);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1385
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1386
  void notl(Register dst);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1387
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1388
#ifdef _LP64
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1389
  void notq(Register dst);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1390
#endif
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1391
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1392
  void orl(Address dst, int32_t imm32);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1393
  void orl(Register dst, int32_t imm32);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1394
  void orl(Register dst, Address src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1395
  void orl(Register dst, Register src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1396
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1397
  void orq(Address dst, int32_t imm32);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1398
  void orq(Register dst, int32_t imm32);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1399
  void orq(Register dst, Address src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1400
  void orq(Register dst, Register src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1401
11427
bf248009cbbe 7116452: Add support for AVX instructions
kvn
parents: 11190
diff changeset
  1402
  // Pack with unsigned saturation
bf248009cbbe 7116452: Add support for AVX instructions
kvn
parents: 11190
diff changeset
  1403
  void packuswb(XMMRegister dst, XMMRegister src);
bf248009cbbe 7116452: Add support for AVX instructions
kvn
parents: 11190
diff changeset
  1404
  void packuswb(XMMRegister dst, Address src);
bf248009cbbe 7116452: Add support for AVX instructions
kvn
parents: 11190
diff changeset
  1405
2348
4e71ed4c2709 6761600: Use sse 4.2 in intrinsics
cfang
parents: 2338
diff changeset
  1406
  // SSE4.2 string instructions
4e71ed4c2709 6761600: Use sse 4.2 in intrinsics
cfang
parents: 2338
diff changeset
  1407
  void pcmpestri(XMMRegister xmm1, XMMRegister xmm2, int imm8);
4e71ed4c2709 6761600: Use sse 4.2 in intrinsics
cfang
parents: 2338
diff changeset
  1408
  void pcmpestri(XMMRegister xmm1, Address src, int imm8);
4e71ed4c2709 6761600: Use sse 4.2 in intrinsics
cfang
parents: 2338
diff changeset
  1409
11427
bf248009cbbe 7116452: Add support for AVX instructions
kvn
parents: 11190
diff changeset
  1410
  // SSE4.1 packed move
bf248009cbbe 7116452: Add support for AVX instructions
kvn
parents: 11190
diff changeset
  1411
  void pmovzxbw(XMMRegister dst, XMMRegister src);
bf248009cbbe 7116452: Add support for AVX instructions
kvn
parents: 11190
diff changeset
  1412
  void pmovzxbw(XMMRegister dst, Address src);
bf248009cbbe 7116452: Add support for AVX instructions
kvn
parents: 11190
diff changeset
  1413
4430
95b539dfa1e8 6769124: various 64-bit fixes for c1
roland
parents: 3905
diff changeset
  1414
#ifndef _LP64 // no 32bit push/pop on amd64
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1415
  void popl(Address dst);
4430
95b539dfa1e8 6769124: various 64-bit fixes for c1
roland
parents: 3905
diff changeset
  1416
#endif
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1417
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1418
#ifdef _LP64
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1419
  void popq(Address dst);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1420
#endif
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1421
2255
54abdf3e1055 6378821: bitCount() should use POPC on SPARC processors and AMD+10h
twisti
parents: 2254
diff changeset
  1422
  void popcntl(Register dst, Address src);
54abdf3e1055 6378821: bitCount() should use POPC on SPARC processors and AMD+10h
twisti
parents: 2254
diff changeset
  1423
  void popcntl(Register dst, Register src);
54abdf3e1055 6378821: bitCount() should use POPC on SPARC processors and AMD+10h
twisti
parents: 2254
diff changeset
  1424
54abdf3e1055 6378821: bitCount() should use POPC on SPARC processors and AMD+10h
twisti
parents: 2254
diff changeset
  1425
#ifdef _LP64
54abdf3e1055 6378821: bitCount() should use POPC on SPARC processors and AMD+10h
twisti
parents: 2254
diff changeset
  1426
  void popcntq(Register dst, Address src);
54abdf3e1055 6378821: bitCount() should use POPC on SPARC processors and AMD+10h
twisti
parents: 2254
diff changeset
  1427
  void popcntq(Register dst, Register src);
54abdf3e1055 6378821: bitCount() should use POPC on SPARC processors and AMD+10h
twisti
parents: 2254
diff changeset
  1428
#endif
54abdf3e1055 6378821: bitCount() should use POPC on SPARC processors and AMD+10h
twisti
parents: 2254
diff changeset
  1429
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1430
  // Prefetches (SSE, SSE2, 3DNOW only)
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1431
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1432
  void prefetchnta(Address src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1433
  void prefetchr(Address src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1434
  void prefetcht0(Address src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1435
  void prefetcht1(Address src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1436
  void prefetcht2(Address src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1437
  void prefetchw(Address src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1438
8332
3320859e937a 7016474: string compare intrinsic improvements
never
parents: 8328
diff changeset
  1439
  // POR - Bitwise logical OR
3320859e937a 7016474: string compare intrinsic improvements
never
parents: 8328
diff changeset
  1440
  void por(XMMRegister dst, XMMRegister src);
11427
bf248009cbbe 7116452: Add support for AVX instructions
kvn
parents: 11190
diff changeset
  1441
  void por(XMMRegister dst, Address src);
8332
3320859e937a 7016474: string compare intrinsic improvements
never
parents: 8328
diff changeset
  1442
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1443
  // Shuffle Packed Doublewords
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1444
  void pshufd(XMMRegister dst, XMMRegister src, int mode);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1445
  void pshufd(XMMRegister dst, Address src,     int mode);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1446
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1447
  // Shuffle Packed Low Words
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1448
  void pshuflw(XMMRegister dst, XMMRegister src, int mode);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1449
  void pshuflw(XMMRegister dst, Address src,     int mode);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1450
8494
4258c78226d9 6942326: x86 code in string_indexof() could read beyond reserved heap space
kvn
parents: 8332
diff changeset
  1451
  // Shift Right by bits Logical Quadword Immediate
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1452
  void psrlq(XMMRegister dst, int shift);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1453
8494
4258c78226d9 6942326: x86 code in string_indexof() could read beyond reserved heap space
kvn
parents: 8332
diff changeset
  1454
  // Shift Right by bytes Logical DoubleQuadword Immediate
4258c78226d9 6942326: x86 code in string_indexof() could read beyond reserved heap space
kvn
parents: 8332
diff changeset
  1455
  void psrldq(XMMRegister dst, int shift);
4258c78226d9 6942326: x86 code in string_indexof() could read beyond reserved heap space
kvn
parents: 8332
diff changeset
  1456
2348
4e71ed4c2709 6761600: Use sse 4.2 in intrinsics
cfang
parents: 2338
diff changeset
  1457
  // Logical Compare Double Quadword
4e71ed4c2709 6761600: Use sse 4.2 in intrinsics
cfang
parents: 2338
diff changeset
  1458
  void ptest(XMMRegister dst, XMMRegister src);
4e71ed4c2709 6761600: Use sse 4.2 in intrinsics
cfang
parents: 2338
diff changeset
  1459
  void ptest(XMMRegister dst, Address src);
4e71ed4c2709 6761600: Use sse 4.2 in intrinsics
cfang
parents: 2338
diff changeset
  1460
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1461
  // Interleave Low Bytes
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1462
  void punpcklbw(XMMRegister dst, XMMRegister src);
11427
bf248009cbbe 7116452: Add support for AVX instructions
kvn
parents: 11190
diff changeset
  1463
  void punpcklbw(XMMRegister dst, Address src);
bf248009cbbe 7116452: Add support for AVX instructions
kvn
parents: 11190
diff changeset
  1464
bf248009cbbe 7116452: Add support for AVX instructions
kvn
parents: 11190
diff changeset
  1465
  // Interleave Low Doublewords
bf248009cbbe 7116452: Add support for AVX instructions
kvn
parents: 11190
diff changeset
  1466
  void punpckldq(XMMRegister dst, XMMRegister src);
bf248009cbbe 7116452: Add support for AVX instructions
kvn
parents: 11190
diff changeset
  1467
  void punpckldq(XMMRegister dst, Address src);
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1468
4430
95b539dfa1e8 6769124: various 64-bit fixes for c1
roland
parents: 3905
diff changeset
  1469
#ifndef _LP64 // no 32bit push/pop on amd64
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1470
  void pushl(Address src);
4430
95b539dfa1e8 6769124: various 64-bit fixes for c1
roland
parents: 3905
diff changeset
  1471
#endif
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1472
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1473
  void pushq(Address src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1474
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1475
  // Xor Packed Byte Integer Values
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1476
  void pxor(XMMRegister dst, Address src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1477
  void pxor(XMMRegister dst, XMMRegister src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1478
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1479
  void rcll(Register dst, int imm8);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1480
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1481
  void rclq(Register dst, int imm8);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1482
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1483
  void ret(int imm16);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1484
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1485
  void sahf();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1486
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1487
  void sarl(Register dst, int imm8);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1488
  void sarl(Register dst);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1489
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1490
  void sarq(Register dst, int imm8);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1491
  void sarq(Register dst);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1492
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1493
  void sbbl(Address dst, int32_t imm32);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1494
  void sbbl(Register dst, int32_t imm32);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1495
  void sbbl(Register dst, Address src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1496
  void sbbl(Register dst, Register src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1497
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1498
  void sbbq(Address dst, int32_t imm32);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1499
  void sbbq(Register dst, int32_t imm32);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1500
  void sbbq(Register dst, Address src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1501
  void sbbq(Register dst, Register src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1502
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1503
  void setb(Condition cc, Register dst);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1504
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1505
  void shldl(Register dst, Register src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1506
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1507
  void shll(Register dst, int imm8);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1508
  void shll(Register dst);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1509
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1510
  void shlq(Register dst, int imm8);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1511
  void shlq(Register dst);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1512
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1513
  void shrdl(Register dst, Register src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1514
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1515
  void shrl(Register dst, int imm8);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1516
  void shrl(Register dst);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1517
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1518
  void shrq(Register dst, int imm8);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1519
  void shrq(Register dst);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1520
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1521
  void smovl(); // QQQ generic?
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1522
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1523
  // Compute Square Root of Scalar Double-Precision Floating-Point Value
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1524
  void sqrtsd(XMMRegister dst, Address src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1525
  void sqrtsd(XMMRegister dst, XMMRegister src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1526
7433
b418028612ad 6961690: load oops from constant table on SPARC
twisti
parents: 7427
diff changeset
  1527
  // Compute Square Root of Scalar Single-Precision Floating-Point Value
b418028612ad 6961690: load oops from constant table on SPARC
twisti
parents: 7427
diff changeset
  1528
  void sqrtss(XMMRegister dst, Address src);
b418028612ad 6961690: load oops from constant table on SPARC
twisti
parents: 7427
diff changeset
  1529
  void sqrtss(XMMRegister dst, XMMRegister src);
b418028612ad 6961690: load oops from constant table on SPARC
twisti
parents: 7427
diff changeset
  1530
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1531
  void std() { emit_byte(0xfd); }
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1532
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1533
  void stmxcsr( Address dst );
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1534
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1535
  void subl(Address dst, int32_t imm32);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1536
  void subl(Address dst, Register src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1537
  void subl(Register dst, int32_t imm32);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1538
  void subl(Register dst, Address src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1539
  void subl(Register dst, Register src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1540
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1541
  void subq(Address dst, int32_t imm32);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1542
  void subq(Address dst, Register src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1543
  void subq(Register dst, int32_t imm32);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1544
  void subq(Register dst, Address src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1545
  void subq(Register dst, Register src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1546
11791
3be8cae67887 7125136: SIGILL on linux amd64 in gc/ArrayJuggle/Juggle29
kvn
parents: 11429
diff changeset
  1547
  // Force generation of a 4 byte immediate value even if it fits into 8bit
3be8cae67887 7125136: SIGILL on linux amd64 in gc/ArrayJuggle/Juggle29
kvn
parents: 11429
diff changeset
  1548
  void subl_imm32(Register dst, int32_t imm32);
3be8cae67887 7125136: SIGILL on linux amd64 in gc/ArrayJuggle/Juggle29
kvn
parents: 11429
diff changeset
  1549
  void subq_imm32(Register dst, int32_t imm32);
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1550
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1551
  // Subtract Scalar Double-Precision Floating-Point Values
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1552
  void subsd(XMMRegister dst, Address src);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1553
  void subsd(XMMRegister dst, XMMRegister src);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1554
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1555
  // Subtract Scalar Single-Precision Floating-Point Values
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1556
  void subss(XMMRegister dst, Address src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1557
  void subss(XMMRegister dst, XMMRegister src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1558
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1559
  void testb(Register dst, int imm8);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1560
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1561
  void testl(Register dst, int32_t imm32);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1562
  void testl(Register dst, Register src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1563
  void testl(Register dst, Address src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1564
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1565
  void testq(Register dst, int32_t imm32);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1566
  void testq(Register dst, Register src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1567
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1568
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1569
  // Unordered Compare Scalar Double-Precision Floating-Point Values and set EFLAGS
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1570
  void ucomisd(XMMRegister dst, Address src);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1571
  void ucomisd(XMMRegister dst, XMMRegister src);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1572
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1573
  // Unordered Compare Scalar Single-Precision Floating-Point Values and set EFLAGS
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1574
  void ucomiss(XMMRegister dst, Address src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1575
  void ucomiss(XMMRegister dst, XMMRegister src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1576
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1577
  void xaddl(Address dst, Register src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1578
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1579
  void xaddq(Address dst, Register src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1580
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1581
  void xchgl(Register reg, Address adr);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1582
  void xchgl(Register dst, Register src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1583
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1584
  void xchgq(Register reg, Address adr);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1585
  void xchgq(Register dst, Register src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1586
11427
bf248009cbbe 7116452: Add support for AVX instructions
kvn
parents: 11190
diff changeset
  1587
  // Get Value of Extended Control Register
bf248009cbbe 7116452: Add support for AVX instructions
kvn
parents: 11190
diff changeset
  1588
  void xgetbv() {
bf248009cbbe 7116452: Add support for AVX instructions
kvn
parents: 11190
diff changeset
  1589
    emit_byte(0x0F);
bf248009cbbe 7116452: Add support for AVX instructions
kvn
parents: 11190
diff changeset
  1590
    emit_byte(0x01);
bf248009cbbe 7116452: Add support for AVX instructions
kvn
parents: 11190
diff changeset
  1591
    emit_byte(0xD0);
bf248009cbbe 7116452: Add support for AVX instructions
kvn
parents: 11190
diff changeset
  1592
  }
bf248009cbbe 7116452: Add support for AVX instructions
kvn
parents: 11190
diff changeset
  1593
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1594
  void xorl(Register dst, int32_t imm32);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1595
  void xorl(Register dst, Address src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1596
  void xorl(Register dst, Register src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1597
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1598
  void xorq(Register dst, Address src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1599
  void xorq(Register dst, Register src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1600
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1601
  // Bitwise Logical XOR of Packed Double-Precision Floating-Point Values
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1602
  void xorpd(XMMRegister dst, XMMRegister src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1603
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1604
  // Bitwise Logical XOR of Packed Single-Precision Floating-Point Values
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1605
  void xorps(XMMRegister dst, XMMRegister src);
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1606
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1607
  void set_byte_if_not_zero(Register dst); // sets reg to 1 if not zero, otherwise 0
11427
bf248009cbbe 7116452: Add support for AVX instructions
kvn
parents: 11190
diff changeset
  1608
11429
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents: 11427
diff changeset
  1609
  // AVX 3-operands instructions (encoded with VEX prefix)
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents: 11427
diff changeset
  1610
  void vaddsd(XMMRegister dst, XMMRegister nds, Address src);
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents: 11427
diff changeset
  1611
  void vaddsd(XMMRegister dst, XMMRegister nds, XMMRegister src);
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents: 11427
diff changeset
  1612
  void vaddss(XMMRegister dst, XMMRegister nds, Address src);
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents: 11427
diff changeset
  1613
  void vaddss(XMMRegister dst, XMMRegister nds, XMMRegister src);
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents: 11427
diff changeset
  1614
  void vandpd(XMMRegister dst, XMMRegister nds, Address src);
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents: 11427
diff changeset
  1615
  void vandps(XMMRegister dst, XMMRegister nds, Address src);
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents: 11427
diff changeset
  1616
  void vdivsd(XMMRegister dst, XMMRegister nds, Address src);
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents: 11427
diff changeset
  1617
  void vdivsd(XMMRegister dst, XMMRegister nds, XMMRegister src);
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents: 11427
diff changeset
  1618
  void vdivss(XMMRegister dst, XMMRegister nds, Address src);
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents: 11427
diff changeset
  1619
  void vdivss(XMMRegister dst, XMMRegister nds, XMMRegister src);
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents: 11427
diff changeset
  1620
  void vmulsd(XMMRegister dst, XMMRegister nds, Address src);
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents: 11427
diff changeset
  1621
  void vmulsd(XMMRegister dst, XMMRegister nds, XMMRegister src);
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents: 11427
diff changeset
  1622
  void vmulss(XMMRegister dst, XMMRegister nds, Address src);
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents: 11427
diff changeset
  1623
  void vmulss(XMMRegister dst, XMMRegister nds, XMMRegister src);
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents: 11427
diff changeset
  1624
  void vsubsd(XMMRegister dst, XMMRegister nds, Address src);
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents: 11427
diff changeset
  1625
  void vsubsd(XMMRegister dst, XMMRegister nds, XMMRegister src);
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents: 11427
diff changeset
  1626
  void vsubss(XMMRegister dst, XMMRegister nds, Address src);
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents: 11427
diff changeset
  1627
  void vsubss(XMMRegister dst, XMMRegister nds, XMMRegister src);
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents: 11427
diff changeset
  1628
  void vxorpd(XMMRegister dst, XMMRegister nds, Address src);
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents: 11427
diff changeset
  1629
  void vxorps(XMMRegister dst, XMMRegister nds, Address src);
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents: 11427
diff changeset
  1630
13104
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12955
diff changeset
  1631
  // AVX Vector instrucitons.
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12955
diff changeset
  1632
  void vxorpd(XMMRegister dst, XMMRegister nds, XMMRegister src, bool vector256);
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12955
diff changeset
  1633
  void vxorps(XMMRegister dst, XMMRegister nds, XMMRegister src, bool vector256);
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12955
diff changeset
  1634
  void vinsertf128h(XMMRegister dst, XMMRegister nds, XMMRegister src);
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12955
diff changeset
  1635
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12955
diff changeset
  1636
  // AVX instruction which is used to clear upper 128 bits of YMM registers and
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12955
diff changeset
  1637
  // to avoid transaction penalty between AVX and SSE states. There is no
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12955
diff changeset
  1638
  // penalty if legacy SSE instructions are encoded using VEX prefix because
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12955
diff changeset
  1639
  // they always clear upper 128 bits. It should be used before calling
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12955
diff changeset
  1640
  // runtime code and native libraries.
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12955
diff changeset
  1641
  void vzeroupper();
11429
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents: 11427
diff changeset
  1642
11427
bf248009cbbe 7116452: Add support for AVX instructions
kvn
parents: 11190
diff changeset
  1643
 protected:
bf248009cbbe 7116452: Add support for AVX instructions
kvn
parents: 11190
diff changeset
  1644
  // Next instructions require address alignment 16 bytes SSE mode.
bf248009cbbe 7116452: Add support for AVX instructions
kvn
parents: 11190
diff changeset
  1645
  // They should be called only from corresponding MacroAssembler instructions.
bf248009cbbe 7116452: Add support for AVX instructions
kvn
parents: 11190
diff changeset
  1646
  void andpd(XMMRegister dst, Address src);
bf248009cbbe 7116452: Add support for AVX instructions
kvn
parents: 11190
diff changeset
  1647
  void andps(XMMRegister dst, Address src);
bf248009cbbe 7116452: Add support for AVX instructions
kvn
parents: 11190
diff changeset
  1648
  void xorpd(XMMRegister dst, Address src);
bf248009cbbe 7116452: Add support for AVX instructions
kvn
parents: 11190
diff changeset
  1649
  void xorps(XMMRegister dst, Address src);
bf248009cbbe 7116452: Add support for AVX instructions
kvn
parents: 11190
diff changeset
  1650
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1651
};
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1652
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1653
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1654
// MacroAssembler extends Assembler by frequently used macros.
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1655
//
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1656
// Instructions for which a 'better' code sequence exists depending
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1657
// on arguments should also go in here.
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1658
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1659
class MacroAssembler: public Assembler {
1374
4c24294029a9 6711316: Open source the Garbage-First garbage collector
ysr
parents: 244
diff changeset
  1660
  friend class LIR_Assembler;
4c24294029a9 6711316: Open source the Garbage-First garbage collector
ysr
parents: 244
diff changeset
  1661
  friend class Runtime1;      // as_Address()
9176
42d9d1010f38 7009266: G1: assert(obj->is_oop_or_null(true )) failed: Error
johnc
parents: 8494
diff changeset
  1662
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1663
 protected:
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1664
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1665
  Address as_Address(AddressLiteral adr);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1666
  Address as_Address(ArrayAddress adr);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1667
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1668
  // Support for VM calls
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1669
  //
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1670
  // This is the base routine called by the different versions of call_VM_leaf. The interpreter
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1671
  // may customize this version by overriding it for its purposes (e.g., to save/restore
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1672
  // additional registers when doing a VM call).
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1673
#ifdef CC_INTERP
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1674
  // c++ interpreter never wants to use interp_masm version of call_VM
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1675
  #define VIRTUAL
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1676
#else
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1677
  #define VIRTUAL virtual
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1678
#endif
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1679
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1680
  VIRTUAL void call_VM_leaf_base(
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1681
    address entry_point,               // the entry point
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1682
    int     number_of_arguments        // the number of arguments to pop after the call
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1683
  );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1684
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1685
  // This is the base routine called by the different versions of call_VM. The interpreter
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1686
  // may customize this version by overriding it for its purposes (e.g., to save/restore
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1687
  // additional registers when doing a VM call).
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1688
  //
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1689
  // If no java_thread register is specified (noreg) than rdi will be used instead. call_VM_base
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1690
  // returns the register which contains the thread upon return. If a thread register has been
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1691
  // specified, the return value will correspond to that register. If no last_java_sp is specified
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1692
  // (noreg) than rsp will be used instead.
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1693
  VIRTUAL void call_VM_base(           // returns the register containing the thread upon return
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1694
    Register oop_result,               // where an oop-result ends up if any; use noreg otherwise
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1695
    Register java_thread,              // the thread if computed before     ; use noreg otherwise
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1696
    Register last_java_sp,             // to set up last_Java_frame in stubs; use noreg otherwise
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1697
    address  entry_point,              // the entry point
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1698
    int      number_of_arguments,      // the number of arguments (w/o thread) to pop after the call
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1699
    bool     check_exceptions          // whether to check for pending exceptions after return
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1700
  );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1701
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1702
  // These routines should emit JVMTI PopFrame and ForceEarlyReturn handling code.
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1703
  // The implementation is only non-empty for the InterpreterMacroAssembler,
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1704
  // as only the interpreter handles PopFrame and ForceEarlyReturn requests.
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1705
  virtual void check_and_handle_popframe(Register java_thread);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1706
  virtual void check_and_handle_earlyret(Register java_thread);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1707
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1708
  void call_VM_helper(Register oop_result, address entry_point, int number_of_arguments, bool check_exceptions = true);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1709
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1710
  // helpers for FPU flag access
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1711
  // tmp is a temporary register, if none is available use noreg
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1712
  void save_rax   (Register tmp);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1713
  void restore_rax(Register tmp);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1714
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1715
 public:
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1716
  MacroAssembler(CodeBuffer* code) : Assembler(code) {}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1717
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1718
  // Support for NULL-checks
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1719
  //
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1720
  // Generates code that causes a NULL OS exception if the content of reg is NULL.
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1721
  // If the accessed location is M[reg + offset] and the offset is known, provide the
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1722
  // offset. No explicit code generation is needed if the offset is within a certain
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1723
  // range (0 <= offset <= page_size).
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1724
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1725
  void null_check(Register reg, int offset = -1);
594
9f4474e5dbaf 6705887: Compressed Oops: generate x64 addressing and implicit null checks with narrow oops
kvn
parents: 244
diff changeset
  1726
  static bool needs_explicit_null_check(intptr_t offset);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1727
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1728
  // Required platform-specific helpers for Label::patch_instructions.
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1729
  // They _shadow_ the declarations in AbstractAssembler, which are undefined.
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1730
  void pd_patch_instruction(address branch, address target);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1731
#ifndef PRODUCT
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1732
  static void pd_print_patched_instruction(address branch);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1733
#endif
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1734
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1735
  // The following 4 methods return the offset of the appropriate move instruction
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1736
2148
09c7f703773b 6812678: macro assembler needs delayed binding of a few constants (for 6655638)
jrose
parents: 1500
diff changeset
  1737
  // Support for fast byte/short loading with zero extension (depending on particular CPU)
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1738
  int load_unsigned_byte(Register dst, Address src);
2148
09c7f703773b 6812678: macro assembler needs delayed binding of a few constants (for 6655638)
jrose
parents: 1500
diff changeset
  1739
  int load_unsigned_short(Register dst, Address src);
09c7f703773b 6812678: macro assembler needs delayed binding of a few constants (for 6655638)
jrose
parents: 1500
diff changeset
  1740
09c7f703773b 6812678: macro assembler needs delayed binding of a few constants (for 6655638)
jrose
parents: 1500
diff changeset
  1741
  // Support for fast byte/short loading with sign extension (depending on particular CPU)
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1742
  int load_signed_byte(Register dst, Address src);
2148
09c7f703773b 6812678: macro assembler needs delayed binding of a few constants (for 6655638)
jrose
parents: 1500
diff changeset
  1743
  int load_signed_short(Register dst, Address src);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1744
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1745
  // Support for sign-extension (hi:lo = extend_sign(lo))
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1746
  void extend_sign(Register hi, Register lo);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1747
8328
478a1d29e5a3 7018378: JSR 292: _bound_int_mh produces wrong result on 64-bit SPARC
twisti
parents: 7724
diff changeset
  1748
  // Load and store values by size and signed-ness
478a1d29e5a3 7018378: JSR 292: _bound_int_mh produces wrong result on 64-bit SPARC
twisti
parents: 7724
diff changeset
  1749
  void load_sized_value(Register dst, Address src, size_t size_in_bytes, bool is_signed, Register dst2 = noreg);
478a1d29e5a3 7018378: JSR 292: _bound_int_mh produces wrong result on 64-bit SPARC
twisti
parents: 7724
diff changeset
  1750
  void store_sized_value(Address dst, Register src, size_t size_in_bytes, Register src2 = noreg);
2148
09c7f703773b 6812678: macro assembler needs delayed binding of a few constants (for 6655638)
jrose
parents: 1500
diff changeset
  1751
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1752
  // Support for inc/dec with optimal instruction selection depending on value
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1753
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1754
  void increment(Register reg, int value = 1) { LP64_ONLY(incrementq(reg, value)) NOT_LP64(incrementl(reg, value)) ; }
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1755
  void decrement(Register reg, int value = 1) { LP64_ONLY(decrementq(reg, value)) NOT_LP64(decrementl(reg, value)) ; }
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1756
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1757
  void decrementl(Address dst, int value = 1);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1758
  void decrementl(Register reg, int value = 1);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1759
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1760
  void decrementq(Register reg, int value = 1);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1761
  void decrementq(Address dst, int value = 1);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1762
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1763
  void incrementl(Address dst, int value = 1);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1764
  void incrementl(Register reg, int value = 1);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1765
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1766
  void incrementq(Register reg, int value = 1);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1767
  void incrementq(Address dst, int value = 1);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1768
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1769
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1770
  // Support optimal SSE move instructions.
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1771
  void movflt(XMMRegister dst, XMMRegister src) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1772
    if (UseXmmRegToRegMoveAll) { movaps(dst, src); return; }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1773
    else                       { movss (dst, src); return; }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1774
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1775
  void movflt(XMMRegister dst, Address src) { movss(dst, src); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1776
  void movflt(XMMRegister dst, AddressLiteral src);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1777
  void movflt(Address dst, XMMRegister src) { movss(dst, src); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1778
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1779
  void movdbl(XMMRegister dst, XMMRegister src) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1780
    if (UseXmmRegToRegMoveAll) { movapd(dst, src); return; }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1781
    else                       { movsd (dst, src); return; }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1782
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1783
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1784
  void movdbl(XMMRegister dst, AddressLiteral src);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1785
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1786
  void movdbl(XMMRegister dst, Address src) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1787
    if (UseXmmLoadAndClearUpper) { movsd (dst, src); return; }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1788
    else                         { movlpd(dst, src); return; }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1789
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1790
  void movdbl(Address dst, XMMRegister src) { movsd(dst, src); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1791
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1792
  void incrementl(AddressLiteral dst);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1793
  void incrementl(ArrayAddress dst);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1794
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1795
  // Alignment
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1796
  void align(int modulus);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1797
11791
3be8cae67887 7125136: SIGILL on linux amd64 in gc/ArrayJuggle/Juggle29
kvn
parents: 11429
diff changeset
  1798
  // A 5 byte nop that is safe for patching (see patch_verified_entry)
3be8cae67887 7125136: SIGILL on linux amd64 in gc/ArrayJuggle/Juggle29
kvn
parents: 11429
diff changeset
  1799
  void fat_nop();
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1800
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1801
  // Stack frame creation/removal
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1802
  void enter();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1803
  void leave();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1804
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1805
  // Support for getting the JavaThread pointer (i.e.; a reference to thread-local information)
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1806
  // The pointer will be loaded into the thread register.
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1807
  void get_thread(Register thread);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1808
1394
apetrusenko
parents: 1388 1066
diff changeset
  1809
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1810
  // Support for VM calls
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1811
  //
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1812
  // It is imperative that all calls into the VM are handled via the call_VM macros.
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1813
  // They make sure that the stack linkage is setup correctly. call_VM's correspond
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1814
  // to ENTRY/ENTRY_X entry points while call_VM_leaf's correspond to LEAF entry points.
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1815
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1816
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1817
  void call_VM(Register oop_result,
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1818
               address entry_point,
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1819
               bool check_exceptions = true);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1820
  void call_VM(Register oop_result,
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1821
               address entry_point,
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1822
               Register arg_1,
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1823
               bool check_exceptions = true);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1824
  void call_VM(Register oop_result,
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1825
               address entry_point,
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1826
               Register arg_1, Register arg_2,
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1827
               bool check_exceptions = true);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1828
  void call_VM(Register oop_result,
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1829
               address entry_point,
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1830
               Register arg_1, Register arg_2, Register arg_3,
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1831
               bool check_exceptions = true);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1832
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1833
  // Overloadings with last_Java_sp
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1834
  void call_VM(Register oop_result,
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1835
               Register last_java_sp,
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1836
               address entry_point,
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1837
               int number_of_arguments = 0,
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1838
               bool check_exceptions = true);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1839
  void call_VM(Register oop_result,
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1840
               Register last_java_sp,
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1841
               address entry_point,
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1842
               Register arg_1, bool
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1843
               check_exceptions = true);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1844
  void call_VM(Register oop_result,
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1845
               Register last_java_sp,
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1846
               address entry_point,
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1847
               Register arg_1, Register arg_2,
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1848
               bool check_exceptions = true);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1849
  void call_VM(Register oop_result,
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1850
               Register last_java_sp,
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1851
               address entry_point,
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1852
               Register arg_1, Register arg_2, Register arg_3,
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1853
               bool check_exceptions = true);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1854
9978
80c391c46474 7047697: MethodHandle.invokeExact call for wrong method causes VM failure if run with -Xcomp
jrose
parents: 9630
diff changeset
  1855
  // These always tightly bind to MacroAssembler::call_VM_base
80c391c46474 7047697: MethodHandle.invokeExact call for wrong method causes VM failure if run with -Xcomp
jrose
parents: 9630
diff changeset
  1856
  // bypassing the virtual implementation
80c391c46474 7047697: MethodHandle.invokeExact call for wrong method causes VM failure if run with -Xcomp
jrose
parents: 9630
diff changeset
  1857
  void super_call_VM(Register oop_result, Register last_java_sp, address entry_point, int number_of_arguments = 0, bool check_exceptions = true);
80c391c46474 7047697: MethodHandle.invokeExact call for wrong method causes VM failure if run with -Xcomp
jrose
parents: 9630
diff changeset
  1858
  void super_call_VM(Register oop_result, Register last_java_sp, address entry_point, Register arg_1, bool check_exceptions = true);
80c391c46474 7047697: MethodHandle.invokeExact call for wrong method causes VM failure if run with -Xcomp
jrose
parents: 9630
diff changeset
  1859
  void super_call_VM(Register oop_result, Register last_java_sp, address entry_point, Register arg_1, Register arg_2, bool check_exceptions = true);
80c391c46474 7047697: MethodHandle.invokeExact call for wrong method causes VM failure if run with -Xcomp
jrose
parents: 9630
diff changeset
  1860
  void super_call_VM(Register oop_result, Register last_java_sp, address entry_point, Register arg_1, Register arg_2, Register arg_3, bool check_exceptions = true);
80c391c46474 7047697: MethodHandle.invokeExact call for wrong method causes VM failure if run with -Xcomp
jrose
parents: 9630
diff changeset
  1861
  void super_call_VM(Register oop_result, Register last_java_sp, address entry_point, Register arg_1, Register arg_2, Register arg_3, Register arg_4, bool check_exceptions = true);
80c391c46474 7047697: MethodHandle.invokeExact call for wrong method causes VM failure if run with -Xcomp
jrose
parents: 9630
diff changeset
  1862
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1863
  void call_VM_leaf(address entry_point,
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1864
                    int number_of_arguments = 0);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1865
  void call_VM_leaf(address entry_point,
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1866
                    Register arg_1);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1867
  void call_VM_leaf(address entry_point,
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1868
                    Register arg_1, Register arg_2);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1869
  void call_VM_leaf(address entry_point,
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1870
                    Register arg_1, Register arg_2, Register arg_3);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1871
9437
9981851b4b8c 7009361: JSR 292 Invalid value on stack on solaris-sparc with -Xcomp
never
parents: 9182
diff changeset
  1872
  // These always tightly bind to MacroAssembler::call_VM_leaf_base
9981851b4b8c 7009361: JSR 292 Invalid value on stack on solaris-sparc with -Xcomp
never
parents: 9182
diff changeset
  1873
  // bypassing the virtual implementation
9981851b4b8c 7009361: JSR 292 Invalid value on stack on solaris-sparc with -Xcomp
never
parents: 9182
diff changeset
  1874
  void super_call_VM_leaf(address entry_point);
9981851b4b8c 7009361: JSR 292 Invalid value on stack on solaris-sparc with -Xcomp
never
parents: 9182
diff changeset
  1875
  void super_call_VM_leaf(address entry_point, Register arg_1);
9981851b4b8c 7009361: JSR 292 Invalid value on stack on solaris-sparc with -Xcomp
never
parents: 9182
diff changeset
  1876
  void super_call_VM_leaf(address entry_point, Register arg_1, Register arg_2);
9981851b4b8c 7009361: JSR 292 Invalid value on stack on solaris-sparc with -Xcomp
never
parents: 9182
diff changeset
  1877
  void super_call_VM_leaf(address entry_point, Register arg_1, Register arg_2, Register arg_3);
9981851b4b8c 7009361: JSR 292 Invalid value on stack on solaris-sparc with -Xcomp
never
parents: 9182
diff changeset
  1878
  void super_call_VM_leaf(address entry_point, Register arg_1, Register arg_2, Register arg_3, Register arg_4);
9981851b4b8c 7009361: JSR 292 Invalid value on stack on solaris-sparc with -Xcomp
never
parents: 9182
diff changeset
  1879
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1880
  // last Java Frame (fills frame anchor)
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1881
  void set_last_Java_frame(Register thread,
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1882
                           Register last_java_sp,
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1883
                           Register last_java_fp,
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1884
                           address last_java_pc);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1885
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1886
  // thread in the default location (r15_thread on 64bit)
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1887
  void set_last_Java_frame(Register last_java_sp,
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1888
                           Register last_java_fp,
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1889
                           address last_java_pc);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1890
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1891
  void reset_last_Java_frame(Register thread, bool clear_fp, bool clear_pc);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1892
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1893
  // thread in the default location (r15_thread on 64bit)
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1894
  void reset_last_Java_frame(bool clear_fp, bool clear_pc);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1895
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1896
  // Stores
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1897
  void store_check(Register obj);                // store check for obj - register is destroyed afterwards
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1898
  void store_check(Register obj, Address dst);   // same as above, dst is exact store location (reg. is destroyed)
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1899
9176
42d9d1010f38 7009266: G1: assert(obj->is_oop_or_null(true )) failed: Error
johnc
parents: 8494
diff changeset
  1900
#ifndef SERIALGC
42d9d1010f38 7009266: G1: assert(obj->is_oop_or_null(true )) failed: Error
johnc
parents: 8494
diff changeset
  1901
1394
apetrusenko
parents: 1388 1066
diff changeset
  1902
  void g1_write_barrier_pre(Register obj,
9176
42d9d1010f38 7009266: G1: assert(obj->is_oop_or_null(true )) failed: Error
johnc
parents: 8494
diff changeset
  1903
                            Register pre_val,
1394
apetrusenko
parents: 1388 1066
diff changeset
  1904
                            Register thread,
apetrusenko
parents: 1388 1066
diff changeset
  1905
                            Register tmp,
9176
42d9d1010f38 7009266: G1: assert(obj->is_oop_or_null(true )) failed: Error
johnc
parents: 8494
diff changeset
  1906
                            bool tosca_live,
42d9d1010f38 7009266: G1: assert(obj->is_oop_or_null(true )) failed: Error
johnc
parents: 8494
diff changeset
  1907
                            bool expand_call);
42d9d1010f38 7009266: G1: assert(obj->is_oop_or_null(true )) failed: Error
johnc
parents: 8494
diff changeset
  1908
1394
apetrusenko
parents: 1388 1066
diff changeset
  1909
  void g1_write_barrier_post(Register store_addr,
apetrusenko
parents: 1388 1066
diff changeset
  1910
                             Register new_val,
apetrusenko
parents: 1388 1066
diff changeset
  1911
                             Register thread,
apetrusenko
parents: 1388 1066
diff changeset
  1912
                             Register tmp,
apetrusenko
parents: 1388 1066
diff changeset
  1913
                             Register tmp2);
1374
4c24294029a9 6711316: Open source the Garbage-First garbage collector
ysr
parents: 244
diff changeset
  1914
9176
42d9d1010f38 7009266: G1: assert(obj->is_oop_or_null(true )) failed: Error
johnc
parents: 8494
diff changeset
  1915
#endif // SERIALGC
1374
4c24294029a9 6711316: Open source the Garbage-First garbage collector
ysr
parents: 244
diff changeset
  1916
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1917
  // split store_check(Register obj) to enhance instruction interleaving
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1918
  void store_check_part_1(Register obj);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1919
  void store_check_part_2(Register obj);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1920
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1921
  // C 'boolean' to Java boolean: x == 0 ? 0 : 1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1922
  void c2bool(Register x);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1923
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1924
  // C++ bool manipulation
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1925
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1926
  void movbool(Register dst, Address src);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1927
  void movbool(Address dst, bool boolconst);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1928
  void movbool(Address dst, Register src);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1929
  void testbool(Register dst);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1930
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1931
  // oop manipulations
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1932
  void load_klass(Register dst, Register src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1933
  void store_klass(Register dst, Register src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1934
6772
2563324665d5 6829194: JSR 292 needs to support compressed oops
twisti
parents: 6433
diff changeset
  1935
  void load_heap_oop(Register dst, Address src);
9120
3606dd709168 7034967: C1: assert(false) failed: error (assembler_sparc.cpp:2043)
iveresov
parents: 9111
diff changeset
  1936
  void load_heap_oop_not_null(Register dst, Address src);
6772
2563324665d5 6829194: JSR 292 needs to support compressed oops
twisti
parents: 6433
diff changeset
  1937
  void store_heap_oop(Address dst, Register src);
2563324665d5 6829194: JSR 292 needs to support compressed oops
twisti
parents: 6433
diff changeset
  1938
2563324665d5 6829194: JSR 292 needs to support compressed oops
twisti
parents: 6433
diff changeset
  1939
  // Used for storing NULL. All other oop constants should be
2563324665d5 6829194: JSR 292 needs to support compressed oops
twisti
parents: 6433
diff changeset
  1940
  // stored using routines that take a jobject.
2563324665d5 6829194: JSR 292 needs to support compressed oops
twisti
parents: 6433
diff changeset
  1941
  void store_heap_oop_null(Address dst);
2563324665d5 6829194: JSR 292 needs to support compressed oops
twisti
parents: 6433
diff changeset
  1942
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1943
  void load_prototype_header(Register dst, Register src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1944
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1945
#ifdef _LP64
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1946
  void store_klass_gap(Register dst, Register src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1947
4102
11d514e508d9 6889740: G1: OpenDS fails with "unhandled exception in compiled code"
johnc
parents: 3905
diff changeset
  1948
  // This dummy is to prevent a call to store_heap_oop from
11d514e508d9 6889740: G1: OpenDS fails with "unhandled exception in compiled code"
johnc
parents: 3905
diff changeset
  1949
  // converting a zero (like NULL) into a Register by giving
11d514e508d9 6889740: G1: OpenDS fails with "unhandled exception in compiled code"
johnc
parents: 3905
diff changeset
  1950
  // the compiler two choices it can't resolve
11d514e508d9 6889740: G1: OpenDS fails with "unhandled exception in compiled code"
johnc
parents: 3905
diff changeset
  1951
11d514e508d9 6889740: G1: OpenDS fails with "unhandled exception in compiled code"
johnc
parents: 3905
diff changeset
  1952
  void store_heap_oop(Address dst, void* dummy);
11d514e508d9 6889740: G1: OpenDS fails with "unhandled exception in compiled code"
johnc
parents: 3905
diff changeset
  1953
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1954
  void encode_heap_oop(Register r);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1955
  void decode_heap_oop(Register r);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1956
  void encode_heap_oop_not_null(Register r);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1957
  void decode_heap_oop_not_null(Register r);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1958
  void encode_heap_oop_not_null(Register dst, Register src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1959
  void decode_heap_oop_not_null(Register dst, Register src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1960
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1961
  void set_narrow_oop(Register dst, jobject obj);
2254
f13dda645a4b 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 2150
diff changeset
  1962
  void set_narrow_oop(Address dst, jobject obj);
f13dda645a4b 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 2150
diff changeset
  1963
  void cmp_narrow_oop(Register dst, jobject obj);
f13dda645a4b 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 2150
diff changeset
  1964
  void cmp_narrow_oop(Address dst, jobject obj);
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1965
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1966
  // if heap base register is used - reinit it with the correct value
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1967
  void reinit_heapbase();
6179
4846648c4b7b 6973308: Missing zero length check before repne scas in check_klass_subtype_slow_path()
kvn
parents: 5702
diff changeset
  1968
4846648c4b7b 6973308: Missing zero length check before repne scas in check_klass_subtype_slow_path()
kvn
parents: 5702
diff changeset
  1969
  DEBUG_ONLY(void verify_heapbase(const char* msg);)
4846648c4b7b 6973308: Missing zero length check before repne scas in check_klass_subtype_slow_path()
kvn
parents: 5702
diff changeset
  1970
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1971
#endif // _LP64
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1972
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1973
  // Int division/remainder for Java
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1974
  // (as idivl, but checks for special case as described in JVM spec.)
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1975
  // returns idivl instruction offset for implicit exception handling
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1976
  int corrected_idivl(Register reg);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1977
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1978
  // Long division/remainder for Java
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1979
  // (as idivq, but checks for special case as described in JVM spec.)
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1980
  // returns idivq instruction offset for implicit exception handling
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1981
  int corrected_idivq(Register reg);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1982
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1983
  void int3();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1984
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1985
  // Long operation macros for a 32bit cpu
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1986
  // Long negation for Java
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1987
  void lneg(Register hi, Register lo);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1988
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1989
  // Long multiplication for Java
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1990
  // (destroys contents of eax, ebx, ecx and edx)
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1991
  void lmul(int x_rsp_offset, int y_rsp_offset); // rdx:rax = x * y
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1992
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1993
  // Long shifts for Java
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1994
  // (semantics as described in JVM spec.)
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1995
  void lshl(Register hi, Register lo);                               // hi:lo << (rcx & 0x3f)
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1996
  void lshr(Register hi, Register lo, bool sign_extension = false);  // hi:lo >> (rcx & 0x3f)
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1997
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1998
  // Long compare for Java
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1999
  // (semantics as described in JVM spec.)
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2000
  void lcmp2int(Register x_hi, Register x_lo, Register y_hi, Register y_lo); // x_hi = lcmp(x, y)
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2001
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2002
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2003
  // misc
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2004
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2005
  // Sign extension
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2006
  void sign_extend_short(Register reg);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2007
  void sign_extend_byte(Register reg);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2008
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2009
  // Division by power of 2, rounding towards 0
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2010
  void division_with_shift(Register reg, int shift_value);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2011
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2012
  // Compares the top-most stack entries on the FPU stack and sets the eflags as follows:
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2013
  //
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2014
  // CF (corresponds to C0) if x < y
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2015
  // PF (corresponds to C2) if unordered
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2016
  // ZF (corresponds to C3) if x = y
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2017
  //
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2018
  // The arguments are in reversed order on the stack (i.e., top of stack is first argument).
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2019
  // tmp is a temporary register, if none is available use noreg (only matters for non-P6 code)
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2020
  void fcmp(Register tmp);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2021
  // Variant of the above which allows y to be further down the stack
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2022
  // and which only pops x and y if specified. If pop_right is
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2023
  // specified then pop_left must also be specified.
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2024
  void fcmp(Register tmp, int index, bool pop_left, bool pop_right);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2025
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2026
  // Floating-point comparison for Java
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2027
  // Compares the top-most stack entries on the FPU stack and stores the result in dst.
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2028
  // The arguments are in reversed order on the stack (i.e., top of stack is first argument).
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2029
  // (semantics as described in JVM spec.)
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2030
  void fcmp2int(Register dst, bool unordered_is_less);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2031
  // Variant of the above which allows y to be further down the stack
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2032
  // and which only pops x and y if specified. If pop_right is
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2033
  // specified then pop_left must also be specified.
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2034
  void fcmp2int(Register dst, bool unordered_is_less, int index, bool pop_left, bool pop_right);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2035
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2036
  // Floating-point remainder for Java (ST0 = ST0 fremr ST1, ST1 is empty afterwards)
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2037
  // tmp is a temporary register, if none is available use noreg
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2038
  void fremr(Register tmp);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2039
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2040
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2041
  // same as fcmp2int, but using SSE2
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2042
  void cmpss2int(XMMRegister opr1, XMMRegister opr2, Register dst, bool unordered_is_less);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2043
  void cmpsd2int(XMMRegister opr1, XMMRegister opr2, Register dst, bool unordered_is_less);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2044
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2045
  // Inlined sin/cos generator for Java; must not use CPU instruction
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2046
  // directly on Intel as it does not have high enough precision
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2047
  // outside of the range [-pi/4, pi/4]. Extra argument indicate the
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2048
  // number of FPU stack slots in use; all but the topmost will
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2049
  // require saving if a slow case is necessary. Assumes argument is
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2050
  // on FP TOS; result is on FP TOS.  No cpu registers are changed by
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2051
  // this code.
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2052
  void trigfunc(char trig, int num_fpu_regs_in_use = 1);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2053
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2054
  // branch to L if FPU flag C2 is set/not set
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2055
  // tmp is a temporary register, if none is available use noreg
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2056
  void jC2 (Register tmp, Label& L);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2057
  void jnC2(Register tmp, Label& L);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2058
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2059
  // Pop ST (ffree & fincstp combined)
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2060
  void fpop();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2061
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2062
  // pushes double TOS element of FPU stack on CPU stack; pops from FPU stack
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2063
  void push_fTOS();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2064
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2065
  // pops double TOS element from CPU stack and pushes on FPU stack
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2066
  void pop_fTOS();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2067
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2068
  void empty_FPU_stack();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2069
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2070
  void push_IU_state();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2071
  void pop_IU_state();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2072
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2073
  void push_FPU_state();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2074
  void pop_FPU_state();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2075
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2076
  void push_CPU_state();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2077
  void pop_CPU_state();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2078
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2079
  // Round up to a power of two
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2080
  void round_to(Register reg, int modulus);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2081
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2082
  // Callee saved registers handling
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2083
  void push_callee_saved_registers();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2084
  void pop_callee_saved_registers();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2085
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2086
  // allocation
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2087
  void eden_allocate(
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2088
    Register obj,                      // result: pointer to object after successful allocation
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2089
    Register var_size_in_bytes,        // object size in bytes if unknown at compile time; invalid otherwise
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2090
    int      con_size_in_bytes,        // object size in bytes if   known at compile time
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2091
    Register t1,                       // temp register
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2092
    Label&   slow_case                 // continuation point if fast allocation fails
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2093
  );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2094
  void tlab_allocate(
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2095
    Register obj,                      // result: pointer to object after successful allocation
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2096
    Register var_size_in_bytes,        // object size in bytes if unknown at compile time; invalid otherwise
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2097
    int      con_size_in_bytes,        // object size in bytes if   known at compile time
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2098
    Register t1,                       // temp register
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2099
    Register t2,                       // temp register
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2100
    Label&   slow_case                 // continuation point if fast allocation fails
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2101
  );
7724
a92d706dbdd5 7003271: Hotspot should track cumulative Java heap bytes allocated on a per-thread basis
phh
parents: 7433
diff changeset
  2102
  Register tlab_refill(Label& retry_tlab, Label& try_eden, Label& slow_case); // returns TLS address
a92d706dbdd5 7003271: Hotspot should track cumulative Java heap bytes allocated on a per-thread basis
phh
parents: 7433
diff changeset
  2103
  void incr_allocated_bytes(Register thread,
a92d706dbdd5 7003271: Hotspot should track cumulative Java heap bytes allocated on a per-thread basis
phh
parents: 7433
diff changeset
  2104
                            Register var_size_in_bytes, int con_size_in_bytes,
a92d706dbdd5 7003271: Hotspot should track cumulative Java heap bytes allocated on a per-thread basis
phh
parents: 7433
diff changeset
  2105
                            Register t1 = noreg);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2106
2149
3d362637b307 6812831: factor duplicated assembly code for megamorphic invokeinterface (for 6655638)
jrose
parents: 2148
diff changeset
  2107
  // interface method calling
3d362637b307 6812831: factor duplicated assembly code for megamorphic invokeinterface (for 6655638)
jrose
parents: 2148
diff changeset
  2108
  void lookup_interface_method(Register recv_klass,
3d362637b307 6812831: factor duplicated assembly code for megamorphic invokeinterface (for 6655638)
jrose
parents: 2148
diff changeset
  2109
                               Register intf_klass,
2332
5c7b6f4ce0a1 6814659: separable cleanups and subroutines for 6655638
jrose
parents: 2256
diff changeset
  2110
                               RegisterOrConstant itable_index,
2149
3d362637b307 6812831: factor duplicated assembly code for megamorphic invokeinterface (for 6655638)
jrose
parents: 2148
diff changeset
  2111
                               Register method_result,
3d362637b307 6812831: factor duplicated assembly code for megamorphic invokeinterface (for 6655638)
jrose
parents: 2148
diff changeset
  2112
                               Register scan_temp,
3d362637b307 6812831: factor duplicated assembly code for megamorphic invokeinterface (for 6655638)
jrose
parents: 2148
diff changeset
  2113
                               Label& no_such_interface);
3d362637b307 6812831: factor duplicated assembly code for megamorphic invokeinterface (for 6655638)
jrose
parents: 2148
diff changeset
  2114
2256
82d4e10b7c6b 6813212: factor duplicated assembly code for general subclass check (for 6655638)
jrose
parents: 2255
diff changeset
  2115
  // Test sub_klass against super_klass, with fast and slow paths.
82d4e10b7c6b 6813212: factor duplicated assembly code for general subclass check (for 6655638)
jrose
parents: 2255
diff changeset
  2116
82d4e10b7c6b 6813212: factor duplicated assembly code for general subclass check (for 6655638)
jrose
parents: 2255
diff changeset
  2117
  // The fast path produces a tri-state answer: yes / no / maybe-slow.
82d4e10b7c6b 6813212: factor duplicated assembly code for general subclass check (for 6655638)
jrose
parents: 2255
diff changeset
  2118
  // One of the three labels can be NULL, meaning take the fall-through.
82d4e10b7c6b 6813212: factor duplicated assembly code for general subclass check (for 6655638)
jrose
parents: 2255
diff changeset
  2119
  // If super_check_offset is -1, the value is loaded up from super_klass.
82d4e10b7c6b 6813212: factor duplicated assembly code for general subclass check (for 6655638)
jrose
parents: 2255
diff changeset
  2120
  // No registers are killed, except temp_reg.
82d4e10b7c6b 6813212: factor duplicated assembly code for general subclass check (for 6655638)
jrose
parents: 2255
diff changeset
  2121
  void check_klass_subtype_fast_path(Register sub_klass,
82d4e10b7c6b 6813212: factor duplicated assembly code for general subclass check (for 6655638)
jrose
parents: 2255
diff changeset
  2122
                                     Register super_klass,
82d4e10b7c6b 6813212: factor duplicated assembly code for general subclass check (for 6655638)
jrose
parents: 2255
diff changeset
  2123
                                     Register temp_reg,
82d4e10b7c6b 6813212: factor duplicated assembly code for general subclass check (for 6655638)
jrose
parents: 2255
diff changeset
  2124
                                     Label* L_success,
82d4e10b7c6b 6813212: factor duplicated assembly code for general subclass check (for 6655638)
jrose
parents: 2255
diff changeset
  2125
                                     Label* L_failure,
82d4e10b7c6b 6813212: factor duplicated assembly code for general subclass check (for 6655638)
jrose
parents: 2255
diff changeset
  2126
                                     Label* L_slow_path,
2332
5c7b6f4ce0a1 6814659: separable cleanups and subroutines for 6655638
jrose
parents: 2256
diff changeset
  2127
                RegisterOrConstant super_check_offset = RegisterOrConstant(-1));
2256
82d4e10b7c6b 6813212: factor duplicated assembly code for general subclass check (for 6655638)
jrose
parents: 2255
diff changeset
  2128
82d4e10b7c6b 6813212: factor duplicated assembly code for general subclass check (for 6655638)
jrose
parents: 2255
diff changeset
  2129
  // The rest of the type check; must be wired to a corresponding fast path.
82d4e10b7c6b 6813212: factor duplicated assembly code for general subclass check (for 6655638)
jrose
parents: 2255
diff changeset
  2130
  // It does not repeat the fast path logic, so don't use it standalone.
82d4e10b7c6b 6813212: factor duplicated assembly code for general subclass check (for 6655638)
jrose
parents: 2255
diff changeset
  2131
  // The temp_reg and temp2_reg can be noreg, if no temps are available.
82d4e10b7c6b 6813212: factor duplicated assembly code for general subclass check (for 6655638)
jrose
parents: 2255
diff changeset
  2132
  // Updates the sub's secondary super cache as necessary.
82d4e10b7c6b 6813212: factor duplicated assembly code for general subclass check (for 6655638)
jrose
parents: 2255
diff changeset
  2133
  // If set_cond_codes, condition codes will be Z on success, NZ on failure.
82d4e10b7c6b 6813212: factor duplicated assembly code for general subclass check (for 6655638)
jrose
parents: 2255
diff changeset
  2134
  void check_klass_subtype_slow_path(Register sub_klass,
82d4e10b7c6b 6813212: factor duplicated assembly code for general subclass check (for 6655638)
jrose
parents: 2255
diff changeset
  2135
                                     Register super_klass,
82d4e10b7c6b 6813212: factor duplicated assembly code for general subclass check (for 6655638)
jrose
parents: 2255
diff changeset
  2136
                                     Register temp_reg,
82d4e10b7c6b 6813212: factor duplicated assembly code for general subclass check (for 6655638)
jrose
parents: 2255
diff changeset
  2137
                                     Register temp2_reg,
82d4e10b7c6b 6813212: factor duplicated assembly code for general subclass check (for 6655638)
jrose
parents: 2255
diff changeset
  2138
                                     Label* L_success,
82d4e10b7c6b 6813212: factor duplicated assembly code for general subclass check (for 6655638)
jrose
parents: 2255
diff changeset
  2139
                                     Label* L_failure,
82d4e10b7c6b 6813212: factor duplicated assembly code for general subclass check (for 6655638)
jrose
parents: 2255
diff changeset
  2140
                                     bool set_cond_codes = false);
82d4e10b7c6b 6813212: factor duplicated assembly code for general subclass check (for 6655638)
jrose
parents: 2255
diff changeset
  2141
82d4e10b7c6b 6813212: factor duplicated assembly code for general subclass check (for 6655638)
jrose
parents: 2255
diff changeset
  2142
  // Simplified, combined version, good for typical uses.
82d4e10b7c6b 6813212: factor duplicated assembly code for general subclass check (for 6655638)
jrose
parents: 2255
diff changeset
  2143
  // Falls through on failure.
82d4e10b7c6b 6813212: factor duplicated assembly code for general subclass check (for 6655638)
jrose
parents: 2255
diff changeset
  2144
  void check_klass_subtype(Register sub_klass,
82d4e10b7c6b 6813212: factor duplicated assembly code for general subclass check (for 6655638)
jrose
parents: 2255
diff changeset
  2145
                           Register super_klass,
82d4e10b7c6b 6813212: factor duplicated assembly code for general subclass check (for 6655638)
jrose
parents: 2255
diff changeset
  2146
                           Register temp_reg,
82d4e10b7c6b 6813212: factor duplicated assembly code for general subclass check (for 6655638)
jrose
parents: 2255
diff changeset
  2147
                           Label& L_success);
82d4e10b7c6b 6813212: factor duplicated assembly code for general subclass check (for 6655638)
jrose
parents: 2255
diff changeset
  2148
2534
08dac9ce0cd7 6655638: dynamic languages need method handles
jrose
parents: 2348
diff changeset
  2149
  // method handles (JSR 292)
08dac9ce0cd7 6655638: dynamic languages need method handles
jrose
parents: 2348
diff changeset
  2150
  void check_method_handle_type(Register mtype_reg, Register mh_reg,
08dac9ce0cd7 6655638: dynamic languages need method handles
jrose
parents: 2348
diff changeset
  2151
                                Register temp_reg,
08dac9ce0cd7 6655638: dynamic languages need method handles
jrose
parents: 2348
diff changeset
  2152
                                Label& wrong_method_type);
08dac9ce0cd7 6655638: dynamic languages need method handles
jrose
parents: 2348
diff changeset
  2153
  void load_method_handle_vmslots(Register vmslots_reg, Register mh_reg,
08dac9ce0cd7 6655638: dynamic languages need method handles
jrose
parents: 2348
diff changeset
  2154
                                  Register temp_reg);
08dac9ce0cd7 6655638: dynamic languages need method handles
jrose
parents: 2348
diff changeset
  2155
  void jump_to_method_handle_entry(Register mh_reg, Register temp_reg);
08dac9ce0cd7 6655638: dynamic languages need method handles
jrose
parents: 2348
diff changeset
  2156
  Address argument_address(RegisterOrConstant arg_slot, int extra_slot_offset = 0);
08dac9ce0cd7 6655638: dynamic languages need method handles
jrose
parents: 2348
diff changeset
  2157
08dac9ce0cd7 6655638: dynamic languages need method handles
jrose
parents: 2348
diff changeset
  2158
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2159
  //----
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2160
  void set_word_if_not_zero(Register reg); // sets reg to 1 if not zero, otherwise 0
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2161
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2162
  // Debugging
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2163
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2164
  // only if +VerifyOops
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2165
  void verify_oop(Register reg, const char* s = "broken oop");
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2166
  void verify_oop_addr(Address addr, const char * s = "broken oop addr");
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2167
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2168
  // only if +VerifyFPU
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2169
  void verify_FPU(int stack_depth, const char* s = "illegal FPU state");
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2170
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2171
  // prints msg, dumps registers and stops execution
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2172
  void stop(const char* msg);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2173
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2174
  // prints msg and continues
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2175
  void warn(const char* msg);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2176
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2177
  static void debug32(int rdi, int rsi, int rbp, int rsp, int rbx, int rdx, int rcx, int rax, int eip, char* msg);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2178
  static void debug64(char* msg, int64_t pc, int64_t regs[]);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2179
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2180
  void os_breakpoint();
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2181
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2182
  void untested()                                { stop("untested"); }
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2183
6772
2563324665d5 6829194: JSR 292 needs to support compressed oops
twisti
parents: 6433
diff changeset
  2184
  void unimplemented(const char* what = "")      { char* b = new char[1024];  jio_snprintf(b, 1024, "unimplemented: %s", what);  stop(b); }
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2185
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2186
  void should_not_reach_here()                   { stop("should not reach here"); }
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2187
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2188
  void print_CPU_state();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2189
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2190
  // Stack overflow checking
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2191
  void bang_stack_with_offset(int offset) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2192
    // stack grows down, caller passes positive offset
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2193
    assert(offset > 0, "must bang with negative offset");
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2194
    movl(Address(rsp, (-offset)), rax);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2195
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2196
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2197
  // Writes to stack successive pages until offset reached to check for
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2198
  // stack overflow + shadow pages.  Also, clobbers tmp
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2199
  void bang_stack_size(Register size, Register tmp);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2200
2332
5c7b6f4ce0a1 6814659: separable cleanups and subroutines for 6655638
jrose
parents: 2256
diff changeset
  2201
  virtual RegisterOrConstant delayed_value_impl(intptr_t* delayed_value_addr,
5c7b6f4ce0a1 6814659: separable cleanups and subroutines for 6655638
jrose
parents: 2256
diff changeset
  2202
                                                Register tmp,
5c7b6f4ce0a1 6814659: separable cleanups and subroutines for 6655638
jrose
parents: 2256
diff changeset
  2203
                                                int offset);
2148
09c7f703773b 6812678: macro assembler needs delayed binding of a few constants (for 6655638)
jrose
parents: 1500
diff changeset
  2204
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2205
  // Support for serializing memory accesses between threads
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2206
  void serialize_memory(Register thread, Register tmp);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2207
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2208
  void verify_tlab();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2209
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2210
  // Biased locking support
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2211
  // lock_reg and obj_reg must be loaded up with the appropriate values.
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2212
  // swap_reg must be rax, and is killed.
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2213
  // tmp_reg is optional. If it is supplied (i.e., != noreg) it will
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2214
  // be killed; if not supplied, push/pop will be used internally to
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2215
  // allocate a temporary (inefficient, avoid if possible).
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2216
  // Optional slow case is for implementations (interpreter and C1) which branch to
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2217
  // slow case directly. Leaves condition codes set for C2's Fast_Lock node.
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2218
  // Returns offset of first potentially-faulting instruction for null
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2219
  // check info (currently consumed only by C1). If
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2220
  // swap_reg_contains_mark is true then returns -1 as it is assumed
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2221
  // the calling code has already passed any potential faults.
1500
bea9a90f3e8f 6462850: generate biased locking code in C2 ideal graph
kvn
parents: 1437
diff changeset
  2222
  int biased_locking_enter(Register lock_reg, Register obj_reg,
bea9a90f3e8f 6462850: generate biased locking code in C2 ideal graph
kvn
parents: 1437
diff changeset
  2223
                           Register swap_reg, Register tmp_reg,
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2224
                           bool swap_reg_contains_mark,
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2225
                           Label& done, Label* slow_case = NULL,
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2226
                           BiasedLockingCounters* counters = NULL);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2227
  void biased_locking_exit (Register obj_reg, Register temp_reg, Label& done);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2228
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2229
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2230
  Condition negate_condition(Condition cond);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2231
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2232
  // Instructions that use AddressLiteral operands. These instruction can handle 32bit/64bit
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2233
  // operands. In general the names are modified to avoid hiding the instruction in Assembler
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2234
  // so that we don't need to implement all the varieties in the Assembler with trivial wrappers
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2235
  // here in MacroAssembler. The major exception to this rule is call
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2236
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2237
  // Arithmetics
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2238
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2239
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2240
  void addptr(Address dst, int32_t src) { LP64_ONLY(addq(dst, src)) NOT_LP64(addl(dst, src)) ; }
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2241
  void addptr(Address dst, Register src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2242
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2243
  void addptr(Register dst, Address src) { LP64_ONLY(addq(dst, src)) NOT_LP64(addl(dst, src)); }
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2244
  void addptr(Register dst, int32_t src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2245
  void addptr(Register dst, Register src);
9630
d6419e4395e3 6939861: JVM should handle more conversion operations
never
parents: 9437
diff changeset
  2246
  void addptr(Register dst, RegisterOrConstant src) {
d6419e4395e3 6939861: JVM should handle more conversion operations
never
parents: 9437
diff changeset
  2247
    if (src.is_constant()) addptr(dst, (int) src.as_constant());
d6419e4395e3 6939861: JVM should handle more conversion operations
never
parents: 9437
diff changeset
  2248
    else                   addptr(dst,       src.as_register());
d6419e4395e3 6939861: JVM should handle more conversion operations
never
parents: 9437
diff changeset
  2249
  }
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2250
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2251
  void andptr(Register dst, int32_t src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2252
  void andptr(Register src1, Register src2) { LP64_ONLY(andq(src1, src2)) NOT_LP64(andl(src1, src2)) ; }
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2253
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2254
  void cmp8(AddressLiteral src1, int imm);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2255
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2256
  // renamed to drag out the casting of address to int32_t/intptr_t
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2257
  void cmp32(Register src1, int32_t imm);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2258
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2259
  void cmp32(AddressLiteral src1, int32_t imm);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2260
  // compare reg - mem, or reg - &mem
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2261
  void cmp32(Register src1, AddressLiteral src2);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2262
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2263
  void cmp32(Register src1, Address src2);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2264
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2265
#ifndef _LP64
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2266
  void cmpoop(Address dst, jobject obj);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2267
  void cmpoop(Register dst, jobject obj);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2268
#endif // _LP64
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2269
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2270
  // NOTE src2 must be the lval. This is NOT an mem-mem compare
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2271
  void cmpptr(Address src1, AddressLiteral src2);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2272
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2273
  void cmpptr(Register src1, AddressLiteral src2);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2274
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2275
  void cmpptr(Register src1, Register src2) { LP64_ONLY(cmpq(src1, src2)) NOT_LP64(cmpl(src1, src2)) ; }
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2276
  void cmpptr(Register src1, Address src2) { LP64_ONLY(cmpq(src1, src2)) NOT_LP64(cmpl(src1, src2)) ; }
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2277
  // void cmpptr(Address src1, Register src2) { LP64_ONLY(cmpq(src1, src2)) NOT_LP64(cmpl(src1, src2)) ; }
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2278
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2279
  void cmpptr(Register src1, int32_t src2) { LP64_ONLY(cmpq(src1, src2)) NOT_LP64(cmpl(src1, src2)) ; }
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2280
  void cmpptr(Address src1, int32_t src2) { LP64_ONLY(cmpq(src1, src2)) NOT_LP64(cmpl(src1, src2)) ; }
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2281
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2282
  // cmp64 to avoild hiding cmpq
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2283
  void cmp64(Register src1, AddressLiteral src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2284
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2285
  void cmpxchgptr(Register reg, Address adr);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2286
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2287
  void locked_cmpxchgptr(Register reg, AddressLiteral adr);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2288
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2289
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2290
  void imulptr(Register dst, Register src) { LP64_ONLY(imulq(dst, src)) NOT_LP64(imull(dst, src)); }
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2291
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2292
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2293
  void negptr(Register dst) { LP64_ONLY(negq(dst)) NOT_LP64(negl(dst)); }
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2294
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2295
  void notptr(Register dst) { LP64_ONLY(notq(dst)) NOT_LP64(notl(dst)); }
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2296
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2297
  void shlptr(Register dst, int32_t shift);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2298
  void shlptr(Register dst) { LP64_ONLY(shlq(dst)) NOT_LP64(shll(dst)); }
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2299
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2300
  void shrptr(Register dst, int32_t shift);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2301
  void shrptr(Register dst) { LP64_ONLY(shrq(dst)) NOT_LP64(shrl(dst)); }
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2302
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2303
  void sarptr(Register dst) { LP64_ONLY(sarq(dst)) NOT_LP64(sarl(dst)); }
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2304
  void sarptr(Register dst, int32_t src) { LP64_ONLY(sarq(dst, src)) NOT_LP64(sarl(dst, src)); }
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2305
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2306
  void subptr(Address dst, int32_t src) { LP64_ONLY(subq(dst, src)) NOT_LP64(subl(dst, src)); }
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2307
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2308
  void subptr(Register dst, Address src) { LP64_ONLY(subq(dst, src)) NOT_LP64(subl(dst, src)); }
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2309
  void subptr(Register dst, int32_t src);
11791
3be8cae67887 7125136: SIGILL on linux amd64 in gc/ArrayJuggle/Juggle29
kvn
parents: 11429
diff changeset
  2310
  // Force generation of a 4 byte immediate value even if it fits into 8bit
3be8cae67887 7125136: SIGILL on linux amd64 in gc/ArrayJuggle/Juggle29
kvn
parents: 11429
diff changeset
  2311
  void subptr_imm32(Register dst, int32_t src);
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2312
  void subptr(Register dst, Register src);
9630
d6419e4395e3 6939861: JVM should handle more conversion operations
never
parents: 9437
diff changeset
  2313
  void subptr(Register dst, RegisterOrConstant src) {
d6419e4395e3 6939861: JVM should handle more conversion operations
never
parents: 9437
diff changeset
  2314
    if (src.is_constant()) subptr(dst, (int) src.as_constant());
d6419e4395e3 6939861: JVM should handle more conversion operations
never
parents: 9437
diff changeset
  2315
    else                   subptr(dst,       src.as_register());
d6419e4395e3 6939861: JVM should handle more conversion operations
never
parents: 9437
diff changeset
  2316
  }
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2317
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2318
  void sbbptr(Address dst, int32_t src) { LP64_ONLY(sbbq(dst, src)) NOT_LP64(sbbl(dst, src)); }
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2319
  void sbbptr(Register dst, int32_t src) { LP64_ONLY(sbbq(dst, src)) NOT_LP64(sbbl(dst, src)); }
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2320
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2321
  void xchgptr(Register src1, Register src2) { LP64_ONLY(xchgq(src1, src2)) NOT_LP64(xchgl(src1, src2)) ; }
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2322
  void xchgptr(Register src1, Address src2) { LP64_ONLY(xchgq(src1, src2)) NOT_LP64(xchgl(src1, src2)) ; }
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2323
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2324
  void xaddptr(Address src1, Register src2) { LP64_ONLY(xaddq(src1, src2)) NOT_LP64(xaddl(src1, src2)) ; }
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2325
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2326
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2327
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2328
  // Helper functions for statistics gathering.
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2329
  // Conditionally (atomically, on MPs) increments passed counter address, preserving condition codes.
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2330
  void cond_inc32(Condition cond, AddressLiteral counter_addr);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2331
  // Unconditional atomic increment.
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2332
  void atomic_incl(AddressLiteral counter_addr);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2333
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2334
  void lea(Register dst, AddressLiteral adr);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2335
  void lea(Address dst, AddressLiteral adr);
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2336
  void lea(Register dst, Address adr) { Assembler::lea(dst, adr); }
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2337
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2338
  void leal32(Register dst, Address src) { leal(dst, src); }
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2339
8871
5c3b26c4119e 6964776: c2 should ensure the polling page is reachable on 64 bit
iveresov
parents: 8494
diff changeset
  2340
  // Import other testl() methods from the parent class or else
5c3b26c4119e 6964776: c2 should ensure the polling page is reachable on 64 bit
iveresov
parents: 8494
diff changeset
  2341
  // they will be hidden by the following overriding declaration.
5c3b26c4119e 6964776: c2 should ensure the polling page is reachable on 64 bit
iveresov
parents: 8494
diff changeset
  2342
  using Assembler::testl;
5c3b26c4119e 6964776: c2 should ensure the polling page is reachable on 64 bit
iveresov
parents: 8494
diff changeset
  2343
  void testl(Register dst, AddressLiteral src);
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2344
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2345
  void orptr(Register dst, Address src) { LP64_ONLY(orq(dst, src)) NOT_LP64(orl(dst, src)); }
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2346
  void orptr(Register dst, Register src) { LP64_ONLY(orq(dst, src)) NOT_LP64(orl(dst, src)); }
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2347
  void orptr(Register dst, int32_t src) { LP64_ONLY(orq(dst, src)) NOT_LP64(orl(dst, src)); }
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2348
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2349
  void testptr(Register src, int32_t imm32) {  LP64_ONLY(testq(src, imm32)) NOT_LP64(testl(src, imm32)); }
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2350
  void testptr(Register src1, Register src2);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2351
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2352
  void xorptr(Register dst, Register src) { LP64_ONLY(xorq(dst, src)) NOT_LP64(xorl(dst, src)); }
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2353
  void xorptr(Register dst, Address src) { LP64_ONLY(xorq(dst, src)) NOT_LP64(xorl(dst, src)); }
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2354
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2355
  // Calls
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2356
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2357
  void call(Label& L, relocInfo::relocType rtype);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2358
  void call(Register entry);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2359
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2360
  // NOTE: this call tranfers to the effective address of entry NOT
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2361
  // the address contained by entry. This is because this is more natural
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2362
  // for jumps/calls.
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2363
  void call(AddressLiteral entry);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2364
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2365
  // Jumps
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2366
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2367
  // NOTE: these jumps tranfer to the effective address of dst NOT
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2368
  // the address contained by dst. This is because this is more natural
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2369
  // for jumps/calls.
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2370
  void jump(AddressLiteral dst);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2371
  void jump_cc(Condition cc, AddressLiteral dst);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2372
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2373
  // 32bit can do a case table jump in one instruction but we no longer allow the base
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2374
  // to be installed in the Address class. This jump will tranfers to the address
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2375
  // contained in the location described by entry (not the address of entry)
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2376
  void jump(ArrayAddress entry);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2377
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2378
  // Floating
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2379
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2380
  void andpd(XMMRegister dst, Address src) { Assembler::andpd(dst, src); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2381
  void andpd(XMMRegister dst, AddressLiteral src);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2382
11427
bf248009cbbe 7116452: Add support for AVX instructions
kvn
parents: 11190
diff changeset
  2383
  void andps(XMMRegister dst, XMMRegister src) { Assembler::andps(dst, src); }
bf248009cbbe 7116452: Add support for AVX instructions
kvn
parents: 11190
diff changeset
  2384
  void andps(XMMRegister dst, Address src) { Assembler::andps(dst, src); }
bf248009cbbe 7116452: Add support for AVX instructions
kvn
parents: 11190
diff changeset
  2385
  void andps(XMMRegister dst, AddressLiteral src);
bf248009cbbe 7116452: Add support for AVX instructions
kvn
parents: 11190
diff changeset
  2386
bf248009cbbe 7116452: Add support for AVX instructions
kvn
parents: 11190
diff changeset
  2387
  void comiss(XMMRegister dst, XMMRegister src) { Assembler::comiss(dst, src); }
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2388
  void comiss(XMMRegister dst, Address src) { Assembler::comiss(dst, src); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2389
  void comiss(XMMRegister dst, AddressLiteral src);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2390
11427
bf248009cbbe 7116452: Add support for AVX instructions
kvn
parents: 11190
diff changeset
  2391
  void comisd(XMMRegister dst, XMMRegister src) { Assembler::comisd(dst, src); }
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2392
  void comisd(XMMRegister dst, Address src) { Assembler::comisd(dst, src); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2393
  void comisd(XMMRegister dst, AddressLiteral src);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2394
7433
b418028612ad 6961690: load oops from constant table on SPARC
twisti
parents: 7427
diff changeset
  2395
  void fadd_s(Address src)        { Assembler::fadd_s(src); }
b418028612ad 6961690: load oops from constant table on SPARC
twisti
parents: 7427
diff changeset
  2396
  void fadd_s(AddressLiteral src) { Assembler::fadd_s(as_Address(src)); }
b418028612ad 6961690: load oops from constant table on SPARC
twisti
parents: 7427
diff changeset
  2397
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2398
  void fldcw(Address src) { Assembler::fldcw(src); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2399
  void fldcw(AddressLiteral src);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2400
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2401
  void fld_s(int index)   { Assembler::fld_s(index); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2402
  void fld_s(Address src) { Assembler::fld_s(src); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2403
  void fld_s(AddressLiteral src);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2404
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2405
  void fld_d(Address src) { Assembler::fld_d(src); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2406
  void fld_d(AddressLiteral src);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2407
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2408
  void fld_x(Address src) { Assembler::fld_x(src); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2409
  void fld_x(AddressLiteral src);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2410
7433
b418028612ad 6961690: load oops from constant table on SPARC
twisti
parents: 7427
diff changeset
  2411
  void fmul_s(Address src)        { Assembler::fmul_s(src); }
b418028612ad 6961690: load oops from constant table on SPARC
twisti
parents: 7427
diff changeset
  2412
  void fmul_s(AddressLiteral src) { Assembler::fmul_s(as_Address(src)); }
b418028612ad 6961690: load oops from constant table on SPARC
twisti
parents: 7427
diff changeset
  2413
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2414
  void ldmxcsr(Address src) { Assembler::ldmxcsr(src); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2415
  void ldmxcsr(AddressLiteral src);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2416
12739
09f26b73ae66 7133857: exp() and pow() should use the x87 ISA on x86
roland
parents: 11791
diff changeset
  2417
  // compute pow(x,y) and exp(x) with x86 instructions. Don't cover
09f26b73ae66 7133857: exp() and pow() should use the x87 ISA on x86
roland
parents: 11791
diff changeset
  2418
  // all corner cases and may result in NaN and require fallback to a
09f26b73ae66 7133857: exp() and pow() should use the x87 ISA on x86
roland
parents: 11791
diff changeset
  2419
  // runtime call.
09f26b73ae66 7133857: exp() and pow() should use the x87 ISA on x86
roland
parents: 11791
diff changeset
  2420
  void fast_pow();
09f26b73ae66 7133857: exp() and pow() should use the x87 ISA on x86
roland
parents: 11791
diff changeset
  2421
  void fast_exp();
12955
7cb409520a04 7174532: jdk/test/java/lang/Math/WorstCaseTests.java failing on x86
roland
parents: 12739
diff changeset
  2422
  void increase_precision();
7cb409520a04 7174532: jdk/test/java/lang/Math/WorstCaseTests.java failing on x86
roland
parents: 12739
diff changeset
  2423
  void restore_precision();
12739
09f26b73ae66 7133857: exp() and pow() should use the x87 ISA on x86
roland
parents: 11791
diff changeset
  2424
09f26b73ae66 7133857: exp() and pow() should use the x87 ISA on x86
roland
parents: 11791
diff changeset
  2425
  // computes exp(x). Fallback to runtime call included.
09f26b73ae66 7133857: exp() and pow() should use the x87 ISA on x86
roland
parents: 11791
diff changeset
  2426
  void exp_with_fallback(int num_fpu_regs_in_use) { pow_or_exp(true, num_fpu_regs_in_use); }
09f26b73ae66 7133857: exp() and pow() should use the x87 ISA on x86
roland
parents: 11791
diff changeset
  2427
  // computes pow(x,y). Fallback to runtime call included.
09f26b73ae66 7133857: exp() and pow() should use the x87 ISA on x86
roland
parents: 11791
diff changeset
  2428
  void pow_with_fallback(int num_fpu_regs_in_use) { pow_or_exp(false, num_fpu_regs_in_use); }
09f26b73ae66 7133857: exp() and pow() should use the x87 ISA on x86
roland
parents: 11791
diff changeset
  2429
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2430
private:
12739
09f26b73ae66 7133857: exp() and pow() should use the x87 ISA on x86
roland
parents: 11791
diff changeset
  2431
09f26b73ae66 7133857: exp() and pow() should use the x87 ISA on x86
roland
parents: 11791
diff changeset
  2432
  // call runtime as a fallback for trig functions and pow/exp.
09f26b73ae66 7133857: exp() and pow() should use the x87 ISA on x86
roland
parents: 11791
diff changeset
  2433
  void fp_runtime_fallback(address runtime_entry, int nb_args, int num_fpu_regs_in_use);
09f26b73ae66 7133857: exp() and pow() should use the x87 ISA on x86
roland
parents: 11791
diff changeset
  2434
09f26b73ae66 7133857: exp() and pow() should use the x87 ISA on x86
roland
parents: 11791
diff changeset
  2435
  // computes 2^(Ylog2X); Ylog2X in ST(0)
09f26b73ae66 7133857: exp() and pow() should use the x87 ISA on x86
roland
parents: 11791
diff changeset
  2436
  void pow_exp_core_encoding();
09f26b73ae66 7133857: exp() and pow() should use the x87 ISA on x86
roland
parents: 11791
diff changeset
  2437
09f26b73ae66 7133857: exp() and pow() should use the x87 ISA on x86
roland
parents: 11791
diff changeset
  2438
  // computes pow(x,y) or exp(x). Fallback to runtime call included.
09f26b73ae66 7133857: exp() and pow() should use the x87 ISA on x86
roland
parents: 11791
diff changeset
  2439
  void pow_or_exp(bool is_exp, int num_fpu_regs_in_use);
09f26b73ae66 7133857: exp() and pow() should use the x87 ISA on x86
roland
parents: 11791
diff changeset
  2440
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2441
  // these are private because users should be doing movflt/movdbl
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2442
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2443
  void movss(Address dst, XMMRegister src)     { Assembler::movss(dst, src); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2444
  void movss(XMMRegister dst, XMMRegister src) { Assembler::movss(dst, src); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2445
  void movss(XMMRegister dst, Address src)     { Assembler::movss(dst, src); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2446
  void movss(XMMRegister dst, AddressLiteral src);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2447
11427
bf248009cbbe 7116452: Add support for AVX instructions
kvn
parents: 11190
diff changeset
  2448
  void movlpd(XMMRegister dst, Address src)    {Assembler::movlpd(dst, src); }
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2449
  void movlpd(XMMRegister dst, AddressLiteral src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2450
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2451
public:
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2452
7433
b418028612ad 6961690: load oops from constant table on SPARC
twisti
parents: 7427
diff changeset
  2453
  void addsd(XMMRegister dst, XMMRegister src)    { Assembler::addsd(dst, src); }
b418028612ad 6961690: load oops from constant table on SPARC
twisti
parents: 7427
diff changeset
  2454
  void addsd(XMMRegister dst, Address src)        { Assembler::addsd(dst, src); }
11427
bf248009cbbe 7116452: Add support for AVX instructions
kvn
parents: 11190
diff changeset
  2455
  void addsd(XMMRegister dst, AddressLiteral src);
7433
b418028612ad 6961690: load oops from constant table on SPARC
twisti
parents: 7427
diff changeset
  2456
b418028612ad 6961690: load oops from constant table on SPARC
twisti
parents: 7427
diff changeset
  2457
  void addss(XMMRegister dst, XMMRegister src)    { Assembler::addss(dst, src); }
b418028612ad 6961690: load oops from constant table on SPARC
twisti
parents: 7427
diff changeset
  2458
  void addss(XMMRegister dst, Address src)        { Assembler::addss(dst, src); }
11427
bf248009cbbe 7116452: Add support for AVX instructions
kvn
parents: 11190
diff changeset
  2459
  void addss(XMMRegister dst, AddressLiteral src);
7433
b418028612ad 6961690: load oops from constant table on SPARC
twisti
parents: 7427
diff changeset
  2460
b418028612ad 6961690: load oops from constant table on SPARC
twisti
parents: 7427
diff changeset
  2461
  void divsd(XMMRegister dst, XMMRegister src)    { Assembler::divsd(dst, src); }
b418028612ad 6961690: load oops from constant table on SPARC
twisti
parents: 7427
diff changeset
  2462
  void divsd(XMMRegister dst, Address src)        { Assembler::divsd(dst, src); }
11427
bf248009cbbe 7116452: Add support for AVX instructions
kvn
parents: 11190
diff changeset
  2463
  void divsd(XMMRegister dst, AddressLiteral src);
7433
b418028612ad 6961690: load oops from constant table on SPARC
twisti
parents: 7427
diff changeset
  2464
b418028612ad 6961690: load oops from constant table on SPARC
twisti
parents: 7427
diff changeset
  2465
  void divss(XMMRegister dst, XMMRegister src)    { Assembler::divss(dst, src); }
b418028612ad 6961690: load oops from constant table on SPARC
twisti
parents: 7427
diff changeset
  2466
  void divss(XMMRegister dst, Address src)        { Assembler::divss(dst, src); }
11427
bf248009cbbe 7116452: Add support for AVX instructions
kvn
parents: 11190
diff changeset
  2467
  void divss(XMMRegister dst, AddressLiteral src);
7433
b418028612ad 6961690: load oops from constant table on SPARC
twisti
parents: 7427
diff changeset
  2468
7724
a92d706dbdd5 7003271: Hotspot should track cumulative Java heap bytes allocated on a per-thread basis
phh
parents: 7433
diff changeset
  2469
  void movsd(XMMRegister dst, XMMRegister src) { Assembler::movsd(dst, src); }
a92d706dbdd5 7003271: Hotspot should track cumulative Java heap bytes allocated on a per-thread basis
phh
parents: 7433
diff changeset
  2470
  void movsd(Address dst, XMMRegister src)     { Assembler::movsd(dst, src); }
a92d706dbdd5 7003271: Hotspot should track cumulative Java heap bytes allocated on a per-thread basis
phh
parents: 7433
diff changeset
  2471
  void movsd(XMMRegister dst, Address src)     { Assembler::movsd(dst, src); }
11427
bf248009cbbe 7116452: Add support for AVX instructions
kvn
parents: 11190
diff changeset
  2472
  void movsd(XMMRegister dst, AddressLiteral src);
7433
b418028612ad 6961690: load oops from constant table on SPARC
twisti
parents: 7427
diff changeset
  2473
b418028612ad 6961690: load oops from constant table on SPARC
twisti
parents: 7427
diff changeset
  2474
  void mulsd(XMMRegister dst, XMMRegister src)    { Assembler::mulsd(dst, src); }
b418028612ad 6961690: load oops from constant table on SPARC
twisti
parents: 7427
diff changeset
  2475
  void mulsd(XMMRegister dst, Address src)        { Assembler::mulsd(dst, src); }
11427
bf248009cbbe 7116452: Add support for AVX instructions
kvn
parents: 11190
diff changeset
  2476
  void mulsd(XMMRegister dst, AddressLiteral src);
7433
b418028612ad 6961690: load oops from constant table on SPARC
twisti
parents: 7427
diff changeset
  2477
b418028612ad 6961690: load oops from constant table on SPARC
twisti
parents: 7427
diff changeset
  2478
  void mulss(XMMRegister dst, XMMRegister src)    { Assembler::mulss(dst, src); }
b418028612ad 6961690: load oops from constant table on SPARC
twisti
parents: 7427
diff changeset
  2479
  void mulss(XMMRegister dst, Address src)        { Assembler::mulss(dst, src); }
11427
bf248009cbbe 7116452: Add support for AVX instructions
kvn
parents: 11190
diff changeset
  2480
  void mulss(XMMRegister dst, AddressLiteral src);
7433
b418028612ad 6961690: load oops from constant table on SPARC
twisti
parents: 7427
diff changeset
  2481
b418028612ad 6961690: load oops from constant table on SPARC
twisti
parents: 7427
diff changeset
  2482
  void sqrtsd(XMMRegister dst, XMMRegister src)    { Assembler::sqrtsd(dst, src); }
b418028612ad 6961690: load oops from constant table on SPARC
twisti
parents: 7427
diff changeset
  2483
  void sqrtsd(XMMRegister dst, Address src)        { Assembler::sqrtsd(dst, src); }
11427
bf248009cbbe 7116452: Add support for AVX instructions
kvn
parents: 11190
diff changeset
  2484
  void sqrtsd(XMMRegister dst, AddressLiteral src);
7433
b418028612ad 6961690: load oops from constant table on SPARC
twisti
parents: 7427
diff changeset
  2485
b418028612ad 6961690: load oops from constant table on SPARC
twisti
parents: 7427
diff changeset
  2486
  void sqrtss(XMMRegister dst, XMMRegister src)    { Assembler::sqrtss(dst, src); }
b418028612ad 6961690: load oops from constant table on SPARC
twisti
parents: 7427
diff changeset
  2487
  void sqrtss(XMMRegister dst, Address src)        { Assembler::sqrtss(dst, src); }
11427
bf248009cbbe 7116452: Add support for AVX instructions
kvn
parents: 11190
diff changeset
  2488
  void sqrtss(XMMRegister dst, AddressLiteral src);
7433
b418028612ad 6961690: load oops from constant table on SPARC
twisti
parents: 7427
diff changeset
  2489
b418028612ad 6961690: load oops from constant table on SPARC
twisti
parents: 7427
diff changeset
  2490
  void subsd(XMMRegister dst, XMMRegister src)    { Assembler::subsd(dst, src); }
b418028612ad 6961690: load oops from constant table on SPARC
twisti
parents: 7427
diff changeset
  2491
  void subsd(XMMRegister dst, Address src)        { Assembler::subsd(dst, src); }
11427
bf248009cbbe 7116452: Add support for AVX instructions
kvn
parents: 11190
diff changeset
  2492
  void subsd(XMMRegister dst, AddressLiteral src);
7433
b418028612ad 6961690: load oops from constant table on SPARC
twisti
parents: 7427
diff changeset
  2493
b418028612ad 6961690: load oops from constant table on SPARC
twisti
parents: 7427
diff changeset
  2494
  void subss(XMMRegister dst, XMMRegister src)    { Assembler::subss(dst, src); }
b418028612ad 6961690: load oops from constant table on SPARC
twisti
parents: 7427
diff changeset
  2495
  void subss(XMMRegister dst, Address src)        { Assembler::subss(dst, src); }
11427
bf248009cbbe 7116452: Add support for AVX instructions
kvn
parents: 11190
diff changeset
  2496
  void subss(XMMRegister dst, AddressLiteral src);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2497
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2498
  void ucomiss(XMMRegister dst, XMMRegister src) { Assembler::ucomiss(dst, src); }
11427
bf248009cbbe 7116452: Add support for AVX instructions
kvn
parents: 11190
diff changeset
  2499
  void ucomiss(XMMRegister dst, Address src)     { Assembler::ucomiss(dst, src); }
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2500
  void ucomiss(XMMRegister dst, AddressLiteral src);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2501
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2502
  void ucomisd(XMMRegister dst, XMMRegister src) { Assembler::ucomisd(dst, src); }
11427
bf248009cbbe 7116452: Add support for AVX instructions
kvn
parents: 11190
diff changeset
  2503
  void ucomisd(XMMRegister dst, Address src)     { Assembler::ucomisd(dst, src); }
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2504
  void ucomisd(XMMRegister dst, AddressLiteral src);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2505
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2506
  // Bitwise Logical XOR of Packed Double-Precision Floating-Point Values
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2507
  void xorpd(XMMRegister dst, XMMRegister src) { Assembler::xorpd(dst, src); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2508
  void xorpd(XMMRegister dst, Address src)     { Assembler::xorpd(dst, src); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2509
  void xorpd(XMMRegister dst, AddressLiteral src);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2510
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2511
  // Bitwise Logical XOR of Packed Single-Precision Floating-Point Values
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2512
  void xorps(XMMRegister dst, XMMRegister src) { Assembler::xorps(dst, src); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2513
  void xorps(XMMRegister dst, Address src)     { Assembler::xorps(dst, src); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2514
  void xorps(XMMRegister dst, AddressLiteral src);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2515
11429
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents: 11427
diff changeset
  2516
  // AVX 3-operands instructions
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents: 11427
diff changeset
  2517
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents: 11427
diff changeset
  2518
  void vaddsd(XMMRegister dst, XMMRegister nds, XMMRegister src) { Assembler::vaddsd(dst, nds, src); }
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents: 11427
diff changeset
  2519
  void vaddsd(XMMRegister dst, XMMRegister nds, Address src)     { Assembler::vaddsd(dst, nds, src); }
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents: 11427
diff changeset
  2520
  void vaddsd(XMMRegister dst, XMMRegister nds, AddressLiteral src);
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents: 11427
diff changeset
  2521
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents: 11427
diff changeset
  2522
  void vaddss(XMMRegister dst, XMMRegister nds, XMMRegister src) { Assembler::vaddss(dst, nds, src); }
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents: 11427
diff changeset
  2523
  void vaddss(XMMRegister dst, XMMRegister nds, Address src)     { Assembler::vaddss(dst, nds, src); }
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents: 11427
diff changeset
  2524
  void vaddss(XMMRegister dst, XMMRegister nds, AddressLiteral src);
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents: 11427
diff changeset
  2525
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents: 11427
diff changeset
  2526
  void vandpd(XMMRegister dst, XMMRegister nds, Address src)     { Assembler::vandpd(dst, nds, src); }
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents: 11427
diff changeset
  2527
  void vandpd(XMMRegister dst, XMMRegister nds, AddressLiteral src);
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents: 11427
diff changeset
  2528
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents: 11427
diff changeset
  2529
  void vandps(XMMRegister dst, XMMRegister nds, Address src)     { Assembler::vandps(dst, nds, src); }
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents: 11427
diff changeset
  2530
  void vandps(XMMRegister dst, XMMRegister nds, AddressLiteral src);
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents: 11427
diff changeset
  2531
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents: 11427
diff changeset
  2532
  void vdivsd(XMMRegister dst, XMMRegister nds, XMMRegister src) { Assembler::vdivsd(dst, nds, src); }
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents: 11427
diff changeset
  2533
  void vdivsd(XMMRegister dst, XMMRegister nds, Address src)     { Assembler::vdivsd(dst, nds, src); }
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents: 11427
diff changeset
  2534
  void vdivsd(XMMRegister dst, XMMRegister nds, AddressLiteral src);
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents: 11427
diff changeset
  2535
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents: 11427
diff changeset
  2536
  void vdivss(XMMRegister dst, XMMRegister nds, XMMRegister src) { Assembler::vdivss(dst, nds, src); }
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents: 11427
diff changeset
  2537
  void vdivss(XMMRegister dst, XMMRegister nds, Address src)     { Assembler::vdivss(dst, nds, src); }
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents: 11427
diff changeset
  2538
  void vdivss(XMMRegister dst, XMMRegister nds, AddressLiteral src);
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents: 11427
diff changeset
  2539
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents: 11427
diff changeset
  2540
  void vmulsd(XMMRegister dst, XMMRegister nds, XMMRegister src) { Assembler::vmulsd(dst, nds, src); }
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents: 11427
diff changeset
  2541
  void vmulsd(XMMRegister dst, XMMRegister nds, Address src)     { Assembler::vmulsd(dst, nds, src); }
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents: 11427
diff changeset
  2542
  void vmulsd(XMMRegister dst, XMMRegister nds, AddressLiteral src);
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents: 11427
diff changeset
  2543
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents: 11427
diff changeset
  2544
  void vmulss(XMMRegister dst, XMMRegister nds, XMMRegister src) { Assembler::vmulss(dst, nds, src); }
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents: 11427
diff changeset
  2545
  void vmulss(XMMRegister dst, XMMRegister nds, Address src)     { Assembler::vmulss(dst, nds, src); }
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents: 11427
diff changeset
  2546
  void vmulss(XMMRegister dst, XMMRegister nds, AddressLiteral src);
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents: 11427
diff changeset
  2547
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents: 11427
diff changeset
  2548
  void vsubsd(XMMRegister dst, XMMRegister nds, XMMRegister src) { Assembler::vsubsd(dst, nds, src); }
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents: 11427
diff changeset
  2549
  void vsubsd(XMMRegister dst, XMMRegister nds, Address src)     { Assembler::vsubsd(dst, nds, src); }
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents: 11427
diff changeset
  2550
  void vsubsd(XMMRegister dst, XMMRegister nds, AddressLiteral src);
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents: 11427
diff changeset
  2551
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents: 11427
diff changeset
  2552
  void vsubss(XMMRegister dst, XMMRegister nds, XMMRegister src) { Assembler::vsubss(dst, nds, src); }
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents: 11427
diff changeset
  2553
  void vsubss(XMMRegister dst, XMMRegister nds, Address src)     { Assembler::vsubss(dst, nds, src); }
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents: 11427
diff changeset
  2554
  void vsubss(XMMRegister dst, XMMRegister nds, AddressLiteral src);
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents: 11427
diff changeset
  2555
13104
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12955
diff changeset
  2556
  // AVX Vector instructions
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12955
diff changeset
  2557
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12955
diff changeset
  2558
  void vxorpd(XMMRegister dst, XMMRegister nds, XMMRegister src, bool vector256) { Assembler::vxorpd(dst, nds, src, vector256); }
11429
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents: 11427
diff changeset
  2559
  void vxorpd(XMMRegister dst, XMMRegister nds, Address src) { Assembler::vxorpd(dst, nds, src); }
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents: 11427
diff changeset
  2560
  void vxorpd(XMMRegister dst, XMMRegister nds, AddressLiteral src);
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents: 11427
diff changeset
  2561
13104
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12955
diff changeset
  2562
  void vxorps(XMMRegister dst, XMMRegister nds, XMMRegister src, bool vector256) { Assembler::vxorps(dst, nds, src, vector256); }
11429
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents: 11427
diff changeset
  2563
  void vxorps(XMMRegister dst, XMMRegister nds, Address src) { Assembler::vxorps(dst, nds, src); }
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents: 11427
diff changeset
  2564
  void vxorps(XMMRegister dst, XMMRegister nds, AddressLiteral src);
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents: 11427
diff changeset
  2565
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents: 11427
diff changeset
  2566
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2567
  // Data
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2568
8882
f852635a6383 7032388: guarantee(VM_Version::supports_cmov()) failed: illegal instruction on i586 after 6919934
twisti
parents: 8871
diff changeset
  2569
  void cmov32( Condition cc, Register dst, Address  src);
f852635a6383 7032388: guarantee(VM_Version::supports_cmov()) failed: illegal instruction on i586 after 6919934
twisti
parents: 8871
diff changeset
  2570
  void cmov32( Condition cc, Register dst, Register src);
f852635a6383 7032388: guarantee(VM_Version::supports_cmov()) failed: illegal instruction on i586 after 6919934
twisti
parents: 8871
diff changeset
  2571
f852635a6383 7032388: guarantee(VM_Version::supports_cmov()) failed: illegal instruction on i586 after 6919934
twisti
parents: 8871
diff changeset
  2572
  void cmov(   Condition cc, Register dst, Register src) { cmovptr(cc, dst, src); }
f852635a6383 7032388: guarantee(VM_Version::supports_cmov()) failed: illegal instruction on i586 after 6919934
twisti
parents: 8871
diff changeset
  2573
f852635a6383 7032388: guarantee(VM_Version::supports_cmov()) failed: illegal instruction on i586 after 6919934
twisti
parents: 8871
diff changeset
  2574
  void cmovptr(Condition cc, Register dst, Address  src) { LP64_ONLY(cmovq(cc, dst, src)) NOT_LP64(cmov32(cc, dst, src)); }
f852635a6383 7032388: guarantee(VM_Version::supports_cmov()) failed: illegal instruction on i586 after 6919934
twisti
parents: 8871
diff changeset
  2575
  void cmovptr(Condition cc, Register dst, Register src) { LP64_ONLY(cmovq(cc, dst, src)) NOT_LP64(cmov32(cc, dst, src)); }
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2576
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2577
  void movoop(Register dst, jobject obj);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2578
  void movoop(Address dst, jobject obj);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2579
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2580
  void movptr(ArrayAddress dst, Register src);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2581
  // can this do an lea?
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2582
  void movptr(Register dst, ArrayAddress src);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2583
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2584
  void movptr(Register dst, Address src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2585
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2586
  void movptr(Register dst, AddressLiteral src);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2587
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2588
  void movptr(Register dst, intptr_t src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2589
  void movptr(Register dst, Register src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2590
  void movptr(Address dst, intptr_t src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2591
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2592
  void movptr(Address dst, Register src);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2593
9630
d6419e4395e3 6939861: JVM should handle more conversion operations
never
parents: 9437
diff changeset
  2594
  void movptr(Register dst, RegisterOrConstant src) {
d6419e4395e3 6939861: JVM should handle more conversion operations
never
parents: 9437
diff changeset
  2595
    if (src.is_constant()) movptr(dst, src.as_constant());
d6419e4395e3 6939861: JVM should handle more conversion operations
never
parents: 9437
diff changeset
  2596
    else                   movptr(dst, src.as_register());
d6419e4395e3 6939861: JVM should handle more conversion operations
never
parents: 9437
diff changeset
  2597
  }
d6419e4395e3 6939861: JVM should handle more conversion operations
never
parents: 9437
diff changeset
  2598
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2599
#ifdef _LP64
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2600
  // Generally the next two are only used for moving NULL
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2601
  // Although there are situations in initializing the mark word where
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2602
  // they could be used. They are dangerous.
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2603
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2604
  // They only exist on LP64 so that int32_t and intptr_t are not the same
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2605
  // and we have ambiguous declarations.
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2606
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2607
  void movptr(Address dst, int32_t imm32);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2608
  void movptr(Register dst, int32_t imm32);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2609
#endif // _LP64
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2610
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2611
  // to avoid hiding movl
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2612
  void mov32(AddressLiteral dst, Register src);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2613
  void mov32(Register dst, AddressLiteral src);
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2614
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2615
  // to avoid hiding movb
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2616
  void movbyte(ArrayAddress dst, int src);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2617
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2618
  // Can push value or effective address
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2619
  void pushptr(AddressLiteral src);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2620
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2621
  void pushptr(Address src) { LP64_ONLY(pushq(src)) NOT_LP64(pushl(src)); }
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2622
  void popptr(Address src) { LP64_ONLY(popq(src)) NOT_LP64(popl(src)); }
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2623
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2624
  void pushoop(jobject obj);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2625
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2626
  // sign extend as need a l to ptr sized element
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2627
  void movl2ptr(Register dst, Address src) { LP64_ONLY(movslq(dst, src)) NOT_LP64(movl(dst, src)); }
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2628
  void movl2ptr(Register dst, Register src) { LP64_ONLY(movslq(dst, src)) NOT_LP64(if (dst != src) movl(dst, src)); }
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2629
11791
3be8cae67887 7125136: SIGILL on linux amd64 in gc/ArrayJuggle/Juggle29
kvn
parents: 11429
diff changeset
  2630
  // C2 compiled method's prolog code.
3be8cae67887 7125136: SIGILL on linux amd64 in gc/ArrayJuggle/Juggle29
kvn
parents: 11429
diff changeset
  2631
  void verified_entry(int framesize, bool stack_bang, bool fp_mode_24b);
3be8cae67887 7125136: SIGILL on linux amd64 in gc/ArrayJuggle/Juggle29
kvn
parents: 11429
diff changeset
  2632
3905
7d725029ac85 6827605: new String intrinsics may prevent EA scalar replacement
kvn
parents: 2862
diff changeset
  2633
  // IndexOf strings.
8494
4258c78226d9 6942326: x86 code in string_indexof() could read beyond reserved heap space
kvn
parents: 8332
diff changeset
  2634
  // Small strings are loaded through stack if they cross page boundary.
3905
7d725029ac85 6827605: new String intrinsics may prevent EA scalar replacement
kvn
parents: 2862
diff changeset
  2635
  void string_indexof(Register str1, Register str2,
8494
4258c78226d9 6942326: x86 code in string_indexof() could read beyond reserved heap space
kvn
parents: 8332
diff changeset
  2636
                      Register cnt1, Register cnt2,
4258c78226d9 6942326: x86 code in string_indexof() could read beyond reserved heap space
kvn
parents: 8332
diff changeset
  2637
                      int int_cnt2,  Register result,
3905
7d725029ac85 6827605: new String intrinsics may prevent EA scalar replacement
kvn
parents: 2862
diff changeset
  2638
                      XMMRegister vec, Register tmp);
7d725029ac85 6827605: new String intrinsics may prevent EA scalar replacement
kvn
parents: 2862
diff changeset
  2639
8494
4258c78226d9 6942326: x86 code in string_indexof() could read beyond reserved heap space
kvn
parents: 8332
diff changeset
  2640
  // IndexOf for constant substrings with size >= 8 elements
4258c78226d9 6942326: x86 code in string_indexof() could read beyond reserved heap space
kvn
parents: 8332
diff changeset
  2641
  // which don't need to be loaded through stack.
4258c78226d9 6942326: x86 code in string_indexof() could read beyond reserved heap space
kvn
parents: 8332
diff changeset
  2642
  void string_indexofC8(Register str1, Register str2,
4258c78226d9 6942326: x86 code in string_indexof() could read beyond reserved heap space
kvn
parents: 8332
diff changeset
  2643
                      Register cnt1, Register cnt2,
4258c78226d9 6942326: x86 code in string_indexof() could read beyond reserved heap space
kvn
parents: 8332
diff changeset
  2644
                      int int_cnt2,  Register result,
4258c78226d9 6942326: x86 code in string_indexof() could read beyond reserved heap space
kvn
parents: 8332
diff changeset
  2645
                      XMMRegister vec, Register tmp);
4258c78226d9 6942326: x86 code in string_indexof() could read beyond reserved heap space
kvn
parents: 8332
diff changeset
  2646
4258c78226d9 6942326: x86 code in string_indexof() could read beyond reserved heap space
kvn
parents: 8332
diff changeset
  2647
    // Smallest code: we don't need to load through stack,
4258c78226d9 6942326: x86 code in string_indexof() could read beyond reserved heap space
kvn
parents: 8332
diff changeset
  2648
    // check string tail.
4258c78226d9 6942326: x86 code in string_indexof() could read beyond reserved heap space
kvn
parents: 8332
diff changeset
  2649
3905
7d725029ac85 6827605: new String intrinsics may prevent EA scalar replacement
kvn
parents: 2862
diff changeset
  2650
  // Compare strings.
7d725029ac85 6827605: new String intrinsics may prevent EA scalar replacement
kvn
parents: 2862
diff changeset
  2651
  void string_compare(Register str1, Register str2,
7d725029ac85 6827605: new String intrinsics may prevent EA scalar replacement
kvn
parents: 2862
diff changeset
  2652
                      Register cnt1, Register cnt2, Register result,
8332
3320859e937a 7016474: string compare intrinsic improvements
never
parents: 8328
diff changeset
  2653
                      XMMRegister vec1);
3905
7d725029ac85 6827605: new String intrinsics may prevent EA scalar replacement
kvn
parents: 2862
diff changeset
  2654
7d725029ac85 6827605: new String intrinsics may prevent EA scalar replacement
kvn
parents: 2862
diff changeset
  2655
  // Compare char[] arrays.
7d725029ac85 6827605: new String intrinsics may prevent EA scalar replacement
kvn
parents: 2862
diff changeset
  2656
  void char_arrays_equals(bool is_array_equ, Register ary1, Register ary2,
7d725029ac85 6827605: new String intrinsics may prevent EA scalar replacement
kvn
parents: 2862
diff changeset
  2657
                          Register limit, Register result, Register chr,
7d725029ac85 6827605: new String intrinsics may prevent EA scalar replacement
kvn
parents: 2862
diff changeset
  2658
                          XMMRegister vec1, XMMRegister vec2);
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2659
6433
b0e4fafdc38b 4809552: Optimize Arrays.fill(...)
never
parents: 6179
diff changeset
  2660
  // Fill primitive arrays
b0e4fafdc38b 4809552: Optimize Arrays.fill(...)
never
parents: 6179
diff changeset
  2661
  void generate_fill(BasicType t, bool aligned,
b0e4fafdc38b 4809552: Optimize Arrays.fill(...)
never
parents: 6179
diff changeset
  2662
                     Register to, Register value, Register count,
b0e4fafdc38b 4809552: Optimize Arrays.fill(...)
never
parents: 6179
diff changeset
  2663
                     Register rtmp, XMMRegister xtmp);
b0e4fafdc38b 4809552: Optimize Arrays.fill(...)
never
parents: 6179
diff changeset
  2664
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2665
#undef VIRTUAL
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2666
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2667
};
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2668
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2669
/**
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2670
 * class SkipIfEqual:
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2671
 *
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2672
 * Instantiating this class will result in assembly code being output that will
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2673
 * jump around any code emitted between the creation of the instance and it's
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2674
 * automatic destruction at the end of a scope block, depending on the value of
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2675
 * the flag passed to the constructor, which will be checked at run-time.
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2676
 */
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2677
class SkipIfEqual {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2678
 private:
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2679
  MacroAssembler* _masm;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2680
  Label _label;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2681
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2682
 public:
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2683
   SkipIfEqual(MacroAssembler*, const bool* flag_addr, bool value);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2684
   ~SkipIfEqual();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2685
};
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2686
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2687
#ifdef ASSERT
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2688
inline bool AbstractAssembler::pd_check_instruction_mark() { return true; }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2689
#endif
7397
5b173b4ca846 6989984: Use standard include model for Hospot
stefank
parents: 7121
diff changeset
  2690
5b173b4ca846 6989984: Use standard include model for Hospot
stefank
parents: 7121
diff changeset
  2691
#endif // CPU_X86_VM_ASSEMBLER_X86_HPP