hotspot/src/cpu/x86/vm/assembler_x86_32.hpp
author ysr
Thu, 05 Jun 2008 15:57:56 -0700
changeset 1374 4c24294029a9
parent 244 c8ad6f221400
child 1376 f7fc7a708b63
permissions -rw-r--r--
6711316: Open source the Garbage-First garbage collector Summary: First mercurial integration of the code for the Garbage-First garbage collector. Reviewed-by: apetrusenko, iveresov, jmasa, sgoldman, tonyp, ysr
Ignore whitespace changes - Everywhere: Within whitespace: At end of lines:
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
     1
/*
489c9b5090e2 Initial load
duke
parents:
diff changeset
     2
 * Copyright 1997-2007 Sun Microsystems, Inc.  All Rights Reserved.
489c9b5090e2 Initial load
duke
parents:
diff changeset
     3
 * DO NOT ALTER OR REMOVE COPYRIGHT NOTICES OR THIS FILE HEADER.
489c9b5090e2 Initial load
duke
parents:
diff changeset
     4
 *
489c9b5090e2 Initial load
duke
parents:
diff changeset
     5
 * This code is free software; you can redistribute it and/or modify it
489c9b5090e2 Initial load
duke
parents:
diff changeset
     6
 * under the terms of the GNU General Public License version 2 only, as
489c9b5090e2 Initial load
duke
parents:
diff changeset
     7
 * published by the Free Software Foundation.
489c9b5090e2 Initial load
duke
parents:
diff changeset
     8
 *
489c9b5090e2 Initial load
duke
parents:
diff changeset
     9
 * This code is distributed in the hope that it will be useful, but WITHOUT
489c9b5090e2 Initial load
duke
parents:
diff changeset
    10
 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
489c9b5090e2 Initial load
duke
parents:
diff changeset
    11
 * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License
489c9b5090e2 Initial load
duke
parents:
diff changeset
    12
 * version 2 for more details (a copy is included in the LICENSE file that
489c9b5090e2 Initial load
duke
parents:
diff changeset
    13
 * accompanied this code).
489c9b5090e2 Initial load
duke
parents:
diff changeset
    14
 *
489c9b5090e2 Initial load
duke
parents:
diff changeset
    15
 * You should have received a copy of the GNU General Public License version
489c9b5090e2 Initial load
duke
parents:
diff changeset
    16
 * 2 along with this work; if not, write to the Free Software Foundation,
489c9b5090e2 Initial load
duke
parents:
diff changeset
    17
 * Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA.
489c9b5090e2 Initial load
duke
parents:
diff changeset
    18
 *
489c9b5090e2 Initial load
duke
parents:
diff changeset
    19
 * Please contact Sun Microsystems, Inc., 4150 Network Circle, Santa Clara,
489c9b5090e2 Initial load
duke
parents:
diff changeset
    20
 * CA 95054 USA or visit www.sun.com if you need additional information or
489c9b5090e2 Initial load
duke
parents:
diff changeset
    21
 * have any questions.
489c9b5090e2 Initial load
duke
parents:
diff changeset
    22
 *
489c9b5090e2 Initial load
duke
parents:
diff changeset
    23
 */
489c9b5090e2 Initial load
duke
parents:
diff changeset
    24
489c9b5090e2 Initial load
duke
parents:
diff changeset
    25
class BiasedLockingCounters;
489c9b5090e2 Initial load
duke
parents:
diff changeset
    26
489c9b5090e2 Initial load
duke
parents:
diff changeset
    27
// Contains all the definitions needed for x86 assembly code generation.
489c9b5090e2 Initial load
duke
parents:
diff changeset
    28
489c9b5090e2 Initial load
duke
parents:
diff changeset
    29
// Calling convention
489c9b5090e2 Initial load
duke
parents:
diff changeset
    30
class Argument VALUE_OBJ_CLASS_SPEC {
489c9b5090e2 Initial load
duke
parents:
diff changeset
    31
 public:
489c9b5090e2 Initial load
duke
parents:
diff changeset
    32
  enum {
489c9b5090e2 Initial load
duke
parents:
diff changeset
    33
#ifdef _LP64
489c9b5090e2 Initial load
duke
parents:
diff changeset
    34
#ifdef _WIN64
489c9b5090e2 Initial load
duke
parents:
diff changeset
    35
    n_int_register_parameters_c   = 4, // rcx, rdx, r8, r9 (c_rarg0, c_rarg1, ...)
489c9b5090e2 Initial load
duke
parents:
diff changeset
    36
    n_float_register_parameters_c = 4,  // xmm0 - xmm3 (c_farg0, c_farg1, ... )
489c9b5090e2 Initial load
duke
parents:
diff changeset
    37
#else
489c9b5090e2 Initial load
duke
parents:
diff changeset
    38
    n_int_register_parameters_c   = 6, // rdi, rsi, rdx, rcx, r8, r9 (c_rarg0, c_rarg1, ...)
489c9b5090e2 Initial load
duke
parents:
diff changeset
    39
    n_float_register_parameters_c = 8,  // xmm0 - xmm7 (c_farg0, c_farg1, ... )
489c9b5090e2 Initial load
duke
parents:
diff changeset
    40
#endif // _WIN64
489c9b5090e2 Initial load
duke
parents:
diff changeset
    41
    n_int_register_parameters_j   = 6, // j_rarg0, j_rarg1, ...
489c9b5090e2 Initial load
duke
parents:
diff changeset
    42
    n_float_register_parameters_j = 8  // j_farg0, j_farg1, ...
489c9b5090e2 Initial load
duke
parents:
diff changeset
    43
#else
489c9b5090e2 Initial load
duke
parents:
diff changeset
    44
    n_register_parameters = 0   // 0 registers used to pass arguments
489c9b5090e2 Initial load
duke
parents:
diff changeset
    45
#endif // _LP64
489c9b5090e2 Initial load
duke
parents:
diff changeset
    46
  };
489c9b5090e2 Initial load
duke
parents:
diff changeset
    47
};
489c9b5090e2 Initial load
duke
parents:
diff changeset
    48
489c9b5090e2 Initial load
duke
parents:
diff changeset
    49
489c9b5090e2 Initial load
duke
parents:
diff changeset
    50
#ifdef _LP64
489c9b5090e2 Initial load
duke
parents:
diff changeset
    51
// Symbolically name the register arguments used by the c calling convention.
489c9b5090e2 Initial load
duke
parents:
diff changeset
    52
// Windows is different from linux/solaris. So much for standards...
489c9b5090e2 Initial load
duke
parents:
diff changeset
    53
489c9b5090e2 Initial load
duke
parents:
diff changeset
    54
#ifdef _WIN64
489c9b5090e2 Initial load
duke
parents:
diff changeset
    55
489c9b5090e2 Initial load
duke
parents:
diff changeset
    56
REGISTER_DECLARATION(Register, c_rarg0, rcx);
489c9b5090e2 Initial load
duke
parents:
diff changeset
    57
REGISTER_DECLARATION(Register, c_rarg1, rdx);
489c9b5090e2 Initial load
duke
parents:
diff changeset
    58
REGISTER_DECLARATION(Register, c_rarg2, r8);
489c9b5090e2 Initial load
duke
parents:
diff changeset
    59
REGISTER_DECLARATION(Register, c_rarg3, r9);
489c9b5090e2 Initial load
duke
parents:
diff changeset
    60
489c9b5090e2 Initial load
duke
parents:
diff changeset
    61
REGISTER_DECLARATION(FloatRegister, c_farg0, xmm0);
489c9b5090e2 Initial load
duke
parents:
diff changeset
    62
REGISTER_DECLARATION(FloatRegister, c_farg1, xmm1);
489c9b5090e2 Initial load
duke
parents:
diff changeset
    63
REGISTER_DECLARATION(FloatRegister, c_farg2, xmm2);
489c9b5090e2 Initial load
duke
parents:
diff changeset
    64
REGISTER_DECLARATION(FloatRegister, c_farg3, xmm3);
489c9b5090e2 Initial load
duke
parents:
diff changeset
    65
489c9b5090e2 Initial load
duke
parents:
diff changeset
    66
#else
489c9b5090e2 Initial load
duke
parents:
diff changeset
    67
489c9b5090e2 Initial load
duke
parents:
diff changeset
    68
REGISTER_DECLARATION(Register, c_rarg0, rdi);
489c9b5090e2 Initial load
duke
parents:
diff changeset
    69
REGISTER_DECLARATION(Register, c_rarg1, rsi);
489c9b5090e2 Initial load
duke
parents:
diff changeset
    70
REGISTER_DECLARATION(Register, c_rarg2, rdx);
489c9b5090e2 Initial load
duke
parents:
diff changeset
    71
REGISTER_DECLARATION(Register, c_rarg3, rcx);
489c9b5090e2 Initial load
duke
parents:
diff changeset
    72
REGISTER_DECLARATION(Register, c_rarg4, r8);
489c9b5090e2 Initial load
duke
parents:
diff changeset
    73
REGISTER_DECLARATION(Register, c_rarg5, r9);
489c9b5090e2 Initial load
duke
parents:
diff changeset
    74
489c9b5090e2 Initial load
duke
parents:
diff changeset
    75
REGISTER_DECLARATION(FloatRegister, c_farg0, xmm0);
489c9b5090e2 Initial load
duke
parents:
diff changeset
    76
REGISTER_DECLARATION(FloatRegister, c_farg1, xmm1);
489c9b5090e2 Initial load
duke
parents:
diff changeset
    77
REGISTER_DECLARATION(FloatRegister, c_farg2, xmm2);
489c9b5090e2 Initial load
duke
parents:
diff changeset
    78
REGISTER_DECLARATION(FloatRegister, c_farg3, xmm3);
489c9b5090e2 Initial load
duke
parents:
diff changeset
    79
REGISTER_DECLARATION(FloatRegister, c_farg4, xmm4);
489c9b5090e2 Initial load
duke
parents:
diff changeset
    80
REGISTER_DECLARATION(FloatRegister, c_farg5, xmm5);
489c9b5090e2 Initial load
duke
parents:
diff changeset
    81
REGISTER_DECLARATION(FloatRegister, c_farg6, xmm6);
489c9b5090e2 Initial load
duke
parents:
diff changeset
    82
REGISTER_DECLARATION(FloatRegister, c_farg7, xmm7);
489c9b5090e2 Initial load
duke
parents:
diff changeset
    83
489c9b5090e2 Initial load
duke
parents:
diff changeset
    84
#endif // _WIN64
489c9b5090e2 Initial load
duke
parents:
diff changeset
    85
489c9b5090e2 Initial load
duke
parents:
diff changeset
    86
// Symbolically name the register arguments used by the Java calling convention.
489c9b5090e2 Initial load
duke
parents:
diff changeset
    87
// We have control over the convention for java so we can do what we please.
489c9b5090e2 Initial load
duke
parents:
diff changeset
    88
// What pleases us is to offset the java calling convention so that when
489c9b5090e2 Initial load
duke
parents:
diff changeset
    89
// we call a suitable jni method the arguments are lined up and we don't
489c9b5090e2 Initial load
duke
parents:
diff changeset
    90
// have to do little shuffling. A suitable jni method is non-static and a
489c9b5090e2 Initial load
duke
parents:
diff changeset
    91
// small number of arguments (two fewer args on windows)
489c9b5090e2 Initial load
duke
parents:
diff changeset
    92
//
489c9b5090e2 Initial load
duke
parents:
diff changeset
    93
//        |-------------------------------------------------------|
489c9b5090e2 Initial load
duke
parents:
diff changeset
    94
//        | c_rarg0   c_rarg1  c_rarg2 c_rarg3 c_rarg4 c_rarg5    |
489c9b5090e2 Initial load
duke
parents:
diff changeset
    95
//        |-------------------------------------------------------|
489c9b5090e2 Initial load
duke
parents:
diff changeset
    96
//        | rcx       rdx      r8      r9      rdi*    rsi*       | windows (* not a c_rarg)
489c9b5090e2 Initial load
duke
parents:
diff changeset
    97
//        | rdi       rsi      rdx     rcx     r8      r9         | solaris/linux
489c9b5090e2 Initial load
duke
parents:
diff changeset
    98
//        |-------------------------------------------------------|
489c9b5090e2 Initial load
duke
parents:
diff changeset
    99
//        | j_rarg5   j_rarg0  j_rarg1 j_rarg2 j_rarg3 j_rarg4    |
489c9b5090e2 Initial load
duke
parents:
diff changeset
   100
//        |-------------------------------------------------------|
489c9b5090e2 Initial load
duke
parents:
diff changeset
   101
489c9b5090e2 Initial load
duke
parents:
diff changeset
   102
REGISTER_DECLARATION(Register, j_rarg0, c_rarg1);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   103
REGISTER_DECLARATION(Register, j_rarg1, c_rarg2);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   104
REGISTER_DECLARATION(Register, j_rarg2, c_rarg3);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   105
// Windows runs out of register args here
489c9b5090e2 Initial load
duke
parents:
diff changeset
   106
#ifdef _WIN64
489c9b5090e2 Initial load
duke
parents:
diff changeset
   107
REGISTER_DECLARATION(Register, j_rarg3, rdi);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   108
REGISTER_DECLARATION(Register, j_rarg4, rsi);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   109
#else
489c9b5090e2 Initial load
duke
parents:
diff changeset
   110
REGISTER_DECLARATION(Register, j_rarg3, c_rarg4);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   111
REGISTER_DECLARATION(Register, j_rarg4, c_rarg5);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   112
#endif /* _WIN64 */
489c9b5090e2 Initial load
duke
parents:
diff changeset
   113
REGISTER_DECLARATION(Register, j_rarg5, c_rarg0);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   114
489c9b5090e2 Initial load
duke
parents:
diff changeset
   115
REGISTER_DECLARATION(FloatRegister, j_farg0, xmm0);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   116
REGISTER_DECLARATION(FloatRegister, j_farg1, xmm1);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   117
REGISTER_DECLARATION(FloatRegister, j_farg2, xmm2);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   118
REGISTER_DECLARATION(FloatRegister, j_farg3, xmm3);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   119
REGISTER_DECLARATION(FloatRegister, j_farg4, xmm4);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   120
REGISTER_DECLARATION(FloatRegister, j_farg5, xmm5);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   121
REGISTER_DECLARATION(FloatRegister, j_farg6, xmm6);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   122
REGISTER_DECLARATION(FloatRegister, j_farg7, xmm7);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   123
489c9b5090e2 Initial load
duke
parents:
diff changeset
   124
REGISTER_DECLARATION(Register, rscratch1, r10);  // volatile
489c9b5090e2 Initial load
duke
parents:
diff changeset
   125
REGISTER_DECLARATION(Register, rscratch2, r11);  // volatile
489c9b5090e2 Initial load
duke
parents:
diff changeset
   126
489c9b5090e2 Initial load
duke
parents:
diff changeset
   127
REGISTER_DECLARATION(Register, r15_thread, r15); // callee-saved
489c9b5090e2 Initial load
duke
parents:
diff changeset
   128
489c9b5090e2 Initial load
duke
parents:
diff changeset
   129
#endif // _LP64
489c9b5090e2 Initial load
duke
parents:
diff changeset
   130
489c9b5090e2 Initial load
duke
parents:
diff changeset
   131
// Address is an abstraction used to represent a memory location
489c9b5090e2 Initial load
duke
parents:
diff changeset
   132
// using any of the amd64 addressing modes with one object.
489c9b5090e2 Initial load
duke
parents:
diff changeset
   133
//
489c9b5090e2 Initial load
duke
parents:
diff changeset
   134
// Note: A register location is represented via a Register, not
489c9b5090e2 Initial load
duke
parents:
diff changeset
   135
//       via an address for efficiency & simplicity reasons.
489c9b5090e2 Initial load
duke
parents:
diff changeset
   136
489c9b5090e2 Initial load
duke
parents:
diff changeset
   137
class ArrayAddress;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   138
489c9b5090e2 Initial load
duke
parents:
diff changeset
   139
class Address VALUE_OBJ_CLASS_SPEC {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   140
 public:
489c9b5090e2 Initial load
duke
parents:
diff changeset
   141
  enum ScaleFactor {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   142
    no_scale = -1,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   143
    times_1  =  0,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   144
    times_2  =  1,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   145
    times_4  =  2,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   146
    times_8  =  3
489c9b5090e2 Initial load
duke
parents:
diff changeset
   147
  };
489c9b5090e2 Initial load
duke
parents:
diff changeset
   148
489c9b5090e2 Initial load
duke
parents:
diff changeset
   149
 private:
489c9b5090e2 Initial load
duke
parents:
diff changeset
   150
  Register         _base;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   151
  Register         _index;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   152
  ScaleFactor      _scale;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   153
  int              _disp;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   154
  RelocationHolder _rspec;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   155
489c9b5090e2 Initial load
duke
parents:
diff changeset
   156
  // Easily misused constructor make them private
489c9b5090e2 Initial load
duke
parents:
diff changeset
   157
#ifndef _LP64
489c9b5090e2 Initial load
duke
parents:
diff changeset
   158
  Address(address loc, RelocationHolder spec);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   159
#endif // _LP64
489c9b5090e2 Initial load
duke
parents:
diff changeset
   160
489c9b5090e2 Initial load
duke
parents:
diff changeset
   161
 public:
489c9b5090e2 Initial load
duke
parents:
diff changeset
   162
  // creation
489c9b5090e2 Initial load
duke
parents:
diff changeset
   163
  Address()
489c9b5090e2 Initial load
duke
parents:
diff changeset
   164
    : _base(noreg),
489c9b5090e2 Initial load
duke
parents:
diff changeset
   165
      _index(noreg),
489c9b5090e2 Initial load
duke
parents:
diff changeset
   166
      _scale(no_scale),
489c9b5090e2 Initial load
duke
parents:
diff changeset
   167
      _disp(0) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   168
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   169
489c9b5090e2 Initial load
duke
parents:
diff changeset
   170
  // No default displacement otherwise Register can be implicitly
489c9b5090e2 Initial load
duke
parents:
diff changeset
   171
  // converted to 0(Register) which is quite a different animal.
489c9b5090e2 Initial load
duke
parents:
diff changeset
   172
489c9b5090e2 Initial load
duke
parents:
diff changeset
   173
  Address(Register base, int disp)
489c9b5090e2 Initial load
duke
parents:
diff changeset
   174
    : _base(base),
489c9b5090e2 Initial load
duke
parents:
diff changeset
   175
      _index(noreg),
489c9b5090e2 Initial load
duke
parents:
diff changeset
   176
      _scale(no_scale),
489c9b5090e2 Initial load
duke
parents:
diff changeset
   177
      _disp(disp) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   178
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   179
489c9b5090e2 Initial load
duke
parents:
diff changeset
   180
  Address(Register base, Register index, ScaleFactor scale, int disp = 0)
489c9b5090e2 Initial load
duke
parents:
diff changeset
   181
    : _base (base),
489c9b5090e2 Initial load
duke
parents:
diff changeset
   182
      _index(index),
489c9b5090e2 Initial load
duke
parents:
diff changeset
   183
      _scale(scale),
489c9b5090e2 Initial load
duke
parents:
diff changeset
   184
      _disp (disp) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   185
    assert(!index->is_valid() == (scale == Address::no_scale),
489c9b5090e2 Initial load
duke
parents:
diff changeset
   186
           "inconsistent address");
489c9b5090e2 Initial load
duke
parents:
diff changeset
   187
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   188
489c9b5090e2 Initial load
duke
parents:
diff changeset
   189
  // The following two overloads are used in connection with the
489c9b5090e2 Initial load
duke
parents:
diff changeset
   190
  // ByteSize type (see sizes.hpp).  They simplify the use of
489c9b5090e2 Initial load
duke
parents:
diff changeset
   191
  // ByteSize'd arguments in assembly code. Note that their equivalent
489c9b5090e2 Initial load
duke
parents:
diff changeset
   192
  // for the optimized build are the member functions with int disp
489c9b5090e2 Initial load
duke
parents:
diff changeset
   193
  // argument since ByteSize is mapped to an int type in that case.
489c9b5090e2 Initial load
duke
parents:
diff changeset
   194
  //
489c9b5090e2 Initial load
duke
parents:
diff changeset
   195
  // Note: DO NOT introduce similar overloaded functions for WordSize
489c9b5090e2 Initial load
duke
parents:
diff changeset
   196
  // arguments as in the optimized mode, both ByteSize and WordSize
489c9b5090e2 Initial load
duke
parents:
diff changeset
   197
  // are mapped to the same type and thus the compiler cannot make a
489c9b5090e2 Initial load
duke
parents:
diff changeset
   198
  // distinction anymore (=> compiler errors).
489c9b5090e2 Initial load
duke
parents:
diff changeset
   199
489c9b5090e2 Initial load
duke
parents:
diff changeset
   200
#ifdef ASSERT
489c9b5090e2 Initial load
duke
parents:
diff changeset
   201
  Address(Register base, ByteSize disp)
489c9b5090e2 Initial load
duke
parents:
diff changeset
   202
    : _base(base),
489c9b5090e2 Initial load
duke
parents:
diff changeset
   203
      _index(noreg),
489c9b5090e2 Initial load
duke
parents:
diff changeset
   204
      _scale(no_scale),
489c9b5090e2 Initial load
duke
parents:
diff changeset
   205
      _disp(in_bytes(disp)) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   206
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   207
489c9b5090e2 Initial load
duke
parents:
diff changeset
   208
  Address(Register base, Register index, ScaleFactor scale, ByteSize disp)
489c9b5090e2 Initial load
duke
parents:
diff changeset
   209
    : _base(base),
489c9b5090e2 Initial load
duke
parents:
diff changeset
   210
      _index(index),
489c9b5090e2 Initial load
duke
parents:
diff changeset
   211
      _scale(scale),
489c9b5090e2 Initial load
duke
parents:
diff changeset
   212
      _disp(in_bytes(disp)) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   213
    assert(!index->is_valid() == (scale == Address::no_scale),
489c9b5090e2 Initial load
duke
parents:
diff changeset
   214
           "inconsistent address");
489c9b5090e2 Initial load
duke
parents:
diff changeset
   215
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   216
#endif // ASSERT
489c9b5090e2 Initial load
duke
parents:
diff changeset
   217
489c9b5090e2 Initial load
duke
parents:
diff changeset
   218
  // accessors
1374
4c24294029a9 6711316: Open source the Garbage-First garbage collector
ysr
parents: 244
diff changeset
   219
  bool        uses(Register reg) const { return _base == reg || _index == reg; }
4c24294029a9 6711316: Open source the Garbage-First garbage collector
ysr
parents: 244
diff changeset
   220
  Register    base()             const { return _base;  }
4c24294029a9 6711316: Open source the Garbage-First garbage collector
ysr
parents: 244
diff changeset
   221
  Register    index()            const { return _index; }
4c24294029a9 6711316: Open source the Garbage-First garbage collector
ysr
parents: 244
diff changeset
   222
  ScaleFactor scale()            const { return _scale; }
4c24294029a9 6711316: Open source the Garbage-First garbage collector
ysr
parents: 244
diff changeset
   223
  int         disp()             const { return _disp;  }
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   224
489c9b5090e2 Initial load
duke
parents:
diff changeset
   225
  // Convert the raw encoding form into the form expected by the constructor for
489c9b5090e2 Initial load
duke
parents:
diff changeset
   226
  // Address.  An index of 4 (rsp) corresponds to having no index, so convert
489c9b5090e2 Initial load
duke
parents:
diff changeset
   227
  // that to noreg for the Address constructor.
489c9b5090e2 Initial load
duke
parents:
diff changeset
   228
  static Address make_raw(int base, int index, int scale, int disp);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   229
489c9b5090e2 Initial load
duke
parents:
diff changeset
   230
  static Address make_array(ArrayAddress);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   231
489c9b5090e2 Initial load
duke
parents:
diff changeset
   232
489c9b5090e2 Initial load
duke
parents:
diff changeset
   233
 private:
489c9b5090e2 Initial load
duke
parents:
diff changeset
   234
  bool base_needs_rex() const {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   235
    return _base != noreg && _base->encoding() >= 8;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   236
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   237
489c9b5090e2 Initial load
duke
parents:
diff changeset
   238
  bool index_needs_rex() const {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   239
    return _index != noreg &&_index->encoding() >= 8;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   240
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   241
489c9b5090e2 Initial load
duke
parents:
diff changeset
   242
  relocInfo::relocType reloc() const { return _rspec.type(); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   243
489c9b5090e2 Initial load
duke
parents:
diff changeset
   244
  friend class Assembler;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   245
  friend class MacroAssembler;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   246
  friend class LIR_Assembler; // base/index/scale/disp
489c9b5090e2 Initial load
duke
parents:
diff changeset
   247
};
489c9b5090e2 Initial load
duke
parents:
diff changeset
   248
489c9b5090e2 Initial load
duke
parents:
diff changeset
   249
//
489c9b5090e2 Initial load
duke
parents:
diff changeset
   250
// AddressLiteral has been split out from Address because operands of this type
489c9b5090e2 Initial load
duke
parents:
diff changeset
   251
// need to be treated specially on 32bit vs. 64bit platforms. By splitting it out
489c9b5090e2 Initial load
duke
parents:
diff changeset
   252
// the few instructions that need to deal with address literals are unique and the
489c9b5090e2 Initial load
duke
parents:
diff changeset
   253
// MacroAssembler does not have to implement every instruction in the Assembler
489c9b5090e2 Initial load
duke
parents:
diff changeset
   254
// in order to search for address literals that may need special handling depending
489c9b5090e2 Initial load
duke
parents:
diff changeset
   255
// on the instruction and the platform. As small step on the way to merging i486/amd64
489c9b5090e2 Initial load
duke
parents:
diff changeset
   256
// directories.
489c9b5090e2 Initial load
duke
parents:
diff changeset
   257
//
489c9b5090e2 Initial load
duke
parents:
diff changeset
   258
class AddressLiteral VALUE_OBJ_CLASS_SPEC {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   259
  friend class ArrayAddress;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   260
  RelocationHolder _rspec;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   261
  // Typically we use AddressLiterals we want to use their rval
489c9b5090e2 Initial load
duke
parents:
diff changeset
   262
  // However in some situations we want the lval (effect address) of the item.
489c9b5090e2 Initial load
duke
parents:
diff changeset
   263
  // We provide a special factory for making those lvals.
489c9b5090e2 Initial load
duke
parents:
diff changeset
   264
  bool _is_lval;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   265
489c9b5090e2 Initial load
duke
parents:
diff changeset
   266
  // If the target is far we'll need to load the ea of this to
489c9b5090e2 Initial load
duke
parents:
diff changeset
   267
  // a register to reach it. Otherwise if near we can do rip
489c9b5090e2 Initial load
duke
parents:
diff changeset
   268
  // relative addressing.
489c9b5090e2 Initial load
duke
parents:
diff changeset
   269
489c9b5090e2 Initial load
duke
parents:
diff changeset
   270
  address          _target;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   271
489c9b5090e2 Initial load
duke
parents:
diff changeset
   272
 protected:
489c9b5090e2 Initial load
duke
parents:
diff changeset
   273
  // creation
489c9b5090e2 Initial load
duke
parents:
diff changeset
   274
  AddressLiteral()
489c9b5090e2 Initial load
duke
parents:
diff changeset
   275
    : _is_lval(false),
489c9b5090e2 Initial load
duke
parents:
diff changeset
   276
      _target(NULL)
489c9b5090e2 Initial load
duke
parents:
diff changeset
   277
  {}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   278
489c9b5090e2 Initial load
duke
parents:
diff changeset
   279
  public:
489c9b5090e2 Initial load
duke
parents:
diff changeset
   280
489c9b5090e2 Initial load
duke
parents:
diff changeset
   281
489c9b5090e2 Initial load
duke
parents:
diff changeset
   282
  AddressLiteral(address target, relocInfo::relocType rtype);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   283
489c9b5090e2 Initial load
duke
parents:
diff changeset
   284
  AddressLiteral(address target, RelocationHolder const& rspec)
489c9b5090e2 Initial load
duke
parents:
diff changeset
   285
    : _rspec(rspec),
489c9b5090e2 Initial load
duke
parents:
diff changeset
   286
      _is_lval(false),
489c9b5090e2 Initial load
duke
parents:
diff changeset
   287
      _target(target)
489c9b5090e2 Initial load
duke
parents:
diff changeset
   288
  {}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   289
489c9b5090e2 Initial load
duke
parents:
diff changeset
   290
  AddressLiteral addr() {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   291
    AddressLiteral ret = *this;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   292
    ret._is_lval = true;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   293
    return ret;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   294
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   295
489c9b5090e2 Initial load
duke
parents:
diff changeset
   296
489c9b5090e2 Initial load
duke
parents:
diff changeset
   297
 private:
489c9b5090e2 Initial load
duke
parents:
diff changeset
   298
489c9b5090e2 Initial load
duke
parents:
diff changeset
   299
  address target() { return _target; }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   300
  bool is_lval() { return _is_lval; }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   301
489c9b5090e2 Initial load
duke
parents:
diff changeset
   302
  relocInfo::relocType reloc() const { return _rspec.type(); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   303
  const RelocationHolder& rspec() const { return _rspec; }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   304
489c9b5090e2 Initial load
duke
parents:
diff changeset
   305
  friend class Assembler;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   306
  friend class MacroAssembler;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   307
  friend class Address;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   308
  friend class LIR_Assembler;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   309
};
489c9b5090e2 Initial load
duke
parents:
diff changeset
   310
489c9b5090e2 Initial load
duke
parents:
diff changeset
   311
// Convience classes
489c9b5090e2 Initial load
duke
parents:
diff changeset
   312
class RuntimeAddress: public AddressLiteral {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   313
489c9b5090e2 Initial load
duke
parents:
diff changeset
   314
  public:
489c9b5090e2 Initial load
duke
parents:
diff changeset
   315
489c9b5090e2 Initial load
duke
parents:
diff changeset
   316
  RuntimeAddress(address target) : AddressLiteral(target, relocInfo::runtime_call_type) {}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   317
489c9b5090e2 Initial load
duke
parents:
diff changeset
   318
};
489c9b5090e2 Initial load
duke
parents:
diff changeset
   319
489c9b5090e2 Initial load
duke
parents:
diff changeset
   320
class OopAddress: public AddressLiteral {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   321
489c9b5090e2 Initial load
duke
parents:
diff changeset
   322
  public:
489c9b5090e2 Initial load
duke
parents:
diff changeset
   323
489c9b5090e2 Initial load
duke
parents:
diff changeset
   324
  OopAddress(address target) : AddressLiteral(target, relocInfo::oop_type){}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   325
489c9b5090e2 Initial load
duke
parents:
diff changeset
   326
};
489c9b5090e2 Initial load
duke
parents:
diff changeset
   327
489c9b5090e2 Initial load
duke
parents:
diff changeset
   328
class ExternalAddress: public AddressLiteral {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   329
489c9b5090e2 Initial load
duke
parents:
diff changeset
   330
  public:
489c9b5090e2 Initial load
duke
parents:
diff changeset
   331
489c9b5090e2 Initial load
duke
parents:
diff changeset
   332
  ExternalAddress(address target) : AddressLiteral(target, relocInfo::external_word_type){}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   333
489c9b5090e2 Initial load
duke
parents:
diff changeset
   334
};
489c9b5090e2 Initial load
duke
parents:
diff changeset
   335
489c9b5090e2 Initial load
duke
parents:
diff changeset
   336
class InternalAddress: public AddressLiteral {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   337
489c9b5090e2 Initial load
duke
parents:
diff changeset
   338
  public:
489c9b5090e2 Initial load
duke
parents:
diff changeset
   339
489c9b5090e2 Initial load
duke
parents:
diff changeset
   340
  InternalAddress(address target) : AddressLiteral(target, relocInfo::internal_word_type) {}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   341
489c9b5090e2 Initial load
duke
parents:
diff changeset
   342
};
489c9b5090e2 Initial load
duke
parents:
diff changeset
   343
489c9b5090e2 Initial load
duke
parents:
diff changeset
   344
// x86 can do array addressing as a single operation since disp can be an absolute
489c9b5090e2 Initial load
duke
parents:
diff changeset
   345
// address amd64 can't. We create a class that expresses the concept but does extra
489c9b5090e2 Initial load
duke
parents:
diff changeset
   346
// magic on amd64 to get the final result
489c9b5090e2 Initial load
duke
parents:
diff changeset
   347
489c9b5090e2 Initial load
duke
parents:
diff changeset
   348
class ArrayAddress VALUE_OBJ_CLASS_SPEC {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   349
  private:
489c9b5090e2 Initial load
duke
parents:
diff changeset
   350
489c9b5090e2 Initial load
duke
parents:
diff changeset
   351
  AddressLiteral _base;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   352
  Address        _index;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   353
489c9b5090e2 Initial load
duke
parents:
diff changeset
   354
  public:
489c9b5090e2 Initial load
duke
parents:
diff changeset
   355
489c9b5090e2 Initial load
duke
parents:
diff changeset
   356
  ArrayAddress() {};
489c9b5090e2 Initial load
duke
parents:
diff changeset
   357
  ArrayAddress(AddressLiteral base, Address index): _base(base), _index(index) {};
489c9b5090e2 Initial load
duke
parents:
diff changeset
   358
  AddressLiteral base() { return _base; }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   359
  Address index() { return _index; }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   360
489c9b5090e2 Initial load
duke
parents:
diff changeset
   361
};
489c9b5090e2 Initial load
duke
parents:
diff changeset
   362
489c9b5090e2 Initial load
duke
parents:
diff changeset
   363
#ifndef _LP64
489c9b5090e2 Initial load
duke
parents:
diff changeset
   364
const int FPUStateSizeInWords = 27;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   365
#else
489c9b5090e2 Initial load
duke
parents:
diff changeset
   366
const int FPUStateSizeInWords = 512 / wordSize;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   367
#endif // _LP64
489c9b5090e2 Initial load
duke
parents:
diff changeset
   368
489c9b5090e2 Initial load
duke
parents:
diff changeset
   369
// The Intel x86/Amd64 Assembler: Pure assembler doing NO optimizations on the instruction
489c9b5090e2 Initial load
duke
parents:
diff changeset
   370
// level (e.g. mov rax, 0 is not translated into xor rax, rax!); i.e., what you write
489c9b5090e2 Initial load
duke
parents:
diff changeset
   371
// is what you get. The Assembler is generating code into a CodeBuffer.
489c9b5090e2 Initial load
duke
parents:
diff changeset
   372
489c9b5090e2 Initial load
duke
parents:
diff changeset
   373
class Assembler : public AbstractAssembler  {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   374
  friend class AbstractAssembler; // for the non-virtual hack
489c9b5090e2 Initial load
duke
parents:
diff changeset
   375
  friend class LIR_Assembler; // as_Address()
489c9b5090e2 Initial load
duke
parents:
diff changeset
   376
489c9b5090e2 Initial load
duke
parents:
diff changeset
   377
 protected:
489c9b5090e2 Initial load
duke
parents:
diff changeset
   378
  #ifdef ASSERT
489c9b5090e2 Initial load
duke
parents:
diff changeset
   379
  void check_relocation(RelocationHolder const& rspec, int format);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   380
  #endif
489c9b5090e2 Initial load
duke
parents:
diff changeset
   381
489c9b5090e2 Initial load
duke
parents:
diff changeset
   382
  inline void emit_long64(jlong x);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   383
489c9b5090e2 Initial load
duke
parents:
diff changeset
   384
  void emit_data(jint data, relocInfo::relocType    rtype, int format /* = 0 */);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   385
  void emit_data(jint data, RelocationHolder const& rspec, int format /* = 0 */);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   386
  void emit_data64(jlong data, relocInfo::relocType rtype, int format = 0);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   387
  void emit_data64(jlong data, RelocationHolder const& rspec, int format = 0);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   388
489c9b5090e2 Initial load
duke
parents:
diff changeset
   389
  // Helper functions for groups of instructions
489c9b5090e2 Initial load
duke
parents:
diff changeset
   390
  void emit_arith_b(int op1, int op2, Register dst, int imm8);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   391
489c9b5090e2 Initial load
duke
parents:
diff changeset
   392
  void emit_arith(int op1, int op2, Register dst, int imm32);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   393
  // only x86??
489c9b5090e2 Initial load
duke
parents:
diff changeset
   394
  void emit_arith(int op1, int op2, Register dst, jobject obj);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   395
  void emit_arith(int op1, int op2, Register dst, Register src);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   396
489c9b5090e2 Initial load
duke
parents:
diff changeset
   397
  void emit_operand(Register reg,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   398
                    Register base, Register index, Address::ScaleFactor scale,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   399
                    int disp,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   400
                    RelocationHolder const& rspec);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   401
  void emit_operand(Register reg, Address adr);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   402
489c9b5090e2 Initial load
duke
parents:
diff changeset
   403
  // Immediate-to-memory forms
489c9b5090e2 Initial load
duke
parents:
diff changeset
   404
  void emit_arith_operand(int op1, Register rm, Address adr, int imm32);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   405
489c9b5090e2 Initial load
duke
parents:
diff changeset
   406
  void emit_farith(int b1, int b2, int i);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   407
489c9b5090e2 Initial load
duke
parents:
diff changeset
   408
  // macroassembler?? QQQ
489c9b5090e2 Initial load
duke
parents:
diff changeset
   409
  bool reachable(AddressLiteral adr) { return true; }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   410
489c9b5090e2 Initial load
duke
parents:
diff changeset
   411
  // These are all easily abused and hence protected
489c9b5090e2 Initial load
duke
parents:
diff changeset
   412
489c9b5090e2 Initial load
duke
parents:
diff changeset
   413
  // Make these disappear in 64bit mode since they would never be correct
489c9b5090e2 Initial load
duke
parents:
diff changeset
   414
#ifndef _LP64
489c9b5090e2 Initial load
duke
parents:
diff changeset
   415
  void cmp_literal32(Register src1, int32_t imm32, RelocationHolder const& rspec);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   416
  void cmp_literal32(Address src1, int32_t imm32, RelocationHolder const& rspec);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   417
489c9b5090e2 Initial load
duke
parents:
diff changeset
   418
  void mov_literal32(Register dst, int32_t imm32, RelocationHolder const& rspec);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   419
  void mov_literal32(Address dst, int32_t imm32, RelocationHolder const& rspec);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   420
489c9b5090e2 Initial load
duke
parents:
diff changeset
   421
  void push_literal32(int32_t imm32, RelocationHolder const& rspec);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   422
#endif // _LP64
489c9b5090e2 Initial load
duke
parents:
diff changeset
   423
489c9b5090e2 Initial load
duke
parents:
diff changeset
   424
  // These are unique in that we are ensured by the caller that the 32bit
489c9b5090e2 Initial load
duke
parents:
diff changeset
   425
  // relative in these instructions will always be able to reach the potentially
489c9b5090e2 Initial load
duke
parents:
diff changeset
   426
  // 64bit address described by entry. Since they can take a 64bit address they
489c9b5090e2 Initial load
duke
parents:
diff changeset
   427
  // don't have the 32 suffix like the other instructions in this class.
489c9b5090e2 Initial load
duke
parents:
diff changeset
   428
489c9b5090e2 Initial load
duke
parents:
diff changeset
   429
  void call_literal(address entry, RelocationHolder const& rspec);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   430
  void jmp_literal(address entry, RelocationHolder const& rspec);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   431
489c9b5090e2 Initial load
duke
parents:
diff changeset
   432
489c9b5090e2 Initial load
duke
parents:
diff changeset
   433
 public:
489c9b5090e2 Initial load
duke
parents:
diff changeset
   434
  enum Condition {                     // The x86 condition codes used for conditional jumps/moves.
489c9b5090e2 Initial load
duke
parents:
diff changeset
   435
    zero          = 0x4,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   436
    notZero       = 0x5,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   437
    equal         = 0x4,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   438
    notEqual      = 0x5,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   439
    less          = 0xc,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   440
    lessEqual     = 0xe,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   441
    greater       = 0xf,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   442
    greaterEqual  = 0xd,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   443
    below         = 0x2,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   444
    belowEqual    = 0x6,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   445
    above         = 0x7,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   446
    aboveEqual    = 0x3,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   447
    overflow      = 0x0,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   448
    noOverflow    = 0x1,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   449
    carrySet      = 0x2,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   450
    carryClear    = 0x3,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   451
    negative      = 0x8,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   452
    positive      = 0x9,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   453
    parity        = 0xa,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   454
    noParity      = 0xb
489c9b5090e2 Initial load
duke
parents:
diff changeset
   455
  };
489c9b5090e2 Initial load
duke
parents:
diff changeset
   456
489c9b5090e2 Initial load
duke
parents:
diff changeset
   457
  enum Prefix {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   458
    // segment overrides
489c9b5090e2 Initial load
duke
parents:
diff changeset
   459
    CS_segment = 0x2e,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   460
    SS_segment = 0x36,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   461
    DS_segment = 0x3e,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   462
    ES_segment = 0x26,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   463
    FS_segment = 0x64,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   464
    GS_segment = 0x65,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   465
489c9b5090e2 Initial load
duke
parents:
diff changeset
   466
    REX        = 0x40,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   467
489c9b5090e2 Initial load
duke
parents:
diff changeset
   468
    REX_B      = 0x41,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   469
    REX_X      = 0x42,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   470
    REX_XB     = 0x43,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   471
    REX_R      = 0x44,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   472
    REX_RB     = 0x45,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   473
    REX_RX     = 0x46,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   474
    REX_RXB    = 0x47,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   475
489c9b5090e2 Initial load
duke
parents:
diff changeset
   476
    REX_W      = 0x48,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   477
489c9b5090e2 Initial load
duke
parents:
diff changeset
   478
    REX_WB     = 0x49,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   479
    REX_WX     = 0x4A,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   480
    REX_WXB    = 0x4B,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   481
    REX_WR     = 0x4C,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   482
    REX_WRB    = 0x4D,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   483
    REX_WRX    = 0x4E,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   484
    REX_WRXB   = 0x4F
489c9b5090e2 Initial load
duke
parents:
diff changeset
   485
  };
489c9b5090e2 Initial load
duke
parents:
diff changeset
   486
489c9b5090e2 Initial load
duke
parents:
diff changeset
   487
  enum WhichOperand {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   488
    // input to locate_operand, and format code for relocations
489c9b5090e2 Initial load
duke
parents:
diff changeset
   489
    imm32_operand  = 0,          // embedded 32-bit immediate operand
489c9b5090e2 Initial load
duke
parents:
diff changeset
   490
    disp32_operand = 1,          // embedded 32-bit displacement or address
489c9b5090e2 Initial load
duke
parents:
diff changeset
   491
    call32_operand = 2,          // embedded 32-bit self-relative displacement
489c9b5090e2 Initial load
duke
parents:
diff changeset
   492
    _WhichOperand_limit = 3
489c9b5090e2 Initial load
duke
parents:
diff changeset
   493
  };
489c9b5090e2 Initial load
duke
parents:
diff changeset
   494
489c9b5090e2 Initial load
duke
parents:
diff changeset
   495
  public:
489c9b5090e2 Initial load
duke
parents:
diff changeset
   496
489c9b5090e2 Initial load
duke
parents:
diff changeset
   497
  // Creation
489c9b5090e2 Initial load
duke
parents:
diff changeset
   498
  Assembler(CodeBuffer* code) : AbstractAssembler(code) {}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   499
489c9b5090e2 Initial load
duke
parents:
diff changeset
   500
  // Decoding
489c9b5090e2 Initial load
duke
parents:
diff changeset
   501
  static address locate_operand(address inst, WhichOperand which);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   502
  static address locate_next_instruction(address inst);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   503
489c9b5090e2 Initial load
duke
parents:
diff changeset
   504
  // Stack
489c9b5090e2 Initial load
duke
parents:
diff changeset
   505
  void pushad();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   506
  void popad();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   507
489c9b5090e2 Initial load
duke
parents:
diff changeset
   508
  void pushfd();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   509
  void popfd();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   510
489c9b5090e2 Initial load
duke
parents:
diff changeset
   511
  void pushl(int imm32);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   512
  void pushoop(jobject obj);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   513
489c9b5090e2 Initial load
duke
parents:
diff changeset
   514
  void pushl(Register src);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   515
  void pushl(Address src);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   516
  // void pushl(Label& L, relocInfo::relocType rtype); ? needed?
489c9b5090e2 Initial load
duke
parents:
diff changeset
   517
489c9b5090e2 Initial load
duke
parents:
diff changeset
   518
  // dummy to prevent NULL being converted to Register
489c9b5090e2 Initial load
duke
parents:
diff changeset
   519
  void pushl(void* dummy);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   520
489c9b5090e2 Initial load
duke
parents:
diff changeset
   521
  void popl(Register dst);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   522
  void popl(Address dst);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   523
489c9b5090e2 Initial load
duke
parents:
diff changeset
   524
  // Instruction prefixes
489c9b5090e2 Initial load
duke
parents:
diff changeset
   525
  void prefix(Prefix p);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   526
489c9b5090e2 Initial load
duke
parents:
diff changeset
   527
  // Moves
489c9b5090e2 Initial load
duke
parents:
diff changeset
   528
  void movb(Register dst, Address src);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   529
  void movb(Address dst, int imm8);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   530
  void movb(Address dst, Register src);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   531
489c9b5090e2 Initial load
duke
parents:
diff changeset
   532
  void movw(Address dst, int imm16);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   533
  void movw(Register dst, Address src);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   534
  void movw(Address dst, Register src);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   535
489c9b5090e2 Initial load
duke
parents:
diff changeset
   536
  // these are dummies used to catch attempting to convert NULL to Register
489c9b5090e2 Initial load
duke
parents:
diff changeset
   537
  void movl(Register dst, void* junk);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   538
  void movl(Address dst, void* junk);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   539
489c9b5090e2 Initial load
duke
parents:
diff changeset
   540
  void movl(Register dst, int imm32);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   541
  void movl(Address dst, int imm32);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   542
  void movl(Register dst, Register src);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   543
  void movl(Register dst, Address src);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   544
  void movl(Address dst, Register src);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   545
489c9b5090e2 Initial load
duke
parents:
diff changeset
   546
  void movsxb(Register dst, Address src);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   547
  void movsxb(Register dst, Register src);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   548
489c9b5090e2 Initial load
duke
parents:
diff changeset
   549
  void movsxw(Register dst, Address src);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   550
  void movsxw(Register dst, Register src);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   551
489c9b5090e2 Initial load
duke
parents:
diff changeset
   552
  void movzxb(Register dst, Address src);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   553
  void movzxb(Register dst, Register src);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   554
489c9b5090e2 Initial load
duke
parents:
diff changeset
   555
  void movzxw(Register dst, Address src);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   556
  void movzxw(Register dst, Register src);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   557
489c9b5090e2 Initial load
duke
parents:
diff changeset
   558
  // Conditional moves (P6 only)
489c9b5090e2 Initial load
duke
parents:
diff changeset
   559
  void cmovl(Condition cc, Register dst, Register src);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   560
  void cmovl(Condition cc, Register dst, Address src);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   561
489c9b5090e2 Initial load
duke
parents:
diff changeset
   562
  // Prefetches (SSE, SSE2, 3DNOW only)
489c9b5090e2 Initial load
duke
parents:
diff changeset
   563
  void prefetcht0(Address src);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   564
  void prefetcht1(Address src);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   565
  void prefetcht2(Address src);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   566
  void prefetchnta(Address src);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   567
  void prefetchw(Address src);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   568
  void prefetchr(Address src);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   569
489c9b5090e2 Initial load
duke
parents:
diff changeset
   570
  // Arithmetics
489c9b5090e2 Initial load
duke
parents:
diff changeset
   571
  void adcl(Register dst, int imm32);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   572
  void adcl(Register dst, Address src);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   573
  void adcl(Register dst, Register src);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   574
489c9b5090e2 Initial load
duke
parents:
diff changeset
   575
  void addl(Address dst, int imm32);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   576
  void addl(Address dst, Register src);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   577
  void addl(Register dst, int imm32);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   578
  void addl(Register dst, Address src);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   579
  void addl(Register dst, Register src);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   580
489c9b5090e2 Initial load
duke
parents:
diff changeset
   581
  void andl(Register dst, int imm32);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   582
  void andl(Register dst, Address src);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   583
  void andl(Register dst, Register src);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   584
489c9b5090e2 Initial load
duke
parents:
diff changeset
   585
  void cmpb(Address dst, int imm8);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   586
  void cmpw(Address dst, int imm16);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   587
  void cmpl(Address dst, int imm32);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   588
  void cmpl(Register dst, int imm32);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   589
  void cmpl(Register dst, Register src);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   590
  void cmpl(Register dst, Address src);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   591
489c9b5090e2 Initial load
duke
parents:
diff changeset
   592
  // this is a dummy used to catch attempting to convert NULL to Register
489c9b5090e2 Initial load
duke
parents:
diff changeset
   593
  void cmpl(Register dst, void* junk);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   594
489c9b5090e2 Initial load
duke
parents:
diff changeset
   595
 protected:
489c9b5090e2 Initial load
duke
parents:
diff changeset
   596
  // Don't use next inc() and dec() methods directly. INC & DEC instructions
489c9b5090e2 Initial load
duke
parents:
diff changeset
   597
  // could cause a partial flag stall since they don't set CF flag.
489c9b5090e2 Initial load
duke
parents:
diff changeset
   598
  // Use MacroAssembler::decrement() & MacroAssembler::increment() methods
489c9b5090e2 Initial load
duke
parents:
diff changeset
   599
  // which call inc() & dec() or add() & sub() in accordance with
489c9b5090e2 Initial load
duke
parents:
diff changeset
   600
  // the product flag UseIncDec value.
489c9b5090e2 Initial load
duke
parents:
diff changeset
   601
489c9b5090e2 Initial load
duke
parents:
diff changeset
   602
  void decl(Register dst);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   603
  void decl(Address dst);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   604
489c9b5090e2 Initial load
duke
parents:
diff changeset
   605
  void incl(Register dst);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   606
  void incl(Address dst);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   607
489c9b5090e2 Initial load
duke
parents:
diff changeset
   608
 public:
489c9b5090e2 Initial load
duke
parents:
diff changeset
   609
  void idivl(Register src);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   610
  void cdql();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   611
489c9b5090e2 Initial load
duke
parents:
diff changeset
   612
  void imull(Register dst, Register src);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   613
  void imull(Register dst, Register src, int value);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   614
489c9b5090e2 Initial load
duke
parents:
diff changeset
   615
  void leal(Register dst, Address src);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   616
489c9b5090e2 Initial load
duke
parents:
diff changeset
   617
  void mull(Address src);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   618
  void mull(Register src);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   619
489c9b5090e2 Initial load
duke
parents:
diff changeset
   620
  void negl(Register dst);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   621
489c9b5090e2 Initial load
duke
parents:
diff changeset
   622
  void notl(Register dst);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   623
489c9b5090e2 Initial load
duke
parents:
diff changeset
   624
  void orl(Address dst, int imm32);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   625
  void orl(Register dst, int imm32);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   626
  void orl(Register dst, Address src);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   627
  void orl(Register dst, Register src);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   628
489c9b5090e2 Initial load
duke
parents:
diff changeset
   629
  void rcll(Register dst, int imm8);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   630
489c9b5090e2 Initial load
duke
parents:
diff changeset
   631
  void sarl(Register dst, int imm8);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   632
  void sarl(Register dst);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   633
489c9b5090e2 Initial load
duke
parents:
diff changeset
   634
  void sbbl(Address dst, int imm32);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   635
  void sbbl(Register dst, int imm32);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   636
  void sbbl(Register dst, Address src);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   637
  void sbbl(Register dst, Register src);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   638
489c9b5090e2 Initial load
duke
parents:
diff changeset
   639
  void shldl(Register dst, Register src);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   640
489c9b5090e2 Initial load
duke
parents:
diff changeset
   641
  void shll(Register dst, int imm8);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   642
  void shll(Register dst);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   643
489c9b5090e2 Initial load
duke
parents:
diff changeset
   644
  void shrdl(Register dst, Register src);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   645
489c9b5090e2 Initial load
duke
parents:
diff changeset
   646
  void shrl(Register dst, int imm8);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   647
  void shrl(Register dst);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   648
489c9b5090e2 Initial load
duke
parents:
diff changeset
   649
  void subl(Address dst, int imm32);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   650
  void subl(Address dst, Register src);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   651
  void subl(Register dst, int imm32);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   652
  void subl(Register dst, Address src);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   653
  void subl(Register dst, Register src);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   654
489c9b5090e2 Initial load
duke
parents:
diff changeset
   655
  void testb(Register dst, int imm8);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   656
  void testl(Register dst, int imm32);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   657
  void testl(Register dst, Address src);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   658
  void testl(Register dst, Register src);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   659
489c9b5090e2 Initial load
duke
parents:
diff changeset
   660
  void xaddl(Address dst, Register src);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   661
489c9b5090e2 Initial load
duke
parents:
diff changeset
   662
  void xorl(Register dst, int imm32);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   663
  void xorl(Register dst, Address src);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   664
  void xorl(Register dst, Register src);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   665
489c9b5090e2 Initial load
duke
parents:
diff changeset
   666
  // Miscellaneous
489c9b5090e2 Initial load
duke
parents:
diff changeset
   667
  void bswap(Register reg);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   668
  void lock();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   669
489c9b5090e2 Initial load
duke
parents:
diff changeset
   670
  void xchg (Register reg, Address adr);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   671
  void xchgl(Register dst, Register src);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   672
489c9b5090e2 Initial load
duke
parents:
diff changeset
   673
  void cmpxchg (Register reg, Address adr);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   674
  void cmpxchg8 (Address adr);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   675
489c9b5090e2 Initial load
duke
parents:
diff changeset
   676
  void nop(int i = 1);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   677
  void addr_nop_4();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   678
  void addr_nop_5();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   679
  void addr_nop_7();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   680
  void addr_nop_8();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   681
489c9b5090e2 Initial load
duke
parents:
diff changeset
   682
  void hlt();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   683
  void ret(int imm16);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   684
  void set_byte_if_not_zero(Register dst); // sets reg to 1 if not zero, otherwise 0
489c9b5090e2 Initial load
duke
parents:
diff changeset
   685
  void smovl();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   686
  void rep_movl();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   687
  void rep_set();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   688
  void repne_scan();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   689
  void setb(Condition cc, Register dst);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   690
  void membar();                // Serializing memory-fence
489c9b5090e2 Initial load
duke
parents:
diff changeset
   691
  void cpuid();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   692
  void cld();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   693
  void std();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   694
489c9b5090e2 Initial load
duke
parents:
diff changeset
   695
  void emit_raw (unsigned char);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   696
489c9b5090e2 Initial load
duke
parents:
diff changeset
   697
  // Calls
489c9b5090e2 Initial load
duke
parents:
diff changeset
   698
  void call(Label& L, relocInfo::relocType rtype);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   699
  void call(Register reg);  // push pc; pc <- reg
489c9b5090e2 Initial load
duke
parents:
diff changeset
   700
  void call(Address adr);   // push pc; pc <- adr
489c9b5090e2 Initial load
duke
parents:
diff changeset
   701
489c9b5090e2 Initial load
duke
parents:
diff changeset
   702
  // Jumps
489c9b5090e2 Initial load
duke
parents:
diff changeset
   703
  void jmp(Address entry);    // pc <- entry
489c9b5090e2 Initial load
duke
parents:
diff changeset
   704
  void jmp(Register entry); // pc <- entry
489c9b5090e2 Initial load
duke
parents:
diff changeset
   705
489c9b5090e2 Initial load
duke
parents:
diff changeset
   706
  // Label operations & relative jumps (PPUM Appendix D)
489c9b5090e2 Initial load
duke
parents:
diff changeset
   707
  void jmp(Label& L, relocInfo::relocType rtype = relocInfo::none);   // unconditional jump to L
489c9b5090e2 Initial load
duke
parents:
diff changeset
   708
489c9b5090e2 Initial load
duke
parents:
diff changeset
   709
  // Force an 8-bit jump offset
489c9b5090e2 Initial load
duke
parents:
diff changeset
   710
  // void jmpb(address entry);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   711
489c9b5090e2 Initial load
duke
parents:
diff changeset
   712
  // Unconditional 8-bit offset jump to L.
489c9b5090e2 Initial load
duke
parents:
diff changeset
   713
  // WARNING: be very careful using this for forward jumps.  If the label is
489c9b5090e2 Initial load
duke
parents:
diff changeset
   714
  // not bound within an 8-bit offset of this instruction, a run-time error
489c9b5090e2 Initial load
duke
parents:
diff changeset
   715
  // will occur.
489c9b5090e2 Initial load
duke
parents:
diff changeset
   716
  void jmpb(Label& L);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   717
489c9b5090e2 Initial load
duke
parents:
diff changeset
   718
  // jcc is the generic conditional branch generator to run-
489c9b5090e2 Initial load
duke
parents:
diff changeset
   719
  // time routines, jcc is used for branches to labels. jcc
489c9b5090e2 Initial load
duke
parents:
diff changeset
   720
  // takes a branch opcode (cc) and a label (L) and generates
489c9b5090e2 Initial load
duke
parents:
diff changeset
   721
  // either a backward branch or a forward branch and links it
489c9b5090e2 Initial load
duke
parents:
diff changeset
   722
  // to the label fixup chain. Usage:
489c9b5090e2 Initial load
duke
parents:
diff changeset
   723
  //
489c9b5090e2 Initial load
duke
parents:
diff changeset
   724
  // Label L;      // unbound label
489c9b5090e2 Initial load
duke
parents:
diff changeset
   725
  // jcc(cc, L);   // forward branch to unbound label
489c9b5090e2 Initial load
duke
parents:
diff changeset
   726
  // bind(L);      // bind label to the current pc
489c9b5090e2 Initial load
duke
parents:
diff changeset
   727
  // jcc(cc, L);   // backward branch to bound label
489c9b5090e2 Initial load
duke
parents:
diff changeset
   728
  // bind(L);      // illegal: a label may be bound only once
489c9b5090e2 Initial load
duke
parents:
diff changeset
   729
  //
489c9b5090e2 Initial load
duke
parents:
diff changeset
   730
  // Note: The same Label can be used for forward and backward branches
489c9b5090e2 Initial load
duke
parents:
diff changeset
   731
  // but it may be bound only once.
489c9b5090e2 Initial load
duke
parents:
diff changeset
   732
489c9b5090e2 Initial load
duke
parents:
diff changeset
   733
  void jcc(Condition cc, Label& L,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   734
           relocInfo::relocType rtype = relocInfo::none);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   735
489c9b5090e2 Initial load
duke
parents:
diff changeset
   736
  // Conditional jump to a 8-bit offset to L.
489c9b5090e2 Initial load
duke
parents:
diff changeset
   737
  // WARNING: be very careful using this for forward jumps.  If the label is
489c9b5090e2 Initial load
duke
parents:
diff changeset
   738
  // not bound within an 8-bit offset of this instruction, a run-time error
489c9b5090e2 Initial load
duke
parents:
diff changeset
   739
  // will occur.
489c9b5090e2 Initial load
duke
parents:
diff changeset
   740
  void jccb(Condition cc, Label& L);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   741
489c9b5090e2 Initial load
duke
parents:
diff changeset
   742
  // Floating-point operations
489c9b5090e2 Initial load
duke
parents:
diff changeset
   743
  void fld1();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   744
  void fldz();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   745
489c9b5090e2 Initial load
duke
parents:
diff changeset
   746
  void fld_s(Address adr);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   747
  void fld_s(int index);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   748
  void fld_d(Address adr);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   749
  void fld_x(Address adr);  // extended-precision (80-bit) format
489c9b5090e2 Initial load
duke
parents:
diff changeset
   750
489c9b5090e2 Initial load
duke
parents:
diff changeset
   751
  void fst_s(Address adr);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   752
  void fst_d(Address adr);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   753
489c9b5090e2 Initial load
duke
parents:
diff changeset
   754
  void fstp_s(Address adr);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   755
  void fstp_d(Address adr);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   756
  void fstp_d(int index);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   757
  void fstp_x(Address adr); // extended-precision (80-bit) format
489c9b5090e2 Initial load
duke
parents:
diff changeset
   758
489c9b5090e2 Initial load
duke
parents:
diff changeset
   759
  void fild_s(Address adr);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   760
  void fild_d(Address adr);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   761
489c9b5090e2 Initial load
duke
parents:
diff changeset
   762
  void fist_s (Address adr);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   763
  void fistp_s(Address adr);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   764
  void fistp_d(Address adr);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   765
489c9b5090e2 Initial load
duke
parents:
diff changeset
   766
  void fabs();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   767
  void fchs();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   768
489c9b5090e2 Initial load
duke
parents:
diff changeset
   769
  void flog();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   770
  void flog10();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   771
489c9b5090e2 Initial load
duke
parents:
diff changeset
   772
  void fldln2();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   773
  void fyl2x();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   774
  void fldlg2();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   775
489c9b5090e2 Initial load
duke
parents:
diff changeset
   776
  void fcos();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   777
  void fsin();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   778
  void ftan();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   779
  void fsqrt();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   780
489c9b5090e2 Initial load
duke
parents:
diff changeset
   781
  // "Alternate" versions of instructions place result down in FPU
489c9b5090e2 Initial load
duke
parents:
diff changeset
   782
  // stack instead of on TOS
489c9b5090e2 Initial load
duke
parents:
diff changeset
   783
  void fadd_s(Address src);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   784
  void fadd_d(Address src);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   785
  void fadd(int i);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   786
  void fadda(int i); // "alternate" fadd
489c9b5090e2 Initial load
duke
parents:
diff changeset
   787
489c9b5090e2 Initial load
duke
parents:
diff changeset
   788
  void fsub_s(Address src);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   789
  void fsub_d(Address src);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   790
  void fsubr_s(Address src);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   791
  void fsubr_d(Address src);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   792
489c9b5090e2 Initial load
duke
parents:
diff changeset
   793
  void fmul_s(Address src);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   794
  void fmul_d(Address src);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   795
  void fmul(int i);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   796
  void fmula(int i);  // "alternate" fmul
489c9b5090e2 Initial load
duke
parents:
diff changeset
   797
489c9b5090e2 Initial load
duke
parents:
diff changeset
   798
  void fdiv_s(Address src);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   799
  void fdiv_d(Address src);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   800
  void fdivr_s(Address src);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   801
  void fdivr_d(Address src);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   802
489c9b5090e2 Initial load
duke
parents:
diff changeset
   803
  void fsub(int i);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   804
  void fsuba(int i);  // "alternate" fsub
489c9b5090e2 Initial load
duke
parents:
diff changeset
   805
  void fsubr(int i);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   806
  void fsubra(int i); // "alternate" reversed fsub
489c9b5090e2 Initial load
duke
parents:
diff changeset
   807
  void fdiv(int i);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   808
  void fdiva(int i);  // "alternate" fdiv
489c9b5090e2 Initial load
duke
parents:
diff changeset
   809
  void fdivr(int i);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   810
  void fdivra(int i); // "alternate" reversed fdiv
489c9b5090e2 Initial load
duke
parents:
diff changeset
   811
489c9b5090e2 Initial load
duke
parents:
diff changeset
   812
  void faddp(int i = 1);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   813
  void fsubp(int i = 1);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   814
  void fsubrp(int i = 1);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   815
  void fmulp(int i = 1);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   816
  void fdivp(int i = 1);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   817
  void fdivrp(int i = 1);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   818
  void fprem();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   819
  void fprem1();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   820
489c9b5090e2 Initial load
duke
parents:
diff changeset
   821
  void fxch(int i = 1);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   822
  void fincstp();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   823
  void fdecstp();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   824
  void ffree(int i = 0);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   825
489c9b5090e2 Initial load
duke
parents:
diff changeset
   826
  void fcomp_s(Address src);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   827
  void fcomp_d(Address src);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   828
  void fcom(int i);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   829
  void fcomp(int i = 1);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   830
  void fcompp();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   831
489c9b5090e2 Initial load
duke
parents:
diff changeset
   832
  void fucomi(int i = 1);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   833
  void fucomip(int i = 1);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   834
489c9b5090e2 Initial load
duke
parents:
diff changeset
   835
  void ftst();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   836
  void fnstsw_ax();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   837
  void fwait();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   838
  void finit();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   839
  void fldcw(Address src);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   840
  void fnstcw(Address src);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   841
489c9b5090e2 Initial load
duke
parents:
diff changeset
   842
  void fnsave(Address dst);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   843
  void frstor(Address src);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   844
  void fldenv(Address src);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   845
489c9b5090e2 Initial load
duke
parents:
diff changeset
   846
  void sahf();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   847
489c9b5090e2 Initial load
duke
parents:
diff changeset
   848
 protected:
489c9b5090e2 Initial load
duke
parents:
diff changeset
   849
  void emit_sse_operand(XMMRegister reg, Address adr);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   850
  void emit_sse_operand(Register reg, Address adr);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   851
  void emit_sse_operand(XMMRegister dst, XMMRegister src);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   852
  void emit_sse_operand(XMMRegister dst, Register src);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   853
  void emit_sse_operand(Register dst, XMMRegister src);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   854
489c9b5090e2 Initial load
duke
parents:
diff changeset
   855
  void emit_operand(MMXRegister reg, Address adr);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   856
489c9b5090e2 Initial load
duke
parents:
diff changeset
   857
 public:
489c9b5090e2 Initial load
duke
parents:
diff changeset
   858
  // mmx operations
489c9b5090e2 Initial load
duke
parents:
diff changeset
   859
  void movq( MMXRegister dst, Address src );
489c9b5090e2 Initial load
duke
parents:
diff changeset
   860
  void movq( Address dst, MMXRegister src );
489c9b5090e2 Initial load
duke
parents:
diff changeset
   861
  void emms();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   862
489c9b5090e2 Initial load
duke
parents:
diff changeset
   863
  // xmm operations
489c9b5090e2 Initial load
duke
parents:
diff changeset
   864
  void addss(XMMRegister dst, Address src);      // Add Scalar Single-Precision Floating-Point Values
489c9b5090e2 Initial load
duke
parents:
diff changeset
   865
  void addss(XMMRegister dst, XMMRegister src);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   866
  void addsd(XMMRegister dst, Address src);      // Add Scalar Double-Precision Floating-Point Values
489c9b5090e2 Initial load
duke
parents:
diff changeset
   867
  void addsd(XMMRegister dst, XMMRegister src);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   868
489c9b5090e2 Initial load
duke
parents:
diff changeset
   869
  void subss(XMMRegister dst, Address src);      // Subtract Scalar Single-Precision Floating-Point Values
489c9b5090e2 Initial load
duke
parents:
diff changeset
   870
  void subss(XMMRegister dst, XMMRegister src);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   871
  void subsd(XMMRegister dst, Address src);      // Subtract Scalar Double-Precision Floating-Point Values
489c9b5090e2 Initial load
duke
parents:
diff changeset
   872
  void subsd(XMMRegister dst, XMMRegister src);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   873
489c9b5090e2 Initial load
duke
parents:
diff changeset
   874
  void mulss(XMMRegister dst, Address src);      // Multiply Scalar Single-Precision Floating-Point Values
489c9b5090e2 Initial load
duke
parents:
diff changeset
   875
  void mulss(XMMRegister dst, XMMRegister src);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   876
  void mulsd(XMMRegister dst, Address src);      // Multiply Scalar Double-Precision Floating-Point Values
489c9b5090e2 Initial load
duke
parents:
diff changeset
   877
  void mulsd(XMMRegister dst, XMMRegister src);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   878
489c9b5090e2 Initial load
duke
parents:
diff changeset
   879
  void divss(XMMRegister dst, Address src);      // Divide Scalar Single-Precision Floating-Point Values
489c9b5090e2 Initial load
duke
parents:
diff changeset
   880
  void divss(XMMRegister dst, XMMRegister src);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   881
  void divsd(XMMRegister dst, Address src);      // Divide Scalar Double-Precision Floating-Point Values
489c9b5090e2 Initial load
duke
parents:
diff changeset
   882
  void divsd(XMMRegister dst, XMMRegister src);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   883
489c9b5090e2 Initial load
duke
parents:
diff changeset
   884
  void sqrtss(XMMRegister dst, Address src);     // Compute Square Root of Scalar Single-Precision Floating-Point Value
489c9b5090e2 Initial load
duke
parents:
diff changeset
   885
  void sqrtss(XMMRegister dst, XMMRegister src);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   886
  void sqrtsd(XMMRegister dst, Address src);     // Compute Square Root of Scalar Double-Precision Floating-Point Value
489c9b5090e2 Initial load
duke
parents:
diff changeset
   887
  void sqrtsd(XMMRegister dst, XMMRegister src);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   888
489c9b5090e2 Initial load
duke
parents:
diff changeset
   889
  void pxor(XMMRegister dst, Address src);       // Xor Packed Byte Integer Values
489c9b5090e2 Initial load
duke
parents:
diff changeset
   890
  void pxor(XMMRegister dst, XMMRegister src);   // Xor Packed Byte Integer Values
489c9b5090e2 Initial load
duke
parents:
diff changeset
   891
489c9b5090e2 Initial load
duke
parents:
diff changeset
   892
  void comiss(XMMRegister dst, Address src);     // Ordered Compare Scalar Single-Precision Floating-Point Values and set EFLAGS
489c9b5090e2 Initial load
duke
parents:
diff changeset
   893
  void comiss(XMMRegister dst, XMMRegister src);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   894
  void comisd(XMMRegister dst, Address src);     // Ordered Compare Scalar Double-Precision Floating-Point Values and set EFLAGS
489c9b5090e2 Initial load
duke
parents:
diff changeset
   895
  void comisd(XMMRegister dst, XMMRegister src);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   896
489c9b5090e2 Initial load
duke
parents:
diff changeset
   897
  void ucomiss(XMMRegister dst, Address src);    // Unordered Compare Scalar Single-Precision Floating-Point Values and set EFLAGS
489c9b5090e2 Initial load
duke
parents:
diff changeset
   898
  void ucomiss(XMMRegister dst, XMMRegister src);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   899
  void ucomisd(XMMRegister dst, Address src);    // Unordered Compare Scalar Double-Precision Floating-Point Values and set EFLAGS
489c9b5090e2 Initial load
duke
parents:
diff changeset
   900
  void ucomisd(XMMRegister dst, XMMRegister src);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   901
489c9b5090e2 Initial load
duke
parents:
diff changeset
   902
  void cvtss2sd(XMMRegister dst, Address src);   // Convert Scalar Single-Precision Floating-Point Value to Scalar Double-Precision Floating-Point Value
489c9b5090e2 Initial load
duke
parents:
diff changeset
   903
  void cvtss2sd(XMMRegister dst, XMMRegister src);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   904
  void cvtsd2ss(XMMRegister dst, Address src);   // Convert Scalar Double-Precision Floating-Point Value to Scalar Single-Precision Floating-Point Value
489c9b5090e2 Initial load
duke
parents:
diff changeset
   905
  void cvtsd2ss(XMMRegister dst, XMMRegister src);
244
c8ad6f221400 6662967: Optimize I2D conversion on new x86
kvn
parents: 1
diff changeset
   906
  void cvtdq2pd(XMMRegister dst, XMMRegister src);
c8ad6f221400 6662967: Optimize I2D conversion on new x86
kvn
parents: 1
diff changeset
   907
  void cvtdq2ps(XMMRegister dst, XMMRegister src);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   908
489c9b5090e2 Initial load
duke
parents:
diff changeset
   909
  void cvtsi2ss(XMMRegister dst, Address src);   // Convert Doubleword Integer to Scalar Single-Precision Floating-Point Value
489c9b5090e2 Initial load
duke
parents:
diff changeset
   910
  void cvtsi2ss(XMMRegister dst, Register src);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   911
  void cvtsi2sd(XMMRegister dst, Address src);   // Convert Doubleword Integer to Scalar Double-Precision Floating-Point Value
489c9b5090e2 Initial load
duke
parents:
diff changeset
   912
  void cvtsi2sd(XMMRegister dst, Register src);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   913
489c9b5090e2 Initial load
duke
parents:
diff changeset
   914
  void cvtss2si(Register dst, Address src);      // Convert Scalar Single-Precision Floating-Point Value to Doubleword Integer
489c9b5090e2 Initial load
duke
parents:
diff changeset
   915
  void cvtss2si(Register dst, XMMRegister src);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   916
  void cvtsd2si(Register dst, Address src);      // Convert Scalar Double-Precision Floating-Point Value to Doubleword Integer
489c9b5090e2 Initial load
duke
parents:
diff changeset
   917
  void cvtsd2si(Register dst, XMMRegister src);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   918
489c9b5090e2 Initial load
duke
parents:
diff changeset
   919
  void cvttss2si(Register dst, Address src);     // Convert with Truncation Scalar Single-Precision Floating-Point Value to Doubleword Integer
489c9b5090e2 Initial load
duke
parents:
diff changeset
   920
  void cvttss2si(Register dst, XMMRegister src);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   921
  void cvttsd2si(Register dst, Address src);     // Convert with Truncation Scalar Double-Precision Floating-Point Value to Doubleword Integer
489c9b5090e2 Initial load
duke
parents:
diff changeset
   922
  void cvttsd2si(Register dst, XMMRegister src);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   923
489c9b5090e2 Initial load
duke
parents:
diff changeset
   924
 protected: // Avoid using the next instructions directly.
489c9b5090e2 Initial load
duke
parents:
diff changeset
   925
  // New cpus require use of movsd and movss to avoid partial register stall
489c9b5090e2 Initial load
duke
parents:
diff changeset
   926
  // when loading from memory. But for old Opteron use movlpd instead of movsd.
489c9b5090e2 Initial load
duke
parents:
diff changeset
   927
  // The selection is done in MacroAssembler::movdbl() and movflt().
489c9b5090e2 Initial load
duke
parents:
diff changeset
   928
  void movss(XMMRegister dst, Address src);      // Move Scalar Single-Precision Floating-Point Values
489c9b5090e2 Initial load
duke
parents:
diff changeset
   929
  void movss(XMMRegister dst, XMMRegister src);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   930
  void movss(Address dst, XMMRegister src);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   931
  void movsd(XMMRegister dst, Address src);      // Move Scalar Double-Precision Floating-Point Values
489c9b5090e2 Initial load
duke
parents:
diff changeset
   932
  void movsd(XMMRegister dst, XMMRegister src);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   933
  void movsd(Address dst, XMMRegister src);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   934
  void movlpd(XMMRegister dst, Address src);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   935
  // New cpus require use of movaps and movapd to avoid partial register stall
489c9b5090e2 Initial load
duke
parents:
diff changeset
   936
  // when moving between registers.
489c9b5090e2 Initial load
duke
parents:
diff changeset
   937
  void movaps(XMMRegister dst, XMMRegister src);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   938
  void movapd(XMMRegister dst, XMMRegister src);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   939
 public:
489c9b5090e2 Initial load
duke
parents:
diff changeset
   940
489c9b5090e2 Initial load
duke
parents:
diff changeset
   941
  void andps(XMMRegister dst, Address src);      // Bitwise Logical AND of Packed Single-Precision Floating-Point Values
489c9b5090e2 Initial load
duke
parents:
diff changeset
   942
  void andps(XMMRegister dst, XMMRegister src);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   943
  void andpd(XMMRegister dst, Address src);      // Bitwise Logical AND of Packed Double-Precision Floating-Point Values
489c9b5090e2 Initial load
duke
parents:
diff changeset
   944
  void andpd(XMMRegister dst, XMMRegister src);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   945
489c9b5090e2 Initial load
duke
parents:
diff changeset
   946
  void andnps(XMMRegister dst, Address src);     // Bitwise Logical AND NOT of Packed Single-Precision Floating-Point Values
489c9b5090e2 Initial load
duke
parents:
diff changeset
   947
  void andnps(XMMRegister dst, XMMRegister src);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   948
  void andnpd(XMMRegister dst, Address src);     // Bitwise Logical AND NOT of Packed Double-Precision Floating-Point Values
489c9b5090e2 Initial load
duke
parents:
diff changeset
   949
  void andnpd(XMMRegister dst, XMMRegister src);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   950
489c9b5090e2 Initial load
duke
parents:
diff changeset
   951
  void orps(XMMRegister dst, Address src);       // Bitwise Logical OR of Packed Single-Precision Floating-Point Values
489c9b5090e2 Initial load
duke
parents:
diff changeset
   952
  void orps(XMMRegister dst, XMMRegister src);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   953
  void orpd(XMMRegister dst, Address src);       // Bitwise Logical OR of Packed Double-Precision Floating-Point Values
489c9b5090e2 Initial load
duke
parents:
diff changeset
   954
  void orpd(XMMRegister dst, XMMRegister src);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   955
489c9b5090e2 Initial load
duke
parents:
diff changeset
   956
  void xorps(XMMRegister dst, Address src);      // Bitwise Logical XOR of Packed Single-Precision Floating-Point Values
489c9b5090e2 Initial load
duke
parents:
diff changeset
   957
  void xorps(XMMRegister dst, XMMRegister src);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   958
  void xorpd(XMMRegister dst, Address src);      // Bitwise Logical XOR of Packed Double-Precision Floating-Point Values
489c9b5090e2 Initial load
duke
parents:
diff changeset
   959
  void xorpd(XMMRegister dst, XMMRegister src);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   960
489c9b5090e2 Initial load
duke
parents:
diff changeset
   961
  void movq(XMMRegister dst, Address src);       // Move Quadword
489c9b5090e2 Initial load
duke
parents:
diff changeset
   962
  void movq(XMMRegister dst, XMMRegister src);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   963
  void movq(Address dst, XMMRegister src);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   964
489c9b5090e2 Initial load
duke
parents:
diff changeset
   965
  void movd(XMMRegister dst, Address src);       // Move Doubleword
489c9b5090e2 Initial load
duke
parents:
diff changeset
   966
  void movd(XMMRegister dst, Register src);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   967
  void movd(Register dst, XMMRegister src);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   968
  void movd(Address dst, XMMRegister src);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   969
489c9b5090e2 Initial load
duke
parents:
diff changeset
   970
  void movdqa(XMMRegister dst, Address src);     // Move Aligned Double Quadword
489c9b5090e2 Initial load
duke
parents:
diff changeset
   971
  void movdqa(XMMRegister dst, XMMRegister src);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   972
  void movdqa(Address     dst, XMMRegister src);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   973
489c9b5090e2 Initial load
duke
parents:
diff changeset
   974
  void pshufd(XMMRegister dst, XMMRegister src, int mode); // Shuffle Packed Doublewords
489c9b5090e2 Initial load
duke
parents:
diff changeset
   975
  void pshufd(XMMRegister dst, Address src,     int mode);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   976
  void pshuflw(XMMRegister dst, XMMRegister src, int mode); // Shuffle Packed Low Words
489c9b5090e2 Initial load
duke
parents:
diff changeset
   977
  void pshuflw(XMMRegister dst, Address src,     int mode);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   978
489c9b5090e2 Initial load
duke
parents:
diff changeset
   979
  void psrlq(XMMRegister dst, int shift); // Shift Right Logical Quadword Immediate
489c9b5090e2 Initial load
duke
parents:
diff changeset
   980
489c9b5090e2 Initial load
duke
parents:
diff changeset
   981
  void punpcklbw(XMMRegister dst, XMMRegister src); // Interleave Low Bytes
489c9b5090e2 Initial load
duke
parents:
diff changeset
   982
  void punpcklbw(XMMRegister dst, Address src);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   983
489c9b5090e2 Initial load
duke
parents:
diff changeset
   984
  void ldmxcsr( Address src );
489c9b5090e2 Initial load
duke
parents:
diff changeset
   985
  void stmxcsr( Address dst );
489c9b5090e2 Initial load
duke
parents:
diff changeset
   986
};
489c9b5090e2 Initial load
duke
parents:
diff changeset
   987
489c9b5090e2 Initial load
duke
parents:
diff changeset
   988
489c9b5090e2 Initial load
duke
parents:
diff changeset
   989
// MacroAssembler extends Assembler by frequently used macros.
489c9b5090e2 Initial load
duke
parents:
diff changeset
   990
//
489c9b5090e2 Initial load
duke
parents:
diff changeset
   991
// Instructions for which a 'better' code sequence exists depending
489c9b5090e2 Initial load
duke
parents:
diff changeset
   992
// on arguments should also go in here.
489c9b5090e2 Initial load
duke
parents:
diff changeset
   993
489c9b5090e2 Initial load
duke
parents:
diff changeset
   994
class MacroAssembler: public Assembler {
1374
4c24294029a9 6711316: Open source the Garbage-First garbage collector
ysr
parents: 244
diff changeset
   995
  friend class LIR_Assembler;
4c24294029a9 6711316: Open source the Garbage-First garbage collector
ysr
parents: 244
diff changeset
   996
  friend class Runtime1;      // as_Address()
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   997
 protected:
489c9b5090e2 Initial load
duke
parents:
diff changeset
   998
489c9b5090e2 Initial load
duke
parents:
diff changeset
   999
  Address as_Address(AddressLiteral adr);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1000
  Address as_Address(ArrayAddress adr);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1001
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1002
  // Support for VM calls
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1003
  //
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1004
  // This is the base routine called by the different versions of call_VM_leaf. The interpreter
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1005
  // may customize this version by overriding it for its purposes (e.g., to save/restore
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1006
  // additional registers when doing a VM call).
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1007
#ifdef CC_INTERP
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1008
  // c++ interpreter never wants to use interp_masm version of call_VM
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1009
  #define VIRTUAL
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1010
#else
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1011
  #define VIRTUAL virtual
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1012
#endif
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1013
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1014
  VIRTUAL void call_VM_leaf_base(
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1015
    address entry_point,               // the entry point
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1016
    int     number_of_arguments        // the number of arguments to pop after the call
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1017
  );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1018
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1019
  // This is the base routine called by the different versions of call_VM. The interpreter
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1020
  // may customize this version by overriding it for its purposes (e.g., to save/restore
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1021
  // additional registers when doing a VM call).
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1022
  //
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1023
  // If no java_thread register is specified (noreg) than rdi will be used instead. call_VM_base
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1024
  // returns the register which contains the thread upon return. If a thread register has been
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1025
  // specified, the return value will correspond to that register. If no last_java_sp is specified
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1026
  // (noreg) than rsp will be used instead.
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1027
  VIRTUAL void call_VM_base(           // returns the register containing the thread upon return
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1028
    Register oop_result,               // where an oop-result ends up if any; use noreg otherwise
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1029
    Register java_thread,              // the thread if computed before     ; use noreg otherwise
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1030
    Register last_java_sp,             // to set up last_Java_frame in stubs; use noreg otherwise
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1031
    address  entry_point,              // the entry point
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1032
    int      number_of_arguments,      // the number of arguments (w/o thread) to pop after the call
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1033
    bool     check_exceptions          // whether to check for pending exceptions after return
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1034
  );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1035
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1036
  // These routines should emit JVMTI PopFrame and ForceEarlyReturn handling code.
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1037
  // The implementation is only non-empty for the InterpreterMacroAssembler,
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1038
  // as only the interpreter handles PopFrame and ForceEarlyReturn requests.
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1039
  virtual void check_and_handle_popframe(Register java_thread);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1040
  virtual void check_and_handle_earlyret(Register java_thread);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1041
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1042
  void call_VM_helper(Register oop_result, address entry_point, int number_of_arguments, bool check_exceptions = true);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1043
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1044
  // helpers for FPU flag access
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1045
  // tmp is a temporary register, if none is available use noreg
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1046
  void save_rax   (Register tmp);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1047
  void restore_rax(Register tmp);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1048
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1049
 public:
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1050
  MacroAssembler(CodeBuffer* code) : Assembler(code) {}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1051
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1052
  // Support for NULL-checks
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1053
  //
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1054
  // Generates code that causes a NULL OS exception if the content of reg is NULL.
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1055
  // If the accessed location is M[reg + offset] and the offset is known, provide the
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1056
  // offset. No explicit code generation is needed if the offset is within a certain
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1057
  // range (0 <= offset <= page_size).
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1058
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1059
  void null_check(Register reg, int offset = -1);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1060
  static bool needs_explicit_null_check(int offset);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1061
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1062
  // Required platform-specific helpers for Label::patch_instructions.
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1063
  // They _shadow_ the declarations in AbstractAssembler, which are undefined.
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1064
  void pd_patch_instruction(address branch, address target);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1065
#ifndef PRODUCT
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1066
  static void pd_print_patched_instruction(address branch);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1067
#endif
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1068
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1069
  // The following 4 methods return the offset of the appropriate move instruction
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1070
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1071
  // Support for fast byte/word loading with zero extension (depending on particular CPU)
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1072
  int load_unsigned_byte(Register dst, Address src);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1073
  int load_unsigned_word(Register dst, Address src);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1074
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1075
  // Support for fast byte/word loading with sign extension (depending on particular CPU)
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1076
  int load_signed_byte(Register dst, Address src);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1077
  int load_signed_word(Register dst, Address src);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1078
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1079
  // Support for sign-extension (hi:lo = extend_sign(lo))
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1080
  void extend_sign(Register hi, Register lo);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1081
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1082
  // Support for inc/dec with optimal instruction selection depending on value
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1083
  void increment(Register reg, int value = 1);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1084
  void decrement(Register reg, int value = 1);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1085
  void increment(Address  dst, int value = 1);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1086
  void decrement(Address  dst, int value = 1);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1087
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1088
  // Support optimal SSE move instructions.
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1089
  void movflt(XMMRegister dst, XMMRegister src) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1090
    if (UseXmmRegToRegMoveAll) { movaps(dst, src); return; }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1091
    else                       { movss (dst, src); return; }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1092
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1093
  void movflt(XMMRegister dst, Address src) { movss(dst, src); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1094
  void movflt(XMMRegister dst, AddressLiteral src);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1095
  void movflt(Address dst, XMMRegister src) { movss(dst, src); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1096
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1097
  void movdbl(XMMRegister dst, XMMRegister src) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1098
    if (UseXmmRegToRegMoveAll) { movapd(dst, src); return; }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1099
    else                       { movsd (dst, src); return; }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1100
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1101
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1102
  void movdbl(XMMRegister dst, AddressLiteral src);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1103
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1104
  void movdbl(XMMRegister dst, Address src) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1105
    if (UseXmmLoadAndClearUpper) { movsd (dst, src); return; }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1106
    else                         { movlpd(dst, src); return; }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1107
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1108
  void movdbl(Address dst, XMMRegister src) { movsd(dst, src); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1109
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1110
  void increment(AddressLiteral dst);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1111
  void increment(ArrayAddress dst);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1112
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1113
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1114
  // Alignment
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1115
  void align(int modulus);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1116
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1117
  // Misc
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1118
  void fat_nop(); // 5 byte nop
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1119
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1120
  // Stack frame creation/removal
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1121
  void enter();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1122
  void leave();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1123
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1124
  // Support for getting the JavaThread pointer (i.e.; a reference to thread-local information)
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1125
  // The pointer will be loaded into the thread register.
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1126
  void get_thread(Register thread);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1127
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1128
  // Support for VM calls
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1129
  //
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1130
  // It is imperative that all calls into the VM are handled via the call_VM macros.
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1131
  // They make sure that the stack linkage is setup correctly. call_VM's correspond
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1132
  // to ENTRY/ENTRY_X entry points while call_VM_leaf's correspond to LEAF entry points.
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1133
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1134
  void call_VM(Register oop_result, address entry_point, bool check_exceptions = true);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1135
  void call_VM(Register oop_result, address entry_point, Register arg_1, bool check_exceptions = true);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1136
  void call_VM(Register oop_result, address entry_point, Register arg_1, Register arg_2, bool check_exceptions = true);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1137
  void call_VM(Register oop_result, address entry_point, Register arg_1, Register arg_2, Register arg_3, bool check_exceptions = true);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1138
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1139
  void call_VM(Register oop_result, Register last_java_sp, address entry_point, int number_of_arguments = 0, bool check_exceptions = true);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1140
  void call_VM(Register oop_result, Register last_java_sp, address entry_point, Register arg_1, bool check_exceptions = true);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1141
  void call_VM(Register oop_result, Register last_java_sp, address entry_point, Register arg_1, Register arg_2, bool check_exceptions = true);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1142
  void call_VM(Register oop_result, Register last_java_sp, address entry_point, Register arg_1, Register arg_2, Register arg_3, bool check_exceptions = true);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1143
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1144
  void call_VM_leaf(address entry_point, int number_of_arguments = 0);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1145
  void call_VM_leaf(address entry_point, Register arg_1);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1146
  void call_VM_leaf(address entry_point, Register arg_1, Register arg_2);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1147
  void call_VM_leaf(address entry_point, Register arg_1, Register arg_2, Register arg_3);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1148
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1149
  // last Java Frame (fills frame anchor)
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1150
  void set_last_Java_frame(Register thread, Register last_java_sp, Register last_java_fp, address last_java_pc);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1151
  void reset_last_Java_frame(Register thread, bool clear_fp, bool clear_pc);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1152
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1153
  // Stores
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1154
  void store_check(Register obj);                // store check for obj - register is destroyed afterwards
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1155
  void store_check(Register obj, Address dst);   // same as above, dst is exact store location (reg. is destroyed)
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1156
1374
4c24294029a9 6711316: Open source the Garbage-First garbage collector
ysr
parents: 244
diff changeset
  1157
  void g1_write_barrier_pre(Register obj, Register thread, Register tmp, Register tmp2, bool tosca_live );
4c24294029a9 6711316: Open source the Garbage-First garbage collector
ysr
parents: 244
diff changeset
  1158
  void g1_write_barrier_post(Register store_addr, Register new_val, Register thread, Register tmp, Register tmp2);
4c24294029a9 6711316: Open source the Garbage-First garbage collector
ysr
parents: 244
diff changeset
  1159
4c24294029a9 6711316: Open source the Garbage-First garbage collector
ysr
parents: 244
diff changeset
  1160
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1161
  // split store_check(Register obj) to enhance instruction interleaving
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1162
  void store_check_part_1(Register obj);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1163
  void store_check_part_2(Register obj);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1164
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1165
  // C 'boolean' to Java boolean: x == 0 ? 0 : 1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1166
  void c2bool(Register x);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1167
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1168
  // C++ bool manipulation
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1169
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1170
  void movbool(Register dst, Address src);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1171
  void movbool(Address dst, bool boolconst);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1172
  void movbool(Address dst, Register src);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1173
  void testbool(Register dst);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1174
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1175
  // Int division/reminder for Java
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1176
  // (as idivl, but checks for special case as described in JVM spec.)
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1177
  // returns idivl instruction offset for implicit exception handling
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1178
  int corrected_idivl(Register reg);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1179
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1180
  void int3();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1181
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1182
  // Long negation for Java
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1183
  void lneg(Register hi, Register lo);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1184
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1185
  // Long multiplication for Java
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1186
  // (destroys contents of rax, rbx, rcx and rdx)
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1187
  void lmul(int x_rsp_offset, int y_rsp_offset); // rdx:rax = x * y
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1188
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1189
  // Long shifts for Java
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1190
  // (semantics as described in JVM spec.)
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1191
  void lshl(Register hi, Register lo);                               // hi:lo << (rcx & 0x3f)
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1192
  void lshr(Register hi, Register lo, bool sign_extension = false);  // hi:lo >> (rcx & 0x3f)
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1193
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1194
  // Long compare for Java
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1195
  // (semantics as described in JVM spec.)
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1196
  void lcmp2int(Register x_hi, Register x_lo, Register y_hi, Register y_lo); // x_hi = lcmp(x, y)
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1197
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1198
  // Compares the top-most stack entries on the FPU stack and sets the eflags as follows:
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1199
  //
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1200
  // CF (corresponds to C0) if x < y
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1201
  // PF (corresponds to C2) if unordered
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1202
  // ZF (corresponds to C3) if x = y
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1203
  //
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1204
  // The arguments are in reversed order on the stack (i.e., top of stack is first argument).
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1205
  // tmp is a temporary register, if none is available use noreg (only matters for non-P6 code)
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1206
  void fcmp(Register tmp);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1207
  // Variant of the above which allows y to be further down the stack
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1208
  // and which only pops x and y if specified. If pop_right is
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1209
  // specified then pop_left must also be specified.
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1210
  void fcmp(Register tmp, int index, bool pop_left, bool pop_right);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1211
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1212
  // Floating-point comparison for Java
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1213
  // Compares the top-most stack entries on the FPU stack and stores the result in dst.
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1214
  // The arguments are in reversed order on the stack (i.e., top of stack is first argument).
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1215
  // (semantics as described in JVM spec.)
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1216
  void fcmp2int(Register dst, bool unordered_is_less);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1217
  // Variant of the above which allows y to be further down the stack
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1218
  // and which only pops x and y if specified. If pop_right is
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1219
  // specified then pop_left must also be specified.
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1220
  void fcmp2int(Register dst, bool unordered_is_less, int index, bool pop_left, bool pop_right);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1221
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1222
  // Floating-point remainder for Java (ST0 = ST0 fremr ST1, ST1 is empty afterwards)
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1223
  // tmp is a temporary register, if none is available use noreg
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1224
  void fremr(Register tmp);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1225
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1226
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1227
  // same as fcmp2int, but using SSE2
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1228
  void cmpss2int(XMMRegister opr1, XMMRegister opr2, Register dst, bool unordered_is_less);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1229
  void cmpsd2int(XMMRegister opr1, XMMRegister opr2, Register dst, bool unordered_is_less);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1230
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1231
  // Inlined sin/cos generator for Java; must not use CPU instruction
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1232
  // directly on Intel as it does not have high enough precision
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1233
  // outside of the range [-pi/4, pi/4]. Extra argument indicate the
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1234
  // number of FPU stack slots in use; all but the topmost will
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1235
  // require saving if a slow case is necessary. Assumes argument is
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1236
  // on FP TOS; result is on FP TOS.  No cpu registers are changed by
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1237
  // this code.
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1238
  void trigfunc(char trig, int num_fpu_regs_in_use = 1);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1239
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1240
  // branch to L if FPU flag C2 is set/not set
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1241
  // tmp is a temporary register, if none is available use noreg
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1242
  void jC2 (Register tmp, Label& L);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1243
  void jnC2(Register tmp, Label& L);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1244
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1245
  // Pop ST (ffree & fincstp combined)
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1246
  void fpop();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1247
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1248
  // pushes double TOS element of FPU stack on CPU stack; pops from FPU stack
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1249
  void push_fTOS();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1250
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1251
  // pops double TOS element from CPU stack and pushes on FPU stack
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1252
  void pop_fTOS();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1253
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1254
  void empty_FPU_stack();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1255
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1256
  void push_IU_state();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1257
  void pop_IU_state();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1258
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1259
  void push_FPU_state();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1260
  void pop_FPU_state();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1261
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1262
  void push_CPU_state();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1263
  void pop_CPU_state();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1264
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1265
  // Sign extension
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1266
  void sign_extend_short(Register reg);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1267
  void sign_extend_byte(Register reg);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1268
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1269
  // Division by power of 2, rounding towards 0
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1270
  void division_with_shift(Register reg, int shift_value);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1271
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1272
  // Round up to a power of two
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1273
  void round_to(Register reg, int modulus);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1274
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1275
  // Callee saved registers handling
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1276
  void push_callee_saved_registers();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1277
  void pop_callee_saved_registers();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1278
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1279
  // allocation
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1280
  void eden_allocate(
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1281
    Register obj,                      // result: pointer to object after successful allocation
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1282
    Register var_size_in_bytes,        // object size in bytes if unknown at compile time; invalid otherwise
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1283
    int      con_size_in_bytes,        // object size in bytes if   known at compile time
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1284
    Register t1,                       // temp register
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1285
    Label&   slow_case                 // continuation point if fast allocation fails
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1286
  );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1287
  void tlab_allocate(
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1288
    Register obj,                      // result: pointer to object after successful allocation
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1289
    Register var_size_in_bytes,        // object size in bytes if unknown at compile time; invalid otherwise
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1290
    int      con_size_in_bytes,        // object size in bytes if   known at compile time
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1291
    Register t1,                       // temp register
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1292
    Register t2,                       // temp register
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1293
    Label&   slow_case                 // continuation point if fast allocation fails
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1294
  );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1295
  void tlab_refill(Label& retry_tlab, Label& try_eden, Label& slow_case);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1296
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1297
  //----
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1298
  void set_word_if_not_zero(Register reg); // sets reg to 1 if not zero, otherwise 0
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1299
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1300
  // Debugging
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1301
  void verify_oop(Register reg, const char* s = "broken oop");             // only if +VerifyOops
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1302
  void verify_oop_addr(Address addr, const char * s = "broken oop addr");
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1303
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1304
  void verify_FPU(int stack_depth, const char* s = "illegal FPU state");   // only if +VerifyFPU
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1305
  void stop(const char* msg);                    // prints msg, dumps registers and stops execution
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1306
  void warn(const char* msg);                    // prints msg and continues
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1307
  static void debug(int rdi, int rsi, int rbp, int rsp, int rbx, int rdx, int rcx, int rax, int eip, char* msg);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1308
  void os_breakpoint();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1309
  void untested()                                { stop("untested"); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1310
  void unimplemented(const char* what = "")      { char* b = new char[1024];  jio_snprintf(b, sizeof(b), "unimplemented: %s", what);  stop(b); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1311
  void should_not_reach_here()                   { stop("should not reach here"); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1312
  void print_CPU_state();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1313
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1314
  // Stack overflow checking
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1315
  void bang_stack_with_offset(int offset) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1316
    // stack grows down, caller passes positive offset
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1317
    assert(offset > 0, "must bang with negative offset");
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1318
    movl(Address(rsp, (-offset)), rax);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1319
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1320
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1321
  // Writes to stack successive pages until offset reached to check for
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1322
  // stack overflow + shadow pages.  Also, clobbers tmp
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1323
  void bang_stack_size(Register size, Register tmp);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1324
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1325
  // Support for serializing memory accesses between threads
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1326
  void serialize_memory(Register thread, Register tmp);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1327
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1328
  void verify_tlab();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1329
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1330
  // Biased locking support
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1331
  // lock_reg and obj_reg must be loaded up with the appropriate values.
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1332
  // swap_reg must be rax, and is killed.
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1333
  // tmp_reg is optional. If it is supplied (i.e., != noreg) it will
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1334
  // be killed; if not supplied, push/pop will be used internally to
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1335
  // allocate a temporary (inefficient, avoid if possible).
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1336
  // Optional slow case is for implementations (interpreter and C1) which branch to
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1337
  // slow case directly. Leaves condition codes set for C2's Fast_Lock node.
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1338
  // Returns offset of first potentially-faulting instruction for null
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1339
  // check info (currently consumed only by C1). If
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1340
  // swap_reg_contains_mark is true then returns -1 as it is assumed
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1341
  // the calling code has already passed any potential faults.
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1342
  int biased_locking_enter(Register lock_reg, Register obj_reg, Register swap_reg, Register tmp_reg,
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1343
                           bool swap_reg_contains_mark,
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1344
                           Label& done, Label* slow_case = NULL,
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1345
                           BiasedLockingCounters* counters = NULL);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1346
  void biased_locking_exit (Register obj_reg, Register temp_reg, Label& done);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1347
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1348
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1349
  Condition negate_condition(Condition cond);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1350
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1351
  // Instructions that use AddressLiteral operands. These instruction can handle 32bit/64bit
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1352
  // operands. In general the names are modified to avoid hiding the instruction in Assembler
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1353
  // so that we don't need to implement all the varieties in the Assembler with trivial wrappers
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1354
  // here in MacroAssembler. The major exception to this rule is call
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1355
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1356
  // Arithmetics
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1357
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1358
  void cmp8(AddressLiteral src1, int8_t imm);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1359
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1360
  // QQQ renamed to drag out the casting of address to int32_t/intptr_t
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1361
  void cmp32(Register src1, int32_t imm);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1362
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1363
  void cmp32(AddressLiteral src1, int32_t imm);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1364
  // compare reg - mem, or reg - &mem
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1365
  void cmp32(Register src1, AddressLiteral src2);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1366
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1367
  void cmp32(Register src1, Address src2);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1368
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1369
  // NOTE src2 must be the lval. This is NOT an mem-mem compare
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1370
  void cmpptr(Address src1, AddressLiteral src2);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1371
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1372
  void cmpptr(Register src1, AddressLiteral src2);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1373
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1374
  void cmpoop(Address dst, jobject obj);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1375
  void cmpoop(Register dst, jobject obj);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1376
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1377
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1378
  void cmpxchgptr(Register reg, AddressLiteral adr);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1379
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1380
  // Helper functions for statistics gathering.
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1381
  // Conditionally (atomically, on MPs) increments passed counter address, preserving condition codes.
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1382
  void cond_inc32(Condition cond, AddressLiteral counter_addr);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1383
  // Unconditional atomic increment.
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1384
  void atomic_incl(AddressLiteral counter_addr);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1385
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1386
  void lea(Register dst, AddressLiteral adr);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1387
  void lea(Address dst, AddressLiteral adr);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1388
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1389
  void test32(Register dst, AddressLiteral src);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1390
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1391
  // Calls
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1392
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1393
  void call(Label& L, relocInfo::relocType rtype);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1394
  void call(Register entry);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1395
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1396
  // NOTE: this call tranfers to the effective address of entry NOT
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1397
  // the address contained by entry. This is because this is more natural
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1398
  // for jumps/calls.
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1399
  void call(AddressLiteral entry);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1400
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1401
  // Jumps
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1402
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1403
  // NOTE: these jumps tranfer to the effective address of dst NOT
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1404
  // the address contained by dst. This is because this is more natural
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1405
  // for jumps/calls.
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1406
  void jump(AddressLiteral dst);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1407
  void jump_cc(Condition cc, AddressLiteral dst);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1408
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1409
  // 32bit can do a case table jump in one instruction but we no longer allow the base
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1410
  // to be installed in the Address class. This jump will tranfers to the address
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1411
  // contained in the location described by entry (not the address of entry)
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1412
  void jump(ArrayAddress entry);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1413
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1414
  // Floating
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1415
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1416
  void andpd(XMMRegister dst, Address src) { Assembler::andpd(dst, src); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1417
  void andpd(XMMRegister dst, AddressLiteral src);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1418
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1419
  void comiss(XMMRegister dst, Address src) { Assembler::comiss(dst, src); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1420
  void comiss(XMMRegister dst, AddressLiteral src);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1421
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1422
  void comisd(XMMRegister dst, Address src) { Assembler::comisd(dst, src); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1423
  void comisd(XMMRegister dst, AddressLiteral src);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1424
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1425
  void fldcw(Address src) { Assembler::fldcw(src); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1426
  void fldcw(AddressLiteral src);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1427
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1428
  void fld_s(int index)   { Assembler::fld_s(index); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1429
  void fld_s(Address src) { Assembler::fld_s(src); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1430
  void fld_s(AddressLiteral src);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1431
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1432
  void fld_d(Address src) { Assembler::fld_d(src); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1433
  void fld_d(AddressLiteral src);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1434
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1435
  void fld_x(Address src) { Assembler::fld_x(src); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1436
  void fld_x(AddressLiteral src);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1437
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1438
  void ldmxcsr(Address src) { Assembler::ldmxcsr(src); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1439
  void ldmxcsr(AddressLiteral src);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1440
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1441
  void movss(Address dst, XMMRegister src)     { Assembler::movss(dst, src); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1442
  void movss(XMMRegister dst, XMMRegister src) { Assembler::movss(dst, src); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1443
  void movss(XMMRegister dst, Address src)     { Assembler::movss(dst, src); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1444
  void movss(XMMRegister dst, AddressLiteral src);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1445
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1446
  void movsd(XMMRegister dst, XMMRegister src) { Assembler::movsd(dst, src); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1447
  void movsd(Address dst, XMMRegister src)     { Assembler::movsd(dst, src); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1448
  void movsd(XMMRegister dst, Address src)     { Assembler::movsd(dst, src); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1449
  void movsd(XMMRegister dst, AddressLiteral src);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1450
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1451
  void ucomiss(XMMRegister dst, XMMRegister src) { Assembler::ucomiss(dst, src); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1452
  void ucomiss(XMMRegister dst, Address src) { Assembler::ucomiss(dst, src); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1453
  void ucomiss(XMMRegister dst, AddressLiteral src);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1454
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1455
  void ucomisd(XMMRegister dst, XMMRegister src) { Assembler::ucomisd(dst, src); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1456
  void ucomisd(XMMRegister dst, Address src) { Assembler::ucomisd(dst, src); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1457
  void ucomisd(XMMRegister dst, AddressLiteral src);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1458
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1459
  // Bitwise Logical XOR of Packed Double-Precision Floating-Point Values
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1460
  void xorpd(XMMRegister dst, XMMRegister src) { Assembler::xorpd(dst, src); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1461
  void xorpd(XMMRegister dst, Address src)     { Assembler::xorpd(dst, src); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1462
  void xorpd(XMMRegister dst, AddressLiteral src);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1463
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1464
  // Bitwise Logical XOR of Packed Single-Precision Floating-Point Values
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1465
  void xorps(XMMRegister dst, XMMRegister src) { Assembler::xorps(dst, src); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1466
  void xorps(XMMRegister dst, Address src)     { Assembler::xorps(dst, src); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1467
  void xorps(XMMRegister dst, AddressLiteral src);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1468
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1469
  // Data
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1470
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1471
  void movoop(Register dst, jobject obj);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1472
  void movoop(Address dst, jobject obj);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1473
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1474
  void movptr(ArrayAddress dst, Register src);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1475
  // can this do an lea?
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1476
  void movptr(Register dst, ArrayAddress src);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1477
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1478
  void movptr(Register dst, AddressLiteral src);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1479
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1480
  // to avoid hiding movl
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1481
  void mov32(AddressLiteral dst, Register src);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1482
  void mov32(Register dst, AddressLiteral src);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1483
  // to avoid hiding movb
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1484
  void movbyte(ArrayAddress dst, int src);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1485
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1486
  // Can push value or effective address
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1487
  void pushptr(AddressLiteral src);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1488
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1489
#undef VIRTUAL
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1490
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1491
};
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1492
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1493
/**
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1494
 * class SkipIfEqual:
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1495
 *
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1496
 * Instantiating this class will result in assembly code being output that will
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1497
 * jump around any code emitted between the creation of the instance and it's
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1498
 * automatic destruction at the end of a scope block, depending on the value of
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1499
 * the flag passed to the constructor, which will be checked at run-time.
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1500
 */
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1501
class SkipIfEqual {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1502
 private:
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1503
  MacroAssembler* _masm;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1504
  Label _label;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1505
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1506
 public:
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1507
   SkipIfEqual(MacroAssembler*, const bool* flag_addr, bool value);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1508
   ~SkipIfEqual();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1509
};
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1510
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1511
#ifdef ASSERT
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1512
inline bool AbstractAssembler::pd_check_instruction_mark() { return true; }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1513
#endif