hotspot/src/cpu/sparc/vm/vm_version_sparc.cpp
author dcubed
Tue, 15 Jul 2014 07:33:49 -0700
changeset 25633 4cd9c4622c8c
parent 25468 5331df506290
child 25949 34557722059b
permissions -rw-r--r--
8049717: expose L1_data_cache_line_size for diagnostic/sanity checks Summary: Add support for VM_Version::L1_data_cache_line_size(). Reviewed-by: dsimms, kvn, dholmes
Ignore whitespace changes - Everywhere: Within whitespace: At end of lines:
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
     1
/*
24328
bddefb356fba 8035936: SIGBUS in StubRoutines::aesencryptBlock, solaris-sparc
kvn
parents: 22505
diff changeset
     2
 * Copyright (c) 1997, 2014, Oracle and/or its affiliates. All rights reserved.
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
     3
 * DO NOT ALTER OR REMOVE COPYRIGHT NOTICES OR THIS FILE HEADER.
489c9b5090e2 Initial load
duke
parents:
diff changeset
     4
 *
489c9b5090e2 Initial load
duke
parents:
diff changeset
     5
 * This code is free software; you can redistribute it and/or modify it
489c9b5090e2 Initial load
duke
parents:
diff changeset
     6
 * under the terms of the GNU General Public License version 2 only, as
489c9b5090e2 Initial load
duke
parents:
diff changeset
     7
 * published by the Free Software Foundation.
489c9b5090e2 Initial load
duke
parents:
diff changeset
     8
 *
489c9b5090e2 Initial load
duke
parents:
diff changeset
     9
 * This code is distributed in the hope that it will be useful, but WITHOUT
489c9b5090e2 Initial load
duke
parents:
diff changeset
    10
 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
489c9b5090e2 Initial load
duke
parents:
diff changeset
    11
 * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License
489c9b5090e2 Initial load
duke
parents:
diff changeset
    12
 * version 2 for more details (a copy is included in the LICENSE file that
489c9b5090e2 Initial load
duke
parents:
diff changeset
    13
 * accompanied this code).
489c9b5090e2 Initial load
duke
parents:
diff changeset
    14
 *
489c9b5090e2 Initial load
duke
parents:
diff changeset
    15
 * You should have received a copy of the GNU General Public License version
489c9b5090e2 Initial load
duke
parents:
diff changeset
    16
 * 2 along with this work; if not, write to the Free Software Foundation,
489c9b5090e2 Initial load
duke
parents:
diff changeset
    17
 * Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA.
489c9b5090e2 Initial load
duke
parents:
diff changeset
    18
 *
5547
f4b087cbb361 6941466: Oracle rebranding changes for Hotspot repositories
trims
parents: 5431
diff changeset
    19
 * Please contact Oracle, 500 Oracle Parkway, Redwood Shores, CA 94065 USA
f4b087cbb361 6941466: Oracle rebranding changes for Hotspot repositories
trims
parents: 5431
diff changeset
    20
 * or visit www.oracle.com if you need additional information or have any
f4b087cbb361 6941466: Oracle rebranding changes for Hotspot repositories
trims
parents: 5431
diff changeset
    21
 * questions.
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
    22
 *
489c9b5090e2 Initial load
duke
parents:
diff changeset
    23
 */
489c9b5090e2 Initial load
duke
parents:
diff changeset
    24
7397
5b173b4ca846 6989984: Use standard include model for Hospot
stefank
parents: 7115
diff changeset
    25
#include "precompiled.hpp"
14631
526804361522 8003250: SPARC: move MacroAssembler into separate file
twisti
parents: 13969
diff changeset
    26
#include "asm/macroAssembler.inline.hpp"
7397
5b173b4ca846 6989984: Use standard include model for Hospot
stefank
parents: 7115
diff changeset
    27
#include "memory/resourceArea.hpp"
5b173b4ca846 6989984: Use standard include model for Hospot
stefank
parents: 7115
diff changeset
    28
#include "runtime/java.hpp"
5b173b4ca846 6989984: Use standard include model for Hospot
stefank
parents: 7115
diff changeset
    29
#include "runtime/stubCodeGenerator.hpp"
5b173b4ca846 6989984: Use standard include model for Hospot
stefank
parents: 7115
diff changeset
    30
#include "vm_version_sparc.hpp"
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
    31
489c9b5090e2 Initial load
duke
parents:
diff changeset
    32
int VM_Version::_features = VM_Version::unknown_m;
489c9b5090e2 Initial load
duke
parents:
diff changeset
    33
const char* VM_Version::_features_str = "";
489c9b5090e2 Initial load
duke
parents:
diff changeset
    34
489c9b5090e2 Initial load
duke
parents:
diff changeset
    35
void VM_Version::initialize() {
489c9b5090e2 Initial load
duke
parents:
diff changeset
    36
  _features = determine_features();
489c9b5090e2 Initial load
duke
parents:
diff changeset
    37
  PrefetchCopyIntervalInBytes = prefetch_copy_interval_in_bytes();
489c9b5090e2 Initial load
duke
parents:
diff changeset
    38
  PrefetchScanIntervalInBytes = prefetch_scan_interval_in_bytes();
489c9b5090e2 Initial load
duke
parents:
diff changeset
    39
  PrefetchFieldsAhead         = prefetch_fields_ahead();
489c9b5090e2 Initial load
duke
parents:
diff changeset
    40
10267
8bdeec886dc4 7079329: Adjust allocation prefetching for T4
kvn
parents: 10264
diff changeset
    41
  assert(0 <= AllocatePrefetchInstr && AllocatePrefetchInstr <= 1, "invalid value");
8bdeec886dc4 7079329: Adjust allocation prefetching for T4
kvn
parents: 10264
diff changeset
    42
  if( AllocatePrefetchInstr < 0 ) AllocatePrefetchInstr = 0;
8bdeec886dc4 7079329: Adjust allocation prefetching for T4
kvn
parents: 10264
diff changeset
    43
  if( AllocatePrefetchInstr > 1 ) AllocatePrefetchInstr = 0;
8bdeec886dc4 7079329: Adjust allocation prefetching for T4
kvn
parents: 10264
diff changeset
    44
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
    45
  // Allocation prefetch settings
10267
8bdeec886dc4 7079329: Adjust allocation prefetching for T4
kvn
parents: 10264
diff changeset
    46
  intx cache_line_size = prefetch_data_size();
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
    47
  if( cache_line_size > AllocatePrefetchStepSize )
489c9b5090e2 Initial load
duke
parents:
diff changeset
    48
    AllocatePrefetchStepSize = cache_line_size;
10267
8bdeec886dc4 7079329: Adjust allocation prefetching for T4
kvn
parents: 10264
diff changeset
    49
8bdeec886dc4 7079329: Adjust allocation prefetching for T4
kvn
parents: 10264
diff changeset
    50
  assert(AllocatePrefetchLines > 0, "invalid value");
8bdeec886dc4 7079329: Adjust allocation prefetching for T4
kvn
parents: 10264
diff changeset
    51
  if( AllocatePrefetchLines < 1 )     // set valid value in product VM
8bdeec886dc4 7079329: Adjust allocation prefetching for T4
kvn
parents: 10264
diff changeset
    52
    AllocatePrefetchLines = 3;
8bdeec886dc4 7079329: Adjust allocation prefetching for T4
kvn
parents: 10264
diff changeset
    53
  assert(AllocateInstancePrefetchLines > 0, "invalid value");
8bdeec886dc4 7079329: Adjust allocation prefetching for T4
kvn
parents: 10264
diff changeset
    54
  if( AllocateInstancePrefetchLines < 1 ) // set valid value in product VM
8bdeec886dc4 7079329: Adjust allocation prefetching for T4
kvn
parents: 10264
diff changeset
    55
    AllocateInstancePrefetchLines = 1;
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
    56
489c9b5090e2 Initial load
duke
parents:
diff changeset
    57
  AllocatePrefetchDistance = allocate_prefetch_distance();
489c9b5090e2 Initial load
duke
parents:
diff changeset
    58
  AllocatePrefetchStyle    = allocate_prefetch_style();
489c9b5090e2 Initial load
duke
parents:
diff changeset
    59
10267
8bdeec886dc4 7079329: Adjust allocation prefetching for T4
kvn
parents: 10264
diff changeset
    60
  assert((AllocatePrefetchDistance % AllocatePrefetchStepSize) == 0 &&
8bdeec886dc4 7079329: Adjust allocation prefetching for T4
kvn
parents: 10264
diff changeset
    61
         (AllocatePrefetchDistance > 0), "invalid value");
8bdeec886dc4 7079329: Adjust allocation prefetching for T4
kvn
parents: 10264
diff changeset
    62
  if ((AllocatePrefetchDistance % AllocatePrefetchStepSize) != 0 ||
8bdeec886dc4 7079329: Adjust allocation prefetching for T4
kvn
parents: 10264
diff changeset
    63
      (AllocatePrefetchDistance <= 0)) {
8bdeec886dc4 7079329: Adjust allocation prefetching for T4
kvn
parents: 10264
diff changeset
    64
    AllocatePrefetchDistance = AllocatePrefetchStepSize;
8bdeec886dc4 7079329: Adjust allocation prefetching for T4
kvn
parents: 10264
diff changeset
    65
  }
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
    66
10252
0981ce1c3eef 7063628: Use cbcond on T4
kvn
parents: 10027
diff changeset
    67
  if (AllocatePrefetchStyle == 3 && !has_blk_init()) {
0981ce1c3eef 7063628: Use cbcond on T4
kvn
parents: 10027
diff changeset
    68
    warning("BIS instructions are not available on this CPU");
0981ce1c3eef 7063628: Use cbcond on T4
kvn
parents: 10027
diff changeset
    69
    FLAG_SET_DEFAULT(AllocatePrefetchStyle, 1);
0981ce1c3eef 7063628: Use cbcond on T4
kvn
parents: 10027
diff changeset
    70
  }
0981ce1c3eef 7063628: Use cbcond on T4
kvn
parents: 10027
diff changeset
    71
18097
acd70736bd60 8008407: remove SPARC V8 support
morris
parents: 15193
diff changeset
    72
  guarantee(VM_Version::has_v9(), "only SPARC v9 is supported");
acd70736bd60 8008407: remove SPARC V8 support
morris
parents: 15193
diff changeset
    73
acd70736bd60 8008407: remove SPARC V8 support
morris
parents: 15193
diff changeset
    74
  assert(ArraycopySrcPrefetchDistance < 4096, "invalid value");
acd70736bd60 8008407: remove SPARC V8 support
morris
parents: 15193
diff changeset
    75
  if (ArraycopySrcPrefetchDistance >= 4096)
acd70736bd60 8008407: remove SPARC V8 support
morris
parents: 15193
diff changeset
    76
    ArraycopySrcPrefetchDistance = 4064;
acd70736bd60 8008407: remove SPARC V8 support
morris
parents: 15193
diff changeset
    77
  assert(ArraycopyDstPrefetchDistance < 4096, "invalid value");
acd70736bd60 8008407: remove SPARC V8 support
morris
parents: 15193
diff changeset
    78
  if (ArraycopyDstPrefetchDistance >= 4096)
acd70736bd60 8008407: remove SPARC V8 support
morris
parents: 15193
diff changeset
    79
    ArraycopyDstPrefetchDistance = 4064;
10512
935fc9d89f08 7039731: arraycopy could use prefetch on SPARC
kvn
parents: 10501
diff changeset
    80
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
    81
  UseSSE = 0; // Only on x86 and x64
489c9b5090e2 Initial load
duke
parents:
diff changeset
    82
10267
8bdeec886dc4 7079329: Adjust allocation prefetching for T4
kvn
parents: 10264
diff changeset
    83
  _supports_cx8 = has_v9();
13886
8d82c4dfa722 7023898: Intrinsify AtomicLongFieldUpdater.getAndIncrement()
roland
parents: 13481
diff changeset
    84
  _supports_atomic_getset4 = true; // swap instruction
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
    85
21922
3c90a49d87a3 8029190: VM_Version::determine_features() asserts on Fujitsu Sparc64 CPUs
simonis
parents: 18097
diff changeset
    86
  // There are Fujitsu Sparc64 CPUs which support blk_init as well so
3c90a49d87a3 8029190: VM_Version::determine_features() asserts on Fujitsu Sparc64 CPUs
simonis
parents: 18097
diff changeset
    87
  // we have to take this check out of the 'is_niagara()' block below.
3c90a49d87a3 8029190: VM_Version::determine_features() asserts on Fujitsu Sparc64 CPUs
simonis
parents: 18097
diff changeset
    88
  if (has_blk_init()) {
3c90a49d87a3 8029190: VM_Version::determine_features() asserts on Fujitsu Sparc64 CPUs
simonis
parents: 18097
diff changeset
    89
    // When using CMS or G1, we cannot use memset() in BOT updates
3c90a49d87a3 8029190: VM_Version::determine_features() asserts on Fujitsu Sparc64 CPUs
simonis
parents: 18097
diff changeset
    90
    // because the sun4v/CMT version in libc_psr uses BIS which
3c90a49d87a3 8029190: VM_Version::determine_features() asserts on Fujitsu Sparc64 CPUs
simonis
parents: 18097
diff changeset
    91
    // exposes "phantom zeros" to concurrent readers. See 6948537.
3c90a49d87a3 8029190: VM_Version::determine_features() asserts on Fujitsu Sparc64 CPUs
simonis
parents: 18097
diff changeset
    92
    if (FLAG_IS_DEFAULT(UseMemSetInBOT) && (UseConcMarkSweepGC || UseG1GC)) {
3c90a49d87a3 8029190: VM_Version::determine_features() asserts on Fujitsu Sparc64 CPUs
simonis
parents: 18097
diff changeset
    93
      FLAG_SET_DEFAULT(UseMemSetInBOT, false);
3c90a49d87a3 8029190: VM_Version::determine_features() asserts on Fujitsu Sparc64 CPUs
simonis
parents: 18097
diff changeset
    94
    }
3c90a49d87a3 8029190: VM_Version::determine_features() asserts on Fujitsu Sparc64 CPUs
simonis
parents: 18097
diff changeset
    95
    // Issue a stern warning if the user has explicitly set
3c90a49d87a3 8029190: VM_Version::determine_features() asserts on Fujitsu Sparc64 CPUs
simonis
parents: 18097
diff changeset
    96
    // UseMemSetInBOT (it is known to cause issues), but allow
3c90a49d87a3 8029190: VM_Version::determine_features() asserts on Fujitsu Sparc64 CPUs
simonis
parents: 18097
diff changeset
    97
    // use for experimentation and debugging.
3c90a49d87a3 8029190: VM_Version::determine_features() asserts on Fujitsu Sparc64 CPUs
simonis
parents: 18097
diff changeset
    98
    if (UseConcMarkSweepGC || UseG1GC) {
3c90a49d87a3 8029190: VM_Version::determine_features() asserts on Fujitsu Sparc64 CPUs
simonis
parents: 18097
diff changeset
    99
      if (UseMemSetInBOT) {
3c90a49d87a3 8029190: VM_Version::determine_features() asserts on Fujitsu Sparc64 CPUs
simonis
parents: 18097
diff changeset
   100
        assert(!FLAG_IS_DEFAULT(UseMemSetInBOT), "Error");
3c90a49d87a3 8029190: VM_Version::determine_features() asserts on Fujitsu Sparc64 CPUs
simonis
parents: 18097
diff changeset
   101
        warning("Experimental flag -XX:+UseMemSetInBOT is known to cause instability"
3c90a49d87a3 8029190: VM_Version::determine_features() asserts on Fujitsu Sparc64 CPUs
simonis
parents: 18097
diff changeset
   102
                " on sun4v; please understand that you are using at your own risk!");
3c90a49d87a3 8029190: VM_Version::determine_features() asserts on Fujitsu Sparc64 CPUs
simonis
parents: 18097
diff changeset
   103
      }
3c90a49d87a3 8029190: VM_Version::determine_features() asserts on Fujitsu Sparc64 CPUs
simonis
parents: 18097
diff changeset
   104
    }
3c90a49d87a3 8029190: VM_Version::determine_features() asserts on Fujitsu Sparc64 CPUs
simonis
parents: 18097
diff changeset
   105
  }
3c90a49d87a3 8029190: VM_Version::determine_features() asserts on Fujitsu Sparc64 CPUs
simonis
parents: 18097
diff changeset
   106
7704
cc9d3ed42704 7006505: Use kstat info to identify SPARC processor
kvn
parents: 7397
diff changeset
   107
  if (is_niagara()) {
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   108
    // Indirect branch is the same cost as direct
489c9b5090e2 Initial load
duke
parents:
diff changeset
   109
    if (FLAG_IS_DEFAULT(UseInlineCaches)) {
2342
9a1260c3679d 6821700: tune VM flags for peak performance
kvn
parents: 2255
diff changeset
   110
      FLAG_SET_DEFAULT(UseInlineCaches, false);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   111
    }
7704
cc9d3ed42704 7006505: Use kstat info to identify SPARC processor
kvn
parents: 7397
diff changeset
   112
    // Align loops on a single instruction boundary.
cc9d3ed42704 7006505: Use kstat info to identify SPARC processor
kvn
parents: 7397
diff changeset
   113
    if (FLAG_IS_DEFAULT(OptoLoopAlignment)) {
cc9d3ed42704 7006505: Use kstat info to identify SPARC processor
kvn
parents: 7397
diff changeset
   114
      FLAG_SET_DEFAULT(OptoLoopAlignment, 4);
cc9d3ed42704 7006505: Use kstat info to identify SPARC processor
kvn
parents: 7397
diff changeset
   115
    }
360
21d113ecbf6a 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 183
diff changeset
   116
#ifdef _LP64
2254
f13dda645a4b 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 2253
diff changeset
   117
    // 32-bit oops don't make sense for the 64-bit VM on sparc
f13dda645a4b 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 2253
diff changeset
   118
    // since the 32-bit VM has the same registers and smaller objects.
f13dda645a4b 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 2253
diff changeset
   119
    Universe::set_narrow_oop_shift(LogMinObjAlignmentInBytes);
13969
d2a189b83b87 7054512: Compress class pointers after perm gen removal
roland
parents: 13888
diff changeset
   120
    Universe::set_narrow_klass_shift(LogKlassAlignmentInBytes);
360
21d113ecbf6a 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 183
diff changeset
   121
#endif // _LP64
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   122
#ifdef COMPILER2
489c9b5090e2 Initial load
duke
parents:
diff changeset
   123
    // Indirect branch is the same cost as direct
489c9b5090e2 Initial load
duke
parents:
diff changeset
   124
    if (FLAG_IS_DEFAULT(UseJumpTables)) {
2342
9a1260c3679d 6821700: tune VM flags for peak performance
kvn
parents: 2255
diff changeset
   125
      FLAG_SET_DEFAULT(UseJumpTables, true);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   126
    }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   127
    // Single-issue, so entry and loop tops are
489c9b5090e2 Initial load
duke
parents:
diff changeset
   128
    // aligned on a single instruction boundary
489c9b5090e2 Initial load
duke
parents:
diff changeset
   129
    if (FLAG_IS_DEFAULT(InteriorEntryAlignment)) {
2342
9a1260c3679d 6821700: tune VM flags for peak performance
kvn
parents: 2255
diff changeset
   130
      FLAG_SET_DEFAULT(InteriorEntryAlignment, 4);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   131
    }
7704
cc9d3ed42704 7006505: Use kstat info to identify SPARC processor
kvn
parents: 7397
diff changeset
   132
    if (is_niagara_plus()) {
10267
8bdeec886dc4 7079329: Adjust allocation prefetching for T4
kvn
parents: 10264
diff changeset
   133
      if (has_blk_init() && UseTLAB &&
8bdeec886dc4 7079329: Adjust allocation prefetching for T4
kvn
parents: 10264
diff changeset
   134
          FLAG_IS_DEFAULT(AllocatePrefetchInstr)) {
8bdeec886dc4 7079329: Adjust allocation prefetching for T4
kvn
parents: 10264
diff changeset
   135
        // Use BIS instruction for TLAB allocation prefetch.
8bdeec886dc4 7079329: Adjust allocation prefetching for T4
kvn
parents: 10264
diff changeset
   136
        FLAG_SET_ERGO(intx, AllocatePrefetchInstr, 1);
8bdeec886dc4 7079329: Adjust allocation prefetching for T4
kvn
parents: 10264
diff changeset
   137
        if (FLAG_IS_DEFAULT(AllocatePrefetchStyle)) {
8bdeec886dc4 7079329: Adjust allocation prefetching for T4
kvn
parents: 10264
diff changeset
   138
          FLAG_SET_ERGO(intx, AllocatePrefetchStyle, 3);
8bdeec886dc4 7079329: Adjust allocation prefetching for T4
kvn
parents: 10264
diff changeset
   139
        }
5251
f86f7a86d761 6940726: Use BIS instruction for allocation prefetch on Sparc
kvn
parents: 5249
diff changeset
   140
        if (FLAG_IS_DEFAULT(AllocatePrefetchDistance)) {
10267
8bdeec886dc4 7079329: Adjust allocation prefetching for T4
kvn
parents: 10264
diff changeset
   141
          // Use smaller prefetch distance with BIS
5251
f86f7a86d761 6940726: Use BIS instruction for allocation prefetch on Sparc
kvn
parents: 5249
diff changeset
   142
          FLAG_SET_DEFAULT(AllocatePrefetchDistance, 64);
f86f7a86d761 6940726: Use BIS instruction for allocation prefetch on Sparc
kvn
parents: 5249
diff changeset
   143
        }
f86f7a86d761 6940726: Use BIS instruction for allocation prefetch on Sparc
kvn
parents: 5249
diff changeset
   144
      }
10267
8bdeec886dc4 7079329: Adjust allocation prefetching for T4
kvn
parents: 10264
diff changeset
   145
      if (is_T4()) {
8bdeec886dc4 7079329: Adjust allocation prefetching for T4
kvn
parents: 10264
diff changeset
   146
        // Double number of prefetched cache lines on T4
8bdeec886dc4 7079329: Adjust allocation prefetching for T4
kvn
parents: 10264
diff changeset
   147
        // since L2 cache line size is smaller (32 bytes).
8bdeec886dc4 7079329: Adjust allocation prefetching for T4
kvn
parents: 10264
diff changeset
   148
        if (FLAG_IS_DEFAULT(AllocatePrefetchLines)) {
8bdeec886dc4 7079329: Adjust allocation prefetching for T4
kvn
parents: 10264
diff changeset
   149
          FLAG_SET_ERGO(intx, AllocatePrefetchLines, AllocatePrefetchLines*2);
8bdeec886dc4 7079329: Adjust allocation prefetching for T4
kvn
parents: 10264
diff changeset
   150
        }
8bdeec886dc4 7079329: Adjust allocation prefetching for T4
kvn
parents: 10264
diff changeset
   151
        if (FLAG_IS_DEFAULT(AllocateInstancePrefetchLines)) {
8bdeec886dc4 7079329: Adjust allocation prefetching for T4
kvn
parents: 10264
diff changeset
   152
          FLAG_SET_ERGO(intx, AllocateInstancePrefetchLines, AllocateInstancePrefetchLines*2);
8bdeec886dc4 7079329: Adjust allocation prefetching for T4
kvn
parents: 10264
diff changeset
   153
        }
8bdeec886dc4 7079329: Adjust allocation prefetching for T4
kvn
parents: 10264
diff changeset
   154
      }
5251
f86f7a86d761 6940726: Use BIS instruction for allocation prefetch on Sparc
kvn
parents: 5249
diff changeset
   155
      if (AllocatePrefetchStyle != 3 && FLAG_IS_DEFAULT(AllocatePrefetchDistance)) {
f86f7a86d761 6940726: Use BIS instruction for allocation prefetch on Sparc
kvn
parents: 5249
diff changeset
   156
        // Use different prefetch distance without BIS
f86f7a86d761 6940726: Use BIS instruction for allocation prefetch on Sparc
kvn
parents: 5249
diff changeset
   157
        FLAG_SET_DEFAULT(AllocatePrefetchDistance, 256);
f86f7a86d761 6940726: Use BIS instruction for allocation prefetch on Sparc
kvn
parents: 5249
diff changeset
   158
      }
10267
8bdeec886dc4 7079329: Adjust allocation prefetching for T4
kvn
parents: 10264
diff changeset
   159
      if (AllocatePrefetchInstr == 1) {
8bdeec886dc4 7079329: Adjust allocation prefetching for T4
kvn
parents: 10264
diff changeset
   160
        // Need a space at the end of TLAB for BIS since it
8bdeec886dc4 7079329: Adjust allocation prefetching for T4
kvn
parents: 10264
diff changeset
   161
        // will fault when accessing memory outside of heap.
8bdeec886dc4 7079329: Adjust allocation prefetching for T4
kvn
parents: 10264
diff changeset
   162
8bdeec886dc4 7079329: Adjust allocation prefetching for T4
kvn
parents: 10264
diff changeset
   163
        // +1 for rounding up to next cache line, +1 to be safe
8bdeec886dc4 7079329: Adjust allocation prefetching for T4
kvn
parents: 10264
diff changeset
   164
        int lines = AllocatePrefetchLines + 2;
8bdeec886dc4 7079329: Adjust allocation prefetching for T4
kvn
parents: 10264
diff changeset
   165
        int step_size = AllocatePrefetchStepSize;
8bdeec886dc4 7079329: Adjust allocation prefetching for T4
kvn
parents: 10264
diff changeset
   166
        int distance = AllocatePrefetchDistance;
8bdeec886dc4 7079329: Adjust allocation prefetching for T4
kvn
parents: 10264
diff changeset
   167
        _reserve_for_allocation_prefetch = (distance + step_size*lines)/(int)HeapWordSize;
8bdeec886dc4 7079329: Adjust allocation prefetching for T4
kvn
parents: 10264
diff changeset
   168
      }
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   169
    }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   170
#endif
489c9b5090e2 Initial load
duke
parents:
diff changeset
   171
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   172
2255
54abdf3e1055 6378821: bitCount() should use POPC on SPARC processors and AMD+10h
twisti
parents: 2254
diff changeset
   173
  // Use hardware population count instruction if available.
54abdf3e1055 6378821: bitCount() should use POPC on SPARC processors and AMD+10h
twisti
parents: 2254
diff changeset
   174
  if (has_hardware_popc()) {
54abdf3e1055 6378821: bitCount() should use POPC on SPARC processors and AMD+10h
twisti
parents: 2254
diff changeset
   175
    if (FLAG_IS_DEFAULT(UsePopCountInstruction)) {
2342
9a1260c3679d 6821700: tune VM flags for peak performance
kvn
parents: 2255
diff changeset
   176
      FLAG_SET_DEFAULT(UsePopCountInstruction, true);
2255
54abdf3e1055 6378821: bitCount() should use POPC on SPARC processors and AMD+10h
twisti
parents: 2254
diff changeset
   177
    }
10252
0981ce1c3eef 7063628: Use cbcond on T4
kvn
parents: 10027
diff changeset
   178
  } else if (UsePopCountInstruction) {
0981ce1c3eef 7063628: Use cbcond on T4
kvn
parents: 10027
diff changeset
   179
    warning("POPC instruction is not available on this CPU");
0981ce1c3eef 7063628: Use cbcond on T4
kvn
parents: 10027
diff changeset
   180
    FLAG_SET_DEFAULT(UsePopCountInstruction, false);
0981ce1c3eef 7063628: Use cbcond on T4
kvn
parents: 10027
diff changeset
   181
  }
0981ce1c3eef 7063628: Use cbcond on T4
kvn
parents: 10027
diff changeset
   182
0981ce1c3eef 7063628: Use cbcond on T4
kvn
parents: 10027
diff changeset
   183
  // T4 and newer Sparc cpus have new compare and branch instruction.
0981ce1c3eef 7063628: Use cbcond on T4
kvn
parents: 10027
diff changeset
   184
  if (has_cbcond()) {
0981ce1c3eef 7063628: Use cbcond on T4
kvn
parents: 10027
diff changeset
   185
    if (FLAG_IS_DEFAULT(UseCBCond)) {
0981ce1c3eef 7063628: Use cbcond on T4
kvn
parents: 10027
diff changeset
   186
      FLAG_SET_DEFAULT(UseCBCond, true);
0981ce1c3eef 7063628: Use cbcond on T4
kvn
parents: 10027
diff changeset
   187
    }
0981ce1c3eef 7063628: Use cbcond on T4
kvn
parents: 10027
diff changeset
   188
  } else if (UseCBCond) {
0981ce1c3eef 7063628: Use cbcond on T4
kvn
parents: 10027
diff changeset
   189
    warning("CBCOND instruction is not available on this CPU");
0981ce1c3eef 7063628: Use cbcond on T4
kvn
parents: 10027
diff changeset
   190
    FLAG_SET_DEFAULT(UseCBCond, false);
2255
54abdf3e1055 6378821: bitCount() should use POPC on SPARC processors and AMD+10h
twisti
parents: 2254
diff changeset
   191
  }
54abdf3e1055 6378821: bitCount() should use POPC on SPARC processors and AMD+10h
twisti
parents: 2254
diff changeset
   192
10501
5bce84af0883 7059037: Use BIS for zeroing on T4
kvn
parents: 10267
diff changeset
   193
  assert(BlockZeroingLowLimit > 0, "invalid value");
5bce84af0883 7059037: Use BIS for zeroing on T4
kvn
parents: 10267
diff changeset
   194
  if (has_block_zeroing()) {
5bce84af0883 7059037: Use BIS for zeroing on T4
kvn
parents: 10267
diff changeset
   195
    if (FLAG_IS_DEFAULT(UseBlockZeroing)) {
5bce84af0883 7059037: Use BIS for zeroing on T4
kvn
parents: 10267
diff changeset
   196
      FLAG_SET_DEFAULT(UseBlockZeroing, true);
5bce84af0883 7059037: Use BIS for zeroing on T4
kvn
parents: 10267
diff changeset
   197
    }
5bce84af0883 7059037: Use BIS for zeroing on T4
kvn
parents: 10267
diff changeset
   198
  } else if (UseBlockZeroing) {
5bce84af0883 7059037: Use BIS for zeroing on T4
kvn
parents: 10267
diff changeset
   199
    warning("BIS zeroing instructions are not available on this CPU");
5bce84af0883 7059037: Use BIS for zeroing on T4
kvn
parents: 10267
diff changeset
   200
    FLAG_SET_DEFAULT(UseBlockZeroing, false);
5bce84af0883 7059037: Use BIS for zeroing on T4
kvn
parents: 10267
diff changeset
   201
  }
5bce84af0883 7059037: Use BIS for zeroing on T4
kvn
parents: 10267
diff changeset
   202
10512
935fc9d89f08 7039731: arraycopy could use prefetch on SPARC
kvn
parents: 10501
diff changeset
   203
  assert(BlockCopyLowLimit > 0, "invalid value");
935fc9d89f08 7039731: arraycopy could use prefetch on SPARC
kvn
parents: 10501
diff changeset
   204
  if (has_block_zeroing()) { // has_blk_init() && is_T4(): core's local L2 cache
935fc9d89f08 7039731: arraycopy could use prefetch on SPARC
kvn
parents: 10501
diff changeset
   205
    if (FLAG_IS_DEFAULT(UseBlockCopy)) {
935fc9d89f08 7039731: arraycopy could use prefetch on SPARC
kvn
parents: 10501
diff changeset
   206
      FLAG_SET_DEFAULT(UseBlockCopy, true);
935fc9d89f08 7039731: arraycopy could use prefetch on SPARC
kvn
parents: 10501
diff changeset
   207
    }
935fc9d89f08 7039731: arraycopy could use prefetch on SPARC
kvn
parents: 10501
diff changeset
   208
  } else if (UseBlockCopy) {
935fc9d89f08 7039731: arraycopy could use prefetch on SPARC
kvn
parents: 10501
diff changeset
   209
    warning("BIS instructions are not available or expensive on this CPU");
935fc9d89f08 7039731: arraycopy could use prefetch on SPARC
kvn
parents: 10501
diff changeset
   210
    FLAG_SET_DEFAULT(UseBlockCopy, false);
935fc9d89f08 7039731: arraycopy could use prefetch on SPARC
kvn
parents: 10501
diff changeset
   211
  }
935fc9d89f08 7039731: arraycopy could use prefetch on SPARC
kvn
parents: 10501
diff changeset
   212
6272
94a20ad0e9de 6978249: spill between cpu and fpu registers when those moves are fast
never
parents: 5702
diff changeset
   213
#ifdef COMPILER2
10252
0981ce1c3eef 7063628: Use cbcond on T4
kvn
parents: 10027
diff changeset
   214
  // T4 and newer Sparc cpus have fast RDPC.
0981ce1c3eef 7063628: Use cbcond on T4
kvn
parents: 10027
diff changeset
   215
  if (has_fast_rdpc() && FLAG_IS_DEFAULT(UseRDPCForConstantTableBase)) {
10977
4726185d3e93 7104561: UseRDPCForConstantTableBase doesn't work after shorten branches changes
twisti
parents: 10512
diff changeset
   216
    FLAG_SET_DEFAULT(UseRDPCForConstantTableBase, true);
10252
0981ce1c3eef 7063628: Use cbcond on T4
kvn
parents: 10027
diff changeset
   217
  }
0981ce1c3eef 7063628: Use cbcond on T4
kvn
parents: 10027
diff changeset
   218
6272
94a20ad0e9de 6978249: spill between cpu and fpu registers when those moves are fast
never
parents: 5702
diff changeset
   219
  // Currently not supported anywhere.
94a20ad0e9de 6978249: spill between cpu and fpu registers when those moves are fast
never
parents: 5702
diff changeset
   220
  FLAG_SET_DEFAULT(UseFPUForSpilling, false);
10264
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10252
diff changeset
   221
13104
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 10977
diff changeset
   222
  MaxVectorSize = 8;
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 10977
diff changeset
   223
10264
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10252
diff changeset
   224
  assert((InteriorEntryAlignment % relocInfo::addr_unit()) == 0, "alignment is not a multiple of NOP size");
6272
94a20ad0e9de 6978249: spill between cpu and fpu registers when those moves are fast
never
parents: 5702
diff changeset
   225
#endif
94a20ad0e9de 6978249: spill between cpu and fpu registers when those moves are fast
never
parents: 5702
diff changeset
   226
10264
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10252
diff changeset
   227
  assert((CodeEntryAlignment % relocInfo::addr_unit()) == 0, "alignment is not a multiple of NOP size");
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10252
diff changeset
   228
  assert((OptoLoopAlignment % relocInfo::addr_unit()) == 0, "alignment is not a multiple of NOP size");
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10252
diff changeset
   229
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   230
  char buf[512];
24953
9680119572be 8035968: Leverage CPU Instructions to Improve SHA Performance on SPARC
kvn
parents: 24424
diff changeset
   231
  jio_snprintf(buf, sizeof(buf), "%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s",
10252
0981ce1c3eef 7063628: Use cbcond on T4
kvn
parents: 10027
diff changeset
   232
               (has_v9() ? ", v9" : (has_v8() ? ", v8" : "")),
2255
54abdf3e1055 6378821: bitCount() should use POPC on SPARC processors and AMD+10h
twisti
parents: 2254
diff changeset
   233
               (has_hardware_popc() ? ", popc" : ""),
10252
0981ce1c3eef 7063628: Use cbcond on T4
kvn
parents: 10027
diff changeset
   234
               (has_vis1() ? ", vis1" : ""),
0981ce1c3eef 7063628: Use cbcond on T4
kvn
parents: 10027
diff changeset
   235
               (has_vis2() ? ", vis2" : ""),
0981ce1c3eef 7063628: Use cbcond on T4
kvn
parents: 10027
diff changeset
   236
               (has_vis3() ? ", vis3" : ""),
0981ce1c3eef 7063628: Use cbcond on T4
kvn
parents: 10027
diff changeset
   237
               (has_blk_init() ? ", blk_init" : ""),
0981ce1c3eef 7063628: Use cbcond on T4
kvn
parents: 10027
diff changeset
   238
               (has_cbcond() ? ", cbcond" : ""),
22505
4523090c9674 8002074: Support for AES on SPARC
kvn
parents: 22234
diff changeset
   239
               (has_aes() ? ", aes" : ""),
24953
9680119572be 8035968: Leverage CPU Instructions to Improve SHA Performance on SPARC
kvn
parents: 24424
diff changeset
   240
               (has_sha1() ? ", sha1" : ""),
9680119572be 8035968: Leverage CPU Instructions to Improve SHA Performance on SPARC
kvn
parents: 24424
diff changeset
   241
               (has_sha256() ? ", sha256" : ""),
9680119572be 8035968: Leverage CPU Instructions to Improve SHA Performance on SPARC
kvn
parents: 24424
diff changeset
   242
               (has_sha512() ? ", sha512" : ""),
10252
0981ce1c3eef 7063628: Use cbcond on T4
kvn
parents: 10027
diff changeset
   243
               (is_ultra3() ? ", ultra3" : ""),
0981ce1c3eef 7063628: Use cbcond on T4
kvn
parents: 10027
diff changeset
   244
               (is_sun4v() ? ", sun4v" : ""),
0981ce1c3eef 7063628: Use cbcond on T4
kvn
parents: 10027
diff changeset
   245
               (is_niagara_plus() ? ", niagara_plus" : (is_niagara() ? ", niagara" : "")),
0981ce1c3eef 7063628: Use cbcond on T4
kvn
parents: 10027
diff changeset
   246
               (is_sparc64() ? ", sparc64" : ""),
2253
30268d00878e 6812587: Use auxv to determine SPARC hardware features on Solaris
twisti
parents: 670
diff changeset
   247
               (!has_hardware_mul32() ? ", no-mul32" : ""),
30268d00878e 6812587: Use auxv to determine SPARC hardware features on Solaris
twisti
parents: 670
diff changeset
   248
               (!has_hardware_div32() ? ", no-div32" : ""),
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   249
               (!has_hardware_fsmuld() ? ", no-fsmuld" : ""));
489c9b5090e2 Initial load
duke
parents:
diff changeset
   250
489c9b5090e2 Initial load
duke
parents:
diff changeset
   251
  // buf is started with ", " or is empty
489c9b5090e2 Initial load
duke
parents:
diff changeset
   252
  _features_str = strdup(strlen(buf) > 2 ? buf + 2 : buf);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   253
25633
4cd9c4622c8c 8049717: expose L1_data_cache_line_size for diagnostic/sanity checks
dcubed
parents: 25468
diff changeset
   254
  // There are three 64-bit SPARC families that do not overlap, e.g.,
4cd9c4622c8c 8049717: expose L1_data_cache_line_size for diagnostic/sanity checks
dcubed
parents: 25468
diff changeset
   255
  // both is_ultra3() and is_sparc64() cannot be true at the same time.
4cd9c4622c8c 8049717: expose L1_data_cache_line_size for diagnostic/sanity checks
dcubed
parents: 25468
diff changeset
   256
  // Within these families, there can be more than one chip, e.g.,
4cd9c4622c8c 8049717: expose L1_data_cache_line_size for diagnostic/sanity checks
dcubed
parents: 25468
diff changeset
   257
  // is_T4() and is_T7() machines are also is_niagara().
4cd9c4622c8c 8049717: expose L1_data_cache_line_size for diagnostic/sanity checks
dcubed
parents: 25468
diff changeset
   258
  if (is_ultra3()) {
4cd9c4622c8c 8049717: expose L1_data_cache_line_size for diagnostic/sanity checks
dcubed
parents: 25468
diff changeset
   259
    assert(_L1_data_cache_line_size == 0, "overlap with Ultra3 family");
4cd9c4622c8c 8049717: expose L1_data_cache_line_size for diagnostic/sanity checks
dcubed
parents: 25468
diff changeset
   260
    // Ref: UltraSPARC III Cu Processor
4cd9c4622c8c 8049717: expose L1_data_cache_line_size for diagnostic/sanity checks
dcubed
parents: 25468
diff changeset
   261
    _L1_data_cache_line_size = 64;
4cd9c4622c8c 8049717: expose L1_data_cache_line_size for diagnostic/sanity checks
dcubed
parents: 25468
diff changeset
   262
  }
4cd9c4622c8c 8049717: expose L1_data_cache_line_size for diagnostic/sanity checks
dcubed
parents: 25468
diff changeset
   263
  if (is_niagara()) {
4cd9c4622c8c 8049717: expose L1_data_cache_line_size for diagnostic/sanity checks
dcubed
parents: 25468
diff changeset
   264
    assert(_L1_data_cache_line_size == 0, "overlap with niagara family");
4cd9c4622c8c 8049717: expose L1_data_cache_line_size for diagnostic/sanity checks
dcubed
parents: 25468
diff changeset
   265
    // All Niagara's are sun4v's, but not all sun4v's are Niagaras, e.g.,
4cd9c4622c8c 8049717: expose L1_data_cache_line_size for diagnostic/sanity checks
dcubed
parents: 25468
diff changeset
   266
    // Fujitsu SPARC64 is sun4v, but we don't want it in this block.
4cd9c4622c8c 8049717: expose L1_data_cache_line_size for diagnostic/sanity checks
dcubed
parents: 25468
diff changeset
   267
    //
4cd9c4622c8c 8049717: expose L1_data_cache_line_size for diagnostic/sanity checks
dcubed
parents: 25468
diff changeset
   268
    // Ref: UltraSPARC T1 Supplement to the UltraSPARC Architecture 2005
4cd9c4622c8c 8049717: expose L1_data_cache_line_size for diagnostic/sanity checks
dcubed
parents: 25468
diff changeset
   269
    // Appendix F.1.3.1 Cacheable Accesses
4cd9c4622c8c 8049717: expose L1_data_cache_line_size for diagnostic/sanity checks
dcubed
parents: 25468
diff changeset
   270
    // -> 16-byte L1 cache line size
4cd9c4622c8c 8049717: expose L1_data_cache_line_size for diagnostic/sanity checks
dcubed
parents: 25468
diff changeset
   271
    //
4cd9c4622c8c 8049717: expose L1_data_cache_line_size for diagnostic/sanity checks
dcubed
parents: 25468
diff changeset
   272
    // Ref: UltraSPARC T2: A Highly-Threaded, Power-Efficient, SPARC SOC
4cd9c4622c8c 8049717: expose L1_data_cache_line_size for diagnostic/sanity checks
dcubed
parents: 25468
diff changeset
   273
    // Section III: SPARC Processor Core
4cd9c4622c8c 8049717: expose L1_data_cache_line_size for diagnostic/sanity checks
dcubed
parents: 25468
diff changeset
   274
    // -> 16-byte L1 cache line size
4cd9c4622c8c 8049717: expose L1_data_cache_line_size for diagnostic/sanity checks
dcubed
parents: 25468
diff changeset
   275
    //
4cd9c4622c8c 8049717: expose L1_data_cache_line_size for diagnostic/sanity checks
dcubed
parents: 25468
diff changeset
   276
    // Ref: Oracle's SPARC T4-1, SPARC T4-2, SPARC T4-4, and SPARC T4-1B Server Architecture
4cd9c4622c8c 8049717: expose L1_data_cache_line_size for diagnostic/sanity checks
dcubed
parents: 25468
diff changeset
   277
    // Section SPARC T4 Processor Cache Architecture
4cd9c4622c8c 8049717: expose L1_data_cache_line_size for diagnostic/sanity checks
dcubed
parents: 25468
diff changeset
   278
    // -> 32-byte L1 cache line size (no longer see that info on this ref)
4cd9c4622c8c 8049717: expose L1_data_cache_line_size for diagnostic/sanity checks
dcubed
parents: 25468
diff changeset
   279
    //
4cd9c4622c8c 8049717: expose L1_data_cache_line_size for diagnostic/sanity checks
dcubed
parents: 25468
diff changeset
   280
    // XXX - still need a T7 reference here
4cd9c4622c8c 8049717: expose L1_data_cache_line_size for diagnostic/sanity checks
dcubed
parents: 25468
diff changeset
   281
    //
4cd9c4622c8c 8049717: expose L1_data_cache_line_size for diagnostic/sanity checks
dcubed
parents: 25468
diff changeset
   282
    if (is_T7()) {  // T7 or newer
4cd9c4622c8c 8049717: expose L1_data_cache_line_size for diagnostic/sanity checks
dcubed
parents: 25468
diff changeset
   283
      _L1_data_cache_line_size = 64;
4cd9c4622c8c 8049717: expose L1_data_cache_line_size for diagnostic/sanity checks
dcubed
parents: 25468
diff changeset
   284
    } else if (is_T4()) {  // T4 or newer (until T7)
4cd9c4622c8c 8049717: expose L1_data_cache_line_size for diagnostic/sanity checks
dcubed
parents: 25468
diff changeset
   285
      _L1_data_cache_line_size = 32;
4cd9c4622c8c 8049717: expose L1_data_cache_line_size for diagnostic/sanity checks
dcubed
parents: 25468
diff changeset
   286
    } else {  // T1 or newer (until T4)
4cd9c4622c8c 8049717: expose L1_data_cache_line_size for diagnostic/sanity checks
dcubed
parents: 25468
diff changeset
   287
      _L1_data_cache_line_size = 16;
4cd9c4622c8c 8049717: expose L1_data_cache_line_size for diagnostic/sanity checks
dcubed
parents: 25468
diff changeset
   288
    }
4cd9c4622c8c 8049717: expose L1_data_cache_line_size for diagnostic/sanity checks
dcubed
parents: 25468
diff changeset
   289
  }
4cd9c4622c8c 8049717: expose L1_data_cache_line_size for diagnostic/sanity checks
dcubed
parents: 25468
diff changeset
   290
  if (is_sparc64()) {
4cd9c4622c8c 8049717: expose L1_data_cache_line_size for diagnostic/sanity checks
dcubed
parents: 25468
diff changeset
   291
    guarantee(_L1_data_cache_line_size == 0, "overlap with SPARC64 family");
4cd9c4622c8c 8049717: expose L1_data_cache_line_size for diagnostic/sanity checks
dcubed
parents: 25468
diff changeset
   292
    // Ref: Fujitsu SPARC64 VII Processor
4cd9c4622c8c 8049717: expose L1_data_cache_line_size for diagnostic/sanity checks
dcubed
parents: 25468
diff changeset
   293
    // Section 4 Cache System
4cd9c4622c8c 8049717: expose L1_data_cache_line_size for diagnostic/sanity checks
dcubed
parents: 25468
diff changeset
   294
    _L1_data_cache_line_size = 64;
4cd9c4622c8c 8049717: expose L1_data_cache_line_size for diagnostic/sanity checks
dcubed
parents: 25468
diff changeset
   295
  }
4cd9c4622c8c 8049717: expose L1_data_cache_line_size for diagnostic/sanity checks
dcubed
parents: 25468
diff changeset
   296
10027
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 7704
diff changeset
   297
  // UseVIS is set to the smallest of what hardware supports and what
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 7704
diff changeset
   298
  // the command line requires.  I.e., you cannot set UseVIS to 3 on
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 7704
diff changeset
   299
  // older UltraSparc which do not support it.
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 7704
diff changeset
   300
  if (UseVIS > 3) UseVIS=3;
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 7704
diff changeset
   301
  if (UseVIS < 0) UseVIS=0;
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 7704
diff changeset
   302
  if (!has_vis3()) // Drop to 2 if no VIS3 support
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 7704
diff changeset
   303
    UseVIS = MIN2((intx)2,UseVIS);
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 7704
diff changeset
   304
  if (!has_vis2()) // Drop to 1 if no VIS2 support
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 7704
diff changeset
   305
    UseVIS = MIN2((intx)1,UseVIS);
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 7704
diff changeset
   306
  if (!has_vis1()) // Drop to 0 if no VIS1 support
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 7704
diff changeset
   307
    UseVIS = 0;
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 7704
diff changeset
   308
24328
bddefb356fba 8035936: SIGBUS in StubRoutines::aesencryptBlock, solaris-sparc
kvn
parents: 22505
diff changeset
   309
  // SPARC T4 and above should have support for AES instructions
22505
4523090c9674 8002074: Support for AES on SPARC
kvn
parents: 22234
diff changeset
   310
  if (has_aes()) {
24328
bddefb356fba 8035936: SIGBUS in StubRoutines::aesencryptBlock, solaris-sparc
kvn
parents: 22505
diff changeset
   311
    if (UseVIS > 2) { // AES intrinsics use MOVxTOd/MOVdTOx which are VIS3
22505
4523090c9674 8002074: Support for AES on SPARC
kvn
parents: 22234
diff changeset
   312
      if (FLAG_IS_DEFAULT(UseAES)) {
4523090c9674 8002074: Support for AES on SPARC
kvn
parents: 22234
diff changeset
   313
        FLAG_SET_DEFAULT(UseAES, true);
4523090c9674 8002074: Support for AES on SPARC
kvn
parents: 22234
diff changeset
   314
      }
4523090c9674 8002074: Support for AES on SPARC
kvn
parents: 22234
diff changeset
   315
      if (FLAG_IS_DEFAULT(UseAESIntrinsics)) {
4523090c9674 8002074: Support for AES on SPARC
kvn
parents: 22234
diff changeset
   316
        FLAG_SET_DEFAULT(UseAESIntrinsics, true);
4523090c9674 8002074: Support for AES on SPARC
kvn
parents: 22234
diff changeset
   317
      }
4523090c9674 8002074: Support for AES on SPARC
kvn
parents: 22234
diff changeset
   318
      // we disable both the AES flags if either of them is disabled on the command line
4523090c9674 8002074: Support for AES on SPARC
kvn
parents: 22234
diff changeset
   319
      if (!UseAES || !UseAESIntrinsics) {
4523090c9674 8002074: Support for AES on SPARC
kvn
parents: 22234
diff changeset
   320
        FLAG_SET_DEFAULT(UseAES, false);
4523090c9674 8002074: Support for AES on SPARC
kvn
parents: 22234
diff changeset
   321
        FLAG_SET_DEFAULT(UseAESIntrinsics, false);
4523090c9674 8002074: Support for AES on SPARC
kvn
parents: 22234
diff changeset
   322
      }
4523090c9674 8002074: Support for AES on SPARC
kvn
parents: 22234
diff changeset
   323
    } else {
4523090c9674 8002074: Support for AES on SPARC
kvn
parents: 22234
diff changeset
   324
        if (UseAES || UseAESIntrinsics) {
24328
bddefb356fba 8035936: SIGBUS in StubRoutines::aesencryptBlock, solaris-sparc
kvn
parents: 22505
diff changeset
   325
          warning("SPARC AES intrinsics require VIS3 instruction support. Intrinsics will be disabled.");
22505
4523090c9674 8002074: Support for AES on SPARC
kvn
parents: 22234
diff changeset
   326
          if (UseAES) {
4523090c9674 8002074: Support for AES on SPARC
kvn
parents: 22234
diff changeset
   327
            FLAG_SET_DEFAULT(UseAES, false);
4523090c9674 8002074: Support for AES on SPARC
kvn
parents: 22234
diff changeset
   328
          }
4523090c9674 8002074: Support for AES on SPARC
kvn
parents: 22234
diff changeset
   329
          if (UseAESIntrinsics) {
4523090c9674 8002074: Support for AES on SPARC
kvn
parents: 22234
diff changeset
   330
            FLAG_SET_DEFAULT(UseAESIntrinsics, false);
4523090c9674 8002074: Support for AES on SPARC
kvn
parents: 22234
diff changeset
   331
          }
4523090c9674 8002074: Support for AES on SPARC
kvn
parents: 22234
diff changeset
   332
        }
4523090c9674 8002074: Support for AES on SPARC
kvn
parents: 22234
diff changeset
   333
    }
4523090c9674 8002074: Support for AES on SPARC
kvn
parents: 22234
diff changeset
   334
  } else if (UseAES || UseAESIntrinsics) {
4523090c9674 8002074: Support for AES on SPARC
kvn
parents: 22234
diff changeset
   335
    warning("AES instructions are not available on this CPU");
4523090c9674 8002074: Support for AES on SPARC
kvn
parents: 22234
diff changeset
   336
    if (UseAES) {
4523090c9674 8002074: Support for AES on SPARC
kvn
parents: 22234
diff changeset
   337
      FLAG_SET_DEFAULT(UseAES, false);
4523090c9674 8002074: Support for AES on SPARC
kvn
parents: 22234
diff changeset
   338
    }
4523090c9674 8002074: Support for AES on SPARC
kvn
parents: 22234
diff changeset
   339
    if (UseAESIntrinsics) {
4523090c9674 8002074: Support for AES on SPARC
kvn
parents: 22234
diff changeset
   340
      FLAG_SET_DEFAULT(UseAESIntrinsics, false);
4523090c9674 8002074: Support for AES on SPARC
kvn
parents: 22234
diff changeset
   341
    }
4523090c9674 8002074: Support for AES on SPARC
kvn
parents: 22234
diff changeset
   342
  }
4523090c9674 8002074: Support for AES on SPARC
kvn
parents: 22234
diff changeset
   343
24953
9680119572be 8035968: Leverage CPU Instructions to Improve SHA Performance on SPARC
kvn
parents: 24424
diff changeset
   344
  // SHA1, SHA256, and SHA512 instructions were added to SPARC T-series at different times
9680119572be 8035968: Leverage CPU Instructions to Improve SHA Performance on SPARC
kvn
parents: 24424
diff changeset
   345
  if (has_sha1() || has_sha256() || has_sha512()) {
9680119572be 8035968: Leverage CPU Instructions to Improve SHA Performance on SPARC
kvn
parents: 24424
diff changeset
   346
    if (UseVIS > 0) { // SHA intrinsics use VIS1 instructions
9680119572be 8035968: Leverage CPU Instructions to Improve SHA Performance on SPARC
kvn
parents: 24424
diff changeset
   347
      if (FLAG_IS_DEFAULT(UseSHA)) {
9680119572be 8035968: Leverage CPU Instructions to Improve SHA Performance on SPARC
kvn
parents: 24424
diff changeset
   348
        FLAG_SET_DEFAULT(UseSHA, true);
9680119572be 8035968: Leverage CPU Instructions to Improve SHA Performance on SPARC
kvn
parents: 24424
diff changeset
   349
      }
9680119572be 8035968: Leverage CPU Instructions to Improve SHA Performance on SPARC
kvn
parents: 24424
diff changeset
   350
    } else {
9680119572be 8035968: Leverage CPU Instructions to Improve SHA Performance on SPARC
kvn
parents: 24424
diff changeset
   351
      if (UseSHA) {
9680119572be 8035968: Leverage CPU Instructions to Improve SHA Performance on SPARC
kvn
parents: 24424
diff changeset
   352
        warning("SPARC SHA intrinsics require VIS1 instruction support. Intrinsics will be disabled.");
9680119572be 8035968: Leverage CPU Instructions to Improve SHA Performance on SPARC
kvn
parents: 24424
diff changeset
   353
        FLAG_SET_DEFAULT(UseSHA, false);
9680119572be 8035968: Leverage CPU Instructions to Improve SHA Performance on SPARC
kvn
parents: 24424
diff changeset
   354
      }
9680119572be 8035968: Leverage CPU Instructions to Improve SHA Performance on SPARC
kvn
parents: 24424
diff changeset
   355
    }
9680119572be 8035968: Leverage CPU Instructions to Improve SHA Performance on SPARC
kvn
parents: 24424
diff changeset
   356
  } else if (UseSHA) {
9680119572be 8035968: Leverage CPU Instructions to Improve SHA Performance on SPARC
kvn
parents: 24424
diff changeset
   357
    warning("SHA instructions are not available on this CPU");
9680119572be 8035968: Leverage CPU Instructions to Improve SHA Performance on SPARC
kvn
parents: 24424
diff changeset
   358
    FLAG_SET_DEFAULT(UseSHA, false);
9680119572be 8035968: Leverage CPU Instructions to Improve SHA Performance on SPARC
kvn
parents: 24424
diff changeset
   359
  }
9680119572be 8035968: Leverage CPU Instructions to Improve SHA Performance on SPARC
kvn
parents: 24424
diff changeset
   360
9680119572be 8035968: Leverage CPU Instructions to Improve SHA Performance on SPARC
kvn
parents: 24424
diff changeset
   361
  if (!UseSHA) {
9680119572be 8035968: Leverage CPU Instructions to Improve SHA Performance on SPARC
kvn
parents: 24424
diff changeset
   362
    FLAG_SET_DEFAULT(UseSHA1Intrinsics, false);
9680119572be 8035968: Leverage CPU Instructions to Improve SHA Performance on SPARC
kvn
parents: 24424
diff changeset
   363
    FLAG_SET_DEFAULT(UseSHA256Intrinsics, false);
9680119572be 8035968: Leverage CPU Instructions to Improve SHA Performance on SPARC
kvn
parents: 24424
diff changeset
   364
    FLAG_SET_DEFAULT(UseSHA512Intrinsics, false);
9680119572be 8035968: Leverage CPU Instructions to Improve SHA Performance on SPARC
kvn
parents: 24424
diff changeset
   365
  } else {
9680119572be 8035968: Leverage CPU Instructions to Improve SHA Performance on SPARC
kvn
parents: 24424
diff changeset
   366
    if (has_sha1()) {
9680119572be 8035968: Leverage CPU Instructions to Improve SHA Performance on SPARC
kvn
parents: 24424
diff changeset
   367
      if (FLAG_IS_DEFAULT(UseSHA1Intrinsics)) {
9680119572be 8035968: Leverage CPU Instructions to Improve SHA Performance on SPARC
kvn
parents: 24424
diff changeset
   368
        FLAG_SET_DEFAULT(UseSHA1Intrinsics, true);
9680119572be 8035968: Leverage CPU Instructions to Improve SHA Performance on SPARC
kvn
parents: 24424
diff changeset
   369
      }
9680119572be 8035968: Leverage CPU Instructions to Improve SHA Performance on SPARC
kvn
parents: 24424
diff changeset
   370
    } else if (UseSHA1Intrinsics) {
9680119572be 8035968: Leverage CPU Instructions to Improve SHA Performance on SPARC
kvn
parents: 24424
diff changeset
   371
      warning("SHA1 instruction is not available on this CPU.");
9680119572be 8035968: Leverage CPU Instructions to Improve SHA Performance on SPARC
kvn
parents: 24424
diff changeset
   372
      FLAG_SET_DEFAULT(UseSHA1Intrinsics, false);
9680119572be 8035968: Leverage CPU Instructions to Improve SHA Performance on SPARC
kvn
parents: 24424
diff changeset
   373
    }
9680119572be 8035968: Leverage CPU Instructions to Improve SHA Performance on SPARC
kvn
parents: 24424
diff changeset
   374
    if (has_sha256()) {
9680119572be 8035968: Leverage CPU Instructions to Improve SHA Performance on SPARC
kvn
parents: 24424
diff changeset
   375
      if (FLAG_IS_DEFAULT(UseSHA256Intrinsics)) {
9680119572be 8035968: Leverage CPU Instructions to Improve SHA Performance on SPARC
kvn
parents: 24424
diff changeset
   376
        FLAG_SET_DEFAULT(UseSHA256Intrinsics, true);
9680119572be 8035968: Leverage CPU Instructions to Improve SHA Performance on SPARC
kvn
parents: 24424
diff changeset
   377
      }
9680119572be 8035968: Leverage CPU Instructions to Improve SHA Performance on SPARC
kvn
parents: 24424
diff changeset
   378
    } else if (UseSHA256Intrinsics) {
9680119572be 8035968: Leverage CPU Instructions to Improve SHA Performance on SPARC
kvn
parents: 24424
diff changeset
   379
      warning("SHA256 instruction (for SHA-224 and SHA-256) is not available on this CPU.");
9680119572be 8035968: Leverage CPU Instructions to Improve SHA Performance on SPARC
kvn
parents: 24424
diff changeset
   380
      FLAG_SET_DEFAULT(UseSHA256Intrinsics, false);
9680119572be 8035968: Leverage CPU Instructions to Improve SHA Performance on SPARC
kvn
parents: 24424
diff changeset
   381
    }
9680119572be 8035968: Leverage CPU Instructions to Improve SHA Performance on SPARC
kvn
parents: 24424
diff changeset
   382
9680119572be 8035968: Leverage CPU Instructions to Improve SHA Performance on SPARC
kvn
parents: 24424
diff changeset
   383
    if (has_sha512()) {
9680119572be 8035968: Leverage CPU Instructions to Improve SHA Performance on SPARC
kvn
parents: 24424
diff changeset
   384
      if (FLAG_IS_DEFAULT(UseSHA512Intrinsics)) {
9680119572be 8035968: Leverage CPU Instructions to Improve SHA Performance on SPARC
kvn
parents: 24424
diff changeset
   385
        FLAG_SET_DEFAULT(UseSHA512Intrinsics, true);
9680119572be 8035968: Leverage CPU Instructions to Improve SHA Performance on SPARC
kvn
parents: 24424
diff changeset
   386
      }
9680119572be 8035968: Leverage CPU Instructions to Improve SHA Performance on SPARC
kvn
parents: 24424
diff changeset
   387
    } else if (UseSHA512Intrinsics) {
9680119572be 8035968: Leverage CPU Instructions to Improve SHA Performance on SPARC
kvn
parents: 24424
diff changeset
   388
      warning("SHA512 instruction (for SHA-384 and SHA-512) is not available on this CPU.");
9680119572be 8035968: Leverage CPU Instructions to Improve SHA Performance on SPARC
kvn
parents: 24424
diff changeset
   389
      FLAG_SET_DEFAULT(UseSHA512Intrinsics, false);
9680119572be 8035968: Leverage CPU Instructions to Improve SHA Performance on SPARC
kvn
parents: 24424
diff changeset
   390
    }
9680119572be 8035968: Leverage CPU Instructions to Improve SHA Performance on SPARC
kvn
parents: 24424
diff changeset
   391
    if (!(UseSHA1Intrinsics || UseSHA256Intrinsics || UseSHA512Intrinsics)) {
9680119572be 8035968: Leverage CPU Instructions to Improve SHA Performance on SPARC
kvn
parents: 24424
diff changeset
   392
      FLAG_SET_DEFAULT(UseSHA, false);
9680119572be 8035968: Leverage CPU Instructions to Improve SHA Performance on SPARC
kvn
parents: 24424
diff changeset
   393
    }
9680119572be 8035968: Leverage CPU Instructions to Improve SHA Performance on SPARC
kvn
parents: 24424
diff changeset
   394
  }
9680119572be 8035968: Leverage CPU Instructions to Improve SHA Performance on SPARC
kvn
parents: 24424
diff changeset
   395
15193
8e6b5694267f 8003985: Support @Contended Annotation - JEP 142
jwilhelm
parents: 14631
diff changeset
   396
  if (FLAG_IS_DEFAULT(ContendedPaddingWidth) &&
8e6b5694267f 8003985: Support @Contended Annotation - JEP 142
jwilhelm
parents: 14631
diff changeset
   397
    (cache_line_size > ContendedPaddingWidth))
8e6b5694267f 8003985: Support @Contended Annotation - JEP 142
jwilhelm
parents: 14631
diff changeset
   398
    ContendedPaddingWidth = cache_line_size;
8e6b5694267f 8003985: Support @Contended Annotation - JEP 142
jwilhelm
parents: 14631
diff changeset
   399
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   400
#ifndef PRODUCT
489c9b5090e2 Initial load
duke
parents:
diff changeset
   401
  if (PrintMiscellaneous && Verbose) {
25633
4cd9c4622c8c 8049717: expose L1_data_cache_line_size for diagnostic/sanity checks
dcubed
parents: 25468
diff changeset
   402
    tty->print_cr("L1 data cache line size: %u", L1_data_cache_line_size());
10267
8bdeec886dc4 7079329: Adjust allocation prefetching for T4
kvn
parents: 10264
diff changeset
   403
    tty->print("Allocation");
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   404
    if (AllocatePrefetchStyle <= 0) {
10267
8bdeec886dc4 7079329: Adjust allocation prefetching for T4
kvn
parents: 10264
diff changeset
   405
      tty->print_cr(": no prefetching");
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   406
    } else {
10267
8bdeec886dc4 7079329: Adjust allocation prefetching for T4
kvn
parents: 10264
diff changeset
   407
      tty->print(" prefetching: ");
8bdeec886dc4 7079329: Adjust allocation prefetching for T4
kvn
parents: 10264
diff changeset
   408
      if (AllocatePrefetchInstr == 0) {
8bdeec886dc4 7079329: Adjust allocation prefetching for T4
kvn
parents: 10264
diff changeset
   409
          tty->print("PREFETCH");
8bdeec886dc4 7079329: Adjust allocation prefetching for T4
kvn
parents: 10264
diff changeset
   410
      } else if (AllocatePrefetchInstr == 1) {
8bdeec886dc4 7079329: Adjust allocation prefetching for T4
kvn
parents: 10264
diff changeset
   411
          tty->print("BIS");
8bdeec886dc4 7079329: Adjust allocation prefetching for T4
kvn
parents: 10264
diff changeset
   412
      }
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   413
      if (AllocatePrefetchLines > 1) {
24424
2658d7834c6e 8037816: Fix for 8036122 breaks build with Xcode5/clang
drchase
parents: 24328
diff changeset
   414
        tty->print_cr(" at distance %d, %d lines of %d bytes", (int) AllocatePrefetchDistance, (int) AllocatePrefetchLines, (int) AllocatePrefetchStepSize);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   415
      } else {
24424
2658d7834c6e 8037816: Fix for 8036122 breaks build with Xcode5/clang
drchase
parents: 24328
diff changeset
   416
        tty->print_cr(" at distance %d, one line of %d bytes", (int) AllocatePrefetchDistance, (int) AllocatePrefetchStepSize);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   417
      }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   418
    }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   419
    if (PrefetchCopyIntervalInBytes > 0) {
24424
2658d7834c6e 8037816: Fix for 8036122 breaks build with Xcode5/clang
drchase
parents: 24328
diff changeset
   420
      tty->print_cr("PrefetchCopyIntervalInBytes %d", (int) PrefetchCopyIntervalInBytes);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   421
    }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   422
    if (PrefetchScanIntervalInBytes > 0) {
24424
2658d7834c6e 8037816: Fix for 8036122 breaks build with Xcode5/clang
drchase
parents: 24328
diff changeset
   423
      tty->print_cr("PrefetchScanIntervalInBytes %d", (int) PrefetchScanIntervalInBytes);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   424
    }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   425
    if (PrefetchFieldsAhead > 0) {
24424
2658d7834c6e 8037816: Fix for 8036122 breaks build with Xcode5/clang
drchase
parents: 24328
diff changeset
   426
      tty->print_cr("PrefetchFieldsAhead %d", (int) PrefetchFieldsAhead);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   427
    }
15193
8e6b5694267f 8003985: Support @Contended Annotation - JEP 142
jwilhelm
parents: 14631
diff changeset
   428
    if (ContendedPaddingWidth > 0) {
24424
2658d7834c6e 8037816: Fix for 8036122 breaks build with Xcode5/clang
drchase
parents: 24328
diff changeset
   429
      tty->print_cr("ContendedPaddingWidth %d", (int) ContendedPaddingWidth);
15193
8e6b5694267f 8003985: Support @Contended Annotation - JEP 142
jwilhelm
parents: 14631
diff changeset
   430
    }
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   431
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   432
#endif // PRODUCT
489c9b5090e2 Initial load
duke
parents:
diff changeset
   433
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   434
489c9b5090e2 Initial load
duke
parents:
diff changeset
   435
void VM_Version::print_features() {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   436
  tty->print_cr("Version:%s", cpu_features());
489c9b5090e2 Initial load
duke
parents:
diff changeset
   437
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   438
489c9b5090e2 Initial load
duke
parents:
diff changeset
   439
int VM_Version::determine_features() {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   440
  if (UseV8InstrsOnly) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   441
    NOT_PRODUCT(if (PrintMiscellaneous && Verbose) tty->print_cr("Version is Forced-V8");)
489c9b5090e2 Initial load
duke
parents:
diff changeset
   442
    return generic_v8_m;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   443
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   444
489c9b5090e2 Initial load
duke
parents:
diff changeset
   445
  int features = platform_features(unknown_m); // platform_features() is os_arch specific
489c9b5090e2 Initial load
duke
parents:
diff changeset
   446
489c9b5090e2 Initial load
duke
parents:
diff changeset
   447
  if (features == unknown_m) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   448
    features = generic_v9_m;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   449
    warning("Cannot recognize SPARC version. Default to V9");
489c9b5090e2 Initial load
duke
parents:
diff changeset
   450
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   451
7704
cc9d3ed42704 7006505: Use kstat info to identify SPARC processor
kvn
parents: 7397
diff changeset
   452
  assert(is_T_family(features) == is_niagara(features), "Niagara should be T series");
cc9d3ed42704 7006505: Use kstat info to identify SPARC processor
kvn
parents: 7397
diff changeset
   453
  if (UseNiagaraInstrs) { // Force code generation for Niagara
cc9d3ed42704 7006505: Use kstat info to identify SPARC processor
kvn
parents: 7397
diff changeset
   454
    if (is_T_family(features)) {
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   455
      // Happy to accomodate...
489c9b5090e2 Initial load
duke
parents:
diff changeset
   456
    } else {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   457
      NOT_PRODUCT(if (PrintMiscellaneous && Verbose) tty->print_cr("Version is Forced-Niagara");)
7704
cc9d3ed42704 7006505: Use kstat info to identify SPARC processor
kvn
parents: 7397
diff changeset
   458
      features |= T_family_m;
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   459
    }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   460
  } else {
7704
cc9d3ed42704 7006505: Use kstat info to identify SPARC processor
kvn
parents: 7397
diff changeset
   461
    if (is_T_family(features) && !FLAG_IS_DEFAULT(UseNiagaraInstrs)) {
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   462
      NOT_PRODUCT(if (PrintMiscellaneous && Verbose) tty->print_cr("Version is Forced-Not-Niagara");)
7704
cc9d3ed42704 7006505: Use kstat info to identify SPARC processor
kvn
parents: 7397
diff changeset
   463
      features &= ~(T_family_m | T1_model_m);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   464
    } else {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   465
      // Happy to accomodate...
489c9b5090e2 Initial load
duke
parents:
diff changeset
   466
    }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   467
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   468
489c9b5090e2 Initial load
duke
parents:
diff changeset
   469
  return features;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   470
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   471
489c9b5090e2 Initial load
duke
parents:
diff changeset
   472
static int saved_features = 0;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   473
489c9b5090e2 Initial load
duke
parents:
diff changeset
   474
void VM_Version::allow_all() {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   475
  saved_features = _features;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   476
  _features      = all_features_m;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   477
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   478
489c9b5090e2 Initial load
duke
parents:
diff changeset
   479
void VM_Version::revert() {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   480
  _features = saved_features;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   481
}
183
ba55c7f3fd45 6362677: Change parallel GC collector default number of parallel GC threads.
jmasa
parents: 1
diff changeset
   482
ba55c7f3fd45 6362677: Change parallel GC collector default number of parallel GC threads.
jmasa
parents: 1
diff changeset
   483
unsigned int VM_Version::calc_parallel_worker_threads() {
ba55c7f3fd45 6362677: Change parallel GC collector default number of parallel GC threads.
jmasa
parents: 1
diff changeset
   484
  unsigned int result;
13888
93dce24e57e5 7188176: The JVM should differentiate between T and M series and adjust GC ergonomics
twisti
parents: 13886
diff changeset
   485
  if (is_M_series()) {
93dce24e57e5 7188176: The JVM should differentiate between T and M series and adjust GC ergonomics
twisti
parents: 13886
diff changeset
   486
    // for now, use same gc thread calculation for M-series as for niagara-plus
93dce24e57e5 7188176: The JVM should differentiate between T and M series and adjust GC ergonomics
twisti
parents: 13886
diff changeset
   487
    // in future, we may want to tweak parameters for nof_parallel_worker_thread
93dce24e57e5 7188176: The JVM should differentiate between T and M series and adjust GC ergonomics
twisti
parents: 13886
diff changeset
   488
    result = nof_parallel_worker_threads(5, 16, 8);
93dce24e57e5 7188176: The JVM should differentiate between T and M series and adjust GC ergonomics
twisti
parents: 13886
diff changeset
   489
  } else if (is_niagara_plus()) {
183
ba55c7f3fd45 6362677: Change parallel GC collector default number of parallel GC threads.
jmasa
parents: 1
diff changeset
   490
    result = nof_parallel_worker_threads(5, 16, 8);
ba55c7f3fd45 6362677: Change parallel GC collector default number of parallel GC threads.
jmasa
parents: 1
diff changeset
   491
  } else {
ba55c7f3fd45 6362677: Change parallel GC collector default number of parallel GC threads.
jmasa
parents: 1
diff changeset
   492
    result = nof_parallel_worker_threads(5, 8, 8);
ba55c7f3fd45 6362677: Change parallel GC collector default number of parallel GC threads.
jmasa
parents: 1
diff changeset
   493
  }
ba55c7f3fd45 6362677: Change parallel GC collector default number of parallel GC threads.
jmasa
parents: 1
diff changeset
   494
  return result;
ba55c7f3fd45 6362677: Change parallel GC collector default number of parallel GC threads.
jmasa
parents: 1
diff changeset
   495
}