hotspot/src/cpu/sparc/vm/vm_version_sparc.cpp
author kvn
Fri, 08 Jul 2011 09:38:48 -0700
changeset 10027 20cd71f29262
parent 7704 cc9d3ed42704
child 10252 0981ce1c3eef
permissions -rw-r--r--
7059034: Use movxtod/movdtox on T4 Summary: Use new VIS3 mov instructions on T4 for move data between general and float registers. Reviewed-by: never, twisti
Ignore whitespace changes - Everywhere: Within whitespace: At end of lines:
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
     1
/*
7115
32300e243300 6987135: Performance regression on Intel platform with 32-bits edition between 6u13 and 6u14.
kvn
parents: 6272
diff changeset
     2
 * Copyright (c) 1997, 2010, Oracle and/or its affiliates. All rights reserved.
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
     3
 * DO NOT ALTER OR REMOVE COPYRIGHT NOTICES OR THIS FILE HEADER.
489c9b5090e2 Initial load
duke
parents:
diff changeset
     4
 *
489c9b5090e2 Initial load
duke
parents:
diff changeset
     5
 * This code is free software; you can redistribute it and/or modify it
489c9b5090e2 Initial load
duke
parents:
diff changeset
     6
 * under the terms of the GNU General Public License version 2 only, as
489c9b5090e2 Initial load
duke
parents:
diff changeset
     7
 * published by the Free Software Foundation.
489c9b5090e2 Initial load
duke
parents:
diff changeset
     8
 *
489c9b5090e2 Initial load
duke
parents:
diff changeset
     9
 * This code is distributed in the hope that it will be useful, but WITHOUT
489c9b5090e2 Initial load
duke
parents:
diff changeset
    10
 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
489c9b5090e2 Initial load
duke
parents:
diff changeset
    11
 * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License
489c9b5090e2 Initial load
duke
parents:
diff changeset
    12
 * version 2 for more details (a copy is included in the LICENSE file that
489c9b5090e2 Initial load
duke
parents:
diff changeset
    13
 * accompanied this code).
489c9b5090e2 Initial load
duke
parents:
diff changeset
    14
 *
489c9b5090e2 Initial load
duke
parents:
diff changeset
    15
 * You should have received a copy of the GNU General Public License version
489c9b5090e2 Initial load
duke
parents:
diff changeset
    16
 * 2 along with this work; if not, write to the Free Software Foundation,
489c9b5090e2 Initial load
duke
parents:
diff changeset
    17
 * Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA.
489c9b5090e2 Initial load
duke
parents:
diff changeset
    18
 *
5547
f4b087cbb361 6941466: Oracle rebranding changes for Hotspot repositories
trims
parents: 5431
diff changeset
    19
 * Please contact Oracle, 500 Oracle Parkway, Redwood Shores, CA 94065 USA
f4b087cbb361 6941466: Oracle rebranding changes for Hotspot repositories
trims
parents: 5431
diff changeset
    20
 * or visit www.oracle.com if you need additional information or have any
f4b087cbb361 6941466: Oracle rebranding changes for Hotspot repositories
trims
parents: 5431
diff changeset
    21
 * questions.
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
    22
 *
489c9b5090e2 Initial load
duke
parents:
diff changeset
    23
 */
489c9b5090e2 Initial load
duke
parents:
diff changeset
    24
7397
5b173b4ca846 6989984: Use standard include model for Hospot
stefank
parents: 7115
diff changeset
    25
#include "precompiled.hpp"
5b173b4ca846 6989984: Use standard include model for Hospot
stefank
parents: 7115
diff changeset
    26
#include "assembler_sparc.inline.hpp"
5b173b4ca846 6989984: Use standard include model for Hospot
stefank
parents: 7115
diff changeset
    27
#include "memory/resourceArea.hpp"
5b173b4ca846 6989984: Use standard include model for Hospot
stefank
parents: 7115
diff changeset
    28
#include "runtime/java.hpp"
5b173b4ca846 6989984: Use standard include model for Hospot
stefank
parents: 7115
diff changeset
    29
#include "runtime/stubCodeGenerator.hpp"
5b173b4ca846 6989984: Use standard include model for Hospot
stefank
parents: 7115
diff changeset
    30
#include "vm_version_sparc.hpp"
5b173b4ca846 6989984: Use standard include model for Hospot
stefank
parents: 7115
diff changeset
    31
#ifdef TARGET_OS_FAMILY_linux
5b173b4ca846 6989984: Use standard include model for Hospot
stefank
parents: 7115
diff changeset
    32
# include "os_linux.inline.hpp"
5b173b4ca846 6989984: Use standard include model for Hospot
stefank
parents: 7115
diff changeset
    33
#endif
5b173b4ca846 6989984: Use standard include model for Hospot
stefank
parents: 7115
diff changeset
    34
#ifdef TARGET_OS_FAMILY_solaris
5b173b4ca846 6989984: Use standard include model for Hospot
stefank
parents: 7115
diff changeset
    35
# include "os_solaris.inline.hpp"
5b173b4ca846 6989984: Use standard include model for Hospot
stefank
parents: 7115
diff changeset
    36
#endif
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
    37
489c9b5090e2 Initial load
duke
parents:
diff changeset
    38
int VM_Version::_features = VM_Version::unknown_m;
489c9b5090e2 Initial load
duke
parents:
diff changeset
    39
const char* VM_Version::_features_str = "";
489c9b5090e2 Initial load
duke
parents:
diff changeset
    40
489c9b5090e2 Initial load
duke
parents:
diff changeset
    41
void VM_Version::initialize() {
489c9b5090e2 Initial load
duke
parents:
diff changeset
    42
  _features = determine_features();
489c9b5090e2 Initial load
duke
parents:
diff changeset
    43
  PrefetchCopyIntervalInBytes = prefetch_copy_interval_in_bytes();
489c9b5090e2 Initial load
duke
parents:
diff changeset
    44
  PrefetchScanIntervalInBytes = prefetch_scan_interval_in_bytes();
489c9b5090e2 Initial load
duke
parents:
diff changeset
    45
  PrefetchFieldsAhead         = prefetch_fields_ahead();
489c9b5090e2 Initial load
duke
parents:
diff changeset
    46
489c9b5090e2 Initial load
duke
parents:
diff changeset
    47
  // Allocation prefetch settings
489c9b5090e2 Initial load
duke
parents:
diff changeset
    48
  intx cache_line_size = L1_data_cache_line_size();
489c9b5090e2 Initial load
duke
parents:
diff changeset
    49
  if( cache_line_size > AllocatePrefetchStepSize )
489c9b5090e2 Initial load
duke
parents:
diff changeset
    50
    AllocatePrefetchStepSize = cache_line_size;
489c9b5090e2 Initial load
duke
parents:
diff changeset
    51
  if( FLAG_IS_DEFAULT(AllocatePrefetchLines) )
489c9b5090e2 Initial load
duke
parents:
diff changeset
    52
    AllocatePrefetchLines = 3; // Optimistic value
489c9b5090e2 Initial load
duke
parents:
diff changeset
    53
  assert( AllocatePrefetchLines > 0, "invalid value");
489c9b5090e2 Initial load
duke
parents:
diff changeset
    54
  if( AllocatePrefetchLines < 1 ) // set valid value in product VM
489c9b5090e2 Initial load
duke
parents:
diff changeset
    55
    AllocatePrefetchLines = 1; // Conservative value
489c9b5090e2 Initial load
duke
parents:
diff changeset
    56
489c9b5090e2 Initial load
duke
parents:
diff changeset
    57
  AllocatePrefetchDistance = allocate_prefetch_distance();
489c9b5090e2 Initial load
duke
parents:
diff changeset
    58
  AllocatePrefetchStyle    = allocate_prefetch_style();
489c9b5090e2 Initial load
duke
parents:
diff changeset
    59
489c9b5090e2 Initial load
duke
parents:
diff changeset
    60
  assert(AllocatePrefetchDistance % AllocatePrefetchStepSize == 0, "invalid value");
489c9b5090e2 Initial load
duke
parents:
diff changeset
    61
489c9b5090e2 Initial load
duke
parents:
diff changeset
    62
  UseSSE = 0; // Only on x86 and x64
489c9b5090e2 Initial load
duke
parents:
diff changeset
    63
489c9b5090e2 Initial load
duke
parents:
diff changeset
    64
  _supports_cx8               = has_v9();
489c9b5090e2 Initial load
duke
parents:
diff changeset
    65
7704
cc9d3ed42704 7006505: Use kstat info to identify SPARC processor
kvn
parents: 7397
diff changeset
    66
  if (is_niagara()) {
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
    67
    // Indirect branch is the same cost as direct
489c9b5090e2 Initial load
duke
parents:
diff changeset
    68
    if (FLAG_IS_DEFAULT(UseInlineCaches)) {
2342
9a1260c3679d 6821700: tune VM flags for peak performance
kvn
parents: 2255
diff changeset
    69
      FLAG_SET_DEFAULT(UseInlineCaches, false);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
    70
    }
7704
cc9d3ed42704 7006505: Use kstat info to identify SPARC processor
kvn
parents: 7397
diff changeset
    71
    // Align loops on a single instruction boundary.
cc9d3ed42704 7006505: Use kstat info to identify SPARC processor
kvn
parents: 7397
diff changeset
    72
    if (FLAG_IS_DEFAULT(OptoLoopAlignment)) {
cc9d3ed42704 7006505: Use kstat info to identify SPARC processor
kvn
parents: 7397
diff changeset
    73
      FLAG_SET_DEFAULT(OptoLoopAlignment, 4);
cc9d3ed42704 7006505: Use kstat info to identify SPARC processor
kvn
parents: 7397
diff changeset
    74
    }
cc9d3ed42704 7006505: Use kstat info to identify SPARC processor
kvn
parents: 7397
diff changeset
    75
    // When using CMS, we cannot use memset() in BOT updates because
cc9d3ed42704 7006505: Use kstat info to identify SPARC processor
kvn
parents: 7397
diff changeset
    76
    // the sun4v/CMT version in libc_psr uses BIS which exposes
cc9d3ed42704 7006505: Use kstat info to identify SPARC processor
kvn
parents: 7397
diff changeset
    77
    // "phantom zeros" to concurrent readers. See 6948537.
cc9d3ed42704 7006505: Use kstat info to identify SPARC processor
kvn
parents: 7397
diff changeset
    78
    if (FLAG_IS_DEFAULT(UseMemSetInBOT) && UseConcMarkSweepGC) {
cc9d3ed42704 7006505: Use kstat info to identify SPARC processor
kvn
parents: 7397
diff changeset
    79
      FLAG_SET_DEFAULT(UseMemSetInBOT, false);
cc9d3ed42704 7006505: Use kstat info to identify SPARC processor
kvn
parents: 7397
diff changeset
    80
    }
360
21d113ecbf6a 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 183
diff changeset
    81
#ifdef _LP64
2254
f13dda645a4b 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 2253
diff changeset
    82
    // 32-bit oops don't make sense for the 64-bit VM on sparc
f13dda645a4b 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 2253
diff changeset
    83
    // since the 32-bit VM has the same registers and smaller objects.
f13dda645a4b 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 2253
diff changeset
    84
    Universe::set_narrow_oop_shift(LogMinObjAlignmentInBytes);
360
21d113ecbf6a 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 183
diff changeset
    85
#endif // _LP64
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
    86
#ifdef COMPILER2
489c9b5090e2 Initial load
duke
parents:
diff changeset
    87
    // Indirect branch is the same cost as direct
489c9b5090e2 Initial load
duke
parents:
diff changeset
    88
    if (FLAG_IS_DEFAULT(UseJumpTables)) {
2342
9a1260c3679d 6821700: tune VM flags for peak performance
kvn
parents: 2255
diff changeset
    89
      FLAG_SET_DEFAULT(UseJumpTables, true);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
    90
    }
489c9b5090e2 Initial load
duke
parents:
diff changeset
    91
    // Single-issue, so entry and loop tops are
489c9b5090e2 Initial load
duke
parents:
diff changeset
    92
    // aligned on a single instruction boundary
489c9b5090e2 Initial load
duke
parents:
diff changeset
    93
    if (FLAG_IS_DEFAULT(InteriorEntryAlignment)) {
2342
9a1260c3679d 6821700: tune VM flags for peak performance
kvn
parents: 2255
diff changeset
    94
      FLAG_SET_DEFAULT(InteriorEntryAlignment, 4);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
    95
    }
7704
cc9d3ed42704 7006505: Use kstat info to identify SPARC processor
kvn
parents: 7397
diff changeset
    96
    if (is_niagara_plus()) {
7115
32300e243300 6987135: Performance regression on Intel platform with 32-bits edition between 6u13 and 6u14.
kvn
parents: 6272
diff changeset
    97
      if (has_blk_init() && AllocatePrefetchStyle > 0 &&
32300e243300 6987135: Performance regression on Intel platform with 32-bits edition between 6u13 and 6u14.
kvn
parents: 6272
diff changeset
    98
          FLAG_IS_DEFAULT(AllocatePrefetchStyle)) {
5251
f86f7a86d761 6940726: Use BIS instruction for allocation prefetch on Sparc
kvn
parents: 5249
diff changeset
    99
        // Use BIS instruction for allocation prefetch.
f86f7a86d761 6940726: Use BIS instruction for allocation prefetch on Sparc
kvn
parents: 5249
diff changeset
   100
        FLAG_SET_DEFAULT(AllocatePrefetchStyle, 3);
f86f7a86d761 6940726: Use BIS instruction for allocation prefetch on Sparc
kvn
parents: 5249
diff changeset
   101
        if (FLAG_IS_DEFAULT(AllocatePrefetchDistance)) {
f86f7a86d761 6940726: Use BIS instruction for allocation prefetch on Sparc
kvn
parents: 5249
diff changeset
   102
          // Use smaller prefetch distance on N2 with BIS
f86f7a86d761 6940726: Use BIS instruction for allocation prefetch on Sparc
kvn
parents: 5249
diff changeset
   103
          FLAG_SET_DEFAULT(AllocatePrefetchDistance, 64);
f86f7a86d761 6940726: Use BIS instruction for allocation prefetch on Sparc
kvn
parents: 5249
diff changeset
   104
        }
f86f7a86d761 6940726: Use BIS instruction for allocation prefetch on Sparc
kvn
parents: 5249
diff changeset
   105
      }
f86f7a86d761 6940726: Use BIS instruction for allocation prefetch on Sparc
kvn
parents: 5249
diff changeset
   106
      if (AllocatePrefetchStyle != 3 && FLAG_IS_DEFAULT(AllocatePrefetchDistance)) {
f86f7a86d761 6940726: Use BIS instruction for allocation prefetch on Sparc
kvn
parents: 5249
diff changeset
   107
        // Use different prefetch distance without BIS
f86f7a86d761 6940726: Use BIS instruction for allocation prefetch on Sparc
kvn
parents: 5249
diff changeset
   108
        FLAG_SET_DEFAULT(AllocatePrefetchDistance, 256);
f86f7a86d761 6940726: Use BIS instruction for allocation prefetch on Sparc
kvn
parents: 5249
diff changeset
   109
      }
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   110
    }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   111
#endif
489c9b5090e2 Initial load
duke
parents:
diff changeset
   112
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   113
2255
54abdf3e1055 6378821: bitCount() should use POPC on SPARC processors and AMD+10h
twisti
parents: 2254
diff changeset
   114
  // Use hardware population count instruction if available.
54abdf3e1055 6378821: bitCount() should use POPC on SPARC processors and AMD+10h
twisti
parents: 2254
diff changeset
   115
  if (has_hardware_popc()) {
54abdf3e1055 6378821: bitCount() should use POPC on SPARC processors and AMD+10h
twisti
parents: 2254
diff changeset
   116
    if (FLAG_IS_DEFAULT(UsePopCountInstruction)) {
2342
9a1260c3679d 6821700: tune VM flags for peak performance
kvn
parents: 2255
diff changeset
   117
      FLAG_SET_DEFAULT(UsePopCountInstruction, true);
2255
54abdf3e1055 6378821: bitCount() should use POPC on SPARC processors and AMD+10h
twisti
parents: 2254
diff changeset
   118
    }
54abdf3e1055 6378821: bitCount() should use POPC on SPARC processors and AMD+10h
twisti
parents: 2254
diff changeset
   119
  }
54abdf3e1055 6378821: bitCount() should use POPC on SPARC processors and AMD+10h
twisti
parents: 2254
diff changeset
   120
6272
94a20ad0e9de 6978249: spill between cpu and fpu registers when those moves are fast
never
parents: 5702
diff changeset
   121
#ifdef COMPILER2
94a20ad0e9de 6978249: spill between cpu and fpu registers when those moves are fast
never
parents: 5702
diff changeset
   122
  // Currently not supported anywhere.
94a20ad0e9de 6978249: spill between cpu and fpu registers when those moves are fast
never
parents: 5702
diff changeset
   123
  FLAG_SET_DEFAULT(UseFPUForSpilling, false);
94a20ad0e9de 6978249: spill between cpu and fpu registers when those moves are fast
never
parents: 5702
diff changeset
   124
#endif
94a20ad0e9de 6978249: spill between cpu and fpu registers when those moves are fast
never
parents: 5702
diff changeset
   125
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   126
  char buf[512];
7704
cc9d3ed42704 7006505: Use kstat info to identify SPARC processor
kvn
parents: 7397
diff changeset
   127
  jio_snprintf(buf, sizeof(buf), "%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s",
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   128
               (has_v8() ? ", has_v8" : ""),
489c9b5090e2 Initial load
duke
parents:
diff changeset
   129
               (has_v9() ? ", has_v9" : ""),
2255
54abdf3e1055 6378821: bitCount() should use POPC on SPARC processors and AMD+10h
twisti
parents: 2254
diff changeset
   130
               (has_hardware_popc() ? ", popc" : ""),
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   131
               (has_vis1() ? ", has_vis1" : ""),
489c9b5090e2 Initial load
duke
parents:
diff changeset
   132
               (has_vis2() ? ", has_vis2" : ""),
7704
cc9d3ed42704 7006505: Use kstat info to identify SPARC processor
kvn
parents: 7397
diff changeset
   133
               (has_vis3() ? ", has_vis3" : ""),
7115
32300e243300 6987135: Performance regression on Intel platform with 32-bits edition between 6u13 and 6u14.
kvn
parents: 6272
diff changeset
   134
               (has_blk_init() ? ", has_blk_init" : ""),
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   135
               (is_ultra3() ? ", is_ultra3" : ""),
489c9b5090e2 Initial load
duke
parents:
diff changeset
   136
               (is_sun4v() ? ", is_sun4v" : ""),
7704
cc9d3ed42704 7006505: Use kstat info to identify SPARC processor
kvn
parents: 7397
diff changeset
   137
               (is_niagara() ? ", is_niagara" : ""),
cc9d3ed42704 7006505: Use kstat info to identify SPARC processor
kvn
parents: 7397
diff changeset
   138
               (is_niagara_plus() ? ", is_niagara_plus" : ""),
7115
32300e243300 6987135: Performance regression on Intel platform with 32-bits edition between 6u13 and 6u14.
kvn
parents: 6272
diff changeset
   139
               (is_sparc64() ? ", is_sparc64" : ""),
2253
30268d00878e 6812587: Use auxv to determine SPARC hardware features on Solaris
twisti
parents: 670
diff changeset
   140
               (!has_hardware_mul32() ? ", no-mul32" : ""),
30268d00878e 6812587: Use auxv to determine SPARC hardware features on Solaris
twisti
parents: 670
diff changeset
   141
               (!has_hardware_div32() ? ", no-div32" : ""),
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   142
               (!has_hardware_fsmuld() ? ", no-fsmuld" : ""));
489c9b5090e2 Initial load
duke
parents:
diff changeset
   143
489c9b5090e2 Initial load
duke
parents:
diff changeset
   144
  // buf is started with ", " or is empty
489c9b5090e2 Initial load
duke
parents:
diff changeset
   145
  _features_str = strdup(strlen(buf) > 2 ? buf + 2 : buf);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   146
10027
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 7704
diff changeset
   147
  // UseVIS is set to the smallest of what hardware supports and what
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 7704
diff changeset
   148
  // the command line requires.  I.e., you cannot set UseVIS to 3 on
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 7704
diff changeset
   149
  // older UltraSparc which do not support it.
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 7704
diff changeset
   150
  if (UseVIS > 3) UseVIS=3;
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 7704
diff changeset
   151
  if (UseVIS < 0) UseVIS=0;
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 7704
diff changeset
   152
  if (!has_vis3()) // Drop to 2 if no VIS3 support
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 7704
diff changeset
   153
    UseVIS = MIN2((intx)2,UseVIS);
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 7704
diff changeset
   154
  if (!has_vis2()) // Drop to 1 if no VIS2 support
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 7704
diff changeset
   155
    UseVIS = MIN2((intx)1,UseVIS);
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 7704
diff changeset
   156
  if (!has_vis1()) // Drop to 0 if no VIS1 support
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 7704
diff changeset
   157
    UseVIS = 0;
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 7704
diff changeset
   158
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   159
#ifndef PRODUCT
489c9b5090e2 Initial load
duke
parents:
diff changeset
   160
  if (PrintMiscellaneous && Verbose) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   161
    tty->print("Allocation: ");
489c9b5090e2 Initial load
duke
parents:
diff changeset
   162
    if (AllocatePrefetchStyle <= 0) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   163
      tty->print_cr("no prefetching");
489c9b5090e2 Initial load
duke
parents:
diff changeset
   164
    } else {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   165
      if (AllocatePrefetchLines > 1) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   166
        tty->print_cr("PREFETCH %d, %d lines of size %d bytes", AllocatePrefetchDistance, AllocatePrefetchLines, AllocatePrefetchStepSize);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   167
      } else {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   168
        tty->print_cr("PREFETCH %d, one line", AllocatePrefetchDistance);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   169
      }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   170
    }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   171
    if (PrefetchCopyIntervalInBytes > 0) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   172
      tty->print_cr("PrefetchCopyIntervalInBytes %d", PrefetchCopyIntervalInBytes);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   173
    }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   174
    if (PrefetchScanIntervalInBytes > 0) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   175
      tty->print_cr("PrefetchScanIntervalInBytes %d", PrefetchScanIntervalInBytes);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   176
    }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   177
    if (PrefetchFieldsAhead > 0) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   178
      tty->print_cr("PrefetchFieldsAhead %d", PrefetchFieldsAhead);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   179
    }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   180
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   181
#endif // PRODUCT
489c9b5090e2 Initial load
duke
parents:
diff changeset
   182
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   183
489c9b5090e2 Initial load
duke
parents:
diff changeset
   184
void VM_Version::print_features() {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   185
  tty->print_cr("Version:%s", cpu_features());
489c9b5090e2 Initial load
duke
parents:
diff changeset
   186
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   187
489c9b5090e2 Initial load
duke
parents:
diff changeset
   188
int VM_Version::determine_features() {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   189
  if (UseV8InstrsOnly) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   190
    NOT_PRODUCT(if (PrintMiscellaneous && Verbose) tty->print_cr("Version is Forced-V8");)
489c9b5090e2 Initial load
duke
parents:
diff changeset
   191
    return generic_v8_m;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   192
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   193
489c9b5090e2 Initial load
duke
parents:
diff changeset
   194
  int features = platform_features(unknown_m); // platform_features() is os_arch specific
489c9b5090e2 Initial load
duke
parents:
diff changeset
   195
489c9b5090e2 Initial load
duke
parents:
diff changeset
   196
  if (features == unknown_m) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   197
    features = generic_v9_m;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   198
    warning("Cannot recognize SPARC version. Default to V9");
489c9b5090e2 Initial load
duke
parents:
diff changeset
   199
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   200
7704
cc9d3ed42704 7006505: Use kstat info to identify SPARC processor
kvn
parents: 7397
diff changeset
   201
  assert(is_T_family(features) == is_niagara(features), "Niagara should be T series");
cc9d3ed42704 7006505: Use kstat info to identify SPARC processor
kvn
parents: 7397
diff changeset
   202
  if (UseNiagaraInstrs) { // Force code generation for Niagara
cc9d3ed42704 7006505: Use kstat info to identify SPARC processor
kvn
parents: 7397
diff changeset
   203
    if (is_T_family(features)) {
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   204
      // Happy to accomodate...
489c9b5090e2 Initial load
duke
parents:
diff changeset
   205
    } else {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   206
      NOT_PRODUCT(if (PrintMiscellaneous && Verbose) tty->print_cr("Version is Forced-Niagara");)
7704
cc9d3ed42704 7006505: Use kstat info to identify SPARC processor
kvn
parents: 7397
diff changeset
   207
      features |= T_family_m;
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   208
    }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   209
  } else {
7704
cc9d3ed42704 7006505: Use kstat info to identify SPARC processor
kvn
parents: 7397
diff changeset
   210
    if (is_T_family(features) && !FLAG_IS_DEFAULT(UseNiagaraInstrs)) {
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   211
      NOT_PRODUCT(if (PrintMiscellaneous && Verbose) tty->print_cr("Version is Forced-Not-Niagara");)
7704
cc9d3ed42704 7006505: Use kstat info to identify SPARC processor
kvn
parents: 7397
diff changeset
   212
      features &= ~(T_family_m | T1_model_m);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   213
    } else {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   214
      // Happy to accomodate...
489c9b5090e2 Initial load
duke
parents:
diff changeset
   215
    }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   216
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   217
489c9b5090e2 Initial load
duke
parents:
diff changeset
   218
  return features;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   219
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   220
489c9b5090e2 Initial load
duke
parents:
diff changeset
   221
static int saved_features = 0;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   222
489c9b5090e2 Initial load
duke
parents:
diff changeset
   223
void VM_Version::allow_all() {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   224
  saved_features = _features;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   225
  _features      = all_features_m;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   226
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   227
489c9b5090e2 Initial load
duke
parents:
diff changeset
   228
void VM_Version::revert() {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   229
  _features = saved_features;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   230
}
183
ba55c7f3fd45 6362677: Change parallel GC collector default number of parallel GC threads.
jmasa
parents: 1
diff changeset
   231
ba55c7f3fd45 6362677: Change parallel GC collector default number of parallel GC threads.
jmasa
parents: 1
diff changeset
   232
unsigned int VM_Version::calc_parallel_worker_threads() {
ba55c7f3fd45 6362677: Change parallel GC collector default number of parallel GC threads.
jmasa
parents: 1
diff changeset
   233
  unsigned int result;
7704
cc9d3ed42704 7006505: Use kstat info to identify SPARC processor
kvn
parents: 7397
diff changeset
   234
  if (is_niagara_plus()) {
183
ba55c7f3fd45 6362677: Change parallel GC collector default number of parallel GC threads.
jmasa
parents: 1
diff changeset
   235
    result = nof_parallel_worker_threads(5, 16, 8);
ba55c7f3fd45 6362677: Change parallel GC collector default number of parallel GC threads.
jmasa
parents: 1
diff changeset
   236
  } else {
ba55c7f3fd45 6362677: Change parallel GC collector default number of parallel GC threads.
jmasa
parents: 1
diff changeset
   237
    result = nof_parallel_worker_threads(5, 8, 8);
ba55c7f3fd45 6362677: Change parallel GC collector default number of parallel GC threads.
jmasa
parents: 1
diff changeset
   238
  }
ba55c7f3fd45 6362677: Change parallel GC collector default number of parallel GC threads.
jmasa
parents: 1
diff changeset
   239
  return result;
ba55c7f3fd45 6362677: Change parallel GC collector default number of parallel GC threads.
jmasa
parents: 1
diff changeset
   240
}