hotspot/src/cpu/sparc/vm/vm_version_sparc.cpp
author jwilhelm
Mon, 14 Jan 2013 15:17:47 +0100
changeset 15193 8e6b5694267f
parent 14631 526804361522
child 18097 acd70736bd60
permissions -rw-r--r--
8003985: Support @Contended Annotation - JEP 142 Summary: HotSpot changes to support @Contended annotation. Reviewed-by: coleenp, kvn, jrose Contributed-by: Aleksey Shipilev <aleksey.shipilev@oracle.com>
Ignore whitespace changes - Everywhere: Within whitespace: At end of lines:
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
     1
/*
13104
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 10977
diff changeset
     2
 * Copyright (c) 1997, 2012, Oracle and/or its affiliates. All rights reserved.
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
     3
 * DO NOT ALTER OR REMOVE COPYRIGHT NOTICES OR THIS FILE HEADER.
489c9b5090e2 Initial load
duke
parents:
diff changeset
     4
 *
489c9b5090e2 Initial load
duke
parents:
diff changeset
     5
 * This code is free software; you can redistribute it and/or modify it
489c9b5090e2 Initial load
duke
parents:
diff changeset
     6
 * under the terms of the GNU General Public License version 2 only, as
489c9b5090e2 Initial load
duke
parents:
diff changeset
     7
 * published by the Free Software Foundation.
489c9b5090e2 Initial load
duke
parents:
diff changeset
     8
 *
489c9b5090e2 Initial load
duke
parents:
diff changeset
     9
 * This code is distributed in the hope that it will be useful, but WITHOUT
489c9b5090e2 Initial load
duke
parents:
diff changeset
    10
 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
489c9b5090e2 Initial load
duke
parents:
diff changeset
    11
 * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License
489c9b5090e2 Initial load
duke
parents:
diff changeset
    12
 * version 2 for more details (a copy is included in the LICENSE file that
489c9b5090e2 Initial load
duke
parents:
diff changeset
    13
 * accompanied this code).
489c9b5090e2 Initial load
duke
parents:
diff changeset
    14
 *
489c9b5090e2 Initial load
duke
parents:
diff changeset
    15
 * You should have received a copy of the GNU General Public License version
489c9b5090e2 Initial load
duke
parents:
diff changeset
    16
 * 2 along with this work; if not, write to the Free Software Foundation,
489c9b5090e2 Initial load
duke
parents:
diff changeset
    17
 * Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA.
489c9b5090e2 Initial load
duke
parents:
diff changeset
    18
 *
5547
f4b087cbb361 6941466: Oracle rebranding changes for Hotspot repositories
trims
parents: 5431
diff changeset
    19
 * Please contact Oracle, 500 Oracle Parkway, Redwood Shores, CA 94065 USA
f4b087cbb361 6941466: Oracle rebranding changes for Hotspot repositories
trims
parents: 5431
diff changeset
    20
 * or visit www.oracle.com if you need additional information or have any
f4b087cbb361 6941466: Oracle rebranding changes for Hotspot repositories
trims
parents: 5431
diff changeset
    21
 * questions.
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
    22
 *
489c9b5090e2 Initial load
duke
parents:
diff changeset
    23
 */
489c9b5090e2 Initial load
duke
parents:
diff changeset
    24
7397
5b173b4ca846 6989984: Use standard include model for Hospot
stefank
parents: 7115
diff changeset
    25
#include "precompiled.hpp"
14631
526804361522 8003250: SPARC: move MacroAssembler into separate file
twisti
parents: 13969
diff changeset
    26
#include "asm/macroAssembler.inline.hpp"
7397
5b173b4ca846 6989984: Use standard include model for Hospot
stefank
parents: 7115
diff changeset
    27
#include "memory/resourceArea.hpp"
5b173b4ca846 6989984: Use standard include model for Hospot
stefank
parents: 7115
diff changeset
    28
#include "runtime/java.hpp"
5b173b4ca846 6989984: Use standard include model for Hospot
stefank
parents: 7115
diff changeset
    29
#include "runtime/stubCodeGenerator.hpp"
5b173b4ca846 6989984: Use standard include model for Hospot
stefank
parents: 7115
diff changeset
    30
#include "vm_version_sparc.hpp"
5b173b4ca846 6989984: Use standard include model for Hospot
stefank
parents: 7115
diff changeset
    31
#ifdef TARGET_OS_FAMILY_linux
5b173b4ca846 6989984: Use standard include model for Hospot
stefank
parents: 7115
diff changeset
    32
# include "os_linux.inline.hpp"
5b173b4ca846 6989984: Use standard include model for Hospot
stefank
parents: 7115
diff changeset
    33
#endif
5b173b4ca846 6989984: Use standard include model for Hospot
stefank
parents: 7115
diff changeset
    34
#ifdef TARGET_OS_FAMILY_solaris
5b173b4ca846 6989984: Use standard include model for Hospot
stefank
parents: 7115
diff changeset
    35
# include "os_solaris.inline.hpp"
5b173b4ca846 6989984: Use standard include model for Hospot
stefank
parents: 7115
diff changeset
    36
#endif
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
    37
489c9b5090e2 Initial load
duke
parents:
diff changeset
    38
int VM_Version::_features = VM_Version::unknown_m;
489c9b5090e2 Initial load
duke
parents:
diff changeset
    39
const char* VM_Version::_features_str = "";
489c9b5090e2 Initial load
duke
parents:
diff changeset
    40
489c9b5090e2 Initial load
duke
parents:
diff changeset
    41
void VM_Version::initialize() {
489c9b5090e2 Initial load
duke
parents:
diff changeset
    42
  _features = determine_features();
489c9b5090e2 Initial load
duke
parents:
diff changeset
    43
  PrefetchCopyIntervalInBytes = prefetch_copy_interval_in_bytes();
489c9b5090e2 Initial load
duke
parents:
diff changeset
    44
  PrefetchScanIntervalInBytes = prefetch_scan_interval_in_bytes();
489c9b5090e2 Initial load
duke
parents:
diff changeset
    45
  PrefetchFieldsAhead         = prefetch_fields_ahead();
489c9b5090e2 Initial load
duke
parents:
diff changeset
    46
10267
8bdeec886dc4 7079329: Adjust allocation prefetching for T4
kvn
parents: 10264
diff changeset
    47
  assert(0 <= AllocatePrefetchInstr && AllocatePrefetchInstr <= 1, "invalid value");
8bdeec886dc4 7079329: Adjust allocation prefetching for T4
kvn
parents: 10264
diff changeset
    48
  if( AllocatePrefetchInstr < 0 ) AllocatePrefetchInstr = 0;
8bdeec886dc4 7079329: Adjust allocation prefetching for T4
kvn
parents: 10264
diff changeset
    49
  if( AllocatePrefetchInstr > 1 ) AllocatePrefetchInstr = 0;
8bdeec886dc4 7079329: Adjust allocation prefetching for T4
kvn
parents: 10264
diff changeset
    50
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
    51
  // Allocation prefetch settings
10267
8bdeec886dc4 7079329: Adjust allocation prefetching for T4
kvn
parents: 10264
diff changeset
    52
  intx cache_line_size = prefetch_data_size();
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
    53
  if( cache_line_size > AllocatePrefetchStepSize )
489c9b5090e2 Initial load
duke
parents:
diff changeset
    54
    AllocatePrefetchStepSize = cache_line_size;
10267
8bdeec886dc4 7079329: Adjust allocation prefetching for T4
kvn
parents: 10264
diff changeset
    55
8bdeec886dc4 7079329: Adjust allocation prefetching for T4
kvn
parents: 10264
diff changeset
    56
  assert(AllocatePrefetchLines > 0, "invalid value");
8bdeec886dc4 7079329: Adjust allocation prefetching for T4
kvn
parents: 10264
diff changeset
    57
  if( AllocatePrefetchLines < 1 )     // set valid value in product VM
8bdeec886dc4 7079329: Adjust allocation prefetching for T4
kvn
parents: 10264
diff changeset
    58
    AllocatePrefetchLines = 3;
8bdeec886dc4 7079329: Adjust allocation prefetching for T4
kvn
parents: 10264
diff changeset
    59
  assert(AllocateInstancePrefetchLines > 0, "invalid value");
8bdeec886dc4 7079329: Adjust allocation prefetching for T4
kvn
parents: 10264
diff changeset
    60
  if( AllocateInstancePrefetchLines < 1 ) // set valid value in product VM
8bdeec886dc4 7079329: Adjust allocation prefetching for T4
kvn
parents: 10264
diff changeset
    61
    AllocateInstancePrefetchLines = 1;
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
    62
489c9b5090e2 Initial load
duke
parents:
diff changeset
    63
  AllocatePrefetchDistance = allocate_prefetch_distance();
489c9b5090e2 Initial load
duke
parents:
diff changeset
    64
  AllocatePrefetchStyle    = allocate_prefetch_style();
489c9b5090e2 Initial load
duke
parents:
diff changeset
    65
10267
8bdeec886dc4 7079329: Adjust allocation prefetching for T4
kvn
parents: 10264
diff changeset
    66
  assert((AllocatePrefetchDistance % AllocatePrefetchStepSize) == 0 &&
8bdeec886dc4 7079329: Adjust allocation prefetching for T4
kvn
parents: 10264
diff changeset
    67
         (AllocatePrefetchDistance > 0), "invalid value");
8bdeec886dc4 7079329: Adjust allocation prefetching for T4
kvn
parents: 10264
diff changeset
    68
  if ((AllocatePrefetchDistance % AllocatePrefetchStepSize) != 0 ||
8bdeec886dc4 7079329: Adjust allocation prefetching for T4
kvn
parents: 10264
diff changeset
    69
      (AllocatePrefetchDistance <= 0)) {
8bdeec886dc4 7079329: Adjust allocation prefetching for T4
kvn
parents: 10264
diff changeset
    70
    AllocatePrefetchDistance = AllocatePrefetchStepSize;
8bdeec886dc4 7079329: Adjust allocation prefetching for T4
kvn
parents: 10264
diff changeset
    71
  }
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
    72
10252
0981ce1c3eef 7063628: Use cbcond on T4
kvn
parents: 10027
diff changeset
    73
  if (AllocatePrefetchStyle == 3 && !has_blk_init()) {
0981ce1c3eef 7063628: Use cbcond on T4
kvn
parents: 10027
diff changeset
    74
    warning("BIS instructions are not available on this CPU");
0981ce1c3eef 7063628: Use cbcond on T4
kvn
parents: 10027
diff changeset
    75
    FLAG_SET_DEFAULT(AllocatePrefetchStyle, 1);
0981ce1c3eef 7063628: Use cbcond on T4
kvn
parents: 10027
diff changeset
    76
  }
0981ce1c3eef 7063628: Use cbcond on T4
kvn
parents: 10027
diff changeset
    77
10512
935fc9d89f08 7039731: arraycopy could use prefetch on SPARC
kvn
parents: 10501
diff changeset
    78
  if (has_v9()) {
935fc9d89f08 7039731: arraycopy could use prefetch on SPARC
kvn
parents: 10501
diff changeset
    79
    assert(ArraycopySrcPrefetchDistance < 4096, "invalid value");
935fc9d89f08 7039731: arraycopy could use prefetch on SPARC
kvn
parents: 10501
diff changeset
    80
    if (ArraycopySrcPrefetchDistance >= 4096)
935fc9d89f08 7039731: arraycopy could use prefetch on SPARC
kvn
parents: 10501
diff changeset
    81
      ArraycopySrcPrefetchDistance = 4064;
935fc9d89f08 7039731: arraycopy could use prefetch on SPARC
kvn
parents: 10501
diff changeset
    82
    assert(ArraycopyDstPrefetchDistance < 4096, "invalid value");
935fc9d89f08 7039731: arraycopy could use prefetch on SPARC
kvn
parents: 10501
diff changeset
    83
    if (ArraycopyDstPrefetchDistance >= 4096)
935fc9d89f08 7039731: arraycopy could use prefetch on SPARC
kvn
parents: 10501
diff changeset
    84
      ArraycopyDstPrefetchDistance = 4064;
935fc9d89f08 7039731: arraycopy could use prefetch on SPARC
kvn
parents: 10501
diff changeset
    85
  } else {
935fc9d89f08 7039731: arraycopy could use prefetch on SPARC
kvn
parents: 10501
diff changeset
    86
    if (ArraycopySrcPrefetchDistance > 0) {
935fc9d89f08 7039731: arraycopy could use prefetch on SPARC
kvn
parents: 10501
diff changeset
    87
      warning("prefetch instructions are not available on this CPU");
935fc9d89f08 7039731: arraycopy could use prefetch on SPARC
kvn
parents: 10501
diff changeset
    88
      FLAG_SET_DEFAULT(ArraycopySrcPrefetchDistance, 0);
935fc9d89f08 7039731: arraycopy could use prefetch on SPARC
kvn
parents: 10501
diff changeset
    89
    }
935fc9d89f08 7039731: arraycopy could use prefetch on SPARC
kvn
parents: 10501
diff changeset
    90
    if (ArraycopyDstPrefetchDistance > 0) {
935fc9d89f08 7039731: arraycopy could use prefetch on SPARC
kvn
parents: 10501
diff changeset
    91
      warning("prefetch instructions are not available on this CPU");
935fc9d89f08 7039731: arraycopy could use prefetch on SPARC
kvn
parents: 10501
diff changeset
    92
      FLAG_SET_DEFAULT(ArraycopyDstPrefetchDistance, 0);
935fc9d89f08 7039731: arraycopy could use prefetch on SPARC
kvn
parents: 10501
diff changeset
    93
    }
935fc9d89f08 7039731: arraycopy could use prefetch on SPARC
kvn
parents: 10501
diff changeset
    94
  }
935fc9d89f08 7039731: arraycopy could use prefetch on SPARC
kvn
parents: 10501
diff changeset
    95
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
    96
  UseSSE = 0; // Only on x86 and x64
489c9b5090e2 Initial load
duke
parents:
diff changeset
    97
10267
8bdeec886dc4 7079329: Adjust allocation prefetching for T4
kvn
parents: 10264
diff changeset
    98
  _supports_cx8 = has_v9();
13886
8d82c4dfa722 7023898: Intrinsify AtomicLongFieldUpdater.getAndIncrement()
roland
parents: 13481
diff changeset
    99
  _supports_atomic_getset4 = true; // swap instruction
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   100
7704
cc9d3ed42704 7006505: Use kstat info to identify SPARC processor
kvn
parents: 7397
diff changeset
   101
  if (is_niagara()) {
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   102
    // Indirect branch is the same cost as direct
489c9b5090e2 Initial load
duke
parents:
diff changeset
   103
    if (FLAG_IS_DEFAULT(UseInlineCaches)) {
2342
9a1260c3679d 6821700: tune VM flags for peak performance
kvn
parents: 2255
diff changeset
   104
      FLAG_SET_DEFAULT(UseInlineCaches, false);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   105
    }
7704
cc9d3ed42704 7006505: Use kstat info to identify SPARC processor
kvn
parents: 7397
diff changeset
   106
    // Align loops on a single instruction boundary.
cc9d3ed42704 7006505: Use kstat info to identify SPARC processor
kvn
parents: 7397
diff changeset
   107
    if (FLAG_IS_DEFAULT(OptoLoopAlignment)) {
cc9d3ed42704 7006505: Use kstat info to identify SPARC processor
kvn
parents: 7397
diff changeset
   108
      FLAG_SET_DEFAULT(OptoLoopAlignment, 4);
cc9d3ed42704 7006505: Use kstat info to identify SPARC processor
kvn
parents: 7397
diff changeset
   109
    }
13481
4f6460af9ba2 7192128: G1: Extend fix for 6948537 to G1's BOT
johnc
parents: 13104
diff changeset
   110
    // When using CMS or G1, we cannot use memset() in BOT updates
4f6460af9ba2 7192128: G1: Extend fix for 6948537 to G1's BOT
johnc
parents: 13104
diff changeset
   111
    // because the sun4v/CMT version in libc_psr uses BIS which
4f6460af9ba2 7192128: G1: Extend fix for 6948537 to G1's BOT
johnc
parents: 13104
diff changeset
   112
    // exposes "phantom zeros" to concurrent readers. See 6948537.
4f6460af9ba2 7192128: G1: Extend fix for 6948537 to G1's BOT
johnc
parents: 13104
diff changeset
   113
    if (FLAG_IS_DEFAULT(UseMemSetInBOT) && (UseConcMarkSweepGC || UseG1GC)) {
7704
cc9d3ed42704 7006505: Use kstat info to identify SPARC processor
kvn
parents: 7397
diff changeset
   114
      FLAG_SET_DEFAULT(UseMemSetInBOT, false);
cc9d3ed42704 7006505: Use kstat info to identify SPARC processor
kvn
parents: 7397
diff changeset
   115
    }
360
21d113ecbf6a 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 183
diff changeset
   116
#ifdef _LP64
2254
f13dda645a4b 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 2253
diff changeset
   117
    // 32-bit oops don't make sense for the 64-bit VM on sparc
f13dda645a4b 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 2253
diff changeset
   118
    // since the 32-bit VM has the same registers and smaller objects.
f13dda645a4b 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 2253
diff changeset
   119
    Universe::set_narrow_oop_shift(LogMinObjAlignmentInBytes);
13969
d2a189b83b87 7054512: Compress class pointers after perm gen removal
roland
parents: 13888
diff changeset
   120
    Universe::set_narrow_klass_shift(LogKlassAlignmentInBytes);
360
21d113ecbf6a 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 183
diff changeset
   121
#endif // _LP64
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   122
#ifdef COMPILER2
489c9b5090e2 Initial load
duke
parents:
diff changeset
   123
    // Indirect branch is the same cost as direct
489c9b5090e2 Initial load
duke
parents:
diff changeset
   124
    if (FLAG_IS_DEFAULT(UseJumpTables)) {
2342
9a1260c3679d 6821700: tune VM flags for peak performance
kvn
parents: 2255
diff changeset
   125
      FLAG_SET_DEFAULT(UseJumpTables, true);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   126
    }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   127
    // Single-issue, so entry and loop tops are
489c9b5090e2 Initial load
duke
parents:
diff changeset
   128
    // aligned on a single instruction boundary
489c9b5090e2 Initial load
duke
parents:
diff changeset
   129
    if (FLAG_IS_DEFAULT(InteriorEntryAlignment)) {
2342
9a1260c3679d 6821700: tune VM flags for peak performance
kvn
parents: 2255
diff changeset
   130
      FLAG_SET_DEFAULT(InteriorEntryAlignment, 4);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   131
    }
7704
cc9d3ed42704 7006505: Use kstat info to identify SPARC processor
kvn
parents: 7397
diff changeset
   132
    if (is_niagara_plus()) {
10267
8bdeec886dc4 7079329: Adjust allocation prefetching for T4
kvn
parents: 10264
diff changeset
   133
      if (has_blk_init() && UseTLAB &&
8bdeec886dc4 7079329: Adjust allocation prefetching for T4
kvn
parents: 10264
diff changeset
   134
          FLAG_IS_DEFAULT(AllocatePrefetchInstr)) {
8bdeec886dc4 7079329: Adjust allocation prefetching for T4
kvn
parents: 10264
diff changeset
   135
        // Use BIS instruction for TLAB allocation prefetch.
8bdeec886dc4 7079329: Adjust allocation prefetching for T4
kvn
parents: 10264
diff changeset
   136
        FLAG_SET_ERGO(intx, AllocatePrefetchInstr, 1);
8bdeec886dc4 7079329: Adjust allocation prefetching for T4
kvn
parents: 10264
diff changeset
   137
        if (FLAG_IS_DEFAULT(AllocatePrefetchStyle)) {
8bdeec886dc4 7079329: Adjust allocation prefetching for T4
kvn
parents: 10264
diff changeset
   138
          FLAG_SET_ERGO(intx, AllocatePrefetchStyle, 3);
8bdeec886dc4 7079329: Adjust allocation prefetching for T4
kvn
parents: 10264
diff changeset
   139
        }
5251
f86f7a86d761 6940726: Use BIS instruction for allocation prefetch on Sparc
kvn
parents: 5249
diff changeset
   140
        if (FLAG_IS_DEFAULT(AllocatePrefetchDistance)) {
10267
8bdeec886dc4 7079329: Adjust allocation prefetching for T4
kvn
parents: 10264
diff changeset
   141
          // Use smaller prefetch distance with BIS
5251
f86f7a86d761 6940726: Use BIS instruction for allocation prefetch on Sparc
kvn
parents: 5249
diff changeset
   142
          FLAG_SET_DEFAULT(AllocatePrefetchDistance, 64);
f86f7a86d761 6940726: Use BIS instruction for allocation prefetch on Sparc
kvn
parents: 5249
diff changeset
   143
        }
f86f7a86d761 6940726: Use BIS instruction for allocation prefetch on Sparc
kvn
parents: 5249
diff changeset
   144
      }
10267
8bdeec886dc4 7079329: Adjust allocation prefetching for T4
kvn
parents: 10264
diff changeset
   145
      if (is_T4()) {
8bdeec886dc4 7079329: Adjust allocation prefetching for T4
kvn
parents: 10264
diff changeset
   146
        // Double number of prefetched cache lines on T4
8bdeec886dc4 7079329: Adjust allocation prefetching for T4
kvn
parents: 10264
diff changeset
   147
        // since L2 cache line size is smaller (32 bytes).
8bdeec886dc4 7079329: Adjust allocation prefetching for T4
kvn
parents: 10264
diff changeset
   148
        if (FLAG_IS_DEFAULT(AllocatePrefetchLines)) {
8bdeec886dc4 7079329: Adjust allocation prefetching for T4
kvn
parents: 10264
diff changeset
   149
          FLAG_SET_ERGO(intx, AllocatePrefetchLines, AllocatePrefetchLines*2);
8bdeec886dc4 7079329: Adjust allocation prefetching for T4
kvn
parents: 10264
diff changeset
   150
        }
8bdeec886dc4 7079329: Adjust allocation prefetching for T4
kvn
parents: 10264
diff changeset
   151
        if (FLAG_IS_DEFAULT(AllocateInstancePrefetchLines)) {
8bdeec886dc4 7079329: Adjust allocation prefetching for T4
kvn
parents: 10264
diff changeset
   152
          FLAG_SET_ERGO(intx, AllocateInstancePrefetchLines, AllocateInstancePrefetchLines*2);
8bdeec886dc4 7079329: Adjust allocation prefetching for T4
kvn
parents: 10264
diff changeset
   153
        }
8bdeec886dc4 7079329: Adjust allocation prefetching for T4
kvn
parents: 10264
diff changeset
   154
      }
5251
f86f7a86d761 6940726: Use BIS instruction for allocation prefetch on Sparc
kvn
parents: 5249
diff changeset
   155
      if (AllocatePrefetchStyle != 3 && FLAG_IS_DEFAULT(AllocatePrefetchDistance)) {
f86f7a86d761 6940726: Use BIS instruction for allocation prefetch on Sparc
kvn
parents: 5249
diff changeset
   156
        // Use different prefetch distance without BIS
f86f7a86d761 6940726: Use BIS instruction for allocation prefetch on Sparc
kvn
parents: 5249
diff changeset
   157
        FLAG_SET_DEFAULT(AllocatePrefetchDistance, 256);
f86f7a86d761 6940726: Use BIS instruction for allocation prefetch on Sparc
kvn
parents: 5249
diff changeset
   158
      }
10267
8bdeec886dc4 7079329: Adjust allocation prefetching for T4
kvn
parents: 10264
diff changeset
   159
      if (AllocatePrefetchInstr == 1) {
8bdeec886dc4 7079329: Adjust allocation prefetching for T4
kvn
parents: 10264
diff changeset
   160
        // Need a space at the end of TLAB for BIS since it
8bdeec886dc4 7079329: Adjust allocation prefetching for T4
kvn
parents: 10264
diff changeset
   161
        // will fault when accessing memory outside of heap.
8bdeec886dc4 7079329: Adjust allocation prefetching for T4
kvn
parents: 10264
diff changeset
   162
8bdeec886dc4 7079329: Adjust allocation prefetching for T4
kvn
parents: 10264
diff changeset
   163
        // +1 for rounding up to next cache line, +1 to be safe
8bdeec886dc4 7079329: Adjust allocation prefetching for T4
kvn
parents: 10264
diff changeset
   164
        int lines = AllocatePrefetchLines + 2;
8bdeec886dc4 7079329: Adjust allocation prefetching for T4
kvn
parents: 10264
diff changeset
   165
        int step_size = AllocatePrefetchStepSize;
8bdeec886dc4 7079329: Adjust allocation prefetching for T4
kvn
parents: 10264
diff changeset
   166
        int distance = AllocatePrefetchDistance;
8bdeec886dc4 7079329: Adjust allocation prefetching for T4
kvn
parents: 10264
diff changeset
   167
        _reserve_for_allocation_prefetch = (distance + step_size*lines)/(int)HeapWordSize;
8bdeec886dc4 7079329: Adjust allocation prefetching for T4
kvn
parents: 10264
diff changeset
   168
      }
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   169
    }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   170
#endif
489c9b5090e2 Initial load
duke
parents:
diff changeset
   171
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   172
2255
54abdf3e1055 6378821: bitCount() should use POPC on SPARC processors and AMD+10h
twisti
parents: 2254
diff changeset
   173
  // Use hardware population count instruction if available.
54abdf3e1055 6378821: bitCount() should use POPC on SPARC processors and AMD+10h
twisti
parents: 2254
diff changeset
   174
  if (has_hardware_popc()) {
54abdf3e1055 6378821: bitCount() should use POPC on SPARC processors and AMD+10h
twisti
parents: 2254
diff changeset
   175
    if (FLAG_IS_DEFAULT(UsePopCountInstruction)) {
2342
9a1260c3679d 6821700: tune VM flags for peak performance
kvn
parents: 2255
diff changeset
   176
      FLAG_SET_DEFAULT(UsePopCountInstruction, true);
2255
54abdf3e1055 6378821: bitCount() should use POPC on SPARC processors and AMD+10h
twisti
parents: 2254
diff changeset
   177
    }
10252
0981ce1c3eef 7063628: Use cbcond on T4
kvn
parents: 10027
diff changeset
   178
  } else if (UsePopCountInstruction) {
0981ce1c3eef 7063628: Use cbcond on T4
kvn
parents: 10027
diff changeset
   179
    warning("POPC instruction is not available on this CPU");
0981ce1c3eef 7063628: Use cbcond on T4
kvn
parents: 10027
diff changeset
   180
    FLAG_SET_DEFAULT(UsePopCountInstruction, false);
0981ce1c3eef 7063628: Use cbcond on T4
kvn
parents: 10027
diff changeset
   181
  }
0981ce1c3eef 7063628: Use cbcond on T4
kvn
parents: 10027
diff changeset
   182
0981ce1c3eef 7063628: Use cbcond on T4
kvn
parents: 10027
diff changeset
   183
  // T4 and newer Sparc cpus have new compare and branch instruction.
0981ce1c3eef 7063628: Use cbcond on T4
kvn
parents: 10027
diff changeset
   184
  if (has_cbcond()) {
0981ce1c3eef 7063628: Use cbcond on T4
kvn
parents: 10027
diff changeset
   185
    if (FLAG_IS_DEFAULT(UseCBCond)) {
0981ce1c3eef 7063628: Use cbcond on T4
kvn
parents: 10027
diff changeset
   186
      FLAG_SET_DEFAULT(UseCBCond, true);
0981ce1c3eef 7063628: Use cbcond on T4
kvn
parents: 10027
diff changeset
   187
    }
0981ce1c3eef 7063628: Use cbcond on T4
kvn
parents: 10027
diff changeset
   188
  } else if (UseCBCond) {
0981ce1c3eef 7063628: Use cbcond on T4
kvn
parents: 10027
diff changeset
   189
    warning("CBCOND instruction is not available on this CPU");
0981ce1c3eef 7063628: Use cbcond on T4
kvn
parents: 10027
diff changeset
   190
    FLAG_SET_DEFAULT(UseCBCond, false);
2255
54abdf3e1055 6378821: bitCount() should use POPC on SPARC processors and AMD+10h
twisti
parents: 2254
diff changeset
   191
  }
54abdf3e1055 6378821: bitCount() should use POPC on SPARC processors and AMD+10h
twisti
parents: 2254
diff changeset
   192
10501
5bce84af0883 7059037: Use BIS for zeroing on T4
kvn
parents: 10267
diff changeset
   193
  assert(BlockZeroingLowLimit > 0, "invalid value");
5bce84af0883 7059037: Use BIS for zeroing on T4
kvn
parents: 10267
diff changeset
   194
  if (has_block_zeroing()) {
5bce84af0883 7059037: Use BIS for zeroing on T4
kvn
parents: 10267
diff changeset
   195
    if (FLAG_IS_DEFAULT(UseBlockZeroing)) {
5bce84af0883 7059037: Use BIS for zeroing on T4
kvn
parents: 10267
diff changeset
   196
      FLAG_SET_DEFAULT(UseBlockZeroing, true);
5bce84af0883 7059037: Use BIS for zeroing on T4
kvn
parents: 10267
diff changeset
   197
    }
5bce84af0883 7059037: Use BIS for zeroing on T4
kvn
parents: 10267
diff changeset
   198
  } else if (UseBlockZeroing) {
5bce84af0883 7059037: Use BIS for zeroing on T4
kvn
parents: 10267
diff changeset
   199
    warning("BIS zeroing instructions are not available on this CPU");
5bce84af0883 7059037: Use BIS for zeroing on T4
kvn
parents: 10267
diff changeset
   200
    FLAG_SET_DEFAULT(UseBlockZeroing, false);
5bce84af0883 7059037: Use BIS for zeroing on T4
kvn
parents: 10267
diff changeset
   201
  }
5bce84af0883 7059037: Use BIS for zeroing on T4
kvn
parents: 10267
diff changeset
   202
10512
935fc9d89f08 7039731: arraycopy could use prefetch on SPARC
kvn
parents: 10501
diff changeset
   203
  assert(BlockCopyLowLimit > 0, "invalid value");
935fc9d89f08 7039731: arraycopy could use prefetch on SPARC
kvn
parents: 10501
diff changeset
   204
  if (has_block_zeroing()) { // has_blk_init() && is_T4(): core's local L2 cache
935fc9d89f08 7039731: arraycopy could use prefetch on SPARC
kvn
parents: 10501
diff changeset
   205
    if (FLAG_IS_DEFAULT(UseBlockCopy)) {
935fc9d89f08 7039731: arraycopy could use prefetch on SPARC
kvn
parents: 10501
diff changeset
   206
      FLAG_SET_DEFAULT(UseBlockCopy, true);
935fc9d89f08 7039731: arraycopy could use prefetch on SPARC
kvn
parents: 10501
diff changeset
   207
    }
935fc9d89f08 7039731: arraycopy could use prefetch on SPARC
kvn
parents: 10501
diff changeset
   208
  } else if (UseBlockCopy) {
935fc9d89f08 7039731: arraycopy could use prefetch on SPARC
kvn
parents: 10501
diff changeset
   209
    warning("BIS instructions are not available or expensive on this CPU");
935fc9d89f08 7039731: arraycopy could use prefetch on SPARC
kvn
parents: 10501
diff changeset
   210
    FLAG_SET_DEFAULT(UseBlockCopy, false);
935fc9d89f08 7039731: arraycopy could use prefetch on SPARC
kvn
parents: 10501
diff changeset
   211
  }
935fc9d89f08 7039731: arraycopy could use prefetch on SPARC
kvn
parents: 10501
diff changeset
   212
6272
94a20ad0e9de 6978249: spill between cpu and fpu registers when those moves are fast
never
parents: 5702
diff changeset
   213
#ifdef COMPILER2
10252
0981ce1c3eef 7063628: Use cbcond on T4
kvn
parents: 10027
diff changeset
   214
  // T4 and newer Sparc cpus have fast RDPC.
0981ce1c3eef 7063628: Use cbcond on T4
kvn
parents: 10027
diff changeset
   215
  if (has_fast_rdpc() && FLAG_IS_DEFAULT(UseRDPCForConstantTableBase)) {
10977
4726185d3e93 7104561: UseRDPCForConstantTableBase doesn't work after shorten branches changes
twisti
parents: 10512
diff changeset
   216
    FLAG_SET_DEFAULT(UseRDPCForConstantTableBase, true);
10252
0981ce1c3eef 7063628: Use cbcond on T4
kvn
parents: 10027
diff changeset
   217
  }
0981ce1c3eef 7063628: Use cbcond on T4
kvn
parents: 10027
diff changeset
   218
6272
94a20ad0e9de 6978249: spill between cpu and fpu registers when those moves are fast
never
parents: 5702
diff changeset
   219
  // Currently not supported anywhere.
94a20ad0e9de 6978249: spill between cpu and fpu registers when those moves are fast
never
parents: 5702
diff changeset
   220
  FLAG_SET_DEFAULT(UseFPUForSpilling, false);
10264
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10252
diff changeset
   221
13104
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 10977
diff changeset
   222
  MaxVectorSize = 8;
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 10977
diff changeset
   223
10264
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10252
diff changeset
   224
  assert((InteriorEntryAlignment % relocInfo::addr_unit()) == 0, "alignment is not a multiple of NOP size");
6272
94a20ad0e9de 6978249: spill between cpu and fpu registers when those moves are fast
never
parents: 5702
diff changeset
   225
#endif
94a20ad0e9de 6978249: spill between cpu and fpu registers when those moves are fast
never
parents: 5702
diff changeset
   226
10264
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10252
diff changeset
   227
  assert((CodeEntryAlignment % relocInfo::addr_unit()) == 0, "alignment is not a multiple of NOP size");
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10252
diff changeset
   228
  assert((OptoLoopAlignment % relocInfo::addr_unit()) == 0, "alignment is not a multiple of NOP size");
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10252
diff changeset
   229
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   230
  char buf[512];
10252
0981ce1c3eef 7063628: Use cbcond on T4
kvn
parents: 10027
diff changeset
   231
  jio_snprintf(buf, sizeof(buf), "%s%s%s%s%s%s%s%s%s%s%s%s%s%s",
0981ce1c3eef 7063628: Use cbcond on T4
kvn
parents: 10027
diff changeset
   232
               (has_v9() ? ", v9" : (has_v8() ? ", v8" : "")),
2255
54abdf3e1055 6378821: bitCount() should use POPC on SPARC processors and AMD+10h
twisti
parents: 2254
diff changeset
   233
               (has_hardware_popc() ? ", popc" : ""),
10252
0981ce1c3eef 7063628: Use cbcond on T4
kvn
parents: 10027
diff changeset
   234
               (has_vis1() ? ", vis1" : ""),
0981ce1c3eef 7063628: Use cbcond on T4
kvn
parents: 10027
diff changeset
   235
               (has_vis2() ? ", vis2" : ""),
0981ce1c3eef 7063628: Use cbcond on T4
kvn
parents: 10027
diff changeset
   236
               (has_vis3() ? ", vis3" : ""),
0981ce1c3eef 7063628: Use cbcond on T4
kvn
parents: 10027
diff changeset
   237
               (has_blk_init() ? ", blk_init" : ""),
0981ce1c3eef 7063628: Use cbcond on T4
kvn
parents: 10027
diff changeset
   238
               (has_cbcond() ? ", cbcond" : ""),
0981ce1c3eef 7063628: Use cbcond on T4
kvn
parents: 10027
diff changeset
   239
               (is_ultra3() ? ", ultra3" : ""),
0981ce1c3eef 7063628: Use cbcond on T4
kvn
parents: 10027
diff changeset
   240
               (is_sun4v() ? ", sun4v" : ""),
0981ce1c3eef 7063628: Use cbcond on T4
kvn
parents: 10027
diff changeset
   241
               (is_niagara_plus() ? ", niagara_plus" : (is_niagara() ? ", niagara" : "")),
0981ce1c3eef 7063628: Use cbcond on T4
kvn
parents: 10027
diff changeset
   242
               (is_sparc64() ? ", sparc64" : ""),
2253
30268d00878e 6812587: Use auxv to determine SPARC hardware features on Solaris
twisti
parents: 670
diff changeset
   243
               (!has_hardware_mul32() ? ", no-mul32" : ""),
30268d00878e 6812587: Use auxv to determine SPARC hardware features on Solaris
twisti
parents: 670
diff changeset
   244
               (!has_hardware_div32() ? ", no-div32" : ""),
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   245
               (!has_hardware_fsmuld() ? ", no-fsmuld" : ""));
489c9b5090e2 Initial load
duke
parents:
diff changeset
   246
489c9b5090e2 Initial load
duke
parents:
diff changeset
   247
  // buf is started with ", " or is empty
489c9b5090e2 Initial load
duke
parents:
diff changeset
   248
  _features_str = strdup(strlen(buf) > 2 ? buf + 2 : buf);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   249
10027
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 7704
diff changeset
   250
  // UseVIS is set to the smallest of what hardware supports and what
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 7704
diff changeset
   251
  // the command line requires.  I.e., you cannot set UseVIS to 3 on
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 7704
diff changeset
   252
  // older UltraSparc which do not support it.
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 7704
diff changeset
   253
  if (UseVIS > 3) UseVIS=3;
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 7704
diff changeset
   254
  if (UseVIS < 0) UseVIS=0;
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 7704
diff changeset
   255
  if (!has_vis3()) // Drop to 2 if no VIS3 support
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 7704
diff changeset
   256
    UseVIS = MIN2((intx)2,UseVIS);
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 7704
diff changeset
   257
  if (!has_vis2()) // Drop to 1 if no VIS2 support
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 7704
diff changeset
   258
    UseVIS = MIN2((intx)1,UseVIS);
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 7704
diff changeset
   259
  if (!has_vis1()) // Drop to 0 if no VIS1 support
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 7704
diff changeset
   260
    UseVIS = 0;
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 7704
diff changeset
   261
15193
8e6b5694267f 8003985: Support @Contended Annotation - JEP 142
jwilhelm
parents: 14631
diff changeset
   262
  if (FLAG_IS_DEFAULT(ContendedPaddingWidth) &&
8e6b5694267f 8003985: Support @Contended Annotation - JEP 142
jwilhelm
parents: 14631
diff changeset
   263
    (cache_line_size > ContendedPaddingWidth))
8e6b5694267f 8003985: Support @Contended Annotation - JEP 142
jwilhelm
parents: 14631
diff changeset
   264
    ContendedPaddingWidth = cache_line_size;
8e6b5694267f 8003985: Support @Contended Annotation - JEP 142
jwilhelm
parents: 14631
diff changeset
   265
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   266
#ifndef PRODUCT
489c9b5090e2 Initial load
duke
parents:
diff changeset
   267
  if (PrintMiscellaneous && Verbose) {
10267
8bdeec886dc4 7079329: Adjust allocation prefetching for T4
kvn
parents: 10264
diff changeset
   268
    tty->print("Allocation");
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   269
    if (AllocatePrefetchStyle <= 0) {
10267
8bdeec886dc4 7079329: Adjust allocation prefetching for T4
kvn
parents: 10264
diff changeset
   270
      tty->print_cr(": no prefetching");
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   271
    } else {
10267
8bdeec886dc4 7079329: Adjust allocation prefetching for T4
kvn
parents: 10264
diff changeset
   272
      tty->print(" prefetching: ");
8bdeec886dc4 7079329: Adjust allocation prefetching for T4
kvn
parents: 10264
diff changeset
   273
      if (AllocatePrefetchInstr == 0) {
8bdeec886dc4 7079329: Adjust allocation prefetching for T4
kvn
parents: 10264
diff changeset
   274
          tty->print("PREFETCH");
8bdeec886dc4 7079329: Adjust allocation prefetching for T4
kvn
parents: 10264
diff changeset
   275
      } else if (AllocatePrefetchInstr == 1) {
8bdeec886dc4 7079329: Adjust allocation prefetching for T4
kvn
parents: 10264
diff changeset
   276
          tty->print("BIS");
8bdeec886dc4 7079329: Adjust allocation prefetching for T4
kvn
parents: 10264
diff changeset
   277
      }
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   278
      if (AllocatePrefetchLines > 1) {
10267
8bdeec886dc4 7079329: Adjust allocation prefetching for T4
kvn
parents: 10264
diff changeset
   279
        tty->print_cr(" at distance %d, %d lines of %d bytes", AllocatePrefetchDistance, AllocatePrefetchLines, AllocatePrefetchStepSize);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   280
      } else {
10267
8bdeec886dc4 7079329: Adjust allocation prefetching for T4
kvn
parents: 10264
diff changeset
   281
        tty->print_cr(" at distance %d, one line of %d bytes", AllocatePrefetchDistance, AllocatePrefetchStepSize);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   282
      }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   283
    }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   284
    if (PrefetchCopyIntervalInBytes > 0) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   285
      tty->print_cr("PrefetchCopyIntervalInBytes %d", PrefetchCopyIntervalInBytes);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   286
    }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   287
    if (PrefetchScanIntervalInBytes > 0) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   288
      tty->print_cr("PrefetchScanIntervalInBytes %d", PrefetchScanIntervalInBytes);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   289
    }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   290
    if (PrefetchFieldsAhead > 0) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   291
      tty->print_cr("PrefetchFieldsAhead %d", PrefetchFieldsAhead);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   292
    }
15193
8e6b5694267f 8003985: Support @Contended Annotation - JEP 142
jwilhelm
parents: 14631
diff changeset
   293
    if (ContendedPaddingWidth > 0) {
8e6b5694267f 8003985: Support @Contended Annotation - JEP 142
jwilhelm
parents: 14631
diff changeset
   294
      tty->print_cr("ContendedPaddingWidth %d", ContendedPaddingWidth);
8e6b5694267f 8003985: Support @Contended Annotation - JEP 142
jwilhelm
parents: 14631
diff changeset
   295
    }
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   296
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   297
#endif // PRODUCT
489c9b5090e2 Initial load
duke
parents:
diff changeset
   298
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   299
489c9b5090e2 Initial load
duke
parents:
diff changeset
   300
void VM_Version::print_features() {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   301
  tty->print_cr("Version:%s", cpu_features());
489c9b5090e2 Initial load
duke
parents:
diff changeset
   302
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   303
489c9b5090e2 Initial load
duke
parents:
diff changeset
   304
int VM_Version::determine_features() {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   305
  if (UseV8InstrsOnly) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   306
    NOT_PRODUCT(if (PrintMiscellaneous && Verbose) tty->print_cr("Version is Forced-V8");)
489c9b5090e2 Initial load
duke
parents:
diff changeset
   307
    return generic_v8_m;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   308
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   309
489c9b5090e2 Initial load
duke
parents:
diff changeset
   310
  int features = platform_features(unknown_m); // platform_features() is os_arch specific
489c9b5090e2 Initial load
duke
parents:
diff changeset
   311
489c9b5090e2 Initial load
duke
parents:
diff changeset
   312
  if (features == unknown_m) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   313
    features = generic_v9_m;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   314
    warning("Cannot recognize SPARC version. Default to V9");
489c9b5090e2 Initial load
duke
parents:
diff changeset
   315
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   316
7704
cc9d3ed42704 7006505: Use kstat info to identify SPARC processor
kvn
parents: 7397
diff changeset
   317
  assert(is_T_family(features) == is_niagara(features), "Niagara should be T series");
cc9d3ed42704 7006505: Use kstat info to identify SPARC processor
kvn
parents: 7397
diff changeset
   318
  if (UseNiagaraInstrs) { // Force code generation for Niagara
cc9d3ed42704 7006505: Use kstat info to identify SPARC processor
kvn
parents: 7397
diff changeset
   319
    if (is_T_family(features)) {
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   320
      // Happy to accomodate...
489c9b5090e2 Initial load
duke
parents:
diff changeset
   321
    } else {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   322
      NOT_PRODUCT(if (PrintMiscellaneous && Verbose) tty->print_cr("Version is Forced-Niagara");)
7704
cc9d3ed42704 7006505: Use kstat info to identify SPARC processor
kvn
parents: 7397
diff changeset
   323
      features |= T_family_m;
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   324
    }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   325
  } else {
7704
cc9d3ed42704 7006505: Use kstat info to identify SPARC processor
kvn
parents: 7397
diff changeset
   326
    if (is_T_family(features) && !FLAG_IS_DEFAULT(UseNiagaraInstrs)) {
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   327
      NOT_PRODUCT(if (PrintMiscellaneous && Verbose) tty->print_cr("Version is Forced-Not-Niagara");)
7704
cc9d3ed42704 7006505: Use kstat info to identify SPARC processor
kvn
parents: 7397
diff changeset
   328
      features &= ~(T_family_m | T1_model_m);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   329
    } else {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   330
      // Happy to accomodate...
489c9b5090e2 Initial load
duke
parents:
diff changeset
   331
    }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   332
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   333
489c9b5090e2 Initial load
duke
parents:
diff changeset
   334
  return features;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   335
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   336
489c9b5090e2 Initial load
duke
parents:
diff changeset
   337
static int saved_features = 0;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   338
489c9b5090e2 Initial load
duke
parents:
diff changeset
   339
void VM_Version::allow_all() {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   340
  saved_features = _features;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   341
  _features      = all_features_m;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   342
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   343
489c9b5090e2 Initial load
duke
parents:
diff changeset
   344
void VM_Version::revert() {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   345
  _features = saved_features;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   346
}
183
ba55c7f3fd45 6362677: Change parallel GC collector default number of parallel GC threads.
jmasa
parents: 1
diff changeset
   347
ba55c7f3fd45 6362677: Change parallel GC collector default number of parallel GC threads.
jmasa
parents: 1
diff changeset
   348
unsigned int VM_Version::calc_parallel_worker_threads() {
ba55c7f3fd45 6362677: Change parallel GC collector default number of parallel GC threads.
jmasa
parents: 1
diff changeset
   349
  unsigned int result;
13888
93dce24e57e5 7188176: The JVM should differentiate between T and M series and adjust GC ergonomics
twisti
parents: 13886
diff changeset
   350
  if (is_M_series()) {
93dce24e57e5 7188176: The JVM should differentiate between T and M series and adjust GC ergonomics
twisti
parents: 13886
diff changeset
   351
    // for now, use same gc thread calculation for M-series as for niagara-plus
93dce24e57e5 7188176: The JVM should differentiate between T and M series and adjust GC ergonomics
twisti
parents: 13886
diff changeset
   352
    // in future, we may want to tweak parameters for nof_parallel_worker_thread
93dce24e57e5 7188176: The JVM should differentiate between T and M series and adjust GC ergonomics
twisti
parents: 13886
diff changeset
   353
    result = nof_parallel_worker_threads(5, 16, 8);
93dce24e57e5 7188176: The JVM should differentiate between T and M series and adjust GC ergonomics
twisti
parents: 13886
diff changeset
   354
  } else if (is_niagara_plus()) {
183
ba55c7f3fd45 6362677: Change parallel GC collector default number of parallel GC threads.
jmasa
parents: 1
diff changeset
   355
    result = nof_parallel_worker_threads(5, 16, 8);
ba55c7f3fd45 6362677: Change parallel GC collector default number of parallel GC threads.
jmasa
parents: 1
diff changeset
   356
  } else {
ba55c7f3fd45 6362677: Change parallel GC collector default number of parallel GC threads.
jmasa
parents: 1
diff changeset
   357
    result = nof_parallel_worker_threads(5, 8, 8);
ba55c7f3fd45 6362677: Change parallel GC collector default number of parallel GC threads.
jmasa
parents: 1
diff changeset
   358
  }
ba55c7f3fd45 6362677: Change parallel GC collector default number of parallel GC threads.
jmasa
parents: 1
diff changeset
   359
  return result;
ba55c7f3fd45 6362677: Change parallel GC collector default number of parallel GC threads.
jmasa
parents: 1
diff changeset
   360
}