hotspot/src/cpu/x86/vm/x86.ad
author mikael
Mon, 07 Mar 2016 15:03:48 -0800
changeset 36561 b18243f4d955
parent 35581 dd47cf4734f2
child 38017 55047d16f141
permissions -rw-r--r--
8151002: Make Assembler methods vextract and vinsert match actual instructions Reviewed-by: kvn, vlivanov, mcberg
Ignore whitespace changes - Everywhere: Within whitespace: At end of lines:
11429
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
     1
//
35581
dd47cf4734f2 8145336: PPC64: fix string intrinsics after CompactStrings change
simonis
parents: 34162
diff changeset
     2
// Copyright (c) 2011, 2016, Oracle and/or its affiliates. All rights reserved.
11429
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
     3
// DO NOT ALTER OR REMOVE COPYRIGHT NOTICES OR THIS FILE HEADER.
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
     4
//
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
     5
// This code is free software; you can redistribute it and/or modify it
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
     6
// under the terms of the GNU General Public License version 2 only, as
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
     7
// published by the Free Software Foundation.
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
     8
//
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
     9
// This code is distributed in the hope that it will be useful, but WITHOUT
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
    10
// ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
    11
// FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
    12
// version 2 for more details (a copy is included in the LICENSE file that
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
    13
// accompanied this code).
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
    14
//
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
    15
// You should have received a copy of the GNU General Public License version
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
    16
// 2 along with this work; if not, write to the Free Software Foundation,
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
    17
// Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA.
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
    18
//
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
    19
// Please contact Oracle, 500 Oracle Parkway, Redwood Shores, CA 94065 USA
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
    20
// or visit www.oracle.com if you need additional information or have any
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
    21
// questions.
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
    22
//
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
    23
//
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
    24
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
    25
// X86 Common Architecture Description File
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
    26
13104
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
    27
//----------REGISTER DEFINITION BLOCK------------------------------------------
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
    28
// This information is used by the matcher and the register allocator to
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
    29
// describe individual registers and classes of registers within the target
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
    30
// archtecture.
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
    31
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
    32
register %{
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
    33
//----------Architecture Description Register Definitions----------------------
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
    34
// General Registers
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
    35
// "reg_def"  name ( register save type, C convention save type,
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
    36
//                   ideal register type, encoding );
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
    37
// Register Save Types:
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
    38
//
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
    39
// NS  = No-Save:       The register allocator assumes that these registers
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
    40
//                      can be used without saving upon entry to the method, &
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
    41
//                      that they do not need to be saved at call sites.
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
    42
//
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
    43
// SOC = Save-On-Call:  The register allocator assumes that these registers
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
    44
//                      can be used without saving upon entry to the method,
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
    45
//                      but that they must be saved at call sites.
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
    46
//
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
    47
// SOE = Save-On-Entry: The register allocator assumes that these registers
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
    48
//                      must be saved before using them upon entry to the
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
    49
//                      method, but they do not need to be saved at call
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
    50
//                      sites.
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
    51
//
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
    52
// AS  = Always-Save:   The register allocator assumes that these registers
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
    53
//                      must be saved before using them upon entry to the
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
    54
//                      method, & that they must be saved at call sites.
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
    55
//
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
    56
// Ideal Register Type is used to determine how to save & restore a
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
    57
// register.  Op_RegI will get spilled with LoadI/StoreI, Op_RegP will get
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
    58
// spilled with LoadP/StoreP.  If the register supports both, use Op_RegI.
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
    59
//
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
    60
// The encoding number is the actual bit-pattern placed into the opcodes.
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
    61
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
    62
// XMM registers.  512-bit registers or 8 words each, labeled (a)-p.
13104
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
    63
// Word a in each register holds a Float, words ab hold a Double.
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
    64
// The whole registers are used in SSE4.2 version intrinsics,
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
    65
// array copy stubs and superword operations (see UseSSE42Intrinsics,
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
    66
// UseXMMForArrayCopy and UseSuperword flags).
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
    67
// For pre EVEX enabled architectures:
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
    68
//      XMM8-XMM15 must be encoded with REX (VEX for UseAVX)
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
    69
// For EVEX enabled architectures:
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
    70
//      XMM8-XMM31 must be encoded with REX (EVEX for UseAVX).
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
    71
//
13104
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
    72
// Linux ABI:   No register preserved across function calls
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
    73
//              XMM0-XMM7 might hold parameters
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
    74
// Windows ABI: XMM6-XMM31 preserved across function calls
13104
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
    75
//              XMM0-XMM3 might hold parameters
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
    76
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
    77
reg_def XMM0 ( SOC, SOC, Op_RegF, 0, xmm0->as_VMReg());
13294
80131b419f85 7181494: cleanup avx and vectors code
kvn
parents: 13108
diff changeset
    78
reg_def XMM0b( SOC, SOC, Op_RegF, 0, xmm0->as_VMReg()->next(1));
80131b419f85 7181494: cleanup avx and vectors code
kvn
parents: 13108
diff changeset
    79
reg_def XMM0c( SOC, SOC, Op_RegF, 0, xmm0->as_VMReg()->next(2));
80131b419f85 7181494: cleanup avx and vectors code
kvn
parents: 13108
diff changeset
    80
reg_def XMM0d( SOC, SOC, Op_RegF, 0, xmm0->as_VMReg()->next(3));
80131b419f85 7181494: cleanup avx and vectors code
kvn
parents: 13108
diff changeset
    81
reg_def XMM0e( SOC, SOC, Op_RegF, 0, xmm0->as_VMReg()->next(4));
80131b419f85 7181494: cleanup avx and vectors code
kvn
parents: 13108
diff changeset
    82
reg_def XMM0f( SOC, SOC, Op_RegF, 0, xmm0->as_VMReg()->next(5));
80131b419f85 7181494: cleanup avx and vectors code
kvn
parents: 13108
diff changeset
    83
reg_def XMM0g( SOC, SOC, Op_RegF, 0, xmm0->as_VMReg()->next(6));
80131b419f85 7181494: cleanup avx and vectors code
kvn
parents: 13108
diff changeset
    84
reg_def XMM0h( SOC, SOC, Op_RegF, 0, xmm0->as_VMReg()->next(7));
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
    85
reg_def XMM0i( SOC, SOC, Op_RegF, 0, xmm0->as_VMReg()->next(8));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
    86
reg_def XMM0j( SOC, SOC, Op_RegF, 0, xmm0->as_VMReg()->next(9));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
    87
reg_def XMM0k( SOC, SOC, Op_RegF, 0, xmm0->as_VMReg()->next(10));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
    88
reg_def XMM0l( SOC, SOC, Op_RegF, 0, xmm0->as_VMReg()->next(11));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
    89
reg_def XMM0m( SOC, SOC, Op_RegF, 0, xmm0->as_VMReg()->next(12));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
    90
reg_def XMM0n( SOC, SOC, Op_RegF, 0, xmm0->as_VMReg()->next(13));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
    91
reg_def XMM0o( SOC, SOC, Op_RegF, 0, xmm0->as_VMReg()->next(14));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
    92
reg_def XMM0p( SOC, SOC, Op_RegF, 0, xmm0->as_VMReg()->next(15));
13104
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
    93
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
    94
reg_def XMM1 ( SOC, SOC, Op_RegF, 1, xmm1->as_VMReg());
13294
80131b419f85 7181494: cleanup avx and vectors code
kvn
parents: 13108
diff changeset
    95
reg_def XMM1b( SOC, SOC, Op_RegF, 1, xmm1->as_VMReg()->next(1));
80131b419f85 7181494: cleanup avx and vectors code
kvn
parents: 13108
diff changeset
    96
reg_def XMM1c( SOC, SOC, Op_RegF, 1, xmm1->as_VMReg()->next(2));
80131b419f85 7181494: cleanup avx and vectors code
kvn
parents: 13108
diff changeset
    97
reg_def XMM1d( SOC, SOC, Op_RegF, 1, xmm1->as_VMReg()->next(3));
80131b419f85 7181494: cleanup avx and vectors code
kvn
parents: 13108
diff changeset
    98
reg_def XMM1e( SOC, SOC, Op_RegF, 1, xmm1->as_VMReg()->next(4));
80131b419f85 7181494: cleanup avx and vectors code
kvn
parents: 13108
diff changeset
    99
reg_def XMM1f( SOC, SOC, Op_RegF, 1, xmm1->as_VMReg()->next(5));
80131b419f85 7181494: cleanup avx and vectors code
kvn
parents: 13108
diff changeset
   100
reg_def XMM1g( SOC, SOC, Op_RegF, 1, xmm1->as_VMReg()->next(6));
80131b419f85 7181494: cleanup avx and vectors code
kvn
parents: 13108
diff changeset
   101
reg_def XMM1h( SOC, SOC, Op_RegF, 1, xmm1->as_VMReg()->next(7));
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   102
reg_def XMM1i( SOC, SOC, Op_RegF, 1, xmm1->as_VMReg()->next(8));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   103
reg_def XMM1j( SOC, SOC, Op_RegF, 1, xmm1->as_VMReg()->next(9));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   104
reg_def XMM1k( SOC, SOC, Op_RegF, 1, xmm1->as_VMReg()->next(10));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   105
reg_def XMM1l( SOC, SOC, Op_RegF, 1, xmm1->as_VMReg()->next(11));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   106
reg_def XMM1m( SOC, SOC, Op_RegF, 1, xmm1->as_VMReg()->next(12));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   107
reg_def XMM1n( SOC, SOC, Op_RegF, 1, xmm1->as_VMReg()->next(13));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   108
reg_def XMM1o( SOC, SOC, Op_RegF, 1, xmm1->as_VMReg()->next(14));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   109
reg_def XMM1p( SOC, SOC, Op_RegF, 1, xmm1->as_VMReg()->next(15));
13104
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
   110
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
   111
reg_def XMM2 ( SOC, SOC, Op_RegF, 2, xmm2->as_VMReg());
13294
80131b419f85 7181494: cleanup avx and vectors code
kvn
parents: 13108
diff changeset
   112
reg_def XMM2b( SOC, SOC, Op_RegF, 2, xmm2->as_VMReg()->next(1));
80131b419f85 7181494: cleanup avx and vectors code
kvn
parents: 13108
diff changeset
   113
reg_def XMM2c( SOC, SOC, Op_RegF, 2, xmm2->as_VMReg()->next(2));
80131b419f85 7181494: cleanup avx and vectors code
kvn
parents: 13108
diff changeset
   114
reg_def XMM2d( SOC, SOC, Op_RegF, 2, xmm2->as_VMReg()->next(3));
80131b419f85 7181494: cleanup avx and vectors code
kvn
parents: 13108
diff changeset
   115
reg_def XMM2e( SOC, SOC, Op_RegF, 2, xmm2->as_VMReg()->next(4));
80131b419f85 7181494: cleanup avx and vectors code
kvn
parents: 13108
diff changeset
   116
reg_def XMM2f( SOC, SOC, Op_RegF, 2, xmm2->as_VMReg()->next(5));
80131b419f85 7181494: cleanup avx and vectors code
kvn
parents: 13108
diff changeset
   117
reg_def XMM2g( SOC, SOC, Op_RegF, 2, xmm2->as_VMReg()->next(6));
80131b419f85 7181494: cleanup avx and vectors code
kvn
parents: 13108
diff changeset
   118
reg_def XMM2h( SOC, SOC, Op_RegF, 2, xmm2->as_VMReg()->next(7));
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   119
reg_def XMM2i( SOC, SOC, Op_RegF, 2, xmm2->as_VMReg()->next(8));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   120
reg_def XMM2j( SOC, SOC, Op_RegF, 2, xmm2->as_VMReg()->next(9));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   121
reg_def XMM2k( SOC, SOC, Op_RegF, 2, xmm2->as_VMReg()->next(10));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   122
reg_def XMM2l( SOC, SOC, Op_RegF, 2, xmm2->as_VMReg()->next(11));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   123
reg_def XMM2m( SOC, SOC, Op_RegF, 2, xmm2->as_VMReg()->next(12));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   124
reg_def XMM2n( SOC, SOC, Op_RegF, 2, xmm2->as_VMReg()->next(13));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   125
reg_def XMM2o( SOC, SOC, Op_RegF, 2, xmm2->as_VMReg()->next(14));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   126
reg_def XMM2p( SOC, SOC, Op_RegF, 2, xmm2->as_VMReg()->next(15));
13104
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
   127
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
   128
reg_def XMM3 ( SOC, SOC, Op_RegF, 3, xmm3->as_VMReg());
13294
80131b419f85 7181494: cleanup avx and vectors code
kvn
parents: 13108
diff changeset
   129
reg_def XMM3b( SOC, SOC, Op_RegF, 3, xmm3->as_VMReg()->next(1));
80131b419f85 7181494: cleanup avx and vectors code
kvn
parents: 13108
diff changeset
   130
reg_def XMM3c( SOC, SOC, Op_RegF, 3, xmm3->as_VMReg()->next(2));
80131b419f85 7181494: cleanup avx and vectors code
kvn
parents: 13108
diff changeset
   131
reg_def XMM3d( SOC, SOC, Op_RegF, 3, xmm3->as_VMReg()->next(3));
80131b419f85 7181494: cleanup avx and vectors code
kvn
parents: 13108
diff changeset
   132
reg_def XMM3e( SOC, SOC, Op_RegF, 3, xmm3->as_VMReg()->next(4));
80131b419f85 7181494: cleanup avx and vectors code
kvn
parents: 13108
diff changeset
   133
reg_def XMM3f( SOC, SOC, Op_RegF, 3, xmm3->as_VMReg()->next(5));
80131b419f85 7181494: cleanup avx and vectors code
kvn
parents: 13108
diff changeset
   134
reg_def XMM3g( SOC, SOC, Op_RegF, 3, xmm3->as_VMReg()->next(6));
80131b419f85 7181494: cleanup avx and vectors code
kvn
parents: 13108
diff changeset
   135
reg_def XMM3h( SOC, SOC, Op_RegF, 3, xmm3->as_VMReg()->next(7));
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   136
reg_def XMM3i( SOC, SOC, Op_RegF, 3, xmm3->as_VMReg()->next(8));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   137
reg_def XMM3j( SOC, SOC, Op_RegF, 3, xmm3->as_VMReg()->next(9));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   138
reg_def XMM3k( SOC, SOC, Op_RegF, 3, xmm3->as_VMReg()->next(10));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   139
reg_def XMM3l( SOC, SOC, Op_RegF, 3, xmm3->as_VMReg()->next(11));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   140
reg_def XMM3m( SOC, SOC, Op_RegF, 3, xmm3->as_VMReg()->next(12));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   141
reg_def XMM3n( SOC, SOC, Op_RegF, 3, xmm3->as_VMReg()->next(13));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   142
reg_def XMM3o( SOC, SOC, Op_RegF, 3, xmm3->as_VMReg()->next(14));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   143
reg_def XMM3p( SOC, SOC, Op_RegF, 3, xmm3->as_VMReg()->next(15));
13104
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
   144
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
   145
reg_def XMM4 ( SOC, SOC, Op_RegF, 4, xmm4->as_VMReg());
13294
80131b419f85 7181494: cleanup avx and vectors code
kvn
parents: 13108
diff changeset
   146
reg_def XMM4b( SOC, SOC, Op_RegF, 4, xmm4->as_VMReg()->next(1));
80131b419f85 7181494: cleanup avx and vectors code
kvn
parents: 13108
diff changeset
   147
reg_def XMM4c( SOC, SOC, Op_RegF, 4, xmm4->as_VMReg()->next(2));
80131b419f85 7181494: cleanup avx and vectors code
kvn
parents: 13108
diff changeset
   148
reg_def XMM4d( SOC, SOC, Op_RegF, 4, xmm4->as_VMReg()->next(3));
80131b419f85 7181494: cleanup avx and vectors code
kvn
parents: 13108
diff changeset
   149
reg_def XMM4e( SOC, SOC, Op_RegF, 4, xmm4->as_VMReg()->next(4));
80131b419f85 7181494: cleanup avx and vectors code
kvn
parents: 13108
diff changeset
   150
reg_def XMM4f( SOC, SOC, Op_RegF, 4, xmm4->as_VMReg()->next(5));
80131b419f85 7181494: cleanup avx and vectors code
kvn
parents: 13108
diff changeset
   151
reg_def XMM4g( SOC, SOC, Op_RegF, 4, xmm4->as_VMReg()->next(6));
80131b419f85 7181494: cleanup avx and vectors code
kvn
parents: 13108
diff changeset
   152
reg_def XMM4h( SOC, SOC, Op_RegF, 4, xmm4->as_VMReg()->next(7));
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   153
reg_def XMM4i( SOC, SOC, Op_RegF, 4, xmm4->as_VMReg()->next(8));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   154
reg_def XMM4j( SOC, SOC, Op_RegF, 4, xmm4->as_VMReg()->next(9));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   155
reg_def XMM4k( SOC, SOC, Op_RegF, 4, xmm4->as_VMReg()->next(10));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   156
reg_def XMM4l( SOC, SOC, Op_RegF, 4, xmm4->as_VMReg()->next(11));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   157
reg_def XMM4m( SOC, SOC, Op_RegF, 4, xmm4->as_VMReg()->next(12));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   158
reg_def XMM4n( SOC, SOC, Op_RegF, 4, xmm4->as_VMReg()->next(13));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   159
reg_def XMM4o( SOC, SOC, Op_RegF, 4, xmm4->as_VMReg()->next(14));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   160
reg_def XMM4p( SOC, SOC, Op_RegF, 4, xmm4->as_VMReg()->next(15));
13104
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
   161
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
   162
reg_def XMM5 ( SOC, SOC, Op_RegF, 5, xmm5->as_VMReg());
13294
80131b419f85 7181494: cleanup avx and vectors code
kvn
parents: 13108
diff changeset
   163
reg_def XMM5b( SOC, SOC, Op_RegF, 5, xmm5->as_VMReg()->next(1));
80131b419f85 7181494: cleanup avx and vectors code
kvn
parents: 13108
diff changeset
   164
reg_def XMM5c( SOC, SOC, Op_RegF, 5, xmm5->as_VMReg()->next(2));
80131b419f85 7181494: cleanup avx and vectors code
kvn
parents: 13108
diff changeset
   165
reg_def XMM5d( SOC, SOC, Op_RegF, 5, xmm5->as_VMReg()->next(3));
80131b419f85 7181494: cleanup avx and vectors code
kvn
parents: 13108
diff changeset
   166
reg_def XMM5e( SOC, SOC, Op_RegF, 5, xmm5->as_VMReg()->next(4));
80131b419f85 7181494: cleanup avx and vectors code
kvn
parents: 13108
diff changeset
   167
reg_def XMM5f( SOC, SOC, Op_RegF, 5, xmm5->as_VMReg()->next(5));
80131b419f85 7181494: cleanup avx and vectors code
kvn
parents: 13108
diff changeset
   168
reg_def XMM5g( SOC, SOC, Op_RegF, 5, xmm5->as_VMReg()->next(6));
80131b419f85 7181494: cleanup avx and vectors code
kvn
parents: 13108
diff changeset
   169
reg_def XMM5h( SOC, SOC, Op_RegF, 5, xmm5->as_VMReg()->next(7));
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   170
reg_def XMM5i( SOC, SOC, Op_RegF, 5, xmm5->as_VMReg()->next(8));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   171
reg_def XMM5j( SOC, SOC, Op_RegF, 5, xmm5->as_VMReg()->next(9));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   172
reg_def XMM5k( SOC, SOC, Op_RegF, 5, xmm5->as_VMReg()->next(10));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   173
reg_def XMM5l( SOC, SOC, Op_RegF, 5, xmm5->as_VMReg()->next(11));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   174
reg_def XMM5m( SOC, SOC, Op_RegF, 5, xmm5->as_VMReg()->next(12));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   175
reg_def XMM5n( SOC, SOC, Op_RegF, 5, xmm5->as_VMReg()->next(13));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   176
reg_def XMM5o( SOC, SOC, Op_RegF, 5, xmm5->as_VMReg()->next(14));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   177
reg_def XMM5p( SOC, SOC, Op_RegF, 5, xmm5->as_VMReg()->next(15));
13104
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
   178
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
   179
#ifdef _WIN64
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
   180
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
   181
reg_def XMM6 ( SOC, SOE, Op_RegF, 6, xmm6->as_VMReg());
13294
80131b419f85 7181494: cleanup avx and vectors code
kvn
parents: 13108
diff changeset
   182
reg_def XMM6b( SOC, SOE, Op_RegF, 6, xmm6->as_VMReg()->next(1));
80131b419f85 7181494: cleanup avx and vectors code
kvn
parents: 13108
diff changeset
   183
reg_def XMM6c( SOC, SOE, Op_RegF, 6, xmm6->as_VMReg()->next(2));
80131b419f85 7181494: cleanup avx and vectors code
kvn
parents: 13108
diff changeset
   184
reg_def XMM6d( SOC, SOE, Op_RegF, 6, xmm6->as_VMReg()->next(3));
80131b419f85 7181494: cleanup avx and vectors code
kvn
parents: 13108
diff changeset
   185
reg_def XMM6e( SOC, SOE, Op_RegF, 6, xmm6->as_VMReg()->next(4));
80131b419f85 7181494: cleanup avx and vectors code
kvn
parents: 13108
diff changeset
   186
reg_def XMM6f( SOC, SOE, Op_RegF, 6, xmm6->as_VMReg()->next(5));
80131b419f85 7181494: cleanup avx and vectors code
kvn
parents: 13108
diff changeset
   187
reg_def XMM6g( SOC, SOE, Op_RegF, 6, xmm6->as_VMReg()->next(6));
80131b419f85 7181494: cleanup avx and vectors code
kvn
parents: 13108
diff changeset
   188
reg_def XMM6h( SOC, SOE, Op_RegF, 6, xmm6->as_VMReg()->next(7));
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   189
reg_def XMM6i( SOC, SOE, Op_RegF, 6, xmm6->as_VMReg()->next(8));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   190
reg_def XMM6j( SOC, SOE, Op_RegF, 6, xmm6->as_VMReg()->next(9));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   191
reg_def XMM6k( SOC, SOE, Op_RegF, 6, xmm6->as_VMReg()->next(10));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   192
reg_def XMM6l( SOC, SOE, Op_RegF, 6, xmm6->as_VMReg()->next(11));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   193
reg_def XMM6m( SOC, SOE, Op_RegF, 6, xmm6->as_VMReg()->next(12));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   194
reg_def XMM6n( SOC, SOE, Op_RegF, 6, xmm6->as_VMReg()->next(13));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   195
reg_def XMM6o( SOC, SOE, Op_RegF, 6, xmm6->as_VMReg()->next(14));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   196
reg_def XMM6p( SOC, SOE, Op_RegF, 6, xmm6->as_VMReg()->next(15));
13104
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
   197
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
   198
reg_def XMM7 ( SOC, SOE, Op_RegF, 7, xmm7->as_VMReg());
13294
80131b419f85 7181494: cleanup avx and vectors code
kvn
parents: 13108
diff changeset
   199
reg_def XMM7b( SOC, SOE, Op_RegF, 7, xmm7->as_VMReg()->next(1));
80131b419f85 7181494: cleanup avx and vectors code
kvn
parents: 13108
diff changeset
   200
reg_def XMM7c( SOC, SOE, Op_RegF, 7, xmm7->as_VMReg()->next(2));
80131b419f85 7181494: cleanup avx and vectors code
kvn
parents: 13108
diff changeset
   201
reg_def XMM7d( SOC, SOE, Op_RegF, 7, xmm7->as_VMReg()->next(3));
80131b419f85 7181494: cleanup avx and vectors code
kvn
parents: 13108
diff changeset
   202
reg_def XMM7e( SOC, SOE, Op_RegF, 7, xmm7->as_VMReg()->next(4));
80131b419f85 7181494: cleanup avx and vectors code
kvn
parents: 13108
diff changeset
   203
reg_def XMM7f( SOC, SOE, Op_RegF, 7, xmm7->as_VMReg()->next(5));
80131b419f85 7181494: cleanup avx and vectors code
kvn
parents: 13108
diff changeset
   204
reg_def XMM7g( SOC, SOE, Op_RegF, 7, xmm7->as_VMReg()->next(6));
80131b419f85 7181494: cleanup avx and vectors code
kvn
parents: 13108
diff changeset
   205
reg_def XMM7h( SOC, SOE, Op_RegF, 7, xmm7->as_VMReg()->next(7));
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   206
reg_def XMM7i( SOC, SOE, Op_RegF, 7, xmm7->as_VMReg()->next(8));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   207
reg_def XMM7j( SOC, SOE, Op_RegF, 7, xmm7->as_VMReg()->next(9));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   208
reg_def XMM7k( SOC, SOE, Op_RegF, 7, xmm7->as_VMReg()->next(10));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   209
reg_def XMM7l( SOC, SOE, Op_RegF, 7, xmm7->as_VMReg()->next(11));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   210
reg_def XMM7m( SOC, SOE, Op_RegF, 7, xmm7->as_VMReg()->next(12));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   211
reg_def XMM7n( SOC, SOE, Op_RegF, 7, xmm7->as_VMReg()->next(13));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   212
reg_def XMM7o( SOC, SOE, Op_RegF, 7, xmm7->as_VMReg()->next(14));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   213
reg_def XMM7p( SOC, SOE, Op_RegF, 7, xmm7->as_VMReg()->next(15));
13104
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
   214
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
   215
reg_def XMM8 ( SOC, SOE, Op_RegF, 8, xmm8->as_VMReg());
13294
80131b419f85 7181494: cleanup avx and vectors code
kvn
parents: 13108
diff changeset
   216
reg_def XMM8b( SOC, SOE, Op_RegF, 8, xmm8->as_VMReg()->next(1));
80131b419f85 7181494: cleanup avx and vectors code
kvn
parents: 13108
diff changeset
   217
reg_def XMM8c( SOC, SOE, Op_RegF, 8, xmm8->as_VMReg()->next(2));
80131b419f85 7181494: cleanup avx and vectors code
kvn
parents: 13108
diff changeset
   218
reg_def XMM8d( SOC, SOE, Op_RegF, 8, xmm8->as_VMReg()->next(3));
80131b419f85 7181494: cleanup avx and vectors code
kvn
parents: 13108
diff changeset
   219
reg_def XMM8e( SOC, SOE, Op_RegF, 8, xmm8->as_VMReg()->next(4));
80131b419f85 7181494: cleanup avx and vectors code
kvn
parents: 13108
diff changeset
   220
reg_def XMM8f( SOC, SOE, Op_RegF, 8, xmm8->as_VMReg()->next(5));
80131b419f85 7181494: cleanup avx and vectors code
kvn
parents: 13108
diff changeset
   221
reg_def XMM8g( SOC, SOE, Op_RegF, 8, xmm8->as_VMReg()->next(6));
80131b419f85 7181494: cleanup avx and vectors code
kvn
parents: 13108
diff changeset
   222
reg_def XMM8h( SOC, SOE, Op_RegF, 8, xmm8->as_VMReg()->next(7));
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   223
reg_def XMM8i( SOC, SOE, Op_RegF, 8, xmm8->as_VMReg()->next(8));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   224
reg_def XMM8j( SOC, SOE, Op_RegF, 8, xmm8->as_VMReg()->next(9));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   225
reg_def XMM8k( SOC, SOE, Op_RegF, 8, xmm8->as_VMReg()->next(10));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   226
reg_def XMM8l( SOC, SOE, Op_RegF, 8, xmm8->as_VMReg()->next(11));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   227
reg_def XMM8m( SOC, SOE, Op_RegF, 8, xmm8->as_VMReg()->next(12));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   228
reg_def XMM8n( SOC, SOE, Op_RegF, 8, xmm8->as_VMReg()->next(13));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   229
reg_def XMM8o( SOC, SOE, Op_RegF, 8, xmm8->as_VMReg()->next(14));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   230
reg_def XMM8p( SOC, SOE, Op_RegF, 8, xmm8->as_VMReg()->next(15));
13104
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
   231
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
   232
reg_def XMM9 ( SOC, SOE, Op_RegF, 9, xmm9->as_VMReg());
13294
80131b419f85 7181494: cleanup avx and vectors code
kvn
parents: 13108
diff changeset
   233
reg_def XMM9b( SOC, SOE, Op_RegF, 9, xmm9->as_VMReg()->next(1));
80131b419f85 7181494: cleanup avx and vectors code
kvn
parents: 13108
diff changeset
   234
reg_def XMM9c( SOC, SOE, Op_RegF, 9, xmm9->as_VMReg()->next(2));
80131b419f85 7181494: cleanup avx and vectors code
kvn
parents: 13108
diff changeset
   235
reg_def XMM9d( SOC, SOE, Op_RegF, 9, xmm9->as_VMReg()->next(3));
80131b419f85 7181494: cleanup avx and vectors code
kvn
parents: 13108
diff changeset
   236
reg_def XMM9e( SOC, SOE, Op_RegF, 9, xmm9->as_VMReg()->next(4));
80131b419f85 7181494: cleanup avx and vectors code
kvn
parents: 13108
diff changeset
   237
reg_def XMM9f( SOC, SOE, Op_RegF, 9, xmm9->as_VMReg()->next(5));
80131b419f85 7181494: cleanup avx and vectors code
kvn
parents: 13108
diff changeset
   238
reg_def XMM9g( SOC, SOE, Op_RegF, 9, xmm9->as_VMReg()->next(6));
80131b419f85 7181494: cleanup avx and vectors code
kvn
parents: 13108
diff changeset
   239
reg_def XMM9h( SOC, SOE, Op_RegF, 9, xmm9->as_VMReg()->next(7));
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   240
reg_def XMM9i( SOC, SOE, Op_RegF, 9, xmm9->as_VMReg()->next(8));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   241
reg_def XMM9j( SOC, SOE, Op_RegF, 9, xmm9->as_VMReg()->next(9));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   242
reg_def XMM9k( SOC, SOE, Op_RegF, 9, xmm9->as_VMReg()->next(10));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   243
reg_def XMM9l( SOC, SOE, Op_RegF, 9, xmm9->as_VMReg()->next(11));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   244
reg_def XMM9m( SOC, SOE, Op_RegF, 9, xmm9->as_VMReg()->next(12));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   245
reg_def XMM9n( SOC, SOE, Op_RegF, 9, xmm9->as_VMReg()->next(13));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   246
reg_def XMM9o( SOC, SOE, Op_RegF, 9, xmm9->as_VMReg()->next(14));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   247
reg_def XMM9p( SOC, SOE, Op_RegF, 9, xmm9->as_VMReg()->next(15));
13104
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
   248
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
   249
reg_def XMM10 ( SOC, SOE, Op_RegF, 10, xmm10->as_VMReg());
13294
80131b419f85 7181494: cleanup avx and vectors code
kvn
parents: 13108
diff changeset
   250
reg_def XMM10b( SOC, SOE, Op_RegF, 10, xmm10->as_VMReg()->next(1));
80131b419f85 7181494: cleanup avx and vectors code
kvn
parents: 13108
diff changeset
   251
reg_def XMM10c( SOC, SOE, Op_RegF, 10, xmm10->as_VMReg()->next(2));
80131b419f85 7181494: cleanup avx and vectors code
kvn
parents: 13108
diff changeset
   252
reg_def XMM10d( SOC, SOE, Op_RegF, 10, xmm10->as_VMReg()->next(3));
80131b419f85 7181494: cleanup avx and vectors code
kvn
parents: 13108
diff changeset
   253
reg_def XMM10e( SOC, SOE, Op_RegF, 10, xmm10->as_VMReg()->next(4));
80131b419f85 7181494: cleanup avx and vectors code
kvn
parents: 13108
diff changeset
   254
reg_def XMM10f( SOC, SOE, Op_RegF, 10, xmm10->as_VMReg()->next(5));
80131b419f85 7181494: cleanup avx and vectors code
kvn
parents: 13108
diff changeset
   255
reg_def XMM10g( SOC, SOE, Op_RegF, 10, xmm10->as_VMReg()->next(6));
80131b419f85 7181494: cleanup avx and vectors code
kvn
parents: 13108
diff changeset
   256
reg_def XMM10h( SOC, SOE, Op_RegF, 10, xmm10->as_VMReg()->next(7));
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   257
reg_def XMM10i( SOC, SOE, Op_RegF, 10, xmm10->as_VMReg()->next(8));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   258
reg_def XMM10j( SOC, SOE, Op_RegF, 10, xmm10->as_VMReg()->next(9));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   259
reg_def XMM10k( SOC, SOE, Op_RegF, 10, xmm10->as_VMReg()->next(10));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   260
reg_def XMM10l( SOC, SOE, Op_RegF, 10, xmm10->as_VMReg()->next(11));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   261
reg_def XMM10m( SOC, SOE, Op_RegF, 10, xmm10->as_VMReg()->next(12));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   262
reg_def XMM10n( SOC, SOE, Op_RegF, 10, xmm10->as_VMReg()->next(13));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   263
reg_def XMM10o( SOC, SOE, Op_RegF, 10, xmm10->as_VMReg()->next(14));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   264
reg_def XMM10p( SOC, SOE, Op_RegF, 10, xmm10->as_VMReg()->next(15));
13104
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
   265
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
   266
reg_def XMM11 ( SOC, SOE, Op_RegF, 11, xmm11->as_VMReg());
13294
80131b419f85 7181494: cleanup avx and vectors code
kvn
parents: 13108
diff changeset
   267
reg_def XMM11b( SOC, SOE, Op_RegF, 11, xmm11->as_VMReg()->next(1));
80131b419f85 7181494: cleanup avx and vectors code
kvn
parents: 13108
diff changeset
   268
reg_def XMM11c( SOC, SOE, Op_RegF, 11, xmm11->as_VMReg()->next(2));
80131b419f85 7181494: cleanup avx and vectors code
kvn
parents: 13108
diff changeset
   269
reg_def XMM11d( SOC, SOE, Op_RegF, 11, xmm11->as_VMReg()->next(3));
80131b419f85 7181494: cleanup avx and vectors code
kvn
parents: 13108
diff changeset
   270
reg_def XMM11e( SOC, SOE, Op_RegF, 11, xmm11->as_VMReg()->next(4));
80131b419f85 7181494: cleanup avx and vectors code
kvn
parents: 13108
diff changeset
   271
reg_def XMM11f( SOC, SOE, Op_RegF, 11, xmm11->as_VMReg()->next(5));
80131b419f85 7181494: cleanup avx and vectors code
kvn
parents: 13108
diff changeset
   272
reg_def XMM11g( SOC, SOE, Op_RegF, 11, xmm11->as_VMReg()->next(6));
80131b419f85 7181494: cleanup avx and vectors code
kvn
parents: 13108
diff changeset
   273
reg_def XMM11h( SOC, SOE, Op_RegF, 11, xmm11->as_VMReg()->next(7));
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   274
reg_def XMM11i( SOC, SOE, Op_RegF, 11, xmm11->as_VMReg()->next(8));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   275
reg_def XMM11j( SOC, SOE, Op_RegF, 11, xmm11->as_VMReg()->next(9));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   276
reg_def XMM11k( SOC, SOE, Op_RegF, 11, xmm11->as_VMReg()->next(10));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   277
reg_def XMM11l( SOC, SOE, Op_RegF, 11, xmm11->as_VMReg()->next(11));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   278
reg_def XMM11m( SOC, SOE, Op_RegF, 11, xmm11->as_VMReg()->next(12));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   279
reg_def XMM11n( SOC, SOE, Op_RegF, 11, xmm11->as_VMReg()->next(13));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   280
reg_def XMM11o( SOC, SOE, Op_RegF, 11, xmm11->as_VMReg()->next(14));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   281
reg_def XMM11p( SOC, SOE, Op_RegF, 11, xmm11->as_VMReg()->next(15));
13104
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
   282
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
   283
reg_def XMM12 ( SOC, SOE, Op_RegF, 12, xmm12->as_VMReg());
13294
80131b419f85 7181494: cleanup avx and vectors code
kvn
parents: 13108
diff changeset
   284
reg_def XMM12b( SOC, SOE, Op_RegF, 12, xmm12->as_VMReg()->next(1));
80131b419f85 7181494: cleanup avx and vectors code
kvn
parents: 13108
diff changeset
   285
reg_def XMM12c( SOC, SOE, Op_RegF, 12, xmm12->as_VMReg()->next(2));
80131b419f85 7181494: cleanup avx and vectors code
kvn
parents: 13108
diff changeset
   286
reg_def XMM12d( SOC, SOE, Op_RegF, 12, xmm12->as_VMReg()->next(3));
80131b419f85 7181494: cleanup avx and vectors code
kvn
parents: 13108
diff changeset
   287
reg_def XMM12e( SOC, SOE, Op_RegF, 12, xmm12->as_VMReg()->next(4));
80131b419f85 7181494: cleanup avx and vectors code
kvn
parents: 13108
diff changeset
   288
reg_def XMM12f( SOC, SOE, Op_RegF, 12, xmm12->as_VMReg()->next(5));
80131b419f85 7181494: cleanup avx and vectors code
kvn
parents: 13108
diff changeset
   289
reg_def XMM12g( SOC, SOE, Op_RegF, 12, xmm12->as_VMReg()->next(6));
80131b419f85 7181494: cleanup avx and vectors code
kvn
parents: 13108
diff changeset
   290
reg_def XMM12h( SOC, SOE, Op_RegF, 12, xmm12->as_VMReg()->next(7));
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   291
reg_def XMM12i( SOC, SOE, Op_RegF, 12, xmm12->as_VMReg()->next(8));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   292
reg_def XMM12j( SOC, SOE, Op_RegF, 12, xmm12->as_VMReg()->next(9));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   293
reg_def XMM12k( SOC, SOE, Op_RegF, 12, xmm12->as_VMReg()->next(10));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   294
reg_def XMM12l( SOC, SOE, Op_RegF, 12, xmm12->as_VMReg()->next(11));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   295
reg_def XMM12m( SOC, SOE, Op_RegF, 12, xmm12->as_VMReg()->next(12));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   296
reg_def XMM12n( SOC, SOE, Op_RegF, 12, xmm12->as_VMReg()->next(13));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   297
reg_def XMM12o( SOC, SOE, Op_RegF, 12, xmm12->as_VMReg()->next(14));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   298
reg_def XMM12p( SOC, SOE, Op_RegF, 12, xmm12->as_VMReg()->next(15));
13104
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
   299
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
   300
reg_def XMM13 ( SOC, SOE, Op_RegF, 13, xmm13->as_VMReg());
13294
80131b419f85 7181494: cleanup avx and vectors code
kvn
parents: 13108
diff changeset
   301
reg_def XMM13b( SOC, SOE, Op_RegF, 13, xmm13->as_VMReg()->next(1));
80131b419f85 7181494: cleanup avx and vectors code
kvn
parents: 13108
diff changeset
   302
reg_def XMM13c( SOC, SOE, Op_RegF, 13, xmm13->as_VMReg()->next(2));
80131b419f85 7181494: cleanup avx and vectors code
kvn
parents: 13108
diff changeset
   303
reg_def XMM13d( SOC, SOE, Op_RegF, 13, xmm13->as_VMReg()->next(3));
80131b419f85 7181494: cleanup avx and vectors code
kvn
parents: 13108
diff changeset
   304
reg_def XMM13e( SOC, SOE, Op_RegF, 13, xmm13->as_VMReg()->next(4));
80131b419f85 7181494: cleanup avx and vectors code
kvn
parents: 13108
diff changeset
   305
reg_def XMM13f( SOC, SOE, Op_RegF, 13, xmm13->as_VMReg()->next(5));
80131b419f85 7181494: cleanup avx and vectors code
kvn
parents: 13108
diff changeset
   306
reg_def XMM13g( SOC, SOE, Op_RegF, 13, xmm13->as_VMReg()->next(6));
80131b419f85 7181494: cleanup avx and vectors code
kvn
parents: 13108
diff changeset
   307
reg_def XMM13h( SOC, SOE, Op_RegF, 13, xmm13->as_VMReg()->next(7));
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   308
reg_def XMM13i( SOC, SOE, Op_RegF, 13, xmm13->as_VMReg()->next(8));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   309
reg_def XMM13j( SOC, SOE, Op_RegF, 13, xmm13->as_VMReg()->next(9));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   310
reg_def XMM13k( SOC, SOE, Op_RegF, 13, xmm13->as_VMReg()->next(10));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   311
reg_def XMM13l( SOC, SOE, Op_RegF, 13, xmm13->as_VMReg()->next(11));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   312
reg_def XMM13m( SOC, SOE, Op_RegF, 13, xmm13->as_VMReg()->next(12));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   313
reg_def XMM13n( SOC, SOE, Op_RegF, 13, xmm13->as_VMReg()->next(13));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   314
reg_def XMM13o( SOC, SOE, Op_RegF, 13, xmm13->as_VMReg()->next(14));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   315
reg_def XMM13p( SOC, SOE, Op_RegF, 13, xmm13->as_VMReg()->next(15));
13104
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
   316
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
   317
reg_def XMM14 ( SOC, SOE, Op_RegF, 14, xmm14->as_VMReg());
13294
80131b419f85 7181494: cleanup avx and vectors code
kvn
parents: 13108
diff changeset
   318
reg_def XMM14b( SOC, SOE, Op_RegF, 14, xmm14->as_VMReg()->next(1));
80131b419f85 7181494: cleanup avx and vectors code
kvn
parents: 13108
diff changeset
   319
reg_def XMM14c( SOC, SOE, Op_RegF, 14, xmm14->as_VMReg()->next(2));
80131b419f85 7181494: cleanup avx and vectors code
kvn
parents: 13108
diff changeset
   320
reg_def XMM14d( SOC, SOE, Op_RegF, 14, xmm14->as_VMReg()->next(3));
80131b419f85 7181494: cleanup avx and vectors code
kvn
parents: 13108
diff changeset
   321
reg_def XMM14e( SOC, SOE, Op_RegF, 14, xmm14->as_VMReg()->next(4));
80131b419f85 7181494: cleanup avx and vectors code
kvn
parents: 13108
diff changeset
   322
reg_def XMM14f( SOC, SOE, Op_RegF, 14, xmm14->as_VMReg()->next(5));
80131b419f85 7181494: cleanup avx and vectors code
kvn
parents: 13108
diff changeset
   323
reg_def XMM14g( SOC, SOE, Op_RegF, 14, xmm14->as_VMReg()->next(6));
80131b419f85 7181494: cleanup avx and vectors code
kvn
parents: 13108
diff changeset
   324
reg_def XMM14h( SOC, SOE, Op_RegF, 14, xmm14->as_VMReg()->next(7));
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   325
reg_def XMM14i( SOC, SOE, Op_RegF, 14, xmm14->as_VMReg()->next(8));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   326
reg_def XMM14j( SOC, SOE, Op_RegF, 14, xmm14->as_VMReg()->next(9));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   327
reg_def XMM14k( SOC, SOE, Op_RegF, 14, xmm14->as_VMReg()->next(10));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   328
reg_def XMM14l( SOC, SOE, Op_RegF, 14, xmm14->as_VMReg()->next(11));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   329
reg_def XMM14m( SOC, SOE, Op_RegF, 14, xmm14->as_VMReg()->next(12));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   330
reg_def XMM14n( SOC, SOE, Op_RegF, 14, xmm14->as_VMReg()->next(13));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   331
reg_def XMM14o( SOC, SOE, Op_RegF, 14, xmm14->as_VMReg()->next(14));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   332
reg_def XMM14p( SOC, SOE, Op_RegF, 14, xmm14->as_VMReg()->next(15));
13104
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
   333
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
   334
reg_def XMM15 ( SOC, SOE, Op_RegF, 15, xmm15->as_VMReg());
13294
80131b419f85 7181494: cleanup avx and vectors code
kvn
parents: 13108
diff changeset
   335
reg_def XMM15b( SOC, SOE, Op_RegF, 15, xmm15->as_VMReg()->next(1));
80131b419f85 7181494: cleanup avx and vectors code
kvn
parents: 13108
diff changeset
   336
reg_def XMM15c( SOC, SOE, Op_RegF, 15, xmm15->as_VMReg()->next(2));
80131b419f85 7181494: cleanup avx and vectors code
kvn
parents: 13108
diff changeset
   337
reg_def XMM15d( SOC, SOE, Op_RegF, 15, xmm15->as_VMReg()->next(3));
80131b419f85 7181494: cleanup avx and vectors code
kvn
parents: 13108
diff changeset
   338
reg_def XMM15e( SOC, SOE, Op_RegF, 15, xmm15->as_VMReg()->next(4));
80131b419f85 7181494: cleanup avx and vectors code
kvn
parents: 13108
diff changeset
   339
reg_def XMM15f( SOC, SOE, Op_RegF, 15, xmm15->as_VMReg()->next(5));
80131b419f85 7181494: cleanup avx and vectors code
kvn
parents: 13108
diff changeset
   340
reg_def XMM15g( SOC, SOE, Op_RegF, 15, xmm15->as_VMReg()->next(6));
80131b419f85 7181494: cleanup avx and vectors code
kvn
parents: 13108
diff changeset
   341
reg_def XMM15h( SOC, SOE, Op_RegF, 15, xmm15->as_VMReg()->next(7));
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   342
reg_def XMM15i( SOC, SOE, Op_RegF, 15, xmm15->as_VMReg()->next(8));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   343
reg_def XMM15j( SOC, SOE, Op_RegF, 15, xmm15->as_VMReg()->next(9));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   344
reg_def XMM15k( SOC, SOE, Op_RegF, 15, xmm15->as_VMReg()->next(10));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   345
reg_def XMM15l( SOC, SOE, Op_RegF, 15, xmm15->as_VMReg()->next(11));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   346
reg_def XMM15m( SOC, SOE, Op_RegF, 15, xmm15->as_VMReg()->next(12));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   347
reg_def XMM15n( SOC, SOE, Op_RegF, 15, xmm15->as_VMReg()->next(13));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   348
reg_def XMM15o( SOC, SOE, Op_RegF, 15, xmm15->as_VMReg()->next(14));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   349
reg_def XMM15p( SOC, SOE, Op_RegF, 15, xmm15->as_VMReg()->next(15));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   350
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   351
reg_def XMM16 ( SOC, SOE, Op_RegF, 16, xmm16->as_VMReg());
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   352
reg_def XMM16b( SOC, SOE, Op_RegF, 16, xmm16->as_VMReg()->next(1));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   353
reg_def XMM16c( SOC, SOE, Op_RegF, 16, xmm16->as_VMReg()->next(2));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   354
reg_def XMM16d( SOC, SOE, Op_RegF, 16, xmm16->as_VMReg()->next(3));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   355
reg_def XMM16e( SOC, SOE, Op_RegF, 16, xmm16->as_VMReg()->next(4));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   356
reg_def XMM16f( SOC, SOE, Op_RegF, 16, xmm16->as_VMReg()->next(5));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   357
reg_def XMM16g( SOC, SOE, Op_RegF, 16, xmm16->as_VMReg()->next(6));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   358
reg_def XMM16h( SOC, SOE, Op_RegF, 16, xmm16->as_VMReg()->next(7));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   359
reg_def XMM16i( SOC, SOE, Op_RegF, 16, xmm15->as_VMReg()->next(8));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   360
reg_def XMM16j( SOC, SOE, Op_RegF, 16, xmm16->as_VMReg()->next(9));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   361
reg_def XMM16k( SOC, SOE, Op_RegF, 16, xmm16->as_VMReg()->next(10));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   362
reg_def XMM16l( SOC, SOE, Op_RegF, 16, xmm16->as_VMReg()->next(11));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   363
reg_def XMM16m( SOC, SOE, Op_RegF, 16, xmm16->as_VMReg()->next(12));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   364
reg_def XMM16n( SOC, SOE, Op_RegF, 16, xmm16->as_VMReg()->next(13));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   365
reg_def XMM16o( SOC, SOE, Op_RegF, 16, xmm16->as_VMReg()->next(14));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   366
reg_def XMM16p( SOC, SOE, Op_RegF, 16, xmm16->as_VMReg()->next(15));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   367
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   368
reg_def XMM17 ( SOC, SOE, Op_RegF, 17, xmm17->as_VMReg());
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   369
reg_def XMM17b( SOC, SOE, Op_RegF, 17, xmm17->as_VMReg()->next(1));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   370
reg_def XMM17c( SOC, SOE, Op_RegF, 17, xmm17->as_VMReg()->next(2));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   371
reg_def XMM17d( SOC, SOE, Op_RegF, 17, xmm17->as_VMReg()->next(3));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   372
reg_def XMM17e( SOC, SOE, Op_RegF, 17, xmm17->as_VMReg()->next(4));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   373
reg_def XMM17f( SOC, SOE, Op_RegF, 17, xmm17->as_VMReg()->next(5));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   374
reg_def XMM17g( SOC, SOE, Op_RegF, 17, xmm17->as_VMReg()->next(6));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   375
reg_def XMM17h( SOC, SOE, Op_RegF, 17, xmm17->as_VMReg()->next(7));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   376
reg_def XMM17i( SOC, SOE, Op_RegF, 17, xmm17->as_VMReg()->next(8));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   377
reg_def XMM17j( SOC, SOE, Op_RegF, 17, xmm17->as_VMReg()->next(9));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   378
reg_def XMM17k( SOC, SOE, Op_RegF, 17, xmm17->as_VMReg()->next(10));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   379
reg_def XMM17l( SOC, SOE, Op_RegF, 17, xmm17->as_VMReg()->next(11));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   380
reg_def XMM17m( SOC, SOE, Op_RegF, 17, xmm17->as_VMReg()->next(12));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   381
reg_def XMM17n( SOC, SOE, Op_RegF, 17, xmm17->as_VMReg()->next(13));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   382
reg_def XMM17o( SOC, SOE, Op_RegF, 17, xmm17->as_VMReg()->next(14));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   383
reg_def XMM17p( SOC, SOE, Op_RegF, 17, xmm17->as_VMReg()->next(15));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   384
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   385
reg_def XMM18 ( SOC, SOE, Op_RegF, 18, xmm18->as_VMReg());
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   386
reg_def XMM18b( SOC, SOE, Op_RegF, 18, xmm18->as_VMReg()->next(1));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   387
reg_def XMM18c( SOC, SOE, Op_RegF, 18, xmm18->as_VMReg()->next(2));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   388
reg_def XMM18d( SOC, SOE, Op_RegF, 18, xmm18->as_VMReg()->next(3));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   389
reg_def XMM18e( SOC, SOE, Op_RegF, 18, xmm18->as_VMReg()->next(4));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   390
reg_def XMM18f( SOC, SOE, Op_RegF, 18, xmm18->as_VMReg()->next(5));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   391
reg_def XMM18g( SOC, SOE, Op_RegF, 18, xmm18->as_VMReg()->next(6));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   392
reg_def XMM18h( SOC, SOE, Op_RegF, 18, xmm18->as_VMReg()->next(7));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   393
reg_def XMM18i( SOC, SOE, Op_RegF, 18, xmm18->as_VMReg()->next(8));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   394
reg_def XMM18j( SOC, SOE, Op_RegF, 18, xmm18->as_VMReg()->next(9));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   395
reg_def XMM18k( SOC, SOE, Op_RegF, 18, xmm18->as_VMReg()->next(10));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   396
reg_def XMM18l( SOC, SOE, Op_RegF, 18, xmm18->as_VMReg()->next(11));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   397
reg_def XMM18m( SOC, SOE, Op_RegF, 18, xmm18->as_VMReg()->next(12));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   398
reg_def XMM18n( SOC, SOE, Op_RegF, 18, xmm18->as_VMReg()->next(13));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   399
reg_def XMM18o( SOC, SOE, Op_RegF, 18, xmm18->as_VMReg()->next(14));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   400
reg_def XMM18p( SOC, SOE, Op_RegF, 18, xmm18->as_VMReg()->next(15));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   401
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   402
reg_def XMM19 ( SOC, SOE, Op_RegF, 19, xmm19->as_VMReg());
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   403
reg_def XMM19b( SOC, SOE, Op_RegF, 19, xmm19->as_VMReg()->next(1));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   404
reg_def XMM19c( SOC, SOE, Op_RegF, 19, xmm19->as_VMReg()->next(2));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   405
reg_def XMM19d( SOC, SOE, Op_RegF, 19, xmm19->as_VMReg()->next(3));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   406
reg_def XMM19e( SOC, SOE, Op_RegF, 19, xmm19->as_VMReg()->next(4));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   407
reg_def XMM19f( SOC, SOE, Op_RegF, 19, xmm19->as_VMReg()->next(5));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   408
reg_def XMM19g( SOC, SOE, Op_RegF, 19, xmm19->as_VMReg()->next(6));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   409
reg_def XMM19h( SOC, SOE, Op_RegF, 19, xmm19->as_VMReg()->next(7));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   410
reg_def XMM19i( SOC, SOE, Op_RegF, 19, xmm19->as_VMReg()->next(8));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   411
reg_def XMM19j( SOC, SOE, Op_RegF, 19, xmm19->as_VMReg()->next(9));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   412
reg_def XMM19k( SOC, SOE, Op_RegF, 19, xmm19->as_VMReg()->next(10));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   413
reg_def XMM19l( SOC, SOE, Op_RegF, 19, xmm19->as_VMReg()->next(11));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   414
reg_def XMM19m( SOC, SOE, Op_RegF, 19, xmm19->as_VMReg()->next(12));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   415
reg_def XMM19n( SOC, SOE, Op_RegF, 19, xmm19->as_VMReg()->next(13));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   416
reg_def XMM19o( SOC, SOE, Op_RegF, 19, xmm19->as_VMReg()->next(14));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   417
reg_def XMM19p( SOC, SOE, Op_RegF, 19, xmm19->as_VMReg()->next(15));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   418
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   419
reg_def XMM20 ( SOC, SOE, Op_RegF, 20, xmm20->as_VMReg());
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   420
reg_def XMM20b( SOC, SOE, Op_RegF, 20, xmm20->as_VMReg()->next(1));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   421
reg_def XMM20c( SOC, SOE, Op_RegF, 20, xmm20->as_VMReg()->next(2));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   422
reg_def XMM20d( SOC, SOE, Op_RegF, 20, xmm20->as_VMReg()->next(3));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   423
reg_def XMM20e( SOC, SOE, Op_RegF, 20, xmm20->as_VMReg()->next(4));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   424
reg_def XMM20f( SOC, SOE, Op_RegF, 20, xmm20->as_VMReg()->next(5));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   425
reg_def XMM20g( SOC, SOE, Op_RegF, 20, xmm20->as_VMReg()->next(6));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   426
reg_def XMM20h( SOC, SOE, Op_RegF, 20, xmm20->as_VMReg()->next(7));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   427
reg_def XMM20i( SOC, SOE, Op_RegF, 20, xmm20->as_VMReg()->next(8));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   428
reg_def XMM20j( SOC, SOE, Op_RegF, 20, xmm20->as_VMReg()->next(9));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   429
reg_def XMM20k( SOC, SOE, Op_RegF, 20, xmm20->as_VMReg()->next(10));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   430
reg_def XMM20l( SOC, SOE, Op_RegF, 20, xmm20->as_VMReg()->next(11));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   431
reg_def XMM20m( SOC, SOE, Op_RegF, 20, xmm20->as_VMReg()->next(12));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   432
reg_def XMM20n( SOC, SOE, Op_RegF, 20, xmm20->as_VMReg()->next(13));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   433
reg_def XMM20o( SOC, SOE, Op_RegF, 20, xmm20->as_VMReg()->next(14));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   434
reg_def XMM20p( SOC, SOE, Op_RegF, 20, xmm20->as_VMReg()->next(15));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   435
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   436
reg_def XMM21 ( SOC, SOE, Op_RegF, 21, xmm21->as_VMReg());
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   437
reg_def XMM21b( SOC, SOE, Op_RegF, 21, xmm21->as_VMReg()->next(1));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   438
reg_def XMM21c( SOC, SOE, Op_RegF, 21, xmm21->as_VMReg()->next(2));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   439
reg_def XMM21d( SOC, SOE, Op_RegF, 21, xmm21->as_VMReg()->next(3));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   440
reg_def XMM21e( SOC, SOE, Op_RegF, 21, xmm21->as_VMReg()->next(4));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   441
reg_def XMM21f( SOC, SOE, Op_RegF, 21, xmm21->as_VMReg()->next(5));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   442
reg_def XMM21g( SOC, SOE, Op_RegF, 21, xmm21->as_VMReg()->next(6));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   443
reg_def XMM21h( SOC, SOE, Op_RegF, 21, xmm21->as_VMReg()->next(7));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   444
reg_def XMM21i( SOC, SOE, Op_RegF, 21, xmm21->as_VMReg()->next(8));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   445
reg_def XMM21j( SOC, SOE, Op_RegF, 21, xmm21->as_VMReg()->next(9));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   446
reg_def XMM21k( SOC, SOE, Op_RegF, 21, xmm21->as_VMReg()->next(10));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   447
reg_def XMM21l( SOC, SOE, Op_RegF, 21, xmm21->as_VMReg()->next(11));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   448
reg_def XMM21m( SOC, SOE, Op_RegF, 21, xmm21->as_VMReg()->next(12));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   449
reg_def XMM21n( SOC, SOE, Op_RegF, 21, xmm21->as_VMReg()->next(13));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   450
reg_def XMM21o( SOC, SOE, Op_RegF, 21, xmm21->as_VMReg()->next(14));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   451
reg_def XMM21p( SOC, SOE, Op_RegF, 21, xmm21->as_VMReg()->next(15));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   452
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   453
reg_def XMM22 ( SOC, SOE, Op_RegF, 22, xmm22->as_VMReg());
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   454
reg_def XMM22b( SOC, SOE, Op_RegF, 22, xmm22->as_VMReg()->next(1));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   455
reg_def XMM22c( SOC, SOE, Op_RegF, 22, xmm22->as_VMReg()->next(2));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   456
reg_def XMM22d( SOC, SOE, Op_RegF, 22, xmm22->as_VMReg()->next(3));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   457
reg_def XMM22e( SOC, SOE, Op_RegF, 22, xmm22->as_VMReg()->next(4));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   458
reg_def XMM22f( SOC, SOE, Op_RegF, 22, xmm22->as_VMReg()->next(5));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   459
reg_def XMM22g( SOC, SOE, Op_RegF, 22, xmm22->as_VMReg()->next(6));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   460
reg_def XMM22h( SOC, SOE, Op_RegF, 22, xmm22->as_VMReg()->next(7));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   461
reg_def XMM22i( SOC, SOE, Op_RegF, 22, xmm22->as_VMReg()->next(8));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   462
reg_def XMM22j( SOC, SOE, Op_RegF, 22, xmm22->as_VMReg()->next(9));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   463
reg_def XMM22k( SOC, SOE, Op_RegF, 22, xmm22->as_VMReg()->next(10));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   464
reg_def XMM22l( SOC, SOE, Op_RegF, 22, xmm22->as_VMReg()->next(11));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   465
reg_def XMM22m( SOC, SOE, Op_RegF, 22, xmm22->as_VMReg()->next(12));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   466
reg_def XMM22n( SOC, SOE, Op_RegF, 22, xmm22->as_VMReg()->next(13));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   467
reg_def XMM22o( SOC, SOE, Op_RegF, 22, xmm22->as_VMReg()->next(14));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   468
reg_def XMM22p( SOC, SOE, Op_RegF, 22, xmm22->as_VMReg()->next(15));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   469
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   470
reg_def XMM23 ( SOC, SOE, Op_RegF, 23, xmm23->as_VMReg());
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   471
reg_def XMM23b( SOC, SOE, Op_RegF, 23, xmm23->as_VMReg()->next(1));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   472
reg_def XMM23c( SOC, SOE, Op_RegF, 23, xmm23->as_VMReg()->next(2));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   473
reg_def XMM23d( SOC, SOE, Op_RegF, 23, xmm23->as_VMReg()->next(3));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   474
reg_def XMM23e( SOC, SOE, Op_RegF, 23, xmm23->as_VMReg()->next(4));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   475
reg_def XMM23f( SOC, SOE, Op_RegF, 23, xmm23->as_VMReg()->next(5));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   476
reg_def XMM23g( SOC, SOE, Op_RegF, 23, xmm23->as_VMReg()->next(6));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   477
reg_def XMM23h( SOC, SOE, Op_RegF, 23, xmm23->as_VMReg()->next(7));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   478
reg_def XMM23i( SOC, SOE, Op_RegF, 23, xmm23->as_VMReg()->next(8));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   479
reg_def XMM23j( SOC, SOE, Op_RegF, 23, xmm23->as_VMReg()->next(9));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   480
reg_def XMM23k( SOC, SOE, Op_RegF, 23, xmm23->as_VMReg()->next(10));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   481
reg_def XMM23l( SOC, SOE, Op_RegF, 23, xmm23->as_VMReg()->next(11));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   482
reg_def XMM23m( SOC, SOE, Op_RegF, 23, xmm23->as_VMReg()->next(12));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   483
reg_def XMM23n( SOC, SOE, Op_RegF, 23, xmm23->as_VMReg()->next(13));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   484
reg_def XMM23o( SOC, SOE, Op_RegF, 23, xmm23->as_VMReg()->next(14));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   485
reg_def XMM23p( SOC, SOE, Op_RegF, 23, xmm23->as_VMReg()->next(15));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   486
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   487
reg_def XMM24 ( SOC, SOE, Op_RegF, 24, xmm24->as_VMReg());
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   488
reg_def XMM24b( SOC, SOE, Op_RegF, 24, xmm24->as_VMReg()->next(1));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   489
reg_def XMM24c( SOC, SOE, Op_RegF, 24, xmm24->as_VMReg()->next(2));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   490
reg_def XMM24d( SOC, SOE, Op_RegF, 24, xmm24->as_VMReg()->next(3));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   491
reg_def XMM24e( SOC, SOE, Op_RegF, 24, xmm24->as_VMReg()->next(4));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   492
reg_def XMM24f( SOC, SOE, Op_RegF, 24, xmm24->as_VMReg()->next(5));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   493
reg_def XMM24g( SOC, SOE, Op_RegF, 24, xmm24->as_VMReg()->next(6));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   494
reg_def XMM24h( SOC, SOE, Op_RegF, 24, xmm24->as_VMReg()->next(7));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   495
reg_def XMM24i( SOC, SOE, Op_RegF, 24, xmm24->as_VMReg()->next(8));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   496
reg_def XMM24j( SOC, SOE, Op_RegF, 24, xmm24->as_VMReg()->next(9));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   497
reg_def XMM24k( SOC, SOE, Op_RegF, 24, xmm24->as_VMReg()->next(10));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   498
reg_def XMM24l( SOC, SOE, Op_RegF, 24, xmm24->as_VMReg()->next(11));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   499
reg_def XMM24m( SOC, SOE, Op_RegF, 24, xmm24->as_VMReg()->next(12));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   500
reg_def XMM24n( SOC, SOE, Op_RegF, 24, xmm24->as_VMReg()->next(13));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   501
reg_def XMM24o( SOC, SOE, Op_RegF, 24, xmm24->as_VMReg()->next(14));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   502
reg_def XMM24p( SOC, SOE, Op_RegF, 24, xmm24->as_VMReg()->next(15));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   503
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   504
reg_def XMM25 ( SOC, SOE, Op_RegF, 25, xmm25->as_VMReg());
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   505
reg_def XMM25b( SOC, SOE, Op_RegF, 25, xmm25->as_VMReg()->next(1));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   506
reg_def XMM25c( SOC, SOE, Op_RegF, 25, xmm25->as_VMReg()->next(2));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   507
reg_def XMM25d( SOC, SOE, Op_RegF, 25, xmm25->as_VMReg()->next(3));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   508
reg_def XMM25e( SOC, SOE, Op_RegF, 25, xmm25->as_VMReg()->next(4));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   509
reg_def XMM25f( SOC, SOE, Op_RegF, 25, xmm25->as_VMReg()->next(5));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   510
reg_def XMM25g( SOC, SOE, Op_RegF, 25, xmm25->as_VMReg()->next(6));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   511
reg_def XMM25h( SOC, SOE, Op_RegF, 25, xmm25->as_VMReg()->next(7));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   512
reg_def XMM25i( SOC, SOE, Op_RegF, 25, xmm25->as_VMReg()->next(8));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   513
reg_def XMM25j( SOC, SOE, Op_RegF, 25, xmm25->as_VMReg()->next(9));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   514
reg_def XMM25k( SOC, SOE, Op_RegF, 25, xmm25->as_VMReg()->next(10));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   515
reg_def XMM25l( SOC, SOE, Op_RegF, 25, xmm25->as_VMReg()->next(11));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   516
reg_def XMM25m( SOC, SOE, Op_RegF, 25, xmm25->as_VMReg()->next(12));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   517
reg_def XMM25n( SOC, SOE, Op_RegF, 25, xmm25->as_VMReg()->next(13));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   518
reg_def XMM25o( SOC, SOE, Op_RegF, 25, xmm25->as_VMReg()->next(14));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   519
reg_def XMM25p( SOC, SOE, Op_RegF, 25, xmm25->as_VMReg()->next(15));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   520
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   521
reg_def XMM26 ( SOC, SOE, Op_RegF, 26, xmm26->as_VMReg());
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   522
reg_def XMM26b( SOC, SOE, Op_RegF, 26, xmm26->as_VMReg()->next(1));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   523
reg_def XMM26c( SOC, SOE, Op_RegF, 26, xmm26->as_VMReg()->next(2));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   524
reg_def XMM26d( SOC, SOE, Op_RegF, 26, xmm26->as_VMReg()->next(3));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   525
reg_def XMM26e( SOC, SOE, Op_RegF, 26, xmm26->as_VMReg()->next(4));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   526
reg_def XMM26f( SOC, SOE, Op_RegF, 26, xmm26->as_VMReg()->next(5));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   527
reg_def XMM26g( SOC, SOE, Op_RegF, 26, xmm26->as_VMReg()->next(6));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   528
reg_def XMM26h( SOC, SOE, Op_RegF, 26, xmm26->as_VMReg()->next(7));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   529
reg_def XMM26i( SOC, SOE, Op_RegF, 26, xmm26->as_VMReg()->next(8));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   530
reg_def XMM26j( SOC, SOE, Op_RegF, 26, xmm26->as_VMReg()->next(9));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   531
reg_def XMM26k( SOC, SOE, Op_RegF, 26, xmm26->as_VMReg()->next(10));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   532
reg_def XMM26l( SOC, SOE, Op_RegF, 26, xmm26->as_VMReg()->next(11));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   533
reg_def XMM26m( SOC, SOE, Op_RegF, 26, xmm26->as_VMReg()->next(12));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   534
reg_def XMM26n( SOC, SOE, Op_RegF, 26, xmm26->as_VMReg()->next(13));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   535
reg_def XMM26o( SOC, SOE, Op_RegF, 26, xmm26->as_VMReg()->next(14));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   536
reg_def XMM26p( SOC, SOE, Op_RegF, 26, xmm26->as_VMReg()->next(15));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   537
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   538
reg_def XMM27g( SOC, SOE, Op_RegF, 27, xmm27->as_VMReg()->next(1));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   539
reg_def XMM27c( SOC, SOE, Op_RegF, 27, xmm27->as_VMReg()->next(2));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   540
reg_def XMM27d( SOC, SOE, Op_RegF, 27, xmm27->as_VMReg()->next(3));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   541
reg_def XMM27e( SOC, SOE, Op_RegF, 27, xmm27->as_VMReg()->next(4));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   542
reg_def XMM27f( SOC, SOE, Op_RegF, 27, xmm27->as_VMReg()->next(5));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   543
reg_def XMM27g( SOC, SOE, Op_RegF, 27, xmm27->as_VMReg()->next(6));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   544
reg_def XMM27h( SOC, SOE, Op_RegF, 27, xmm27->as_VMReg()->next(7));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   545
reg_def XMM27i( SOC, SOE, Op_RegF, 27, xmm27->as_VMReg()->next(8));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   546
reg_def XMM27j( SOC, SOE, Op_RegF, 27, xmm27->as_VMReg()->next(9));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   547
reg_def XMM27k( SOC, SOE, Op_RegF, 27, xmm27->as_VMReg()->next(10));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   548
reg_def XMM27l( SOC, SOE, Op_RegF, 27, xmm27->as_VMReg()->next(11));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   549
reg_def XMM27m( SOC, SOE, Op_RegF, 27, xmm27->as_VMReg()->next(12));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   550
reg_def XMM27n( SOC, SOE, Op_RegF, 27, xmm27->as_VMReg()->next(13));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   551
reg_def XMM27o( SOC, SOE, Op_RegF, 27, xmm27->as_VMReg()->next(14));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   552
reg_def XMM27p( SOC, SOE, Op_RegF, 27, xmm27->as_VMReg()->next(15));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   553
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   554
reg_def XMM28 ( SOC, SOE, Op_RegF, 28, xmm28->as_VMReg());
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   555
reg_def XMM28b( SOC, SOE, Op_RegF, 28, xmm28->as_VMReg()->next(1));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   556
reg_def XMM28c( SOC, SOE, Op_RegF, 28, xmm28->as_VMReg()->next(2));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   557
reg_def XMM28d( SOC, SOE, Op_RegF, 28, xmm28->as_VMReg()->next(3));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   558
reg_def XMM28e( SOC, SOE, Op_RegF, 28, xmm28->as_VMReg()->next(4));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   559
reg_def XMM28f( SOC, SOE, Op_RegF, 28, xmm28->as_VMReg()->next(5));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   560
reg_def XMM28g( SOC, SOE, Op_RegF, 28, xmm28->as_VMReg()->next(6));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   561
reg_def XMM28h( SOC, SOE, Op_RegF, 28, xmm28->as_VMReg()->next(7));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   562
reg_def XMM28i( SOC, SOE, Op_RegF, 28, xmm28->as_VMReg()->next(8));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   563
reg_def XMM28j( SOC, SOE, Op_RegF, 28, xmm28->as_VMReg()->next(9));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   564
reg_def XMM28k( SOC, SOE, Op_RegF, 28, xmm28->as_VMReg()->next(10));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   565
reg_def XMM28l( SOC, SOE, Op_RegF, 28, xmm28->as_VMReg()->next(11));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   566
reg_def XMM28m( SOC, SOE, Op_RegF, 28, xmm28->as_VMReg()->next(12));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   567
reg_def XMM28n( SOC, SOE, Op_RegF, 28, xmm28->as_VMReg()->next(13));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   568
reg_def XMM28o( SOC, SOE, Op_RegF, 28, xmm28->as_VMReg()->next(14));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   569
reg_def XMM28p( SOC, SOE, Op_RegF, 28, xmm28->as_VMReg()->next(15));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   570
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   571
reg_def XMM29 ( SOC, SOE, Op_RegF, 29, xmm29->as_VMReg());
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   572
reg_def XMM29b( SOC, SOE, Op_RegF, 29, xmm29->as_VMReg()->next(1));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   573
reg_def XMM29c( SOC, SOE, Op_RegF, 29, xmm29->as_VMReg()->next(2));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   574
reg_def XMM29d( SOC, SOE, Op_RegF, 29, xmm29->as_VMReg()->next(3));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   575
reg_def XMM29e( SOC, SOE, Op_RegF, 29, xmm29->as_VMReg()->next(4));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   576
reg_def XMM29f( SOC, SOE, Op_RegF, 29, xmm29->as_VMReg()->next(5));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   577
reg_def XMM29g( SOC, SOE, Op_RegF, 29, xmm29->as_VMReg()->next(6));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   578
reg_def XMM29h( SOC, SOE, Op_RegF, 29, xmm29->as_VMReg()->next(7));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   579
reg_def XMM29i( SOC, SOE, Op_RegF, 29, xmm29->as_VMReg()->next(8));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   580
reg_def XMM29j( SOC, SOE, Op_RegF, 29, xmm29->as_VMReg()->next(9));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   581
reg_def XMM29k( SOC, SOE, Op_RegF, 29, xmm29->as_VMReg()->next(10));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   582
reg_def XMM29l( SOC, SOE, Op_RegF, 29, xmm29->as_VMReg()->next(11));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   583
reg_def XMM29m( SOC, SOE, Op_RegF, 29, xmm29->as_VMReg()->next(12));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   584
reg_def XMM29n( SOC, SOE, Op_RegF, 29, xmm29->as_VMReg()->next(13));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   585
reg_def XMM29o( SOC, SOE, Op_RegF, 29, xmm29->as_VMReg()->next(14));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   586
reg_def XMM29p( SOC, SOE, Op_RegF, 29, xmm29->as_VMReg()->next(15));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   587
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   588
reg_def XMM30 ( SOC, SOE, Op_RegF, 30, xmm30->as_VMReg());
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   589
reg_def XMM30b( SOC, SOE, Op_RegF, 30, xmm30->as_VMReg()->next(1));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   590
reg_def XMM30c( SOC, SOE, Op_RegF, 30, xmm30->as_VMReg()->next(2));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   591
reg_def XMM30d( SOC, SOE, Op_RegF, 30, xmm30->as_VMReg()->next(3));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   592
reg_def XMM30e( SOC, SOE, Op_RegF, 30, xmm30->as_VMReg()->next(4));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   593
reg_def XMM30f( SOC, SOE, Op_RegF, 30, xmm30->as_VMReg()->next(5));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   594
reg_def XMM30g( SOC, SOE, Op_RegF, 30, xmm30->as_VMReg()->next(6));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   595
reg_def XMM30h( SOC, SOE, Op_RegF, 30, xmm30->as_VMReg()->next(7));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   596
reg_def XMM30i( SOC, SOE, Op_RegF, 30, xmm30->as_VMReg()->next(8));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   597
reg_def XMM30j( SOC, SOE, Op_RegF, 30, xmm30->as_VMReg()->next(9));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   598
reg_def XMM30k( SOC, SOE, Op_RegF, 30, xmm30->as_VMReg()->next(10));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   599
reg_def XMM30l( SOC, SOE, Op_RegF, 30, xmm30->as_VMReg()->next(11));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   600
reg_def XMM30m( SOC, SOE, Op_RegF, 30, xmm30->as_VMReg()->next(12));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   601
reg_def XMM30n( SOC, SOE, Op_RegF, 30, xmm30->as_VMReg()->next(13));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   602
reg_def XMM30o( SOC, SOE, Op_RegF, 30, xmm30->as_VMReg()->next(14));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   603
reg_def XMM30p( SOC, SOE, Op_RegF, 30, xmm30->as_VMReg()->next(15));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   604
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   605
reg_def XMM31 ( SOC, SOE, Op_RegF, 31, xmm31->as_VMReg());
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   606
reg_def XMM31b( SOC, SOE, Op_RegF, 31, xmm31->as_VMReg()->next(1));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   607
reg_def XMM31c( SOC, SOE, Op_RegF, 31, xmm31->as_VMReg()->next(2));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   608
reg_def XMM31d( SOC, SOE, Op_RegF, 31, xmm31->as_VMReg()->next(3));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   609
reg_def XMM31e( SOC, SOE, Op_RegF, 31, xmm31->as_VMReg()->next(4));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   610
reg_def XMM31f( SOC, SOE, Op_RegF, 31, xmm31->as_VMReg()->next(5));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   611
reg_def XMM31g( SOC, SOE, Op_RegF, 31, xmm31->as_VMReg()->next(6));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   612
reg_def XMM31h( SOC, SOE, Op_RegF, 31, xmm31>-as_VMReg()->next(7));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   613
reg_def XMM31i( SOC, SOE, Op_RegF, 31, xmm31->as_VMReg()->next(8));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   614
reg_def XMM31j( SOC, SOE, Op_RegF, 31, xmm31->as_VMReg()->next(9));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   615
reg_def XMM31k( SOC, SOE, Op_RegF, 31, xmm31->as_VMReg()->next(10));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   616
reg_def XMM31l( SOC, SOE, Op_RegF, 31, xmm31->as_VMReg()->next(11));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   617
reg_def XMM31m( SOC, SOE, Op_RegF, 31, xmm31->as_VMReg()->next(12));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   618
reg_def XMM31n( SOC, SOE, Op_RegF, 31, xmm31->as_VMReg()->next(13));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   619
reg_def XMM31o( SOC, SOE, Op_RegF, 31, xmm31->as_VMReg()->next(14));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   620
reg_def XMM31p( SOC, SOE, Op_RegF, 31, xmm31->as_VMReg()->next(15));
13104
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
   621
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
   622
#else // _WIN64
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
   623
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
   624
reg_def XMM6 ( SOC, SOC, Op_RegF, 6, xmm6->as_VMReg());
13294
80131b419f85 7181494: cleanup avx and vectors code
kvn
parents: 13108
diff changeset
   625
reg_def XMM6b( SOC, SOC, Op_RegF, 6, xmm6->as_VMReg()->next(1));
80131b419f85 7181494: cleanup avx and vectors code
kvn
parents: 13108
diff changeset
   626
reg_def XMM6c( SOC, SOC, Op_RegF, 6, xmm6->as_VMReg()->next(2));
80131b419f85 7181494: cleanup avx and vectors code
kvn
parents: 13108
diff changeset
   627
reg_def XMM6d( SOC, SOC, Op_RegF, 6, xmm6->as_VMReg()->next(3));
80131b419f85 7181494: cleanup avx and vectors code
kvn
parents: 13108
diff changeset
   628
reg_def XMM6e( SOC, SOC, Op_RegF, 6, xmm6->as_VMReg()->next(4));
80131b419f85 7181494: cleanup avx and vectors code
kvn
parents: 13108
diff changeset
   629
reg_def XMM6f( SOC, SOC, Op_RegF, 6, xmm6->as_VMReg()->next(5));
80131b419f85 7181494: cleanup avx and vectors code
kvn
parents: 13108
diff changeset
   630
reg_def XMM6g( SOC, SOC, Op_RegF, 6, xmm6->as_VMReg()->next(6));
80131b419f85 7181494: cleanup avx and vectors code
kvn
parents: 13108
diff changeset
   631
reg_def XMM6h( SOC, SOC, Op_RegF, 6, xmm6->as_VMReg()->next(7));
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   632
reg_def XMM6i( SOC, SOC, Op_RegF, 6, xmm6->as_VMReg()->next(8));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   633
reg_def XMM6j( SOC, SOC, Op_RegF, 6, xmm6->as_VMReg()->next(9));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   634
reg_def XMM6k( SOC, SOC, Op_RegF, 6, xmm6->as_VMReg()->next(10));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   635
reg_def XMM6l( SOC, SOC, Op_RegF, 6, xmm6->as_VMReg()->next(11));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   636
reg_def XMM6m( SOC, SOC, Op_RegF, 6, xmm6->as_VMReg()->next(12));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   637
reg_def XMM6n( SOC, SOC, Op_RegF, 6, xmm6->as_VMReg()->next(13));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   638
reg_def XMM6o( SOC, SOC, Op_RegF, 6, xmm6->as_VMReg()->next(14));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   639
reg_def XMM6p( SOC, SOC, Op_RegF, 6, xmm6->as_VMReg()->next(15));
13104
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
   640
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
   641
reg_def XMM7 ( SOC, SOC, Op_RegF, 7, xmm7->as_VMReg());
13294
80131b419f85 7181494: cleanup avx and vectors code
kvn
parents: 13108
diff changeset
   642
reg_def XMM7b( SOC, SOC, Op_RegF, 7, xmm7->as_VMReg()->next(1));
80131b419f85 7181494: cleanup avx and vectors code
kvn
parents: 13108
diff changeset
   643
reg_def XMM7c( SOC, SOC, Op_RegF, 7, xmm7->as_VMReg()->next(2));
80131b419f85 7181494: cleanup avx and vectors code
kvn
parents: 13108
diff changeset
   644
reg_def XMM7d( SOC, SOC, Op_RegF, 7, xmm7->as_VMReg()->next(3));
80131b419f85 7181494: cleanup avx and vectors code
kvn
parents: 13108
diff changeset
   645
reg_def XMM7e( SOC, SOC, Op_RegF, 7, xmm7->as_VMReg()->next(4));
80131b419f85 7181494: cleanup avx and vectors code
kvn
parents: 13108
diff changeset
   646
reg_def XMM7f( SOC, SOC, Op_RegF, 7, xmm7->as_VMReg()->next(5));
80131b419f85 7181494: cleanup avx and vectors code
kvn
parents: 13108
diff changeset
   647
reg_def XMM7g( SOC, SOC, Op_RegF, 7, xmm7->as_VMReg()->next(6));
80131b419f85 7181494: cleanup avx and vectors code
kvn
parents: 13108
diff changeset
   648
reg_def XMM7h( SOC, SOC, Op_RegF, 7, xmm7->as_VMReg()->next(7));
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   649
reg_def XMM7i( SOC, SOC, Op_RegF, 7, xmm7->as_VMReg()->next(8));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   650
reg_def XMM7j( SOC, SOC, Op_RegF, 7, xmm7->as_VMReg()->next(9));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   651
reg_def XMM7k( SOC, SOC, Op_RegF, 7, xmm7->as_VMReg()->next(10));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   652
reg_def XMM7l( SOC, SOC, Op_RegF, 7, xmm7->as_VMReg()->next(11));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   653
reg_def XMM7m( SOC, SOC, Op_RegF, 7, xmm7->as_VMReg()->next(12));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   654
reg_def XMM7n( SOC, SOC, Op_RegF, 7, xmm7->as_VMReg()->next(13));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   655
reg_def XMM7o( SOC, SOC, Op_RegF, 7, xmm7->as_VMReg()->next(14));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   656
reg_def XMM7p( SOC, SOC, Op_RegF, 7, xmm7->as_VMReg()->next(15));
13104
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
   657
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
   658
#ifdef _LP64
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
   659
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
   660
reg_def XMM8 ( SOC, SOC, Op_RegF, 8, xmm8->as_VMReg());
13294
80131b419f85 7181494: cleanup avx and vectors code
kvn
parents: 13108
diff changeset
   661
reg_def XMM8b( SOC, SOC, Op_RegF, 8, xmm8->as_VMReg()->next(1));
80131b419f85 7181494: cleanup avx and vectors code
kvn
parents: 13108
diff changeset
   662
reg_def XMM8c( SOC, SOC, Op_RegF, 8, xmm8->as_VMReg()->next(2));
80131b419f85 7181494: cleanup avx and vectors code
kvn
parents: 13108
diff changeset
   663
reg_def XMM8d( SOC, SOC, Op_RegF, 8, xmm8->as_VMReg()->next(3));
80131b419f85 7181494: cleanup avx and vectors code
kvn
parents: 13108
diff changeset
   664
reg_def XMM8e( SOC, SOC, Op_RegF, 8, xmm8->as_VMReg()->next(4));
80131b419f85 7181494: cleanup avx and vectors code
kvn
parents: 13108
diff changeset
   665
reg_def XMM8f( SOC, SOC, Op_RegF, 8, xmm8->as_VMReg()->next(5));
80131b419f85 7181494: cleanup avx and vectors code
kvn
parents: 13108
diff changeset
   666
reg_def XMM8g( SOC, SOC, Op_RegF, 8, xmm8->as_VMReg()->next(6));
80131b419f85 7181494: cleanup avx and vectors code
kvn
parents: 13108
diff changeset
   667
reg_def XMM8h( SOC, SOC, Op_RegF, 8, xmm8->as_VMReg()->next(7));
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   668
reg_def XMM8i( SOC, SOC, Op_RegF, 8, xmm8->as_VMReg()->next(8));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   669
reg_def XMM8j( SOC, SOC, Op_RegF, 8, xmm8->as_VMReg()->next(9));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   670
reg_def XMM8k( SOC, SOC, Op_RegF, 8, xmm8->as_VMReg()->next(10));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   671
reg_def XMM8l( SOC, SOC, Op_RegF, 8, xmm8->as_VMReg()->next(11));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   672
reg_def XMM8m( SOC, SOC, Op_RegF, 8, xmm8->as_VMReg()->next(12));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   673
reg_def XMM8n( SOC, SOC, Op_RegF, 8, xmm8->as_VMReg()->next(13));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   674
reg_def XMM8o( SOC, SOC, Op_RegF, 8, xmm8->as_VMReg()->next(14));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   675
reg_def XMM8p( SOC, SOC, Op_RegF, 8, xmm8->as_VMReg()->next(15));
13104
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
   676
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
   677
reg_def XMM9 ( SOC, SOC, Op_RegF, 9, xmm9->as_VMReg());
13294
80131b419f85 7181494: cleanup avx and vectors code
kvn
parents: 13108
diff changeset
   678
reg_def XMM9b( SOC, SOC, Op_RegF, 9, xmm9->as_VMReg()->next(1));
80131b419f85 7181494: cleanup avx and vectors code
kvn
parents: 13108
diff changeset
   679
reg_def XMM9c( SOC, SOC, Op_RegF, 9, xmm9->as_VMReg()->next(2));
80131b419f85 7181494: cleanup avx and vectors code
kvn
parents: 13108
diff changeset
   680
reg_def XMM9d( SOC, SOC, Op_RegF, 9, xmm9->as_VMReg()->next(3));
80131b419f85 7181494: cleanup avx and vectors code
kvn
parents: 13108
diff changeset
   681
reg_def XMM9e( SOC, SOC, Op_RegF, 9, xmm9->as_VMReg()->next(4));
80131b419f85 7181494: cleanup avx and vectors code
kvn
parents: 13108
diff changeset
   682
reg_def XMM9f( SOC, SOC, Op_RegF, 9, xmm9->as_VMReg()->next(5));
80131b419f85 7181494: cleanup avx and vectors code
kvn
parents: 13108
diff changeset
   683
reg_def XMM9g( SOC, SOC, Op_RegF, 9, xmm9->as_VMReg()->next(6));
80131b419f85 7181494: cleanup avx and vectors code
kvn
parents: 13108
diff changeset
   684
reg_def XMM9h( SOC, SOC, Op_RegF, 9, xmm9->as_VMReg()->next(7));
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   685
reg_def XMM9i( SOC, SOC, Op_RegF, 9, xmm9->as_VMReg()->next(8));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   686
reg_def XMM9j( SOC, SOC, Op_RegF, 9, xmm9->as_VMReg()->next(9));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   687
reg_def XMM9k( SOC, SOC, Op_RegF, 9, xmm9->as_VMReg()->next(10));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   688
reg_def XMM9l( SOC, SOC, Op_RegF, 9, xmm9->as_VMReg()->next(11));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   689
reg_def XMM9m( SOC, SOC, Op_RegF, 9, xmm9->as_VMReg()->next(12));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   690
reg_def XMM9n( SOC, SOC, Op_RegF, 9, xmm9->as_VMReg()->next(13));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   691
reg_def XMM9o( SOC, SOC, Op_RegF, 9, xmm9->as_VMReg()->next(14));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   692
reg_def XMM9p( SOC, SOC, Op_RegF, 9, xmm9->as_VMReg()->next(15));
13104
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
   693
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
   694
reg_def XMM10 ( SOC, SOC, Op_RegF, 10, xmm10->as_VMReg());
13294
80131b419f85 7181494: cleanup avx and vectors code
kvn
parents: 13108
diff changeset
   695
reg_def XMM10b( SOC, SOC, Op_RegF, 10, xmm10->as_VMReg()->next(1));
80131b419f85 7181494: cleanup avx and vectors code
kvn
parents: 13108
diff changeset
   696
reg_def XMM10c( SOC, SOC, Op_RegF, 10, xmm10->as_VMReg()->next(2));
80131b419f85 7181494: cleanup avx and vectors code
kvn
parents: 13108
diff changeset
   697
reg_def XMM10d( SOC, SOC, Op_RegF, 10, xmm10->as_VMReg()->next(3));
80131b419f85 7181494: cleanup avx and vectors code
kvn
parents: 13108
diff changeset
   698
reg_def XMM10e( SOC, SOC, Op_RegF, 10, xmm10->as_VMReg()->next(4));
80131b419f85 7181494: cleanup avx and vectors code
kvn
parents: 13108
diff changeset
   699
reg_def XMM10f( SOC, SOC, Op_RegF, 10, xmm10->as_VMReg()->next(5));
80131b419f85 7181494: cleanup avx and vectors code
kvn
parents: 13108
diff changeset
   700
reg_def XMM10g( SOC, SOC, Op_RegF, 10, xmm10->as_VMReg()->next(6));
80131b419f85 7181494: cleanup avx and vectors code
kvn
parents: 13108
diff changeset
   701
reg_def XMM10h( SOC, SOC, Op_RegF, 10, xmm10->as_VMReg()->next(7));
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   702
reg_def XMM10i( SOC, SOC, Op_RegF, 10, xmm10->as_VMReg()->next(8));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   703
reg_def XMM10j( SOC, SOC, Op_RegF, 10, xmm10->as_VMReg()->next(9));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   704
reg_def XMM10k( SOC, SOC, Op_RegF, 10, xmm10->as_VMReg()->next(10));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   705
reg_def XMM10l( SOC, SOC, Op_RegF, 10, xmm10->as_VMReg()->next(11));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   706
reg_def XMM10m( SOC, SOC, Op_RegF, 10, xmm10->as_VMReg()->next(12));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   707
reg_def XMM10n( SOC, SOC, Op_RegF, 10, xmm10->as_VMReg()->next(13));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   708
reg_def XMM10o( SOC, SOC, Op_RegF, 10, xmm10->as_VMReg()->next(14));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   709
reg_def XMM10p( SOC, SOC, Op_RegF, 10, xmm10->as_VMReg()->next(15));
13104
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
   710
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
   711
reg_def XMM11 ( SOC, SOC, Op_RegF, 11, xmm11->as_VMReg());
13294
80131b419f85 7181494: cleanup avx and vectors code
kvn
parents: 13108
diff changeset
   712
reg_def XMM11b( SOC, SOC, Op_RegF, 11, xmm11->as_VMReg()->next(1));
80131b419f85 7181494: cleanup avx and vectors code
kvn
parents: 13108
diff changeset
   713
reg_def XMM11c( SOC, SOC, Op_RegF, 11, xmm11->as_VMReg()->next(2));
80131b419f85 7181494: cleanup avx and vectors code
kvn
parents: 13108
diff changeset
   714
reg_def XMM11d( SOC, SOC, Op_RegF, 11, xmm11->as_VMReg()->next(3));
80131b419f85 7181494: cleanup avx and vectors code
kvn
parents: 13108
diff changeset
   715
reg_def XMM11e( SOC, SOC, Op_RegF, 11, xmm11->as_VMReg()->next(4));
80131b419f85 7181494: cleanup avx and vectors code
kvn
parents: 13108
diff changeset
   716
reg_def XMM11f( SOC, SOC, Op_RegF, 11, xmm11->as_VMReg()->next(5));
80131b419f85 7181494: cleanup avx and vectors code
kvn
parents: 13108
diff changeset
   717
reg_def XMM11g( SOC, SOC, Op_RegF, 11, xmm11->as_VMReg()->next(6));
80131b419f85 7181494: cleanup avx and vectors code
kvn
parents: 13108
diff changeset
   718
reg_def XMM11h( SOC, SOC, Op_RegF, 11, xmm11->as_VMReg()->next(7));
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   719
reg_def XMM11i( SOC, SOC, Op_RegF, 11, xmm11->as_VMReg()->next(8));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   720
reg_def XMM11j( SOC, SOC, Op_RegF, 11, xmm11->as_VMReg()->next(9));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   721
reg_def XMM11k( SOC, SOC, Op_RegF, 11, xmm11->as_VMReg()->next(10));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   722
reg_def XMM11l( SOC, SOC, Op_RegF, 11, xmm11->as_VMReg()->next(11));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   723
reg_def XMM11m( SOC, SOC, Op_RegF, 11, xmm11->as_VMReg()->next(12));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   724
reg_def XMM11n( SOC, SOC, Op_RegF, 11, xmm11->as_VMReg()->next(13));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   725
reg_def XMM11o( SOC, SOC, Op_RegF, 11, xmm11->as_VMReg()->next(14));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   726
reg_def XMM11p( SOC, SOC, Op_RegF, 11, xmm11->as_VMReg()->next(15));
13104
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
   727
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
   728
reg_def XMM12 ( SOC, SOC, Op_RegF, 12, xmm12->as_VMReg());
13294
80131b419f85 7181494: cleanup avx and vectors code
kvn
parents: 13108
diff changeset
   729
reg_def XMM12b( SOC, SOC, Op_RegF, 12, xmm12->as_VMReg()->next(1));
80131b419f85 7181494: cleanup avx and vectors code
kvn
parents: 13108
diff changeset
   730
reg_def XMM12c( SOC, SOC, Op_RegF, 12, xmm12->as_VMReg()->next(2));
80131b419f85 7181494: cleanup avx and vectors code
kvn
parents: 13108
diff changeset
   731
reg_def XMM12d( SOC, SOC, Op_RegF, 12, xmm12->as_VMReg()->next(3));
80131b419f85 7181494: cleanup avx and vectors code
kvn
parents: 13108
diff changeset
   732
reg_def XMM12e( SOC, SOC, Op_RegF, 12, xmm12->as_VMReg()->next(4));
80131b419f85 7181494: cleanup avx and vectors code
kvn
parents: 13108
diff changeset
   733
reg_def XMM12f( SOC, SOC, Op_RegF, 12, xmm12->as_VMReg()->next(5));
80131b419f85 7181494: cleanup avx and vectors code
kvn
parents: 13108
diff changeset
   734
reg_def XMM12g( SOC, SOC, Op_RegF, 12, xmm12->as_VMReg()->next(6));
80131b419f85 7181494: cleanup avx and vectors code
kvn
parents: 13108
diff changeset
   735
reg_def XMM12h( SOC, SOC, Op_RegF, 12, xmm12->as_VMReg()->next(7));
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   736
reg_def XMM12i( SOC, SOC, Op_RegF, 12, xmm12->as_VMReg()->next(8));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   737
reg_def XMM12j( SOC, SOC, Op_RegF, 12, xmm12->as_VMReg()->next(9));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   738
reg_def XMM12k( SOC, SOC, Op_RegF, 12, xmm12->as_VMReg()->next(10));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   739
reg_def XMM12l( SOC, SOC, Op_RegF, 12, xmm12->as_VMReg()->next(11));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   740
reg_def XMM12m( SOC, SOC, Op_RegF, 12, xmm12->as_VMReg()->next(12));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   741
reg_def XMM12n( SOC, SOC, Op_RegF, 12, xmm12->as_VMReg()->next(13));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   742
reg_def XMM12o( SOC, SOC, Op_RegF, 12, xmm12->as_VMReg()->next(14));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   743
reg_def XMM12p( SOC, SOC, Op_RegF, 12, xmm12->as_VMReg()->next(15));
13104
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
   744
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
   745
reg_def XMM13 ( SOC, SOC, Op_RegF, 13, xmm13->as_VMReg());
13294
80131b419f85 7181494: cleanup avx and vectors code
kvn
parents: 13108
diff changeset
   746
reg_def XMM13b( SOC, SOC, Op_RegF, 13, xmm13->as_VMReg()->next(1));
80131b419f85 7181494: cleanup avx and vectors code
kvn
parents: 13108
diff changeset
   747
reg_def XMM13c( SOC, SOC, Op_RegF, 13, xmm13->as_VMReg()->next(2));
80131b419f85 7181494: cleanup avx and vectors code
kvn
parents: 13108
diff changeset
   748
reg_def XMM13d( SOC, SOC, Op_RegF, 13, xmm13->as_VMReg()->next(3));
80131b419f85 7181494: cleanup avx and vectors code
kvn
parents: 13108
diff changeset
   749
reg_def XMM13e( SOC, SOC, Op_RegF, 13, xmm13->as_VMReg()->next(4));
80131b419f85 7181494: cleanup avx and vectors code
kvn
parents: 13108
diff changeset
   750
reg_def XMM13f( SOC, SOC, Op_RegF, 13, xmm13->as_VMReg()->next(5));
80131b419f85 7181494: cleanup avx and vectors code
kvn
parents: 13108
diff changeset
   751
reg_def XMM13g( SOC, SOC, Op_RegF, 13, xmm13->as_VMReg()->next(6));
80131b419f85 7181494: cleanup avx and vectors code
kvn
parents: 13108
diff changeset
   752
reg_def XMM13h( SOC, SOC, Op_RegF, 13, xmm13->as_VMReg()->next(7));
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   753
reg_def XMM13i( SOC, SOC, Op_RegF, 13, xmm13->as_VMReg()->next(8));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   754
reg_def XMM13j( SOC, SOC, Op_RegF, 13, xmm13->as_VMReg()->next(9));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   755
reg_def XMM13k( SOC, SOC, Op_RegF, 13, xmm13->as_VMReg()->next(10));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   756
reg_def XMM13l( SOC, SOC, Op_RegF, 13, xmm13->as_VMReg()->next(11));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   757
reg_def XMM13m( SOC, SOC, Op_RegF, 13, xmm13->as_VMReg()->next(12));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   758
reg_def XMM13n( SOC, SOC, Op_RegF, 13, xmm13->as_VMReg()->next(13));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   759
reg_def XMM13o( SOC, SOC, Op_RegF, 13, xmm13->as_VMReg()->next(14));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   760
reg_def XMM13p( SOC, SOC, Op_RegF, 13, xmm13->as_VMReg()->next(15));
13104
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
   761
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
   762
reg_def XMM14 ( SOC, SOC, Op_RegF, 14, xmm14->as_VMReg());
13294
80131b419f85 7181494: cleanup avx and vectors code
kvn
parents: 13108
diff changeset
   763
reg_def XMM14b( SOC, SOC, Op_RegF, 14, xmm14->as_VMReg()->next(1));
80131b419f85 7181494: cleanup avx and vectors code
kvn
parents: 13108
diff changeset
   764
reg_def XMM14c( SOC, SOC, Op_RegF, 14, xmm14->as_VMReg()->next(2));
80131b419f85 7181494: cleanup avx and vectors code
kvn
parents: 13108
diff changeset
   765
reg_def XMM14d( SOC, SOC, Op_RegF, 14, xmm14->as_VMReg()->next(3));
80131b419f85 7181494: cleanup avx and vectors code
kvn
parents: 13108
diff changeset
   766
reg_def XMM14e( SOC, SOC, Op_RegF, 14, xmm14->as_VMReg()->next(4));
80131b419f85 7181494: cleanup avx and vectors code
kvn
parents: 13108
diff changeset
   767
reg_def XMM14f( SOC, SOC, Op_RegF, 14, xmm14->as_VMReg()->next(5));
80131b419f85 7181494: cleanup avx and vectors code
kvn
parents: 13108
diff changeset
   768
reg_def XMM14g( SOC, SOC, Op_RegF, 14, xmm14->as_VMReg()->next(6));
80131b419f85 7181494: cleanup avx and vectors code
kvn
parents: 13108
diff changeset
   769
reg_def XMM14h( SOC, SOC, Op_RegF, 14, xmm14->as_VMReg()->next(7));
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   770
reg_def XMM14i( SOC, SOC, Op_RegF, 14, xmm14->as_VMReg()->next(8));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   771
reg_def XMM14j( SOC, SOC, Op_RegF, 14, xmm14->as_VMReg()->next(9));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   772
reg_def XMM14k( SOC, SOC, Op_RegF, 14, xmm14->as_VMReg()->next(10));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   773
reg_def XMM14l( SOC, SOC, Op_RegF, 14, xmm14->as_VMReg()->next(11));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   774
reg_def XMM14m( SOC, SOC, Op_RegF, 14, xmm14->as_VMReg()->next(12));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   775
reg_def XMM14n( SOC, SOC, Op_RegF, 14, xmm14->as_VMReg()->next(13));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   776
reg_def XMM14o( SOC, SOC, Op_RegF, 14, xmm14->as_VMReg()->next(14));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   777
reg_def XMM14p( SOC, SOC, Op_RegF, 14, xmm14->as_VMReg()->next(15));
13104
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
   778
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
   779
reg_def XMM15 ( SOC, SOC, Op_RegF, 15, xmm15->as_VMReg());
13294
80131b419f85 7181494: cleanup avx and vectors code
kvn
parents: 13108
diff changeset
   780
reg_def XMM15b( SOC, SOC, Op_RegF, 15, xmm15->as_VMReg()->next(1));
80131b419f85 7181494: cleanup avx and vectors code
kvn
parents: 13108
diff changeset
   781
reg_def XMM15c( SOC, SOC, Op_RegF, 15, xmm15->as_VMReg()->next(2));
80131b419f85 7181494: cleanup avx and vectors code
kvn
parents: 13108
diff changeset
   782
reg_def XMM15d( SOC, SOC, Op_RegF, 15, xmm15->as_VMReg()->next(3));
80131b419f85 7181494: cleanup avx and vectors code
kvn
parents: 13108
diff changeset
   783
reg_def XMM15e( SOC, SOC, Op_RegF, 15, xmm15->as_VMReg()->next(4));
80131b419f85 7181494: cleanup avx and vectors code
kvn
parents: 13108
diff changeset
   784
reg_def XMM15f( SOC, SOC, Op_RegF, 15, xmm15->as_VMReg()->next(5));
80131b419f85 7181494: cleanup avx and vectors code
kvn
parents: 13108
diff changeset
   785
reg_def XMM15g( SOC, SOC, Op_RegF, 15, xmm15->as_VMReg()->next(6));
80131b419f85 7181494: cleanup avx and vectors code
kvn
parents: 13108
diff changeset
   786
reg_def XMM15h( SOC, SOC, Op_RegF, 15, xmm15->as_VMReg()->next(7));
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   787
reg_def XMM15i( SOC, SOC, Op_RegF, 15, xmm15->as_VMReg()->next(8));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   788
reg_def XMM15j( SOC, SOC, Op_RegF, 15, xmm15->as_VMReg()->next(9));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   789
reg_def XMM15k( SOC, SOC, Op_RegF, 15, xmm15->as_VMReg()->next(10));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   790
reg_def XMM15l( SOC, SOC, Op_RegF, 15, xmm15->as_VMReg()->next(11));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   791
reg_def XMM15m( SOC, SOC, Op_RegF, 15, xmm15->as_VMReg()->next(12));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   792
reg_def XMM15n( SOC, SOC, Op_RegF, 15, xmm15->as_VMReg()->next(13));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   793
reg_def XMM15o( SOC, SOC, Op_RegF, 15, xmm15->as_VMReg()->next(14));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   794
reg_def XMM15p( SOC, SOC, Op_RegF, 15, xmm15->as_VMReg()->next(15));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   795
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   796
reg_def XMM16 ( SOC, SOC, Op_RegF, 16, xmm16->as_VMReg());
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   797
reg_def XMM16b( SOC, SOC, Op_RegF, 16, xmm16->as_VMReg()->next(1));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   798
reg_def XMM16c( SOC, SOC, Op_RegF, 16, xmm16->as_VMReg()->next(2));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   799
reg_def XMM16d( SOC, SOC, Op_RegF, 16, xmm16->as_VMReg()->next(3));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   800
reg_def XMM16e( SOC, SOC, Op_RegF, 16, xmm16->as_VMReg()->next(4));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   801
reg_def XMM16f( SOC, SOC, Op_RegF, 16, xmm16->as_VMReg()->next(5));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   802
reg_def XMM16g( SOC, SOC, Op_RegF, 16, xmm16->as_VMReg()->next(6));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   803
reg_def XMM16h( SOC, SOC, Op_RegF, 16, xmm16->as_VMReg()->next(7));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   804
reg_def XMM16i( SOC, SOC, Op_RegF, 16, xmm16->as_VMReg()->next(8));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   805
reg_def XMM16j( SOC, SOC, Op_RegF, 16, xmm16->as_VMReg()->next(9));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   806
reg_def XMM16k( SOC, SOC, Op_RegF, 16, xmm16->as_VMReg()->next(10));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   807
reg_def XMM16l( SOC, SOC, Op_RegF, 16, xmm16->as_VMReg()->next(11));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   808
reg_def XMM16m( SOC, SOC, Op_RegF, 16, xmm16->as_VMReg()->next(12));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   809
reg_def XMM16n( SOC, SOC, Op_RegF, 16, xmm16->as_VMReg()->next(13));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   810
reg_def XMM16o( SOC, SOC, Op_RegF, 16, xmm16->as_VMReg()->next(14));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   811
reg_def XMM16p( SOC, SOC, Op_RegF, 16, xmm16->as_VMReg()->next(15));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   812
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   813
reg_def XMM17 ( SOC, SOC, Op_RegF, 17, xmm17->as_VMReg());
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   814
reg_def XMM17b( SOC, SOC, Op_RegF, 17, xmm17->as_VMReg()->next(1));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   815
reg_def XMM17c( SOC, SOC, Op_RegF, 17, xmm17->as_VMReg()->next(2));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   816
reg_def XMM17d( SOC, SOC, Op_RegF, 17, xmm17->as_VMReg()->next(3));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   817
reg_def XMM17e( SOC, SOC, Op_RegF, 17, xmm17->as_VMReg()->next(4));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   818
reg_def XMM17f( SOC, SOC, Op_RegF, 17, xmm17->as_VMReg()->next(5));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   819
reg_def XMM17g( SOC, SOC, Op_RegF, 17, xmm17->as_VMReg()->next(6));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   820
reg_def XMM17h( SOC, SOC, Op_RegF, 17, xmm17->as_VMReg()->next(7));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   821
reg_def XMM17i( SOC, SOC, Op_RegF, 17, xmm17->as_VMReg()->next(8));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   822
reg_def XMM17j( SOC, SOC, Op_RegF, 17, xmm17->as_VMReg()->next(9));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   823
reg_def XMM17k( SOC, SOC, Op_RegF, 17, xmm17->as_VMReg()->next(10));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   824
reg_def XMM17l( SOC, SOC, Op_RegF, 17, xmm17->as_VMReg()->next(11));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   825
reg_def XMM17m( SOC, SOC, Op_RegF, 17, xmm17->as_VMReg()->next(12));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   826
reg_def XMM17n( SOC, SOC, Op_RegF, 17, xmm17->as_VMReg()->next(13));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   827
reg_def XMM17o( SOC, SOC, Op_RegF, 17, xmm17->as_VMReg()->next(14));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   828
reg_def XMM17p( SOC, SOC, Op_RegF, 17, xmm17->as_VMReg()->next(15));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   829
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   830
reg_def XMM18 ( SOC, SOC, Op_RegF, 18, xmm18->as_VMReg());
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   831
reg_def XMM18b( SOC, SOC, Op_RegF, 18, xmm18->as_VMReg()->next(1));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   832
reg_def XMM18c( SOC, SOC, Op_RegF, 18, xmm18->as_VMReg()->next(2));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   833
reg_def XMM18d( SOC, SOC, Op_RegF, 18, xmm18->as_VMReg()->next(3));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   834
reg_def XMM18e( SOC, SOC, Op_RegF, 18, xmm18->as_VMReg()->next(4));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   835
reg_def XMM18f( SOC, SOC, Op_RegF, 18, xmm18->as_VMReg()->next(5));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   836
reg_def XMM18g( SOC, SOC, Op_RegF, 18, xmm18->as_VMReg()->next(6));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   837
reg_def XMM18h( SOC, SOC, Op_RegF, 18, xmm18->as_VMReg()->next(7));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   838
reg_def XMM18i( SOC, SOC, Op_RegF, 18, xmm18->as_VMReg()->next(8));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   839
reg_def XMM18j( SOC, SOC, Op_RegF, 18, xmm18->as_VMReg()->next(9));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   840
reg_def XMM18k( SOC, SOC, Op_RegF, 18, xmm18->as_VMReg()->next(10));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   841
reg_def XMM18l( SOC, SOC, Op_RegF, 18, xmm18->as_VMReg()->next(11));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   842
reg_def XMM18m( SOC, SOC, Op_RegF, 18, xmm18->as_VMReg()->next(12));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   843
reg_def XMM18n( SOC, SOC, Op_RegF, 18, xmm18->as_VMReg()->next(13));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   844
reg_def XMM18o( SOC, SOC, Op_RegF, 18, xmm18->as_VMReg()->next(14));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   845
reg_def XMM18p( SOC, SOC, Op_RegF, 18, xmm18->as_VMReg()->next(15));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   846
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   847
reg_def XMM19 ( SOC, SOC, Op_RegF, 19, xmm19->as_VMReg());
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   848
reg_def XMM19b( SOC, SOC, Op_RegF, 19, xmm19->as_VMReg()->next(1));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   849
reg_def XMM19c( SOC, SOC, Op_RegF, 19, xmm19->as_VMReg()->next(2));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   850
reg_def XMM19d( SOC, SOC, Op_RegF, 19, xmm19->as_VMReg()->next(3));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   851
reg_def XMM19e( SOC, SOC, Op_RegF, 19, xmm19->as_VMReg()->next(4));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   852
reg_def XMM19f( SOC, SOC, Op_RegF, 19, xmm19->as_VMReg()->next(5));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   853
reg_def XMM19g( SOC, SOC, Op_RegF, 19, xmm19->as_VMReg()->next(6));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   854
reg_def XMM19h( SOC, SOC, Op_RegF, 19, xmm19->as_VMReg()->next(7));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   855
reg_def XMM19i( SOC, SOC, Op_RegF, 19, xmm19->as_VMReg()->next(8));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   856
reg_def XMM19j( SOC, SOC, Op_RegF, 19, xmm19->as_VMReg()->next(9));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   857
reg_def XMM19k( SOC, SOC, Op_RegF, 19, xmm19->as_VMReg()->next(10));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   858
reg_def XMM19l( SOC, SOC, Op_RegF, 19, xmm19->as_VMReg()->next(11));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   859
reg_def XMM19m( SOC, SOC, Op_RegF, 19, xmm19->as_VMReg()->next(12));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   860
reg_def XMM19n( SOC, SOC, Op_RegF, 19, xmm19->as_VMReg()->next(13));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   861
reg_def XMM19o( SOC, SOC, Op_RegF, 19, xmm19->as_VMReg()->next(14));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   862
reg_def XMM19p( SOC, SOC, Op_RegF, 19, xmm19->as_VMReg()->next(15));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   863
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   864
reg_def XMM20 ( SOC, SOC, Op_RegF, 20, xmm20->as_VMReg());
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   865
reg_def XMM20b( SOC, SOC, Op_RegF, 20, xmm20->as_VMReg()->next(1));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   866
reg_def XMM20c( SOC, SOC, Op_RegF, 20, xmm20->as_VMReg()->next(2));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   867
reg_def XMM20d( SOC, SOC, Op_RegF, 20, xmm20->as_VMReg()->next(3));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   868
reg_def XMM20e( SOC, SOC, Op_RegF, 20, xmm20->as_VMReg()->next(4));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   869
reg_def XMM20f( SOC, SOC, Op_RegF, 20, xmm20->as_VMReg()->next(5));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   870
reg_def XMM20g( SOC, SOC, Op_RegF, 20, xmm20->as_VMReg()->next(6));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   871
reg_def XMM20h( SOC, SOC, Op_RegF, 20, xmm20->as_VMReg()->next(7));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   872
reg_def XMM20i( SOC, SOC, Op_RegF, 20, xmm20->as_VMReg()->next(8));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   873
reg_def XMM20j( SOC, SOC, Op_RegF, 20, xmm20->as_VMReg()->next(9));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   874
reg_def XMM20k( SOC, SOC, Op_RegF, 20, xmm20->as_VMReg()->next(10));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   875
reg_def XMM20l( SOC, SOC, Op_RegF, 20, xmm20->as_VMReg()->next(11));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   876
reg_def XMM20m( SOC, SOC, Op_RegF, 20, xmm20->as_VMReg()->next(12));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   877
reg_def XMM20n( SOC, SOC, Op_RegF, 20, xmm20->as_VMReg()->next(13));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   878
reg_def XMM20o( SOC, SOC, Op_RegF, 20, xmm20->as_VMReg()->next(14));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   879
reg_def XMM20p( SOC, SOC, Op_RegF, 20, xmm20->as_VMReg()->next(15));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   880
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   881
reg_def XMM21 ( SOC, SOC, Op_RegF, 21, xmm21->as_VMReg());
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   882
reg_def XMM21b( SOC, SOC, Op_RegF, 21, xmm21->as_VMReg()->next(1));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   883
reg_def XMM21c( SOC, SOC, Op_RegF, 21, xmm21->as_VMReg()->next(2));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   884
reg_def XMM21d( SOC, SOC, Op_RegF, 21, xmm21->as_VMReg()->next(3));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   885
reg_def XMM21e( SOC, SOC, Op_RegF, 21, xmm21->as_VMReg()->next(4));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   886
reg_def XMM21f( SOC, SOC, Op_RegF, 21, xmm21->as_VMReg()->next(5));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   887
reg_def XMM21g( SOC, SOC, Op_RegF, 21, xmm21->as_VMReg()->next(6));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   888
reg_def XMM21h( SOC, SOC, Op_RegF, 21, xmm21->as_VMReg()->next(7));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   889
reg_def XMM21i( SOC, SOC, Op_RegF, 21, xmm21->as_VMReg()->next(8));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   890
reg_def XMM21j( SOC, SOC, Op_RegF, 21, xmm21->as_VMReg()->next(9));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   891
reg_def XMM21k( SOC, SOC, Op_RegF, 21, xmm21->as_VMReg()->next(10));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   892
reg_def XMM21l( SOC, SOC, Op_RegF, 21, xmm21->as_VMReg()->next(11));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   893
reg_def XMM21m( SOC, SOC, Op_RegF, 21, xmm21->as_VMReg()->next(12));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   894
reg_def XMM21n( SOC, SOC, Op_RegF, 21, xmm21->as_VMReg()->next(13));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   895
reg_def XMM21o( SOC, SOC, Op_RegF, 21, xmm21->as_VMReg()->next(14));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   896
reg_def XMM21p( SOC, SOC, Op_RegF, 21, xmm21->as_VMReg()->next(15));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   897
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   898
reg_def XMM22 ( SOC, SOC, Op_RegF, 22, xmm22->as_VMReg());
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   899
reg_def XMM22b( SOC, SOC, Op_RegF, 22, xmm22->as_VMReg()->next(1));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   900
reg_def XMM22c( SOC, SOC, Op_RegF, 22, xmm22->as_VMReg()->next(2));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   901
reg_def XMM22d( SOC, SOC, Op_RegF, 22, xmm22->as_VMReg()->next(3));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   902
reg_def XMM22e( SOC, SOC, Op_RegF, 22, xmm22->as_VMReg()->next(4));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   903
reg_def XMM22f( SOC, SOC, Op_RegF, 22, xmm22->as_VMReg()->next(5));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   904
reg_def XMM22g( SOC, SOC, Op_RegF, 22, xmm22->as_VMReg()->next(6));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   905
reg_def XMM22h( SOC, SOC, Op_RegF, 22, xmm22->as_VMReg()->next(7));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   906
reg_def XMM22i( SOC, SOC, Op_RegF, 22, xmm22->as_VMReg()->next(8));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   907
reg_def XMM22j( SOC, SOC, Op_RegF, 22, xmm22->as_VMReg()->next(9));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   908
reg_def XMM22k( SOC, SOC, Op_RegF, 22, xmm22->as_VMReg()->next(10));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   909
reg_def XMM22l( SOC, SOC, Op_RegF, 22, xmm22->as_VMReg()->next(11));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   910
reg_def XMM22m( SOC, SOC, Op_RegF, 22, xmm22->as_VMReg()->next(12));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   911
reg_def XMM22n( SOC, SOC, Op_RegF, 22, xmm22->as_VMReg()->next(13));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   912
reg_def XMM22o( SOC, SOC, Op_RegF, 22, xmm22->as_VMReg()->next(14));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   913
reg_def XMM22p( SOC, SOC, Op_RegF, 22, xmm22->as_VMReg()->next(15));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   914
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   915
reg_def XMM23 ( SOC, SOC, Op_RegF, 23, xmm23->as_VMReg());
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   916
reg_def XMM23b( SOC, SOC, Op_RegF, 23, xmm23->as_VMReg()->next(1));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   917
reg_def XMM23c( SOC, SOC, Op_RegF, 23, xmm23->as_VMReg()->next(2));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   918
reg_def XMM23d( SOC, SOC, Op_RegF, 23, xmm23->as_VMReg()->next(3));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   919
reg_def XMM23e( SOC, SOC, Op_RegF, 23, xmm23->as_VMReg()->next(4));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   920
reg_def XMM23f( SOC, SOC, Op_RegF, 23, xmm23->as_VMReg()->next(5));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   921
reg_def XMM23g( SOC, SOC, Op_RegF, 23, xmm23->as_VMReg()->next(6));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   922
reg_def XMM23h( SOC, SOC, Op_RegF, 23, xmm23->as_VMReg()->next(7));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   923
reg_def XMM23i( SOC, SOC, Op_RegF, 23, xmm23->as_VMReg()->next(8));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   924
reg_def XMM23j( SOC, SOC, Op_RegF, 23, xmm23->as_VMReg()->next(9));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   925
reg_def XMM23k( SOC, SOC, Op_RegF, 23, xmm23->as_VMReg()->next(10));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   926
reg_def XMM23l( SOC, SOC, Op_RegF, 23, xmm23->as_VMReg()->next(11));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   927
reg_def XMM23m( SOC, SOC, Op_RegF, 23, xmm23->as_VMReg()->next(12));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   928
reg_def XMM23n( SOC, SOC, Op_RegF, 23, xmm23->as_VMReg()->next(13));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   929
reg_def XMM23o( SOC, SOC, Op_RegF, 23, xmm23->as_VMReg()->next(14));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   930
reg_def XMM23p( SOC, SOC, Op_RegF, 23, xmm23->as_VMReg()->next(15));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   931
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   932
reg_def XMM24 ( SOC, SOC, Op_RegF, 24, xmm24->as_VMReg());
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   933
reg_def XMM24b( SOC, SOC, Op_RegF, 24, xmm24->as_VMReg()->next(1));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   934
reg_def XMM24c( SOC, SOC, Op_RegF, 24, xmm24->as_VMReg()->next(2));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   935
reg_def XMM24d( SOC, SOC, Op_RegF, 24, xmm24->as_VMReg()->next(3));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   936
reg_def XMM24e( SOC, SOC, Op_RegF, 24, xmm24->as_VMReg()->next(4));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   937
reg_def XMM24f( SOC, SOC, Op_RegF, 24, xmm24->as_VMReg()->next(5));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   938
reg_def XMM24g( SOC, SOC, Op_RegF, 24, xmm24->as_VMReg()->next(6));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   939
reg_def XMM24h( SOC, SOC, Op_RegF, 24, xmm24->as_VMReg()->next(7));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   940
reg_def XMM24i( SOC, SOC, Op_RegF, 24, xmm24->as_VMReg()->next(8));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   941
reg_def XMM24j( SOC, SOC, Op_RegF, 24, xmm24->as_VMReg()->next(9));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   942
reg_def XMM24k( SOC, SOC, Op_RegF, 24, xmm24->as_VMReg()->next(10));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   943
reg_def XMM24l( SOC, SOC, Op_RegF, 24, xmm24->as_VMReg()->next(11));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   944
reg_def XMM24m( SOC, SOC, Op_RegF, 24, xmm24->as_VMReg()->next(12));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   945
reg_def XMM24n( SOC, SOC, Op_RegF, 24, xmm24->as_VMReg()->next(13));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   946
reg_def XMM24o( SOC, SOC, Op_RegF, 24, xmm24->as_VMReg()->next(14));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   947
reg_def XMM24p( SOC, SOC, Op_RegF, 24, xmm24->as_VMReg()->next(15));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   948
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   949
reg_def XMM25 ( SOC, SOC, Op_RegF, 25, xmm25->as_VMReg());
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   950
reg_def XMM25b( SOC, SOC, Op_RegF, 25, xmm25->as_VMReg()->next(1));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   951
reg_def XMM25c( SOC, SOC, Op_RegF, 25, xmm25->as_VMReg()->next(2));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   952
reg_def XMM25d( SOC, SOC, Op_RegF, 25, xmm25->as_VMReg()->next(3));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   953
reg_def XMM25e( SOC, SOC, Op_RegF, 25, xmm25->as_VMReg()->next(4));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   954
reg_def XMM25f( SOC, SOC, Op_RegF, 25, xmm25->as_VMReg()->next(5));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   955
reg_def XMM25g( SOC, SOC, Op_RegF, 25, xmm25->as_VMReg()->next(6));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   956
reg_def XMM25h( SOC, SOC, Op_RegF, 25, xmm25->as_VMReg()->next(7));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   957
reg_def XMM25i( SOC, SOC, Op_RegF, 25, xmm25->as_VMReg()->next(8));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   958
reg_def XMM25j( SOC, SOC, Op_RegF, 25, xmm25->as_VMReg()->next(9));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   959
reg_def XMM25k( SOC, SOC, Op_RegF, 25, xmm25->as_VMReg()->next(10));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   960
reg_def XMM25l( SOC, SOC, Op_RegF, 25, xmm25->as_VMReg()->next(11));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   961
reg_def XMM25m( SOC, SOC, Op_RegF, 25, xmm25->as_VMReg()->next(12));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   962
reg_def XMM25n( SOC, SOC, Op_RegF, 25, xmm25->as_VMReg()->next(13));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   963
reg_def XMM25o( SOC, SOC, Op_RegF, 25, xmm25->as_VMReg()->next(14));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   964
reg_def XMM25p( SOC, SOC, Op_RegF, 25, xmm25->as_VMReg()->next(15));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   965
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   966
reg_def XMM26 ( SOC, SOC, Op_RegF, 26, xmm26->as_VMReg());
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   967
reg_def XMM26b( SOC, SOC, Op_RegF, 26, xmm26->as_VMReg()->next(1));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   968
reg_def XMM26c( SOC, SOC, Op_RegF, 26, xmm26->as_VMReg()->next(2));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   969
reg_def XMM26d( SOC, SOC, Op_RegF, 26, xmm26->as_VMReg()->next(3));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   970
reg_def XMM26e( SOC, SOC, Op_RegF, 26, xmm26->as_VMReg()->next(4));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   971
reg_def XMM26f( SOC, SOC, Op_RegF, 26, xmm26->as_VMReg()->next(5));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   972
reg_def XMM26g( SOC, SOC, Op_RegF, 26, xmm26->as_VMReg()->next(6));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   973
reg_def XMM26h( SOC, SOC, Op_RegF, 26, xmm26->as_VMReg()->next(7));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   974
reg_def XMM26i( SOC, SOC, Op_RegF, 26, xmm26->as_VMReg()->next(8));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   975
reg_def XMM26j( SOC, SOC, Op_RegF, 26, xmm26->as_VMReg()->next(9));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   976
reg_def XMM26k( SOC, SOC, Op_RegF, 26, xmm26->as_VMReg()->next(10));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   977
reg_def XMM26l( SOC, SOC, Op_RegF, 26, xmm26->as_VMReg()->next(11));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   978
reg_def XMM26m( SOC, SOC, Op_RegF, 26, xmm26->as_VMReg()->next(12));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   979
reg_def XMM26n( SOC, SOC, Op_RegF, 26, xmm26->as_VMReg()->next(13));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   980
reg_def XMM26o( SOC, SOC, Op_RegF, 26, xmm26->as_VMReg()->next(14));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   981
reg_def XMM26p( SOC, SOC, Op_RegF, 26, xmm26->as_VMReg()->next(15));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   982
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   983
reg_def XMM27 ( SOC, SOC, Op_RegF, 27, xmm27->as_VMReg());
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   984
reg_def XMM27b( SOC, SOC, Op_RegF, 27, xmm27->as_VMReg()->next(1));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   985
reg_def XMM27c( SOC, SOC, Op_RegF, 27, xmm27->as_VMReg()->next(2));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   986
reg_def XMM27d( SOC, SOC, Op_RegF, 27, xmm27->as_VMReg()->next(3));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   987
reg_def XMM27e( SOC, SOC, Op_RegF, 27, xmm27->as_VMReg()->next(4));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   988
reg_def XMM27f( SOC, SOC, Op_RegF, 27, xmm27->as_VMReg()->next(5));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   989
reg_def XMM27g( SOC, SOC, Op_RegF, 27, xmm27->as_VMReg()->next(6));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   990
reg_def XMM27h( SOC, SOC, Op_RegF, 27, xmm27->as_VMReg()->next(7));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   991
reg_def XMM27i( SOC, SOC, Op_RegF, 27, xmm27->as_VMReg()->next(8));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   992
reg_def XMM27j( SOC, SOC, Op_RegF, 27, xmm27->as_VMReg()->next(9));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   993
reg_def XMM27k( SOC, SOC, Op_RegF, 27, xmm27->as_VMReg()->next(10));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   994
reg_def XMM27l( SOC, SOC, Op_RegF, 27, xmm27->as_VMReg()->next(11));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   995
reg_def XMM27m( SOC, SOC, Op_RegF, 27, xmm27->as_VMReg()->next(12));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   996
reg_def XMM27n( SOC, SOC, Op_RegF, 27, xmm27->as_VMReg()->next(13));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   997
reg_def XMM27o( SOC, SOC, Op_RegF, 27, xmm27->as_VMReg()->next(14));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   998
reg_def XMM27p( SOC, SOC, Op_RegF, 27, xmm27->as_VMReg()->next(15));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
   999
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1000
reg_def XMM28 ( SOC, SOC, Op_RegF, 28, xmm28->as_VMReg());
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1001
reg_def XMM28b( SOC, SOC, Op_RegF, 28, xmm28->as_VMReg()->next(1));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1002
reg_def XMM28c( SOC, SOC, Op_RegF, 28, xmm28->as_VMReg()->next(2));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1003
reg_def XMM28d( SOC, SOC, Op_RegF, 28, xmm28->as_VMReg()->next(3));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1004
reg_def XMM28e( SOC, SOC, Op_RegF, 28, xmm28->as_VMReg()->next(4));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1005
reg_def XMM28f( SOC, SOC, Op_RegF, 28, xmm28->as_VMReg()->next(5));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1006
reg_def XMM28g( SOC, SOC, Op_RegF, 28, xmm28->as_VMReg()->next(6));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1007
reg_def XMM28h( SOC, SOC, Op_RegF, 28, xmm28->as_VMReg()->next(7));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1008
reg_def XMM28i( SOC, SOC, Op_RegF, 28, xmm28->as_VMReg()->next(8));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1009
reg_def XMM28j( SOC, SOC, Op_RegF, 28, xmm28->as_VMReg()->next(9));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1010
reg_def XMM28k( SOC, SOC, Op_RegF, 28, xmm28->as_VMReg()->next(10));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1011
reg_def XMM28l( SOC, SOC, Op_RegF, 28, xmm28->as_VMReg()->next(11));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1012
reg_def XMM28m( SOC, SOC, Op_RegF, 28, xmm28->as_VMReg()->next(12));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1013
reg_def XMM28n( SOC, SOC, Op_RegF, 28, xmm28->as_VMReg()->next(13));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1014
reg_def XMM28o( SOC, SOC, Op_RegF, 28, xmm28->as_VMReg()->next(14));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1015
reg_def XMM28p( SOC, SOC, Op_RegF, 28, xmm28->as_VMReg()->next(15));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1016
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1017
reg_def XMM29 ( SOC, SOC, Op_RegF, 29, xmm29->as_VMReg());
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1018
reg_def XMM29b( SOC, SOC, Op_RegF, 29, xmm29->as_VMReg()->next(1));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1019
reg_def XMM29c( SOC, SOC, Op_RegF, 29, xmm29->as_VMReg()->next(2));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1020
reg_def XMM29d( SOC, SOC, Op_RegF, 29, xmm29->as_VMReg()->next(3));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1021
reg_def XMM29e( SOC, SOC, Op_RegF, 29, xmm29->as_VMReg()->next(4));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1022
reg_def XMM29f( SOC, SOC, Op_RegF, 29, xmm29->as_VMReg()->next(5));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1023
reg_def XMM29g( SOC, SOC, Op_RegF, 29, xmm29->as_VMReg()->next(6));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1024
reg_def XMM29h( SOC, SOC, Op_RegF, 29, xmm29->as_VMReg()->next(7));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1025
reg_def XMM29i( SOC, SOC, Op_RegF, 29, xmm29->as_VMReg()->next(8));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1026
reg_def XMM29j( SOC, SOC, Op_RegF, 29, xmm29->as_VMReg()->next(9));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1027
reg_def XMM29k( SOC, SOC, Op_RegF, 29, xmm29->as_VMReg()->next(10));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1028
reg_def XMM29l( SOC, SOC, Op_RegF, 29, xmm29->as_VMReg()->next(11));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1029
reg_def XMM29m( SOC, SOC, Op_RegF, 29, xmm29->as_VMReg()->next(12));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1030
reg_def XMM29n( SOC, SOC, Op_RegF, 29, xmm29->as_VMReg()->next(13));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1031
reg_def XMM29o( SOC, SOC, Op_RegF, 29, xmm29->as_VMReg()->next(14));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1032
reg_def XMM29p( SOC, SOC, Op_RegF, 29, xmm29->as_VMReg()->next(15));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1033
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1034
reg_def XMM30 ( SOC, SOC, Op_RegF, 30, xmm30->as_VMReg());
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1035
reg_def XMM30b( SOC, SOC, Op_RegF, 30, xmm30->as_VMReg()->next(1));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1036
reg_def XMM30c( SOC, SOC, Op_RegF, 30, xmm30->as_VMReg()->next(2));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1037
reg_def XMM30d( SOC, SOC, Op_RegF, 30, xmm30->as_VMReg()->next(3));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1038
reg_def XMM30e( SOC, SOC, Op_RegF, 30, xmm30->as_VMReg()->next(4));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1039
reg_def XMM30f( SOC, SOC, Op_RegF, 30, xmm30->as_VMReg()->next(5));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1040
reg_def XMM30g( SOC, SOC, Op_RegF, 30, xmm30->as_VMReg()->next(6));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1041
reg_def XMM30h( SOC, SOC, Op_RegF, 30, xmm30->as_VMReg()->next(7));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1042
reg_def XMM30i( SOC, SOC, Op_RegF, 30, xmm30->as_VMReg()->next(8));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1043
reg_def XMM30j( SOC, SOC, Op_RegF, 30, xmm30->as_VMReg()->next(9));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1044
reg_def XMM30k( SOC, SOC, Op_RegF, 30, xmm30->as_VMReg()->next(10));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1045
reg_def XMM30l( SOC, SOC, Op_RegF, 30, xmm30->as_VMReg()->next(11));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1046
reg_def XMM30m( SOC, SOC, Op_RegF, 30, xmm30->as_VMReg()->next(12));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1047
reg_def XMM30n( SOC, SOC, Op_RegF, 30, xmm30->as_VMReg()->next(13));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1048
reg_def XMM30o( SOC, SOC, Op_RegF, 30, xmm30->as_VMReg()->next(14));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1049
reg_def XMM30p( SOC, SOC, Op_RegF, 30, xmm30->as_VMReg()->next(15));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1050
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1051
reg_def XMM31 ( SOC, SOC, Op_RegF, 31, xmm31->as_VMReg());
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1052
reg_def XMM31b( SOC, SOC, Op_RegF, 31, xmm31->as_VMReg()->next(1));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1053
reg_def XMM31c( SOC, SOC, Op_RegF, 31, xmm31->as_VMReg()->next(2));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1054
reg_def XMM31d( SOC, SOC, Op_RegF, 31, xmm31->as_VMReg()->next(3));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1055
reg_def XMM31e( SOC, SOC, Op_RegF, 31, xmm31->as_VMReg()->next(4));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1056
reg_def XMM31f( SOC, SOC, Op_RegF, 31, xmm31->as_VMReg()->next(5));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1057
reg_def XMM31g( SOC, SOC, Op_RegF, 31, xmm31->as_VMReg()->next(6));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1058
reg_def XMM31h( SOC, SOC, Op_RegF, 31, xmm31->as_VMReg()->next(7));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1059
reg_def XMM31i( SOC, SOC, Op_RegF, 31, xmm31->as_VMReg()->next(8));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1060
reg_def XMM31j( SOC, SOC, Op_RegF, 31, xmm31->as_VMReg()->next(9));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1061
reg_def XMM31k( SOC, SOC, Op_RegF, 31, xmm31->as_VMReg()->next(10));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1062
reg_def XMM31l( SOC, SOC, Op_RegF, 31, xmm31->as_VMReg()->next(11));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1063
reg_def XMM31m( SOC, SOC, Op_RegF, 31, xmm31->as_VMReg()->next(12));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1064
reg_def XMM31n( SOC, SOC, Op_RegF, 31, xmm31->as_VMReg()->next(13));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1065
reg_def XMM31o( SOC, SOC, Op_RegF, 31, xmm31->as_VMReg()->next(14));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1066
reg_def XMM31p( SOC, SOC, Op_RegF, 31, xmm31->as_VMReg()->next(15));
13104
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1067
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1068
#endif // _LP64
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1069
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1070
#endif // _WIN64
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1071
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1072
#ifdef _LP64
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1073
reg_def RFLAGS(SOC, SOC, 0, 16, VMRegImpl::Bad());
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1074
#else
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1075
reg_def RFLAGS(SOC, SOC, 0, 8, VMRegImpl::Bad());
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1076
#endif // _LP64
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1077
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1078
alloc_class chunk1(XMM0,  XMM0b,  XMM0c,  XMM0d,  XMM0e,  XMM0f,  XMM0g,  XMM0h,  XMM0i,  XMM0j,  XMM0k,  XMM0l,  XMM0m,  XMM0n,  XMM0o,  XMM0p,
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1079
                   XMM1,  XMM1b,  XMM1c,  XMM1d,  XMM1e,  XMM1f,  XMM1g,  XMM1h,  XMM1i,  XMM1j,  XMM1k,  XMM1l,  XMM1m,  XMM1n,  XMM1o,  XMM1p,
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1080
                   XMM2,  XMM2b,  XMM2c,  XMM2d,  XMM2e,  XMM2f,  XMM2g,  XMM2h,  XMM2i,  XMM2j,  XMM2k,  XMM2l,  XMM2m,  XMM2n,  XMM2o,  XMM2p,
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1081
                   XMM3,  XMM3b,  XMM3c,  XMM3d,  XMM3e,  XMM3f,  XMM3g,  XMM3h,  XMM3i,  XMM3j,  XMM3k,  XMM3l,  XMM3m,  XMM3n,  XMM3o,  XMM3p,
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1082
                   XMM4,  XMM4b,  XMM4c,  XMM4d,  XMM4e,  XMM4f,  XMM4g,  XMM4h,  XMM4i,  XMM4j,  XMM4k,  XMM4l,  XMM4m,  XMM4n,  XMM4o,  XMM4p,
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1083
                   XMM5,  XMM5b,  XMM5c,  XMM5d,  XMM5e,  XMM5f,  XMM5g,  XMM5h,  XMM5i,  XMM5j,  XMM5k,  XMM5l,  XMM5m,  XMM5n,  XMM5o,  XMM5p,
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1084
                   XMM6,  XMM6b,  XMM6c,  XMM6d,  XMM6e,  XMM6f,  XMM6g,  XMM6h,  XMM6i,  XMM6j,  XMM6k,  XMM6l,  XMM6m,  XMM6n,  XMM6o,  XMM6p,
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1085
                   XMM7,  XMM7b,  XMM7c,  XMM7d,  XMM7e,  XMM7f,  XMM7g,  XMM7h,  XMM7i,  XMM7j,  XMM7k,  XMM7l,  XMM7m,  XMM7n,  XMM7o,  XMM7p
13104
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1086
#ifdef _LP64
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1087
                  ,XMM8,  XMM8b,  XMM8c,  XMM8d,  XMM8e,  XMM8f,  XMM8g,  XMM8h,  XMM8i,  XMM8j,  XMM8k,  XMM8l,  XMM8m,  XMM8n,  XMM8o,  XMM8p,
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1088
                   XMM9,  XMM9b,  XMM9c,  XMM9d,  XMM9e,  XMM9f,  XMM9g,  XMM9h,  XMM9i,  XMM9j,  XMM9k,  XMM9l,  XMM9m,  XMM9n,  XMM9o,  XMM9p,
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1089
                   XMM10, XMM10b, XMM10c, XMM10d, XMM10e, XMM10f, XMM10g, XMM10h, XMM10i, XMM10j, XMM10k, XMM10l, XMM10m, XMM10n, XMM10o, XMM10p,
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1090
                   XMM11, XMM11b, XMM11c, XMM11d, XMM11e, XMM11f, XMM11g, XMM11h, XMM11i, XMM11j, XMM11k, XMM11l, XMM11m, XMM11n, XMM11o, XMM11p,
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1091
                   XMM12, XMM12b, XMM12c, XMM12d, XMM12e, XMM12f, XMM12g, XMM12h, XMM12i, XMM12j, XMM12k, XMM12l, XMM12m, XMM12n, XMM12o, XMM12p,
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1092
                   XMM13, XMM13b, XMM13c, XMM13d, XMM13e, XMM13f, XMM13g, XMM13h, XMM13i, XMM13j, XMM13k, XMM13l, XMM13m, XMM13n, XMM13o, XMM13p,
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1093
                   XMM14, XMM14b, XMM14c, XMM14d, XMM14e, XMM14f, XMM14g, XMM14h, XMM14i, XMM14j, XMM14k, XMM14l, XMM14m, XMM14n, XMM14o, XMM14p,
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1094
                   XMM15, XMM15b, XMM15c, XMM15d, XMM15e, XMM15f, XMM15g, XMM15h, XMM15i, XMM15j, XMM15k, XMM15l, XMM15m, XMM15n, XMM15o, XMM15p
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1095
                  ,XMM16, XMM16b, XMM16c, XMM16d, XMM16e, XMM16f, XMM16g, XMM16h, XMM16i, XMM16j, XMM16k, XMM16l, XMM16m, XMM16n, XMM16o, XMM16p,
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1096
                   XMM17, XMM17b, XMM17c, XMM17d, XMM17e, XMM17f, XMM17g, XMM17h, XMM17i, XMM17j, XMM17k, XMM17l, XMM17m, XMM17n, XMM17o, XMM17p,
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1097
                   XMM18, XMM18b, XMM18c, XMM18d, XMM18e, XMM18f, XMM18g, XMM18h, XMM18i, XMM18j, XMM18k, XMM18l, XMM18m, XMM18n, XMM18o, XMM18p,
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1098
                   XMM19, XMM19b, XMM19c, XMM19d, XMM19e, XMM19f, XMM19g, XMM19h, XMM19i, XMM19j, XMM19k, XMM19l, XMM19m, XMM19n, XMM19o, XMM19p,
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1099
                   XMM20, XMM20b, XMM20c, XMM20d, XMM20e, XMM20f, XMM20g, XMM20h, XMM20i, XMM20j, XMM20k, XMM20l, XMM20m, XMM20n, XMM20o, XMM20p,
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1100
                   XMM21, XMM21b, XMM21c, XMM21d, XMM21e, XMM21f, XMM21g, XMM21h, XMM21i, XMM21j, XMM21k, XMM21l, XMM21m, XMM21n, XMM21o, XMM21p,
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1101
                   XMM22, XMM22b, XMM22c, XMM22d, XMM22e, XMM22f, XMM22g, XMM22h, XMM22i, XMM22j, XMM22k, XMM22l, XMM22m, XMM22n, XMM22o, XMM22p,
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1102
                   XMM23, XMM23b, XMM23c, XMM23d, XMM23e, XMM23f, XMM23g, XMM23h, XMM23i, XMM23j, XMM23k, XMM23l, XMM23m, XMM23n, XMM23o, XMM23p,
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1103
                   XMM24, XMM24b, XMM24c, XMM24d, XMM24e, XMM24f, XMM24g, XMM24h, XMM24i, XMM24j, XMM24k, XMM24l, XMM24m, XMM24n, XMM24o, XMM24p,
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1104
                   XMM25, XMM25b, XMM25c, XMM25d, XMM25e, XMM25f, XMM25g, XMM25h, XMM25i, XMM25j, XMM25k, XMM25l, XMM25m, XMM25n, XMM25o, XMM25p,
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1105
                   XMM26, XMM26b, XMM26c, XMM26d, XMM26e, XMM26f, XMM26g, XMM26h, XMM26i, XMM26j, XMM26k, XMM26l, XMM26m, XMM26n, XMM26o, XMM26p,
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1106
                   XMM27, XMM27b, XMM27c, XMM27d, XMM27e, XMM27f, XMM27g, XMM27h, XMM27i, XMM27j, XMM27k, XMM27l, XMM27m, XMM27n, XMM27o, XMM27p,
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1107
                   XMM28, XMM28b, XMM28c, XMM28d, XMM28e, XMM28f, XMM28g, XMM28h, XMM28i, XMM28j, XMM28k, XMM28l, XMM28m, XMM28n, XMM28o, XMM28p,
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1108
                   XMM29, XMM29b, XMM29c, XMM29d, XMM29e, XMM29f, XMM29g, XMM29h, XMM29i, XMM29j, XMM29k, XMM29l, XMM29m, XMM29n, XMM29o, XMM29p,
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1109
                   XMM30, XMM30b, XMM30c, XMM30d, XMM30e, XMM30f, XMM30g, XMM30h, XMM30i, XMM30j, XMM30k, XMM30l, XMM30m, XMM30n, XMM30o, XMM30p,
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1110
                   XMM31, XMM31b, XMM31c, XMM31d, XMM31e, XMM31f, XMM31g, XMM31h, XMM31i, XMM31j, XMM31k, XMM31l, XMM31m, XMM31n, XMM31o, XMM31p
13104
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1111
#endif
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1112
                      );
13104
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1113
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1114
// flags allocation class should be last.
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1115
alloc_class chunk2(RFLAGS);
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1116
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1117
// Singleton class for condition codes
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1118
reg_class int_flags(RFLAGS);
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1119
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1120
// Class for pre evex float registers
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1121
reg_class float_reg_legacy(XMM0,
13104
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1122
                    XMM1,
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1123
                    XMM2,
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1124
                    XMM3,
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1125
                    XMM4,
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1126
                    XMM5,
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1127
                    XMM6,
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1128
                    XMM7
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1129
#ifdef _LP64
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1130
                   ,XMM8,
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1131
                    XMM9,
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1132
                    XMM10,
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1133
                    XMM11,
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1134
                    XMM12,
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1135
                    XMM13,
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1136
                    XMM14,
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1137
                    XMM15
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1138
#endif
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1139
                    );
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1140
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1141
// Class for evex float registers
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1142
reg_class float_reg_evex(XMM0,
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1143
                    XMM1,
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1144
                    XMM2,
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1145
                    XMM3,
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1146
                    XMM4,
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1147
                    XMM5,
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1148
                    XMM6,
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1149
                    XMM7
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1150
#ifdef _LP64
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1151
                   ,XMM8,
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1152
                    XMM9,
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1153
                    XMM10,
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1154
                    XMM11,
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1155
                    XMM12,
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1156
                    XMM13,
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1157
                    XMM14,
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1158
                    XMM15,
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1159
                    XMM16,
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1160
                    XMM17,
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1161
                    XMM18,
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1162
                    XMM19,
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1163
                    XMM20,
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1164
                    XMM21,
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1165
                    XMM22,
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1166
                    XMM23,
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1167
                    XMM24,
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1168
                    XMM25,
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1169
                    XMM26,
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1170
                    XMM27,
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1171
                    XMM28,
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1172
                    XMM29,
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1173
                    XMM30,
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1174
                    XMM31
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1175
#endif
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1176
                    );
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1177
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1178
reg_class_dynamic float_reg(float_reg_evex, float_reg_legacy, %{ VM_Version::supports_evex() %} );
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1179
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1180
// Class for pre evex double registers
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1181
reg_class double_reg_legacy(XMM0,  XMM0b,
13104
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1182
                     XMM1,  XMM1b,
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1183
                     XMM2,  XMM2b,
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1184
                     XMM3,  XMM3b,
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1185
                     XMM4,  XMM4b,
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1186
                     XMM5,  XMM5b,
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1187
                     XMM6,  XMM6b,
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1188
                     XMM7,  XMM7b
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1189
#ifdef _LP64
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1190
                    ,XMM8,  XMM8b,
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1191
                     XMM9,  XMM9b,
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1192
                     XMM10, XMM10b,
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1193
                     XMM11, XMM11b,
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1194
                     XMM12, XMM12b,
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1195
                     XMM13, XMM13b,
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1196
                     XMM14, XMM14b,
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1197
                     XMM15, XMM15b
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1198
#endif
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1199
                     );
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1200
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1201
// Class for evex double registers
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1202
reg_class double_reg_evex(XMM0,  XMM0b,
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1203
                     XMM1,  XMM1b,
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1204
                     XMM2,  XMM2b,
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1205
                     XMM3,  XMM3b,
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1206
                     XMM4,  XMM4b,
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1207
                     XMM5,  XMM5b,
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1208
                     XMM6,  XMM6b,
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1209
                     XMM7,  XMM7b
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1210
#ifdef _LP64
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1211
                    ,XMM8,  XMM8b,
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1212
                     XMM9,  XMM9b,
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1213
                     XMM10, XMM10b,
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1214
                     XMM11, XMM11b,
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1215
                     XMM12, XMM12b,
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1216
                     XMM13, XMM13b,
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1217
                     XMM14, XMM14b,
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1218
                     XMM15, XMM15b,
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1219
                     XMM16, XMM16b,
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1220
                     XMM17, XMM17b,
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1221
                     XMM18, XMM18b,
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1222
                     XMM19, XMM19b,
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1223
                     XMM20, XMM20b,
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1224
                     XMM21, XMM21b,
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1225
                     XMM22, XMM22b,
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1226
                     XMM23, XMM23b,
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1227
                     XMM24, XMM24b,
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1228
                     XMM25, XMM25b,
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1229
                     XMM26, XMM26b,
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1230
                     XMM27, XMM27b,
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1231
                     XMM28, XMM28b,
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1232
                     XMM29, XMM29b,
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1233
                     XMM30, XMM30b,
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1234
                     XMM31, XMM31b
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1235
#endif
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1236
                     );
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1237
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1238
reg_class_dynamic double_reg(double_reg_evex, double_reg_legacy, %{ VM_Version::supports_evex() %} );
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1239
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1240
// Class for pre evex 32bit vector registers
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1241
reg_class vectors_reg_legacy(XMM0,
13104
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1242
                      XMM1,
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1243
                      XMM2,
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1244
                      XMM3,
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1245
                      XMM4,
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1246
                      XMM5,
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1247
                      XMM6,
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1248
                      XMM7
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1249
#ifdef _LP64
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1250
                     ,XMM8,
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1251
                      XMM9,
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1252
                      XMM10,
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1253
                      XMM11,
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1254
                      XMM12,
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1255
                      XMM13,
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1256
                      XMM14,
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1257
                      XMM15
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1258
#endif
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1259
                      );
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1260
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1261
// Class for evex 32bit vector registers
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1262
reg_class vectors_reg_evex(XMM0,
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1263
                      XMM1,
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1264
                      XMM2,
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1265
                      XMM3,
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1266
                      XMM4,
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1267
                      XMM5,
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1268
                      XMM6,
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1269
                      XMM7
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1270
#ifdef _LP64
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1271
                     ,XMM8,
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1272
                      XMM9,
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1273
                      XMM10,
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1274
                      XMM11,
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1275
                      XMM12,
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1276
                      XMM13,
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1277
                      XMM14,
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1278
                      XMM15,
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1279
                      XMM16,
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1280
                      XMM17,
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1281
                      XMM18,
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1282
                      XMM19,
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1283
                      XMM20,
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1284
                      XMM21,
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1285
                      XMM22,
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1286
                      XMM23,
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1287
                      XMM24,
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1288
                      XMM25,
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1289
                      XMM26,
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1290
                      XMM27,
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1291
                      XMM28,
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1292
                      XMM29,
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1293
                      XMM30,
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1294
                      XMM31
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1295
#endif
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1296
                      );
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1297
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1298
reg_class_dynamic vectors_reg(vectors_reg_evex, vectors_reg_legacy, %{ VM_Version::supports_evex() %} );
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1299
13104
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1300
// Class for all 64bit vector registers
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1301
reg_class vectord_reg_legacy(XMM0,  XMM0b,
13104
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1302
                      XMM1,  XMM1b,
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1303
                      XMM2,  XMM2b,
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1304
                      XMM3,  XMM3b,
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1305
                      XMM4,  XMM4b,
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1306
                      XMM5,  XMM5b,
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1307
                      XMM6,  XMM6b,
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1308
                      XMM7,  XMM7b
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1309
#ifdef _LP64
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1310
                     ,XMM8,  XMM8b,
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1311
                      XMM9,  XMM9b,
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1312
                      XMM10, XMM10b,
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1313
                      XMM11, XMM11b,
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1314
                      XMM12, XMM12b,
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1315
                      XMM13, XMM13b,
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1316
                      XMM14, XMM14b,
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1317
                      XMM15, XMM15b
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1318
#endif
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1319
                      );
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1320
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1321
// Class for all 64bit vector registers
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1322
reg_class vectord_reg_evex(XMM0,  XMM0b,
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1323
                      XMM1,  XMM1b,
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1324
                      XMM2,  XMM2b,
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1325
                      XMM3,  XMM3b,
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1326
                      XMM4,  XMM4b,
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1327
                      XMM5,  XMM5b,
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1328
                      XMM6,  XMM6b,
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1329
                      XMM7,  XMM7b
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1330
#ifdef _LP64
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1331
                     ,XMM8,  XMM8b,
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1332
                      XMM9,  XMM9b,
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1333
                      XMM10, XMM10b,
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1334
                      XMM11, XMM11b,
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1335
                      XMM12, XMM12b,
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1336
                      XMM13, XMM13b,
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1337
                      XMM14, XMM14b,
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1338
                      XMM15, XMM15b,
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1339
                      XMM16, XMM16b,
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1340
                      XMM17, XMM17b,
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1341
                      XMM18, XMM18b,
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1342
                      XMM19, XMM19b,
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1343
                      XMM20, XMM20b,
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1344
                      XMM21, XMM21b,
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1345
                      XMM22, XMM22b,
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1346
                      XMM23, XMM23b,
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1347
                      XMM24, XMM24b,
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1348
                      XMM25, XMM25b,
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1349
                      XMM26, XMM26b,
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1350
                      XMM27, XMM27b,
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1351
                      XMM28, XMM28b,
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1352
                      XMM29, XMM29b,
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1353
                      XMM30, XMM30b,
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1354
                      XMM31, XMM31b
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1355
#endif
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1356
                      );
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1357
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1358
reg_class_dynamic vectord_reg(vectord_reg_evex, vectord_reg_legacy, %{ VM_Version::supports_evex() %} );
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1359
13104
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1360
// Class for all 128bit vector registers
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1361
reg_class vectorx_reg_legacy(XMM0,  XMM0b,  XMM0c,  XMM0d,
13104
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1362
                      XMM1,  XMM1b,  XMM1c,  XMM1d,
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1363
                      XMM2,  XMM2b,  XMM2c,  XMM2d,
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1364
                      XMM3,  XMM3b,  XMM3c,  XMM3d,
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1365
                      XMM4,  XMM4b,  XMM4c,  XMM4d,
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1366
                      XMM5,  XMM5b,  XMM5c,  XMM5d,
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1367
                      XMM6,  XMM6b,  XMM6c,  XMM6d,
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1368
                      XMM7,  XMM7b,  XMM7c,  XMM7d
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1369
#ifdef _LP64
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1370
                     ,XMM8,  XMM8b,  XMM8c,  XMM8d,
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1371
                      XMM9,  XMM9b,  XMM9c,  XMM9d,
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1372
                      XMM10, XMM10b, XMM10c, XMM10d,
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1373
                      XMM11, XMM11b, XMM11c, XMM11d,
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1374
                      XMM12, XMM12b, XMM12c, XMM12d,
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1375
                      XMM13, XMM13b, XMM13c, XMM13d,
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1376
                      XMM14, XMM14b, XMM14c, XMM14d,
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1377
                      XMM15, XMM15b, XMM15c, XMM15d
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1378
#endif
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1379
                      );
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1380
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1381
// Class for all 128bit vector registers
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1382
reg_class vectorx_reg_evex(XMM0,  XMM0b,  XMM0c,  XMM0d,
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1383
                      XMM1,  XMM1b,  XMM1c,  XMM1d,
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1384
                      XMM2,  XMM2b,  XMM2c,  XMM2d,
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1385
                      XMM3,  XMM3b,  XMM3c,  XMM3d,
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1386
                      XMM4,  XMM4b,  XMM4c,  XMM4d,
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1387
                      XMM5,  XMM5b,  XMM5c,  XMM5d,
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1388
                      XMM6,  XMM6b,  XMM6c,  XMM6d,
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1389
                      XMM7,  XMM7b,  XMM7c,  XMM7d
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1390
#ifdef _LP64
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1391
                     ,XMM8,  XMM8b,  XMM8c,  XMM8d,
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1392
                      XMM9,  XMM9b,  XMM9c,  XMM9d,
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1393
                      XMM10, XMM10b, XMM10c, XMM10d,
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1394
                      XMM11, XMM11b, XMM11c, XMM11d,
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1395
                      XMM12, XMM12b, XMM12c, XMM12d,
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1396
                      XMM13, XMM13b, XMM13c, XMM13d,
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1397
                      XMM14, XMM14b, XMM14c, XMM14d,
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1398
                      XMM15, XMM15b, XMM15c, XMM15d,
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1399
                      XMM16, XMM16b, XMM16c, XMM16d,
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1400
                      XMM17, XMM17b, XMM17c, XMM17d,
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1401
                      XMM18, XMM18b, XMM18c, XMM18d,
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1402
                      XMM19, XMM19b, XMM19c, XMM19d,
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1403
                      XMM20, XMM20b, XMM20c, XMM20d,
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1404
                      XMM21, XMM21b, XMM21c, XMM21d,
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1405
                      XMM22, XMM22b, XMM22c, XMM22d,
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1406
                      XMM23, XMM23b, XMM23c, XMM23d,
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1407
                      XMM24, XMM24b, XMM24c, XMM24d,
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1408
                      XMM25, XMM25b, XMM25c, XMM25d,
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1409
                      XMM26, XMM26b, XMM26c, XMM26d,
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1410
                      XMM27, XMM27b, XMM27c, XMM27d,
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1411
                      XMM28, XMM28b, XMM28c, XMM28d,
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1412
                      XMM29, XMM29b, XMM29c, XMM29d,
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1413
                      XMM30, XMM30b, XMM30c, XMM30d,
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1414
                      XMM31, XMM31b, XMM31c, XMM31d
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1415
#endif
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1416
                      );
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1417
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1418
reg_class_dynamic vectorx_reg(vectorx_reg_evex, vectorx_reg_legacy, %{ VM_Version::supports_evex() %} );
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1419
13104
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1420
// Class for all 256bit vector registers
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1421
reg_class vectory_reg_legacy(XMM0,  XMM0b,  XMM0c,  XMM0d,  XMM0e,  XMM0f,  XMM0g,  XMM0h,
13104
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1422
                      XMM1,  XMM1b,  XMM1c,  XMM1d,  XMM1e,  XMM1f,  XMM1g,  XMM1h,
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1423
                      XMM2,  XMM2b,  XMM2c,  XMM2d,  XMM2e,  XMM2f,  XMM2g,  XMM2h,
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1424
                      XMM3,  XMM3b,  XMM3c,  XMM3d,  XMM3e,  XMM3f,  XMM3g,  XMM3h,
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1425
                      XMM4,  XMM4b,  XMM4c,  XMM4d,  XMM4e,  XMM4f,  XMM4g,  XMM4h,
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1426
                      XMM5,  XMM5b,  XMM5c,  XMM5d,  XMM5e,  XMM5f,  XMM5g,  XMM5h,
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1427
                      XMM6,  XMM6b,  XMM6c,  XMM6d,  XMM6e,  XMM6f,  XMM6g,  XMM6h,
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1428
                      XMM7,  XMM7b,  XMM7c,  XMM7d,  XMM7e,  XMM7f,  XMM7g,  XMM7h
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1429
#ifdef _LP64
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1430
                     ,XMM8,  XMM8b,  XMM8c,  XMM8d,  XMM8e,  XMM8f,  XMM8g,  XMM8h,
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1431
                      XMM9,  XMM9b,  XMM9c,  XMM9d,  XMM9e,  XMM9f,  XMM9g,  XMM9h,
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1432
                      XMM10, XMM10b, XMM10c, XMM10d, XMM10e, XMM10f, XMM10g, XMM10h,
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1433
                      XMM11, XMM11b, XMM11c, XMM11d, XMM11e, XMM11f, XMM11g, XMM11h,
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1434
                      XMM12, XMM12b, XMM12c, XMM12d, XMM12e, XMM12f, XMM12g, XMM12h,
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1435
                      XMM13, XMM13b, XMM13c, XMM13d, XMM13e, XMM13f, XMM13g, XMM13h,
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1436
                      XMM14, XMM14b, XMM14c, XMM14d, XMM14e, XMM14f, XMM14g, XMM14h,
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1437
                      XMM15, XMM15b, XMM15c, XMM15d, XMM15e, XMM15f, XMM15g, XMM15h
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1438
#endif
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1439
                      );
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1440
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1441
// Class for all 256bit vector registers
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1442
reg_class vectory_reg_evex(XMM0,  XMM0b,  XMM0c,  XMM0d,  XMM0e,  XMM0f,  XMM0g,  XMM0h,
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1443
                      XMM1,  XMM1b,  XMM1c,  XMM1d,  XMM1e,  XMM1f,  XMM1g,  XMM1h,
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1444
                      XMM2,  XMM2b,  XMM2c,  XMM2d,  XMM2e,  XMM2f,  XMM2g,  XMM2h,
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1445
                      XMM3,  XMM3b,  XMM3c,  XMM3d,  XMM3e,  XMM3f,  XMM3g,  XMM3h,
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1446
                      XMM4,  XMM4b,  XMM4c,  XMM4d,  XMM4e,  XMM4f,  XMM4g,  XMM4h,
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1447
                      XMM5,  XMM5b,  XMM5c,  XMM5d,  XMM5e,  XMM5f,  XMM5g,  XMM5h,
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1448
                      XMM6,  XMM6b,  XMM6c,  XMM6d,  XMM6e,  XMM6f,  XMM6g,  XMM6h,
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1449
                      XMM7,  XMM7b,  XMM7c,  XMM7d,  XMM7e,  XMM7f,  XMM7g,  XMM7h
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1450
#ifdef _LP64
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1451
                     ,XMM8,  XMM8b,  XMM8c,  XMM8d,  XMM8e,  XMM8f,  XMM8g,  XMM8h,
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1452
                      XMM9,  XMM9b,  XMM9c,  XMM9d,  XMM9e,  XMM9f,  XMM9g,  XMM9h,
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1453
                      XMM10, XMM10b, XMM10c, XMM10d, XMM10e, XMM10f, XMM10g, XMM10h,
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1454
                      XMM11, XMM11b, XMM11c, XMM11d, XMM11e, XMM11f, XMM11g, XMM11h,
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1455
                      XMM12, XMM12b, XMM12c, XMM12d, XMM12e, XMM12f, XMM12g, XMM12h,
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1456
                      XMM13, XMM13b, XMM13c, XMM13d, XMM13e, XMM13f, XMM13g, XMM13h,
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1457
                      XMM14, XMM14b, XMM14c, XMM14d, XMM14e, XMM14f, XMM14g, XMM14h,
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1458
                      XMM15, XMM15b, XMM15c, XMM15d, XMM15e, XMM15f, XMM15g, XMM15h,
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1459
                      XMM16, XMM16b, XMM16c, XMM16d, XMM16e, XMM16f, XMM16g, XMM16h,
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1460
                      XMM17, XMM17b, XMM17c, XMM17d, XMM17e, XMM17f, XMM17g, XMM17h,
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1461
                      XMM18, XMM18b, XMM18c, XMM18d, XMM18e, XMM18f, XMM18g, XMM18h,
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1462
                      XMM19, XMM19b, XMM19c, XMM19d, XMM19e, XMM19f, XMM19g, XMM19h,
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1463
                      XMM20, XMM20b, XMM20c, XMM20d, XMM20e, XMM20f, XMM20g, XMM20h,
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1464
                      XMM21, XMM21b, XMM21c, XMM21d, XMM21e, XMM21f, XMM21g, XMM21h,
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1465
                      XMM22, XMM22b, XMM22c, XMM22d, XMM22e, XMM22f, XMM22g, XMM22h,
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1466
                      XMM23, XMM23b, XMM23c, XMM23d, XMM23e, XMM23f, XMM23g, XMM23h,
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1467
                      XMM24, XMM24b, XMM24c, XMM24d, XMM24e, XMM24f, XMM24g, XMM24h,
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1468
                      XMM25, XMM25b, XMM25c, XMM25d, XMM25e, XMM25f, XMM25g, XMM25h,
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1469
                      XMM26, XMM26b, XMM26c, XMM26d, XMM26e, XMM26f, XMM26g, XMM26h,
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1470
                      XMM27, XMM27b, XMM27c, XMM27d, XMM27e, XMM27f, XMM27g, XMM27h,
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1471
                      XMM28, XMM28b, XMM28c, XMM28d, XMM28e, XMM28f, XMM28g, XMM28h,
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1472
                      XMM29, XMM29b, XMM29c, XMM29d, XMM29e, XMM29f, XMM29g, XMM29h,
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1473
                      XMM30, XMM30b, XMM30c, XMM30d, XMM30e, XMM30f, XMM30g, XMM30h,
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1474
                      XMM31, XMM31b, XMM31c, XMM31d, XMM31e, XMM31f, XMM31g, XMM31h
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1475
#endif
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1476
                      );
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1477
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1478
reg_class_dynamic vectory_reg(vectory_reg_evex, vectory_reg_legacy, %{ VM_Version::supports_evex() %} );
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1479
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1480
// Class for all 512bit vector registers
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1481
reg_class vectorz_reg(XMM0,  XMM0b,  XMM0c,  XMM0d,  XMM0e,  XMM0f,  XMM0g,  XMM0h,  XMM0i,  XMM0j,  XMM0k,  XMM0l,  XMM0m,  XMM0n,  XMM0o,  XMM0p,
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1482
                      XMM1,  XMM1b,  XMM1c,  XMM1d,  XMM1e,  XMM1f,  XMM1g,  XMM1h,  XMM1i,  XMM1j,  XMM1k,  XMM1l,  XMM1m,  XMM1n,  XMM1o,  XMM1p,
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1483
                      XMM2,  XMM2b,  XMM2c,  XMM2d,  XMM2e,  XMM2f,  XMM2g,  XMM2h,  XMM2i,  XMM2j,  XMM2k,  XMM2l,  XMM2m,  XMM2n,  XMM2o,  XMM2p,
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1484
                      XMM3,  XMM3b,  XMM3c,  XMM3d,  XMM3e,  XMM3f,  XMM3g,  XMM3h,  XMM3i,  XMM3j,  XMM3k,  XMM3l,  XMM3m,  XMM3n,  XMM3o,  XMM3p,
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1485
                      XMM4,  XMM4b,  XMM4c,  XMM4d,  XMM4e,  XMM4f,  XMM4g,  XMM4h,  XMM4i,  XMM4j,  XMM4k,  XMM4l,  XMM4m,  XMM4n,  XMM4o,  XMM4p,
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1486
                      XMM5,  XMM5b,  XMM5c,  XMM5d,  XMM5e,  XMM5f,  XMM5g,  XMM5h,  XMM5i,  XMM5j,  XMM5k,  XMM5l,  XMM5m,  XMM5n,  XMM5o,  XMM5p,
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1487
                      XMM6,  XMM6b,  XMM6c,  XMM6d,  XMM6e,  XMM6f,  XMM6g,  XMM6h,  XMM6i,  XMM6j,  XMM6k,  XMM6l,  XMM6m,  XMM6n,  XMM6o,  XMM6p,
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1488
                      XMM7,  XMM7b,  XMM7c,  XMM7d,  XMM7e,  XMM7f,  XMM7g,  XMM7h,  XMM7i,  XMM7j,  XMM7k,  XMM7l,  XMM7m,  XMM7n,  XMM7o,  XMM7p
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1489
#ifdef _LP64
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1490
                     ,XMM8,  XMM8b,  XMM8c,  XMM8d,  XMM8e,  XMM8f,  XMM8g,  XMM8h,  XMM8i,  XMM8j,  XMM8k,  XMM8l,  XMM8m,  XMM8n,  XMM8o,  XMM8p,
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1491
                      XMM9,  XMM9b,  XMM9c,  XMM9d,  XMM9e,  XMM9f,  XMM9g,  XMM9h,  XMM9i,  XMM9j,  XMM9k,  XMM9l,  XMM9m,  XMM9n,  XMM9o,  XMM9p,
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1492
                      XMM10, XMM10b, XMM10c, XMM10d, XMM10e, XMM10f, XMM10g, XMM10h, XMM10i, XMM10j, XMM10k, XMM10l, XMM10m, XMM10n, XMM10o, XMM10p,
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1493
                      XMM11, XMM11b, XMM11c, XMM11d, XMM11e, XMM11f, XMM11g, XMM11h, XMM11i, XMM11j, XMM11k, XMM11l, XMM11m, XMM11n, XMM11o, XMM11p,
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1494
                      XMM12, XMM12b, XMM12c, XMM12d, XMM12e, XMM12f, XMM12g, XMM12h, XMM12i, XMM12j, XMM12k, XMM12l, XMM12m, XMM12n, XMM12o, XMM12p,
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1495
                      XMM13, XMM13b, XMM13c, XMM13d, XMM13e, XMM13f, XMM13g, XMM13h, XMM13i, XMM13j, XMM13k, XMM13l, XMM13m, XMM13n, XMM13o, XMM13p,
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1496
                      XMM14, XMM14b, XMM14c, XMM14d, XMM14e, XMM14f, XMM14g, XMM14h, XMM14i, XMM14j, XMM14k, XMM14l, XMM14m, XMM14n, XMM14o, XMM14p,
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1497
                      XMM15, XMM15b, XMM15c, XMM15d, XMM15e, XMM15f, XMM15g, XMM15h, XMM15i, XMM15j, XMM15k, XMM15l, XMM15m, XMM15n, XMM15o, XMM15p
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1498
                     ,XMM16, XMM16b, XMM16c, XMM16d, XMM16e, XMM16f, XMM16g, XMM16h, XMM16i, XMM16j, XMM16k, XMM16l, XMM16m, XMM16n, XMM16o, XMM16p,
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1499
                      XMM17, XMM17b, XMM17c, XMM17d, XMM17e, XMM17f, XMM17g, XMM17h, XMM17i, XMM17j, XMM17k, XMM17l, XMM17m, XMM17n, XMM17o, XMM17p,
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1500
                      XMM18, XMM18b, XMM18c, XMM18d, XMM18e, XMM18f, XMM18g, XMM18h, XMM18i, XMM18j, XMM18k, XMM18l, XMM18m, XMM18n, XMM18o, XMM18p,
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1501
                      XMM19, XMM19b, XMM19c, XMM19d, XMM19e, XMM19f, XMM19g, XMM19h, XMM19i, XMM19j, XMM19k, XMM19l, XMM19m, XMM19n, XMM19o, XMM19p,
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1502
                      XMM20, XMM20b, XMM20c, XMM20d, XMM20e, XMM20f, XMM20g, XMM20h, XMM20i, XMM20j, XMM20k, XMM20l, XMM20m, XMM20n, XMM20o, XMM20p,
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1503
                      XMM21, XMM21b, XMM21c, XMM21d, XMM21e, XMM21f, XMM21g, XMM21h, XMM21i, XMM21j, XMM21k, XMM21l, XMM21m, XMM21n, XMM21o, XMM21p,
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1504
                      XMM22, XMM22b, XMM22c, XMM22d, XMM22e, XMM22f, XMM22g, XMM22h, XMM22i, XMM22j, XMM22k, XMM22l, XMM22m, XMM22n, XMM22o, XMM22p,
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1505
                      XMM23, XMM23b, XMM23c, XMM23d, XMM23e, XMM23f, XMM23g, XMM23h, XMM23i, XMM23j, XMM23k, XMM23l, XMM23m, XMM23n, XMM23o, XMM23p,
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1506
                      XMM24, XMM24b, XMM24c, XMM24d, XMM24e, XMM24f, XMM24g, XMM24h, XMM24i, XMM24j, XMM24k, XMM24l, XMM24m, XMM24n, XMM24o, XMM24p,
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1507
                      XMM25, XMM25b, XMM25c, XMM25d, XMM25e, XMM25f, XMM25g, XMM25h, XMM25i, XMM25j, XMM25k, XMM25l, XMM25m, XMM25n, XMM25o, XMM25p,
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1508
                      XMM26, XMM26b, XMM26c, XMM26d, XMM26e, XMM26f, XMM26g, XMM26h, XMM26i, XMM26j, XMM26k, XMM26l, XMM26m, XMM26n, XMM26o, XMM26p,
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1509
                      XMM27, XMM27b, XMM27c, XMM27d, XMM27e, XMM27f, XMM27g, XMM27h, XMM27i, XMM27j, XMM27k, XMM27l, XMM27m, XMM27n, XMM27o, XMM27p,
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1510
                      XMM28, XMM28b, XMM28c, XMM28d, XMM28e, XMM28f, XMM28g, XMM28h, XMM28i, XMM28j, XMM28k, XMM28l, XMM28m, XMM28n, XMM28o, XMM28p,
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1511
                      XMM29, XMM29b, XMM29c, XMM29d, XMM29e, XMM29f, XMM29g, XMM29h, XMM29i, XMM29j, XMM29k, XMM29l, XMM29m, XMM29n, XMM29o, XMM29p,
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1512
                      XMM30, XMM30b, XMM30c, XMM30d, XMM30e, XMM30f, XMM30g, XMM30h, XMM30i, XMM30j, XMM30k, XMM30l, XMM30m, XMM30n, XMM30o, XMM30p,
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1513
                      XMM31, XMM31b, XMM31c, XMM31d, XMM31e, XMM31f, XMM31g, XMM31h, XMM31i, XMM31j, XMM31k, XMM31l, XMM31m, XMM31n, XMM31o, XMM31p
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1514
#endif
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1515
                      );
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1516
13104
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1517
%}
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1518
23498
a0e67b766e5c 8037821: Account for trampoline stubs when estimating code buffer sizes
goetz
parents: 22505
diff changeset
  1519
a0e67b766e5c 8037821: Account for trampoline stubs when estimating code buffer sizes
goetz
parents: 22505
diff changeset
  1520
//----------SOURCE BLOCK-------------------------------------------------------
a0e67b766e5c 8037821: Account for trampoline stubs when estimating code buffer sizes
goetz
parents: 22505
diff changeset
  1521
// This is a block of C++ code which provides values, functions, and
a0e67b766e5c 8037821: Account for trampoline stubs when estimating code buffer sizes
goetz
parents: 22505
diff changeset
  1522
// definitions necessary in the rest of the architecture description
a0e67b766e5c 8037821: Account for trampoline stubs when estimating code buffer sizes
goetz
parents: 22505
diff changeset
  1523
a0e67b766e5c 8037821: Account for trampoline stubs when estimating code buffer sizes
goetz
parents: 22505
diff changeset
  1524
source_hpp %{
a0e67b766e5c 8037821: Account for trampoline stubs when estimating code buffer sizes
goetz
parents: 22505
diff changeset
  1525
// Header information of the source block.
a0e67b766e5c 8037821: Account for trampoline stubs when estimating code buffer sizes
goetz
parents: 22505
diff changeset
  1526
// Method declarations/definitions which are used outside
a0e67b766e5c 8037821: Account for trampoline stubs when estimating code buffer sizes
goetz
parents: 22505
diff changeset
  1527
// the ad-scope can conveniently be defined here.
a0e67b766e5c 8037821: Account for trampoline stubs when estimating code buffer sizes
goetz
parents: 22505
diff changeset
  1528
//
a0e67b766e5c 8037821: Account for trampoline stubs when estimating code buffer sizes
goetz
parents: 22505
diff changeset
  1529
// To keep related declarations/definitions/uses close together,
a0e67b766e5c 8037821: Account for trampoline stubs when estimating code buffer sizes
goetz
parents: 22505
diff changeset
  1530
// we switch between source %{ }% and source_hpp %{ }% freely as needed.
a0e67b766e5c 8037821: Account for trampoline stubs when estimating code buffer sizes
goetz
parents: 22505
diff changeset
  1531
25715
d5a8dbdc5150 8049325: Introduce and clean up umbrella headers for the files in the cpu subdirectories.
goetz
parents: 23498
diff changeset
  1532
class NativeJump;
d5a8dbdc5150 8049325: Introduce and clean up umbrella headers for the files in the cpu subdirectories.
goetz
parents: 23498
diff changeset
  1533
23498
a0e67b766e5c 8037821: Account for trampoline stubs when estimating code buffer sizes
goetz
parents: 22505
diff changeset
  1534
class CallStubImpl {
30211
442fbbb31f75 8074981: Integer/FP scalar reduction optimization
kvn
parents: 25715
diff changeset
  1535
23498
a0e67b766e5c 8037821: Account for trampoline stubs when estimating code buffer sizes
goetz
parents: 22505
diff changeset
  1536
  //--------------------------------------------------------------
a0e67b766e5c 8037821: Account for trampoline stubs when estimating code buffer sizes
goetz
parents: 22505
diff changeset
  1537
  //---<  Used for optimization in Compile::shorten_branches  >---
a0e67b766e5c 8037821: Account for trampoline stubs when estimating code buffer sizes
goetz
parents: 22505
diff changeset
  1538
  //--------------------------------------------------------------
a0e67b766e5c 8037821: Account for trampoline stubs when estimating code buffer sizes
goetz
parents: 22505
diff changeset
  1539
a0e67b766e5c 8037821: Account for trampoline stubs when estimating code buffer sizes
goetz
parents: 22505
diff changeset
  1540
 public:
a0e67b766e5c 8037821: Account for trampoline stubs when estimating code buffer sizes
goetz
parents: 22505
diff changeset
  1541
  // Size of call trampoline stub.
a0e67b766e5c 8037821: Account for trampoline stubs when estimating code buffer sizes
goetz
parents: 22505
diff changeset
  1542
  static uint size_call_trampoline() {
a0e67b766e5c 8037821: Account for trampoline stubs when estimating code buffer sizes
goetz
parents: 22505
diff changeset
  1543
    return 0; // no call trampolines on this platform
a0e67b766e5c 8037821: Account for trampoline stubs when estimating code buffer sizes
goetz
parents: 22505
diff changeset
  1544
  }
30211
442fbbb31f75 8074981: Integer/FP scalar reduction optimization
kvn
parents: 25715
diff changeset
  1545
23498
a0e67b766e5c 8037821: Account for trampoline stubs when estimating code buffer sizes
goetz
parents: 22505
diff changeset
  1546
  // number of relocations needed by a call trampoline stub
30211
442fbbb31f75 8074981: Integer/FP scalar reduction optimization
kvn
parents: 25715
diff changeset
  1547
  static uint reloc_call_trampoline() {
23498
a0e67b766e5c 8037821: Account for trampoline stubs when estimating code buffer sizes
goetz
parents: 22505
diff changeset
  1548
    return 0; // no call trampolines on this platform
a0e67b766e5c 8037821: Account for trampoline stubs when estimating code buffer sizes
goetz
parents: 22505
diff changeset
  1549
  }
a0e67b766e5c 8037821: Account for trampoline stubs when estimating code buffer sizes
goetz
parents: 22505
diff changeset
  1550
};
a0e67b766e5c 8037821: Account for trampoline stubs when estimating code buffer sizes
goetz
parents: 22505
diff changeset
  1551
a0e67b766e5c 8037821: Account for trampoline stubs when estimating code buffer sizes
goetz
parents: 22505
diff changeset
  1552
class HandlerImpl {
a0e67b766e5c 8037821: Account for trampoline stubs when estimating code buffer sizes
goetz
parents: 22505
diff changeset
  1553
a0e67b766e5c 8037821: Account for trampoline stubs when estimating code buffer sizes
goetz
parents: 22505
diff changeset
  1554
 public:
a0e67b766e5c 8037821: Account for trampoline stubs when estimating code buffer sizes
goetz
parents: 22505
diff changeset
  1555
a0e67b766e5c 8037821: Account for trampoline stubs when estimating code buffer sizes
goetz
parents: 22505
diff changeset
  1556
  static int emit_exception_handler(CodeBuffer &cbuf);
a0e67b766e5c 8037821: Account for trampoline stubs when estimating code buffer sizes
goetz
parents: 22505
diff changeset
  1557
  static int emit_deopt_handler(CodeBuffer& cbuf);
a0e67b766e5c 8037821: Account for trampoline stubs when estimating code buffer sizes
goetz
parents: 22505
diff changeset
  1558
a0e67b766e5c 8037821: Account for trampoline stubs when estimating code buffer sizes
goetz
parents: 22505
diff changeset
  1559
  static uint size_exception_handler() {
a0e67b766e5c 8037821: Account for trampoline stubs when estimating code buffer sizes
goetz
parents: 22505
diff changeset
  1560
    // NativeCall instruction size is the same as NativeJump.
a0e67b766e5c 8037821: Account for trampoline stubs when estimating code buffer sizes
goetz
parents: 22505
diff changeset
  1561
    // exception handler starts out as jump and can be patched to
a0e67b766e5c 8037821: Account for trampoline stubs when estimating code buffer sizes
goetz
parents: 22505
diff changeset
  1562
    // a call be deoptimization.  (4932387)
a0e67b766e5c 8037821: Account for trampoline stubs when estimating code buffer sizes
goetz
parents: 22505
diff changeset
  1563
    // Note that this value is also credited (in output.cpp) to
a0e67b766e5c 8037821: Account for trampoline stubs when estimating code buffer sizes
goetz
parents: 22505
diff changeset
  1564
    // the size of the code section.
a0e67b766e5c 8037821: Account for trampoline stubs when estimating code buffer sizes
goetz
parents: 22505
diff changeset
  1565
    return NativeJump::instruction_size;
a0e67b766e5c 8037821: Account for trampoline stubs when estimating code buffer sizes
goetz
parents: 22505
diff changeset
  1566
  }
a0e67b766e5c 8037821: Account for trampoline stubs when estimating code buffer sizes
goetz
parents: 22505
diff changeset
  1567
a0e67b766e5c 8037821: Account for trampoline stubs when estimating code buffer sizes
goetz
parents: 22505
diff changeset
  1568
#ifdef _LP64
a0e67b766e5c 8037821: Account for trampoline stubs when estimating code buffer sizes
goetz
parents: 22505
diff changeset
  1569
  static uint size_deopt_handler() {
a0e67b766e5c 8037821: Account for trampoline stubs when estimating code buffer sizes
goetz
parents: 22505
diff changeset
  1570
    // three 5 byte instructions
a0e67b766e5c 8037821: Account for trampoline stubs when estimating code buffer sizes
goetz
parents: 22505
diff changeset
  1571
    return 15;
a0e67b766e5c 8037821: Account for trampoline stubs when estimating code buffer sizes
goetz
parents: 22505
diff changeset
  1572
  }
a0e67b766e5c 8037821: Account for trampoline stubs when estimating code buffer sizes
goetz
parents: 22505
diff changeset
  1573
#else
a0e67b766e5c 8037821: Account for trampoline stubs when estimating code buffer sizes
goetz
parents: 22505
diff changeset
  1574
  static uint size_deopt_handler() {
a0e67b766e5c 8037821: Account for trampoline stubs when estimating code buffer sizes
goetz
parents: 22505
diff changeset
  1575
    // NativeCall instruction size is the same as NativeJump.
a0e67b766e5c 8037821: Account for trampoline stubs when estimating code buffer sizes
goetz
parents: 22505
diff changeset
  1576
    // exception handler starts out as jump and can be patched to
a0e67b766e5c 8037821: Account for trampoline stubs when estimating code buffer sizes
goetz
parents: 22505
diff changeset
  1577
    // a call be deoptimization.  (4932387)
a0e67b766e5c 8037821: Account for trampoline stubs when estimating code buffer sizes
goetz
parents: 22505
diff changeset
  1578
    // Note that this value is also credited (in output.cpp) to
a0e67b766e5c 8037821: Account for trampoline stubs when estimating code buffer sizes
goetz
parents: 22505
diff changeset
  1579
    // the size of the code section.
a0e67b766e5c 8037821: Account for trampoline stubs when estimating code buffer sizes
goetz
parents: 22505
diff changeset
  1580
    return 5 + NativeJump::instruction_size; // pushl(); jmp;
a0e67b766e5c 8037821: Account for trampoline stubs when estimating code buffer sizes
goetz
parents: 22505
diff changeset
  1581
  }
a0e67b766e5c 8037821: Account for trampoline stubs when estimating code buffer sizes
goetz
parents: 22505
diff changeset
  1582
#endif
a0e67b766e5c 8037821: Account for trampoline stubs when estimating code buffer sizes
goetz
parents: 22505
diff changeset
  1583
};
a0e67b766e5c 8037821: Account for trampoline stubs when estimating code buffer sizes
goetz
parents: 22505
diff changeset
  1584
a0e67b766e5c 8037821: Account for trampoline stubs when estimating code buffer sizes
goetz
parents: 22505
diff changeset
  1585
%} // end source_hpp
a0e67b766e5c 8037821: Account for trampoline stubs when estimating code buffer sizes
goetz
parents: 22505
diff changeset
  1586
11429
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  1587
source %{
23498
a0e67b766e5c 8037821: Account for trampoline stubs when estimating code buffer sizes
goetz
parents: 22505
diff changeset
  1588
a0e67b766e5c 8037821: Account for trampoline stubs when estimating code buffer sizes
goetz
parents: 22505
diff changeset
  1589
// Emit exception handler code.
a0e67b766e5c 8037821: Account for trampoline stubs when estimating code buffer sizes
goetz
parents: 22505
diff changeset
  1590
// Stuff framesize into a register and call a VM stub routine.
a0e67b766e5c 8037821: Account for trampoline stubs when estimating code buffer sizes
goetz
parents: 22505
diff changeset
  1591
int HandlerImpl::emit_exception_handler(CodeBuffer& cbuf) {
a0e67b766e5c 8037821: Account for trampoline stubs when estimating code buffer sizes
goetz
parents: 22505
diff changeset
  1592
a0e67b766e5c 8037821: Account for trampoline stubs when estimating code buffer sizes
goetz
parents: 22505
diff changeset
  1593
  // Note that the code buffer's insts_mark is always relative to insts.
a0e67b766e5c 8037821: Account for trampoline stubs when estimating code buffer sizes
goetz
parents: 22505
diff changeset
  1594
  // That's why we must use the macroassembler to generate a handler.
a0e67b766e5c 8037821: Account for trampoline stubs when estimating code buffer sizes
goetz
parents: 22505
diff changeset
  1595
  MacroAssembler _masm(&cbuf);
a0e67b766e5c 8037821: Account for trampoline stubs when estimating code buffer sizes
goetz
parents: 22505
diff changeset
  1596
  address base = __ start_a_stub(size_exception_handler());
32082
2a3323e25de1 8130309: Need to bailout cleanly if creation of stubs fails when codecache is out of space
thartmann
parents: 31410
diff changeset
  1597
  if (base == NULL) {
2a3323e25de1 8130309: Need to bailout cleanly if creation of stubs fails when codecache is out of space
thartmann
parents: 31410
diff changeset
  1598
    ciEnv::current()->record_failure("CodeCache is full");
2a3323e25de1 8130309: Need to bailout cleanly if creation of stubs fails when codecache is out of space
thartmann
parents: 31410
diff changeset
  1599
    return 0;  // CodeBuffer::expand failed
2a3323e25de1 8130309: Need to bailout cleanly if creation of stubs fails when codecache is out of space
thartmann
parents: 31410
diff changeset
  1600
  }
23498
a0e67b766e5c 8037821: Account for trampoline stubs when estimating code buffer sizes
goetz
parents: 22505
diff changeset
  1601
  int offset = __ offset();
a0e67b766e5c 8037821: Account for trampoline stubs when estimating code buffer sizes
goetz
parents: 22505
diff changeset
  1602
  __ jump(RuntimeAddress(OptoRuntime::exception_blob()->entry_point()));
a0e67b766e5c 8037821: Account for trampoline stubs when estimating code buffer sizes
goetz
parents: 22505
diff changeset
  1603
  assert(__ offset() - offset <= (int) size_exception_handler(), "overflow");
a0e67b766e5c 8037821: Account for trampoline stubs when estimating code buffer sizes
goetz
parents: 22505
diff changeset
  1604
  __ end_a_stub();
a0e67b766e5c 8037821: Account for trampoline stubs when estimating code buffer sizes
goetz
parents: 22505
diff changeset
  1605
  return offset;
a0e67b766e5c 8037821: Account for trampoline stubs when estimating code buffer sizes
goetz
parents: 22505
diff changeset
  1606
}
a0e67b766e5c 8037821: Account for trampoline stubs when estimating code buffer sizes
goetz
parents: 22505
diff changeset
  1607
a0e67b766e5c 8037821: Account for trampoline stubs when estimating code buffer sizes
goetz
parents: 22505
diff changeset
  1608
// Emit deopt handler code.
a0e67b766e5c 8037821: Account for trampoline stubs when estimating code buffer sizes
goetz
parents: 22505
diff changeset
  1609
int HandlerImpl::emit_deopt_handler(CodeBuffer& cbuf) {
a0e67b766e5c 8037821: Account for trampoline stubs when estimating code buffer sizes
goetz
parents: 22505
diff changeset
  1610
a0e67b766e5c 8037821: Account for trampoline stubs when estimating code buffer sizes
goetz
parents: 22505
diff changeset
  1611
  // Note that the code buffer's insts_mark is always relative to insts.
a0e67b766e5c 8037821: Account for trampoline stubs when estimating code buffer sizes
goetz
parents: 22505
diff changeset
  1612
  // That's why we must use the macroassembler to generate a handler.
a0e67b766e5c 8037821: Account for trampoline stubs when estimating code buffer sizes
goetz
parents: 22505
diff changeset
  1613
  MacroAssembler _masm(&cbuf);
a0e67b766e5c 8037821: Account for trampoline stubs when estimating code buffer sizes
goetz
parents: 22505
diff changeset
  1614
  address base = __ start_a_stub(size_deopt_handler());
32082
2a3323e25de1 8130309: Need to bailout cleanly if creation of stubs fails when codecache is out of space
thartmann
parents: 31410
diff changeset
  1615
  if (base == NULL) {
2a3323e25de1 8130309: Need to bailout cleanly if creation of stubs fails when codecache is out of space
thartmann
parents: 31410
diff changeset
  1616
    ciEnv::current()->record_failure("CodeCache is full");
2a3323e25de1 8130309: Need to bailout cleanly if creation of stubs fails when codecache is out of space
thartmann
parents: 31410
diff changeset
  1617
    return 0;  // CodeBuffer::expand failed
2a3323e25de1 8130309: Need to bailout cleanly if creation of stubs fails when codecache is out of space
thartmann
parents: 31410
diff changeset
  1618
  }
23498
a0e67b766e5c 8037821: Account for trampoline stubs when estimating code buffer sizes
goetz
parents: 22505
diff changeset
  1619
  int offset = __ offset();
a0e67b766e5c 8037821: Account for trampoline stubs when estimating code buffer sizes
goetz
parents: 22505
diff changeset
  1620
a0e67b766e5c 8037821: Account for trampoline stubs when estimating code buffer sizes
goetz
parents: 22505
diff changeset
  1621
#ifdef _LP64
a0e67b766e5c 8037821: Account for trampoline stubs when estimating code buffer sizes
goetz
parents: 22505
diff changeset
  1622
  address the_pc = (address) __ pc();
a0e67b766e5c 8037821: Account for trampoline stubs when estimating code buffer sizes
goetz
parents: 22505
diff changeset
  1623
  Label next;
a0e67b766e5c 8037821: Account for trampoline stubs when estimating code buffer sizes
goetz
parents: 22505
diff changeset
  1624
  // push a "the_pc" on the stack without destroying any registers
a0e67b766e5c 8037821: Account for trampoline stubs when estimating code buffer sizes
goetz
parents: 22505
diff changeset
  1625
  // as they all may be live.
a0e67b766e5c 8037821: Account for trampoline stubs when estimating code buffer sizes
goetz
parents: 22505
diff changeset
  1626
a0e67b766e5c 8037821: Account for trampoline stubs when estimating code buffer sizes
goetz
parents: 22505
diff changeset
  1627
  // push address of "next"
a0e67b766e5c 8037821: Account for trampoline stubs when estimating code buffer sizes
goetz
parents: 22505
diff changeset
  1628
  __ call(next, relocInfo::none); // reloc none is fine since it is a disp32
a0e67b766e5c 8037821: Account for trampoline stubs when estimating code buffer sizes
goetz
parents: 22505
diff changeset
  1629
  __ bind(next);
a0e67b766e5c 8037821: Account for trampoline stubs when estimating code buffer sizes
goetz
parents: 22505
diff changeset
  1630
  // adjust it so it matches "the_pc"
a0e67b766e5c 8037821: Account for trampoline stubs when estimating code buffer sizes
goetz
parents: 22505
diff changeset
  1631
  __ subptr(Address(rsp, 0), __ offset() - offset);
a0e67b766e5c 8037821: Account for trampoline stubs when estimating code buffer sizes
goetz
parents: 22505
diff changeset
  1632
#else
a0e67b766e5c 8037821: Account for trampoline stubs when estimating code buffer sizes
goetz
parents: 22505
diff changeset
  1633
  InternalAddress here(__ pc());
a0e67b766e5c 8037821: Account for trampoline stubs when estimating code buffer sizes
goetz
parents: 22505
diff changeset
  1634
  __ pushptr(here.addr());
a0e67b766e5c 8037821: Account for trampoline stubs when estimating code buffer sizes
goetz
parents: 22505
diff changeset
  1635
#endif
a0e67b766e5c 8037821: Account for trampoline stubs when estimating code buffer sizes
goetz
parents: 22505
diff changeset
  1636
a0e67b766e5c 8037821: Account for trampoline stubs when estimating code buffer sizes
goetz
parents: 22505
diff changeset
  1637
  __ jump(RuntimeAddress(SharedRuntime::deopt_blob()->unpack()));
a0e67b766e5c 8037821: Account for trampoline stubs when estimating code buffer sizes
goetz
parents: 22505
diff changeset
  1638
  assert(__ offset() - offset <= (int) size_deopt_handler(), "overflow");
a0e67b766e5c 8037821: Account for trampoline stubs when estimating code buffer sizes
goetz
parents: 22505
diff changeset
  1639
  __ end_a_stub();
a0e67b766e5c 8037821: Account for trampoline stubs when estimating code buffer sizes
goetz
parents: 22505
diff changeset
  1640
  return offset;
a0e67b766e5c 8037821: Account for trampoline stubs when estimating code buffer sizes
goetz
parents: 22505
diff changeset
  1641
}
a0e67b766e5c 8037821: Account for trampoline stubs when estimating code buffer sizes
goetz
parents: 22505
diff changeset
  1642
a0e67b766e5c 8037821: Account for trampoline stubs when estimating code buffer sizes
goetz
parents: 22505
diff changeset
  1643
a0e67b766e5c 8037821: Account for trampoline stubs when estimating code buffer sizes
goetz
parents: 22505
diff changeset
  1644
//=============================================================================
a0e67b766e5c 8037821: Account for trampoline stubs when estimating code buffer sizes
goetz
parents: 22505
diff changeset
  1645
11429
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  1646
  // Float masks come from different places depending on platform.
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  1647
#ifdef _LP64
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  1648
  static address float_signmask()  { return StubRoutines::x86::float_sign_mask(); }
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  1649
  static address float_signflip()  { return StubRoutines::x86::float_sign_flip(); }
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  1650
  static address double_signmask() { return StubRoutines::x86::double_sign_mask(); }
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  1651
  static address double_signflip() { return StubRoutines::x86::double_sign_flip(); }
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  1652
#else
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  1653
  static address float_signmask()  { return (address)float_signmask_pool; }
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  1654
  static address float_signflip()  { return (address)float_signflip_pool; }
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  1655
  static address double_signmask() { return (address)double_signmask_pool; }
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  1656
  static address double_signflip() { return (address)double_signflip_pool; }
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  1657
#endif
11794
72249bf6ab83 7145346: VerifyStackAtCalls is broken
kvn
parents: 11429
diff changeset
  1658
13104
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1659
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  1660
const bool Matcher::match_rule_supported(int opcode) {
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  1661
  if (!has_match_rule(opcode))
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  1662
    return false;
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  1663
32727
320855c2baef 8132160: support for AVX 512 call frames and stack management
mcberg
parents: 32723
diff changeset
  1664
  bool ret_value = true;
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  1665
  switch (opcode) {
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  1666
    case Op_PopCountI:
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  1667
    case Op_PopCountL:
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  1668
      if (!UsePopCountInstruction)
32727
320855c2baef 8132160: support for AVX 512 call frames and stack management
mcberg
parents: 32723
diff changeset
  1669
        ret_value = false;
320855c2baef 8132160: support for AVX 512 call frames and stack management
mcberg
parents: 32723
diff changeset
  1670
      break;
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  1671
    case Op_MulVI:
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  1672
      if ((UseSSE < 4) && (UseAVX < 1)) // only with SSE4_1 or AVX
32727
320855c2baef 8132160: support for AVX 512 call frames and stack management
mcberg
parents: 32723
diff changeset
  1673
        ret_value = false;
320855c2baef 8132160: support for AVX 512 call frames and stack management
mcberg
parents: 32723
diff changeset
  1674
      break;
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1675
    case Op_MulVL:
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1676
    case Op_MulReductionVL:
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1677
      if (VM_Version::supports_avx512dq() == false)
32727
320855c2baef 8132160: support for AVX 512 call frames and stack management
mcberg
parents: 32723
diff changeset
  1678
        ret_value = false;
320855c2baef 8132160: support for AVX 512 call frames and stack management
mcberg
parents: 32723
diff changeset
  1679
      break;
30211
442fbbb31f75 8074981: Integer/FP scalar reduction optimization
kvn
parents: 25715
diff changeset
  1680
    case Op_AddReductionVL:
442fbbb31f75 8074981: Integer/FP scalar reduction optimization
kvn
parents: 25715
diff changeset
  1681
      if (UseAVX < 3) // only EVEX : vector connectivity becomes an issue here
32727
320855c2baef 8132160: support for AVX 512 call frames and stack management
mcberg
parents: 32723
diff changeset
  1682
        ret_value = false;
320855c2baef 8132160: support for AVX 512 call frames and stack management
mcberg
parents: 32723
diff changeset
  1683
      break;
30211
442fbbb31f75 8074981: Integer/FP scalar reduction optimization
kvn
parents: 25715
diff changeset
  1684
    case Op_AddReductionVI:
442fbbb31f75 8074981: Integer/FP scalar reduction optimization
kvn
parents: 25715
diff changeset
  1685
      if (UseSSE < 3) // requires at least SSE3
32727
320855c2baef 8132160: support for AVX 512 call frames and stack management
mcberg
parents: 32723
diff changeset
  1686
        ret_value = false;
320855c2baef 8132160: support for AVX 512 call frames and stack management
mcberg
parents: 32723
diff changeset
  1687
      break;
30211
442fbbb31f75 8074981: Integer/FP scalar reduction optimization
kvn
parents: 25715
diff changeset
  1688
    case Op_MulReductionVI:
442fbbb31f75 8074981: Integer/FP scalar reduction optimization
kvn
parents: 25715
diff changeset
  1689
      if (UseSSE < 4) // requires at least SSE4
32727
320855c2baef 8132160: support for AVX 512 call frames and stack management
mcberg
parents: 32723
diff changeset
  1690
        ret_value = false;
320855c2baef 8132160: support for AVX 512 call frames and stack management
mcberg
parents: 32723
diff changeset
  1691
      break;
30211
442fbbb31f75 8074981: Integer/FP scalar reduction optimization
kvn
parents: 25715
diff changeset
  1692
    case Op_AddReductionVF:
442fbbb31f75 8074981: Integer/FP scalar reduction optimization
kvn
parents: 25715
diff changeset
  1693
    case Op_AddReductionVD:
442fbbb31f75 8074981: Integer/FP scalar reduction optimization
kvn
parents: 25715
diff changeset
  1694
    case Op_MulReductionVF:
442fbbb31f75 8074981: Integer/FP scalar reduction optimization
kvn
parents: 25715
diff changeset
  1695
    case Op_MulReductionVD:
442fbbb31f75 8074981: Integer/FP scalar reduction optimization
kvn
parents: 25715
diff changeset
  1696
      if (UseSSE < 1) // requires at least SSE
32727
320855c2baef 8132160: support for AVX 512 call frames and stack management
mcberg
parents: 32723
diff changeset
  1697
        ret_value = false;
320855c2baef 8132160: support for AVX 512 call frames and stack management
mcberg
parents: 32723
diff changeset
  1698
      break;
32723
56534fb3d71a 8135028: support for vectorizing double precision sqrt
mcberg
parents: 32082
diff changeset
  1699
    case Op_SqrtVD:
56534fb3d71a 8135028: support for vectorizing double precision sqrt
mcberg
parents: 32082
diff changeset
  1700
      if (UseAVX < 1) // enabled for AVX only
32727
320855c2baef 8132160: support for AVX 512 call frames and stack management
mcberg
parents: 32723
diff changeset
  1701
        ret_value = false;
320855c2baef 8132160: support for AVX 512 call frames and stack management
mcberg
parents: 32723
diff changeset
  1702
      break;
13886
8d82c4dfa722 7023898: Intrinsify AtomicLongFieldUpdater.getAndIncrement()
roland
parents: 13883
diff changeset
  1703
    case Op_CompareAndSwapL:
8d82c4dfa722 7023898: Intrinsify AtomicLongFieldUpdater.getAndIncrement()
roland
parents: 13883
diff changeset
  1704
#ifdef _LP64
8d82c4dfa722 7023898: Intrinsify AtomicLongFieldUpdater.getAndIncrement()
roland
parents: 13883
diff changeset
  1705
    case Op_CompareAndSwapP:
8d82c4dfa722 7023898: Intrinsify AtomicLongFieldUpdater.getAndIncrement()
roland
parents: 13883
diff changeset
  1706
#endif
8d82c4dfa722 7023898: Intrinsify AtomicLongFieldUpdater.getAndIncrement()
roland
parents: 13883
diff changeset
  1707
      if (!VM_Version::supports_cx8())
32727
320855c2baef 8132160: support for AVX 512 call frames and stack management
mcberg
parents: 32723
diff changeset
  1708
        ret_value = false;
320855c2baef 8132160: support for AVX 512 call frames and stack management
mcberg
parents: 32723
diff changeset
  1709
      break;
33469
30f4811eded0 8139340: SuperWord enhancement to support vector conditional move (CMovVD) on Intel AVX cpu
iveresov
parents: 33065
diff changeset
  1710
    case Op_CMoveVD:
30f4811eded0 8139340: SuperWord enhancement to support vector conditional move (CMovVD) on Intel AVX cpu
iveresov
parents: 33065
diff changeset
  1711
      if (UseAVX < 1 || UseAVX > 2)
30f4811eded0 8139340: SuperWord enhancement to support vector conditional move (CMovVD) on Intel AVX cpu
iveresov
parents: 33065
diff changeset
  1712
        ret_value = false;
30f4811eded0 8139340: SuperWord enhancement to support vector conditional move (CMovVD) on Intel AVX cpu
iveresov
parents: 33065
diff changeset
  1713
      break;
35581
dd47cf4734f2 8145336: PPC64: fix string intrinsics after CompactStrings change
simonis
parents: 34162
diff changeset
  1714
    case Op_StrIndexOf:
dd47cf4734f2 8145336: PPC64: fix string intrinsics after CompactStrings change
simonis
parents: 34162
diff changeset
  1715
      if (!UseSSE42Intrinsics)
dd47cf4734f2 8145336: PPC64: fix string intrinsics after CompactStrings change
simonis
parents: 34162
diff changeset
  1716
        ret_value = false;
dd47cf4734f2 8145336: PPC64: fix string intrinsics after CompactStrings change
simonis
parents: 34162
diff changeset
  1717
      break;
dd47cf4734f2 8145336: PPC64: fix string intrinsics after CompactStrings change
simonis
parents: 34162
diff changeset
  1718
    case Op_StrIndexOfChar:
dd47cf4734f2 8145336: PPC64: fix string intrinsics after CompactStrings change
simonis
parents: 34162
diff changeset
  1719
      if (!(UseSSE > 4))
dd47cf4734f2 8145336: PPC64: fix string intrinsics after CompactStrings change
simonis
parents: 34162
diff changeset
  1720
        ret_value = false;
dd47cf4734f2 8145336: PPC64: fix string intrinsics after CompactStrings change
simonis
parents: 34162
diff changeset
  1721
      break;
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  1722
  }
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  1723
32727
320855c2baef 8132160: support for AVX 512 call frames and stack management
mcberg
parents: 32723
diff changeset
  1724
  return ret_value;  // Per default match rules are supported.
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  1725
}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  1726
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  1727
const bool Matcher::match_rule_supported_vector(int opcode, int vlen) {
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  1728
  // identify extra cases that we might want to provide match rules for
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  1729
  // e.g. Op_ vector nodes and other intrinsics while guarding with vlen
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  1730
  bool ret_value = match_rule_supported(opcode);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  1731
  if (ret_value) {
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  1732
    switch (opcode) {
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  1733
      case Op_AddVB:
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  1734
      case Op_SubVB:
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  1735
        if ((vlen == 64) && (VM_Version::supports_avx512bw() == false))
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  1736
          ret_value = false;
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  1737
        break;
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  1738
      case Op_URShiftVS:
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  1739
      case Op_RShiftVS:
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  1740
      case Op_LShiftVS:
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  1741
      case Op_MulVS:
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  1742
      case Op_AddVS:
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  1743
      case Op_SubVS:
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  1744
        if ((vlen == 32) && (VM_Version::supports_avx512bw() == false))
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  1745
          ret_value = false;
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  1746
        break;
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  1747
      case Op_CMoveVD:
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  1748
        if (vlen != 4)
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  1749
          ret_value  = false;
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  1750
        break;
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  1751
    }
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  1752
  }
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  1753
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  1754
  return ret_value;  // Per default match rules are supported.
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  1755
}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  1756
33065
55892792936f 8134802: LCM register pressure scheduling
mcberg
parents: 32727
diff changeset
  1757
const int Matcher::float_pressure(int default_pressure_threshold) {
55892792936f 8134802: LCM register pressure scheduling
mcberg
parents: 32727
diff changeset
  1758
  int float_pressure_threshold = default_pressure_threshold;
55892792936f 8134802: LCM register pressure scheduling
mcberg
parents: 32727
diff changeset
  1759
#ifdef _LP64
55892792936f 8134802: LCM register pressure scheduling
mcberg
parents: 32727
diff changeset
  1760
  if (UseAVX > 2) {
55892792936f 8134802: LCM register pressure scheduling
mcberg
parents: 32727
diff changeset
  1761
    // Increase pressure threshold on machines with AVX3 which have
55892792936f 8134802: LCM register pressure scheduling
mcberg
parents: 32727
diff changeset
  1762
    // 2x more XMM registers.
55892792936f 8134802: LCM register pressure scheduling
mcberg
parents: 32727
diff changeset
  1763
    float_pressure_threshold = default_pressure_threshold * 2;
55892792936f 8134802: LCM register pressure scheduling
mcberg
parents: 32727
diff changeset
  1764
  }
55892792936f 8134802: LCM register pressure scheduling
mcberg
parents: 32727
diff changeset
  1765
#endif
55892792936f 8134802: LCM register pressure scheduling
mcberg
parents: 32727
diff changeset
  1766
  return float_pressure_threshold;
55892792936f 8134802: LCM register pressure scheduling
mcberg
parents: 32727
diff changeset
  1767
}
55892792936f 8134802: LCM register pressure scheduling
mcberg
parents: 32727
diff changeset
  1768
13104
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1769
// Max vector size in bytes. 0 if not supported.
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1770
const int Matcher::vector_width_in_bytes(BasicType bt) {
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1771
  assert(is_java_primitive(bt), "only primitive type vectors");
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1772
  if (UseSSE < 2) return 0;
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1773
  // SSE2 supports 128bit vectors for all types.
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1774
  // AVX2 supports 256bit vectors for all types.
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1775
  // AVX2/EVEX supports 512bit vectors for all types.
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1776
  int size = (UseAVX > 1) ? (1 << UseAVX) * 8 : 16;
13104
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1777
  // AVX1 supports 256bit vectors only for FLOAT and DOUBLE.
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1778
  if (UseAVX > 0 && (bt == T_FLOAT || bt == T_DOUBLE))
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1779
    size = (UseAVX > 2) ? 64 : 32;
13104
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1780
  // Use flag to limit vector size.
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1781
  size = MIN2(size,(int)MaxVectorSize);
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1782
  // Minimum 2 values in vector (or 4 for bytes).
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1783
  switch (bt) {
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1784
  case T_DOUBLE:
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1785
  case T_LONG:
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1786
    if (size < 16) return 0;
32727
320855c2baef 8132160: support for AVX 512 call frames and stack management
mcberg
parents: 32723
diff changeset
  1787
    break;
13104
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1788
  case T_FLOAT:
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1789
  case T_INT:
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1790
    if (size < 8) return 0;
32727
320855c2baef 8132160: support for AVX 512 call frames and stack management
mcberg
parents: 32723
diff changeset
  1791
    break;
13104
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1792
  case T_BOOLEAN:
32727
320855c2baef 8132160: support for AVX 512 call frames and stack management
mcberg
parents: 32723
diff changeset
  1793
    if (size < 4) return 0;
320855c2baef 8132160: support for AVX 512 call frames and stack management
mcberg
parents: 32723
diff changeset
  1794
    break;
320855c2baef 8132160: support for AVX 512 call frames and stack management
mcberg
parents: 32723
diff changeset
  1795
  case T_CHAR:
320855c2baef 8132160: support for AVX 512 call frames and stack management
mcberg
parents: 32723
diff changeset
  1796
    if (size < 4) return 0;
320855c2baef 8132160: support for AVX 512 call frames and stack management
mcberg
parents: 32723
diff changeset
  1797
    break;
13104
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1798
  case T_BYTE:
32727
320855c2baef 8132160: support for AVX 512 call frames and stack management
mcberg
parents: 32723
diff changeset
  1799
    if (size < 4) return 0;
320855c2baef 8132160: support for AVX 512 call frames and stack management
mcberg
parents: 32723
diff changeset
  1800
    break;
13104
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1801
  case T_SHORT:
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1802
    if (size < 4) return 0;
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1803
    break;
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1804
  default:
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1805
    ShouldNotReachHere();
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1806
  }
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1807
  return size;
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1808
}
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1809
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1810
// Limits on vector size (number of elements) loaded into vector.
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1811
const int Matcher::max_vector_size(const BasicType bt) {
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1812
  return vector_width_in_bytes(bt)/type2aelembytes(bt);
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1813
}
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1814
const int Matcher::min_vector_size(const BasicType bt) {
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1815
  int max_size = max_vector_size(bt);
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1816
  // Min size which can be loaded into vector is 4 bytes.
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1817
  int size = (type2aelembytes(bt) == 1) ? 4 : 2;
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1818
  return MIN2(size,max_size);
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1819
}
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1820
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1821
// Vector ideal reg corresponding to specidied size in bytes
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1822
const int Matcher::vector_ideal_reg(int size) {
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1823
  assert(MaxVectorSize >= size, "");
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1824
  switch(size) {
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1825
    case  4: return Op_VecS;
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1826
    case  8: return Op_VecD;
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1827
    case 16: return Op_VecX;
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1828
    case 32: return Op_VecY;
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1829
    case 64: return Op_VecZ;
13104
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1830
  }
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1831
  ShouldNotReachHere();
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1832
  return 0;
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1833
}
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1834
13930
8df570f94294 7201026: add vector for shift count
kvn
parents: 13886
diff changeset
  1835
// Only lowest bits of xmm reg are used for vector shift count.
8df570f94294 7201026: add vector for shift count
kvn
parents: 13886
diff changeset
  1836
const int Matcher::vector_shift_count_ideal_reg(int size) {
8df570f94294 7201026: add vector for shift count
kvn
parents: 13886
diff changeset
  1837
  return Op_VecS;
8df570f94294 7201026: add vector for shift count
kvn
parents: 13886
diff changeset
  1838
}
8df570f94294 7201026: add vector for shift count
kvn
parents: 13886
diff changeset
  1839
13104
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1840
// x86 supports misaligned vectors store/load.
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1841
const bool Matcher::misaligned_vectors_ok() {
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1842
  return !AlignVector; // can be changed by flag
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1843
}
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1844
22505
4523090c9674 8002074: Support for AES on SPARC
kvn
parents: 14131
diff changeset
  1845
// x86 AES instructions are compatible with SunJCE expanded
4523090c9674 8002074: Support for AES on SPARC
kvn
parents: 14131
diff changeset
  1846
// keys, hence we do not need to pass the original key to stubs
4523090c9674 8002074: Support for AES on SPARC
kvn
parents: 14131
diff changeset
  1847
const bool Matcher::pass_original_key_for_aes() {
4523090c9674 8002074: Support for AES on SPARC
kvn
parents: 14131
diff changeset
  1848
  return false;
4523090c9674 8002074: Support for AES on SPARC
kvn
parents: 14131
diff changeset
  1849
}
4523090c9674 8002074: Support for AES on SPARC
kvn
parents: 14131
diff changeset
  1850
13104
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1851
// Helper methods for MachSpillCopyNode::implementation().
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1852
static int vec_mov_helper(CodeBuffer *cbuf, bool do_size, int src_lo, int dst_lo,
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1853
                          int src_hi, int dst_hi, uint ireg, outputStream* st) {
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1854
  // In 64-bit VM size calculation is very complex. Emitting instructions
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1855
  // into scratch buffer is used to get size in 64-bit VM.
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1856
  LP64_ONLY( assert(!do_size, "this method calculates size only for 32-bit VM"); )
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1857
  assert(ireg == Op_VecS || // 32bit vector
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1858
         (src_lo & 1) == 0 && (src_lo + 1) == src_hi &&
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1859
         (dst_lo & 1) == 0 && (dst_lo + 1) == dst_hi,
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1860
         "no non-adjacent vector moves" );
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1861
  if (cbuf) {
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1862
    MacroAssembler _masm(cbuf);
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1863
    int offset = __ offset();
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1864
    switch (ireg) {
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1865
    case Op_VecS: // copy whole register
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1866
    case Op_VecD:
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1867
    case Op_VecX:
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1868
      __ movdqu(as_XMMRegister(Matcher::_regEncode[dst_lo]), as_XMMRegister(Matcher::_regEncode[src_lo]));
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1869
      break;
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1870
    case Op_VecY:
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1871
      __ vmovdqu(as_XMMRegister(Matcher::_regEncode[dst_lo]), as_XMMRegister(Matcher::_regEncode[src_lo]));
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1872
      break;
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1873
    case Op_VecZ:
32727
320855c2baef 8132160: support for AVX 512 call frames and stack management
mcberg
parents: 32723
diff changeset
  1874
      __ evmovdqul(as_XMMRegister(Matcher::_regEncode[dst_lo]), as_XMMRegister(Matcher::_regEncode[src_lo]), 2);
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1875
      break;
13104
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1876
    default:
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1877
      ShouldNotReachHere();
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1878
    }
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1879
    int size = __ offset() - offset;
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1880
#ifdef ASSERT
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1881
    // VEX_2bytes prefix is used if UseAVX > 0, so it takes the same 2 bytes as SIMD prefix.
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1882
    assert(!do_size || size == 4, "incorrect size calculattion");
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1883
#endif
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1884
    return size;
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1885
#ifndef PRODUCT
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1886
  } else if (!do_size) {
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1887
    switch (ireg) {
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1888
    case Op_VecS:
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1889
    case Op_VecD:
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1890
    case Op_VecX:
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1891
      st->print("movdqu  %s,%s\t# spill",Matcher::regName[dst_lo],Matcher::regName[src_lo]);
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1892
      break;
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1893
    case Op_VecY:
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1894
    case Op_VecZ:
13104
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1895
      st->print("vmovdqu %s,%s\t# spill",Matcher::regName[dst_lo],Matcher::regName[src_lo]);
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1896
      break;
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1897
    default:
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1898
      ShouldNotReachHere();
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1899
    }
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1900
#endif
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1901
  }
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1902
  // VEX_2bytes prefix is used if UseAVX > 0, and it takes the same 2 bytes as SIMD prefix.
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1903
  return (UseAVX > 2) ? 6 : 4;
13104
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1904
}
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1905
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1906
static int vec_spill_helper(CodeBuffer *cbuf, bool do_size, bool is_load,
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1907
                            int stack_offset, int reg, uint ireg, outputStream* st) {
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1908
  // In 64-bit VM size calculation is very complex. Emitting instructions
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1909
  // into scratch buffer is used to get size in 64-bit VM.
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1910
  LP64_ONLY( assert(!do_size, "this method calculates size only for 32-bit VM"); )
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1911
  if (cbuf) {
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1912
    MacroAssembler _masm(cbuf);
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1913
    int offset = __ offset();
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1914
    if (is_load) {
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1915
      switch (ireg) {
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1916
      case Op_VecS:
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1917
        __ movdl(as_XMMRegister(Matcher::_regEncode[reg]), Address(rsp, stack_offset));
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1918
        break;
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1919
      case Op_VecD:
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1920
        __ movq(as_XMMRegister(Matcher::_regEncode[reg]), Address(rsp, stack_offset));
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1921
        break;
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1922
      case Op_VecX:
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1923
        __ movdqu(as_XMMRegister(Matcher::_regEncode[reg]), Address(rsp, stack_offset));
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1924
        break;
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1925
      case Op_VecY:
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1926
        __ vmovdqu(as_XMMRegister(Matcher::_regEncode[reg]), Address(rsp, stack_offset));
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1927
        break;
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1928
      case Op_VecZ:
32727
320855c2baef 8132160: support for AVX 512 call frames and stack management
mcberg
parents: 32723
diff changeset
  1929
        __ evmovdqul(as_XMMRegister(Matcher::_regEncode[reg]), Address(rsp, stack_offset), 2);
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1930
        break;
13104
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1931
      default:
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1932
        ShouldNotReachHere();
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1933
      }
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1934
    } else { // store
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1935
      switch (ireg) {
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1936
      case Op_VecS:
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1937
        __ movdl(Address(rsp, stack_offset), as_XMMRegister(Matcher::_regEncode[reg]));
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1938
        break;
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1939
      case Op_VecD:
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1940
        __ movq(Address(rsp, stack_offset), as_XMMRegister(Matcher::_regEncode[reg]));
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1941
        break;
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1942
      case Op_VecX:
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1943
        __ movdqu(Address(rsp, stack_offset), as_XMMRegister(Matcher::_regEncode[reg]));
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1944
        break;
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1945
      case Op_VecY:
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1946
        __ vmovdqu(Address(rsp, stack_offset), as_XMMRegister(Matcher::_regEncode[reg]));
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1947
        break;
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1948
      case Op_VecZ:
32727
320855c2baef 8132160: support for AVX 512 call frames and stack management
mcberg
parents: 32723
diff changeset
  1949
        __ evmovdqul(Address(rsp, stack_offset), as_XMMRegister(Matcher::_regEncode[reg]), 2);
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1950
        break;
13104
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1951
      default:
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1952
        ShouldNotReachHere();
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1953
      }
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1954
    }
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1955
    int size = __ offset() - offset;
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1956
#ifdef ASSERT
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1957
    int offset_size = (stack_offset == 0) ? 0 : ((stack_offset < 0x80) ? 1 : (UseAVX > 2) ? 6 : 4);
13104
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1958
    // VEX_2bytes prefix is used if UseAVX > 0, so it takes the same 2 bytes as SIMD prefix.
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1959
    assert(!do_size || size == (5+offset_size), "incorrect size calculattion");
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1960
#endif
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1961
    return size;
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1962
#ifndef PRODUCT
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1963
  } else if (!do_size) {
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1964
    if (is_load) {
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1965
      switch (ireg) {
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1966
      case Op_VecS:
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1967
        st->print("movd    %s,[rsp + %d]\t# spill", Matcher::regName[reg], stack_offset);
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1968
        break;
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1969
      case Op_VecD:
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1970
        st->print("movq    %s,[rsp + %d]\t# spill", Matcher::regName[reg], stack_offset);
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1971
        break;
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1972
       case Op_VecX:
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1973
        st->print("movdqu  %s,[rsp + %d]\t# spill", Matcher::regName[reg], stack_offset);
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1974
        break;
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1975
      case Op_VecY:
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1976
      case Op_VecZ:
13104
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1977
        st->print("vmovdqu %s,[rsp + %d]\t# spill", Matcher::regName[reg], stack_offset);
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1978
        break;
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1979
      default:
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1980
        ShouldNotReachHere();
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1981
      }
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1982
    } else { // store
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1983
      switch (ireg) {
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1984
      case Op_VecS:
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1985
        st->print("movd    [rsp + %d],%s\t# spill", stack_offset, Matcher::regName[reg]);
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1986
        break;
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1987
      case Op_VecD:
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1988
        st->print("movq    [rsp + %d],%s\t# spill", stack_offset, Matcher::regName[reg]);
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1989
        break;
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1990
       case Op_VecX:
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1991
        st->print("movdqu  [rsp + %d],%s\t# spill", stack_offset, Matcher::regName[reg]);
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1992
        break;
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1993
      case Op_VecY:
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  1994
      case Op_VecZ:
13104
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1995
        st->print("vmovdqu [rsp + %d],%s\t# spill", stack_offset, Matcher::regName[reg]);
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1996
        break;
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1997
      default:
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1998
        ShouldNotReachHere();
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  1999
      }
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  2000
    }
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  2001
#endif
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  2002
  }
32727
320855c2baef 8132160: support for AVX 512 call frames and stack management
mcberg
parents: 32723
diff changeset
  2003
  bool is_single_byte = false;
320855c2baef 8132160: support for AVX 512 call frames and stack management
mcberg
parents: 32723
diff changeset
  2004
  int vec_len = 0;
320855c2baef 8132160: support for AVX 512 call frames and stack management
mcberg
parents: 32723
diff changeset
  2005
  if ((UseAVX > 2) && (stack_offset != 0)) {
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  2006
    int tuple_type = Assembler::EVEX_FVM;
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  2007
    int input_size = Assembler::EVEX_32bit;
32727
320855c2baef 8132160: support for AVX 512 call frames and stack management
mcberg
parents: 32723
diff changeset
  2008
    switch (ireg) {
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  2009
    case Op_VecS:
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  2010
      tuple_type = Assembler::EVEX_T1S;
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  2011
      break;
32727
320855c2baef 8132160: support for AVX 512 call frames and stack management
mcberg
parents: 32723
diff changeset
  2012
    case Op_VecD:
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  2013
      tuple_type = Assembler::EVEX_T1S;
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  2014
      input_size = Assembler::EVEX_64bit;
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  2015
      break;
32727
320855c2baef 8132160: support for AVX 512 call frames and stack management
mcberg
parents: 32723
diff changeset
  2016
    case Op_VecX:
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  2017
      break;
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  2018
    case Op_VecY:
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  2019
      vec_len = 1;
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  2020
      break;
32727
320855c2baef 8132160: support for AVX 512 call frames and stack management
mcberg
parents: 32723
diff changeset
  2021
    case Op_VecZ:
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  2022
      vec_len = 2;
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  2023
      break;
32727
320855c2baef 8132160: support for AVX 512 call frames and stack management
mcberg
parents: 32723
diff changeset
  2024
    }
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  2025
    is_single_byte = Assembler::query_compressed_disp_byte(stack_offset, true, vec_len, tuple_type, input_size, 0);
32727
320855c2baef 8132160: support for AVX 512 call frames and stack management
mcberg
parents: 32723
diff changeset
  2026
  }
320855c2baef 8132160: support for AVX 512 call frames and stack management
mcberg
parents: 32723
diff changeset
  2027
  int offset_size = 0;
320855c2baef 8132160: support for AVX 512 call frames and stack management
mcberg
parents: 32723
diff changeset
  2028
  int size = 5;
320855c2baef 8132160: support for AVX 512 call frames and stack management
mcberg
parents: 32723
diff changeset
  2029
  if (UseAVX > 2 ) {
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  2030
    if (VM_Version::supports_avx512novl() && (vec_len == 2)) {
32727
320855c2baef 8132160: support for AVX 512 call frames and stack management
mcberg
parents: 32723
diff changeset
  2031
      offset_size = (stack_offset == 0) ? 0 : ((is_single_byte) ? 1 : 4);
320855c2baef 8132160: support for AVX 512 call frames and stack management
mcberg
parents: 32723
diff changeset
  2032
      size += 2; // Need an additional two bytes for EVEX encoding
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  2033
    } else if (VM_Version::supports_avx512novl() && (vec_len < 2)) {
32727
320855c2baef 8132160: support for AVX 512 call frames and stack management
mcberg
parents: 32723
diff changeset
  2034
      offset_size = (stack_offset == 0) ? 0 : ((stack_offset <= 127) ? 1 : 4);
320855c2baef 8132160: support for AVX 512 call frames and stack management
mcberg
parents: 32723
diff changeset
  2035
    } else {
320855c2baef 8132160: support for AVX 512 call frames and stack management
mcberg
parents: 32723
diff changeset
  2036
      offset_size = (stack_offset == 0) ? 0 : ((is_single_byte) ? 1 : 4);
320855c2baef 8132160: support for AVX 512 call frames and stack management
mcberg
parents: 32723
diff changeset
  2037
      size += 2; // Need an additional two bytes for EVEX encodding
320855c2baef 8132160: support for AVX 512 call frames and stack management
mcberg
parents: 32723
diff changeset
  2038
    }
320855c2baef 8132160: support for AVX 512 call frames and stack management
mcberg
parents: 32723
diff changeset
  2039
  } else {
320855c2baef 8132160: support for AVX 512 call frames and stack management
mcberg
parents: 32723
diff changeset
  2040
    offset_size = (stack_offset == 0) ? 0 : ((stack_offset <= 127) ? 1 : 4);
320855c2baef 8132160: support for AVX 512 call frames and stack management
mcberg
parents: 32723
diff changeset
  2041
  }
13104
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  2042
  // VEX_2bytes prefix is used if UseAVX > 0, so it takes the same 2 bytes as SIMD prefix.
32727
320855c2baef 8132160: support for AVX 512 call frames and stack management
mcberg
parents: 32723
diff changeset
  2043
  return size+offset_size;
13104
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  2044
}
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  2045
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  2046
static inline jfloat replicate4_imm(int con, int width) {
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  2047
  // Load a constant of "width" (in bytes) and replicate it to fill 32bit.
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  2048
  assert(width == 1 || width == 2, "only byte or short types here");
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  2049
  int bit_width = width * 8;
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  2050
  jint val = con;
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  2051
  val &= (1 << bit_width) - 1;  // mask off sign bits
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  2052
  while(bit_width < 32) {
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  2053
    val |= (val << bit_width);
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  2054
    bit_width <<= 1;
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  2055
  }
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  2056
  jfloat fval = *((jfloat*) &val);  // coerce to float type
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  2057
  return fval;
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  2058
}
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  2059
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  2060
static inline jdouble replicate8_imm(int con, int width) {
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  2061
  // Load a constant of "width" (in bytes) and replicate it to fill 64bit.
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  2062
  assert(width == 1 || width == 2 || width == 4, "only byte, short or int types here");
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  2063
  int bit_width = width * 8;
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  2064
  jlong val = con;
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  2065
  val &= (((jlong) 1) << bit_width) - 1;  // mask off sign bits
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  2066
  while(bit_width < 64) {
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  2067
    val |= (val << bit_width);
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  2068
    bit_width <<= 1;
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  2069
  }
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  2070
  jdouble dval = *((jdouble*) &val);  // coerce to double type
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  2071
  return dval;
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  2072
}
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  2073
11794
72249bf6ab83 7145346: VerifyStackAtCalls is broken
kvn
parents: 11429
diff changeset
  2074
#ifndef PRODUCT
72249bf6ab83 7145346: VerifyStackAtCalls is broken
kvn
parents: 11429
diff changeset
  2075
  void MachNopNode::format(PhaseRegAlloc*, outputStream* st) const {
72249bf6ab83 7145346: VerifyStackAtCalls is broken
kvn
parents: 11429
diff changeset
  2076
    st->print("nop \t# %d bytes pad for loops and calls", _count);
72249bf6ab83 7145346: VerifyStackAtCalls is broken
kvn
parents: 11429
diff changeset
  2077
  }
72249bf6ab83 7145346: VerifyStackAtCalls is broken
kvn
parents: 11429
diff changeset
  2078
#endif
72249bf6ab83 7145346: VerifyStackAtCalls is broken
kvn
parents: 11429
diff changeset
  2079
72249bf6ab83 7145346: VerifyStackAtCalls is broken
kvn
parents: 11429
diff changeset
  2080
  void MachNopNode::emit(CodeBuffer &cbuf, PhaseRegAlloc*) const {
72249bf6ab83 7145346: VerifyStackAtCalls is broken
kvn
parents: 11429
diff changeset
  2081
    MacroAssembler _masm(&cbuf);
72249bf6ab83 7145346: VerifyStackAtCalls is broken
kvn
parents: 11429
diff changeset
  2082
    __ nop(_count);
72249bf6ab83 7145346: VerifyStackAtCalls is broken
kvn
parents: 11429
diff changeset
  2083
  }
72249bf6ab83 7145346: VerifyStackAtCalls is broken
kvn
parents: 11429
diff changeset
  2084
72249bf6ab83 7145346: VerifyStackAtCalls is broken
kvn
parents: 11429
diff changeset
  2085
  uint MachNopNode::size(PhaseRegAlloc*) const {
72249bf6ab83 7145346: VerifyStackAtCalls is broken
kvn
parents: 11429
diff changeset
  2086
    return _count;
72249bf6ab83 7145346: VerifyStackAtCalls is broken
kvn
parents: 11429
diff changeset
  2087
  }
72249bf6ab83 7145346: VerifyStackAtCalls is broken
kvn
parents: 11429
diff changeset
  2088
72249bf6ab83 7145346: VerifyStackAtCalls is broken
kvn
parents: 11429
diff changeset
  2089
#ifndef PRODUCT
72249bf6ab83 7145346: VerifyStackAtCalls is broken
kvn
parents: 11429
diff changeset
  2090
  void MachBreakpointNode::format(PhaseRegAlloc*, outputStream* st) const {
72249bf6ab83 7145346: VerifyStackAtCalls is broken
kvn
parents: 11429
diff changeset
  2091
    st->print("# breakpoint");
72249bf6ab83 7145346: VerifyStackAtCalls is broken
kvn
parents: 11429
diff changeset
  2092
  }
72249bf6ab83 7145346: VerifyStackAtCalls is broken
kvn
parents: 11429
diff changeset
  2093
#endif
72249bf6ab83 7145346: VerifyStackAtCalls is broken
kvn
parents: 11429
diff changeset
  2094
72249bf6ab83 7145346: VerifyStackAtCalls is broken
kvn
parents: 11429
diff changeset
  2095
  void MachBreakpointNode::emit(CodeBuffer &cbuf, PhaseRegAlloc* ra_) const {
72249bf6ab83 7145346: VerifyStackAtCalls is broken
kvn
parents: 11429
diff changeset
  2096
    MacroAssembler _masm(&cbuf);
72249bf6ab83 7145346: VerifyStackAtCalls is broken
kvn
parents: 11429
diff changeset
  2097
    __ int3();
72249bf6ab83 7145346: VerifyStackAtCalls is broken
kvn
parents: 11429
diff changeset
  2098
  }
72249bf6ab83 7145346: VerifyStackAtCalls is broken
kvn
parents: 11429
diff changeset
  2099
72249bf6ab83 7145346: VerifyStackAtCalls is broken
kvn
parents: 11429
diff changeset
  2100
  uint MachBreakpointNode::size(PhaseRegAlloc* ra_) const {
72249bf6ab83 7145346: VerifyStackAtCalls is broken
kvn
parents: 11429
diff changeset
  2101
    return MachNode::size(ra_);
72249bf6ab83 7145346: VerifyStackAtCalls is broken
kvn
parents: 11429
diff changeset
  2102
  }
72249bf6ab83 7145346: VerifyStackAtCalls is broken
kvn
parents: 11429
diff changeset
  2103
72249bf6ab83 7145346: VerifyStackAtCalls is broken
kvn
parents: 11429
diff changeset
  2104
%}
72249bf6ab83 7145346: VerifyStackAtCalls is broken
kvn
parents: 11429
diff changeset
  2105
72249bf6ab83 7145346: VerifyStackAtCalls is broken
kvn
parents: 11429
diff changeset
  2106
encode %{
72249bf6ab83 7145346: VerifyStackAtCalls is broken
kvn
parents: 11429
diff changeset
  2107
72249bf6ab83 7145346: VerifyStackAtCalls is broken
kvn
parents: 11429
diff changeset
  2108
  enc_class call_epilog %{
72249bf6ab83 7145346: VerifyStackAtCalls is broken
kvn
parents: 11429
diff changeset
  2109
    if (VerifyStackAtCalls) {
72249bf6ab83 7145346: VerifyStackAtCalls is broken
kvn
parents: 11429
diff changeset
  2110
      // Check that stack depth is unchanged: find majik cookie on stack
72249bf6ab83 7145346: VerifyStackAtCalls is broken
kvn
parents: 11429
diff changeset
  2111
      int framesize = ra_->reg2offset_unchecked(OptoReg::add(ra_->_matcher._old_SP, -3*VMRegImpl::slots_per_word));
72249bf6ab83 7145346: VerifyStackAtCalls is broken
kvn
parents: 11429
diff changeset
  2112
      MacroAssembler _masm(&cbuf);
72249bf6ab83 7145346: VerifyStackAtCalls is broken
kvn
parents: 11429
diff changeset
  2113
      Label L;
72249bf6ab83 7145346: VerifyStackAtCalls is broken
kvn
parents: 11429
diff changeset
  2114
      __ cmpptr(Address(rsp, framesize), (int32_t)0xbadb100d);
72249bf6ab83 7145346: VerifyStackAtCalls is broken
kvn
parents: 11429
diff changeset
  2115
      __ jccb(Assembler::equal, L);
72249bf6ab83 7145346: VerifyStackAtCalls is broken
kvn
parents: 11429
diff changeset
  2116
      // Die if stack mismatch
72249bf6ab83 7145346: VerifyStackAtCalls is broken
kvn
parents: 11429
diff changeset
  2117
      __ int3();
72249bf6ab83 7145346: VerifyStackAtCalls is broken
kvn
parents: 11429
diff changeset
  2118
      __ bind(L);
72249bf6ab83 7145346: VerifyStackAtCalls is broken
kvn
parents: 11429
diff changeset
  2119
    }
72249bf6ab83 7145346: VerifyStackAtCalls is broken
kvn
parents: 11429
diff changeset
  2120
  %}
72249bf6ab83 7145346: VerifyStackAtCalls is broken
kvn
parents: 11429
diff changeset
  2121
11429
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2122
%}
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2123
13104
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  2124
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  2125
//----------OPERANDS-----------------------------------------------------------
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  2126
// Operand definitions must precede instruction definitions for correct parsing
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  2127
// in the ADLC because operands constitute user defined types which are used in
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  2128
// instruction definitions.
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  2129
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  2130
// This one generically applies only for evex, so only one version
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  2131
operand vecZ() %{
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  2132
  constraint(ALLOC_IN_RC(vectorz_reg));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  2133
  match(VecZ);
13104
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  2134
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  2135
  format %{ %}
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  2136
  interface(REG_INTER);
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  2137
%}
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  2138
33469
30f4811eded0 8139340: SuperWord enhancement to support vector conditional move (CMovVD) on Intel AVX cpu
iveresov
parents: 33065
diff changeset
  2139
// Comparison Code for FP conditional move
30f4811eded0 8139340: SuperWord enhancement to support vector conditional move (CMovVD) on Intel AVX cpu
iveresov
parents: 33065
diff changeset
  2140
operand cmpOp_vcmppd() %{
30f4811eded0 8139340: SuperWord enhancement to support vector conditional move (CMovVD) on Intel AVX cpu
iveresov
parents: 33065
diff changeset
  2141
  match(Bool);
30f4811eded0 8139340: SuperWord enhancement to support vector conditional move (CMovVD) on Intel AVX cpu
iveresov
parents: 33065
diff changeset
  2142
30f4811eded0 8139340: SuperWord enhancement to support vector conditional move (CMovVD) on Intel AVX cpu
iveresov
parents: 33065
diff changeset
  2143
  predicate(n->as_Bool()->_test._test != BoolTest::overflow &&
30f4811eded0 8139340: SuperWord enhancement to support vector conditional move (CMovVD) on Intel AVX cpu
iveresov
parents: 33065
diff changeset
  2144
            n->as_Bool()->_test._test != BoolTest::no_overflow);
30f4811eded0 8139340: SuperWord enhancement to support vector conditional move (CMovVD) on Intel AVX cpu
iveresov
parents: 33065
diff changeset
  2145
  format %{ "" %}
30f4811eded0 8139340: SuperWord enhancement to support vector conditional move (CMovVD) on Intel AVX cpu
iveresov
parents: 33065
diff changeset
  2146
  interface(COND_INTER) %{
30f4811eded0 8139340: SuperWord enhancement to support vector conditional move (CMovVD) on Intel AVX cpu
iveresov
parents: 33065
diff changeset
  2147
    equal        (0x0, "eq");
30f4811eded0 8139340: SuperWord enhancement to support vector conditional move (CMovVD) on Intel AVX cpu
iveresov
parents: 33065
diff changeset
  2148
    less         (0x1, "lt");
30f4811eded0 8139340: SuperWord enhancement to support vector conditional move (CMovVD) on Intel AVX cpu
iveresov
parents: 33065
diff changeset
  2149
    less_equal   (0x2, "le");
30f4811eded0 8139340: SuperWord enhancement to support vector conditional move (CMovVD) on Intel AVX cpu
iveresov
parents: 33065
diff changeset
  2150
    not_equal    (0xC, "ne");
30f4811eded0 8139340: SuperWord enhancement to support vector conditional move (CMovVD) on Intel AVX cpu
iveresov
parents: 33065
diff changeset
  2151
    greater_equal(0xD, "ge");
30f4811eded0 8139340: SuperWord enhancement to support vector conditional move (CMovVD) on Intel AVX cpu
iveresov
parents: 33065
diff changeset
  2152
    greater      (0xE, "gt");
30f4811eded0 8139340: SuperWord enhancement to support vector conditional move (CMovVD) on Intel AVX cpu
iveresov
parents: 33065
diff changeset
  2153
    //TODO cannot compile (adlc breaks) without two next lines with error:
30f4811eded0 8139340: SuperWord enhancement to support vector conditional move (CMovVD) on Intel AVX cpu
iveresov
parents: 33065
diff changeset
  2154
    // x86_64.ad(13987) Syntax Error: :In operand cmpOp_vcmppd: Do not support this encode constant: ' %{
30f4811eded0 8139340: SuperWord enhancement to support vector conditional move (CMovVD) on Intel AVX cpu
iveresov
parents: 33065
diff changeset
  2155
    // equal' for overflow.
30f4811eded0 8139340: SuperWord enhancement to support vector conditional move (CMovVD) on Intel AVX cpu
iveresov
parents: 33065
diff changeset
  2156
    overflow     (0x20, "o");  // not really supported by the instruction
30f4811eded0 8139340: SuperWord enhancement to support vector conditional move (CMovVD) on Intel AVX cpu
iveresov
parents: 33065
diff changeset
  2157
    no_overflow  (0x21, "no"); // not really supported by the instruction
30f4811eded0 8139340: SuperWord enhancement to support vector conditional move (CMovVD) on Intel AVX cpu
iveresov
parents: 33065
diff changeset
  2158
  %}
30f4811eded0 8139340: SuperWord enhancement to support vector conditional move (CMovVD) on Intel AVX cpu
iveresov
parents: 33065
diff changeset
  2159
%}
30f4811eded0 8139340: SuperWord enhancement to support vector conditional move (CMovVD) on Intel AVX cpu
iveresov
parents: 33065
diff changeset
  2160
30f4811eded0 8139340: SuperWord enhancement to support vector conditional move (CMovVD) on Intel AVX cpu
iveresov
parents: 33065
diff changeset
  2161
11429
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2162
// INSTRUCTIONS -- Platform independent definitions (same for 32- and 64-bit)
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2163
11794
72249bf6ab83 7145346: VerifyStackAtCalls is broken
kvn
parents: 11429
diff changeset
  2164
// ============================================================================
72249bf6ab83 7145346: VerifyStackAtCalls is broken
kvn
parents: 11429
diff changeset
  2165
72249bf6ab83 7145346: VerifyStackAtCalls is broken
kvn
parents: 11429
diff changeset
  2166
instruct ShouldNotReachHere() %{
72249bf6ab83 7145346: VerifyStackAtCalls is broken
kvn
parents: 11429
diff changeset
  2167
  match(Halt);
72249bf6ab83 7145346: VerifyStackAtCalls is broken
kvn
parents: 11429
diff changeset
  2168
  format %{ "int3\t# ShouldNotReachHere" %}
72249bf6ab83 7145346: VerifyStackAtCalls is broken
kvn
parents: 11429
diff changeset
  2169
  ins_encode %{
72249bf6ab83 7145346: VerifyStackAtCalls is broken
kvn
parents: 11429
diff changeset
  2170
    __ int3();
72249bf6ab83 7145346: VerifyStackAtCalls is broken
kvn
parents: 11429
diff changeset
  2171
  %}
72249bf6ab83 7145346: VerifyStackAtCalls is broken
kvn
parents: 11429
diff changeset
  2172
  ins_pipe(pipe_slow);
72249bf6ab83 7145346: VerifyStackAtCalls is broken
kvn
parents: 11429
diff changeset
  2173
%}
72249bf6ab83 7145346: VerifyStackAtCalls is broken
kvn
parents: 11429
diff changeset
  2174
72249bf6ab83 7145346: VerifyStackAtCalls is broken
kvn
parents: 11429
diff changeset
  2175
// ============================================================================
72249bf6ab83 7145346: VerifyStackAtCalls is broken
kvn
parents: 11429
diff changeset
  2176
11429
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2177
instruct addF_reg(regF dst, regF src) %{
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2178
  predicate((UseSSE>=1) && (UseAVX == 0));
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2179
  match(Set dst (AddF dst src));
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2180
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2181
  format %{ "addss   $dst, $src" %}
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2182
  ins_cost(150);
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2183
  ins_encode %{
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2184
    __ addss($dst$$XMMRegister, $src$$XMMRegister);
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2185
  %}
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2186
  ins_pipe(pipe_slow);
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2187
%}
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2188
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2189
instruct addF_mem(regF dst, memory src) %{
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2190
  predicate((UseSSE>=1) && (UseAVX == 0));
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2191
  match(Set dst (AddF dst (LoadF src)));
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2192
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2193
  format %{ "addss   $dst, $src" %}
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2194
  ins_cost(150);
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2195
  ins_encode %{
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2196
    __ addss($dst$$XMMRegister, $src$$Address);
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2197
  %}
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2198
  ins_pipe(pipe_slow);
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2199
%}
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2200
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2201
instruct addF_imm(regF dst, immF con) %{
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2202
  predicate((UseSSE>=1) && (UseAVX == 0));
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2203
  match(Set dst (AddF dst con));
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2204
  format %{ "addss   $dst, [$constantaddress]\t# load from constant table: float=$con" %}
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2205
  ins_cost(150);
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2206
  ins_encode %{
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2207
    __ addss($dst$$XMMRegister, $constantaddress($con));
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2208
  %}
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2209
  ins_pipe(pipe_slow);
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2210
%}
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2211
13294
80131b419f85 7181494: cleanup avx and vectors code
kvn
parents: 13108
diff changeset
  2212
instruct addF_reg_reg(regF dst, regF src1, regF src2) %{
11429
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2213
  predicate(UseAVX > 0);
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2214
  match(Set dst (AddF src1 src2));
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2215
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2216
  format %{ "vaddss  $dst, $src1, $src2" %}
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2217
  ins_cost(150);
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2218
  ins_encode %{
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2219
    __ vaddss($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister);
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2220
  %}
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2221
  ins_pipe(pipe_slow);
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2222
%}
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2223
13294
80131b419f85 7181494: cleanup avx and vectors code
kvn
parents: 13108
diff changeset
  2224
instruct addF_reg_mem(regF dst, regF src1, memory src2) %{
11429
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2225
  predicate(UseAVX > 0);
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2226
  match(Set dst (AddF src1 (LoadF src2)));
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2227
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2228
  format %{ "vaddss  $dst, $src1, $src2" %}
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2229
  ins_cost(150);
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2230
  ins_encode %{
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2231
    __ vaddss($dst$$XMMRegister, $src1$$XMMRegister, $src2$$Address);
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2232
  %}
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2233
  ins_pipe(pipe_slow);
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2234
%}
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2235
13294
80131b419f85 7181494: cleanup avx and vectors code
kvn
parents: 13108
diff changeset
  2236
instruct addF_reg_imm(regF dst, regF src, immF con) %{
11429
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2237
  predicate(UseAVX > 0);
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2238
  match(Set dst (AddF src con));
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2239
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2240
  format %{ "vaddss  $dst, $src, [$constantaddress]\t# load from constant table: float=$con" %}
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2241
  ins_cost(150);
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2242
  ins_encode %{
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2243
    __ vaddss($dst$$XMMRegister, $src$$XMMRegister, $constantaddress($con));
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2244
  %}
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2245
  ins_pipe(pipe_slow);
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2246
%}
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2247
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2248
instruct addD_reg(regD dst, regD src) %{
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2249
  predicate((UseSSE>=2) && (UseAVX == 0));
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2250
  match(Set dst (AddD dst src));
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2251
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2252
  format %{ "addsd   $dst, $src" %}
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2253
  ins_cost(150);
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2254
  ins_encode %{
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2255
    __ addsd($dst$$XMMRegister, $src$$XMMRegister);
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2256
  %}
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2257
  ins_pipe(pipe_slow);
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2258
%}
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2259
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2260
instruct addD_mem(regD dst, memory src) %{
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2261
  predicate((UseSSE>=2) && (UseAVX == 0));
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2262
  match(Set dst (AddD dst (LoadD src)));
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2263
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2264
  format %{ "addsd   $dst, $src" %}
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2265
  ins_cost(150);
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2266
  ins_encode %{
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2267
    __ addsd($dst$$XMMRegister, $src$$Address);
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2268
  %}
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2269
  ins_pipe(pipe_slow);
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2270
%}
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2271
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2272
instruct addD_imm(regD dst, immD con) %{
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2273
  predicate((UseSSE>=2) && (UseAVX == 0));
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2274
  match(Set dst (AddD dst con));
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2275
  format %{ "addsd   $dst, [$constantaddress]\t# load from constant table: double=$con" %}
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2276
  ins_cost(150);
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2277
  ins_encode %{
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2278
    __ addsd($dst$$XMMRegister, $constantaddress($con));
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2279
  %}
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2280
  ins_pipe(pipe_slow);
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2281
%}
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2282
13294
80131b419f85 7181494: cleanup avx and vectors code
kvn
parents: 13108
diff changeset
  2283
instruct addD_reg_reg(regD dst, regD src1, regD src2) %{
11429
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2284
  predicate(UseAVX > 0);
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2285
  match(Set dst (AddD src1 src2));
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2286
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2287
  format %{ "vaddsd  $dst, $src1, $src2" %}
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2288
  ins_cost(150);
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2289
  ins_encode %{
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2290
    __ vaddsd($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister);
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2291
  %}
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2292
  ins_pipe(pipe_slow);
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2293
%}
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2294
13294
80131b419f85 7181494: cleanup avx and vectors code
kvn
parents: 13108
diff changeset
  2295
instruct addD_reg_mem(regD dst, regD src1, memory src2) %{
11429
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2296
  predicate(UseAVX > 0);
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2297
  match(Set dst (AddD src1 (LoadD src2)));
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2298
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2299
  format %{ "vaddsd  $dst, $src1, $src2" %}
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2300
  ins_cost(150);
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2301
  ins_encode %{
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2302
    __ vaddsd($dst$$XMMRegister, $src1$$XMMRegister, $src2$$Address);
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2303
  %}
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2304
  ins_pipe(pipe_slow);
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2305
%}
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2306
13294
80131b419f85 7181494: cleanup avx and vectors code
kvn
parents: 13108
diff changeset
  2307
instruct addD_reg_imm(regD dst, regD src, immD con) %{
11429
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2308
  predicate(UseAVX > 0);
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2309
  match(Set dst (AddD src con));
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2310
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2311
  format %{ "vaddsd  $dst, $src, [$constantaddress]\t# load from constant table: double=$con" %}
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2312
  ins_cost(150);
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2313
  ins_encode %{
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2314
    __ vaddsd($dst$$XMMRegister, $src$$XMMRegister, $constantaddress($con));
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2315
  %}
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2316
  ins_pipe(pipe_slow);
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2317
%}
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2318
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2319
instruct subF_reg(regF dst, regF src) %{
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2320
  predicate((UseSSE>=1) && (UseAVX == 0));
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2321
  match(Set dst (SubF dst src));
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2322
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2323
  format %{ "subss   $dst, $src" %}
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2324
  ins_cost(150);
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2325
  ins_encode %{
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2326
    __ subss($dst$$XMMRegister, $src$$XMMRegister);
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2327
  %}
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2328
  ins_pipe(pipe_slow);
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2329
%}
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2330
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2331
instruct subF_mem(regF dst, memory src) %{
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2332
  predicate((UseSSE>=1) && (UseAVX == 0));
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2333
  match(Set dst (SubF dst (LoadF src)));
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2334
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2335
  format %{ "subss   $dst, $src" %}
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2336
  ins_cost(150);
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2337
  ins_encode %{
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2338
    __ subss($dst$$XMMRegister, $src$$Address);
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2339
  %}
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2340
  ins_pipe(pipe_slow);
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2341
%}
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2342
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2343
instruct subF_imm(regF dst, immF con) %{
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2344
  predicate((UseSSE>=1) && (UseAVX == 0));
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2345
  match(Set dst (SubF dst con));
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2346
  format %{ "subss   $dst, [$constantaddress]\t# load from constant table: float=$con" %}
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2347
  ins_cost(150);
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2348
  ins_encode %{
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2349
    __ subss($dst$$XMMRegister, $constantaddress($con));
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2350
  %}
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2351
  ins_pipe(pipe_slow);
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2352
%}
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2353
13294
80131b419f85 7181494: cleanup avx and vectors code
kvn
parents: 13108
diff changeset
  2354
instruct subF_reg_reg(regF dst, regF src1, regF src2) %{
11429
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2355
  predicate(UseAVX > 0);
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2356
  match(Set dst (SubF src1 src2));
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2357
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2358
  format %{ "vsubss  $dst, $src1, $src2" %}
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2359
  ins_cost(150);
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2360
  ins_encode %{
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2361
    __ vsubss($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister);
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2362
  %}
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2363
  ins_pipe(pipe_slow);
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2364
%}
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2365
13294
80131b419f85 7181494: cleanup avx and vectors code
kvn
parents: 13108
diff changeset
  2366
instruct subF_reg_mem(regF dst, regF src1, memory src2) %{
11429
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2367
  predicate(UseAVX > 0);
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2368
  match(Set dst (SubF src1 (LoadF src2)));
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2369
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2370
  format %{ "vsubss  $dst, $src1, $src2" %}
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2371
  ins_cost(150);
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2372
  ins_encode %{
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2373
    __ vsubss($dst$$XMMRegister, $src1$$XMMRegister, $src2$$Address);
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2374
  %}
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2375
  ins_pipe(pipe_slow);
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2376
%}
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2377
13294
80131b419f85 7181494: cleanup avx and vectors code
kvn
parents: 13108
diff changeset
  2378
instruct subF_reg_imm(regF dst, regF src, immF con) %{
11429
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2379
  predicate(UseAVX > 0);
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2380
  match(Set dst (SubF src con));
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2381
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2382
  format %{ "vsubss  $dst, $src, [$constantaddress]\t# load from constant table: float=$con" %}
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2383
  ins_cost(150);
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2384
  ins_encode %{
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2385
    __ vsubss($dst$$XMMRegister, $src$$XMMRegister, $constantaddress($con));
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2386
  %}
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2387
  ins_pipe(pipe_slow);
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2388
%}
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2389
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2390
instruct subD_reg(regD dst, regD src) %{
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2391
  predicate((UseSSE>=2) && (UseAVX == 0));
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2392
  match(Set dst (SubD dst src));
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2393
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2394
  format %{ "subsd   $dst, $src" %}
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2395
  ins_cost(150);
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2396
  ins_encode %{
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2397
    __ subsd($dst$$XMMRegister, $src$$XMMRegister);
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2398
  %}
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2399
  ins_pipe(pipe_slow);
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2400
%}
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2401
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2402
instruct subD_mem(regD dst, memory src) %{
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2403
  predicate((UseSSE>=2) && (UseAVX == 0));
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2404
  match(Set dst (SubD dst (LoadD src)));
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2405
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2406
  format %{ "subsd   $dst, $src" %}
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2407
  ins_cost(150);
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2408
  ins_encode %{
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2409
    __ subsd($dst$$XMMRegister, $src$$Address);
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2410
  %}
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2411
  ins_pipe(pipe_slow);
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2412
%}
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2413
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2414
instruct subD_imm(regD dst, immD con) %{
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2415
  predicate((UseSSE>=2) && (UseAVX == 0));
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2416
  match(Set dst (SubD dst con));
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2417
  format %{ "subsd   $dst, [$constantaddress]\t# load from constant table: double=$con" %}
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2418
  ins_cost(150);
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2419
  ins_encode %{
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2420
    __ subsd($dst$$XMMRegister, $constantaddress($con));
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2421
  %}
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2422
  ins_pipe(pipe_slow);
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2423
%}
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2424
13294
80131b419f85 7181494: cleanup avx and vectors code
kvn
parents: 13108
diff changeset
  2425
instruct subD_reg_reg(regD dst, regD src1, regD src2) %{
11429
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2426
  predicate(UseAVX > 0);
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2427
  match(Set dst (SubD src1 src2));
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2428
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2429
  format %{ "vsubsd  $dst, $src1, $src2" %}
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2430
  ins_cost(150);
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2431
  ins_encode %{
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2432
    __ vsubsd($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister);
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2433
  %}
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2434
  ins_pipe(pipe_slow);
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2435
%}
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2436
13294
80131b419f85 7181494: cleanup avx and vectors code
kvn
parents: 13108
diff changeset
  2437
instruct subD_reg_mem(regD dst, regD src1, memory src2) %{
11429
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2438
  predicate(UseAVX > 0);
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2439
  match(Set dst (SubD src1 (LoadD src2)));
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2440
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2441
  format %{ "vsubsd  $dst, $src1, $src2" %}
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2442
  ins_cost(150);
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2443
  ins_encode %{
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2444
    __ vsubsd($dst$$XMMRegister, $src1$$XMMRegister, $src2$$Address);
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2445
  %}
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2446
  ins_pipe(pipe_slow);
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2447
%}
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2448
13294
80131b419f85 7181494: cleanup avx and vectors code
kvn
parents: 13108
diff changeset
  2449
instruct subD_reg_imm(regD dst, regD src, immD con) %{
11429
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2450
  predicate(UseAVX > 0);
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2451
  match(Set dst (SubD src con));
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2452
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2453
  format %{ "vsubsd  $dst, $src, [$constantaddress]\t# load from constant table: double=$con" %}
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2454
  ins_cost(150);
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2455
  ins_encode %{
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2456
    __ vsubsd($dst$$XMMRegister, $src$$XMMRegister, $constantaddress($con));
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2457
  %}
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2458
  ins_pipe(pipe_slow);
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2459
%}
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2460
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2461
instruct mulF_reg(regF dst, regF src) %{
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2462
  predicate((UseSSE>=1) && (UseAVX == 0));
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2463
  match(Set dst (MulF dst src));
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2464
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2465
  format %{ "mulss   $dst, $src" %}
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2466
  ins_cost(150);
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2467
  ins_encode %{
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2468
    __ mulss($dst$$XMMRegister, $src$$XMMRegister);
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2469
  %}
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2470
  ins_pipe(pipe_slow);
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2471
%}
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2472
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2473
instruct mulF_mem(regF dst, memory src) %{
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2474
  predicate((UseSSE>=1) && (UseAVX == 0));
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2475
  match(Set dst (MulF dst (LoadF src)));
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2476
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2477
  format %{ "mulss   $dst, $src" %}
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2478
  ins_cost(150);
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2479
  ins_encode %{
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2480
    __ mulss($dst$$XMMRegister, $src$$Address);
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2481
  %}
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2482
  ins_pipe(pipe_slow);
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2483
%}
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2484
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2485
instruct mulF_imm(regF dst, immF con) %{
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2486
  predicate((UseSSE>=1) && (UseAVX == 0));
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2487
  match(Set dst (MulF dst con));
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2488
  format %{ "mulss   $dst, [$constantaddress]\t# load from constant table: float=$con" %}
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2489
  ins_cost(150);
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2490
  ins_encode %{
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2491
    __ mulss($dst$$XMMRegister, $constantaddress($con));
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2492
  %}
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2493
  ins_pipe(pipe_slow);
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2494
%}
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2495
13294
80131b419f85 7181494: cleanup avx and vectors code
kvn
parents: 13108
diff changeset
  2496
instruct mulF_reg_reg(regF dst, regF src1, regF src2) %{
11429
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2497
  predicate(UseAVX > 0);
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2498
  match(Set dst (MulF src1 src2));
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2499
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2500
  format %{ "vmulss  $dst, $src1, $src2" %}
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2501
  ins_cost(150);
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2502
  ins_encode %{
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2503
    __ vmulss($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister);
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2504
  %}
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2505
  ins_pipe(pipe_slow);
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2506
%}
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2507
13294
80131b419f85 7181494: cleanup avx and vectors code
kvn
parents: 13108
diff changeset
  2508
instruct mulF_reg_mem(regF dst, regF src1, memory src2) %{
11429
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2509
  predicate(UseAVX > 0);
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2510
  match(Set dst (MulF src1 (LoadF src2)));
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2511
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2512
  format %{ "vmulss  $dst, $src1, $src2" %}
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2513
  ins_cost(150);
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2514
  ins_encode %{
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2515
    __ vmulss($dst$$XMMRegister, $src1$$XMMRegister, $src2$$Address);
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2516
  %}
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2517
  ins_pipe(pipe_slow);
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2518
%}
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2519
13294
80131b419f85 7181494: cleanup avx and vectors code
kvn
parents: 13108
diff changeset
  2520
instruct mulF_reg_imm(regF dst, regF src, immF con) %{
11429
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2521
  predicate(UseAVX > 0);
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2522
  match(Set dst (MulF src con));
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2523
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2524
  format %{ "vmulss  $dst, $src, [$constantaddress]\t# load from constant table: float=$con" %}
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2525
  ins_cost(150);
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2526
  ins_encode %{
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2527
    __ vmulss($dst$$XMMRegister, $src$$XMMRegister, $constantaddress($con));
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2528
  %}
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2529
  ins_pipe(pipe_slow);
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2530
%}
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2531
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2532
instruct mulD_reg(regD dst, regD src) %{
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2533
  predicate((UseSSE>=2) && (UseAVX == 0));
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2534
  match(Set dst (MulD dst src));
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2535
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2536
  format %{ "mulsd   $dst, $src" %}
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2537
  ins_cost(150);
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2538
  ins_encode %{
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2539
    __ mulsd($dst$$XMMRegister, $src$$XMMRegister);
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2540
  %}
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2541
  ins_pipe(pipe_slow);
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2542
%}
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2543
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2544
instruct mulD_mem(regD dst, memory src) %{
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2545
  predicate((UseSSE>=2) && (UseAVX == 0));
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2546
  match(Set dst (MulD dst (LoadD src)));
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2547
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2548
  format %{ "mulsd   $dst, $src" %}
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2549
  ins_cost(150);
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2550
  ins_encode %{
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2551
    __ mulsd($dst$$XMMRegister, $src$$Address);
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2552
  %}
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2553
  ins_pipe(pipe_slow);
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2554
%}
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2555
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2556
instruct mulD_imm(regD dst, immD con) %{
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2557
  predicate((UseSSE>=2) && (UseAVX == 0));
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2558
  match(Set dst (MulD dst con));
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2559
  format %{ "mulsd   $dst, [$constantaddress]\t# load from constant table: double=$con" %}
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2560
  ins_cost(150);
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2561
  ins_encode %{
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2562
    __ mulsd($dst$$XMMRegister, $constantaddress($con));
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2563
  %}
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2564
  ins_pipe(pipe_slow);
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2565
%}
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2566
13294
80131b419f85 7181494: cleanup avx and vectors code
kvn
parents: 13108
diff changeset
  2567
instruct mulD_reg_reg(regD dst, regD src1, regD src2) %{
11429
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2568
  predicate(UseAVX > 0);
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2569
  match(Set dst (MulD src1 src2));
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2570
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2571
  format %{ "vmulsd  $dst, $src1, $src2" %}
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2572
  ins_cost(150);
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2573
  ins_encode %{
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2574
    __ vmulsd($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister);
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2575
  %}
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2576
  ins_pipe(pipe_slow);
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2577
%}
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2578
13294
80131b419f85 7181494: cleanup avx and vectors code
kvn
parents: 13108
diff changeset
  2579
instruct mulD_reg_mem(regD dst, regD src1, memory src2) %{
11429
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2580
  predicate(UseAVX > 0);
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2581
  match(Set dst (MulD src1 (LoadD src2)));
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2582
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2583
  format %{ "vmulsd  $dst, $src1, $src2" %}
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2584
  ins_cost(150);
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2585
  ins_encode %{
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2586
    __ vmulsd($dst$$XMMRegister, $src1$$XMMRegister, $src2$$Address);
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2587
  %}
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2588
  ins_pipe(pipe_slow);
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2589
%}
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2590
13294
80131b419f85 7181494: cleanup avx and vectors code
kvn
parents: 13108
diff changeset
  2591
instruct mulD_reg_imm(regD dst, regD src, immD con) %{
11429
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2592
  predicate(UseAVX > 0);
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2593
  match(Set dst (MulD src con));
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2594
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2595
  format %{ "vmulsd  $dst, $src, [$constantaddress]\t# load from constant table: double=$con" %}
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2596
  ins_cost(150);
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2597
  ins_encode %{
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2598
    __ vmulsd($dst$$XMMRegister, $src$$XMMRegister, $constantaddress($con));
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2599
  %}
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2600
  ins_pipe(pipe_slow);
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2601
%}
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2602
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2603
instruct divF_reg(regF dst, regF src) %{
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2604
  predicate((UseSSE>=1) && (UseAVX == 0));
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2605
  match(Set dst (DivF dst src));
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2606
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2607
  format %{ "divss   $dst, $src" %}
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2608
  ins_cost(150);
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2609
  ins_encode %{
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2610
    __ divss($dst$$XMMRegister, $src$$XMMRegister);
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2611
  %}
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2612
  ins_pipe(pipe_slow);
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2613
%}
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2614
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2615
instruct divF_mem(regF dst, memory src) %{
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2616
  predicate((UseSSE>=1) && (UseAVX == 0));
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2617
  match(Set dst (DivF dst (LoadF src)));
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2618
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2619
  format %{ "divss   $dst, $src" %}
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2620
  ins_cost(150);
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2621
  ins_encode %{
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2622
    __ divss($dst$$XMMRegister, $src$$Address);
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2623
  %}
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2624
  ins_pipe(pipe_slow);
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2625
%}
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2626
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2627
instruct divF_imm(regF dst, immF con) %{
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2628
  predicate((UseSSE>=1) && (UseAVX == 0));
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2629
  match(Set dst (DivF dst con));
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2630
  format %{ "divss   $dst, [$constantaddress]\t# load from constant table: float=$con" %}
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2631
  ins_cost(150);
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2632
  ins_encode %{
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2633
    __ divss($dst$$XMMRegister, $constantaddress($con));
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2634
  %}
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2635
  ins_pipe(pipe_slow);
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2636
%}
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2637
13294
80131b419f85 7181494: cleanup avx and vectors code
kvn
parents: 13108
diff changeset
  2638
instruct divF_reg_reg(regF dst, regF src1, regF src2) %{
11429
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2639
  predicate(UseAVX > 0);
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2640
  match(Set dst (DivF src1 src2));
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2641
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2642
  format %{ "vdivss  $dst, $src1, $src2" %}
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2643
  ins_cost(150);
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2644
  ins_encode %{
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2645
    __ vdivss($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister);
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2646
  %}
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2647
  ins_pipe(pipe_slow);
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2648
%}
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2649
13294
80131b419f85 7181494: cleanup avx and vectors code
kvn
parents: 13108
diff changeset
  2650
instruct divF_reg_mem(regF dst, regF src1, memory src2) %{
11429
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2651
  predicate(UseAVX > 0);
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2652
  match(Set dst (DivF src1 (LoadF src2)));
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2653
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2654
  format %{ "vdivss  $dst, $src1, $src2" %}
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2655
  ins_cost(150);
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2656
  ins_encode %{
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2657
    __ vdivss($dst$$XMMRegister, $src1$$XMMRegister, $src2$$Address);
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2658
  %}
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2659
  ins_pipe(pipe_slow);
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2660
%}
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2661
13294
80131b419f85 7181494: cleanup avx and vectors code
kvn
parents: 13108
diff changeset
  2662
instruct divF_reg_imm(regF dst, regF src, immF con) %{
11429
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2663
  predicate(UseAVX > 0);
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2664
  match(Set dst (DivF src con));
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2665
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2666
  format %{ "vdivss  $dst, $src, [$constantaddress]\t# load from constant table: float=$con" %}
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2667
  ins_cost(150);
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2668
  ins_encode %{
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2669
    __ vdivss($dst$$XMMRegister, $src$$XMMRegister, $constantaddress($con));
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2670
  %}
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2671
  ins_pipe(pipe_slow);
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2672
%}
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2673
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2674
instruct divD_reg(regD dst, regD src) %{
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2675
  predicate((UseSSE>=2) && (UseAVX == 0));
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2676
  match(Set dst (DivD dst src));
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2677
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2678
  format %{ "divsd   $dst, $src" %}
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2679
  ins_cost(150);
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2680
  ins_encode %{
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2681
    __ divsd($dst$$XMMRegister, $src$$XMMRegister);
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2682
  %}
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2683
  ins_pipe(pipe_slow);
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2684
%}
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2685
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2686
instruct divD_mem(regD dst, memory src) %{
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2687
  predicate((UseSSE>=2) && (UseAVX == 0));
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2688
  match(Set dst (DivD dst (LoadD src)));
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2689
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2690
  format %{ "divsd   $dst, $src" %}
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2691
  ins_cost(150);
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2692
  ins_encode %{
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2693
    __ divsd($dst$$XMMRegister, $src$$Address);
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2694
  %}
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2695
  ins_pipe(pipe_slow);
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2696
%}
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2697
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2698
instruct divD_imm(regD dst, immD con) %{
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2699
  predicate((UseSSE>=2) && (UseAVX == 0));
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2700
  match(Set dst (DivD dst con));
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2701
  format %{ "divsd   $dst, [$constantaddress]\t# load from constant table: double=$con" %}
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2702
  ins_cost(150);
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2703
  ins_encode %{
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2704
    __ divsd($dst$$XMMRegister, $constantaddress($con));
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2705
  %}
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2706
  ins_pipe(pipe_slow);
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2707
%}
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2708
13294
80131b419f85 7181494: cleanup avx and vectors code
kvn
parents: 13108
diff changeset
  2709
instruct divD_reg_reg(regD dst, regD src1, regD src2) %{
11429
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2710
  predicate(UseAVX > 0);
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2711
  match(Set dst (DivD src1 src2));
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2712
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2713
  format %{ "vdivsd  $dst, $src1, $src2" %}
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2714
  ins_cost(150);
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2715
  ins_encode %{
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2716
    __ vdivsd($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister);
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2717
  %}
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2718
  ins_pipe(pipe_slow);
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2719
%}
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2720
13294
80131b419f85 7181494: cleanup avx and vectors code
kvn
parents: 13108
diff changeset
  2721
instruct divD_reg_mem(regD dst, regD src1, memory src2) %{
11429
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2722
  predicate(UseAVX > 0);
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2723
  match(Set dst (DivD src1 (LoadD src2)));
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2724
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2725
  format %{ "vdivsd  $dst, $src1, $src2" %}
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2726
  ins_cost(150);
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2727
  ins_encode %{
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2728
    __ vdivsd($dst$$XMMRegister, $src1$$XMMRegister, $src2$$Address);
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2729
  %}
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2730
  ins_pipe(pipe_slow);
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2731
%}
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2732
13294
80131b419f85 7181494: cleanup avx and vectors code
kvn
parents: 13108
diff changeset
  2733
instruct divD_reg_imm(regD dst, regD src, immD con) %{
11429
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2734
  predicate(UseAVX > 0);
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2735
  match(Set dst (DivD src con));
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2736
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2737
  format %{ "vdivsd  $dst, $src, [$constantaddress]\t# load from constant table: double=$con" %}
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2738
  ins_cost(150);
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2739
  ins_encode %{
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2740
    __ vdivsd($dst$$XMMRegister, $src$$XMMRegister, $constantaddress($con));
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2741
  %}
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2742
  ins_pipe(pipe_slow);
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2743
%}
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2744
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2745
instruct absF_reg(regF dst) %{
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2746
  predicate((UseSSE>=1) && (UseAVX == 0));
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2747
  match(Set dst (AbsF dst));
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2748
  ins_cost(150);
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2749
  format %{ "andps   $dst, [0x7fffffff]\t# abs float by sign masking" %}
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2750
  ins_encode %{
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2751
    __ andps($dst$$XMMRegister, ExternalAddress(float_signmask()));
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2752
  %}
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2753
  ins_pipe(pipe_slow);
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2754
%}
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2755
13294
80131b419f85 7181494: cleanup avx and vectors code
kvn
parents: 13108
diff changeset
  2756
instruct absF_reg_reg(regF dst, regF src) %{
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  2757
  predicate(VM_Version::supports_avxonly());
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  2758
  match(Set dst (AbsF src));
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  2759
  ins_cost(150);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  2760
  format %{ "vandps  $dst, $src, [0x7fffffff]\t# abs float by sign masking" %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  2761
  ins_encode %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  2762
    int vector_len = 0;
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  2763
    __ vandps($dst$$XMMRegister, $src$$XMMRegister,
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  2764
              ExternalAddress(float_signmask()), vector_len);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  2765
  %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  2766
  ins_pipe(pipe_slow);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  2767
%}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  2768
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  2769
#ifdef _LP64
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  2770
instruct absF_reg_reg_evex(regF dst, regF src) %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  2771
  predicate(UseAVX > 2 && VM_Version::supports_avx512vl());
11429
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2772
  match(Set dst (AbsF src));
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2773
  ins_cost(150);
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2774
  format %{ "vandps  $dst, $src, [0x7fffffff]\t# abs float by sign masking" %}
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2775
  ins_encode %{
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  2776
    int vector_len = 0;
11429
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2777
    __ vandps($dst$$XMMRegister, $src$$XMMRegister,
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  2778
              ExternalAddress(float_signmask()), vector_len);
11429
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2779
  %}
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2780
  ins_pipe(pipe_slow);
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2781
%}
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2782
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  2783
instruct absF_reg_reg_evex_special(regF dst, regF src1, regF src2) %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  2784
  predicate(VM_Version::supports_avx512novl());
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  2785
  match(Set dst (AbsF src1));
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  2786
  effect(TEMP src2);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  2787
  ins_cost(150);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  2788
  format %{ "vabsss  $dst, $src1, $src2, [0x7fffffff]\t# abs float by sign masking" %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  2789
  ins_encode %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  2790
    int vector_len = 0;
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  2791
    __ vabsss($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister,
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  2792
              ExternalAddress(float_signmask()), vector_len);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  2793
  %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  2794
  ins_pipe(pipe_slow);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  2795
%}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  2796
#else // _LP64
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  2797
instruct absF_reg_reg_evex(regF dst, regF src) %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  2798
  predicate(UseAVX > 2);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  2799
  match(Set dst (AbsF src));
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  2800
  ins_cost(150);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  2801
  format %{ "vandps  $dst, $src, [0x7fffffff]\t# abs float by sign masking" %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  2802
  ins_encode %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  2803
    int vector_len = 0;
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  2804
    __ vandps($dst$$XMMRegister, $src$$XMMRegister,
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  2805
              ExternalAddress(float_signmask()), vector_len);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  2806
  %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  2807
  ins_pipe(pipe_slow);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  2808
%}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  2809
#endif
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  2810
11429
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2811
instruct absD_reg(regD dst) %{
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2812
  predicate((UseSSE>=2) && (UseAVX == 0));
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2813
  match(Set dst (AbsD dst));
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2814
  ins_cost(150);
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2815
  format %{ "andpd   $dst, [0x7fffffffffffffff]\t"
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2816
            "# abs double by sign masking" %}
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2817
  ins_encode %{
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2818
    __ andpd($dst$$XMMRegister, ExternalAddress(double_signmask()));
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2819
  %}
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2820
  ins_pipe(pipe_slow);
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2821
%}
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2822
13294
80131b419f85 7181494: cleanup avx and vectors code
kvn
parents: 13108
diff changeset
  2823
instruct absD_reg_reg(regD dst, regD src) %{
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  2824
  predicate(VM_Version::supports_avxonly());
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  2825
  match(Set dst (AbsD src));
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  2826
  ins_cost(150);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  2827
  format %{ "vandpd  $dst, $src, [0x7fffffffffffffff]\t"
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  2828
            "# abs double by sign masking" %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  2829
  ins_encode %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  2830
    int vector_len = 0;
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  2831
    __ vandpd($dst$$XMMRegister, $src$$XMMRegister,
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  2832
              ExternalAddress(double_signmask()), vector_len);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  2833
  %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  2834
  ins_pipe(pipe_slow);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  2835
%}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  2836
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  2837
#ifdef _LP64
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  2838
instruct absD_reg_reg_evex(regD dst, regD src) %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  2839
  predicate(UseAVX > 2 && VM_Version::supports_avx512vl());
11429
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2840
  match(Set dst (AbsD src));
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2841
  ins_cost(150);
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2842
  format %{ "vandpd  $dst, $src, [0x7fffffffffffffff]\t"
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2843
            "# abs double by sign masking" %}
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2844
  ins_encode %{
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  2845
    int vector_len = 0;
11429
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2846
    __ vandpd($dst$$XMMRegister, $src$$XMMRegister,
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  2847
              ExternalAddress(double_signmask()), vector_len);
11429
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2848
  %}
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2849
  ins_pipe(pipe_slow);
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2850
%}
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2851
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  2852
instruct absD_reg_reg_evex_special(regD dst, regD src1, regD src2) %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  2853
  predicate(VM_Version::supports_avx512novl());
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  2854
  match(Set dst (AbsD src1));
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  2855
  effect(TEMP src2);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  2856
  ins_cost(150);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  2857
  format %{ "vabssd  $dst, $src1, $src2, [0x7fffffffffffffff]\t# abs float by sign masking" %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  2858
  ins_encode %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  2859
    int vector_len = 0;
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  2860
    __ vabssd($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister,
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  2861
              ExternalAddress(double_signmask()), vector_len);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  2862
  %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  2863
  ins_pipe(pipe_slow);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  2864
%}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  2865
#else // _LP64
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  2866
instruct absD_reg_reg_evex(regD dst, regD src) %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  2867
  predicate(UseAVX > 2);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  2868
  match(Set dst (AbsD src));
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  2869
  ins_cost(150);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  2870
  format %{ "vandpd  $dst, $src, [0x7fffffffffffffff]\t"
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  2871
            "# abs double by sign masking" %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  2872
  ins_encode %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  2873
    int vector_len = 0;
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  2874
    __ vandpd($dst$$XMMRegister, $src$$XMMRegister,
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  2875
              ExternalAddress(double_signmask()), vector_len);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  2876
  %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  2877
  ins_pipe(pipe_slow);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  2878
%}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  2879
#endif
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  2880
11429
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2881
instruct negF_reg(regF dst) %{
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2882
  predicate((UseSSE>=1) && (UseAVX == 0));
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2883
  match(Set dst (NegF dst));
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2884
  ins_cost(150);
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2885
  format %{ "xorps   $dst, [0x80000000]\t# neg float by sign flipping" %}
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2886
  ins_encode %{
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2887
    __ xorps($dst$$XMMRegister, ExternalAddress(float_signflip()));
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2888
  %}
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2889
  ins_pipe(pipe_slow);
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2890
%}
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2891
13294
80131b419f85 7181494: cleanup avx and vectors code
kvn
parents: 13108
diff changeset
  2892
instruct negF_reg_reg(regF dst, regF src) %{
11429
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2893
  predicate(UseAVX > 0);
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2894
  match(Set dst (NegF src));
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2895
  ins_cost(150);
32727
320855c2baef 8132160: support for AVX 512 call frames and stack management
mcberg
parents: 32723
diff changeset
  2896
  format %{ "vnegatess  $dst, $src, [0x80000000]\t# neg float by sign flipping" %}
320855c2baef 8132160: support for AVX 512 call frames and stack management
mcberg
parents: 32723
diff changeset
  2897
  ins_encode %{
320855c2baef 8132160: support for AVX 512 call frames and stack management
mcberg
parents: 32723
diff changeset
  2898
    __ vnegatess($dst$$XMMRegister, $src$$XMMRegister,
320855c2baef 8132160: support for AVX 512 call frames and stack management
mcberg
parents: 32723
diff changeset
  2899
                 ExternalAddress(float_signflip()));
11429
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2900
  %}
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2901
  ins_pipe(pipe_slow);
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2902
%}
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2903
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2904
instruct negD_reg(regD dst) %{
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2905
  predicate((UseSSE>=2) && (UseAVX == 0));
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2906
  match(Set dst (NegD dst));
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2907
  ins_cost(150);
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2908
  format %{ "xorpd   $dst, [0x8000000000000000]\t"
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2909
            "# neg double by sign flipping" %}
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2910
  ins_encode %{
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2911
    __ xorpd($dst$$XMMRegister, ExternalAddress(double_signflip()));
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2912
  %}
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2913
  ins_pipe(pipe_slow);
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2914
%}
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2915
13294
80131b419f85 7181494: cleanup avx and vectors code
kvn
parents: 13108
diff changeset
  2916
instruct negD_reg_reg(regD dst, regD src) %{
11429
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2917
  predicate(UseAVX > 0);
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2918
  match(Set dst (NegD src));
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2919
  ins_cost(150);
32727
320855c2baef 8132160: support for AVX 512 call frames and stack management
mcberg
parents: 32723
diff changeset
  2920
  format %{ "vnegatess  $dst, $src, [0x8000000000000000]\t"
11429
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2921
            "# neg double by sign flipping" %}
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2922
  ins_encode %{
32727
320855c2baef 8132160: support for AVX 512 call frames and stack management
mcberg
parents: 32723
diff changeset
  2923
    __ vnegatesd($dst$$XMMRegister, $src$$XMMRegister,
320855c2baef 8132160: support for AVX 512 call frames and stack management
mcberg
parents: 32723
diff changeset
  2924
                 ExternalAddress(double_signflip()));
11429
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2925
  %}
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2926
  ins_pipe(pipe_slow);
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2927
%}
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2928
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2929
instruct sqrtF_reg(regF dst, regF src) %{
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2930
  predicate(UseSSE>=1);
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2931
  match(Set dst (ConvD2F (SqrtD (ConvF2D src))));
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2932
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2933
  format %{ "sqrtss  $dst, $src" %}
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2934
  ins_cost(150);
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2935
  ins_encode %{
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2936
    __ sqrtss($dst$$XMMRegister, $src$$XMMRegister);
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2937
  %}
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2938
  ins_pipe(pipe_slow);
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2939
%}
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2940
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2941
instruct sqrtF_mem(regF dst, memory src) %{
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2942
  predicate(UseSSE>=1);
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2943
  match(Set dst (ConvD2F (SqrtD (ConvF2D (LoadF src)))));
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2944
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2945
  format %{ "sqrtss  $dst, $src" %}
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2946
  ins_cost(150);
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2947
  ins_encode %{
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2948
    __ sqrtss($dst$$XMMRegister, $src$$Address);
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2949
  %}
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2950
  ins_pipe(pipe_slow);
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2951
%}
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2952
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2953
instruct sqrtF_imm(regF dst, immF con) %{
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2954
  predicate(UseSSE>=1);
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2955
  match(Set dst (ConvD2F (SqrtD (ConvF2D con))));
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2956
  format %{ "sqrtss  $dst, [$constantaddress]\t# load from constant table: float=$con" %}
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2957
  ins_cost(150);
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2958
  ins_encode %{
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2959
    __ sqrtss($dst$$XMMRegister, $constantaddress($con));
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2960
  %}
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2961
  ins_pipe(pipe_slow);
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2962
%}
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2963
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2964
instruct sqrtD_reg(regD dst, regD src) %{
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2965
  predicate(UseSSE>=2);
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2966
  match(Set dst (SqrtD src));
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2967
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2968
  format %{ "sqrtsd  $dst, $src" %}
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2969
  ins_cost(150);
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2970
  ins_encode %{
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2971
    __ sqrtsd($dst$$XMMRegister, $src$$XMMRegister);
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2972
  %}
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2973
  ins_pipe(pipe_slow);
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2974
%}
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2975
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2976
instruct sqrtD_mem(regD dst, memory src) %{
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2977
  predicate(UseSSE>=2);
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2978
  match(Set dst (SqrtD (LoadD src)));
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2979
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2980
  format %{ "sqrtsd  $dst, $src" %}
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2981
  ins_cost(150);
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2982
  ins_encode %{
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2983
    __ sqrtsd($dst$$XMMRegister, $src$$Address);
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2984
  %}
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2985
  ins_pipe(pipe_slow);
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2986
%}
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2987
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2988
instruct sqrtD_imm(regD dst, immD con) %{
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2989
  predicate(UseSSE>=2);
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2990
  match(Set dst (SqrtD con));
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2991
  format %{ "sqrtsd  $dst, [$constantaddress]\t# load from constant table: double=$con" %}
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2992
  ins_cost(150);
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2993
  ins_encode %{
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2994
    __ sqrtsd($dst$$XMMRegister, $constantaddress($con));
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2995
  %}
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2996
  ins_pipe(pipe_slow);
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2997
%}
e894217a5d94 7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
diff changeset
  2998
13104
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  2999
// ====================VECTOR INSTRUCTIONS=====================================
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3000
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3001
// Load vectors (4 bytes long)
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3002
instruct loadV4(vecS dst, memory mem) %{
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3003
  predicate(n->as_LoadVector()->memory_size() == 4);
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3004
  match(Set dst (LoadVector mem));
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3005
  ins_cost(125);
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3006
  format %{ "movd    $dst,$mem\t! load vector (4 bytes)" %}
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3007
  ins_encode %{
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3008
    __ movdl($dst$$XMMRegister, $mem$$Address);
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3009
  %}
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3010
  ins_pipe( pipe_slow );
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3011
%}
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3012
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3013
// Load vectors (8 bytes long)
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3014
instruct loadV8(vecD dst, memory mem) %{
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3015
  predicate(n->as_LoadVector()->memory_size() == 8);
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3016
  match(Set dst (LoadVector mem));
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3017
  ins_cost(125);
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3018
  format %{ "movq    $dst,$mem\t! load vector (8 bytes)" %}
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3019
  ins_encode %{
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3020
    __ movq($dst$$XMMRegister, $mem$$Address);
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3021
  %}
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3022
  ins_pipe( pipe_slow );
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3023
%}
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3024
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3025
// Load vectors (16 bytes long)
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3026
instruct loadV16(vecX dst, memory mem) %{
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3027
  predicate(n->as_LoadVector()->memory_size() == 16);
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3028
  match(Set dst (LoadVector mem));
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3029
  ins_cost(125);
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3030
  format %{ "movdqu  $dst,$mem\t! load vector (16 bytes)" %}
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3031
  ins_encode %{
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3032
    __ movdqu($dst$$XMMRegister, $mem$$Address);
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3033
  %}
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3034
  ins_pipe( pipe_slow );
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3035
%}
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3036
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3037
// Load vectors (32 bytes long)
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3038
instruct loadV32(vecY dst, memory mem) %{
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3039
  predicate(n->as_LoadVector()->memory_size() == 32);
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3040
  match(Set dst (LoadVector mem));
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3041
  ins_cost(125);
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3042
  format %{ "vmovdqu $dst,$mem\t! load vector (32 bytes)" %}
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3043
  ins_encode %{
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3044
    __ vmovdqu($dst$$XMMRegister, $mem$$Address);
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3045
  %}
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3046
  ins_pipe( pipe_slow );
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3047
%}
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3048
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  3049
// Load vectors (64 bytes long)
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  3050
instruct loadV64(vecZ dst, memory mem) %{
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  3051
  predicate(n->as_LoadVector()->memory_size() == 64);
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  3052
  match(Set dst (LoadVector mem));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  3053
  ins_cost(125);
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  3054
  format %{ "vmovdqu $dst k0,$mem\t! load vector (64 bytes)" %}
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  3055
  ins_encode %{
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  3056
    int vector_len = 2;
32727
320855c2baef 8132160: support for AVX 512 call frames and stack management
mcberg
parents: 32723
diff changeset
  3057
    __ evmovdqul($dst$$XMMRegister, $mem$$Address, vector_len);
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  3058
  %}
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  3059
  ins_pipe( pipe_slow );
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  3060
%}
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  3061
13104
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3062
// Store vectors
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3063
instruct storeV4(memory mem, vecS src) %{
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3064
  predicate(n->as_StoreVector()->memory_size() == 4);
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3065
  match(Set mem (StoreVector mem src));
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3066
  ins_cost(145);
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3067
  format %{ "movd    $mem,$src\t! store vector (4 bytes)" %}
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3068
  ins_encode %{
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3069
    __ movdl($mem$$Address, $src$$XMMRegister);
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3070
  %}
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3071
  ins_pipe( pipe_slow );
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3072
%}
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3073
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3074
instruct storeV8(memory mem, vecD src) %{
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3075
  predicate(n->as_StoreVector()->memory_size() == 8);
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3076
  match(Set mem (StoreVector mem src));
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3077
  ins_cost(145);
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3078
  format %{ "movq    $mem,$src\t! store vector (8 bytes)" %}
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3079
  ins_encode %{
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3080
    __ movq($mem$$Address, $src$$XMMRegister);
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3081
  %}
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3082
  ins_pipe( pipe_slow );
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3083
%}
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3084
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3085
instruct storeV16(memory mem, vecX src) %{
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3086
  predicate(n->as_StoreVector()->memory_size() == 16);
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3087
  match(Set mem (StoreVector mem src));
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3088
  ins_cost(145);
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3089
  format %{ "movdqu  $mem,$src\t! store vector (16 bytes)" %}
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3090
  ins_encode %{
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3091
    __ movdqu($mem$$Address, $src$$XMMRegister);
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3092
  %}
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3093
  ins_pipe( pipe_slow );
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3094
%}
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3095
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3096
instruct storeV32(memory mem, vecY src) %{
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3097
  predicate(n->as_StoreVector()->memory_size() == 32);
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3098
  match(Set mem (StoreVector mem src));
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3099
  ins_cost(145);
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3100
  format %{ "vmovdqu $mem,$src\t! store vector (32 bytes)" %}
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3101
  ins_encode %{
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3102
    __ vmovdqu($mem$$Address, $src$$XMMRegister);
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3103
  %}
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3104
  ins_pipe( pipe_slow );
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3105
%}
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3106
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  3107
instruct storeV64(memory mem, vecZ src) %{
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  3108
  predicate(n->as_StoreVector()->memory_size() == 64);
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  3109
  match(Set mem (StoreVector mem src));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  3110
  ins_cost(145);
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  3111
  format %{ "vmovdqu $mem k0,$src\t! store vector (64 bytes)" %}
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  3112
  ins_encode %{
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  3113
    int vector_len = 2;
32727
320855c2baef 8132160: support for AVX 512 call frames and stack management
mcberg
parents: 32723
diff changeset
  3114
    __ evmovdqul($mem$$Address, $src$$XMMRegister, vector_len);
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  3115
  %}
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  3116
  ins_pipe( pipe_slow );
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  3117
%}
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  3118
31410
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3119
// ====================LEGACY REPLICATE=======================================
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3120
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3121
instruct Repl4B_mem(vecS dst, memory mem) %{
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3122
  predicate(n->as_Vector()->length() == 4 && UseAVX > 0 && !VM_Version::supports_avx512vlbw());
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3123
  match(Set dst (ReplicateB (LoadB mem)));
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3124
  format %{ "punpcklbw $dst,$mem\n\t"
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3125
            "pshuflw $dst,$dst,0x00\t! replicate4B" %}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3126
  ins_encode %{
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3127
    __ punpcklbw($dst$$XMMRegister, $mem$$Address);
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3128
    __ pshuflw($dst$$XMMRegister, $dst$$XMMRegister, 0x00);
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3129
  %}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3130
  ins_pipe( pipe_slow );
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3131
%}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3132
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3133
instruct Repl8B_mem(vecD dst, memory mem) %{
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3134
  predicate(n->as_Vector()->length() == 8 && UseAVX > 0 && !VM_Version::supports_avx512vlbw());
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3135
  match(Set dst (ReplicateB (LoadB mem)));
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3136
  format %{ "punpcklbw $dst,$mem\n\t"
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3137
            "pshuflw $dst,$dst,0x00\t! replicate8B" %}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3138
  ins_encode %{
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3139
    __ punpcklbw($dst$$XMMRegister, $mem$$Address);
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3140
    __ pshuflw($dst$$XMMRegister, $dst$$XMMRegister, 0x00);
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3141
  %}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3142
  ins_pipe( pipe_slow );
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3143
%}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3144
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3145
instruct Repl16B(vecX dst, rRegI src) %{
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3146
  predicate(n->as_Vector()->length() == 16 && !VM_Version::supports_avx512vlbw());
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3147
  match(Set dst (ReplicateB src));
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3148
  format %{ "movd    $dst,$src\n\t"
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3149
            "punpcklbw $dst,$dst\n\t"
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3150
            "pshuflw $dst,$dst,0x00\n\t"
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3151
            "punpcklqdq $dst,$dst\t! replicate16B" %}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3152
  ins_encode %{
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3153
    __ movdl($dst$$XMMRegister, $src$$Register);
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3154
    __ punpcklbw($dst$$XMMRegister, $dst$$XMMRegister);
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3155
    __ pshuflw($dst$$XMMRegister, $dst$$XMMRegister, 0x00);
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3156
    __ punpcklqdq($dst$$XMMRegister, $dst$$XMMRegister);
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3157
  %}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3158
  ins_pipe( pipe_slow );
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3159
%}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3160
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3161
instruct Repl16B_mem(vecX dst, memory mem) %{
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3162
  predicate(n->as_Vector()->length() == 16 && UseAVX > 0 && !VM_Version::supports_avx512vlbw());
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3163
  match(Set dst (ReplicateB (LoadB mem)));
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3164
  format %{ "punpcklbw $dst,$mem\n\t"
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3165
            "pshuflw $dst,$dst,0x00\n\t"
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3166
            "punpcklqdq $dst,$dst\t! replicate16B" %}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3167
  ins_encode %{
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3168
    __ punpcklbw($dst$$XMMRegister, $mem$$Address);
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3169
    __ pshuflw($dst$$XMMRegister, $dst$$XMMRegister, 0x00);
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3170
    __ punpcklqdq($dst$$XMMRegister, $dst$$XMMRegister);
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3171
  %}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3172
  ins_pipe( pipe_slow );
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3173
%}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3174
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3175
instruct Repl32B(vecY dst, rRegI src) %{
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3176
  predicate(n->as_Vector()->length() == 32 && !VM_Version::supports_avx512vlbw());
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3177
  match(Set dst (ReplicateB src));
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3178
  format %{ "movd    $dst,$src\n\t"
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3179
            "punpcklbw $dst,$dst\n\t"
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3180
            "pshuflw $dst,$dst,0x00\n\t"
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3181
            "punpcklqdq $dst,$dst\n\t"
36561
b18243f4d955 8151002: Make Assembler methods vextract and vinsert match actual instructions
mikael
parents: 35581
diff changeset
  3182
            "vinserti128_high $dst,$dst\t! replicate32B" %}
31410
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3183
  ins_encode %{
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3184
    __ movdl($dst$$XMMRegister, $src$$Register);
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3185
    __ punpcklbw($dst$$XMMRegister, $dst$$XMMRegister);
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3186
    __ pshuflw($dst$$XMMRegister, $dst$$XMMRegister, 0x00);
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3187
    __ punpcklqdq($dst$$XMMRegister, $dst$$XMMRegister);
36561
b18243f4d955 8151002: Make Assembler methods vextract and vinsert match actual instructions
mikael
parents: 35581
diff changeset
  3188
    __ vinserti128_high($dst$$XMMRegister, $dst$$XMMRegister);
31410
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3189
  %}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3190
  ins_pipe( pipe_slow );
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3191
%}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3192
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3193
instruct Repl32B_mem(vecY dst, memory mem) %{
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3194
  predicate(n->as_Vector()->length() == 32 && !VM_Version::supports_avx512vlbw());
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3195
  match(Set dst (ReplicateB (LoadB mem)));
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3196
  format %{ "punpcklbw $dst,$mem\n\t"
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3197
            "pshuflw $dst,$dst,0x00\n\t"
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3198
            "punpcklqdq $dst,$dst\n\t"
36561
b18243f4d955 8151002: Make Assembler methods vextract and vinsert match actual instructions
mikael
parents: 35581
diff changeset
  3199
            "vinserti128_high $dst,$dst\t! replicate32B" %}
31410
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3200
  ins_encode %{
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3201
    __ punpcklbw($dst$$XMMRegister, $mem$$Address);
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3202
    __ pshuflw($dst$$XMMRegister, $dst$$XMMRegister, 0x00);
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3203
    __ punpcklqdq($dst$$XMMRegister, $dst$$XMMRegister);
36561
b18243f4d955 8151002: Make Assembler methods vextract and vinsert match actual instructions
mikael
parents: 35581
diff changeset
  3204
    __ vinserti128_high($dst$$XMMRegister, $dst$$XMMRegister);
31410
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3205
  %}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3206
  ins_pipe( pipe_slow );
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3207
%}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3208
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3209
instruct Repl16B_imm(vecX dst, immI con) %{
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3210
  predicate(n->as_Vector()->length() == 16 && !VM_Version::supports_avx512vlbw());
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3211
  match(Set dst (ReplicateB con));
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3212
  format %{ "movq    $dst,[$constantaddress]\n\t"
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3213
            "punpcklqdq $dst,$dst\t! replicate16B($con)" %}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3214
  ins_encode %{
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3215
    __ movq($dst$$XMMRegister, $constantaddress(replicate8_imm($con$$constant, 1)));
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3216
    __ punpcklqdq($dst$$XMMRegister, $dst$$XMMRegister);
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3217
  %}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3218
  ins_pipe( pipe_slow );
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3219
%}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3220
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3221
instruct Repl32B_imm(vecY dst, immI con) %{
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3222
  predicate(n->as_Vector()->length() == 32 && !VM_Version::supports_avx512vlbw());
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3223
  match(Set dst (ReplicateB con));
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3224
  format %{ "movq    $dst,[$constantaddress]\n\t"
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3225
            "punpcklqdq $dst,$dst\n\t"
36561
b18243f4d955 8151002: Make Assembler methods vextract and vinsert match actual instructions
mikael
parents: 35581
diff changeset
  3226
            "vinserti128_high $dst,$dst\t! lreplicate32B($con)" %}
31410
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3227
  ins_encode %{
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3228
    __ movq($dst$$XMMRegister, $constantaddress(replicate8_imm($con$$constant, 1)));
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3229
    __ punpcklqdq($dst$$XMMRegister, $dst$$XMMRegister);
36561
b18243f4d955 8151002: Make Assembler methods vextract and vinsert match actual instructions
mikael
parents: 35581
diff changeset
  3230
    __ vinserti128_high($dst$$XMMRegister, $dst$$XMMRegister);
31410
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3231
  %}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3232
  ins_pipe( pipe_slow );
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3233
%}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3234
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3235
instruct Repl4S(vecD dst, rRegI src) %{
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3236
  predicate(n->as_Vector()->length() == 4 && !VM_Version::supports_avx512vlbw());
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3237
  match(Set dst (ReplicateS src));
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3238
  format %{ "movd    $dst,$src\n\t"
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3239
            "pshuflw $dst,$dst,0x00\t! replicate4S" %}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3240
  ins_encode %{
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3241
    __ movdl($dst$$XMMRegister, $src$$Register);
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3242
    __ pshuflw($dst$$XMMRegister, $dst$$XMMRegister, 0x00);
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3243
  %}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3244
  ins_pipe( pipe_slow );
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3245
%}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3246
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3247
instruct Repl4S_mem(vecD dst, memory mem) %{
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3248
  predicate(n->as_Vector()->length() == 4 && UseAVX > 0 && !VM_Version::supports_avx512vlbw());
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3249
  match(Set dst (ReplicateS (LoadS mem)));
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3250
  format %{ "pshuflw $dst,$mem,0x00\t! replicate4S" %}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3251
  ins_encode %{
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3252
    __ pshuflw($dst$$XMMRegister, $mem$$Address, 0x00);
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3253
  %}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3254
  ins_pipe( pipe_slow );
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3255
%}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3256
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3257
instruct Repl8S(vecX dst, rRegI src) %{
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3258
  predicate(n->as_Vector()->length() == 8 && !VM_Version::supports_avx512vlbw());
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3259
  match(Set dst (ReplicateS src));
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3260
  format %{ "movd    $dst,$src\n\t"
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3261
            "pshuflw $dst,$dst,0x00\n\t"
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3262
            "punpcklqdq $dst,$dst\t! replicate8S" %}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3263
  ins_encode %{
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3264
    __ movdl($dst$$XMMRegister, $src$$Register);
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3265
    __ pshuflw($dst$$XMMRegister, $dst$$XMMRegister, 0x00);
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3266
    __ punpcklqdq($dst$$XMMRegister, $dst$$XMMRegister);
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3267
  %}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3268
  ins_pipe( pipe_slow );
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3269
%}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3270
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3271
instruct Repl8S_mem(vecX dst, memory mem) %{
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3272
  predicate(n->as_Vector()->length() == 8 && UseAVX > 0 && !VM_Version::supports_avx512vlbw());
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3273
  match(Set dst (ReplicateS (LoadS mem)));
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3274
  format %{ "pshuflw $dst,$mem,0x00\n\t"
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3275
            "punpcklqdq $dst,$dst\t! replicate8S" %}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3276
  ins_encode %{
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3277
    __ pshuflw($dst$$XMMRegister, $mem$$Address, 0x00);
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3278
    __ punpcklqdq($dst$$XMMRegister, $dst$$XMMRegister);
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3279
  %}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3280
  ins_pipe( pipe_slow );
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3281
%}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3282
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3283
instruct Repl8S_imm(vecX dst, immI con) %{
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3284
  predicate(n->as_Vector()->length() == 8 && !VM_Version::supports_avx512vlbw());
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3285
  match(Set dst (ReplicateS con));
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3286
  format %{ "movq    $dst,[$constantaddress]\n\t"
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3287
            "punpcklqdq $dst,$dst\t! replicate8S($con)" %}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3288
  ins_encode %{
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3289
    __ movq($dst$$XMMRegister, $constantaddress(replicate8_imm($con$$constant, 2)));
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3290
    __ punpcklqdq($dst$$XMMRegister, $dst$$XMMRegister);
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3291
  %}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3292
  ins_pipe( pipe_slow );
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3293
%}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3294
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3295
instruct Repl16S(vecY dst, rRegI src) %{
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3296
  predicate(n->as_Vector()->length() == 16 && !VM_Version::supports_avx512vlbw());
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3297
  match(Set dst (ReplicateS src));
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3298
  format %{ "movd    $dst,$src\n\t"
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3299
            "pshuflw $dst,$dst,0x00\n\t"
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3300
            "punpcklqdq $dst,$dst\n\t"
36561
b18243f4d955 8151002: Make Assembler methods vextract and vinsert match actual instructions
mikael
parents: 35581
diff changeset
  3301
            "vinserti128_high $dst,$dst\t! replicate16S" %}
31410
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3302
  ins_encode %{
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3303
    __ movdl($dst$$XMMRegister, $src$$Register);
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3304
    __ pshuflw($dst$$XMMRegister, $dst$$XMMRegister, 0x00);
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3305
    __ punpcklqdq($dst$$XMMRegister, $dst$$XMMRegister);
36561
b18243f4d955 8151002: Make Assembler methods vextract and vinsert match actual instructions
mikael
parents: 35581
diff changeset
  3306
    __ vinserti128_high($dst$$XMMRegister, $dst$$XMMRegister);
31410
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3307
  %}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3308
  ins_pipe( pipe_slow );
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3309
%}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3310
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3311
instruct Repl16S_mem(vecY dst, memory mem) %{
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3312
  predicate(n->as_Vector()->length() == 16 && !VM_Version::supports_avx512vlbw());
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3313
  match(Set dst (ReplicateS (LoadS mem)));
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3314
  format %{ "pshuflw $dst,$mem,0x00\n\t"
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3315
            "punpcklqdq $dst,$dst\n\t"
36561
b18243f4d955 8151002: Make Assembler methods vextract and vinsert match actual instructions
mikael
parents: 35581
diff changeset
  3316
            "vinserti128_high $dst,$dst\t! replicate16S" %}
31410
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3317
  ins_encode %{
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3318
    __ pshuflw($dst$$XMMRegister, $mem$$Address, 0x00);
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3319
    __ punpcklqdq($dst$$XMMRegister, $dst$$XMMRegister);
36561
b18243f4d955 8151002: Make Assembler methods vextract and vinsert match actual instructions
mikael
parents: 35581
diff changeset
  3320
    __ vinserti128_high($dst$$XMMRegister, $dst$$XMMRegister);
31410
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3321
  %}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3322
  ins_pipe( pipe_slow );
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3323
%}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3324
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3325
instruct Repl16S_imm(vecY dst, immI con) %{
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3326
  predicate(n->as_Vector()->length() == 16 && !VM_Version::supports_avx512vlbw());
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3327
  match(Set dst (ReplicateS con));
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3328
  format %{ "movq    $dst,[$constantaddress]\n\t"
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3329
            "punpcklqdq $dst,$dst\n\t"
36561
b18243f4d955 8151002: Make Assembler methods vextract and vinsert match actual instructions
mikael
parents: 35581
diff changeset
  3330
            "vinserti128_high $dst,$dst\t! replicate16S($con)" %}
31410
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3331
  ins_encode %{
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3332
    __ movq($dst$$XMMRegister, $constantaddress(replicate8_imm($con$$constant, 2)));
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3333
    __ punpcklqdq($dst$$XMMRegister, $dst$$XMMRegister);
36561
b18243f4d955 8151002: Make Assembler methods vextract and vinsert match actual instructions
mikael
parents: 35581
diff changeset
  3334
    __ vinserti128_high($dst$$XMMRegister, $dst$$XMMRegister);
31410
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3335
  %}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3336
  ins_pipe( pipe_slow );
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3337
%}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3338
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3339
instruct Repl4I(vecX dst, rRegI src) %{
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3340
  predicate(n->as_Vector()->length() == 4 && !VM_Version::supports_avx512vl());
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3341
  match(Set dst (ReplicateI src));
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3342
  format %{ "movd    $dst,$src\n\t"
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3343
            "pshufd  $dst,$dst,0x00\t! replicate4I" %}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3344
  ins_encode %{
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3345
    __ movdl($dst$$XMMRegister, $src$$Register);
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3346
    __ pshufd($dst$$XMMRegister, $dst$$XMMRegister, 0x00);
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3347
  %}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3348
  ins_pipe( pipe_slow );
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3349
%}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3350
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3351
instruct Repl4I_mem(vecX dst, memory mem) %{
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3352
  predicate(n->as_Vector()->length() == 4 && UseAVX > 0 && !VM_Version::supports_avx512vl());
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3353
  match(Set dst (ReplicateI (LoadI mem)));
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3354
  format %{ "pshufd  $dst,$mem,0x00\t! replicate4I" %}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3355
  ins_encode %{
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3356
    __ pshufd($dst$$XMMRegister, $mem$$Address, 0x00);
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3357
  %}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3358
  ins_pipe( pipe_slow );
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3359
%}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3360
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3361
instruct Repl8I(vecY dst, rRegI src) %{
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3362
  predicate(n->as_Vector()->length() == 8 && !VM_Version::supports_avx512vl());
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3363
  match(Set dst (ReplicateI src));
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3364
  format %{ "movd    $dst,$src\n\t"
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3365
            "pshufd  $dst,$dst,0x00\n\t"
36561
b18243f4d955 8151002: Make Assembler methods vextract and vinsert match actual instructions
mikael
parents: 35581
diff changeset
  3366
            "vinserti128_high $dst,$dst\t! replicate8I" %}
31410
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3367
  ins_encode %{
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3368
    __ movdl($dst$$XMMRegister, $src$$Register);
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3369
    __ pshufd($dst$$XMMRegister, $dst$$XMMRegister, 0x00);
36561
b18243f4d955 8151002: Make Assembler methods vextract and vinsert match actual instructions
mikael
parents: 35581
diff changeset
  3370
    __ vinserti128_high($dst$$XMMRegister, $dst$$XMMRegister);
31410
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3371
  %}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3372
  ins_pipe( pipe_slow );
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3373
%}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3374
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3375
instruct Repl8I_mem(vecY dst, memory mem) %{
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3376
  predicate(n->as_Vector()->length() == 8 && !VM_Version::supports_avx512vl());
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3377
  match(Set dst (ReplicateI (LoadI mem)));
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3378
  format %{ "pshufd  $dst,$mem,0x00\n\t"
36561
b18243f4d955 8151002: Make Assembler methods vextract and vinsert match actual instructions
mikael
parents: 35581
diff changeset
  3379
            "vinserti128_high $dst,$dst\t! replicate8I" %}
31410
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3380
  ins_encode %{
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3381
    __ pshufd($dst$$XMMRegister, $mem$$Address, 0x00);
36561
b18243f4d955 8151002: Make Assembler methods vextract and vinsert match actual instructions
mikael
parents: 35581
diff changeset
  3382
    __ vinserti128_high($dst$$XMMRegister, $dst$$XMMRegister);
31410
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3383
  %}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3384
  ins_pipe( pipe_slow );
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3385
%}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3386
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3387
instruct Repl4I_imm(vecX dst, immI con) %{
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3388
  predicate(n->as_Vector()->length() == 4 && !VM_Version::supports_avx512vl());
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3389
  match(Set dst (ReplicateI con));
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3390
  format %{ "movq    $dst,[$constantaddress]\t! replicate4I($con)\n\t"
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3391
            "punpcklqdq $dst,$dst" %}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3392
  ins_encode %{
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3393
    __ movq($dst$$XMMRegister, $constantaddress(replicate8_imm($con$$constant, 4)));
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3394
    __ punpcklqdq($dst$$XMMRegister, $dst$$XMMRegister);
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3395
  %}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3396
  ins_pipe( pipe_slow );
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3397
%}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3398
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3399
instruct Repl8I_imm(vecY dst, immI con) %{
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3400
  predicate(n->as_Vector()->length() == 8 && !VM_Version::supports_avx512vl());
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3401
  match(Set dst (ReplicateI con));
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3402
  format %{ "movq    $dst,[$constantaddress]\t! replicate8I($con)\n\t"
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3403
            "punpcklqdq $dst,$dst\n\t"
36561
b18243f4d955 8151002: Make Assembler methods vextract and vinsert match actual instructions
mikael
parents: 35581
diff changeset
  3404
            "vinserti128_high $dst,$dst" %}
31410
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3405
  ins_encode %{
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3406
    __ movq($dst$$XMMRegister, $constantaddress(replicate8_imm($con$$constant, 4)));
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3407
    __ punpcklqdq($dst$$XMMRegister, $dst$$XMMRegister);
36561
b18243f4d955 8151002: Make Assembler methods vextract and vinsert match actual instructions
mikael
parents: 35581
diff changeset
  3408
    __ vinserti128_high($dst$$XMMRegister, $dst$$XMMRegister);
31410
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3409
  %}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3410
  ins_pipe( pipe_slow );
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3411
%}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3412
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3413
// Long could be loaded into xmm register directly from memory.
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3414
instruct Repl2L_mem(vecX dst, memory mem) %{
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3415
  predicate(n->as_Vector()->length() == 2 && !VM_Version::supports_avx512vlbw());
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3416
  match(Set dst (ReplicateL (LoadL mem)));
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3417
  format %{ "movq    $dst,$mem\n\t"
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3418
            "punpcklqdq $dst,$dst\t! replicate2L" %}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3419
  ins_encode %{
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3420
    __ movq($dst$$XMMRegister, $mem$$Address);
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3421
    __ punpcklqdq($dst$$XMMRegister, $dst$$XMMRegister);
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3422
  %}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3423
  ins_pipe( pipe_slow );
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3424
%}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3425
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3426
// Replicate long (8 byte) scalar to be vector
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3427
#ifdef _LP64
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3428
instruct Repl4L(vecY dst, rRegL src) %{
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3429
  predicate(n->as_Vector()->length() == 4 && !VM_Version::supports_avx512vl());
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3430
  match(Set dst (ReplicateL src));
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3431
  format %{ "movdq   $dst,$src\n\t"
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3432
            "punpcklqdq $dst,$dst\n\t"
36561
b18243f4d955 8151002: Make Assembler methods vextract and vinsert match actual instructions
mikael
parents: 35581
diff changeset
  3433
            "vinserti128_high $dst,$dst\t! replicate4L" %}
31410
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3434
  ins_encode %{
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3435
    __ movdq($dst$$XMMRegister, $src$$Register);
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3436
    __ punpcklqdq($dst$$XMMRegister, $dst$$XMMRegister);
36561
b18243f4d955 8151002: Make Assembler methods vextract and vinsert match actual instructions
mikael
parents: 35581
diff changeset
  3437
    __ vinserti128_high($dst$$XMMRegister, $dst$$XMMRegister);
31410
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3438
  %}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3439
  ins_pipe( pipe_slow );
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3440
%}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3441
#else // _LP64
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3442
instruct Repl4L(vecY dst, eRegL src, regD tmp) %{
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3443
  predicate(n->as_Vector()->length() == 4 && !VM_Version::supports_avx512vl());
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3444
  match(Set dst (ReplicateL src));
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3445
  effect(TEMP dst, USE src, TEMP tmp);
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3446
  format %{ "movdl   $dst,$src.lo\n\t"
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3447
            "movdl   $tmp,$src.hi\n\t"
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3448
            "punpckldq $dst,$tmp\n\t"
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3449
            "punpcklqdq $dst,$dst\n\t"
36561
b18243f4d955 8151002: Make Assembler methods vextract and vinsert match actual instructions
mikael
parents: 35581
diff changeset
  3450
            "vinserti128_high $dst,$dst\t! replicate4L" %}
31410
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3451
  ins_encode %{
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3452
    __ movdl($dst$$XMMRegister, $src$$Register);
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3453
    __ movdl($tmp$$XMMRegister, HIGH_FROM_LOW($src$$Register));
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3454
    __ punpckldq($dst$$XMMRegister, $tmp$$XMMRegister);
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3455
    __ punpcklqdq($dst$$XMMRegister, $dst$$XMMRegister);
36561
b18243f4d955 8151002: Make Assembler methods vextract and vinsert match actual instructions
mikael
parents: 35581
diff changeset
  3456
    __ vinserti128_high($dst$$XMMRegister, $dst$$XMMRegister);
31410
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3457
  %}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3458
  ins_pipe( pipe_slow );
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3459
%}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3460
#endif // _LP64
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3461
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3462
instruct Repl4L_imm(vecY dst, immL con) %{
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3463
  predicate(n->as_Vector()->length() == 4 && !VM_Version::supports_avx512vl());
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3464
  match(Set dst (ReplicateL con));
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3465
  format %{ "movq    $dst,[$constantaddress]\n\t"
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3466
            "punpcklqdq $dst,$dst\n\t"
36561
b18243f4d955 8151002: Make Assembler methods vextract and vinsert match actual instructions
mikael
parents: 35581
diff changeset
  3467
            "vinserti128_high $dst,$dst\t! replicate4L($con)" %}
31410
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3468
  ins_encode %{
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3469
    __ movq($dst$$XMMRegister, $constantaddress($con));
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3470
    __ punpcklqdq($dst$$XMMRegister, $dst$$XMMRegister);
36561
b18243f4d955 8151002: Make Assembler methods vextract and vinsert match actual instructions
mikael
parents: 35581
diff changeset
  3471
    __ vinserti128_high($dst$$XMMRegister, $dst$$XMMRegister);
31410
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3472
  %}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3473
  ins_pipe( pipe_slow );
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3474
%}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3475
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3476
instruct Repl4L_mem(vecY dst, memory mem) %{
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3477
  predicate(n->as_Vector()->length() == 4 && !VM_Version::supports_avx512vl());
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3478
  match(Set dst (ReplicateL (LoadL mem)));
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3479
  format %{ "movq    $dst,$mem\n\t"
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3480
            "punpcklqdq $dst,$dst\n\t"
36561
b18243f4d955 8151002: Make Assembler methods vextract and vinsert match actual instructions
mikael
parents: 35581
diff changeset
  3481
            "vinserti128_high $dst,$dst\t! replicate4L" %}
31410
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3482
  ins_encode %{
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3483
    __ movq($dst$$XMMRegister, $mem$$Address);
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3484
    __ punpcklqdq($dst$$XMMRegister, $dst$$XMMRegister);
36561
b18243f4d955 8151002: Make Assembler methods vextract and vinsert match actual instructions
mikael
parents: 35581
diff changeset
  3485
    __ vinserti128_high($dst$$XMMRegister, $dst$$XMMRegister);
31410
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3486
  %}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3487
  ins_pipe( pipe_slow );
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3488
%}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3489
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3490
instruct Repl2F_mem(vecD dst, memory mem) %{
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3491
  predicate(n->as_Vector()->length() == 2 && UseAVX > 0 && !VM_Version::supports_avx512vl());
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3492
  match(Set dst (ReplicateF (LoadF mem)));
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3493
  format %{ "pshufd  $dst,$mem,0x00\t! replicate2F" %}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3494
  ins_encode %{
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3495
    __ pshufd($dst$$XMMRegister, $mem$$Address, 0x00);
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3496
  %}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3497
  ins_pipe( pipe_slow );
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3498
%}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3499
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3500
instruct Repl4F_mem(vecX dst, memory mem) %{
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3501
  predicate(n->as_Vector()->length() == 4 && UseAVX > 0 && !VM_Version::supports_avx512vl());
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3502
  match(Set dst (ReplicateF (LoadF mem)));
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3503
  format %{ "pshufd  $dst,$mem,0x00\t! replicate4F" %}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3504
  ins_encode %{
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3505
    __ pshufd($dst$$XMMRegister, $mem$$Address, 0x00);
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3506
  %}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3507
  ins_pipe( pipe_slow );
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3508
%}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3509
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3510
instruct Repl8F(vecY dst, regF src) %{
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3511
  predicate(n->as_Vector()->length() == 8 && !VM_Version::supports_avx512vl());
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3512
  match(Set dst (ReplicateF src));
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3513
  format %{ "pshufd  $dst,$src,0x00\n\t"
36561
b18243f4d955 8151002: Make Assembler methods vextract and vinsert match actual instructions
mikael
parents: 35581
diff changeset
  3514
            "vinsertf128_high $dst,$dst\t! replicate8F" %}
31410
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3515
  ins_encode %{
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3516
    __ pshufd($dst$$XMMRegister, $src$$XMMRegister, 0x00);
36561
b18243f4d955 8151002: Make Assembler methods vextract and vinsert match actual instructions
mikael
parents: 35581
diff changeset
  3517
    __ vinsertf128_high($dst$$XMMRegister, $dst$$XMMRegister);
31410
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3518
  %}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3519
  ins_pipe( pipe_slow );
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3520
%}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3521
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3522
instruct Repl8F_mem(vecY dst, memory mem) %{
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3523
  predicate(n->as_Vector()->length() == 8 && !VM_Version::supports_avx512vl());
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3524
  match(Set dst (ReplicateF (LoadF mem)));
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3525
  format %{ "pshufd  $dst,$mem,0x00\n\t"
36561
b18243f4d955 8151002: Make Assembler methods vextract and vinsert match actual instructions
mikael
parents: 35581
diff changeset
  3526
            "vinsertf128_high $dst,$dst\t! replicate8F" %}
31410
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3527
  ins_encode %{
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3528
    __ pshufd($dst$$XMMRegister, $mem$$Address, 0x00);
36561
b18243f4d955 8151002: Make Assembler methods vextract and vinsert match actual instructions
mikael
parents: 35581
diff changeset
  3529
    __ vinsertf128_high($dst$$XMMRegister, $dst$$XMMRegister);
31410
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3530
  %}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3531
  ins_pipe( pipe_slow );
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3532
%}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3533
32727
320855c2baef 8132160: support for AVX 512 call frames and stack management
mcberg
parents: 32723
diff changeset
  3534
instruct Repl2F_zero(vecD dst, immF0 zero) %{
320855c2baef 8132160: support for AVX 512 call frames and stack management
mcberg
parents: 32723
diff changeset
  3535
  predicate(n->as_Vector()->length() == 2 && UseAVX < 3);
320855c2baef 8132160: support for AVX 512 call frames and stack management
mcberg
parents: 32723
diff changeset
  3536
  match(Set dst (ReplicateF zero));
320855c2baef 8132160: support for AVX 512 call frames and stack management
mcberg
parents: 32723
diff changeset
  3537
  format %{ "xorps   $dst,$dst\t! replicate2F zero" %}
320855c2baef 8132160: support for AVX 512 call frames and stack management
mcberg
parents: 32723
diff changeset
  3538
  ins_encode %{
320855c2baef 8132160: support for AVX 512 call frames and stack management
mcberg
parents: 32723
diff changeset
  3539
    __ xorps($dst$$XMMRegister, $dst$$XMMRegister);
320855c2baef 8132160: support for AVX 512 call frames and stack management
mcberg
parents: 32723
diff changeset
  3540
  %}
320855c2baef 8132160: support for AVX 512 call frames and stack management
mcberg
parents: 32723
diff changeset
  3541
  ins_pipe( fpu_reg_reg );
320855c2baef 8132160: support for AVX 512 call frames and stack management
mcberg
parents: 32723
diff changeset
  3542
%}
320855c2baef 8132160: support for AVX 512 call frames and stack management
mcberg
parents: 32723
diff changeset
  3543
320855c2baef 8132160: support for AVX 512 call frames and stack management
mcberg
parents: 32723
diff changeset
  3544
instruct Repl4F_zero(vecX dst, immF0 zero) %{
320855c2baef 8132160: support for AVX 512 call frames and stack management
mcberg
parents: 32723
diff changeset
  3545
  predicate(n->as_Vector()->length() == 4 && UseAVX < 3);
320855c2baef 8132160: support for AVX 512 call frames and stack management
mcberg
parents: 32723
diff changeset
  3546
  match(Set dst (ReplicateF zero));
320855c2baef 8132160: support for AVX 512 call frames and stack management
mcberg
parents: 32723
diff changeset
  3547
  format %{ "xorps   $dst,$dst\t! replicate4F zero" %}
320855c2baef 8132160: support for AVX 512 call frames and stack management
mcberg
parents: 32723
diff changeset
  3548
  ins_encode %{
320855c2baef 8132160: support for AVX 512 call frames and stack management
mcberg
parents: 32723
diff changeset
  3549
    __ xorps($dst$$XMMRegister, $dst$$XMMRegister);
320855c2baef 8132160: support for AVX 512 call frames and stack management
mcberg
parents: 32723
diff changeset
  3550
  %}
320855c2baef 8132160: support for AVX 512 call frames and stack management
mcberg
parents: 32723
diff changeset
  3551
  ins_pipe( fpu_reg_reg );
320855c2baef 8132160: support for AVX 512 call frames and stack management
mcberg
parents: 32723
diff changeset
  3552
%}
320855c2baef 8132160: support for AVX 512 call frames and stack management
mcberg
parents: 32723
diff changeset
  3553
320855c2baef 8132160: support for AVX 512 call frames and stack management
mcberg
parents: 32723
diff changeset
  3554
instruct Repl8F_zero(vecY dst, immF0 zero) %{
320855c2baef 8132160: support for AVX 512 call frames and stack management
mcberg
parents: 32723
diff changeset
  3555
  predicate(n->as_Vector()->length() == 8 && UseAVX < 3);
320855c2baef 8132160: support for AVX 512 call frames and stack management
mcberg
parents: 32723
diff changeset
  3556
  match(Set dst (ReplicateF zero));
320855c2baef 8132160: support for AVX 512 call frames and stack management
mcberg
parents: 32723
diff changeset
  3557
  format %{ "vxorps  $dst,$dst,$dst\t! replicate8F zero" %}
320855c2baef 8132160: support for AVX 512 call frames and stack management
mcberg
parents: 32723
diff changeset
  3558
  ins_encode %{
320855c2baef 8132160: support for AVX 512 call frames and stack management
mcberg
parents: 32723
diff changeset
  3559
    int vector_len = 1;
320855c2baef 8132160: support for AVX 512 call frames and stack management
mcberg
parents: 32723
diff changeset
  3560
    __ vxorps($dst$$XMMRegister, $dst$$XMMRegister, $dst$$XMMRegister, vector_len);
320855c2baef 8132160: support for AVX 512 call frames and stack management
mcberg
parents: 32723
diff changeset
  3561
  %}
320855c2baef 8132160: support for AVX 512 call frames and stack management
mcberg
parents: 32723
diff changeset
  3562
  ins_pipe( fpu_reg_reg );
320855c2baef 8132160: support for AVX 512 call frames and stack management
mcberg
parents: 32723
diff changeset
  3563
%}
320855c2baef 8132160: support for AVX 512 call frames and stack management
mcberg
parents: 32723
diff changeset
  3564
31410
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3565
instruct Repl2D_mem(vecX dst, memory mem) %{
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3566
  predicate(n->as_Vector()->length() == 2 && UseAVX > 0 && !VM_Version::supports_avx512vl());
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3567
  match(Set dst (ReplicateD (LoadD mem)));
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3568
  format %{ "pshufd  $dst,$mem,0x44\t! replicate2D" %}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3569
  ins_encode %{
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3570
    __ pshufd($dst$$XMMRegister, $mem$$Address, 0x44);
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3571
  %}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3572
  ins_pipe( pipe_slow );
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3573
%}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3574
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3575
instruct Repl4D(vecY dst, regD src) %{
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3576
  predicate(n->as_Vector()->length() == 4 && !VM_Version::supports_avx512vl());
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3577
  match(Set dst (ReplicateD src));
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3578
  format %{ "pshufd  $dst,$src,0x44\n\t"
36561
b18243f4d955 8151002: Make Assembler methods vextract and vinsert match actual instructions
mikael
parents: 35581
diff changeset
  3579
            "vinsertf128_high $dst,$dst\t! replicate4D" %}
31410
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3580
  ins_encode %{
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3581
    __ pshufd($dst$$XMMRegister, $src$$XMMRegister, 0x44);
36561
b18243f4d955 8151002: Make Assembler methods vextract and vinsert match actual instructions
mikael
parents: 35581
diff changeset
  3582
    __ vinsertf128_high($dst$$XMMRegister, $dst$$XMMRegister);
31410
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3583
  %}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3584
  ins_pipe( pipe_slow );
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3585
%}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3586
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3587
instruct Repl4D_mem(vecY dst, memory mem) %{
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3588
  predicate(n->as_Vector()->length() == 4 && !VM_Version::supports_avx512vl());
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3589
  match(Set dst (ReplicateD (LoadD mem)));
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3590
  format %{ "pshufd  $dst,$mem,0x44\n\t"
36561
b18243f4d955 8151002: Make Assembler methods vextract and vinsert match actual instructions
mikael
parents: 35581
diff changeset
  3591
            "vinsertf128_high $dst,$dst\t! replicate4D" %}
31410
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3592
  ins_encode %{
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3593
    __ pshufd($dst$$XMMRegister, $mem$$Address, 0x44);
36561
b18243f4d955 8151002: Make Assembler methods vextract and vinsert match actual instructions
mikael
parents: 35581
diff changeset
  3594
    __ vinsertf128_high($dst$$XMMRegister, $dst$$XMMRegister);
31410
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3595
  %}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3596
  ins_pipe( pipe_slow );
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3597
%}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3598
32727
320855c2baef 8132160: support for AVX 512 call frames and stack management
mcberg
parents: 32723
diff changeset
  3599
// Replicate double (8 byte) scalar zero to be vector
320855c2baef 8132160: support for AVX 512 call frames and stack management
mcberg
parents: 32723
diff changeset
  3600
instruct Repl2D_zero(vecX dst, immD0 zero) %{
320855c2baef 8132160: support for AVX 512 call frames and stack management
mcberg
parents: 32723
diff changeset
  3601
  predicate(n->as_Vector()->length() == 2 && UseAVX < 3);
320855c2baef 8132160: support for AVX 512 call frames and stack management
mcberg
parents: 32723
diff changeset
  3602
  match(Set dst (ReplicateD zero));
320855c2baef 8132160: support for AVX 512 call frames and stack management
mcberg
parents: 32723
diff changeset
  3603
  format %{ "xorpd   $dst,$dst\t! replicate2D zero" %}
320855c2baef 8132160: support for AVX 512 call frames and stack management
mcberg
parents: 32723
diff changeset
  3604
  ins_encode %{
320855c2baef 8132160: support for AVX 512 call frames and stack management
mcberg
parents: 32723
diff changeset
  3605
    __ xorpd($dst$$XMMRegister, $dst$$XMMRegister);
320855c2baef 8132160: support for AVX 512 call frames and stack management
mcberg
parents: 32723
diff changeset
  3606
  %}
320855c2baef 8132160: support for AVX 512 call frames and stack management
mcberg
parents: 32723
diff changeset
  3607
  ins_pipe( fpu_reg_reg );
320855c2baef 8132160: support for AVX 512 call frames and stack management
mcberg
parents: 32723
diff changeset
  3608
%}
320855c2baef 8132160: support for AVX 512 call frames and stack management
mcberg
parents: 32723
diff changeset
  3609
320855c2baef 8132160: support for AVX 512 call frames and stack management
mcberg
parents: 32723
diff changeset
  3610
instruct Repl4D_zero(vecY dst, immD0 zero) %{
320855c2baef 8132160: support for AVX 512 call frames and stack management
mcberg
parents: 32723
diff changeset
  3611
  predicate(n->as_Vector()->length() == 4 && UseAVX < 3);
320855c2baef 8132160: support for AVX 512 call frames and stack management
mcberg
parents: 32723
diff changeset
  3612
  match(Set dst (ReplicateD zero));
320855c2baef 8132160: support for AVX 512 call frames and stack management
mcberg
parents: 32723
diff changeset
  3613
  format %{ "vxorpd  $dst,$dst,$dst,vect256\t! replicate4D zero" %}
320855c2baef 8132160: support for AVX 512 call frames and stack management
mcberg
parents: 32723
diff changeset
  3614
  ins_encode %{
320855c2baef 8132160: support for AVX 512 call frames and stack management
mcberg
parents: 32723
diff changeset
  3615
    int vector_len = 1;
320855c2baef 8132160: support for AVX 512 call frames and stack management
mcberg
parents: 32723
diff changeset
  3616
    __ vxorpd($dst$$XMMRegister, $dst$$XMMRegister, $dst$$XMMRegister, vector_len);
320855c2baef 8132160: support for AVX 512 call frames and stack management
mcberg
parents: 32723
diff changeset
  3617
  %}
320855c2baef 8132160: support for AVX 512 call frames and stack management
mcberg
parents: 32723
diff changeset
  3618
  ins_pipe( fpu_reg_reg );
320855c2baef 8132160: support for AVX 512 call frames and stack management
mcberg
parents: 32723
diff changeset
  3619
%}
320855c2baef 8132160: support for AVX 512 call frames and stack management
mcberg
parents: 32723
diff changeset
  3620
31410
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3621
// ====================GENERIC REPLICATE==========================================
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3622
13104
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3623
// Replicate byte scalar to be vector
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3624
instruct Repl4B(vecS dst, rRegI src) %{
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3625
  predicate(n->as_Vector()->length() == 4);
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3626
  match(Set dst (ReplicateB src));
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3627
  format %{ "movd    $dst,$src\n\t"
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3628
            "punpcklbw $dst,$dst\n\t"
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3629
            "pshuflw $dst,$dst,0x00\t! replicate4B" %}
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3630
  ins_encode %{
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3631
    __ movdl($dst$$XMMRegister, $src$$Register);
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3632
    __ punpcklbw($dst$$XMMRegister, $dst$$XMMRegister);
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3633
    __ pshuflw($dst$$XMMRegister, $dst$$XMMRegister, 0x00);
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3634
  %}
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3635
  ins_pipe( pipe_slow );
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3636
%}
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3637
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3638
instruct Repl8B(vecD dst, rRegI src) %{
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3639
  predicate(n->as_Vector()->length() == 8);
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3640
  match(Set dst (ReplicateB src));
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3641
  format %{ "movd    $dst,$src\n\t"
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3642
            "punpcklbw $dst,$dst\n\t"
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3643
            "pshuflw $dst,$dst,0x00\t! replicate8B" %}
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3644
  ins_encode %{
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3645
    __ movdl($dst$$XMMRegister, $src$$Register);
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3646
    __ punpcklbw($dst$$XMMRegister, $dst$$XMMRegister);
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3647
    __ pshuflw($dst$$XMMRegister, $dst$$XMMRegister, 0x00);
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3648
  %}
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3649
  ins_pipe( pipe_slow );
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3650
%}
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3651
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3652
// Replicate byte scalar immediate to be vector by loading from const table.
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3653
instruct Repl4B_imm(vecS dst, immI con) %{
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3654
  predicate(n->as_Vector()->length() == 4);
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3655
  match(Set dst (ReplicateB con));
13294
80131b419f85 7181494: cleanup avx and vectors code
kvn
parents: 13108
diff changeset
  3656
  format %{ "movdl   $dst,[$constantaddress]\t! replicate4B($con)" %}
13104
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3657
  ins_encode %{
13294
80131b419f85 7181494: cleanup avx and vectors code
kvn
parents: 13108
diff changeset
  3658
    __ movdl($dst$$XMMRegister, $constantaddress(replicate4_imm($con$$constant, 1)));
13104
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3659
  %}
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3660
  ins_pipe( pipe_slow );
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3661
%}
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3662
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3663
instruct Repl8B_imm(vecD dst, immI con) %{
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3664
  predicate(n->as_Vector()->length() == 8);
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3665
  match(Set dst (ReplicateB con));
13294
80131b419f85 7181494: cleanup avx and vectors code
kvn
parents: 13108
diff changeset
  3666
  format %{ "movq    $dst,[$constantaddress]\t! replicate8B($con)" %}
13104
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3667
  ins_encode %{
13294
80131b419f85 7181494: cleanup avx and vectors code
kvn
parents: 13108
diff changeset
  3668
    __ movq($dst$$XMMRegister, $constantaddress(replicate8_imm($con$$constant, 1)));
13104
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3669
  %}
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3670
  ins_pipe( pipe_slow );
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3671
%}
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3672
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3673
// Replicate byte scalar zero to be vector
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3674
instruct Repl4B_zero(vecS dst, immI0 zero) %{
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3675
  predicate(n->as_Vector()->length() == 4);
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3676
  match(Set dst (ReplicateB zero));
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3677
  format %{ "pxor    $dst,$dst\t! replicate4B zero" %}
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3678
  ins_encode %{
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3679
    __ pxor($dst$$XMMRegister, $dst$$XMMRegister);
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3680
  %}
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3681
  ins_pipe( fpu_reg_reg );
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3682
%}
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3683
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3684
instruct Repl8B_zero(vecD dst, immI0 zero) %{
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3685
  predicate(n->as_Vector()->length() == 8);
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3686
  match(Set dst (ReplicateB zero));
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3687
  format %{ "pxor    $dst,$dst\t! replicate8B zero" %}
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3688
  ins_encode %{
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3689
    __ pxor($dst$$XMMRegister, $dst$$XMMRegister);
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3690
  %}
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3691
  ins_pipe( fpu_reg_reg );
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3692
%}
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3693
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3694
instruct Repl16B_zero(vecX dst, immI0 zero) %{
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3695
  predicate(n->as_Vector()->length() == 16);
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3696
  match(Set dst (ReplicateB zero));
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3697
  format %{ "pxor    $dst,$dst\t! replicate16B zero" %}
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3698
  ins_encode %{
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3699
    __ pxor($dst$$XMMRegister, $dst$$XMMRegister);
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3700
  %}
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3701
  ins_pipe( fpu_reg_reg );
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3702
%}
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3703
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3704
instruct Repl32B_zero(vecY dst, immI0 zero) %{
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3705
  predicate(n->as_Vector()->length() == 32);
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3706
  match(Set dst (ReplicateB zero));
13294
80131b419f85 7181494: cleanup avx and vectors code
kvn
parents: 13108
diff changeset
  3707
  format %{ "vpxor   $dst,$dst,$dst\t! replicate32B zero" %}
13104
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3708
  ins_encode %{
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3709
    // Use vxorpd since AVX does not have vpxor for 256-bit (AVX2 will have it).
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  3710
    int vector_len = 1;
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  3711
    __ vpxor($dst$$XMMRegister, $dst$$XMMRegister, $dst$$XMMRegister, vector_len);
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  3712
  %}
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  3713
  ins_pipe( fpu_reg_reg );
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  3714
%}
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  3715
13104
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3716
// Replicate char/short (2 byte) scalar to be vector
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3717
instruct Repl2S(vecS dst, rRegI src) %{
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3718
  predicate(n->as_Vector()->length() == 2);
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3719
  match(Set dst (ReplicateS src));
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3720
  format %{ "movd    $dst,$src\n\t"
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3721
            "pshuflw $dst,$dst,0x00\t! replicate2S" %}
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3722
  ins_encode %{
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3723
    __ movdl($dst$$XMMRegister, $src$$Register);
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3724
    __ pshuflw($dst$$XMMRegister, $dst$$XMMRegister, 0x00);
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3725
  %}
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3726
  ins_pipe( fpu_reg_reg );
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3727
%}
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3728
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3729
// Replicate char/short (2 byte) scalar immediate to be vector by loading from const table.
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3730
instruct Repl2S_imm(vecS dst, immI con) %{
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3731
  predicate(n->as_Vector()->length() == 2);
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3732
  match(Set dst (ReplicateS con));
13294
80131b419f85 7181494: cleanup avx and vectors code
kvn
parents: 13108
diff changeset
  3733
  format %{ "movdl   $dst,[$constantaddress]\t! replicate2S($con)" %}
13104
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3734
  ins_encode %{
13294
80131b419f85 7181494: cleanup avx and vectors code
kvn
parents: 13108
diff changeset
  3735
    __ movdl($dst$$XMMRegister, $constantaddress(replicate4_imm($con$$constant, 2)));
13104
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3736
  %}
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3737
  ins_pipe( fpu_reg_reg );
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3738
%}
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3739
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3740
instruct Repl4S_imm(vecD dst, immI con) %{
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3741
  predicate(n->as_Vector()->length() == 4);
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3742
  match(Set dst (ReplicateS con));
13294
80131b419f85 7181494: cleanup avx and vectors code
kvn
parents: 13108
diff changeset
  3743
  format %{ "movq    $dst,[$constantaddress]\t! replicate4S($con)" %}
13104
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3744
  ins_encode %{
13294
80131b419f85 7181494: cleanup avx and vectors code
kvn
parents: 13108
diff changeset
  3745
    __ movq($dst$$XMMRegister, $constantaddress(replicate8_imm($con$$constant, 2)));
13104
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3746
  %}
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3747
  ins_pipe( fpu_reg_reg );
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3748
%}
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3749
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3750
// Replicate char/short (2 byte) scalar zero to be vector
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3751
instruct Repl2S_zero(vecS dst, immI0 zero) %{
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3752
  predicate(n->as_Vector()->length() == 2);
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3753
  match(Set dst (ReplicateS zero));
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3754
  format %{ "pxor    $dst,$dst\t! replicate2S zero" %}
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3755
  ins_encode %{
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3756
    __ pxor($dst$$XMMRegister, $dst$$XMMRegister);
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3757
  %}
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3758
  ins_pipe( fpu_reg_reg );
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3759
%}
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3760
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3761
instruct Repl4S_zero(vecD dst, immI0 zero) %{
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3762
  predicate(n->as_Vector()->length() == 4);
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3763
  match(Set dst (ReplicateS zero));
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3764
  format %{ "pxor    $dst,$dst\t! replicate4S zero" %}
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3765
  ins_encode %{
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3766
    __ pxor($dst$$XMMRegister, $dst$$XMMRegister);
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3767
  %}
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3768
  ins_pipe( fpu_reg_reg );
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3769
%}
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3770
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3771
instruct Repl8S_zero(vecX dst, immI0 zero) %{
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3772
  predicate(n->as_Vector()->length() == 8);
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3773
  match(Set dst (ReplicateS zero));
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3774
  format %{ "pxor    $dst,$dst\t! replicate8S zero" %}
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3775
  ins_encode %{
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3776
    __ pxor($dst$$XMMRegister, $dst$$XMMRegister);
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3777
  %}
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3778
  ins_pipe( fpu_reg_reg );
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3779
%}
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3780
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3781
instruct Repl16S_zero(vecY dst, immI0 zero) %{
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3782
  predicate(n->as_Vector()->length() == 16);
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3783
  match(Set dst (ReplicateS zero));
13294
80131b419f85 7181494: cleanup avx and vectors code
kvn
parents: 13108
diff changeset
  3784
  format %{ "vpxor   $dst,$dst,$dst\t! replicate16S zero" %}
13104
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3785
  ins_encode %{
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3786
    // Use vxorpd since AVX does not have vpxor for 256-bit (AVX2 will have it).
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  3787
    int vector_len = 1;
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  3788
    __ vpxor($dst$$XMMRegister, $dst$$XMMRegister, $dst$$XMMRegister, vector_len);
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  3789
  %}
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  3790
  ins_pipe( fpu_reg_reg );
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  3791
%}
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  3792
13104
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3793
// Replicate integer (4 byte) scalar to be vector
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3794
instruct Repl2I(vecD dst, rRegI src) %{
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3795
  predicate(n->as_Vector()->length() == 2);
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3796
  match(Set dst (ReplicateI src));
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3797
  format %{ "movd    $dst,$src\n\t"
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3798
            "pshufd  $dst,$dst,0x00\t! replicate2I" %}
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3799
  ins_encode %{
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3800
    __ movdl($dst$$XMMRegister, $src$$Register);
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3801
    __ pshufd($dst$$XMMRegister, $dst$$XMMRegister, 0x00);
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3802
  %}
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3803
  ins_pipe( fpu_reg_reg );
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3804
%}
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3805
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3806
// Integer could be loaded into xmm register directly from memory.
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3807
instruct Repl2I_mem(vecD dst, memory mem) %{
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3808
  predicate(n->as_Vector()->length() == 2);
13294
80131b419f85 7181494: cleanup avx and vectors code
kvn
parents: 13108
diff changeset
  3809
  match(Set dst (ReplicateI (LoadI mem)));
13104
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3810
  format %{ "movd    $dst,$mem\n\t"
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3811
            "pshufd  $dst,$dst,0x00\t! replicate2I" %}
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3812
  ins_encode %{
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3813
    __ movdl($dst$$XMMRegister, $mem$$Address);
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3814
    __ pshufd($dst$$XMMRegister, $dst$$XMMRegister, 0x00);
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3815
  %}
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3816
  ins_pipe( fpu_reg_reg );
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3817
%}
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3818
31410
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3819
// Replicate integer (4 byte) scalar immediate to be vector by loading from const table.
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3820
instruct Repl2I_imm(vecD dst, immI con) %{
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3821
  predicate(n->as_Vector()->length() == 2);
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3822
  match(Set dst (ReplicateI con));
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3823
  format %{ "movq    $dst,[$constantaddress]\t! replicate2I($con)" %}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3824
  ins_encode %{
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3825
    __ movq($dst$$XMMRegister, $constantaddress(replicate8_imm($con$$constant, 4)));
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3826
  %}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3827
  ins_pipe( fpu_reg_reg );
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  3828
%}
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  3829
13104
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3830
// Replicate integer (4 byte) scalar zero to be vector
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3831
instruct Repl2I_zero(vecD dst, immI0 zero) %{
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3832
  predicate(n->as_Vector()->length() == 2);
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3833
  match(Set dst (ReplicateI zero));
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3834
  format %{ "pxor    $dst,$dst\t! replicate2I" %}
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3835
  ins_encode %{
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3836
    __ pxor($dst$$XMMRegister, $dst$$XMMRegister);
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3837
  %}
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3838
  ins_pipe( fpu_reg_reg );
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3839
%}
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3840
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3841
instruct Repl4I_zero(vecX dst, immI0 zero) %{
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3842
  predicate(n->as_Vector()->length() == 4);
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3843
  match(Set dst (ReplicateI zero));
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3844
  format %{ "pxor    $dst,$dst\t! replicate4I zero)" %}
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3845
  ins_encode %{
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3846
    __ pxor($dst$$XMMRegister, $dst$$XMMRegister);
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3847
  %}
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3848
  ins_pipe( fpu_reg_reg );
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3849
%}
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3850
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3851
instruct Repl8I_zero(vecY dst, immI0 zero) %{
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3852
  predicate(n->as_Vector()->length() == 8);
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3853
  match(Set dst (ReplicateI zero));
13294
80131b419f85 7181494: cleanup avx and vectors code
kvn
parents: 13108
diff changeset
  3854
  format %{ "vpxor   $dst,$dst,$dst\t! replicate8I zero" %}
13104
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3855
  ins_encode %{
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3856
    // Use vxorpd since AVX does not have vpxor for 256-bit (AVX2 will have it).
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  3857
    int vector_len = 1;
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  3858
    __ vpxor($dst$$XMMRegister, $dst$$XMMRegister, $dst$$XMMRegister, vector_len);
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  3859
  %}
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  3860
  ins_pipe( fpu_reg_reg );
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  3861
%}
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  3862
13104
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3863
// Replicate long (8 byte) scalar to be vector
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3864
#ifdef _LP64
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3865
instruct Repl2L(vecX dst, rRegL src) %{
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3866
  predicate(n->as_Vector()->length() == 2);
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3867
  match(Set dst (ReplicateL src));
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3868
  format %{ "movdq   $dst,$src\n\t"
13294
80131b419f85 7181494: cleanup avx and vectors code
kvn
parents: 13108
diff changeset
  3869
            "punpcklqdq $dst,$dst\t! replicate2L" %}
13104
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3870
  ins_encode %{
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3871
    __ movdq($dst$$XMMRegister, $src$$Register);
13294
80131b419f85 7181494: cleanup avx and vectors code
kvn
parents: 13108
diff changeset
  3872
    __ punpcklqdq($dst$$XMMRegister, $dst$$XMMRegister);
13104
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3873
  %}
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3874
  ins_pipe( pipe_slow );
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3875
%}
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3876
#else // _LP64
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3877
instruct Repl2L(vecX dst, eRegL src, regD tmp) %{
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3878
  predicate(n->as_Vector()->length() == 2);
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3879
  match(Set dst (ReplicateL src));
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3880
  effect(TEMP dst, USE src, TEMP tmp);
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3881
  format %{ "movdl   $dst,$src.lo\n\t"
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3882
            "movdl   $tmp,$src.hi\n\t"
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3883
            "punpckldq $dst,$tmp\n\t"
13294
80131b419f85 7181494: cleanup avx and vectors code
kvn
parents: 13108
diff changeset
  3884
            "punpcklqdq $dst,$dst\t! replicate2L"%}
13104
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3885
  ins_encode %{
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3886
    __ movdl($dst$$XMMRegister, $src$$Register);
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3887
    __ movdl($tmp$$XMMRegister, HIGH_FROM_LOW($src$$Register));
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3888
    __ punpckldq($dst$$XMMRegister, $tmp$$XMMRegister);
13294
80131b419f85 7181494: cleanup avx and vectors code
kvn
parents: 13108
diff changeset
  3889
    __ punpcklqdq($dst$$XMMRegister, $dst$$XMMRegister);
13104
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3890
  %}
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3891
  ins_pipe( pipe_slow );
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3892
%}
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3893
#endif // _LP64
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3894
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3895
// Replicate long (8 byte) scalar immediate to be vector by loading from const table.
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3896
instruct Repl2L_imm(vecX dst, immL con) %{
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3897
  predicate(n->as_Vector()->length() == 2);
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3898
  match(Set dst (ReplicateL con));
13294
80131b419f85 7181494: cleanup avx and vectors code
kvn
parents: 13108
diff changeset
  3899
  format %{ "movq    $dst,[$constantaddress]\n\t"
80131b419f85 7181494: cleanup avx and vectors code
kvn
parents: 13108
diff changeset
  3900
            "punpcklqdq $dst,$dst\t! replicate2L($con)" %}
13104
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3901
  ins_encode %{
13294
80131b419f85 7181494: cleanup avx and vectors code
kvn
parents: 13108
diff changeset
  3902
    __ movq($dst$$XMMRegister, $constantaddress($con));
80131b419f85 7181494: cleanup avx and vectors code
kvn
parents: 13108
diff changeset
  3903
    __ punpcklqdq($dst$$XMMRegister, $dst$$XMMRegister);
13104
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3904
  %}
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3905
  ins_pipe( pipe_slow );
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3906
%}
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3907
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3908
// Replicate long (8 byte) scalar zero to be vector
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3909
instruct Repl2L_zero(vecX dst, immL0 zero) %{
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3910
  predicate(n->as_Vector()->length() == 2);
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3911
  match(Set dst (ReplicateL zero));
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3912
  format %{ "pxor    $dst,$dst\t! replicate2L zero" %}
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3913
  ins_encode %{
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3914
    __ pxor($dst$$XMMRegister, $dst$$XMMRegister);
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3915
  %}
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3916
  ins_pipe( fpu_reg_reg );
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3917
%}
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3918
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3919
instruct Repl4L_zero(vecY dst, immL0 zero) %{
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3920
  predicate(n->as_Vector()->length() == 4);
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3921
  match(Set dst (ReplicateL zero));
13294
80131b419f85 7181494: cleanup avx and vectors code
kvn
parents: 13108
diff changeset
  3922
  format %{ "vpxor   $dst,$dst,$dst\t! replicate4L zero" %}
13104
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3923
  ins_encode %{
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3924
    // Use vxorpd since AVX does not have vpxor for 256-bit (AVX2 will have it).
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  3925
    int vector_len = 1;
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  3926
    __ vpxor($dst$$XMMRegister, $dst$$XMMRegister, $dst$$XMMRegister, vector_len);
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  3927
  %}
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  3928
  ins_pipe( fpu_reg_reg );
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  3929
%}
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  3930
13104
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3931
// Replicate float (4 byte) scalar to be vector
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3932
instruct Repl2F(vecD dst, regF src) %{
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3933
  predicate(n->as_Vector()->length() == 2);
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3934
  match(Set dst (ReplicateF src));
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3935
  format %{ "pshufd  $dst,$dst,0x00\t! replicate2F" %}
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3936
  ins_encode %{
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3937
    __ pshufd($dst$$XMMRegister, $src$$XMMRegister, 0x00);
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3938
  %}
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3939
  ins_pipe( fpu_reg_reg );
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3940
%}
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3941
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3942
instruct Repl4F(vecX dst, regF src) %{
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3943
  predicate(n->as_Vector()->length() == 4);
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3944
  match(Set dst (ReplicateF src));
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3945
  format %{ "pshufd  $dst,$dst,0x00\t! replicate4F" %}
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3946
  ins_encode %{
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3947
    __ pshufd($dst$$XMMRegister, $src$$XMMRegister, 0x00);
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3948
  %}
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3949
  ins_pipe( pipe_slow );
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3950
%}
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3951
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3952
// Replicate double (8 bytes) scalar to be vector
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3953
instruct Repl2D(vecX dst, regD src) %{
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3954
  predicate(n->as_Vector()->length() == 2);
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3955
  match(Set dst (ReplicateD src));
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3956
  format %{ "pshufd  $dst,$src,0x44\t! replicate2D" %}
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3957
  ins_encode %{
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3958
    __ pshufd($dst$$XMMRegister, $src$$XMMRegister, 0x44);
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3959
  %}
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3960
  ins_pipe( pipe_slow );
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3961
%}
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  3962
31410
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3963
// ====================EVEX REPLICATE=============================================
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3964
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3965
instruct Repl4B_mem_evex(vecS dst, memory mem) %{
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3966
  predicate(n->as_Vector()->length() == 4 && VM_Version::supports_avx512vlbw());
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3967
  match(Set dst (ReplicateB (LoadB mem)));
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3968
  format %{ "vpbroadcastb  $dst,$mem\t! replicate4B" %}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3969
  ins_encode %{
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3970
    int vector_len = 0;
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3971
    __ evpbroadcastb($dst$$XMMRegister, $mem$$Address, vector_len);
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3972
  %}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3973
  ins_pipe( pipe_slow );
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3974
%}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3975
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3976
instruct Repl8B_mem_evex(vecD dst, memory mem) %{
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3977
  predicate(n->as_Vector()->length() == 8 && VM_Version::supports_avx512vlbw());
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3978
  match(Set dst (ReplicateB (LoadB mem)));
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3979
  format %{ "vpbroadcastb  $dst,$mem\t! replicate8B" %}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3980
  ins_encode %{
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3981
    int vector_len = 0;
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3982
    __ evpbroadcastb($dst$$XMMRegister, $mem$$Address, vector_len);
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3983
  %}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3984
  ins_pipe( pipe_slow );
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3985
%}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3986
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3987
instruct Repl16B_evex(vecX dst, rRegI src) %{
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3988
  predicate(n->as_Vector()->length() == 16 && VM_Version::supports_avx512vlbw());
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3989
  match(Set dst (ReplicateB src));
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3990
  format %{ "vpbroadcastb $dst,$src\t! replicate16B" %}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3991
  ins_encode %{
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3992
   int vector_len = 0;
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3993
    __ evpbroadcastb($dst$$XMMRegister, $src$$Register, vector_len);
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3994
  %}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3995
  ins_pipe( pipe_slow );
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3996
%}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3997
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3998
instruct Repl16B_mem_evex(vecX dst, memory mem) %{
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  3999
  predicate(n->as_Vector()->length() == 16 && VM_Version::supports_avx512vlbw());
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4000
  match(Set dst (ReplicateB (LoadB mem)));
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4001
  format %{ "vpbroadcastb  $dst,$mem\t! replicate16B" %}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4002
  ins_encode %{
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4003
    int vector_len = 0;
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4004
    __ evpbroadcastb($dst$$XMMRegister, $mem$$Address, vector_len);
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4005
  %}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4006
  ins_pipe( pipe_slow );
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4007
%}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4008
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4009
instruct Repl32B_evex(vecY dst, rRegI src) %{
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4010
  predicate(n->as_Vector()->length() == 32 && VM_Version::supports_avx512vlbw());
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4011
  match(Set dst (ReplicateB src));
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4012
  format %{ "vpbroadcastb $dst,$src\t! replicate32B" %}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4013
  ins_encode %{
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4014
   int vector_len = 1;
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4015
    __ evpbroadcastb($dst$$XMMRegister, $src$$Register, vector_len);
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4016
  %}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4017
  ins_pipe( pipe_slow );
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4018
%}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4019
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4020
instruct Repl32B_mem_evex(vecY dst, memory mem) %{
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4021
  predicate(n->as_Vector()->length() == 32 && VM_Version::supports_avx512vlbw());
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4022
  match(Set dst (ReplicateB (LoadB mem)));
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4023
  format %{ "vpbroadcastb  $dst,$mem\t! replicate32B" %}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4024
  ins_encode %{
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4025
    int vector_len = 1;
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4026
    __ evpbroadcastb($dst$$XMMRegister, $mem$$Address, vector_len);
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4027
  %}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4028
  ins_pipe( pipe_slow );
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4029
%}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4030
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4031
instruct Repl64B_evex(vecZ dst, rRegI src) %{
32727
320855c2baef 8132160: support for AVX 512 call frames and stack management
mcberg
parents: 32723
diff changeset
  4032
  predicate(n->as_Vector()->length() == 64 && VM_Version::supports_avx512bw());
31410
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4033
  match(Set dst (ReplicateB src));
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4034
  format %{ "vpbroadcastb $dst,$src\t! upper replicate64B" %}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4035
  ins_encode %{
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4036
   int vector_len = 2;
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4037
    __ evpbroadcastb($dst$$XMMRegister, $src$$Register, vector_len);
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4038
  %}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4039
  ins_pipe( pipe_slow );
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4040
%}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4041
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4042
instruct Repl64B_mem_evex(vecZ dst, memory mem) %{
32727
320855c2baef 8132160: support for AVX 512 call frames and stack management
mcberg
parents: 32723
diff changeset
  4043
  predicate(n->as_Vector()->length() == 64 && VM_Version::supports_avx512bw());
31410
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4044
  match(Set dst (ReplicateB (LoadB mem)));
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4045
  format %{ "vpbroadcastb  $dst,$mem\t! replicate64B" %}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4046
  ins_encode %{
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4047
    int vector_len = 2;
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4048
    __ evpbroadcastb($dst$$XMMRegister, $mem$$Address, vector_len);
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4049
  %}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4050
  ins_pipe( pipe_slow );
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4051
%}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4052
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4053
instruct Repl16B_imm_evex(vecX dst, immI con) %{
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4054
  predicate(n->as_Vector()->length() == 16 && VM_Version::supports_avx512vlbw());
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4055
  match(Set dst (ReplicateB con));
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4056
  format %{ "movq    $dst,[$constantaddress]\n\t"
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4057
            "vpbroadcastb $dst,$dst\t! replicate16B" %}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4058
  ins_encode %{
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4059
   int vector_len = 0;
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4060
    __ movq($dst$$XMMRegister, $constantaddress(replicate8_imm($con$$constant, 1)));
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4061
    __ evpbroadcastb($dst$$XMMRegister, $dst$$XMMRegister, vector_len);
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4062
  %}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4063
  ins_pipe( pipe_slow );
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4064
%}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4065
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4066
instruct Repl32B_imm_evex(vecY dst, immI con) %{
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4067
  predicate(n->as_Vector()->length() == 32 && VM_Version::supports_avx512vlbw());
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4068
  match(Set dst (ReplicateB con));
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4069
  format %{ "movq    $dst,[$constantaddress]\n\t"
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4070
            "vpbroadcastb $dst,$dst\t! replicate32B" %}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4071
  ins_encode %{
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4072
   int vector_len = 1;
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4073
    __ movq($dst$$XMMRegister, $constantaddress(replicate8_imm($con$$constant, 1)));
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4074
    __ evpbroadcastb($dst$$XMMRegister, $dst$$XMMRegister, vector_len);
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4075
  %}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4076
  ins_pipe( pipe_slow );
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4077
%}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4078
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4079
instruct Repl64B_imm_evex(vecZ dst, immI con) %{
32727
320855c2baef 8132160: support for AVX 512 call frames and stack management
mcberg
parents: 32723
diff changeset
  4080
  predicate(n->as_Vector()->length() == 64 && VM_Version::supports_avx512bw());
31410
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4081
  match(Set dst (ReplicateB con));
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4082
  format %{ "movq    $dst,[$constantaddress]\n\t"
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4083
            "vpbroadcastb $dst,$dst\t! upper replicate64B" %}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4084
  ins_encode %{
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4085
   int vector_len = 2;
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4086
    __ movq($dst$$XMMRegister, $constantaddress(replicate8_imm($con$$constant, 1)));
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4087
    __ evpbroadcastb($dst$$XMMRegister, $dst$$XMMRegister, vector_len);
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4088
  %}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4089
  ins_pipe( pipe_slow );
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4090
%}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4091
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4092
instruct Repl64B_zero_evex(vecZ dst, immI0 zero) %{
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4093
  predicate(n->as_Vector()->length() == 64 && UseAVX > 2);
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4094
  match(Set dst (ReplicateB zero));
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4095
  format %{ "vpxor   $dst k0,$dst,$dst\t! replicate64B zero" %}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4096
  ins_encode %{
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4097
    // Use vxorpd since AVX does not have vpxor for 512-bit (EVEX will have it).
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4098
    int vector_len = 2;
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4099
    __ vpxor($dst$$XMMRegister,$dst$$XMMRegister, $dst$$XMMRegister, vector_len);
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4100
  %}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4101
  ins_pipe( fpu_reg_reg );
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4102
%}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4103
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4104
instruct Repl4S_evex(vecD dst, rRegI src) %{
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4105
  predicate(n->as_Vector()->length() == 4 && VM_Version::supports_avx512vlbw());
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4106
  match(Set dst (ReplicateS src));
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4107
  format %{ "vpbroadcastw $dst,$src\t! replicate4S" %}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4108
  ins_encode %{
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4109
   int vector_len = 0;
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4110
    __ evpbroadcastw($dst$$XMMRegister, $src$$Register, vector_len);
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4111
  %}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4112
  ins_pipe( pipe_slow );
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4113
%}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4114
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4115
instruct Repl4S_mem_evex(vecD dst, memory mem) %{
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4116
  predicate(n->as_Vector()->length() == 4 && VM_Version::supports_avx512vlbw());
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4117
  match(Set dst (ReplicateS (LoadS mem)));
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4118
  format %{ "vpbroadcastw  $dst,$mem\t! replicate4S" %}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4119
  ins_encode %{
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4120
    int vector_len = 0;
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4121
    __ evpbroadcastw($dst$$XMMRegister, $mem$$Address, vector_len);
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4122
  %}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4123
  ins_pipe( pipe_slow );
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4124
%}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4125
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4126
instruct Repl8S_evex(vecX dst, rRegI src) %{
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4127
  predicate(n->as_Vector()->length() == 8 && VM_Version::supports_avx512vlbw());
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4128
  match(Set dst (ReplicateS src));
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4129
  format %{ "vpbroadcastw $dst,$src\t! replicate8S" %}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4130
  ins_encode %{
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4131
   int vector_len = 0;
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4132
    __ evpbroadcastw($dst$$XMMRegister, $src$$Register, vector_len);
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4133
  %}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4134
  ins_pipe( pipe_slow );
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4135
%}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4136
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4137
instruct Repl8S_mem_evex(vecX dst, memory mem) %{
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4138
  predicate(n->as_Vector()->length() == 8 && VM_Version::supports_avx512vlbw());
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4139
  match(Set dst (ReplicateS (LoadS mem)));
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4140
  format %{ "vpbroadcastw  $dst,$mem\t! replicate8S" %}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4141
  ins_encode %{
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4142
    int vector_len = 0;
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4143
    __ evpbroadcastw($dst$$XMMRegister, $mem$$Address, vector_len);
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4144
  %}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4145
  ins_pipe( pipe_slow );
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4146
%}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4147
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4148
instruct Repl16S_evex(vecY dst, rRegI src) %{
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4149
  predicate(n->as_Vector()->length() == 16 && VM_Version::supports_avx512vlbw());
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4150
  match(Set dst (ReplicateS src));
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4151
  format %{ "vpbroadcastw $dst,$src\t! replicate16S" %}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4152
  ins_encode %{
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4153
   int vector_len = 1;
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4154
    __ evpbroadcastw($dst$$XMMRegister, $src$$Register, vector_len);
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4155
  %}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4156
  ins_pipe( pipe_slow );
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4157
%}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4158
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4159
instruct Repl16S_mem_evex(vecY dst, memory mem) %{
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4160
  predicate(n->as_Vector()->length() == 16 && VM_Version::supports_avx512vlbw());
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4161
  match(Set dst (ReplicateS (LoadS mem)));
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4162
  format %{ "vpbroadcastw  $dst,$mem\t! replicate16S" %}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4163
  ins_encode %{
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4164
    int vector_len = 1;
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4165
    __ evpbroadcastw($dst$$XMMRegister, $mem$$Address, vector_len);
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4166
  %}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4167
  ins_pipe( pipe_slow );
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4168
%}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4169
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4170
instruct Repl32S_evex(vecZ dst, rRegI src) %{
32727
320855c2baef 8132160: support for AVX 512 call frames and stack management
mcberg
parents: 32723
diff changeset
  4171
  predicate(n->as_Vector()->length() == 32 && VM_Version::supports_avx512bw());
31410
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4172
  match(Set dst (ReplicateS src));
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4173
  format %{ "vpbroadcastw $dst,$src\t! replicate32S" %}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4174
  ins_encode %{
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4175
   int vector_len = 2;
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4176
    __ evpbroadcastw($dst$$XMMRegister, $src$$Register, vector_len);
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4177
  %}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4178
  ins_pipe( pipe_slow );
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4179
%}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4180
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4181
instruct Repl32S_mem_evex(vecZ dst, memory mem) %{
32727
320855c2baef 8132160: support for AVX 512 call frames and stack management
mcberg
parents: 32723
diff changeset
  4182
  predicate(n->as_Vector()->length() == 32 && VM_Version::supports_avx512bw());
31410
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4183
  match(Set dst (ReplicateS (LoadS mem)));
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4184
  format %{ "vpbroadcastw  $dst,$mem\t! replicate32S" %}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4185
  ins_encode %{
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4186
    int vector_len = 2;
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4187
    __ evpbroadcastw($dst$$XMMRegister, $mem$$Address, vector_len);
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4188
  %}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4189
  ins_pipe( pipe_slow );
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4190
%}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4191
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4192
instruct Repl8S_imm_evex(vecX dst, immI con) %{
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4193
  predicate(n->as_Vector()->length() == 8 && VM_Version::supports_avx512vlbw());
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4194
  match(Set dst (ReplicateS con));
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4195
  format %{ "movq    $dst,[$constantaddress]\n\t"
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4196
            "vpbroadcastw $dst,$dst\t! replicate8S" %}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4197
  ins_encode %{
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4198
   int vector_len = 0;
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4199
    __ movq($dst$$XMMRegister, $constantaddress(replicate8_imm($con$$constant, 2)));
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4200
    __ evpbroadcastw($dst$$XMMRegister, $dst$$XMMRegister, vector_len);
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4201
  %}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4202
  ins_pipe( pipe_slow );
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4203
%}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4204
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4205
instruct Repl16S_imm_evex(vecY dst, immI con) %{
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4206
  predicate(n->as_Vector()->length() == 16 && VM_Version::supports_avx512vlbw());
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4207
  match(Set dst (ReplicateS con));
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4208
  format %{ "movq    $dst,[$constantaddress]\n\t"
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4209
            "vpbroadcastw $dst,$dst\t! replicate16S" %}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4210
  ins_encode %{
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4211
   int vector_len = 1;
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4212
    __ movq($dst$$XMMRegister, $constantaddress(replicate8_imm($con$$constant, 2)));
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4213
    __ evpbroadcastw($dst$$XMMRegister, $dst$$XMMRegister, vector_len);
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4214
  %}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4215
  ins_pipe( pipe_slow );
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4216
%}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4217
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4218
instruct Repl32S_imm_evex(vecZ dst, immI con) %{
32727
320855c2baef 8132160: support for AVX 512 call frames and stack management
mcberg
parents: 32723
diff changeset
  4219
  predicate(n->as_Vector()->length() == 32 && VM_Version::supports_avx512bw());
31410
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4220
  match(Set dst (ReplicateS con));
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4221
  format %{ "movq    $dst,[$constantaddress]\n\t"
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4222
            "vpbroadcastw $dst,$dst\t! replicate32S" %}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4223
  ins_encode %{
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4224
   int vector_len = 2;
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4225
    __ movq($dst$$XMMRegister, $constantaddress(replicate8_imm($con$$constant, 2)));
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4226
    __ evpbroadcastw($dst$$XMMRegister, $dst$$XMMRegister, vector_len);
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4227
  %}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4228
  ins_pipe( pipe_slow );
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4229
%}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4230
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4231
instruct Repl32S_zero_evex(vecZ dst, immI0 zero) %{
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4232
  predicate(n->as_Vector()->length() == 32 && UseAVX > 2);
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4233
  match(Set dst (ReplicateS zero));
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4234
  format %{ "vpxor   $dst k0,$dst,$dst\t! replicate32S zero" %}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4235
  ins_encode %{
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4236
    // Use vxorpd since AVX does not have vpxor for 512-bit (EVEX will have it).
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4237
    int vector_len = 2;
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4238
    __ vpxor($dst$$XMMRegister, $dst$$XMMRegister, $dst$$XMMRegister, vector_len);
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4239
  %}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4240
  ins_pipe( fpu_reg_reg );
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4241
%}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4242
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4243
instruct Repl4I_evex(vecX dst, rRegI src) %{
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4244
  predicate(n->as_Vector()->length() == 4 && VM_Version::supports_avx512vl());
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4245
  match(Set dst (ReplicateI src));
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4246
  format %{ "vpbroadcastd  $dst,$src\t! replicate4I" %}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4247
  ins_encode %{
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4248
    int vector_len = 0;
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4249
    __ evpbroadcastd($dst$$XMMRegister, $src$$Register, vector_len);
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4250
  %}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4251
  ins_pipe( pipe_slow );
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4252
%}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4253
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4254
instruct Repl4I_mem_evex(vecX dst, memory mem) %{
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4255
  predicate(n->as_Vector()->length() == 4 && VM_Version::supports_avx512vl());
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4256
  match(Set dst (ReplicateI (LoadI mem)));
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4257
  format %{ "vpbroadcastd  $dst,$mem\t! replicate4I" %}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4258
  ins_encode %{
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4259
    int vector_len = 0;
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4260
    __ evpbroadcastd($dst$$XMMRegister, $mem$$Address, vector_len);
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4261
  %}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4262
  ins_pipe( pipe_slow );
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4263
%}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4264
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4265
instruct Repl8I_evex(vecY dst, rRegI src) %{
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4266
  predicate(n->as_Vector()->length() == 8 && VM_Version::supports_avx512vl());
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4267
  match(Set dst (ReplicateI src));
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4268
  format %{ "vpbroadcastd  $dst,$src\t! replicate8I" %}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4269
  ins_encode %{
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4270
    int vector_len = 1;
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4271
    __ evpbroadcastd($dst$$XMMRegister, $src$$Register, vector_len);
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4272
  %}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4273
  ins_pipe( pipe_slow );
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4274
%}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4275
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4276
instruct Repl8I_mem_evex(vecY dst, memory mem) %{
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4277
  predicate(n->as_Vector()->length() == 8 && VM_Version::supports_avx512vl());
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4278
  match(Set dst (ReplicateI (LoadI mem)));
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4279
  format %{ "vpbroadcastd  $dst,$mem\t! replicate8I" %}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4280
  ins_encode %{
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4281
    int vector_len = 1;
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4282
    __ evpbroadcastd($dst$$XMMRegister, $mem$$Address, vector_len);
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4283
  %}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4284
  ins_pipe( pipe_slow );
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4285
%}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4286
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4287
instruct Repl16I_evex(vecZ dst, rRegI src) %{
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4288
  predicate(n->as_Vector()->length() == 16 && UseAVX > 2);
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4289
  match(Set dst (ReplicateI src));
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4290
  format %{ "vpbroadcastd  $dst,$src\t! replicate16I" %}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4291
  ins_encode %{
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4292
    int vector_len = 2;
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4293
    __ evpbroadcastd($dst$$XMMRegister, $src$$Register, vector_len);
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4294
  %}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4295
  ins_pipe( pipe_slow );
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4296
%}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4297
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4298
instruct Repl16I_mem_evex(vecZ dst, memory mem) %{
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4299
  predicate(n->as_Vector()->length() == 16 && UseAVX > 2);
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4300
  match(Set dst (ReplicateI (LoadI mem)));
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4301
  format %{ "vpbroadcastd  $dst,$mem\t! replicate16I" %}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4302
  ins_encode %{
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4303
    int vector_len = 2;
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4304
    __ evpbroadcastd($dst$$XMMRegister, $mem$$Address, vector_len);
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4305
  %}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4306
  ins_pipe( pipe_slow );
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4307
%}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4308
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4309
instruct Repl4I_imm_evex(vecX dst, immI con) %{
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4310
  predicate(n->as_Vector()->length() == 4 && VM_Version::supports_avx512vl());
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4311
  match(Set dst (ReplicateI con));
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4312
  format %{ "movq    $dst,[$constantaddress]\t! replicate8I($con)\n\t"
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4313
            "vpbroadcastd  $dst,$dst\t! replicate4I" %}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4314
  ins_encode %{
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4315
    int vector_len = 0;
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4316
    __ movq($dst$$XMMRegister, $constantaddress(replicate8_imm($con$$constant, 4)));
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4317
    __ evpbroadcastd($dst$$XMMRegister, $dst$$XMMRegister, vector_len);
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4318
  %}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4319
  ins_pipe( pipe_slow );
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4320
%}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4321
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4322
instruct Repl8I_imm_evex(vecY dst, immI con) %{
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4323
  predicate(n->as_Vector()->length() == 8 && VM_Version::supports_avx512vl());
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4324
  match(Set dst (ReplicateI con));
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4325
  format %{ "movq    $dst,[$constantaddress]\t! replicate8I($con)\n\t"
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4326
            "vpbroadcastd  $dst,$dst\t! replicate8I" %}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4327
  ins_encode %{
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4328
    int vector_len = 1;
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4329
    __ movq($dst$$XMMRegister, $constantaddress(replicate8_imm($con$$constant, 4)));
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4330
    __ evpbroadcastd($dst$$XMMRegister, $dst$$XMMRegister, vector_len);
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4331
  %}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4332
  ins_pipe( pipe_slow );
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4333
%}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4334
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4335
instruct Repl16I_imm_evex(vecZ dst, immI con) %{
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4336
  predicate(n->as_Vector()->length() == 16 && UseAVX > 2);
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4337
  match(Set dst (ReplicateI con));
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4338
  format %{ "movq    $dst,[$constantaddress]\t! replicate16I($con)\n\t"
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4339
            "vpbroadcastd  $dst,$dst\t! replicate16I" %}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4340
  ins_encode %{
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4341
    int vector_len = 2;
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4342
    __ movq($dst$$XMMRegister, $constantaddress(replicate8_imm($con$$constant, 4)));
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4343
    __ evpbroadcastd($dst$$XMMRegister, $dst$$XMMRegister, vector_len);
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4344
  %}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4345
  ins_pipe( pipe_slow );
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4346
%}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4347
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4348
instruct Repl16I_zero_evex(vecZ dst, immI0 zero) %{
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4349
  predicate(n->as_Vector()->length() == 16 && UseAVX > 2);
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4350
  match(Set dst (ReplicateI zero));
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4351
  format %{ "vpxor   $dst k0,$dst,$dst\t! replicate16I zero" %}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4352
  ins_encode %{
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4353
    // Use vxorpd since AVX does not have vpxor for 512-bit (AVX2 will have it).
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4354
    int vector_len = 2;
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4355
    __ vpxor($dst$$XMMRegister, $dst$$XMMRegister, $dst$$XMMRegister, vector_len);
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4356
  %}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4357
  ins_pipe( fpu_reg_reg );
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4358
%}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4359
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4360
// Replicate long (8 byte) scalar to be vector
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4361
#ifdef _LP64
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4362
instruct Repl4L_evex(vecY dst, rRegL src) %{
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4363
  predicate(n->as_Vector()->length() == 4 && VM_Version::supports_avx512vl());
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4364
  match(Set dst (ReplicateL src));
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4365
  format %{ "vpbroadcastq  $dst,$src\t! replicate4L" %}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4366
  ins_encode %{
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4367
    int vector_len = 1;
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4368
    __ evpbroadcastq($dst$$XMMRegister, $src$$Register, vector_len);
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4369
  %}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4370
  ins_pipe( pipe_slow );
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4371
%}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4372
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4373
instruct Repl8L_evex(vecZ dst, rRegL src) %{
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4374
  predicate(n->as_Vector()->length() == 8 && UseAVX > 2);
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4375
  match(Set dst (ReplicateL src));
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4376
  format %{ "vpbroadcastq  $dst,$src\t! replicate8L" %}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4377
  ins_encode %{
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4378
    int vector_len = 2;
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4379
    __ evpbroadcastq($dst$$XMMRegister, $src$$Register, vector_len);
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4380
  %}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4381
  ins_pipe( pipe_slow );
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4382
%}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4383
#else // _LP64
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4384
instruct Repl4L_evex(vecY dst, eRegL src, regD tmp) %{
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4385
  predicate(n->as_Vector()->length() == 4 && VM_Version::supports_avx512vl());
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4386
  match(Set dst (ReplicateL src));
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4387
  effect(TEMP dst, USE src, TEMP tmp);
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4388
  format %{ "movdl   $dst,$src.lo\n\t"
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4389
            "movdl   $tmp,$src.hi\n\t"
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4390
            "punpckldq $dst,$tmp\n\t"
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4391
            "vpbroadcastq  $dst,$dst\t! replicate4L" %}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4392
  ins_encode %{
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4393
    int vector_len = 1;
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4394
    __ movdl($dst$$XMMRegister, $src$$Register);
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4395
    __ movdl($tmp$$XMMRegister, HIGH_FROM_LOW($src$$Register));
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4396
    __ punpckldq($dst$$XMMRegister, $tmp$$XMMRegister);
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4397
    __ evpbroadcastq($dst$$XMMRegister, $dst$$XMMRegister, vector_len);
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4398
  %}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4399
  ins_pipe( pipe_slow );
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4400
%}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4401
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4402
instruct Repl8L_evex(vecZ dst, eRegL src, regD tmp) %{
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4403
  predicate(n->as_Vector()->length() == 8 && UseAVX > 2);
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4404
  match(Set dst (ReplicateL src));
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4405
  effect(TEMP dst, USE src, TEMP tmp);
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4406
  format %{ "movdl   $dst,$src.lo\n\t"
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4407
            "movdl   $tmp,$src.hi\n\t"
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4408
            "punpckldq $dst,$tmp\n\t"
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4409
            "vpbroadcastq  $dst,$dst\t! replicate8L" %}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4410
  ins_encode %{
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4411
    int vector_len = 2;
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4412
    __ movdl($dst$$XMMRegister, $src$$Register);
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4413
    __ movdl($tmp$$XMMRegister, HIGH_FROM_LOW($src$$Register));
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4414
    __ punpckldq($dst$$XMMRegister, $tmp$$XMMRegister);
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4415
    __ evpbroadcastq($dst$$XMMRegister, $dst$$XMMRegister, vector_len);
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4416
  %}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4417
  ins_pipe( pipe_slow );
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4418
%}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4419
#endif // _LP64
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4420
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4421
instruct Repl4L_imm_evex(vecY dst, immL con) %{
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4422
  predicate(n->as_Vector()->length() == 4 && VM_Version::supports_avx512vl());
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4423
  match(Set dst (ReplicateL con));
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4424
  format %{ "movq    $dst,[$constantaddress]\n\t"
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4425
            "vpbroadcastq  $dst,$dst\t! replicate4L" %}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4426
  ins_encode %{
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4427
    int vector_len = 1;
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4428
    __ movq($dst$$XMMRegister, $constantaddress($con));
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4429
    __ evpbroadcastq($dst$$XMMRegister, $dst$$XMMRegister, vector_len);
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4430
  %}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4431
  ins_pipe( pipe_slow );
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4432
%}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4433
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4434
instruct Repl8L_imm_evex(vecZ dst, immL con) %{
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4435
  predicate(n->as_Vector()->length() == 8 && UseAVX > 2);
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4436
  match(Set dst (ReplicateL con));
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4437
  format %{ "movq    $dst,[$constantaddress]\n\t"
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4438
            "vpbroadcastq  $dst,$dst\t! replicate8L" %}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4439
  ins_encode %{
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4440
    int vector_len = 2;
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4441
    __ movq($dst$$XMMRegister, $constantaddress($con));
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4442
    __ evpbroadcastq($dst$$XMMRegister, $dst$$XMMRegister, vector_len);
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4443
  %}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4444
  ins_pipe( pipe_slow );
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4445
%}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4446
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4447
instruct Repl2L_mem_evex(vecX dst, memory mem) %{
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4448
  predicate(n->as_Vector()->length() == 2 && VM_Version::supports_avx512vl());
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4449
  match(Set dst (ReplicateL (LoadL mem)));
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4450
  format %{ "vpbroadcastd  $dst,$mem\t! replicate2L" %}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4451
  ins_encode %{
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4452
    int vector_len = 0;
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4453
    __ evpbroadcastq($dst$$XMMRegister, $mem$$Address, vector_len);
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4454
  %}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4455
  ins_pipe( pipe_slow );
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4456
%}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4457
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4458
instruct Repl4L_mem_evex(vecY dst, memory mem) %{
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4459
  predicate(n->as_Vector()->length() == 4 && VM_Version::supports_avx512vl());
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4460
  match(Set dst (ReplicateL (LoadL mem)));
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4461
  format %{ "vpbroadcastd  $dst,$mem\t! replicate4L" %}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4462
  ins_encode %{
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4463
    int vector_len = 1;
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4464
    __ evpbroadcastq($dst$$XMMRegister, $mem$$Address, vector_len);
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4465
  %}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4466
  ins_pipe( pipe_slow );
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4467
%}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4468
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4469
instruct Repl8L_mem_evex(vecZ dst, memory mem) %{
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4470
  predicate(n->as_Vector()->length() == 8 && UseAVX > 2);
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4471
  match(Set dst (ReplicateL (LoadL mem)));
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4472
  format %{ "vpbroadcastd  $dst,$mem\t! replicate8L" %}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4473
  ins_encode %{
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4474
    int vector_len = 2;
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4475
    __ evpbroadcastq($dst$$XMMRegister, $mem$$Address, vector_len);
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4476
  %}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4477
  ins_pipe( pipe_slow );
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4478
%}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4479
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4480
instruct Repl8L_zero_evex(vecZ dst, immL0 zero) %{
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4481
  predicate(n->as_Vector()->length() == 8 && UseAVX > 2);
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4482
  match(Set dst (ReplicateL zero));
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4483
  format %{ "vpxor   $dst k0,$dst,$dst\t! replicate8L zero" %}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4484
  ins_encode %{
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4485
    // Use vxorpd since AVX does not have vpxor for 512-bit (EVEX will have it).
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4486
    int vector_len = 2;
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4487
    __ vpxor($dst$$XMMRegister,$dst$$XMMRegister, $dst$$XMMRegister, vector_len);
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4488
  %}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4489
  ins_pipe( fpu_reg_reg );
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4490
%}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4491
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4492
instruct Repl8F_evex(vecY dst, regF src) %{
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4493
  predicate(n->as_Vector()->length() == 8 && VM_Version::supports_avx512vl());
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4494
  match(Set dst (ReplicateF src));
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4495
  format %{ "vbroadcastss $dst,$src\t! replicate8F" %}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4496
  ins_encode %{
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4497
    int vector_len = 1;
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4498
    __ evpbroadcastss($dst$$XMMRegister, $src$$XMMRegister, vector_len);
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4499
  %}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4500
  ins_pipe( pipe_slow );
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4501
%}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4502
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4503
instruct Repl8F_mem_evex(vecY dst, memory mem) %{
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4504
  predicate(n->as_Vector()->length() == 8 && VM_Version::supports_avx512vl());
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4505
  match(Set dst (ReplicateF (LoadF mem)));
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4506
  format %{ "vbroadcastss  $dst,$mem\t! replicate8F" %}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4507
  ins_encode %{
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4508
    int vector_len = 1;
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4509
    __ evpbroadcastss($dst$$XMMRegister, $mem$$Address, vector_len);
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4510
  %}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4511
  ins_pipe( pipe_slow );
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4512
%}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4513
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4514
instruct Repl16F_evex(vecZ dst, regF src) %{
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4515
  predicate(n->as_Vector()->length() == 16 && UseAVX > 2);
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4516
  match(Set dst (ReplicateF src));
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4517
  format %{ "vbroadcastss $dst,$src\t! replicate16F" %}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4518
  ins_encode %{
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4519
    int vector_len = 2;
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4520
    __ evpbroadcastss($dst$$XMMRegister, $src$$XMMRegister, vector_len);
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4521
  %}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4522
  ins_pipe( pipe_slow );
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4523
%}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4524
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4525
instruct Repl16F_mem_evex(vecZ dst, memory mem) %{
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4526
  predicate(n->as_Vector()->length() == 16 && UseAVX > 2);
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4527
  match(Set dst (ReplicateF (LoadF mem)));
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4528
  format %{ "vbroadcastss  $dst,$mem\t! replicate16F" %}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4529
  ins_encode %{
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4530
    int vector_len = 2;
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4531
    __ evpbroadcastss($dst$$XMMRegister, $mem$$Address, vector_len);
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4532
  %}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4533
  ins_pipe( pipe_slow );
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4534
%}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4535
32727
320855c2baef 8132160: support for AVX 512 call frames and stack management
mcberg
parents: 32723
diff changeset
  4536
instruct Repl2F_zero_evex(vecD dst, immF0 zero) %{
320855c2baef 8132160: support for AVX 512 call frames and stack management
mcberg
parents: 32723
diff changeset
  4537
  predicate(n->as_Vector()->length() == 2 && UseAVX > 2);
320855c2baef 8132160: support for AVX 512 call frames and stack management
mcberg
parents: 32723
diff changeset
  4538
  match(Set dst (ReplicateF zero));
320855c2baef 8132160: support for AVX 512 call frames and stack management
mcberg
parents: 32723
diff changeset
  4539
  format %{ "vpxor  $dst k0,$dst,$dst\t! replicate2F zero" %}
320855c2baef 8132160: support for AVX 512 call frames and stack management
mcberg
parents: 32723
diff changeset
  4540
  ins_encode %{
320855c2baef 8132160: support for AVX 512 call frames and stack management
mcberg
parents: 32723
diff changeset
  4541
    // Use vpxor in place of vxorps since EVEX has a constriant on dq for vxorps: this is a 512-bit operation
320855c2baef 8132160: support for AVX 512 call frames and stack management
mcberg
parents: 32723
diff changeset
  4542
    int vector_len = 2;
320855c2baef 8132160: support for AVX 512 call frames and stack management
mcberg
parents: 32723
diff changeset
  4543
    __ vpxor($dst$$XMMRegister,$dst$$XMMRegister, $dst$$XMMRegister, vector_len);
320855c2baef 8132160: support for AVX 512 call frames and stack management
mcberg
parents: 32723
diff changeset
  4544
  %}
320855c2baef 8132160: support for AVX 512 call frames and stack management
mcberg
parents: 32723
diff changeset
  4545
  ins_pipe( fpu_reg_reg );
320855c2baef 8132160: support for AVX 512 call frames and stack management
mcberg
parents: 32723
diff changeset
  4546
%}
320855c2baef 8132160: support for AVX 512 call frames and stack management
mcberg
parents: 32723
diff changeset
  4547
320855c2baef 8132160: support for AVX 512 call frames and stack management
mcberg
parents: 32723
diff changeset
  4548
instruct Repl4F_zero_evex(vecX dst, immF0 zero) %{
320855c2baef 8132160: support for AVX 512 call frames and stack management
mcberg
parents: 32723
diff changeset
  4549
  predicate(n->as_Vector()->length() == 4 && UseAVX > 2);
320855c2baef 8132160: support for AVX 512 call frames and stack management
mcberg
parents: 32723
diff changeset
  4550
  match(Set dst (ReplicateF zero));
320855c2baef 8132160: support for AVX 512 call frames and stack management
mcberg
parents: 32723
diff changeset
  4551
  format %{ "vpxor  $dst k0,$dst,$dst\t! replicate4F zero" %}
320855c2baef 8132160: support for AVX 512 call frames and stack management
mcberg
parents: 32723
diff changeset
  4552
  ins_encode %{
320855c2baef 8132160: support for AVX 512 call frames and stack management
mcberg
parents: 32723
diff changeset
  4553
    // Use vpxor in place of vxorps since EVEX has a constriant on dq for vxorps: this is a 512-bit operation
320855c2baef 8132160: support for AVX 512 call frames and stack management
mcberg
parents: 32723
diff changeset
  4554
    int vector_len = 2;
320855c2baef 8132160: support for AVX 512 call frames and stack management
mcberg
parents: 32723
diff changeset
  4555
    __ vpxor($dst$$XMMRegister,$dst$$XMMRegister, $dst$$XMMRegister, vector_len);
320855c2baef 8132160: support for AVX 512 call frames and stack management
mcberg
parents: 32723
diff changeset
  4556
  %}
320855c2baef 8132160: support for AVX 512 call frames and stack management
mcberg
parents: 32723
diff changeset
  4557
  ins_pipe( fpu_reg_reg );
320855c2baef 8132160: support for AVX 512 call frames and stack management
mcberg
parents: 32723
diff changeset
  4558
%}
320855c2baef 8132160: support for AVX 512 call frames and stack management
mcberg
parents: 32723
diff changeset
  4559
320855c2baef 8132160: support for AVX 512 call frames and stack management
mcberg
parents: 32723
diff changeset
  4560
instruct Repl8F_zero_evex(vecY dst, immF0 zero) %{
320855c2baef 8132160: support for AVX 512 call frames and stack management
mcberg
parents: 32723
diff changeset
  4561
  predicate(n->as_Vector()->length() == 8 && UseAVX > 2);
320855c2baef 8132160: support for AVX 512 call frames and stack management
mcberg
parents: 32723
diff changeset
  4562
  match(Set dst (ReplicateF zero));
320855c2baef 8132160: support for AVX 512 call frames and stack management
mcberg
parents: 32723
diff changeset
  4563
  format %{ "vpxor  $dst k0,$dst,$dst\t! replicate8F zero" %}
320855c2baef 8132160: support for AVX 512 call frames and stack management
mcberg
parents: 32723
diff changeset
  4564
  ins_encode %{
320855c2baef 8132160: support for AVX 512 call frames and stack management
mcberg
parents: 32723
diff changeset
  4565
    // Use vpxor in place of vxorps since EVEX has a constriant on dq for vxorps: this is a 512-bit operation
320855c2baef 8132160: support for AVX 512 call frames and stack management
mcberg
parents: 32723
diff changeset
  4566
    int vector_len = 2;
320855c2baef 8132160: support for AVX 512 call frames and stack management
mcberg
parents: 32723
diff changeset
  4567
    __ vpxor($dst$$XMMRegister,$dst$$XMMRegister, $dst$$XMMRegister, vector_len);
320855c2baef 8132160: support for AVX 512 call frames and stack management
mcberg
parents: 32723
diff changeset
  4568
  %}
320855c2baef 8132160: support for AVX 512 call frames and stack management
mcberg
parents: 32723
diff changeset
  4569
  ins_pipe( fpu_reg_reg );
320855c2baef 8132160: support for AVX 512 call frames and stack management
mcberg
parents: 32723
diff changeset
  4570
%}
320855c2baef 8132160: support for AVX 512 call frames and stack management
mcberg
parents: 32723
diff changeset
  4571
31410
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4572
instruct Repl16F_zero_evex(vecZ dst, immF0 zero) %{
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4573
  predicate(n->as_Vector()->length() == 16 && UseAVX > 2);
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4574
  match(Set dst (ReplicateF zero));
32727
320855c2baef 8132160: support for AVX 512 call frames and stack management
mcberg
parents: 32723
diff changeset
  4575
  format %{ "vpxor  $dst k0,$dst,$dst\t! replicate16F zero" %}
320855c2baef 8132160: support for AVX 512 call frames and stack management
mcberg
parents: 32723
diff changeset
  4576
  ins_encode %{
320855c2baef 8132160: support for AVX 512 call frames and stack management
mcberg
parents: 32723
diff changeset
  4577
    // Use vpxor in place of vxorps since EVEX has a constriant on dq for vxorps: this is a 512-bit operation
31410
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4578
    int vector_len = 2;
32727
320855c2baef 8132160: support for AVX 512 call frames and stack management
mcberg
parents: 32723
diff changeset
  4579
    __ vpxor($dst$$XMMRegister,$dst$$XMMRegister, $dst$$XMMRegister, vector_len);
31410
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4580
  %}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4581
  ins_pipe( fpu_reg_reg );
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4582
%}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4583
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4584
instruct Repl4D_evex(vecY dst, regD src) %{
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4585
  predicate(n->as_Vector()->length() == 4 && VM_Version::supports_avx512vl());
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4586
  match(Set dst (ReplicateD src));
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4587
  format %{ "vbroadcastsd $dst,$src\t! replicate4D" %}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4588
  ins_encode %{
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4589
    int vector_len = 1;
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4590
    __ evpbroadcastsd($dst$$XMMRegister, $src$$XMMRegister, vector_len);
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4591
  %}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4592
  ins_pipe( pipe_slow );
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4593
%}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4594
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4595
instruct Repl4D_mem_evex(vecY dst, memory mem) %{
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4596
  predicate(n->as_Vector()->length() == 4 && VM_Version::supports_avx512vl());
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4597
  match(Set dst (ReplicateD (LoadD mem)));
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4598
  format %{ "vbroadcastsd  $dst,$mem\t! replicate4D" %}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4599
  ins_encode %{
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4600
    int vector_len = 1;
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4601
    __ evpbroadcastsd($dst$$XMMRegister, $mem$$Address, vector_len);
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4602
  %}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4603
  ins_pipe( pipe_slow );
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4604
%}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4605
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4606
instruct Repl8D_evex(vecZ dst, regD src) %{
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4607
  predicate(n->as_Vector()->length() == 8 && UseAVX > 2);
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4608
  match(Set dst (ReplicateD src));
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4609
  format %{ "vbroadcastsd $dst,$src\t! replicate8D" %}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4610
  ins_encode %{
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4611
    int vector_len = 2;
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4612
    __ evpbroadcastsd($dst$$XMMRegister, $src$$XMMRegister, vector_len);
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4613
  %}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4614
  ins_pipe( pipe_slow );
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4615
%}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4616
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4617
instruct Repl8D_mem_evex(vecZ dst, memory mem) %{
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4618
  predicate(n->as_Vector()->length() == 8 && UseAVX > 2);
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4619
  match(Set dst (ReplicateD (LoadD mem)));
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4620
  format %{ "vbroadcastsd  $dst,$mem\t! replicate8D" %}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4621
  ins_encode %{
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4622
    int vector_len = 2;
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4623
    __ evpbroadcastsd($dst$$XMMRegister, $mem$$Address, vector_len);
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4624
  %}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4625
  ins_pipe( pipe_slow );
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4626
%}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4627
32727
320855c2baef 8132160: support for AVX 512 call frames and stack management
mcberg
parents: 32723
diff changeset
  4628
instruct Repl2D_zero_evex(vecX dst, immD0 zero) %{
320855c2baef 8132160: support for AVX 512 call frames and stack management
mcberg
parents: 32723
diff changeset
  4629
  predicate(n->as_Vector()->length() == 2 && UseAVX > 2);
320855c2baef 8132160: support for AVX 512 call frames and stack management
mcberg
parents: 32723
diff changeset
  4630
  match(Set dst (ReplicateD zero));
320855c2baef 8132160: support for AVX 512 call frames and stack management
mcberg
parents: 32723
diff changeset
  4631
  format %{ "vpxor  $dst k0,$dst,$dst\t! replicate2D zero" %}
320855c2baef 8132160: support for AVX 512 call frames and stack management
mcberg
parents: 32723
diff changeset
  4632
  ins_encode %{
320855c2baef 8132160: support for AVX 512 call frames and stack management
mcberg
parents: 32723
diff changeset
  4633
    // Use vpxor in place of vxorpd since EVEX has a constriant on dq for vxorpd: this is a 512-bit operation
320855c2baef 8132160: support for AVX 512 call frames and stack management
mcberg
parents: 32723
diff changeset
  4634
    int vector_len = 2;
320855c2baef 8132160: support for AVX 512 call frames and stack management
mcberg
parents: 32723
diff changeset
  4635
    __ vpxor($dst$$XMMRegister,$dst$$XMMRegister, $dst$$XMMRegister, vector_len);
320855c2baef 8132160: support for AVX 512 call frames and stack management
mcberg
parents: 32723
diff changeset
  4636
  %}
320855c2baef 8132160: support for AVX 512 call frames and stack management
mcberg
parents: 32723
diff changeset
  4637
  ins_pipe( fpu_reg_reg );
320855c2baef 8132160: support for AVX 512 call frames and stack management
mcberg
parents: 32723
diff changeset
  4638
%}
320855c2baef 8132160: support for AVX 512 call frames and stack management
mcberg
parents: 32723
diff changeset
  4639
320855c2baef 8132160: support for AVX 512 call frames and stack management
mcberg
parents: 32723
diff changeset
  4640
instruct Repl4D_zero_evex(vecY dst, immD0 zero) %{
320855c2baef 8132160: support for AVX 512 call frames and stack management
mcberg
parents: 32723
diff changeset
  4641
  predicate(n->as_Vector()->length() == 4 && UseAVX > 2);
320855c2baef 8132160: support for AVX 512 call frames and stack management
mcberg
parents: 32723
diff changeset
  4642
  match(Set dst (ReplicateD zero));
320855c2baef 8132160: support for AVX 512 call frames and stack management
mcberg
parents: 32723
diff changeset
  4643
  format %{ "vpxor  $dst k0,$dst,$dst\t! replicate4D zero" %}
320855c2baef 8132160: support for AVX 512 call frames and stack management
mcberg
parents: 32723
diff changeset
  4644
  ins_encode %{
320855c2baef 8132160: support for AVX 512 call frames and stack management
mcberg
parents: 32723
diff changeset
  4645
    // Use vpxor in place of vxorpd since EVEX has a constriant on dq for vxorpd: this is a 512-bit operation
320855c2baef 8132160: support for AVX 512 call frames and stack management
mcberg
parents: 32723
diff changeset
  4646
    int vector_len = 2;
320855c2baef 8132160: support for AVX 512 call frames and stack management
mcberg
parents: 32723
diff changeset
  4647
    __ vpxor($dst$$XMMRegister,$dst$$XMMRegister, $dst$$XMMRegister, vector_len);
320855c2baef 8132160: support for AVX 512 call frames and stack management
mcberg
parents: 32723
diff changeset
  4648
  %}
320855c2baef 8132160: support for AVX 512 call frames and stack management
mcberg
parents: 32723
diff changeset
  4649
  ins_pipe( fpu_reg_reg );
320855c2baef 8132160: support for AVX 512 call frames and stack management
mcberg
parents: 32723
diff changeset
  4650
%}
320855c2baef 8132160: support for AVX 512 call frames and stack management
mcberg
parents: 32723
diff changeset
  4651
31410
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4652
instruct Repl8D_zero_evex(vecZ dst, immD0 zero) %{
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  4653
  predicate(n->as_Vector()->length() == 8 && UseAVX > 2);
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  4654
  match(Set dst (ReplicateD zero));
32727
320855c2baef 8132160: support for AVX 512 call frames and stack management
mcberg
parents: 32723
diff changeset
  4655
  format %{ "vpxor  $dst k0,$dst,$dst,vect512\t! replicate8D zero" %}
320855c2baef 8132160: support for AVX 512 call frames and stack management
mcberg
parents: 32723
diff changeset
  4656
  ins_encode %{
320855c2baef 8132160: support for AVX 512 call frames and stack management
mcberg
parents: 32723
diff changeset
  4657
    // Use vpxor in place of vxorpd since EVEX has a constriant on dq for vxorpd: this is a 512-bit operation
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  4658
    int vector_len = 2;
32727
320855c2baef 8132160: support for AVX 512 call frames and stack management
mcberg
parents: 32723
diff changeset
  4659
    __ vpxor($dst$$XMMRegister,$dst$$XMMRegister, $dst$$XMMRegister, vector_len);
13104
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  4660
  %}
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  4661
  ins_pipe( fpu_reg_reg );
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  4662
%}
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 11794
diff changeset
  4663
30211
442fbbb31f75 8074981: Integer/FP scalar reduction optimization
kvn
parents: 25715
diff changeset
  4664
// ====================REDUCTION ARITHMETIC=======================================
442fbbb31f75 8074981: Integer/FP scalar reduction optimization
kvn
parents: 25715
diff changeset
  4665
442fbbb31f75 8074981: Integer/FP scalar reduction optimization
kvn
parents: 25715
diff changeset
  4666
instruct rsadd2I_reduction_reg(rRegI dst, rRegI src1, vecD src2, regF tmp, regF tmp2) %{
442fbbb31f75 8074981: Integer/FP scalar reduction optimization
kvn
parents: 25715
diff changeset
  4667
  predicate(UseSSE > 2 && UseAVX == 0);
442fbbb31f75 8074981: Integer/FP scalar reduction optimization
kvn
parents: 25715
diff changeset
  4668
  match(Set dst (AddReductionVI src1 src2));
442fbbb31f75 8074981: Integer/FP scalar reduction optimization
kvn
parents: 25715
diff changeset
  4669
  effect(TEMP tmp2, TEMP tmp);
442fbbb31f75 8074981: Integer/FP scalar reduction optimization
kvn
parents: 25715
diff changeset
  4670
  format %{ "movdqu  $tmp2,$src2\n\t"
442fbbb31f75 8074981: Integer/FP scalar reduction optimization
kvn
parents: 25715
diff changeset
  4671
            "phaddd  $tmp2,$tmp2\n\t"
442fbbb31f75 8074981: Integer/FP scalar reduction optimization
kvn
parents: 25715
diff changeset
  4672
            "movd    $tmp,$src1\n\t"
442fbbb31f75 8074981: Integer/FP scalar reduction optimization
kvn
parents: 25715
diff changeset
  4673
            "paddd   $tmp,$tmp2\n\t"
442fbbb31f75 8074981: Integer/FP scalar reduction optimization
kvn
parents: 25715
diff changeset
  4674
            "movd    $dst,$tmp\t! add reduction2I" %}
442fbbb31f75 8074981: Integer/FP scalar reduction optimization
kvn
parents: 25715
diff changeset
  4675
  ins_encode %{
442fbbb31f75 8074981: Integer/FP scalar reduction optimization
kvn
parents: 25715
diff changeset
  4676
    __ movdqu($tmp2$$XMMRegister, $src2$$XMMRegister);
442fbbb31f75 8074981: Integer/FP scalar reduction optimization
kvn
parents: 25715
diff changeset
  4677
    __ phaddd($tmp2$$XMMRegister, $tmp2$$XMMRegister);
442fbbb31f75 8074981: Integer/FP scalar reduction optimization
kvn
parents: 25715
diff changeset
  4678
    __ movdl($tmp$$XMMRegister, $src1$$Register);
442fbbb31f75 8074981: Integer/FP scalar reduction optimization
kvn
parents: 25715
diff changeset
  4679
    __ paddd($tmp$$XMMRegister, $tmp2$$XMMRegister);
442fbbb31f75 8074981: Integer/FP scalar reduction optimization
kvn
parents: 25715
diff changeset
  4680
    __ movdl($dst$$Register, $tmp$$XMMRegister);
442fbbb31f75 8074981: Integer/FP scalar reduction optimization
kvn
parents: 25715
diff changeset
  4681
  %}
442fbbb31f75 8074981: Integer/FP scalar reduction optimization
kvn
parents: 25715
diff changeset
  4682
  ins_pipe( pipe_slow );
442fbbb31f75 8074981: Integer/FP scalar reduction optimization
kvn
parents: 25715
diff changeset
  4683
%}
442fbbb31f75 8074981: Integer/FP scalar reduction optimization
kvn
parents: 25715
diff changeset
  4684
442fbbb31f75 8074981: Integer/FP scalar reduction optimization
kvn
parents: 25715
diff changeset
  4685
instruct rvadd2I_reduction_reg(rRegI dst, rRegI src1, vecD src2, regF tmp, regF tmp2) %{
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  4686
  predicate(VM_Version::supports_avxonly());
30211
442fbbb31f75 8074981: Integer/FP scalar reduction optimization
kvn
parents: 25715
diff changeset
  4687
  match(Set dst (AddReductionVI src1 src2));
442fbbb31f75 8074981: Integer/FP scalar reduction optimization
kvn
parents: 25715
diff changeset
  4688
  effect(TEMP tmp, TEMP tmp2);
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  4689
  format %{ "vphaddd  $tmp,$src2,$src2\n\t"
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  4690
            "movd     $tmp2,$src1\n\t"
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  4691
            "vpaddd   $tmp2,$tmp2,$tmp\n\t"
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  4692
            "movd     $dst,$tmp2\t! add reduction2I" %}
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  4693
  ins_encode %{
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  4694
    int vector_len = 0;
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  4695
    __ vphaddd($tmp$$XMMRegister, $src2$$XMMRegister, $src2$$XMMRegister, vector_len);
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  4696
    __ movdl($tmp2$$XMMRegister, $src1$$Register);
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  4697
    __ vpaddd($tmp2$$XMMRegister, $tmp2$$XMMRegister, $tmp$$XMMRegister, vector_len);
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  4698
    __ movdl($dst$$Register, $tmp2$$XMMRegister);
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  4699
  %}
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  4700
  ins_pipe( pipe_slow );
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  4701
%}
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  4702
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  4703
instruct rvadd2I_reduction_reg_evex(rRegI dst, rRegI src1, vecD src2, regF tmp, regF tmp2) %{
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  4704
  predicate(UseAVX > 2);
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  4705
  match(Set dst (AddReductionVI src1 src2));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  4706
  effect(TEMP tmp, TEMP tmp2);
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  4707
  format %{ "pshufd  $tmp2,$src2,0x1\n\t"
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  4708
            "vpaddd  $tmp,$src2,$tmp2\n\t"
30211
442fbbb31f75 8074981: Integer/FP scalar reduction optimization
kvn
parents: 25715
diff changeset
  4709
            "movd    $tmp2,$src1\n\t"
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  4710
            "vpaddd  $tmp2,$tmp,$tmp2\n\t"
30211
442fbbb31f75 8074981: Integer/FP scalar reduction optimization
kvn
parents: 25715
diff changeset
  4711
            "movd    $dst,$tmp2\t! add reduction2I" %}
442fbbb31f75 8074981: Integer/FP scalar reduction optimization
kvn
parents: 25715
diff changeset
  4712
  ins_encode %{
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  4713
    int vector_len = 0;
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  4714
    __ pshufd($tmp2$$XMMRegister, $src2$$XMMRegister, 0x1);
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  4715
    __ vpaddd($tmp$$XMMRegister, $src2$$XMMRegister, $tmp2$$XMMRegister, vector_len);
30211
442fbbb31f75 8074981: Integer/FP scalar reduction optimization
kvn
parents: 25715
diff changeset
  4716
    __ movdl($tmp2$$XMMRegister, $src1$$Register);
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  4717
    __ vpaddd($tmp2$$XMMRegister, $tmp$$XMMRegister, $tmp2$$XMMRegister, vector_len);
30211
442fbbb31f75 8074981: Integer/FP scalar reduction optimization
kvn
parents: 25715
diff changeset
  4718
    __ movdl($dst$$Register, $tmp2$$XMMRegister);
442fbbb31f75 8074981: Integer/FP scalar reduction optimization
kvn
parents: 25715
diff changeset
  4719
  %}
442fbbb31f75 8074981: Integer/FP scalar reduction optimization
kvn
parents: 25715
diff changeset
  4720
  ins_pipe( pipe_slow );
442fbbb31f75 8074981: Integer/FP scalar reduction optimization
kvn
parents: 25715
diff changeset
  4721
%}
442fbbb31f75 8074981: Integer/FP scalar reduction optimization
kvn
parents: 25715
diff changeset
  4722
442fbbb31f75 8074981: Integer/FP scalar reduction optimization
kvn
parents: 25715
diff changeset
  4723
instruct rsadd4I_reduction_reg(rRegI dst, rRegI src1, vecX src2, regF tmp, regF tmp2) %{
442fbbb31f75 8074981: Integer/FP scalar reduction optimization
kvn
parents: 25715
diff changeset
  4724
  predicate(UseSSE > 2 && UseAVX == 0);
442fbbb31f75 8074981: Integer/FP scalar reduction optimization
kvn
parents: 25715
diff changeset
  4725
  match(Set dst (AddReductionVI src1 src2));
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  4726
  effect(TEMP tmp, TEMP tmp2);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  4727
  format %{ "movdqu  $tmp,$src2\n\t"
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  4728
            "phaddd  $tmp,$tmp\n\t"
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  4729
            "phaddd  $tmp,$tmp\n\t"
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  4730
            "movd    $tmp2,$src1\n\t"
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  4731
            "paddd   $tmp2,$tmp\n\t"
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  4732
            "movd    $dst,$tmp2\t! add reduction4I" %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  4733
  ins_encode %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  4734
    __ movdqu($tmp$$XMMRegister, $src2$$XMMRegister);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  4735
    __ phaddd($tmp$$XMMRegister, $tmp$$XMMRegister);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  4736
    __ phaddd($tmp$$XMMRegister, $tmp$$XMMRegister);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  4737
    __ movdl($tmp2$$XMMRegister, $src1$$Register);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  4738
    __ paddd($tmp2$$XMMRegister, $tmp$$XMMRegister);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  4739
    __ movdl($dst$$Register, $tmp2$$XMMRegister);
30211
442fbbb31f75 8074981: Integer/FP scalar reduction optimization
kvn
parents: 25715
diff changeset
  4740
  %}
442fbbb31f75 8074981: Integer/FP scalar reduction optimization
kvn
parents: 25715
diff changeset
  4741
  ins_pipe( pipe_slow );
442fbbb31f75 8074981: Integer/FP scalar reduction optimization
kvn
parents: 25715
diff changeset
  4742
%}
442fbbb31f75 8074981: Integer/FP scalar reduction optimization
kvn
parents: 25715
diff changeset
  4743
442fbbb31f75 8074981: Integer/FP scalar reduction optimization
kvn
parents: 25715
diff changeset
  4744
instruct rvadd4I_reduction_reg(rRegI dst, rRegI src1, vecX src2, regF tmp, regF tmp2) %{
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  4745
  predicate(VM_Version::supports_avxonly());
30211
442fbbb31f75 8074981: Integer/FP scalar reduction optimization
kvn
parents: 25715
diff changeset
  4746
  match(Set dst (AddReductionVI src1 src2));
442fbbb31f75 8074981: Integer/FP scalar reduction optimization
kvn
parents: 25715
diff changeset
  4747
  effect(TEMP tmp, TEMP tmp2);
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  4748
  format %{ "vphaddd  $tmp,$src2,$src2\n\t"
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  4749
            "vphaddd  $tmp,$tmp,$tmp\n\t"
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  4750
            "movd     $tmp2,$src1\n\t"
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  4751
            "vpaddd   $tmp2,$tmp2,$tmp\n\t"
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  4752
            "movd     $dst,$tmp2\t! add reduction4I" %}
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  4753
  ins_encode %{
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  4754
    int vector_len = 0;
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  4755
    __ vphaddd($tmp$$XMMRegister, $src2$$XMMRegister, $src2$$XMMRegister, vector_len);
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  4756
    __ vphaddd($tmp$$XMMRegister, $tmp$$XMMRegister, $tmp$$XMMRegister, vector_len);
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  4757
    __ movdl($tmp2$$XMMRegister, $src1$$Register);
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  4758
    __ vpaddd($tmp2$$XMMRegister, $tmp2$$XMMRegister, $tmp$$XMMRegister, vector_len);
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  4759
    __ movdl($dst$$Register, $tmp2$$XMMRegister);
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  4760
  %}
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  4761
  ins_pipe( pipe_slow );
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  4762
%}
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  4763
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  4764
instruct rvadd4I_reduction_reg_evex(rRegI dst, rRegI src1, vecX src2, regF tmp, regF tmp2) %{
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  4765
  predicate(UseAVX > 2);
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  4766
  match(Set dst (AddReductionVI src1 src2));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  4767
  effect(TEMP tmp, TEMP tmp2);
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  4768
  format %{ "pshufd  $tmp2,$src2,0xE\n\t"
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  4769
            "vpaddd  $tmp,$src2,$tmp2\n\t"
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  4770
            "pshufd  $tmp2,$tmp,0x1\n\t"
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  4771
            "vpaddd  $tmp,$tmp,$tmp2\n\t"
30211
442fbbb31f75 8074981: Integer/FP scalar reduction optimization
kvn
parents: 25715
diff changeset
  4772
            "movd    $tmp2,$src1\n\t"
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  4773
            "vpaddd  $tmp2,$tmp,$tmp2\n\t"
30211
442fbbb31f75 8074981: Integer/FP scalar reduction optimization
kvn
parents: 25715
diff changeset
  4774
            "movd    $dst,$tmp2\t! add reduction4I" %}
442fbbb31f75 8074981: Integer/FP scalar reduction optimization
kvn
parents: 25715
diff changeset
  4775
  ins_encode %{
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  4776
    int vector_len = 0;
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  4777
    __ pshufd($tmp2$$XMMRegister, $src2$$XMMRegister, 0xE);
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  4778
    __ vpaddd($tmp$$XMMRegister, $src2$$XMMRegister, $tmp2$$XMMRegister, vector_len);
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  4779
    __ pshufd($tmp2$$XMMRegister, $tmp$$XMMRegister, 0x1);
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  4780
    __ vpaddd($tmp$$XMMRegister, $tmp$$XMMRegister, $tmp2$$XMMRegister, vector_len);
30211
442fbbb31f75 8074981: Integer/FP scalar reduction optimization
kvn
parents: 25715
diff changeset
  4781
    __ movdl($tmp2$$XMMRegister, $src1$$Register);
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  4782
    __ vpaddd($tmp2$$XMMRegister, $tmp$$XMMRegister, $tmp2$$XMMRegister, vector_len);
30211
442fbbb31f75 8074981: Integer/FP scalar reduction optimization
kvn
parents: 25715
diff changeset
  4783
    __ movdl($dst$$Register, $tmp2$$XMMRegister);
442fbbb31f75 8074981: Integer/FP scalar reduction optimization
kvn
parents: 25715
diff changeset
  4784
  %}
442fbbb31f75 8074981: Integer/FP scalar reduction optimization
kvn
parents: 25715
diff changeset
  4785
  ins_pipe( pipe_slow );
442fbbb31f75 8074981: Integer/FP scalar reduction optimization
kvn
parents: 25715
diff changeset
  4786
%}
442fbbb31f75 8074981: Integer/FP scalar reduction optimization
kvn
parents: 25715
diff changeset
  4787
442fbbb31f75 8074981: Integer/FP scalar reduction optimization
kvn
parents: 25715
diff changeset
  4788
instruct rvadd8I_reduction_reg(rRegI dst, rRegI src1, vecY src2, regF tmp, regF tmp2) %{
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  4789
  predicate(VM_Version::supports_avxonly());
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  4790
  match(Set dst (AddReductionVI src1 src2));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  4791
  effect(TEMP tmp, TEMP tmp2);
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  4792
  format %{ "vphaddd  $tmp,$src2,$src2\n\t"
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  4793
            "vphaddd  $tmp,$tmp,$tmp2\n\t"
36561
b18243f4d955 8151002: Make Assembler methods vextract and vinsert match actual instructions
mikael
parents: 35581
diff changeset
  4794
            "vextracti128_high  $tmp2,$tmp\n\t"
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  4795
            "vpaddd   $tmp,$tmp,$tmp2\n\t"
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  4796
            "movd     $tmp2,$src1\n\t"
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  4797
            "vpaddd   $tmp2,$tmp2,$tmp\n\t"
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  4798
            "movd     $dst,$tmp2\t! add reduction8I" %}
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  4799
  ins_encode %{
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  4800
    int vector_len = 1;
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  4801
    __ vphaddd($tmp$$XMMRegister, $src2$$XMMRegister, $src2$$XMMRegister, vector_len);
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  4802
    __ vphaddd($tmp$$XMMRegister, $tmp$$XMMRegister, $tmp2$$XMMRegister, vector_len);
36561
b18243f4d955 8151002: Make Assembler methods vextract and vinsert match actual instructions
mikael
parents: 35581
diff changeset
  4803
    __ vextracti128_high($tmp2$$XMMRegister, $tmp$$XMMRegister);
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  4804
    __ vpaddd($tmp$$XMMRegister, $tmp$$XMMRegister, $tmp2$$XMMRegister, 0);
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  4805
    __ movdl($tmp2$$XMMRegister, $src1$$Register);
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  4806
    __ vpaddd($tmp2$$XMMRegister, $tmp2$$XMMRegister, $tmp$$XMMRegister, 0);
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  4807
    __ movdl($dst$$Register, $tmp2$$XMMRegister);
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  4808
  %}
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  4809
  ins_pipe( pipe_slow );
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  4810
%}
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  4811
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  4812
instruct rvadd8I_reduction_reg_evex(rRegI dst, rRegI src1, vecY src2, regF tmp, regF tmp2) %{
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  4813
  predicate(UseAVX > 2);
30211
442fbbb31f75 8074981: Integer/FP scalar reduction optimization
kvn
parents: 25715
diff changeset
  4814
  match(Set dst (AddReductionVI src1 src2));
442fbbb31f75 8074981: Integer/FP scalar reduction optimization
kvn
parents: 25715
diff changeset
  4815
  effect(TEMP tmp, TEMP tmp2);
36561
b18243f4d955 8151002: Make Assembler methods vextract and vinsert match actual instructions
mikael
parents: 35581
diff changeset
  4816
  format %{ "vextracti128_high  $tmp,$src2\n\t"
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  4817
            "vpaddd  $tmp,$tmp,$src2\n\t"
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  4818
            "pshufd  $tmp2,$tmp,0xE\n\t"
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  4819
            "vpaddd  $tmp,$tmp,$tmp2\n\t"
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  4820
            "pshufd  $tmp2,$tmp,0x1\n\t"
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  4821
            "vpaddd  $tmp,$tmp,$tmp2\n\t"
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  4822
            "movd    $tmp2,$src1\n\t"
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  4823
            "vpaddd  $tmp2,$tmp,$tmp2\n\t"
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  4824
            "movd    $dst,$tmp2\t! add reduction8I" %}
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  4825
  ins_encode %{
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  4826
    int vector_len = 0;
36561
b18243f4d955 8151002: Make Assembler methods vextract and vinsert match actual instructions
mikael
parents: 35581
diff changeset
  4827
    __ vextracti128_high($tmp$$XMMRegister, $src2$$XMMRegister);
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  4828
    __ vpaddd($tmp$$XMMRegister, $tmp$$XMMRegister, $src2$$XMMRegister, vector_len);
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  4829
    __ pshufd($tmp2$$XMMRegister, $tmp$$XMMRegister, 0xE);
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  4830
    __ vpaddd($tmp$$XMMRegister, $tmp$$XMMRegister, $tmp2$$XMMRegister, vector_len);
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  4831
    __ pshufd($tmp2$$XMMRegister, $tmp$$XMMRegister, 0x1);
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  4832
    __ vpaddd($tmp$$XMMRegister, $tmp$$XMMRegister, $tmp2$$XMMRegister, vector_len);
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  4833
    __ movdl($tmp2$$XMMRegister, $src1$$Register);
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  4834
    __ vpaddd($tmp2$$XMMRegister, $tmp$$XMMRegister, $tmp2$$XMMRegister, vector_len);
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  4835
    __ movdl($dst$$Register, $tmp2$$XMMRegister);
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  4836
  %}
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  4837
  ins_pipe( pipe_slow );
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  4838
%}
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  4839
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  4840
instruct rvadd16I_reduction_reg_evex(rRegI dst, rRegI src1, vecZ src2, regF tmp, regF tmp2, regF tmp3) %{
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  4841
  predicate(UseAVX > 2);
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  4842
  match(Set dst (AddReductionVI src1 src2));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  4843
  effect(TEMP tmp, TEMP tmp2, TEMP tmp3);
36561
b18243f4d955 8151002: Make Assembler methods vextract and vinsert match actual instructions
mikael
parents: 35581
diff changeset
  4844
  format %{ "vextracti64x4_high  $tmp3,$src2\n\t"
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  4845
            "vpaddd  $tmp3,$tmp3,$src2\n\t"
36561
b18243f4d955 8151002: Make Assembler methods vextract and vinsert match actual instructions
mikael
parents: 35581
diff changeset
  4846
            "vextracti128_high  $tmp,$tmp3\n\t"
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  4847
            "vpaddd  $tmp,$tmp,$tmp3\n\t"
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  4848
            "pshufd  $tmp2,$tmp,0xE\n\t"
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  4849
            "vpaddd  $tmp,$tmp,$tmp2\n\t"
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  4850
            "pshufd  $tmp2,$tmp,0x1\n\t"
30211
442fbbb31f75 8074981: Integer/FP scalar reduction optimization
kvn
parents: 25715
diff changeset
  4851
            "vpaddd  $tmp,$tmp,$tmp2\n\t"
442fbbb31f75 8074981: Integer/FP scalar reduction optimization
kvn
parents: 25715
diff changeset
  4852
            "movd    $tmp2,$src1\n\t"
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  4853
            "vpaddd  $tmp2,$tmp,$tmp2\n\t"
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  4854
            "movd    $dst,$tmp2\t! mul reduction16I" %}
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  4855
  ins_encode %{
36561
b18243f4d955 8151002: Make Assembler methods vextract and vinsert match actual instructions
mikael
parents: 35581
diff changeset
  4856
    __ vextracti64x4_high($tmp3$$XMMRegister, $src2$$XMMRegister);
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  4857
    __ vpaddd($tmp3$$XMMRegister, $tmp3$$XMMRegister, $src2$$XMMRegister, 1);
36561
b18243f4d955 8151002: Make Assembler methods vextract and vinsert match actual instructions
mikael
parents: 35581
diff changeset
  4858
    __ vextracti128_high($tmp$$XMMRegister, $tmp3$$XMMRegister);
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  4859
    __ vpaddd($tmp$$XMMRegister, $tmp$$XMMRegister, $tmp3$$XMMRegister, 0);
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  4860
    __ pshufd($tmp2$$XMMRegister, $tmp$$XMMRegister, 0xE);
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  4861
    __ vpaddd($tmp$$XMMRegister, $tmp$$XMMRegister, $tmp2$$XMMRegister, 0);
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  4862
    __ pshufd($tmp2$$XMMRegister, $tmp$$XMMRegister, 0x1);
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  4863
    __ vpaddd($tmp$$XMMRegister, $tmp$$XMMRegister, $tmp2$$XMMRegister, 0);
30211
442fbbb31f75 8074981: Integer/FP scalar reduction optimization
kvn
parents: 25715
diff changeset
  4864
    __ movdl($tmp2$$XMMRegister, $src1$$Register);
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  4865
    __ vpaddd($tmp2$$XMMRegister, $tmp$$XMMRegister, $tmp2$$XMMRegister, 0);
30211
442fbbb31f75 8074981: Integer/FP scalar reduction optimization
kvn
parents: 25715
diff changeset
  4866
    __ movdl($dst$$Register, $tmp2$$XMMRegister);
442fbbb31f75 8074981: Integer/FP scalar reduction optimization
kvn
parents: 25715
diff changeset
  4867
  %}
442fbbb31f75 8074981: Integer/FP scalar reduction optimization
kvn
parents: 25715
diff changeset
  4868
  ins_pipe( pipe_slow );
442fbbb31f75 8074981: Integer/FP scalar reduction optimization
kvn
parents: 25715
diff changeset
  4869
%}
442fbbb31f75 8074981: Integer/FP scalar reduction optimization
kvn
parents: 25715
diff changeset
  4870
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  4871
#ifdef _LP64
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  4872
instruct rvadd2L_reduction_reg(rRegL dst, rRegL src1, vecX src2, regF tmp, regF tmp2) %{
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  4873
  predicate(UseAVX > 2);
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  4874
  match(Set dst (AddReductionVL src1 src2));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  4875
  effect(TEMP tmp, TEMP tmp2);
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  4876
  format %{ "pshufd  $tmp2,$src2,0xE\n\t"
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  4877
            "vpaddq  $tmp,$src2,$tmp2\n\t"
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  4878
            "movdq   $tmp2,$src1\n\t"
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  4879
            "vpaddq  $tmp2,$tmp,$tmp2\n\t"
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  4880
            "movdq   $dst,$tmp2\t! add reduction2L" %}
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  4881
  ins_encode %{
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  4882
    __ pshufd($tmp2$$XMMRegister, $src2$$XMMRegister, 0xE);
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  4883
    __ vpaddq($tmp$$XMMRegister, $src2$$XMMRegister, $tmp2$$XMMRegister, 0);
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  4884
    __ movdq($tmp2$$XMMRegister, $src1$$Register);
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  4885
    __ vpaddq($tmp2$$XMMRegister, $tmp$$XMMRegister, $tmp2$$XMMRegister, 0);
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  4886
    __ movdq($dst$$Register, $tmp2$$XMMRegister);
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  4887
  %}
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  4888
  ins_pipe( pipe_slow );
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  4889
%}
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  4890
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  4891
instruct rvadd4L_reduction_reg(rRegL dst, rRegL src1, vecY src2, regF tmp, regF tmp2) %{
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  4892
  predicate(UseAVX > 2);
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  4893
  match(Set dst (AddReductionVL src1 src2));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  4894
  effect(TEMP tmp, TEMP tmp2);
36561
b18243f4d955 8151002: Make Assembler methods vextract and vinsert match actual instructions
mikael
parents: 35581
diff changeset
  4895
  format %{ "vextracti128_high  $tmp,$src2\n\t"
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  4896
            "vpaddq  $tmp2,$tmp,$src2\n\t"
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  4897
            "pshufd  $tmp,$tmp2,0xE\n\t"
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  4898
            "vpaddq  $tmp2,$tmp2,$tmp\n\t"
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  4899
            "movdq   $tmp,$src1\n\t"
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  4900
            "vpaddq  $tmp2,$tmp2,$tmp\n\t"
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  4901
            "movdq   $dst,$tmp2\t! add reduction4L" %}
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  4902
  ins_encode %{
36561
b18243f4d955 8151002: Make Assembler methods vextract and vinsert match actual instructions
mikael
parents: 35581
diff changeset
  4903
    __ vextracti128_high($tmp$$XMMRegister, $src2$$XMMRegister);
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  4904
    __ vpaddq($tmp2$$XMMRegister, $tmp$$XMMRegister, $src2$$XMMRegister, 0);
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  4905
    __ pshufd($tmp$$XMMRegister, $tmp2$$XMMRegister, 0xE);
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  4906
    __ vpaddq($tmp2$$XMMRegister, $tmp2$$XMMRegister, $tmp$$XMMRegister, 0);
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  4907
    __ movdq($tmp$$XMMRegister, $src1$$Register);
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  4908
    __ vpaddq($tmp2$$XMMRegister, $tmp2$$XMMRegister, $tmp$$XMMRegister, 0);
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  4909
    __ movdq($dst$$Register, $tmp2$$XMMRegister);
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  4910
  %}
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  4911
  ins_pipe( pipe_slow );
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  4912
%}
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  4913
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  4914
instruct rvadd8L_reduction_reg(rRegL dst, rRegL src1, vecZ src2, regF tmp, regF tmp2) %{
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  4915
  predicate(UseAVX > 2);
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  4916
  match(Set dst (AddReductionVL src1 src2));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  4917
  effect(TEMP tmp, TEMP tmp2);
36561
b18243f4d955 8151002: Make Assembler methods vextract and vinsert match actual instructions
mikael
parents: 35581
diff changeset
  4918
  format %{ "vextracti64x4_high  $tmp2,$src2\n\t"
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  4919
            "vpaddq  $tmp2,$tmp2,$src2\n\t"
36561
b18243f4d955 8151002: Make Assembler methods vextract and vinsert match actual instructions
mikael
parents: 35581
diff changeset
  4920
            "vextracti128_high  $tmp,$tmp2\n\t"
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  4921
            "vpaddq  $tmp2,$tmp2,$tmp\n\t"
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  4922
            "pshufd  $tmp,$tmp2,0xE\n\t"
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  4923
            "vpaddq  $tmp2,$tmp2,$tmp\n\t"
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  4924
            "movdq   $tmp,$src1\n\t"
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  4925
            "vpaddq  $tmp2,$tmp2,$tmp\n\t"
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  4926
            "movdq   $dst,$tmp2\t! add reduction8L" %}
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  4927
  ins_encode %{
36561
b18243f4d955 8151002: Make Assembler methods vextract and vinsert match actual instructions
mikael
parents: 35581
diff changeset
  4928
    __ vextracti64x4_high($tmp2$$XMMRegister, $src2$$XMMRegister);
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  4929
    __ vpaddq($tmp2$$XMMRegister, $tmp2$$XMMRegister, $src2$$XMMRegister, 1);
36561
b18243f4d955 8151002: Make Assembler methods vextract and vinsert match actual instructions
mikael
parents: 35581
diff changeset
  4930
    __ vextracti128_high($tmp$$XMMRegister, $tmp2$$XMMRegister);
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  4931
    __ vpaddq($tmp2$$XMMRegister, $tmp2$$XMMRegister, $tmp$$XMMRegister, 0);
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  4932
    __ pshufd($tmp$$XMMRegister, $tmp2$$XMMRegister, 0xE);
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  4933
    __ vpaddq($tmp2$$XMMRegister, $tmp2$$XMMRegister, $tmp$$XMMRegister, 0);
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  4934
    __ movdq($tmp$$XMMRegister, $src1$$Register);
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  4935
    __ vpaddq($tmp2$$XMMRegister, $tmp2$$XMMRegister, $tmp$$XMMRegister, 0);
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  4936
    __ movdq($dst$$Register, $tmp2$$XMMRegister);
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  4937
  %}
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  4938
  ins_pipe( pipe_slow );
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  4939
%}
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  4940
#endif
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  4941
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  4942
instruct rsadd2F_reduction_reg(regF dst, vecD src2, regF tmp) %{
30211
442fbbb31f75 8074981: Integer/FP scalar reduction optimization
kvn
parents: 25715
diff changeset
  4943
  predicate(UseSSE >= 1 && UseAVX == 0);
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  4944
  match(Set dst (AddReductionVF dst src2));
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  4945
  effect(TEMP dst, TEMP tmp);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  4946
  format %{ "addss   $dst,$src2\n\t"
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  4947
            "pshufd  $tmp,$src2,0x01\n\t"
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  4948
            "addss   $dst,$tmp\t! add reduction2F" %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  4949
  ins_encode %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  4950
    __ addss($dst$$XMMRegister, $src2$$XMMRegister);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  4951
    __ pshufd($tmp$$XMMRegister, $src2$$XMMRegister, 0x01);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  4952
    __ addss($dst$$XMMRegister, $tmp$$XMMRegister);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  4953
  %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  4954
  ins_pipe( pipe_slow );
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  4955
%}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  4956
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  4957
instruct rvadd2F_reduction_reg(regF dst, vecD src2, regF tmp) %{
30211
442fbbb31f75 8074981: Integer/FP scalar reduction optimization
kvn
parents: 25715
diff changeset
  4958
  predicate(UseAVX > 0);
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  4959
  match(Set dst (AddReductionVF dst src2));
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  4960
  effect(TEMP dst, TEMP tmp);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  4961
  format %{ "vaddss  $dst,$dst,$src2\n\t"
30211
442fbbb31f75 8074981: Integer/FP scalar reduction optimization
kvn
parents: 25715
diff changeset
  4962
            "pshufd  $tmp,$src2,0x01\n\t"
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  4963
            "vaddss  $dst,$dst,$tmp\t! add reduction2F" %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  4964
  ins_encode %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  4965
    __ vaddss($dst$$XMMRegister, $dst$$XMMRegister, $src2$$XMMRegister);
30211
442fbbb31f75 8074981: Integer/FP scalar reduction optimization
kvn
parents: 25715
diff changeset
  4966
    __ pshufd($tmp$$XMMRegister, $src2$$XMMRegister, 0x01);
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  4967
    __ vaddss($dst$$XMMRegister, $dst$$XMMRegister, $tmp$$XMMRegister);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  4968
  %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  4969
  ins_pipe( pipe_slow );
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  4970
%}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  4971
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  4972
instruct rsadd4F_reduction_reg(regF dst, vecX src2, regF tmp) %{
30211
442fbbb31f75 8074981: Integer/FP scalar reduction optimization
kvn
parents: 25715
diff changeset
  4973
  predicate(UseSSE >= 1 && UseAVX == 0);
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  4974
  match(Set dst (AddReductionVF dst src2));
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  4975
  effect(TEMP dst, TEMP tmp);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  4976
  format %{ "addss   $dst,$src2\n\t"
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  4977
            "pshufd  $tmp,$src2,0x01\n\t"
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  4978
            "addss   $dst,$tmp\n\t"
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  4979
            "pshufd  $tmp,$src2,0x02\n\t"
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  4980
            "addss   $dst,$tmp\n\t"
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  4981
            "pshufd  $tmp,$src2,0x03\n\t"
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  4982
            "addss   $dst,$tmp\t! add reduction4F" %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  4983
  ins_encode %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  4984
    __ addss($dst$$XMMRegister, $src2$$XMMRegister);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  4985
    __ pshufd($tmp$$XMMRegister, $src2$$XMMRegister, 0x01);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  4986
    __ addss($dst$$XMMRegister, $tmp$$XMMRegister);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  4987
    __ pshufd($tmp$$XMMRegister, $src2$$XMMRegister, 0x02);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  4988
    __ addss($dst$$XMMRegister, $tmp$$XMMRegister);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  4989
    __ pshufd($tmp$$XMMRegister, $src2$$XMMRegister, 0x03);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  4990
    __ addss($dst$$XMMRegister, $tmp$$XMMRegister);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  4991
  %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  4992
  ins_pipe( pipe_slow );
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  4993
%}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  4994
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  4995
instruct rvadd4F_reduction_reg(regF dst, vecX src2, regF tmp) %{
30211
442fbbb31f75 8074981: Integer/FP scalar reduction optimization
kvn
parents: 25715
diff changeset
  4996
  predicate(UseAVX > 0);
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  4997
  match(Set dst (AddReductionVF dst src2));
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  4998
  effect(TEMP tmp, TEMP dst);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  4999
  format %{ "vaddss  $dst,dst,$src2\n\t"
30211
442fbbb31f75 8074981: Integer/FP scalar reduction optimization
kvn
parents: 25715
diff changeset
  5000
            "pshufd  $tmp,$src2,0x01\n\t"
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5001
            "vaddss  $dst,$dst,$tmp\n\t"
30211
442fbbb31f75 8074981: Integer/FP scalar reduction optimization
kvn
parents: 25715
diff changeset
  5002
            "pshufd  $tmp,$src2,0x02\n\t"
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5003
            "vaddss  $dst,$dst,$tmp\n\t"
30211
442fbbb31f75 8074981: Integer/FP scalar reduction optimization
kvn
parents: 25715
diff changeset
  5004
            "pshufd  $tmp,$src2,0x03\n\t"
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5005
            "vaddss  $dst,$dst,$tmp\t! add reduction4F" %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5006
  ins_encode %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5007
    __ vaddss($dst$$XMMRegister, $dst$$XMMRegister, $src2$$XMMRegister);
30211
442fbbb31f75 8074981: Integer/FP scalar reduction optimization
kvn
parents: 25715
diff changeset
  5008
    __ pshufd($tmp$$XMMRegister, $src2$$XMMRegister, 0x01);
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5009
    __ vaddss($dst$$XMMRegister, $dst$$XMMRegister, $tmp$$XMMRegister);
30211
442fbbb31f75 8074981: Integer/FP scalar reduction optimization
kvn
parents: 25715
diff changeset
  5010
    __ pshufd($tmp$$XMMRegister, $src2$$XMMRegister, 0x02);
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5011
    __ vaddss($dst$$XMMRegister, $dst$$XMMRegister, $tmp$$XMMRegister);
30211
442fbbb31f75 8074981: Integer/FP scalar reduction optimization
kvn
parents: 25715
diff changeset
  5012
    __ pshufd($tmp$$XMMRegister, $src2$$XMMRegister, 0x03);
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5013
    __ vaddss($dst$$XMMRegister, $dst$$XMMRegister, $tmp$$XMMRegister);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5014
  %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5015
  ins_pipe( pipe_slow );
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5016
%}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5017
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5018
instruct radd8F_reduction_reg(regF dst, vecY src2, regF tmp, regF tmp2) %{
30211
442fbbb31f75 8074981: Integer/FP scalar reduction optimization
kvn
parents: 25715
diff changeset
  5019
  predicate(UseAVX > 0);
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5020
  match(Set dst (AddReductionVF dst src2));
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5021
  effect(TEMP tmp, TEMP dst, TEMP tmp2);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5022
  format %{ "vaddss  $dst,$dst,$src2\n\t"
30211
442fbbb31f75 8074981: Integer/FP scalar reduction optimization
kvn
parents: 25715
diff changeset
  5023
            "pshufd  $tmp,$src2,0x01\n\t"
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5024
            "vaddss  $dst,$dst,$tmp\n\t"
30211
442fbbb31f75 8074981: Integer/FP scalar reduction optimization
kvn
parents: 25715
diff changeset
  5025
            "pshufd  $tmp,$src2,0x02\n\t"
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5026
            "vaddss  $dst,$dst,$tmp\n\t"
30211
442fbbb31f75 8074981: Integer/FP scalar reduction optimization
kvn
parents: 25715
diff changeset
  5027
            "pshufd  $tmp,$src2,0x03\n\t"
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5028
            "vaddss  $dst,$dst,$tmp\n\t"
36561
b18243f4d955 8151002: Make Assembler methods vextract and vinsert match actual instructions
mikael
parents: 35581
diff changeset
  5029
            "vextractf128_high  $tmp2,$src2\n\t"
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5030
            "vaddss  $dst,$dst,$tmp2\n\t"
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5031
            "pshufd  $tmp,$tmp2,0x01\n\t"
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5032
            "vaddss  $dst,$dst,$tmp\n\t"
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5033
            "pshufd  $tmp,$tmp2,0x02\n\t"
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5034
            "vaddss  $dst,$dst,$tmp\n\t"
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5035
            "pshufd  $tmp,$tmp2,0x03\n\t"
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5036
            "vaddss  $dst,$dst,$tmp\t! add reduction8F" %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5037
  ins_encode %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5038
    __ vaddss($dst$$XMMRegister, $dst$$XMMRegister, $src2$$XMMRegister);
30211
442fbbb31f75 8074981: Integer/FP scalar reduction optimization
kvn
parents: 25715
diff changeset
  5039
    __ pshufd($tmp$$XMMRegister, $src2$$XMMRegister, 0x01);
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5040
    __ vaddss($dst$$XMMRegister, $dst$$XMMRegister, $tmp$$XMMRegister);
30211
442fbbb31f75 8074981: Integer/FP scalar reduction optimization
kvn
parents: 25715
diff changeset
  5041
    __ pshufd($tmp$$XMMRegister, $src2$$XMMRegister, 0x02);
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5042
    __ vaddss($dst$$XMMRegister, $dst$$XMMRegister, $tmp$$XMMRegister);
30211
442fbbb31f75 8074981: Integer/FP scalar reduction optimization
kvn
parents: 25715
diff changeset
  5043
    __ pshufd($tmp$$XMMRegister, $src2$$XMMRegister, 0x03);
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5044
    __ vaddss($dst$$XMMRegister, $dst$$XMMRegister, $tmp$$XMMRegister);
36561
b18243f4d955 8151002: Make Assembler methods vextract and vinsert match actual instructions
mikael
parents: 35581
diff changeset
  5045
    __ vextractf128_high($tmp2$$XMMRegister, $src2$$XMMRegister);
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5046
    __ vaddss($dst$$XMMRegister, $dst$$XMMRegister, $tmp2$$XMMRegister);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5047
    __ pshufd($tmp$$XMMRegister, $tmp2$$XMMRegister, 0x01);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5048
    __ vaddss($dst$$XMMRegister, $dst$$XMMRegister, $tmp$$XMMRegister);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5049
    __ pshufd($tmp$$XMMRegister, $tmp2$$XMMRegister, 0x02);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5050
    __ vaddss($dst$$XMMRegister, $dst$$XMMRegister, $tmp$$XMMRegister);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5051
    __ pshufd($tmp$$XMMRegister, $tmp2$$XMMRegister, 0x03);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5052
    __ vaddss($dst$$XMMRegister, $dst$$XMMRegister, $tmp$$XMMRegister);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5053
  %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5054
  ins_pipe( pipe_slow );
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5055
%}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5056
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5057
instruct radd16F_reduction_reg(regF dst, vecZ src2, regF tmp, regF tmp2) %{
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  5058
  predicate(UseAVX > 2);
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5059
  match(Set dst (AddReductionVF dst src2));
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5060
  effect(TEMP tmp, TEMP dst, TEMP tmp2);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5061
  format %{ "vaddss  $dst,$dst,$src2\n\t"
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  5062
            "pshufd  $tmp,$src2,0x01\n\t"
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5063
            "vaddss  $dst,$dst,$tmp\n\t"
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  5064
            "pshufd  $tmp,$src2,0x02\n\t"
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5065
            "vaddss  $dst,$dst,$tmp\n\t"
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  5066
            "pshufd  $tmp,$src2,0x03\n\t"
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5067
            "vaddss  $dst,$dst,$tmp\n\t"
36561
b18243f4d955 8151002: Make Assembler methods vextract and vinsert match actual instructions
mikael
parents: 35581
diff changeset
  5068
            "vextractf32x4  $tmp2,$src2,0x1\n\t"
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5069
            "vaddss  $dst,$dst,$tmp2\n\t"
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5070
            "pshufd  $tmp,$tmp2,0x01\n\t"
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5071
            "vaddss  $dst,$dst,$tmp\n\t"
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5072
            "pshufd  $tmp,$tmp2,0x02\n\t"
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5073
            "vaddss  $dst,$dst,$tmp\n\t"
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5074
            "pshufd  $tmp,$tmp2,0x03\n\t"
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5075
            "vaddss  $dst,$dst,$tmp\n\t"
36561
b18243f4d955 8151002: Make Assembler methods vextract and vinsert match actual instructions
mikael
parents: 35581
diff changeset
  5076
            "vextractf32x4  $tmp2,$src2,0x2\n\t"
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5077
            "vaddss  $dst,$dst,$tmp2\n\t"
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5078
            "pshufd  $tmp,$tmp2,0x01\n\t"
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5079
            "vaddss  $dst,$dst,$tmp\n\t"
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5080
            "pshufd  $tmp,$tmp2,0x02\n\t"
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5081
            "vaddss  $dst,$dst,$tmp\n\t"
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5082
            "pshufd  $tmp,$tmp2,0x03\n\t"
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5083
            "vaddss  $dst,$dst,$tmp\n\t"
36561
b18243f4d955 8151002: Make Assembler methods vextract and vinsert match actual instructions
mikael
parents: 35581
diff changeset
  5084
            "vextractf32x4  $tmp2,$src2,0x3\n\t"
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5085
            "vaddss  $dst,$dst,$tmp2\n\t"
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5086
            "pshufd  $tmp,$tmp2,0x01\n\t"
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5087
            "vaddss  $dst,$dst,$tmp\n\t"
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5088
            "pshufd  $tmp,$tmp2,0x02\n\t"
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5089
            "vaddss  $dst,$dst,$tmp\n\t"
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5090
            "pshufd  $tmp,$tmp2,0x03\n\t"
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5091
            "vaddss  $dst,$dst,$tmp\t! add reduction16F" %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5092
  ins_encode %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5093
    __ vaddss($dst$$XMMRegister, $dst$$XMMRegister, $src2$$XMMRegister);
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  5094
    __ pshufd($tmp$$XMMRegister, $src2$$XMMRegister, 0x01);
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5095
    __ vaddss($dst$$XMMRegister, $dst$$XMMRegister, $tmp$$XMMRegister);
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  5096
    __ pshufd($tmp$$XMMRegister, $src2$$XMMRegister, 0x02);
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5097
    __ vaddss($dst$$XMMRegister, $dst$$XMMRegister, $tmp$$XMMRegister);
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  5098
    __ pshufd($tmp$$XMMRegister, $src2$$XMMRegister, 0x03);
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5099
    __ vaddss($dst$$XMMRegister, $dst$$XMMRegister, $tmp$$XMMRegister);
36561
b18243f4d955 8151002: Make Assembler methods vextract and vinsert match actual instructions
mikael
parents: 35581
diff changeset
  5100
    __ vextractf32x4($tmp2$$XMMRegister, $src2$$XMMRegister, 0x1);
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5101
    __ vaddss($dst$$XMMRegister, $dst$$XMMRegister, $tmp2$$XMMRegister);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5102
    __ pshufd($tmp$$XMMRegister, $tmp2$$XMMRegister, 0x01);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5103
    __ vaddss($dst$$XMMRegister, $dst$$XMMRegister, $tmp$$XMMRegister);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5104
    __ pshufd($tmp$$XMMRegister, $tmp2$$XMMRegister, 0x02);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5105
    __ vaddss($dst$$XMMRegister, $dst$$XMMRegister, $tmp$$XMMRegister);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5106
    __ pshufd($tmp$$XMMRegister, $tmp2$$XMMRegister, 0x03);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5107
    __ vaddss($dst$$XMMRegister, $dst$$XMMRegister, $tmp$$XMMRegister);
36561
b18243f4d955 8151002: Make Assembler methods vextract and vinsert match actual instructions
mikael
parents: 35581
diff changeset
  5108
    __ vextractf32x4($tmp2$$XMMRegister, $src2$$XMMRegister, 0x2);
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5109
    __ vaddss($dst$$XMMRegister, $dst$$XMMRegister, $tmp2$$XMMRegister);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5110
    __ pshufd($tmp$$XMMRegister, $tmp2$$XMMRegister, 0x01);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5111
    __ vaddss($dst$$XMMRegister, $dst$$XMMRegister, $tmp$$XMMRegister);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5112
    __ pshufd($tmp$$XMMRegister, $tmp2$$XMMRegister, 0x02);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5113
    __ vaddss($dst$$XMMRegister, $dst$$XMMRegister, $tmp$$XMMRegister);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5114
    __ pshufd($tmp$$XMMRegister, $tmp2$$XMMRegister, 0x03);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5115
    __ vaddss($dst$$XMMRegister, $dst$$XMMRegister, $tmp$$XMMRegister);
36561
b18243f4d955 8151002: Make Assembler methods vextract and vinsert match actual instructions
mikael
parents: 35581
diff changeset
  5116
    __ vextractf32x4($tmp2$$XMMRegister, $src2$$XMMRegister, 0x3);
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5117
    __ vaddss($dst$$XMMRegister, $dst$$XMMRegister, $tmp2$$XMMRegister);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5118
    __ pshufd($tmp$$XMMRegister, $tmp2$$XMMRegister, 0x01);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5119
    __ vaddss($dst$$XMMRegister, $dst$$XMMRegister, $tmp$$XMMRegister);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5120
    __ pshufd($tmp$$XMMRegister, $tmp2$$XMMRegister, 0x02);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5121
    __ vaddss($dst$$XMMRegister, $dst$$XMMRegister, $tmp$$XMMRegister);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5122
    __ pshufd($tmp$$XMMRegister, $tmp2$$XMMRegister, 0x03);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5123
    __ vaddss($dst$$XMMRegister, $dst$$XMMRegister, $tmp$$XMMRegister);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5124
  %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5125
  ins_pipe( pipe_slow );
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5126
%}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5127
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5128
instruct rsadd2D_reduction_reg(regD dst, vecX src2, regD tmp) %{
30211
442fbbb31f75 8074981: Integer/FP scalar reduction optimization
kvn
parents: 25715
diff changeset
  5129
  predicate(UseSSE >= 1 && UseAVX == 0);
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5130
  match(Set dst (AddReductionVD dst src2));
30211
442fbbb31f75 8074981: Integer/FP scalar reduction optimization
kvn
parents: 25715
diff changeset
  5131
  effect(TEMP tmp, TEMP dst);
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5132
  format %{ "addsd   $dst,$src2\n\t"
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5133
            "pshufd  $tmp,$src2,0xE\n\t"
30211
442fbbb31f75 8074981: Integer/FP scalar reduction optimization
kvn
parents: 25715
diff changeset
  5134
            "addsd   $dst,$tmp\t! add reduction2D" %}
442fbbb31f75 8074981: Integer/FP scalar reduction optimization
kvn
parents: 25715
diff changeset
  5135
  ins_encode %{
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5136
    __ addsd($dst$$XMMRegister, $src2$$XMMRegister);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5137
    __ pshufd($tmp$$XMMRegister, $src2$$XMMRegister, 0xE);
30211
442fbbb31f75 8074981: Integer/FP scalar reduction optimization
kvn
parents: 25715
diff changeset
  5138
    __ addsd($dst$$XMMRegister, $tmp$$XMMRegister);
442fbbb31f75 8074981: Integer/FP scalar reduction optimization
kvn
parents: 25715
diff changeset
  5139
  %}
442fbbb31f75 8074981: Integer/FP scalar reduction optimization
kvn
parents: 25715
diff changeset
  5140
  ins_pipe( pipe_slow );
442fbbb31f75 8074981: Integer/FP scalar reduction optimization
kvn
parents: 25715
diff changeset
  5141
%}
442fbbb31f75 8074981: Integer/FP scalar reduction optimization
kvn
parents: 25715
diff changeset
  5142
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5143
instruct rvadd2D_reduction_reg(regD dst, vecX src2, regD tmp) %{
30211
442fbbb31f75 8074981: Integer/FP scalar reduction optimization
kvn
parents: 25715
diff changeset
  5144
  predicate(UseAVX > 0);
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5145
  match(Set dst (AddReductionVD dst src2));
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5146
  effect(TEMP tmp, TEMP dst);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5147
  format %{ "vaddsd  $dst,$dst,$src2\n\t"
30211
442fbbb31f75 8074981: Integer/FP scalar reduction optimization
kvn
parents: 25715
diff changeset
  5148
            "pshufd  $tmp,$src2,0xE\n\t"
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5149
            "vaddsd  $dst,$dst,$tmp\t! add reduction2D" %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5150
  ins_encode %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5151
    __ vaddsd($dst$$XMMRegister, $dst$$XMMRegister, $src2$$XMMRegister);
30211
442fbbb31f75 8074981: Integer/FP scalar reduction optimization
kvn
parents: 25715
diff changeset
  5152
    __ pshufd($tmp$$XMMRegister, $src2$$XMMRegister, 0xE);
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5153
    __ vaddsd($dst$$XMMRegister, $dst$$XMMRegister, $tmp$$XMMRegister);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5154
  %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5155
  ins_pipe( pipe_slow );
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5156
%}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5157
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5158
instruct rvadd4D_reduction_reg(regD dst, vecY src2, regD tmp, regD tmp2) %{
30211
442fbbb31f75 8074981: Integer/FP scalar reduction optimization
kvn
parents: 25715
diff changeset
  5159
  predicate(UseAVX > 0);
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5160
  match(Set dst (AddReductionVD dst src2));
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5161
  effect(TEMP tmp, TEMP dst, TEMP tmp2);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5162
  format %{ "vaddsd  $dst,$dst,$src2\n\t"
30211
442fbbb31f75 8074981: Integer/FP scalar reduction optimization
kvn
parents: 25715
diff changeset
  5163
            "pshufd  $tmp,$src2,0xE\n\t"
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5164
            "vaddsd  $dst,$dst,$tmp\n\t"
36561
b18243f4d955 8151002: Make Assembler methods vextract and vinsert match actual instructions
mikael
parents: 35581
diff changeset
  5165
            "vextractf32x4  $tmp2,$src2,0x1\n\t"
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5166
            "vaddsd  $dst,$dst,$tmp2\n\t"
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5167
            "pshufd  $tmp,$tmp2,0xE\n\t"
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5168
            "vaddsd  $dst,$dst,$tmp\t! add reduction4D" %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5169
  ins_encode %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5170
    __ vaddsd($dst$$XMMRegister, $dst$$XMMRegister, $src2$$XMMRegister);
30211
442fbbb31f75 8074981: Integer/FP scalar reduction optimization
kvn
parents: 25715
diff changeset
  5171
    __ pshufd($tmp$$XMMRegister, $src2$$XMMRegister, 0xE);
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5172
    __ vaddsd($dst$$XMMRegister, $dst$$XMMRegister, $tmp$$XMMRegister);
36561
b18243f4d955 8151002: Make Assembler methods vextract and vinsert match actual instructions
mikael
parents: 35581
diff changeset
  5173
    __ vextractf32x4($tmp2$$XMMRegister, $src2$$XMMRegister, 0x1);
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5174
    __ vaddsd($dst$$XMMRegister, $dst$$XMMRegister, $tmp2$$XMMRegister);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5175
    __ pshufd($tmp$$XMMRegister, $tmp2$$XMMRegister, 0xE);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5176
    __ vaddsd($dst$$XMMRegister, $dst$$XMMRegister, $tmp$$XMMRegister);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5177
  %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5178
  ins_pipe( pipe_slow );
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5179
%}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5180
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5181
instruct rvadd8D_reduction_reg(regD dst, vecZ src2, regD tmp, regD tmp2) %{
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  5182
  predicate(UseAVX > 2);
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5183
  match(Set dst (AddReductionVD dst src2));
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5184
  effect(TEMP tmp, TEMP dst, TEMP tmp2);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5185
  format %{ "vaddsd  $dst,$dst,$src2\n\t"
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  5186
            "pshufd  $tmp,$src2,0xE\n\t"
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5187
            "vaddsd  $dst,$dst,$tmp\n\t"
36561
b18243f4d955 8151002: Make Assembler methods vextract and vinsert match actual instructions
mikael
parents: 35581
diff changeset
  5188
            "vextractf32x4  $tmp2,$src2,0x1\n\t"
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5189
            "vaddsd  $dst,$dst,$tmp2\n\t"
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5190
            "pshufd  $tmp,$tmp2,0xE\n\t"
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5191
            "vaddsd  $dst,$dst,$tmp\n\t"
36561
b18243f4d955 8151002: Make Assembler methods vextract and vinsert match actual instructions
mikael
parents: 35581
diff changeset
  5192
            "vextractf32x4  $tmp2,$src2,0x2\n\t"
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5193
            "vaddsd  $dst,$dst,$tmp2\n\t"
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5194
            "pshufd  $tmp,$tmp2,0xE\n\t"
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5195
            "vaddsd  $dst,$dst,$tmp\n\t"
36561
b18243f4d955 8151002: Make Assembler methods vextract and vinsert match actual instructions
mikael
parents: 35581
diff changeset
  5196
            "vextractf32x4  $tmp2,$src2,0x3\n\t"
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5197
            "vaddsd  $dst,$dst,$tmp2\n\t"
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5198
            "pshufd  $tmp,$tmp2,0xE\n\t"
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5199
            "vaddsd  $dst,$dst,$tmp\t! add reduction8D" %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5200
  ins_encode %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5201
    __ vaddsd($dst$$XMMRegister, $dst$$XMMRegister, $src2$$XMMRegister);
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  5202
    __ pshufd($tmp$$XMMRegister, $src2$$XMMRegister, 0xE);
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5203
    __ vaddsd($dst$$XMMRegister, $dst$$XMMRegister, $tmp$$XMMRegister);
36561
b18243f4d955 8151002: Make Assembler methods vextract and vinsert match actual instructions
mikael
parents: 35581
diff changeset
  5204
    __ vextractf32x4($tmp2$$XMMRegister, $src2$$XMMRegister, 0x1);
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5205
    __ vaddsd($dst$$XMMRegister, $dst$$XMMRegister, $tmp2$$XMMRegister);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5206
    __ pshufd($tmp$$XMMRegister, $tmp2$$XMMRegister, 0xE);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5207
    __ vaddsd($dst$$XMMRegister, $dst$$XMMRegister, $tmp$$XMMRegister);
36561
b18243f4d955 8151002: Make Assembler methods vextract and vinsert match actual instructions
mikael
parents: 35581
diff changeset
  5208
    __ vextractf32x4($tmp2$$XMMRegister, $src2$$XMMRegister, 0x2);
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5209
    __ vaddsd($dst$$XMMRegister, $dst$$XMMRegister, $tmp2$$XMMRegister);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5210
    __ pshufd($tmp$$XMMRegister, $tmp2$$XMMRegister, 0xE);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5211
    __ vaddsd($dst$$XMMRegister, $dst$$XMMRegister, $tmp$$XMMRegister);
36561
b18243f4d955 8151002: Make Assembler methods vextract and vinsert match actual instructions
mikael
parents: 35581
diff changeset
  5212
    __ vextractf32x4($tmp2$$XMMRegister, $src2$$XMMRegister, 0x3);
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5213
    __ vaddsd($dst$$XMMRegister, $dst$$XMMRegister, $tmp2$$XMMRegister);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5214
    __ pshufd($tmp$$XMMRegister, $tmp2$$XMMRegister, 0xE);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5215
    __ vaddsd($dst$$XMMRegister, $dst$$XMMRegister, $tmp$$XMMRegister);
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  5216
  %}
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  5217
  ins_pipe( pipe_slow );
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  5218
%}
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  5219
30211
442fbbb31f75 8074981: Integer/FP scalar reduction optimization
kvn
parents: 25715
diff changeset
  5220
instruct rsmul2I_reduction_reg(rRegI dst, rRegI src1, vecD src2, regF tmp, regF tmp2) %{
442fbbb31f75 8074981: Integer/FP scalar reduction optimization
kvn
parents: 25715
diff changeset
  5221
  predicate(UseSSE > 3 && UseAVX == 0);
442fbbb31f75 8074981: Integer/FP scalar reduction optimization
kvn
parents: 25715
diff changeset
  5222
  match(Set dst (MulReductionVI src1 src2));
442fbbb31f75 8074981: Integer/FP scalar reduction optimization
kvn
parents: 25715
diff changeset
  5223
  effect(TEMP tmp, TEMP tmp2);
442fbbb31f75 8074981: Integer/FP scalar reduction optimization
kvn
parents: 25715
diff changeset
  5224
  format %{ "pshufd  $tmp2,$src2,0x1\n\t"
442fbbb31f75 8074981: Integer/FP scalar reduction optimization
kvn
parents: 25715
diff changeset
  5225
            "pmulld  $tmp2,$src2\n\t"
442fbbb31f75 8074981: Integer/FP scalar reduction optimization
kvn
parents: 25715
diff changeset
  5226
            "movd    $tmp,$src1\n\t"
442fbbb31f75 8074981: Integer/FP scalar reduction optimization
kvn
parents: 25715
diff changeset
  5227
            "pmulld  $tmp2,$tmp\n\t"
442fbbb31f75 8074981: Integer/FP scalar reduction optimization
kvn
parents: 25715
diff changeset
  5228
            "movd    $dst,$tmp2\t! mul reduction2I" %}
442fbbb31f75 8074981: Integer/FP scalar reduction optimization
kvn
parents: 25715
diff changeset
  5229
  ins_encode %{
442fbbb31f75 8074981: Integer/FP scalar reduction optimization
kvn
parents: 25715
diff changeset
  5230
    __ pshufd($tmp2$$XMMRegister, $src2$$XMMRegister, 0x1);
442fbbb31f75 8074981: Integer/FP scalar reduction optimization
kvn
parents: 25715
diff changeset
  5231
    __ pmulld($tmp2$$XMMRegister, $src2$$XMMRegister);
442fbbb31f75 8074981: Integer/FP scalar reduction optimization
kvn
parents: 25715
diff changeset
  5232
    __ movdl($tmp$$XMMRegister, $src1$$Register);
442fbbb31f75 8074981: Integer/FP scalar reduction optimization
kvn
parents: 25715
diff changeset
  5233
    __ pmulld($tmp2$$XMMRegister, $tmp$$XMMRegister);
442fbbb31f75 8074981: Integer/FP scalar reduction optimization
kvn
parents: 25715
diff changeset
  5234
    __ movdl($dst$$Register, $tmp2$$XMMRegister);
442fbbb31f75 8074981: Integer/FP scalar reduction optimization
kvn
parents: 25715
diff changeset
  5235
  %}
442fbbb31f75 8074981: Integer/FP scalar reduction optimization
kvn
parents: 25715
diff changeset
  5236
  ins_pipe( pipe_slow );
442fbbb31f75 8074981: Integer/FP scalar reduction optimization
kvn
parents: 25715
diff changeset
  5237
%}
442fbbb31f75 8074981: Integer/FP scalar reduction optimization
kvn
parents: 25715
diff changeset
  5238
442fbbb31f75 8074981: Integer/FP scalar reduction optimization
kvn
parents: 25715
diff changeset
  5239
instruct rvmul2I_reduction_reg(rRegI dst, rRegI src1, vecD src2, regF tmp, regF tmp2) %{
442fbbb31f75 8074981: Integer/FP scalar reduction optimization
kvn
parents: 25715
diff changeset
  5240
  predicate(UseAVX > 0);
442fbbb31f75 8074981: Integer/FP scalar reduction optimization
kvn
parents: 25715
diff changeset
  5241
  match(Set dst (MulReductionVI src1 src2));
442fbbb31f75 8074981: Integer/FP scalar reduction optimization
kvn
parents: 25715
diff changeset
  5242
  effect(TEMP tmp, TEMP tmp2);
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  5243
  format %{ "pshufd   $tmp2,$src2,0x1\n\t"
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  5244
            "vpmulld  $tmp,$src2,$tmp2\n\t"
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  5245
            "movd     $tmp2,$src1\n\t"
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  5246
            "vpmulld  $tmp2,$tmp,$tmp2\n\t"
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  5247
            "movd     $dst,$tmp2\t! mul reduction2I" %}
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  5248
  ins_encode %{
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  5249
    int vector_len = 0;
30211
442fbbb31f75 8074981: Integer/FP scalar reduction optimization
kvn
parents: 25715
diff changeset
  5250
    __ pshufd($tmp2$$XMMRegister, $src2$$XMMRegister, 0x1);
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  5251
    __ vpmulld($tmp$$XMMRegister, $src2$$XMMRegister, $tmp2$$XMMRegister, vector_len);
30211
442fbbb31f75 8074981: Integer/FP scalar reduction optimization
kvn
parents: 25715
diff changeset
  5252
    __ movdl($tmp2$$XMMRegister, $src1$$Register);
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  5253
    __ vpmulld($tmp2$$XMMRegister, $tmp$$XMMRegister, $tmp2$$XMMRegister, vector_len);
30211
442fbbb31f75 8074981: Integer/FP scalar reduction optimization
kvn
parents: 25715
diff changeset
  5254
    __ movdl($dst$$Register, $tmp2$$XMMRegister);
442fbbb31f75 8074981: Integer/FP scalar reduction optimization
kvn
parents: 25715
diff changeset
  5255
  %}
442fbbb31f75 8074981: Integer/FP scalar reduction optimization
kvn
parents: 25715
diff changeset
  5256
  ins_pipe( pipe_slow );
442fbbb31f75 8074981: Integer/FP scalar reduction optimization
kvn
parents: 25715
diff changeset
  5257
%}
442fbbb31f75 8074981: Integer/FP scalar reduction optimization
kvn
parents: 25715
diff changeset
  5258
442fbbb31f75 8074981: Integer/FP scalar reduction optimization
kvn
parents: 25715
diff changeset
  5259
instruct rsmul4I_reduction_reg(rRegI dst, rRegI src1, vecX src2, regF tmp, regF tmp2) %{
442fbbb31f75 8074981: Integer/FP scalar reduction optimization
kvn
parents: 25715
diff changeset
  5260
  predicate(UseSSE > 3 && UseAVX == 0);
442fbbb31f75 8074981: Integer/FP scalar reduction optimization
kvn
parents: 25715
diff changeset
  5261
  match(Set dst (MulReductionVI src1 src2));
442fbbb31f75 8074981: Integer/FP scalar reduction optimization
kvn
parents: 25715
diff changeset
  5262
  effect(TEMP tmp, TEMP tmp2);
442fbbb31f75 8074981: Integer/FP scalar reduction optimization
kvn
parents: 25715
diff changeset
  5263
  format %{ "pshufd  $tmp2,$src2,0xE\n\t"
442fbbb31f75 8074981: Integer/FP scalar reduction optimization
kvn
parents: 25715
diff changeset
  5264
            "pmulld  $tmp2,$src2\n\t"
442fbbb31f75 8074981: Integer/FP scalar reduction optimization
kvn
parents: 25715
diff changeset
  5265
            "pshufd  $tmp,$tmp2,0x1\n\t"
442fbbb31f75 8074981: Integer/FP scalar reduction optimization
kvn
parents: 25715
diff changeset
  5266
            "pmulld  $tmp2,$tmp\n\t"
442fbbb31f75 8074981: Integer/FP scalar reduction optimization
kvn
parents: 25715
diff changeset
  5267
            "movd    $tmp,$src1\n\t"
442fbbb31f75 8074981: Integer/FP scalar reduction optimization
kvn
parents: 25715
diff changeset
  5268
            "pmulld  $tmp2,$tmp\n\t"
442fbbb31f75 8074981: Integer/FP scalar reduction optimization
kvn
parents: 25715
diff changeset
  5269
            "movd    $dst,$tmp2\t! mul reduction4I" %}
442fbbb31f75 8074981: Integer/FP scalar reduction optimization
kvn
parents: 25715
diff changeset
  5270
  ins_encode %{
442fbbb31f75 8074981: Integer/FP scalar reduction optimization
kvn
parents: 25715
diff changeset
  5271
    __ pshufd($tmp2$$XMMRegister, $src2$$XMMRegister, 0xE);
442fbbb31f75 8074981: Integer/FP scalar reduction optimization
kvn
parents: 25715
diff changeset
  5272
    __ pmulld($tmp2$$XMMRegister, $src2$$XMMRegister);
442fbbb31f75 8074981: Integer/FP scalar reduction optimization
kvn
parents: 25715
diff changeset
  5273
    __ pshufd($tmp$$XMMRegister, $tmp2$$XMMRegister, 0x1);
442fbbb31f75 8074981: Integer/FP scalar reduction optimization
kvn
parents: 25715
diff changeset
  5274
    __ pmulld($tmp2$$XMMRegister, $tmp$$XMMRegister);
442fbbb31f75 8074981: Integer/FP scalar reduction optimization
kvn
parents: 25715
diff changeset
  5275
    __ movdl($tmp$$XMMRegister, $src1$$Register);
442fbbb31f75 8074981: Integer/FP scalar reduction optimization
kvn
parents: 25715
diff changeset
  5276
    __ pmulld($tmp2$$XMMRegister, $tmp$$XMMRegister);
442fbbb31f75 8074981: Integer/FP scalar reduction optimization
kvn
parents: 25715
diff changeset
  5277
    __ movdl($dst$$Register, $tmp2$$XMMRegister);
442fbbb31f75 8074981: Integer/FP scalar reduction optimization
kvn
parents: 25715
diff changeset
  5278
  %}
442fbbb31f75 8074981: Integer/FP scalar reduction optimization
kvn
parents: 25715
diff changeset
  5279
  ins_pipe( pipe_slow );
442fbbb31f75 8074981: Integer/FP scalar reduction optimization
kvn
parents: 25715
diff changeset
  5280
%}
442fbbb31f75 8074981: Integer/FP scalar reduction optimization
kvn
parents: 25715
diff changeset
  5281
442fbbb31f75 8074981: Integer/FP scalar reduction optimization
kvn
parents: 25715
diff changeset
  5282
instruct rvmul4I_reduction_reg(rRegI dst, rRegI src1, vecX src2, regF tmp, regF tmp2) %{
442fbbb31f75 8074981: Integer/FP scalar reduction optimization
kvn
parents: 25715
diff changeset
  5283
  predicate(UseAVX > 0);
442fbbb31f75 8074981: Integer/FP scalar reduction optimization
kvn
parents: 25715
diff changeset
  5284
  match(Set dst (MulReductionVI src1 src2));
442fbbb31f75 8074981: Integer/FP scalar reduction optimization
kvn
parents: 25715
diff changeset
  5285
  effect(TEMP tmp, TEMP tmp2);
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  5286
  format %{ "pshufd   $tmp2,$src2,0xE\n\t"
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  5287
            "vpmulld  $tmp,$src2,$tmp2\n\t"
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  5288
            "pshufd   $tmp2,$tmp,0x1\n\t"
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  5289
            "vpmulld  $tmp,$tmp,$tmp2\n\t"
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  5290
            "movd     $tmp2,$src1\n\t"
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  5291
            "vpmulld  $tmp2,$tmp,$tmp2\n\t"
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  5292
            "movd     $dst,$tmp2\t! mul reduction4I" %}
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  5293
  ins_encode %{
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  5294
    int vector_len = 0;
30211
442fbbb31f75 8074981: Integer/FP scalar reduction optimization
kvn
parents: 25715
diff changeset
  5295
    __ pshufd($tmp2$$XMMRegister, $src2$$XMMRegister, 0xE);
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  5296
    __ vpmulld($tmp$$XMMRegister, $src2$$XMMRegister, $tmp2$$XMMRegister, vector_len);
30211
442fbbb31f75 8074981: Integer/FP scalar reduction optimization
kvn
parents: 25715
diff changeset
  5297
    __ pshufd($tmp2$$XMMRegister, $tmp$$XMMRegister, 0x1);
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  5298
    __ vpmulld($tmp$$XMMRegister, $tmp$$XMMRegister, $tmp2$$XMMRegister, vector_len);
30211
442fbbb31f75 8074981: Integer/FP scalar reduction optimization
kvn
parents: 25715
diff changeset
  5299
    __ movdl($tmp2$$XMMRegister, $src1$$Register);
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  5300
    __ vpmulld($tmp2$$XMMRegister, $tmp$$XMMRegister, $tmp2$$XMMRegister, vector_len);
30211
442fbbb31f75 8074981: Integer/FP scalar reduction optimization
kvn
parents: 25715
diff changeset
  5301
    __ movdl($dst$$Register, $tmp2$$XMMRegister);
442fbbb31f75 8074981: Integer/FP scalar reduction optimization
kvn
parents: 25715
diff changeset
  5302
  %}
442fbbb31f75 8074981: Integer/FP scalar reduction optimization
kvn
parents: 25715
diff changeset
  5303
  ins_pipe( pipe_slow );
442fbbb31f75 8074981: Integer/FP scalar reduction optimization
kvn
parents: 25715
diff changeset
  5304
%}
442fbbb31f75 8074981: Integer/FP scalar reduction optimization
kvn
parents: 25715
diff changeset
  5305
442fbbb31f75 8074981: Integer/FP scalar reduction optimization
kvn
parents: 25715
diff changeset
  5306
instruct rvmul8I_reduction_reg(rRegI dst, rRegI src1, vecY src2, regF tmp, regF tmp2) %{
442fbbb31f75 8074981: Integer/FP scalar reduction optimization
kvn
parents: 25715
diff changeset
  5307
  predicate(UseAVX > 0);
442fbbb31f75 8074981: Integer/FP scalar reduction optimization
kvn
parents: 25715
diff changeset
  5308
  match(Set dst (MulReductionVI src1 src2));
442fbbb31f75 8074981: Integer/FP scalar reduction optimization
kvn
parents: 25715
diff changeset
  5309
  effect(TEMP tmp, TEMP tmp2);
36561
b18243f4d955 8151002: Make Assembler methods vextract and vinsert match actual instructions
mikael
parents: 35581
diff changeset
  5310
  format %{ "vextracti128_high  $tmp,$src2\n\t"
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  5311
            "vpmulld  $tmp,$tmp,$src2\n\t"
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  5312
            "pshufd   $tmp2,$tmp,0xE\n\t"
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  5313
            "vpmulld  $tmp,$tmp,$tmp2\n\t"
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  5314
            "pshufd   $tmp2,$tmp,0x1\n\t"
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  5315
            "vpmulld  $tmp,$tmp,$tmp2\n\t"
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  5316
            "movd     $tmp2,$src1\n\t"
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  5317
            "vpmulld  $tmp2,$tmp,$tmp2\n\t"
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  5318
            "movd     $dst,$tmp2\t! mul reduction8I" %}
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  5319
  ins_encode %{
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  5320
    int vector_len = 0;
36561
b18243f4d955 8151002: Make Assembler methods vextract and vinsert match actual instructions
mikael
parents: 35581
diff changeset
  5321
    __ vextracti128_high($tmp$$XMMRegister, $src2$$XMMRegister);
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  5322
    __ vpmulld($tmp$$XMMRegister, $tmp$$XMMRegister, $src2$$XMMRegister, vector_len);
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  5323
    __ pshufd($tmp2$$XMMRegister, $tmp$$XMMRegister, 0xE);
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  5324
    __ vpmulld($tmp$$XMMRegister, $tmp$$XMMRegister, $tmp2$$XMMRegister, vector_len);
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  5325
    __ pshufd($tmp2$$XMMRegister, $tmp$$XMMRegister, 0x1);
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  5326
    __ vpmulld($tmp$$XMMRegister, $tmp$$XMMRegister, $tmp2$$XMMRegister, vector_len);
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  5327
    __ movdl($tmp2$$XMMRegister, $src1$$Register);
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  5328
    __ vpmulld($tmp2$$XMMRegister, $tmp$$XMMRegister, $tmp2$$XMMRegister, vector_len);
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  5329
    __ movdl($dst$$Register, $tmp2$$XMMRegister);
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  5330
  %}
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  5331
  ins_pipe( pipe_slow );
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  5332
%}
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  5333
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  5334
instruct rvmul16I_reduction_reg(rRegI dst, rRegI src1, vecZ src2, regF tmp, regF tmp2, regF tmp3) %{
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  5335
  predicate(UseAVX > 2);
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  5336
  match(Set dst (MulReductionVI src1 src2));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  5337
  effect(TEMP tmp, TEMP tmp2, TEMP tmp3);
36561
b18243f4d955 8151002: Make Assembler methods vextract and vinsert match actual instructions
mikael
parents: 35581
diff changeset
  5338
  format %{ "vextracti64x4_high  $tmp3,$src2\n\t"
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  5339
            "vpmulld  $tmp3,$tmp3,$src2\n\t"
36561
b18243f4d955 8151002: Make Assembler methods vextract and vinsert match actual instructions
mikael
parents: 35581
diff changeset
  5340
            "vextracti128_high  $tmp,$tmp3\n\t"
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  5341
            "vpmulld  $tmp,$tmp,$src2\n\t"
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  5342
            "pshufd   $tmp2,$tmp,0xE\n\t"
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  5343
            "vpmulld  $tmp,$tmp,$tmp2\n\t"
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  5344
            "pshufd   $tmp2,$tmp,0x1\n\t"
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  5345
            "vpmulld  $tmp,$tmp,$tmp2\n\t"
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  5346
            "movd     $tmp2,$src1\n\t"
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  5347
            "vpmulld  $tmp2,$tmp,$tmp2\n\t"
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  5348
            "movd     $dst,$tmp2\t! mul reduction16I" %}
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  5349
  ins_encode %{
36561
b18243f4d955 8151002: Make Assembler methods vextract and vinsert match actual instructions
mikael
parents: 35581
diff changeset
  5350
    __ vextracti64x4_high($tmp3$$XMMRegister, $src2$$XMMRegister);
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  5351
    __ vpmulld($tmp3$$XMMRegister, $tmp3$$XMMRegister, $src2$$XMMRegister, 1);
36561
b18243f4d955 8151002: Make Assembler methods vextract and vinsert match actual instructions
mikael
parents: 35581
diff changeset
  5352
    __ vextracti128_high($tmp$$XMMRegister, $tmp3$$XMMRegister);
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  5353
    __ vpmulld($tmp$$XMMRegister, $tmp$$XMMRegister, $tmp3$$XMMRegister, 0);
30211
442fbbb31f75 8074981: Integer/FP scalar reduction optimization
kvn
parents: 25715
diff changeset
  5354
    __ pshufd($tmp2$$XMMRegister, $tmp$$XMMRegister, 0xE);
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  5355
    __ vpmulld($tmp$$XMMRegister, $tmp$$XMMRegister, $tmp2$$XMMRegister, 0);
30211
442fbbb31f75 8074981: Integer/FP scalar reduction optimization
kvn
parents: 25715
diff changeset
  5356
    __ pshufd($tmp2$$XMMRegister, $tmp$$XMMRegister, 0x1);
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  5357
    __ vpmulld($tmp$$XMMRegister, $tmp$$XMMRegister, $tmp2$$XMMRegister, 0);
30211
442fbbb31f75 8074981: Integer/FP scalar reduction optimization
kvn
parents: 25715
diff changeset
  5358
    __ movdl($tmp2$$XMMRegister, $src1$$Register);
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  5359
    __ vpmulld($tmp2$$XMMRegister, $tmp$$XMMRegister, $tmp2$$XMMRegister, 0);
30211
442fbbb31f75 8074981: Integer/FP scalar reduction optimization
kvn
parents: 25715
diff changeset
  5360
    __ movdl($dst$$Register, $tmp2$$XMMRegister);
442fbbb31f75 8074981: Integer/FP scalar reduction optimization
kvn
parents: 25715
diff changeset
  5361
  %}
442fbbb31f75 8074981: Integer/FP scalar reduction optimization
kvn
parents: 25715
diff changeset
  5362
  ins_pipe( pipe_slow );
442fbbb31f75 8074981: Integer/FP scalar reduction optimization
kvn
parents: 25715
diff changeset
  5363
%}
442fbbb31f75 8074981: Integer/FP scalar reduction optimization
kvn
parents: 25715
diff changeset
  5364
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  5365
#ifdef _LP64
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  5366
instruct rvmul2L_reduction_reg(rRegL dst, rRegL src1, vecX src2, regF tmp, regF tmp2) %{
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  5367
  predicate(UseAVX > 2 && VM_Version::supports_avx512dq());
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  5368
  match(Set dst (MulReductionVL src1 src2));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  5369
  effect(TEMP tmp, TEMP tmp2);
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  5370
  format %{ "pshufd   $tmp2,$src2,0xE\n\t"
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  5371
            "vpmullq  $tmp,$src2,$tmp2\n\t"
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  5372
            "movdq    $tmp2,$src1\n\t"
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  5373
            "vpmullq  $tmp2,$tmp,$tmp2\n\t"
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  5374
            "movdq    $dst,$tmp2\t! mul reduction2L" %}
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  5375
  ins_encode %{
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  5376
    __ pshufd($tmp2$$XMMRegister, $src2$$XMMRegister, 0xE);
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  5377
    __ vpmullq($tmp$$XMMRegister, $src2$$XMMRegister, $tmp2$$XMMRegister, 0);
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  5378
    __ movdq($tmp2$$XMMRegister, $src1$$Register);
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  5379
    __ vpmullq($tmp2$$XMMRegister, $tmp$$XMMRegister, $tmp2$$XMMRegister, 0);
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  5380
    __ movdq($dst$$Register, $tmp2$$XMMRegister);
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  5381
  %}
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  5382
  ins_pipe( pipe_slow );
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  5383
%}
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  5384
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  5385
instruct rvmul4L_reduction_reg(rRegL dst, rRegL src1, vecY src2, regF tmp, regF tmp2) %{
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  5386
  predicate(UseAVX > 2 && VM_Version::supports_avx512dq());
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  5387
  match(Set dst (MulReductionVL src1 src2));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  5388
  effect(TEMP tmp, TEMP tmp2);
36561
b18243f4d955 8151002: Make Assembler methods vextract and vinsert match actual instructions
mikael
parents: 35581
diff changeset
  5389
  format %{ "vextracti128_high  $tmp,$src2\n\t"
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  5390
            "vpmullq  $tmp2,$tmp,$src2\n\t"
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  5391
            "pshufd   $tmp,$tmp2,0xE\n\t"
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  5392
            "vpmullq  $tmp2,$tmp2,$tmp\n\t"
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  5393
            "movdq    $tmp,$src1\n\t"
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  5394
            "vpmullq  $tmp2,$tmp2,$tmp\n\t"
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  5395
            "movdq    $dst,$tmp2\t! mul reduction4L" %}
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  5396
  ins_encode %{
36561
b18243f4d955 8151002: Make Assembler methods vextract and vinsert match actual instructions
mikael
parents: 35581
diff changeset
  5397
    __ vextracti128_high($tmp$$XMMRegister, $src2$$XMMRegister);
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  5398
    __ vpmullq($tmp2$$XMMRegister, $tmp$$XMMRegister, $src2$$XMMRegister, 0);
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  5399
    __ pshufd($tmp$$XMMRegister, $tmp2$$XMMRegister, 0xE);
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  5400
    __ vpmullq($tmp2$$XMMRegister, $tmp2$$XMMRegister, $tmp$$XMMRegister, 0);
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  5401
    __ movdq($tmp$$XMMRegister, $src1$$Register);
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  5402
    __ vpmullq($tmp2$$XMMRegister, $tmp2$$XMMRegister, $tmp$$XMMRegister, 0);
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  5403
    __ movdq($dst$$Register, $tmp2$$XMMRegister);
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  5404
  %}
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  5405
  ins_pipe( pipe_slow );
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  5406
%}
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  5407
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  5408
instruct rvmul8L_reduction_reg(rRegL dst, rRegL src1, vecZ src2, regF tmp, regF tmp2) %{
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  5409
  predicate(UseAVX > 2 && VM_Version::supports_avx512dq());
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  5410
  match(Set dst (MulReductionVL src1 src2));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  5411
  effect(TEMP tmp, TEMP tmp2);
36561
b18243f4d955 8151002: Make Assembler methods vextract and vinsert match actual instructions
mikael
parents: 35581
diff changeset
  5412
  format %{ "vextracti64x4_high  $tmp2,$src2\n\t"
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  5413
            "vpmullq  $tmp2,$tmp2,$src2\n\t"
36561
b18243f4d955 8151002: Make Assembler methods vextract and vinsert match actual instructions
mikael
parents: 35581
diff changeset
  5414
            "vextracti128_high  $tmp,$tmp2\n\t"
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  5415
            "vpmullq  $tmp2,$tmp2,$tmp\n\t"
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  5416
            "pshufd   $tmp,$tmp2,0xE\n\t"
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  5417
            "vpmullq  $tmp2,$tmp2,$tmp\n\t"
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  5418
            "movdq    $tmp,$src1\n\t"
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  5419
            "vpmullq  $tmp2,$tmp2,$tmp\n\t"
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  5420
            "movdq    $dst,$tmp2\t! mul reduction8L" %}
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  5421
  ins_encode %{
36561
b18243f4d955 8151002: Make Assembler methods vextract and vinsert match actual instructions
mikael
parents: 35581
diff changeset
  5422
    __ vextracti64x4_high($tmp2$$XMMRegister, $src2$$XMMRegister);
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  5423
    __ vpmullq($tmp2$$XMMRegister, $tmp2$$XMMRegister, $src2$$XMMRegister, 1);
36561
b18243f4d955 8151002: Make Assembler methods vextract and vinsert match actual instructions
mikael
parents: 35581
diff changeset
  5424
    __ vextracti128_high($tmp$$XMMRegister, $tmp2$$XMMRegister);
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  5425
    __ vpmullq($tmp2$$XMMRegister, $tmp2$$XMMRegister, $tmp$$XMMRegister, 0);
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  5426
    __ pshufd($tmp$$XMMRegister, $tmp2$$XMMRegister, 0xE);
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  5427
    __ vpmullq($tmp2$$XMMRegister, $tmp2$$XMMRegister, $tmp$$XMMRegister, 0);
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  5428
    __ movdq($tmp$$XMMRegister, $src1$$Register);
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  5429
    __ vpmullq($tmp2$$XMMRegister, $tmp2$$XMMRegister, $tmp$$XMMRegister, 0);
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  5430
    __ movdq($dst$$Register, $tmp2$$XMMRegister);
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  5431
  %}
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  5432
  ins_pipe( pipe_slow );
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  5433
%}
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  5434
#endif
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  5435
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5436
instruct rsmul2F_reduction(regF dst, vecD src2, regF tmp) %{
30211
442fbbb31f75 8074981: Integer/FP scalar reduction optimization
kvn
parents: 25715
diff changeset
  5437
  predicate(UseSSE >= 1 && UseAVX == 0);
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5438
  match(Set dst (MulReductionVF dst src2));
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5439
  effect(TEMP dst, TEMP tmp);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5440
  format %{ "mulss   $dst,$src2\n\t"
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5441
            "pshufd  $tmp,$src2,0x01\n\t"
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5442
            "mulss   $dst,$tmp\t! mul reduction2F" %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5443
  ins_encode %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5444
    __ mulss($dst$$XMMRegister, $src2$$XMMRegister);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5445
    __ pshufd($tmp$$XMMRegister, $src2$$XMMRegister, 0x01);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5446
    __ mulss($dst$$XMMRegister, $tmp$$XMMRegister);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5447
  %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5448
  ins_pipe( pipe_slow );
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5449
%}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5450
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5451
instruct rvmul2F_reduction_reg(regF dst, vecD src2, regF tmp) %{
30211
442fbbb31f75 8074981: Integer/FP scalar reduction optimization
kvn
parents: 25715
diff changeset
  5452
  predicate(UseAVX > 0);
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5453
  match(Set dst (MulReductionVF dst src2));
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5454
  effect(TEMP tmp, TEMP dst);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5455
  format %{ "vmulss  $dst,$dst,$src2\n\t"
30211
442fbbb31f75 8074981: Integer/FP scalar reduction optimization
kvn
parents: 25715
diff changeset
  5456
            "pshufd  $tmp,$src2,0x01\n\t"
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5457
            "vmulss  $dst,$dst,$tmp\t! mul reduction2F" %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5458
  ins_encode %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5459
    __ vmulss($dst$$XMMRegister, $dst$$XMMRegister, $src2$$XMMRegister);
30211
442fbbb31f75 8074981: Integer/FP scalar reduction optimization
kvn
parents: 25715
diff changeset
  5460
    __ pshufd($tmp$$XMMRegister, $src2$$XMMRegister, 0x01);
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5461
    __ vmulss($dst$$XMMRegister, $dst$$XMMRegister, $tmp$$XMMRegister);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5462
  %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5463
  ins_pipe( pipe_slow );
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5464
%}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5465
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5466
instruct rsmul4F_reduction_reg(regF dst, vecX src2, regF tmp) %{
30211
442fbbb31f75 8074981: Integer/FP scalar reduction optimization
kvn
parents: 25715
diff changeset
  5467
  predicate(UseSSE >= 1 && UseAVX == 0);
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5468
  match(Set dst (MulReductionVF dst src2));
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5469
  effect(TEMP dst, TEMP tmp);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5470
  format %{ "mulss   $dst,$src2\n\t"
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5471
            "pshufd  $tmp,$src2,0x01\n\t"
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5472
            "mulss   $dst,$tmp\n\t"
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5473
            "pshufd  $tmp,$src2,0x02\n\t"
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5474
            "mulss   $dst,$tmp\n\t"
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5475
            "pshufd  $tmp,$src2,0x03\n\t"
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5476
            "mulss   $dst,$tmp\t! mul reduction4F" %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5477
  ins_encode %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5478
    __ mulss($dst$$XMMRegister, $src2$$XMMRegister);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5479
    __ pshufd($tmp$$XMMRegister, $src2$$XMMRegister, 0x01);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5480
    __ mulss($dst$$XMMRegister, $tmp$$XMMRegister);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5481
    __ pshufd($tmp$$XMMRegister, $src2$$XMMRegister, 0x02);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5482
    __ mulss($dst$$XMMRegister, $tmp$$XMMRegister);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5483
    __ pshufd($tmp$$XMMRegister, $src2$$XMMRegister, 0x03);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5484
    __ mulss($dst$$XMMRegister, $tmp$$XMMRegister);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5485
  %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5486
  ins_pipe( pipe_slow );
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5487
%}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5488
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5489
instruct rvmul4F_reduction_reg(regF dst, vecX src2, regF tmp) %{
30211
442fbbb31f75 8074981: Integer/FP scalar reduction optimization
kvn
parents: 25715
diff changeset
  5490
  predicate(UseAVX > 0);
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5491
  match(Set dst (MulReductionVF dst src2));
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5492
  effect(TEMP tmp, TEMP dst);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5493
  format %{ "vmulss  $dst,$dst,$src2\n\t"
30211
442fbbb31f75 8074981: Integer/FP scalar reduction optimization
kvn
parents: 25715
diff changeset
  5494
            "pshufd  $tmp,$src2,0x01\n\t"
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5495
            "vmulss  $dst,$dst,$tmp\n\t"
30211
442fbbb31f75 8074981: Integer/FP scalar reduction optimization
kvn
parents: 25715
diff changeset
  5496
            "pshufd  $tmp,$src2,0x02\n\t"
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5497
            "vmulss  $dst,$dst,$tmp\n\t"
30211
442fbbb31f75 8074981: Integer/FP scalar reduction optimization
kvn
parents: 25715
diff changeset
  5498
            "pshufd  $tmp,$src2,0x03\n\t"
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5499
            "vmulss  $dst,$dst,$tmp\t! mul reduction4F" %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5500
  ins_encode %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5501
    __ vmulss($dst$$XMMRegister, $dst$$XMMRegister, $src2$$XMMRegister);
30211
442fbbb31f75 8074981: Integer/FP scalar reduction optimization
kvn
parents: 25715
diff changeset
  5502
    __ pshufd($tmp$$XMMRegister, $src2$$XMMRegister, 0x01);
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5503
    __ vmulss($dst$$XMMRegister, $dst$$XMMRegister, $tmp$$XMMRegister);
30211
442fbbb31f75 8074981: Integer/FP scalar reduction optimization
kvn
parents: 25715
diff changeset
  5504
    __ pshufd($tmp$$XMMRegister, $src2$$XMMRegister, 0x02);
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5505
    __ vmulss($dst$$XMMRegister, $dst$$XMMRegister, $tmp$$XMMRegister);
30211
442fbbb31f75 8074981: Integer/FP scalar reduction optimization
kvn
parents: 25715
diff changeset
  5506
    __ pshufd($tmp$$XMMRegister, $src2$$XMMRegister, 0x03);
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5507
    __ vmulss($dst$$XMMRegister, $dst$$XMMRegister, $tmp$$XMMRegister);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5508
  %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5509
  ins_pipe( pipe_slow );
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5510
%}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5511
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5512
instruct rvmul8F_reduction_reg(regF dst, vecY src2, regF tmp, regF tmp2) %{
30211
442fbbb31f75 8074981: Integer/FP scalar reduction optimization
kvn
parents: 25715
diff changeset
  5513
  predicate(UseAVX > 0);
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5514
  match(Set dst (MulReductionVF dst src2));
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5515
  effect(TEMP tmp, TEMP dst, TEMP tmp2);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5516
  format %{ "vmulss  $dst,$dst,$src2\n\t"
30211
442fbbb31f75 8074981: Integer/FP scalar reduction optimization
kvn
parents: 25715
diff changeset
  5517
            "pshufd  $tmp,$src2,0x01\n\t"
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5518
            "vmulss  $dst,$dst,$tmp\n\t"
30211
442fbbb31f75 8074981: Integer/FP scalar reduction optimization
kvn
parents: 25715
diff changeset
  5519
            "pshufd  $tmp,$src2,0x02\n\t"
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5520
            "vmulss  $dst,$dst,$tmp\n\t"
30211
442fbbb31f75 8074981: Integer/FP scalar reduction optimization
kvn
parents: 25715
diff changeset
  5521
            "pshufd  $tmp,$src2,0x03\n\t"
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5522
            "vmulss  $dst,$dst,$tmp\n\t"
36561
b18243f4d955 8151002: Make Assembler methods vextract and vinsert match actual instructions
mikael
parents: 35581
diff changeset
  5523
            "vextractf128_high  $tmp2,$src2\n\t"
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5524
            "vmulss  $dst,$dst,$tmp2\n\t"
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5525
            "pshufd  $tmp,$tmp2,0x01\n\t"
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5526
            "vmulss  $dst,$dst,$tmp\n\t"
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5527
            "pshufd  $tmp,$tmp2,0x02\n\t"
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5528
            "vmulss  $dst,$dst,$tmp\n\t"
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5529
            "pshufd  $tmp,$tmp2,0x03\n\t"
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5530
            "vmulss  $dst,$dst,$tmp\t! mul reduction8F" %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5531
  ins_encode %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5532
    __ vmulss($dst$$XMMRegister, $dst$$XMMRegister, $src2$$XMMRegister);
30211
442fbbb31f75 8074981: Integer/FP scalar reduction optimization
kvn
parents: 25715
diff changeset
  5533
    __ pshufd($tmp$$XMMRegister, $src2$$XMMRegister, 0x01);
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5534
    __ vmulss($dst$$XMMRegister, $dst$$XMMRegister, $tmp$$XMMRegister);
30211
442fbbb31f75 8074981: Integer/FP scalar reduction optimization
kvn
parents: 25715
diff changeset
  5535
    __ pshufd($tmp$$XMMRegister, $src2$$XMMRegister, 0x02);
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5536
    __ vmulss($dst$$XMMRegister, $dst$$XMMRegister, $tmp$$XMMRegister);
30211
442fbbb31f75 8074981: Integer/FP scalar reduction optimization
kvn
parents: 25715
diff changeset
  5537
    __ pshufd($tmp$$XMMRegister, $src2$$XMMRegister, 0x03);
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5538
    __ vmulss($dst$$XMMRegister, $dst$$XMMRegister, $tmp$$XMMRegister);
36561
b18243f4d955 8151002: Make Assembler methods vextract and vinsert match actual instructions
mikael
parents: 35581
diff changeset
  5539
    __ vextractf128_high($tmp2$$XMMRegister, $src2$$XMMRegister);
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5540
    __ vmulss($dst$$XMMRegister, $dst$$XMMRegister, $tmp2$$XMMRegister);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5541
    __ pshufd($tmp$$XMMRegister, $tmp2$$XMMRegister, 0x01);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5542
    __ vmulss($dst$$XMMRegister, $dst$$XMMRegister, $tmp$$XMMRegister);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5543
    __ pshufd($tmp$$XMMRegister, $tmp2$$XMMRegister, 0x02);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5544
    __ vmulss($dst$$XMMRegister, $dst$$XMMRegister, $tmp$$XMMRegister);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5545
    __ pshufd($tmp$$XMMRegister, $tmp2$$XMMRegister, 0x03);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5546
    __ vmulss($dst$$XMMRegister, $dst$$XMMRegister, $tmp$$XMMRegister);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5547
  %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5548
  ins_pipe( pipe_slow );
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5549
%}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5550
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5551
instruct rvmul16F_reduction_reg(regF dst, vecZ src2, regF tmp, regF tmp2) %{
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  5552
  predicate(UseAVX > 2);
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5553
  match(Set dst (MulReductionVF dst src2));
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5554
  effect(TEMP tmp, TEMP dst, TEMP tmp2);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5555
  format %{ "vmulss  $dst,$dst,$src2\n\t"
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  5556
            "pshufd  $tmp,$src2,0x01\n\t"
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5557
            "vmulss  $dst,$dst,$tmp\n\t"
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  5558
            "pshufd  $tmp,$src2,0x02\n\t"
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5559
            "vmulss  $dst,$dst,$tmp\n\t"
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  5560
            "pshufd  $tmp,$src2,0x03\n\t"
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5561
            "vmulss  $dst,$dst,$tmp\n\t"
36561
b18243f4d955 8151002: Make Assembler methods vextract and vinsert match actual instructions
mikael
parents: 35581
diff changeset
  5562
            "vextractf32x4  $tmp2,$src2,0x1\n\t"
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5563
            "vmulss  $dst,$dst,$tmp2\n\t"
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5564
            "pshufd  $tmp,$tmp2,0x01\n\t"
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5565
            "vmulss  $dst,$dst,$tmp\n\t"
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5566
            "pshufd  $tmp,$tmp2,0x02\n\t"
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5567
            "vmulss  $dst,$dst,$tmp\n\t"
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5568
            "pshufd  $tmp,$tmp2,0x03\n\t"
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5569
            "vmulss  $dst,$dst,$tmp\n\t"
36561
b18243f4d955 8151002: Make Assembler methods vextract and vinsert match actual instructions
mikael
parents: 35581
diff changeset
  5570
            "vextractf32x4  $tmp2,$src2,0x2\n\t"
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5571
            "vmulss  $dst,$dst,$tmp2\n\t"
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5572
            "pshufd  $tmp,$tmp2,0x01\n\t"
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5573
            "vmulss  $dst,$dst,$tmp\n\t"
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5574
            "pshufd  $tmp,$tmp2,0x02\n\t"
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5575
            "vmulss  $dst,$dst,$tmp\n\t"
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5576
            "pshufd  $tmp,$tmp2,0x03\n\t"
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5577
            "vmulss  $dst,$dst,$tmp\n\t"
36561
b18243f4d955 8151002: Make Assembler methods vextract and vinsert match actual instructions
mikael
parents: 35581
diff changeset
  5578
            "vextractf32x4  $tmp2,$src2,0x3\n\t"
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5579
            "vmulss  $dst,$dst,$tmp2\n\t"
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5580
            "pshufd  $tmp,$tmp2,0x01\n\t"
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5581
            "vmulss  $dst,$dst,$tmp\n\t"
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5582
            "pshufd  $tmp,$tmp2,0x02\n\t"
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5583
            "vmulss  $dst,$dst,$tmp\n\t"
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5584
            "pshufd  $tmp,$tmp2,0x03\n\t"
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5585
            "vmulss  $dst,$dst,$tmp\t! mul reduction16F" %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5586
  ins_encode %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5587
    __ vmulss($dst$$XMMRegister, $dst$$XMMRegister, $src2$$XMMRegister);
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  5588
    __ pshufd($tmp$$XMMRegister, $src2$$XMMRegister, 0x01);
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5589
    __ vmulss($dst$$XMMRegister, $dst$$XMMRegister, $tmp$$XMMRegister);
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  5590
    __ pshufd($tmp$$XMMRegister, $src2$$XMMRegister, 0x02);
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5591
    __ vmulss($dst$$XMMRegister, $dst$$XMMRegister, $tmp$$XMMRegister);
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  5592
    __ pshufd($tmp$$XMMRegister, $src2$$XMMRegister, 0x03);
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5593
    __ vmulss($dst$$XMMRegister, $dst$$XMMRegister, $tmp$$XMMRegister);
36561
b18243f4d955 8151002: Make Assembler methods vextract and vinsert match actual instructions
mikael
parents: 35581
diff changeset
  5594
    __ vextractf32x4($tmp2$$XMMRegister, $src2$$XMMRegister, 0x1);
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5595
    __ vmulss($dst$$XMMRegister, $dst$$XMMRegister, $tmp2$$XMMRegister);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5596
    __ pshufd($tmp$$XMMRegister, $tmp2$$XMMRegister, 0x01);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5597
    __ vmulss($dst$$XMMRegister, $dst$$XMMRegister, $tmp$$XMMRegister);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5598
    __ pshufd($tmp$$XMMRegister, $tmp2$$XMMRegister, 0x02);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5599
    __ vmulss($dst$$XMMRegister, $dst$$XMMRegister, $tmp$$XMMRegister);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5600
    __ pshufd($tmp$$XMMRegister, $tmp2$$XMMRegister, 0x03);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5601
    __ vmulss($dst$$XMMRegister, $dst$$XMMRegister, $tmp$$XMMRegister);
36561
b18243f4d955 8151002: Make Assembler methods vextract and vinsert match actual instructions
mikael
parents: 35581
diff changeset
  5602
    __ vextractf32x4($tmp2$$XMMRegister, $src2$$XMMRegister, 0x2);
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5603
    __ vmulss($dst$$XMMRegister, $dst$$XMMRegister, $tmp2$$XMMRegister);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5604
    __ pshufd($tmp$$XMMRegister, $tmp2$$XMMRegister, 0x01);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5605
    __ vmulss($dst$$XMMRegister, $dst$$XMMRegister, $tmp$$XMMRegister);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5606
    __ pshufd($tmp$$XMMRegister, $tmp2$$XMMRegister, 0x02);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5607
    __ vmulss($dst$$XMMRegister, $dst$$XMMRegister, $tmp$$XMMRegister);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5608
    __ pshufd($tmp$$XMMRegister, $tmp2$$XMMRegister, 0x03);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5609
    __ vmulss($dst$$XMMRegister, $dst$$XMMRegister, $tmp$$XMMRegister);
36561
b18243f4d955 8151002: Make Assembler methods vextract and vinsert match actual instructions
mikael
parents: 35581
diff changeset
  5610
    __ vextractf32x4($tmp2$$XMMRegister, $src2$$XMMRegister, 0x3);
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5611
    __ vmulss($dst$$XMMRegister, $dst$$XMMRegister, $tmp2$$XMMRegister);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5612
    __ pshufd($tmp$$XMMRegister, $tmp2$$XMMRegister, 0x01);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5613
    __ vmulss($dst$$XMMRegister, $dst$$XMMRegister, $tmp$$XMMRegister);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5614
    __ pshufd($tmp$$XMMRegister, $tmp2$$XMMRegister, 0x02);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5615
    __ vmulss($dst$$XMMRegister, $dst$$XMMRegister, $tmp$$XMMRegister);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5616
    __ pshufd($tmp$$XMMRegister, $tmp2$$XMMRegister, 0x03);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5617
    __ vmulss($dst$$XMMRegister, $dst$$XMMRegister, $tmp$$XMMRegister);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5618
  %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5619
  ins_pipe( pipe_slow );
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5620
%}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5621
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5622
instruct rsmul2D_reduction_reg(regD dst, vecX src2, regD tmp) %{
30211
442fbbb31f75 8074981: Integer/FP scalar reduction optimization
kvn
parents: 25715
diff changeset
  5623
  predicate(UseSSE >= 1 && UseAVX == 0);
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5624
  match(Set dst (MulReductionVD dst src2));
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5625
  effect(TEMP dst, TEMP tmp);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5626
  format %{ "mulsd   $dst,$src2\n\t"
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5627
            "pshufd  $tmp,$src2,0xE\n\t"
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  5628
            "mulsd   $dst,$tmp\t! mul reduction2D" %}
30211
442fbbb31f75 8074981: Integer/FP scalar reduction optimization
kvn
parents: 25715
diff changeset
  5629
  ins_encode %{
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5630
    __ mulsd($dst$$XMMRegister, $src2$$XMMRegister);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5631
    __ pshufd($tmp$$XMMRegister, $src2$$XMMRegister, 0xE);
30211
442fbbb31f75 8074981: Integer/FP scalar reduction optimization
kvn
parents: 25715
diff changeset
  5632
    __ mulsd($dst$$XMMRegister, $tmp$$XMMRegister);
442fbbb31f75 8074981: Integer/FP scalar reduction optimization
kvn
parents: 25715
diff changeset
  5633
  %}
442fbbb31f75 8074981: Integer/FP scalar reduction optimization
kvn
parents: 25715
diff changeset
  5634
  ins_pipe( pipe_slow );
442fbbb31f75 8074981: Integer/FP scalar reduction optimization
kvn
parents: 25715
diff changeset
  5635
%}
442fbbb31f75 8074981: Integer/FP scalar reduction optimization
kvn
parents: 25715
diff changeset
  5636
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5637
instruct rvmul2D_reduction_reg(regD dst, vecX src2, regD tmp) %{
30211
442fbbb31f75 8074981: Integer/FP scalar reduction optimization
kvn
parents: 25715
diff changeset
  5638
  predicate(UseAVX > 0);
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5639
  match(Set dst (MulReductionVD dst src2));
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5640
  effect(TEMP tmp, TEMP dst);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5641
  format %{ "vmulsd  $dst,$dst,$src2\n\t"
30211
442fbbb31f75 8074981: Integer/FP scalar reduction optimization
kvn
parents: 25715
diff changeset
  5642
            "pshufd  $tmp,$src2,0xE\n\t"
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5643
            "vmulsd  $dst,$dst,$tmp\t! mul reduction2D" %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5644
  ins_encode %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5645
    __ vmulsd($dst$$XMMRegister, $dst$$XMMRegister, $src2$$XMMRegister);
30211
442fbbb31f75 8074981: Integer/FP scalar reduction optimization
kvn
parents: 25715
diff changeset
  5646
    __ pshufd($tmp$$XMMRegister, $src2$$XMMRegister, 0xE);
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5647
    __ vmulsd($dst$$XMMRegister, $dst$$XMMRegister, $tmp$$XMMRegister);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5648
  %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5649
  ins_pipe( pipe_slow );
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5650
%}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5651
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5652
instruct rvmul4D_reduction_reg(regD dst, vecY src2, regD tmp, regD tmp2) %{
30211
442fbbb31f75 8074981: Integer/FP scalar reduction optimization
kvn
parents: 25715
diff changeset
  5653
  predicate(UseAVX > 0);
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5654
  match(Set dst (MulReductionVD dst src2));
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5655
  effect(TEMP tmp, TEMP dst, TEMP tmp2);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5656
  format %{ "vmulsd  $dst,$dst,$src2\n\t"
30211
442fbbb31f75 8074981: Integer/FP scalar reduction optimization
kvn
parents: 25715
diff changeset
  5657
            "pshufd  $tmp,$src2,0xE\n\t"
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5658
            "vmulsd  $dst,$dst,$tmp\n\t"
36561
b18243f4d955 8151002: Make Assembler methods vextract and vinsert match actual instructions
mikael
parents: 35581
diff changeset
  5659
            "vextractf128_high  $tmp2,$src2\n\t"
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5660
            "vmulsd  $dst,$dst,$tmp2\n\t"
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5661
            "pshufd  $tmp,$tmp2,0xE\n\t"
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5662
            "vmulsd  $dst,$dst,$tmp\t! mul reduction4D" %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5663
  ins_encode %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5664
    __ vmulsd($dst$$XMMRegister, $dst$$XMMRegister, $src2$$XMMRegister);
30211
442fbbb31f75 8074981: Integer/FP scalar reduction optimization
kvn
parents: 25715
diff changeset
  5665
    __ pshufd($tmp$$XMMRegister, $src2$$XMMRegister, 0xE);
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5666
    __ vmulsd($dst$$XMMRegister, $dst$$XMMRegister, $tmp$$XMMRegister);
36561
b18243f4d955 8151002: Make Assembler methods vextract and vinsert match actual instructions
mikael
parents: 35581
diff changeset
  5667
    __ vextractf128_high($tmp2$$XMMRegister, $src2$$XMMRegister);
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5668
    __ vmulsd($dst$$XMMRegister, $dst$$XMMRegister, $tmp2$$XMMRegister);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5669
    __ pshufd($tmp$$XMMRegister, $tmp2$$XMMRegister, 0xE);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5670
    __ vmulsd($dst$$XMMRegister, $dst$$XMMRegister, $tmp$$XMMRegister);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5671
  %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5672
  ins_pipe( pipe_slow );
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5673
%}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5674
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5675
instruct rvmul8D_reduction_reg(regD dst, vecZ src2, regD tmp, regD tmp2) %{
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  5676
  predicate(UseAVX > 2);
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5677
  match(Set dst (MulReductionVD dst src2));
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5678
  effect(TEMP tmp, TEMP dst, TEMP tmp2);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5679
  format %{ "vmulsd  $dst,$dst,$src2\n\t"
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  5680
            "pshufd  $tmp,$src2,0xE\n\t"
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5681
            "vmulsd  $dst,$dst,$tmp\n\t"
36561
b18243f4d955 8151002: Make Assembler methods vextract and vinsert match actual instructions
mikael
parents: 35581
diff changeset
  5682
            "vextractf32x4  $tmp2,$src2,0x1\n\t"
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5683
            "vmulsd  $dst,$dst,$tmp2\n\t"
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  5684
            "pshufd  $tmp,$src2,0xE\n\t"
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5685
            "vmulsd  $dst,$dst,$tmp\n\t"
36561
b18243f4d955 8151002: Make Assembler methods vextract and vinsert match actual instructions
mikael
parents: 35581
diff changeset
  5686
            "vextractf32x4  $tmp2,$src2,0x2\n\t"
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5687
            "vmulsd  $dst,$dst,$tmp2\n\t"
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5688
            "pshufd  $tmp,$tmp2,0xE\n\t"
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5689
            "vmulsd  $dst,$dst,$tmp\n\t"
36561
b18243f4d955 8151002: Make Assembler methods vextract and vinsert match actual instructions
mikael
parents: 35581
diff changeset
  5690
            "vextractf32x4  $tmp2,$src2,0x3\n\t"
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5691
            "vmulsd  $dst,$dst,$tmp2\n\t"
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5692
            "pshufd  $tmp,$tmp2,0xE\n\t"
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5693
            "vmulsd  $dst,$dst,$tmp\t! mul reduction8D" %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5694
  ins_encode %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5695
    __ vmulsd($dst$$XMMRegister, $dst$$XMMRegister, $src2$$XMMRegister);
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  5696
    __ pshufd($tmp$$XMMRegister, $src2$$XMMRegister, 0xE);
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5697
    __ vmulsd($dst$$XMMRegister, $dst$$XMMRegister, $tmp$$XMMRegister);
36561
b18243f4d955 8151002: Make Assembler methods vextract and vinsert match actual instructions
mikael
parents: 35581
diff changeset
  5698
    __ vextractf32x4($tmp2$$XMMRegister, $src2$$XMMRegister, 0x1);
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5699
    __ vmulsd($dst$$XMMRegister, $dst$$XMMRegister, $tmp2$$XMMRegister);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5700
    __ pshufd($tmp$$XMMRegister, $tmp2$$XMMRegister, 0xE);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5701
    __ vmulsd($dst$$XMMRegister, $dst$$XMMRegister, $tmp$$XMMRegister);
36561
b18243f4d955 8151002: Make Assembler methods vextract and vinsert match actual instructions
mikael
parents: 35581
diff changeset
  5702
    __ vextractf32x4($tmp2$$XMMRegister, $src2$$XMMRegister, 0x2);
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5703
    __ vmulsd($dst$$XMMRegister, $dst$$XMMRegister, $tmp2$$XMMRegister);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5704
    __ pshufd($tmp$$XMMRegister, $tmp2$$XMMRegister, 0xE);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5705
    __ vmulsd($dst$$XMMRegister, $dst$$XMMRegister, $tmp$$XMMRegister);
36561
b18243f4d955 8151002: Make Assembler methods vextract and vinsert match actual instructions
mikael
parents: 35581
diff changeset
  5706
    __ vextractf32x4($tmp2$$XMMRegister, $src2$$XMMRegister, 0x3);
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5707
    __ vmulsd($dst$$XMMRegister, $dst$$XMMRegister, $tmp2$$XMMRegister);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5708
    __ pshufd($tmp$$XMMRegister, $tmp2$$XMMRegister, 0xE);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5709
    __ vmulsd($dst$$XMMRegister, $dst$$XMMRegister, $tmp$$XMMRegister);
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  5710
  %}
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  5711
  ins_pipe( pipe_slow );
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  5712
%}
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  5713
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  5714
// ====================VECTOR ARITHMETIC=======================================
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  5715
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  5716
// --------------------------------- ADD --------------------------------------
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  5717
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  5718
// Bytes vector add
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  5719
instruct vadd4B(vecS dst, vecS src) %{
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5720
  predicate(UseAVX == 0 && n->as_Vector()->length() == 4);
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  5721
  match(Set dst (AddVB dst src));
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  5722
  format %{ "paddb   $dst,$src\t! add packed4B" %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  5723
  ins_encode %{
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  5724
    __ paddb($dst$$XMMRegister, $src$$XMMRegister);
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  5725
  %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  5726
  ins_pipe( pipe_slow );
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  5727
%}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  5728
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5729
instruct vadd4B_reg_avx(vecS dst, vecS src1, vecS src2) %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5730
  predicate(VM_Version::supports_avxonly() && n->as_Vector()->length() == 4);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5731
  match(Set dst (AddVB src1 src2));
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5732
  format %{ "vpaddb  $dst,$src1,$src2\t! add packed4B" %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5733
  ins_encode %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5734
    int vector_len = 0;
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5735
    __ vpaddb($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister, vector_len);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5736
  %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5737
  ins_pipe( pipe_slow );
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5738
%}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5739
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5740
instruct vadd4B_reg_evex(vecS dst, vecS src1, vecS src2) %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5741
  predicate(VM_Version::supports_avx512bw() && n->as_Vector()->length() == 4);
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  5742
  match(Set dst (AddVB src1 src2));
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  5743
  format %{ "vpaddb  $dst,$src1,$src2\t! add packed4B" %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  5744
  ins_encode %{
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  5745
    int vector_len = 0;
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  5746
    __ vpaddb($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister, vector_len);
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  5747
  %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  5748
  ins_pipe( pipe_slow );
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  5749
%}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  5750
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5751
instruct vadd4B_reg_evex_special(vecS dst, vecS src1, vecS src2) %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5752
  predicate(VM_Version::supports_avx512nobw() && n->as_Vector()->length() == 4);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5753
  match(Set dst (AddVB dst src2));
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5754
  effect(TEMP src1);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5755
  format %{ "vpaddb  $dst,$dst,$src2\t! add packed4B" %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5756
  ins_encode %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5757
    int vector_len = 0;
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5758
    __ vpaddb($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister, vector_len);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5759
  %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5760
  ins_pipe( pipe_slow );
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5761
%}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5762
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5763
instruct vadd4B_mem_avx(vecS dst, vecS src, memory mem) %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5764
  predicate(VM_Version::supports_avxonly() && n->as_Vector()->length() == 4);
31410
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  5765
  match(Set dst (AddVB src (LoadVector mem)));
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  5766
  format %{ "vpaddb  $dst,$src,$mem\t! add packed4B" %}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  5767
  ins_encode %{
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  5768
    int vector_len = 0;
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  5769
    __ vpaddb($dst$$XMMRegister, $src$$XMMRegister, $mem$$Address, vector_len);
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  5770
  %}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  5771
  ins_pipe( pipe_slow );
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  5772
%}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  5773
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5774
instruct vadd4B_mem_evex(vecS dst, vecS src, memory mem) %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5775
  predicate(VM_Version::supports_avx512bw() && n->as_Vector()->length() == 4);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5776
  match(Set dst (AddVB src (LoadVector mem)));
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5777
  format %{ "vpaddb  $dst,$src,$mem\t! add packed4B" %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5778
  ins_encode %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5779
    int vector_len = 0;
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5780
    __ vpaddb($dst$$XMMRegister, $src$$XMMRegister, $mem$$Address, vector_len);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5781
  %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5782
  ins_pipe( pipe_slow );
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5783
%}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5784
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5785
instruct vadd4B_mem_evex_special(vecS dst, vecS src, memory mem) %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5786
  predicate(VM_Version::supports_avx512bw() && n->as_Vector()->length() == 4);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5787
  match(Set dst (AddVB dst (LoadVector mem)));
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5788
  effect(TEMP src);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5789
  format %{ "vpaddb  $dst,$src,$mem\t! add packed4B" %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5790
  ins_encode %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5791
    int vector_len = 0;
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5792
    __ vpaddb($dst$$XMMRegister, $src$$XMMRegister, $mem$$Address, vector_len);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5793
  %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5794
  ins_pipe( pipe_slow );
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5795
%}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5796
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  5797
instruct vadd8B(vecD dst, vecD src) %{
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5798
  predicate(UseAVX == 0 && n->as_Vector()->length() == 8);
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  5799
  match(Set dst (AddVB dst src));
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  5800
  format %{ "paddb   $dst,$src\t! add packed8B" %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  5801
  ins_encode %{
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  5802
    __ paddb($dst$$XMMRegister, $src$$XMMRegister);
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  5803
  %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  5804
  ins_pipe( pipe_slow );
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  5805
%}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  5806
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5807
instruct vadd8B_reg_avx(vecD dst, vecD src1, vecD src2) %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5808
  predicate(VM_Version::supports_avxonly() && n->as_Vector()->length() == 8);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5809
  match(Set dst (AddVB src1 src2));
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5810
  format %{ "vpaddb  $dst,$src1,$src2\t! add packed8B" %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5811
  ins_encode %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5812
    int vector_len = 0;
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5813
    __ vpaddb($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister, vector_len);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5814
  %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5815
  ins_pipe( pipe_slow );
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5816
%}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5817
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5818
instruct vadd8B_reg_evex(vecD dst, vecD src1, vecD src2) %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5819
  predicate(VM_Version::supports_avx512bw() && n->as_Vector()->length() == 8);
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  5820
  match(Set dst (AddVB src1 src2));
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  5821
  format %{ "vpaddb  $dst,$src1,$src2\t! add packed8B" %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  5822
  ins_encode %{
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  5823
    int vector_len = 0;
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  5824
    __ vpaddb($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister, vector_len);
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  5825
  %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  5826
  ins_pipe( pipe_slow );
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  5827
%}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  5828
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5829
instruct vadd8B_reg_evex_special(vecD dst, vecD src1, vecD src2) %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5830
  predicate(VM_Version::supports_avx512nobw() && n->as_Vector()->length() == 8);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5831
  match(Set dst (AddVB dst src2));
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5832
  effect(TEMP src1);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5833
  format %{ "vpaddb  $dst,$dst,$src2\t! add packed8B" %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5834
  ins_encode %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5835
    int vector_len = 0;
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5836
    __ vpaddb($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister, vector_len);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5837
  %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5838
  ins_pipe( pipe_slow );
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5839
%}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5840
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5841
instruct vadd8B_mem_avx(vecD dst, vecD src, memory mem) %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5842
  predicate(VM_Version::supports_avxonly() && n->as_Vector()->length() == 8);
31410
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  5843
  match(Set dst (AddVB src (LoadVector mem)));
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  5844
  format %{ "vpaddb  $dst,$src,$mem\t! add packed8B" %}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  5845
  ins_encode %{
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  5846
    int vector_len = 0;
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  5847
    __ vpaddb($dst$$XMMRegister, $src$$XMMRegister, $mem$$Address, vector_len);
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  5848
  %}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  5849
  ins_pipe( pipe_slow );
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  5850
%}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  5851
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5852
instruct vadd8B_mem_evex(vecD dst, vecD src, memory mem) %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5853
  predicate(VM_Version::supports_avx512bw() && n->as_Vector()->length() == 8);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5854
  match(Set dst (AddVB src (LoadVector mem)));
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5855
  format %{ "vpaddb  $dst,$src,$mem\t! add packed8B" %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5856
  ins_encode %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5857
    int vector_len = 0;
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5858
    __ vpaddb($dst$$XMMRegister, $src$$XMMRegister, $mem$$Address, vector_len);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5859
  %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5860
  ins_pipe( pipe_slow );
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5861
%}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5862
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5863
instruct vadd8B_mem_evex_special(vecD dst, vecD src, memory mem) %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5864
  predicate(VM_Version::supports_avx512bw() && n->as_Vector()->length() == 8);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5865
  match(Set dst (AddVB dst (LoadVector mem)));
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5866
  effect(TEMP src);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5867
  format %{ "vpaddb  $dst,$src,$mem\t! add packed8B" %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5868
  ins_encode %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5869
    int vector_len = 0;
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5870
    __ vpaddb($dst$$XMMRegister, $src$$XMMRegister, $mem$$Address, vector_len);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5871
  %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5872
  ins_pipe( pipe_slow );
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5873
%}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5874
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  5875
instruct vadd16B(vecX dst, vecX src) %{
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5876
  predicate(UseAVX == 0 && n->as_Vector()->length() == 16);
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  5877
  match(Set dst (AddVB dst src));
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  5878
  format %{ "paddb   $dst,$src\t! add packed16B" %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  5879
  ins_encode %{
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  5880
    __ paddb($dst$$XMMRegister, $src$$XMMRegister);
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  5881
  %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  5882
  ins_pipe( pipe_slow );
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  5883
%}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  5884
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5885
instruct vadd16B_reg_avx(vecX dst, vecX src1, vecX src2) %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5886
  predicate(VM_Version::supports_avxonly() && n->as_Vector()->length() == 16);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5887
  match(Set dst (AddVB src1 src2));
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5888
  format %{ "vpaddb  $dst,$src1,$src2\t! add packed16B" %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5889
  ins_encode %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5890
    int vector_len = 0;
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5891
    __ vpaddb($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister, vector_len);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5892
  %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5893
  ins_pipe( pipe_slow );
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5894
%}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5895
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5896
instruct vadd16B_reg_evex(vecX dst, vecX src1, vecX src2) %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5897
  predicate(VM_Version::supports_avx512bw() && n->as_Vector()->length() == 16);
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  5898
  match(Set dst (AddVB src1 src2));
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  5899
  format %{ "vpaddb  $dst,$src1,$src2\t! add packed16B" %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  5900
  ins_encode %{
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  5901
    int vector_len = 0;
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  5902
    __ vpaddb($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister, vector_len);
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  5903
  %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  5904
  ins_pipe( pipe_slow );
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  5905
%}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  5906
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5907
instruct vadd16B_reg_evex_special(vecX dst, vecX src1, vecX src2) %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5908
  predicate(VM_Version::supports_avx512nobw() && n->as_Vector()->length() == 16);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5909
  match(Set dst (AddVB dst src2));
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5910
  effect(TEMP src1);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5911
  format %{ "vpaddb  $dst,$dst,$src2\t! add packed16B" %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5912
  ins_encode %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5913
    int vector_len = 0;
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5914
    __ vpaddb($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister, vector_len);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5915
  %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5916
  ins_pipe( pipe_slow );
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5917
%}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5918
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5919
instruct vadd16B_mem_avx(vecX dst, vecX src, memory mem) %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5920
  predicate(VM_Version::supports_avxonly() && n->as_Vector()->length() == 16);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5921
  match(Set dst (AddVB src (LoadVector mem)));
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5922
  format %{ "vpaddb  $dst,$src,$mem\t! add packed16B" %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5923
  ins_encode %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5924
    int vector_len = 0;
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5925
    __ vpaddb($dst$$XMMRegister, $src$$XMMRegister, $mem$$Address, vector_len);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5926
  %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5927
  ins_pipe( pipe_slow );
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5928
%}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5929
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5930
instruct vadd16B_mem_evex(vecX dst, vecX src, memory mem) %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5931
  predicate(VM_Version::supports_avx512bw() && n->as_Vector()->length() == 16);
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  5932
  match(Set dst (AddVB src (LoadVector mem)));
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  5933
  format %{ "vpaddb  $dst,$src,$mem\t! add packed16B" %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  5934
  ins_encode %{
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  5935
    int vector_len = 0;
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  5936
    __ vpaddb($dst$$XMMRegister, $src$$XMMRegister, $mem$$Address, vector_len);
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  5937
  %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  5938
  ins_pipe( pipe_slow );
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  5939
%}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  5940
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5941
instruct vadd16B_mem_evex_special(vecX dst, vecX src, memory mem) %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5942
  predicate(VM_Version::supports_avx512bw() && n->as_Vector()->length() == 16);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5943
  match(Set dst (AddVB dst (LoadVector mem)));
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5944
  effect(TEMP src);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5945
  format %{ "vpaddb  $dst,$src,$mem\t! add packed16B" %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5946
  ins_encode %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5947
    int vector_len = 0;
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5948
    __ vpaddb($dst$$XMMRegister, $src$$XMMRegister, $mem$$Address, vector_len);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5949
  %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5950
  ins_pipe( pipe_slow );
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5951
%}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5952
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5953
instruct vadd32B_reg_avx(vecY dst, vecY src1, vecY src2) %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5954
  predicate(VM_Version::supports_avx256only() && n->as_Vector()->length() == 32);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5955
  match(Set dst (AddVB src1 src2));
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5956
  format %{ "vpaddb  $dst,$src1,$src2\t! add packed32B" %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5957
  ins_encode %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5958
    int vector_len = 1;
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5959
    __ vpaddb($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister, vector_len);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5960
  %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5961
  ins_pipe( pipe_slow );
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5962
%}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5963
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5964
instruct vadd32B_reg_evex(vecY dst, vecY src1, vecY src2) %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5965
  predicate(VM_Version::supports_avx512bw() && n->as_Vector()->length() == 32);
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  5966
  match(Set dst (AddVB src1 src2));
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  5967
  format %{ "vpaddb  $dst,$src1,$src2\t! add packed32B" %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  5968
  ins_encode %{
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  5969
    int vector_len = 1;
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  5970
    __ vpaddb($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister, vector_len);
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  5971
  %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  5972
  ins_pipe( pipe_slow );
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  5973
%}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  5974
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5975
instruct vadd32B_reg_evex_special(vecY dst, vecY src1, vecY src2) %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5976
  predicate(VM_Version::supports_avx512nobw() && n->as_Vector()->length() == 32);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5977
  match(Set dst (AddVB dst src2));
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5978
  effect(TEMP src1);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5979
  format %{ "vpaddb  $dst,$dst,$src2\t! add packed32B" %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5980
  ins_encode %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5981
    int vector_len = 1;
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5982
    __ vpaddb($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister, vector_len);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5983
  %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5984
  ins_pipe( pipe_slow );
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5985
%}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5986
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5987
instruct vadd32B_mem_avx(vecY dst, vecY src, memory mem) %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5988
  predicate(VM_Version::supports_avx256only() && n->as_Vector()->length() == 32);
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  5989
  match(Set dst (AddVB src (LoadVector mem)));
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  5990
  format %{ "vpaddb  $dst,$src,$mem\t! add packed32B" %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  5991
  ins_encode %{
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  5992
    int vector_len = 1;
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  5993
    __ vpaddb($dst$$XMMRegister, $src$$XMMRegister, $mem$$Address, vector_len);
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  5994
  %}
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  5995
  ins_pipe( pipe_slow );
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  5996
%}
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  5997
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5998
instruct vadd32B_mem_evex(vecY dst, vecY src, memory mem) %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  5999
  predicate(VM_Version::supports_avx512bw() && n->as_Vector()->length() == 32);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6000
  match(Set dst (AddVB src (LoadVector mem)));
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6001
  format %{ "vpaddb  $dst,$src,$mem\t! add packed32B" %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6002
  ins_encode %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6003
    int vector_len = 1;
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6004
    __ vpaddb($dst$$XMMRegister, $src$$XMMRegister, $mem$$Address, vector_len);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6005
  %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6006
  ins_pipe( pipe_slow );
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6007
%}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6008
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6009
instruct vadd32B_mem_evex_special(vecY dst, vecY src, memory mem) %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6010
  predicate(VM_Version::supports_avx512bw() && n->as_Vector()->length() == 32);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6011
  match(Set dst (AddVB dst (LoadVector mem)));
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6012
  effect(TEMP src);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6013
  format %{ "vpaddb  $dst,$src,$mem\t! add packed32B" %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6014
  ins_encode %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6015
    int vector_len = 1;
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6016
    __ vpaddb($dst$$XMMRegister, $src$$XMMRegister, $mem$$Address, vector_len);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6017
  %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6018
  ins_pipe( pipe_slow );
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6019
%}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6020
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  6021
instruct vadd64B_reg(vecZ dst, vecZ src1, vecZ src2) %{
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6022
  predicate(VM_Version::supports_avx512bw() && n->as_Vector()->length() == 64);
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  6023
  match(Set dst (AddVB src1 src2));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  6024
  format %{ "vpaddb  $dst,$src1,$src2\t! add packed64B" %}
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  6025
  ins_encode %{
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  6026
    int vector_len = 2;
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  6027
    __ vpaddb($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister, vector_len);
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  6028
  %}
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  6029
  ins_pipe( pipe_slow );
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  6030
%}
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  6031
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  6032
instruct vadd64B_mem(vecZ dst, vecZ src, memory mem) %{
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6033
  predicate(VM_Version::supports_avx512bw() && n->as_Vector()->length() == 64);
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  6034
  match(Set dst (AddVB src (LoadVector mem)));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  6035
  format %{ "vpaddb  $dst,$src,$mem\t! add packed64B" %}
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  6036
  ins_encode %{
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  6037
    int vector_len = 2;
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  6038
    __ vpaddb($dst$$XMMRegister, $src$$XMMRegister, $mem$$Address, vector_len);
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6039
  %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6040
  ins_pipe( pipe_slow );
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6041
%}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6042
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6043
// Shorts/Chars vector add
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6044
instruct vadd2S(vecS dst, vecS src) %{
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6045
  predicate(UseAVX == 0 && n->as_Vector()->length() == 2);
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6046
  match(Set dst (AddVS dst src));
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6047
  format %{ "paddw   $dst,$src\t! add packed2S" %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6048
  ins_encode %{
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6049
    __ paddw($dst$$XMMRegister, $src$$XMMRegister);
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6050
  %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6051
  ins_pipe( pipe_slow );
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6052
%}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6053
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6054
instruct vadd2S_reg_avx(vecS dst, vecS src1, vecS src2) %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6055
  predicate(VM_Version::supports_avxonly() && n->as_Vector()->length() == 2);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6056
  match(Set dst (AddVS src1 src2));
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6057
  format %{ "vpaddw  $dst,$src1,$src2\t! add packed2S" %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6058
  ins_encode %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6059
    int vector_len = 0;
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6060
    __ vpaddw($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister, vector_len);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6061
  %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6062
  ins_pipe( pipe_slow );
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6063
%}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6064
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6065
instruct vadd2S_reg_evex(vecS dst, vecS src1, vecS src2) %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6066
  predicate(VM_Version::supports_avx512bw() && n->as_Vector()->length() == 2);
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6067
  match(Set dst (AddVS src1 src2));
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6068
  format %{ "vpaddw  $dst,$src1,$src2\t! add packed2S" %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6069
  ins_encode %{
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  6070
    int vector_len = 0;
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  6071
    __ vpaddw($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister, vector_len);
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6072
  %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6073
  ins_pipe( pipe_slow );
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6074
%}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6075
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6076
instruct vadd2S_reg_evex_special(vecS dst, vecS src1, vecS src2) %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6077
  predicate(VM_Version::supports_avx512nobw() && n->as_Vector()->length() == 2);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6078
  match(Set dst (AddVS dst src2));
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6079
  effect(TEMP src1);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6080
  format %{ "vpaddw  $dst,$dst,$src2\t! add packed2S" %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6081
  ins_encode %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6082
    int vector_len = 0;
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6083
    __ vpaddw($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister, vector_len);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6084
  %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6085
  ins_pipe( pipe_slow );
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6086
%}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6087
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6088
instruct vadd2S_mem_avx(vecS dst, vecS src, memory mem) %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6089
  predicate(VM_Version::supports_avxonly() && n->as_Vector()->length() == 2);
31410
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  6090
  match(Set dst (AddVS src (LoadVector mem)));
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  6091
  format %{ "vpaddw  $dst,$src,$mem\t! add packed2S" %}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  6092
  ins_encode %{
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  6093
    int vector_len = 0;
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  6094
    __ vpaddw($dst$$XMMRegister, $src$$XMMRegister, $mem$$Address, vector_len);
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  6095
  %}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  6096
  ins_pipe( pipe_slow );
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  6097
%}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  6098
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6099
instruct vadd2S_mem_evex(vecS dst, vecS src, memory mem) %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6100
  predicate(VM_Version::supports_avx512bw() && n->as_Vector()->length() == 2);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6101
  match(Set dst (AddVS src (LoadVector mem)));
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6102
  format %{ "vpaddw  $dst,$src,$mem\t! add packed2S" %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6103
  ins_encode %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6104
    int vector_len = 0;
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6105
    __ vpaddw($dst$$XMMRegister, $src$$XMMRegister, $mem$$Address, vector_len);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6106
  %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6107
  ins_pipe( pipe_slow );
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6108
%}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6109
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6110
instruct vadd2S_mem_evex_special(vecS dst, vecS src, memory mem) %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6111
  predicate(VM_Version::supports_avx512bw() && n->as_Vector()->length() == 2);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6112
  match(Set dst (AddVS dst (LoadVector mem)));
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6113
  effect(TEMP src);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6114
  format %{ "vpaddw  $dst,$src,$mem\t! add packed2S" %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6115
  ins_encode %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6116
    int vector_len = 0;
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6117
    __ vpaddw($dst$$XMMRegister, $src$$XMMRegister, $mem$$Address, vector_len);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6118
  %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6119
  ins_pipe( pipe_slow );
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6120
%}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6121
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6122
instruct vadd4S(vecD dst, vecD src) %{
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6123
  predicate(UseAVX == 0 && n->as_Vector()->length() == 4);
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6124
  match(Set dst (AddVS dst src));
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6125
  format %{ "paddw   $dst,$src\t! add packed4S" %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6126
  ins_encode %{
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6127
    __ paddw($dst$$XMMRegister, $src$$XMMRegister);
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6128
  %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6129
  ins_pipe( pipe_slow );
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6130
%}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6131
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6132
instruct vadd4S_reg_avx(vecD dst, vecD src1, vecD src2) %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6133
  predicate(VM_Version::supports_avxonly() && n->as_Vector()->length() == 4);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6134
  match(Set dst (AddVS src1 src2));
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6135
  format %{ "vpaddw  $dst,$src1,$src2\t! add packed4S" %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6136
  ins_encode %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6137
    int vector_len = 0;
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6138
    __ vpaddw($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister, vector_len);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6139
  %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6140
  ins_pipe( pipe_slow );
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6141
%}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6142
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6143
instruct vadd4S_reg_evex(vecD dst, vecD src1, vecD src2) %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6144
  predicate(VM_Version::supports_avx512bw() && n->as_Vector()->length() == 4);
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6145
  match(Set dst (AddVS src1 src2));
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6146
  format %{ "vpaddw  $dst,$src1,$src2\t! add packed4S" %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6147
  ins_encode %{
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  6148
    int vector_len = 0;
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  6149
    __ vpaddw($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister, vector_len);
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6150
  %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6151
  ins_pipe( pipe_slow );
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6152
%}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6153
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6154
instruct vadd4S_reg_evex_special(vecD dst, vecD src1, vecD src2) %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6155
  predicate(VM_Version::supports_avx512nobw() && n->as_Vector()->length() == 4);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6156
  match(Set dst (AddVS dst src2));
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6157
  effect(TEMP src1);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6158
  format %{ "vpaddw  $dst,$dst,$src2\t! add packed4S" %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6159
  ins_encode %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6160
    int vector_len = 0;
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6161
    __ vpaddw($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister, vector_len);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6162
  %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6163
  ins_pipe( pipe_slow );
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6164
%}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6165
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6166
instruct vadd4S_mem_avx(vecD dst, vecD src, memory mem) %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6167
  predicate(VM_Version::supports_avxonly() && n->as_Vector()->length() == 4);
31410
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  6168
  match(Set dst (AddVS src (LoadVector mem)));
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  6169
  format %{ "vpaddw  $dst,$src,$mem\t! add packed4S" %}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  6170
  ins_encode %{
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  6171
    int vector_len = 0;
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  6172
    __ vpaddw($dst$$XMMRegister, $src$$XMMRegister, $mem$$Address, vector_len);
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  6173
  %}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  6174
  ins_pipe( pipe_slow );
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  6175
%}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  6176
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6177
instruct vadd4S_mem_evex(vecD dst, vecD src, memory mem) %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6178
  predicate(VM_Version::supports_avx512bw() && n->as_Vector()->length() == 4);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6179
  match(Set dst (AddVS src (LoadVector mem)));
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6180
  format %{ "vpaddw  $dst,$src,$mem\t! add packed4S" %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6181
  ins_encode %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6182
    int vector_len = 0;
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6183
    __ vpaddw($dst$$XMMRegister, $src$$XMMRegister, $mem$$Address, vector_len);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6184
  %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6185
  ins_pipe( pipe_slow );
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6186
%}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6187
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6188
instruct vadd4S_mem_evex_special(vecD dst, vecD src, memory mem) %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6189
  predicate(VM_Version::supports_avx512bw() && n->as_Vector()->length() == 4);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6190
  match(Set dst (AddVS dst (LoadVector mem)));
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6191
  effect(TEMP src);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6192
  format %{ "vpaddw  $dst,$src,$mem\t! add packed4S" %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6193
  ins_encode %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6194
    int vector_len = 0;
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6195
    __ vpaddw($dst$$XMMRegister, $src$$XMMRegister, $mem$$Address, vector_len);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6196
  %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6197
  ins_pipe( pipe_slow );
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6198
%}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6199
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6200
instruct vadd8S(vecX dst, vecX src) %{
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6201
  predicate(UseAVX == 0 && n->as_Vector()->length() == 8);
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6202
  match(Set dst (AddVS dst src));
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6203
  format %{ "paddw   $dst,$src\t! add packed8S" %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6204
  ins_encode %{
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6205
    __ paddw($dst$$XMMRegister, $src$$XMMRegister);
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6206
  %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6207
  ins_pipe( pipe_slow );
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6208
%}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6209
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6210
instruct vadd8S_reg_avx(vecX dst, vecX src1, vecX src2) %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6211
  predicate(VM_Version::supports_avxonly() && n->as_Vector()->length() == 8);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6212
  match(Set dst (AddVS src1 src2));
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6213
  format %{ "vpaddw  $dst,$src1,$src2\t! add packed8S" %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6214
  ins_encode %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6215
    int vector_len = 0;
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6216
    __ vpaddw($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister, vector_len);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6217
  %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6218
  ins_pipe( pipe_slow );
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6219
%}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6220
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6221
instruct vadd8S_reg_evex(vecX dst, vecX src1, vecX src2) %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6222
  predicate(VM_Version::supports_avx512bw() && n->as_Vector()->length() == 8);
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6223
  match(Set dst (AddVS src1 src2));
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6224
  format %{ "vpaddw  $dst,$src1,$src2\t! add packed8S" %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6225
  ins_encode %{
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  6226
    int vector_len = 0;
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  6227
    __ vpaddw($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister, vector_len);
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6228
  %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6229
  ins_pipe( pipe_slow );
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6230
%}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6231
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6232
instruct vadd8S_reg_evex_special(vecX dst, vecX src1, vecX src2) %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6233
  predicate(VM_Version::supports_avx512nobw() && n->as_Vector()->length() == 8);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6234
  match(Set dst (AddVS dst src2));
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6235
  effect(TEMP src1);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6236
  format %{ "vpaddw  $dst,$dst,$src2\t! add packed8S" %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6237
  ins_encode %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6238
    int vector_len = 0;
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6239
    __ vpaddw($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister, vector_len);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6240
  %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6241
  ins_pipe( pipe_slow );
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6242
%}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6243
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6244
instruct vadd8S_mem_avx(vecX dst, vecX src, memory mem) %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6245
  predicate(VM_Version::supports_avxonly() && n->as_Vector()->length() == 8);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6246
  match(Set dst (AddVS src (LoadVector mem)));
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6247
  format %{ "vpaddw  $dst,$src,$mem\t! add packed8S" %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6248
  ins_encode %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6249
    int vector_len = 0;
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6250
    __ vpaddw($dst$$XMMRegister, $src$$XMMRegister, $mem$$Address, vector_len);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6251
  %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6252
  ins_pipe( pipe_slow );
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6253
%}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6254
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6255
instruct vadd8S_mem_evex(vecX dst, vecX src, memory mem) %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6256
  predicate(VM_Version::supports_avx512bw() && n->as_Vector()->length() == 8);
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6257
  match(Set dst (AddVS src (LoadVector mem)));
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6258
  format %{ "vpaddw  $dst,$src,$mem\t! add packed8S" %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6259
  ins_encode %{
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  6260
    int vector_len = 0;
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  6261
    __ vpaddw($dst$$XMMRegister, $src$$XMMRegister, $mem$$Address, vector_len);
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6262
  %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6263
  ins_pipe( pipe_slow );
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6264
%}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6265
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6266
instruct vadd8S_mem_evex_special(vecX dst, vecX src, memory mem) %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6267
  predicate(VM_Version::supports_avx512bw() && n->as_Vector()->length() == 8);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6268
  match(Set dst (AddVS dst (LoadVector mem)));
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6269
  effect(TEMP src);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6270
  format %{ "vpaddw  $dst,$src,$mem\t! add packed8S" %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6271
  ins_encode %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6272
    int vector_len = 0;
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6273
    __ vpaddw($dst$$XMMRegister, $src$$XMMRegister, $mem$$Address, vector_len);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6274
  %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6275
  ins_pipe( pipe_slow );
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6276
%}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6277
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6278
instruct vadd16S_reg_avx(vecY dst, vecY src1, vecY src2) %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6279
  predicate(VM_Version::supports_avx256only() && n->as_Vector()->length() == 16);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6280
  match(Set dst (AddVS src1 src2));
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6281
  format %{ "vpaddw  $dst,$src1,$src2\t! add packed16S" %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6282
  ins_encode %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6283
    int vector_len = 1;
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6284
    __ vpaddw($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister, vector_len);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6285
  %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6286
  ins_pipe( pipe_slow );
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6287
%}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6288
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6289
instruct vadd16S_reg_evex(vecY dst, vecY src1, vecY src2) %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6290
  predicate(VM_Version::supports_avx512bw() && n->as_Vector()->length() == 16);
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6291
  match(Set dst (AddVS src1 src2));
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6292
  format %{ "vpaddw  $dst,$src1,$src2\t! add packed16S" %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6293
  ins_encode %{
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  6294
    int vector_len = 1;
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  6295
    __ vpaddw($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister, vector_len);
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6296
  %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6297
  ins_pipe( pipe_slow );
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6298
%}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6299
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6300
instruct vadd16S_reg_evex_special(vecY dst, vecY src1, vecY src2) %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6301
  predicate(VM_Version::supports_avx512nobw() && n->as_Vector()->length() == 16);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6302
  match(Set dst (AddVS dst src2));
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6303
  effect(TEMP src1);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6304
  format %{ "vpaddw  $dst,$dst,$src2\t! add packed16S" %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6305
  ins_encode %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6306
    int vector_len = 1;
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6307
    __ vpaddw($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister, vector_len);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6308
  %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6309
  ins_pipe( pipe_slow );
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6310
%}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6311
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6312
instruct vadd16S_mem_avx(vecY dst, vecY src, memory mem) %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6313
  predicate(VM_Version::supports_avx256only() && n->as_Vector()->length() == 16);
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6314
  match(Set dst (AddVS src (LoadVector mem)));
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6315
  format %{ "vpaddw  $dst,$src,$mem\t! add packed16S" %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6316
  ins_encode %{
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  6317
    int vector_len = 1;
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  6318
    __ vpaddw($dst$$XMMRegister, $src$$XMMRegister, $mem$$Address, vector_len);
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  6319
  %}
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  6320
  ins_pipe( pipe_slow );
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  6321
%}
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  6322
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6323
instruct vadd16S_mem_evex(vecY dst, vecY src, memory mem) %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6324
  predicate(VM_Version::supports_avx512bw() && n->as_Vector()->length() == 16);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6325
  match(Set dst (AddVS src (LoadVector mem)));
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6326
  format %{ "vpaddw  $dst,$src,$mem\t! add packed16S" %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6327
  ins_encode %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6328
    int vector_len = 1;
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6329
    __ vpaddw($dst$$XMMRegister, $src$$XMMRegister, $mem$$Address, vector_len);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6330
  %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6331
  ins_pipe( pipe_slow );
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6332
%}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6333
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6334
instruct vadd16S_mem_evex_special(vecY dst, vecY src, memory mem) %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6335
  predicate(VM_Version::supports_avx512bw() && n->as_Vector()->length() == 16);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6336
  match(Set dst (AddVS dst (LoadVector mem)));
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6337
  effect(TEMP src);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6338
  format %{ "vpaddw  $dst,$src,$mem\t! add packed16S" %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6339
  ins_encode %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6340
    int vector_len = 1;
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6341
    __ vpaddw($dst$$XMMRegister, $src$$XMMRegister, $mem$$Address, vector_len);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6342
  %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6343
  ins_pipe( pipe_slow );
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6344
%}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6345
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  6346
instruct vadd32S_reg(vecZ dst, vecZ src1, vecZ src2) %{
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6347
  predicate(VM_Version::supports_avx512bw() && n->as_Vector()->length() == 32);
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  6348
  match(Set dst (AddVS src1 src2));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  6349
  format %{ "vpaddw  $dst,$src1,$src2\t! add packed32S" %}
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  6350
  ins_encode %{
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  6351
    int vector_len = 2;
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  6352
    __ vpaddw($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister, vector_len);
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  6353
  %}
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  6354
  ins_pipe( pipe_slow );
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  6355
%}
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  6356
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  6357
instruct vadd32S_mem(vecZ dst, vecZ src, memory mem) %{
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6358
  predicate(VM_Version::supports_avx512bw() && n->as_Vector()->length() == 32);
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  6359
  match(Set dst (AddVS src (LoadVector mem)));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  6360
  format %{ "vpaddw  $dst,$src,$mem\t! add packed32S" %}
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  6361
  ins_encode %{
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  6362
    int vector_len = 2;
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  6363
    __ vpaddw($dst$$XMMRegister, $src$$XMMRegister, $mem$$Address, vector_len);
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6364
  %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6365
  ins_pipe( pipe_slow );
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6366
%}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6367
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6368
// Integers vector add
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6369
instruct vadd2I(vecD dst, vecD src) %{
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6370
  predicate(n->as_Vector()->length() == 2);
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6371
  match(Set dst (AddVI dst src));
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6372
  format %{ "paddd   $dst,$src\t! add packed2I" %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6373
  ins_encode %{
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6374
    __ paddd($dst$$XMMRegister, $src$$XMMRegister);
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6375
  %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6376
  ins_pipe( pipe_slow );
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6377
%}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6378
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6379
instruct vadd2I_reg(vecD dst, vecD src1, vecD src2) %{
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6380
  predicate(UseAVX > 0 && n->as_Vector()->length() == 2);
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6381
  match(Set dst (AddVI src1 src2));
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6382
  format %{ "vpaddd  $dst,$src1,$src2\t! add packed2I" %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6383
  ins_encode %{
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  6384
    int vector_len = 0;
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  6385
    __ vpaddd($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister, vector_len);
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6386
  %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6387
  ins_pipe( pipe_slow );
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6388
%}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6389
31410
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  6390
instruct vadd2I_mem(vecD dst, vecD src, memory mem) %{
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  6391
  predicate(UseAVX > 0 && n->as_Vector()->length() == 2);
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  6392
  match(Set dst (AddVI src (LoadVector mem)));
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  6393
  format %{ "vpaddd  $dst,$src,$mem\t! add packed2I" %}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  6394
  ins_encode %{
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  6395
    int vector_len = 0;
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  6396
    __ vpaddd($dst$$XMMRegister, $src$$XMMRegister, $mem$$Address, vector_len);
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  6397
  %}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  6398
  ins_pipe( pipe_slow );
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  6399
%}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  6400
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6401
instruct vadd4I(vecX dst, vecX src) %{
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6402
  predicate(n->as_Vector()->length() == 4);
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6403
  match(Set dst (AddVI dst src));
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6404
  format %{ "paddd   $dst,$src\t! add packed4I" %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6405
  ins_encode %{
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6406
    __ paddd($dst$$XMMRegister, $src$$XMMRegister);
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6407
  %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6408
  ins_pipe( pipe_slow );
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6409
%}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6410
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6411
instruct vadd4I_reg(vecX dst, vecX src1, vecX src2) %{
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6412
  predicate(UseAVX > 0 && n->as_Vector()->length() == 4);
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6413
  match(Set dst (AddVI src1 src2));
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6414
  format %{ "vpaddd  $dst,$src1,$src2\t! add packed4I" %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6415
  ins_encode %{
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  6416
    int vector_len = 0;
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  6417
    __ vpaddd($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister, vector_len);
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6418
  %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6419
  ins_pipe( pipe_slow );
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6420
%}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6421
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6422
instruct vadd4I_mem(vecX dst, vecX src, memory mem) %{
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6423
  predicate(UseAVX > 0 && n->as_Vector()->length() == 4);
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6424
  match(Set dst (AddVI src (LoadVector mem)));
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6425
  format %{ "vpaddd  $dst,$src,$mem\t! add packed4I" %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6426
  ins_encode %{
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  6427
    int vector_len = 0;
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  6428
    __ vpaddd($dst$$XMMRegister, $src$$XMMRegister, $mem$$Address, vector_len);
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6429
  %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6430
  ins_pipe( pipe_slow );
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6431
%}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6432
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6433
instruct vadd8I_reg(vecY dst, vecY src1, vecY src2) %{
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6434
  predicate(UseAVX > 1 && n->as_Vector()->length() == 8);
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6435
  match(Set dst (AddVI src1 src2));
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6436
  format %{ "vpaddd  $dst,$src1,$src2\t! add packed8I" %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6437
  ins_encode %{
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  6438
    int vector_len = 1;
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  6439
    __ vpaddd($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister, vector_len);
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6440
  %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6441
  ins_pipe( pipe_slow );
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6442
%}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6443
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6444
instruct vadd8I_mem(vecY dst, vecY src, memory mem) %{
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6445
  predicate(UseAVX > 1 && n->as_Vector()->length() == 8);
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6446
  match(Set dst (AddVI src (LoadVector mem)));
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6447
  format %{ "vpaddd  $dst,$src,$mem\t! add packed8I" %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6448
  ins_encode %{
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  6449
    int vector_len = 1;
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  6450
    __ vpaddd($dst$$XMMRegister, $src$$XMMRegister, $mem$$Address, vector_len);
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  6451
  %}
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  6452
  ins_pipe( pipe_slow );
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  6453
%}
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  6454
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  6455
instruct vadd16I_reg(vecZ dst, vecZ src1, vecZ src2) %{
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  6456
  predicate(UseAVX > 2 && n->as_Vector()->length() == 16);
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  6457
  match(Set dst (AddVI src1 src2));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  6458
  format %{ "vpaddd  $dst,$src1,$src2\t! add packed16I" %}
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  6459
  ins_encode %{
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  6460
    int vector_len = 2;
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  6461
    __ vpaddd($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister, vector_len);
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  6462
  %}
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  6463
  ins_pipe( pipe_slow );
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  6464
%}
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  6465
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  6466
instruct vadd16I_mem(vecZ dst, vecZ src, memory mem) %{
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  6467
  predicate(UseAVX > 2 && n->as_Vector()->length() == 16);
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  6468
  match(Set dst (AddVI src (LoadVector mem)));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  6469
  format %{ "vpaddd  $dst,$src,$mem\t! add packed16I" %}
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  6470
  ins_encode %{
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  6471
    int vector_len = 2;
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  6472
    __ vpaddd($dst$$XMMRegister, $src$$XMMRegister, $mem$$Address, vector_len);
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6473
  %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6474
  ins_pipe( pipe_slow );
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6475
%}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6476
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6477
// Longs vector add
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6478
instruct vadd2L(vecX dst, vecX src) %{
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6479
  predicate(n->as_Vector()->length() == 2);
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6480
  match(Set dst (AddVL dst src));
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6481
  format %{ "paddq   $dst,$src\t! add packed2L" %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6482
  ins_encode %{
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6483
    __ paddq($dst$$XMMRegister, $src$$XMMRegister);
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6484
  %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6485
  ins_pipe( pipe_slow );
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6486
%}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6487
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6488
instruct vadd2L_reg(vecX dst, vecX src1, vecX src2) %{
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6489
  predicate(UseAVX > 0 && n->as_Vector()->length() == 2);
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6490
  match(Set dst (AddVL src1 src2));
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6491
  format %{ "vpaddq  $dst,$src1,$src2\t! add packed2L" %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6492
  ins_encode %{
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  6493
    int vector_len = 0;
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  6494
    __ vpaddq($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister, vector_len);
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6495
  %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6496
  ins_pipe( pipe_slow );
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6497
%}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6498
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6499
instruct vadd2L_mem(vecX dst, vecX src, memory mem) %{
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6500
  predicate(UseAVX > 0 && n->as_Vector()->length() == 2);
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6501
  match(Set dst (AddVL src (LoadVector mem)));
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6502
  format %{ "vpaddq  $dst,$src,$mem\t! add packed2L" %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6503
  ins_encode %{
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  6504
    int vector_len = 0;
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  6505
    __ vpaddq($dst$$XMMRegister, $src$$XMMRegister, $mem$$Address, vector_len);
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6506
  %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6507
  ins_pipe( pipe_slow );
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6508
%}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6509
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6510
instruct vadd4L_reg(vecY dst, vecY src1, vecY src2) %{
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6511
  predicate(UseAVX > 1 && n->as_Vector()->length() == 4);
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6512
  match(Set dst (AddVL src1 src2));
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6513
  format %{ "vpaddq  $dst,$src1,$src2\t! add packed4L" %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6514
  ins_encode %{
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  6515
    int vector_len = 1;
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  6516
    __ vpaddq($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister, vector_len);
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6517
  %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6518
  ins_pipe( pipe_slow );
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6519
%}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6520
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6521
instruct vadd4L_mem(vecY dst, vecY src, memory mem) %{
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6522
  predicate(UseAVX > 1 && n->as_Vector()->length() == 4);
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6523
  match(Set dst (AddVL src (LoadVector mem)));
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6524
  format %{ "vpaddq  $dst,$src,$mem\t! add packed4L" %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6525
  ins_encode %{
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  6526
    int vector_len = 1;
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  6527
    __ vpaddq($dst$$XMMRegister, $src$$XMMRegister, $mem$$Address, vector_len);
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  6528
  %}
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  6529
  ins_pipe( pipe_slow );
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  6530
%}
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  6531
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  6532
instruct vadd8L_reg(vecZ dst, vecZ src1, vecZ src2) %{
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  6533
  predicate(UseAVX > 2 && n->as_Vector()->length() == 8);
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  6534
  match(Set dst (AddVL src1 src2));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  6535
  format %{ "vpaddq  $dst,$src1,$src2\t! add packed8L" %}
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  6536
  ins_encode %{
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  6537
    int vector_len = 2;
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  6538
    __ vpaddq($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister, vector_len);
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  6539
  %}
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  6540
  ins_pipe( pipe_slow );
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  6541
%}
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  6542
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  6543
instruct vadd8L_mem(vecZ dst, vecZ src, memory mem) %{
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  6544
  predicate(UseAVX > 2 && n->as_Vector()->length() == 8);
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  6545
  match(Set dst (AddVL src (LoadVector mem)));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  6546
  format %{ "vpaddq  $dst,$src,$mem\t! add packed8L" %}
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  6547
  ins_encode %{
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  6548
    int vector_len = 2;
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  6549
    __ vpaddq($dst$$XMMRegister, $src$$XMMRegister, $mem$$Address, vector_len);
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6550
  %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6551
  ins_pipe( pipe_slow );
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6552
%}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6553
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6554
// Floats vector add
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6555
instruct vadd2F(vecD dst, vecD src) %{
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6556
  predicate(n->as_Vector()->length() == 2);
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6557
  match(Set dst (AddVF dst src));
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6558
  format %{ "addps   $dst,$src\t! add packed2F" %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6559
  ins_encode %{
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6560
    __ addps($dst$$XMMRegister, $src$$XMMRegister);
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6561
  %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6562
  ins_pipe( pipe_slow );
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6563
%}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6564
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6565
instruct vadd2F_reg(vecD dst, vecD src1, vecD src2) %{
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6566
  predicate(UseAVX > 0 && n->as_Vector()->length() == 2);
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6567
  match(Set dst (AddVF src1 src2));
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6568
  format %{ "vaddps  $dst,$src1,$src2\t! add packed2F" %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6569
  ins_encode %{
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  6570
    int vector_len = 0;
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  6571
    __ vaddps($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister, vector_len);
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6572
  %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6573
  ins_pipe( pipe_slow );
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6574
%}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6575
31410
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  6576
instruct vadd2F_mem(vecD dst, vecD src, memory mem) %{
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  6577
  predicate(UseAVX > 0 && n->as_Vector()->length() == 2);
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  6578
  match(Set dst (AddVF src (LoadVector mem)));
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  6579
  format %{ "vaddps  $dst,$src,$mem\t! add packed2F" %}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  6580
  ins_encode %{
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  6581
    int vector_len = 0;
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  6582
    __ vaddps($dst$$XMMRegister, $src$$XMMRegister, $mem$$Address, vector_len);
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  6583
  %}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  6584
  ins_pipe( pipe_slow );
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  6585
%}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  6586
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6587
instruct vadd4F(vecX dst, vecX src) %{
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6588
  predicate(n->as_Vector()->length() == 4);
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6589
  match(Set dst (AddVF dst src));
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6590
  format %{ "addps   $dst,$src\t! add packed4F" %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6591
  ins_encode %{
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6592
    __ addps($dst$$XMMRegister, $src$$XMMRegister);
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6593
  %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6594
  ins_pipe( pipe_slow );
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6595
%}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6596
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6597
instruct vadd4F_reg(vecX dst, vecX src1, vecX src2) %{
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6598
  predicate(UseAVX > 0 && n->as_Vector()->length() == 4);
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6599
  match(Set dst (AddVF src1 src2));
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6600
  format %{ "vaddps  $dst,$src1,$src2\t! add packed4F" %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6601
  ins_encode %{
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  6602
    int vector_len = 0;
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  6603
    __ vaddps($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister, vector_len);
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6604
  %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6605
  ins_pipe( pipe_slow );
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6606
%}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6607
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6608
instruct vadd4F_mem(vecX dst, vecX src, memory mem) %{
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6609
  predicate(UseAVX > 0 && n->as_Vector()->length() == 4);
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6610
  match(Set dst (AddVF src (LoadVector mem)));
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6611
  format %{ "vaddps  $dst,$src,$mem\t! add packed4F" %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6612
  ins_encode %{
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  6613
    int vector_len = 0;
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  6614
    __ vaddps($dst$$XMMRegister, $src$$XMMRegister, $mem$$Address, vector_len);
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6615
  %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6616
  ins_pipe( pipe_slow );
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6617
%}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6618
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6619
instruct vadd8F_reg(vecY dst, vecY src1, vecY src2) %{
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6620
  predicate(UseAVX > 0 && n->as_Vector()->length() == 8);
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6621
  match(Set dst (AddVF src1 src2));
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6622
  format %{ "vaddps  $dst,$src1,$src2\t! add packed8F" %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6623
  ins_encode %{
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  6624
    int vector_len = 1;
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  6625
    __ vaddps($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister, vector_len);
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6626
  %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6627
  ins_pipe( pipe_slow );
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6628
%}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6629
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6630
instruct vadd8F_mem(vecY dst, vecY src, memory mem) %{
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6631
  predicate(UseAVX > 0 && n->as_Vector()->length() == 8);
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6632
  match(Set dst (AddVF src (LoadVector mem)));
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6633
  format %{ "vaddps  $dst,$src,$mem\t! add packed8F" %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6634
  ins_encode %{
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  6635
    int vector_len = 1;
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  6636
    __ vaddps($dst$$XMMRegister, $src$$XMMRegister, $mem$$Address, vector_len);
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  6637
  %}
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  6638
  ins_pipe( pipe_slow );
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  6639
%}
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  6640
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  6641
instruct vadd16F_reg(vecZ dst, vecZ src1, vecZ src2) %{
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  6642
  predicate(UseAVX > 2 && n->as_Vector()->length() == 16);
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  6643
  match(Set dst (AddVF src1 src2));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  6644
  format %{ "vaddps  $dst,$src1,$src2\t! add packed16F" %}
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  6645
  ins_encode %{
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  6646
    int vector_len = 2;
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  6647
    __ vaddps($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister, vector_len);
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  6648
  %}
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  6649
  ins_pipe( pipe_slow );
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  6650
%}
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  6651
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  6652
instruct vadd16F_mem(vecZ dst, vecZ src, memory mem) %{
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  6653
  predicate(UseAVX > 2 && n->as_Vector()->length() == 16);
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  6654
  match(Set dst (AddVF src (LoadVector mem)));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  6655
  format %{ "vaddps  $dst,$src,$mem\t! add packed16F" %}
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  6656
  ins_encode %{
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  6657
    int vector_len = 2;
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  6658
    __ vaddps($dst$$XMMRegister, $src$$XMMRegister, $mem$$Address, vector_len);
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6659
  %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6660
  ins_pipe( pipe_slow );
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6661
%}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6662
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6663
// Doubles vector add
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6664
instruct vadd2D(vecX dst, vecX src) %{
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6665
  predicate(n->as_Vector()->length() == 2);
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6666
  match(Set dst (AddVD dst src));
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6667
  format %{ "addpd   $dst,$src\t! add packed2D" %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6668
  ins_encode %{
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6669
    __ addpd($dst$$XMMRegister, $src$$XMMRegister);
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6670
  %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6671
  ins_pipe( pipe_slow );
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6672
%}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6673
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6674
instruct vadd2D_reg(vecX dst, vecX src1, vecX src2) %{
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6675
  predicate(UseAVX > 0 && n->as_Vector()->length() == 2);
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6676
  match(Set dst (AddVD src1 src2));
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6677
  format %{ "vaddpd  $dst,$src1,$src2\t! add packed2D" %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6678
  ins_encode %{
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  6679
    int vector_len = 0;
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  6680
    __ vaddpd($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister, vector_len);
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6681
  %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6682
  ins_pipe( pipe_slow );
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6683
%}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6684
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6685
instruct vadd2D_mem(vecX dst, vecX src, memory mem) %{
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6686
  predicate(UseAVX > 0 && n->as_Vector()->length() == 2);
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6687
  match(Set dst (AddVD src (LoadVector mem)));
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6688
  format %{ "vaddpd  $dst,$src,$mem\t! add packed2D" %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6689
  ins_encode %{
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  6690
    int vector_len = 0;
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  6691
    __ vaddpd($dst$$XMMRegister, $src$$XMMRegister, $mem$$Address, vector_len);
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6692
  %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6693
  ins_pipe( pipe_slow );
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6694
%}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6695
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6696
instruct vadd4D_reg(vecY dst, vecY src1, vecY src2) %{
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6697
  predicate(UseAVX > 0 && n->as_Vector()->length() == 4);
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6698
  match(Set dst (AddVD src1 src2));
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6699
  format %{ "vaddpd  $dst,$src1,$src2\t! add packed4D" %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6700
  ins_encode %{
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  6701
    int vector_len = 1;
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  6702
    __ vaddpd($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister, vector_len);
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6703
  %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6704
  ins_pipe( pipe_slow );
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6705
%}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6706
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6707
instruct vadd4D_mem(vecY dst, vecY src, memory mem) %{
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6708
  predicate(UseAVX > 0 && n->as_Vector()->length() == 4);
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6709
  match(Set dst (AddVD src (LoadVector mem)));
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6710
  format %{ "vaddpd  $dst,$src,$mem\t! add packed4D" %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6711
  ins_encode %{
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  6712
    int vector_len = 1;
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  6713
    __ vaddpd($dst$$XMMRegister, $src$$XMMRegister, $mem$$Address, vector_len);
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  6714
  %}
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  6715
  ins_pipe( pipe_slow );
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  6716
%}
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  6717
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  6718
instruct vadd8D_reg(vecZ dst, vecZ src1, vecZ src2) %{
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  6719
  predicate(UseAVX > 2 && n->as_Vector()->length() == 8);
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  6720
  match(Set dst (AddVD src1 src2));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  6721
  format %{ "vaddpd  $dst,$src1,$src2\t! add packed8D" %}
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  6722
  ins_encode %{
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  6723
    int vector_len = 2;
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  6724
    __ vaddpd($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister, vector_len);
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  6725
  %}
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  6726
  ins_pipe( pipe_slow );
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  6727
%}
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  6728
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  6729
instruct vadd8D_mem(vecZ dst, vecZ src, memory mem) %{
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  6730
  predicate(UseAVX > 2 && n->as_Vector()->length() == 8);
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  6731
  match(Set dst (AddVD src (LoadVector mem)));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  6732
  format %{ "vaddpd  $dst,$src,$mem\t! add packed8D" %}
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  6733
  ins_encode %{
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  6734
    int vector_len = 2;
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  6735
    __ vaddpd($dst$$XMMRegister, $src$$XMMRegister, $mem$$Address, vector_len);
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6736
  %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6737
  ins_pipe( pipe_slow );
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6738
%}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6739
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6740
// --------------------------------- SUB --------------------------------------
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6741
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6742
// Bytes vector sub
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6743
instruct vsub4B(vecS dst, vecS src) %{
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6744
  predicate(UseAVX == 0 && n->as_Vector()->length() == 4);
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6745
  match(Set dst (SubVB dst src));
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6746
  format %{ "psubb   $dst,$src\t! sub packed4B" %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6747
  ins_encode %{
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6748
    __ psubb($dst$$XMMRegister, $src$$XMMRegister);
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6749
  %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6750
  ins_pipe( pipe_slow );
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6751
%}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6752
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6753
instruct vsub4B_reg_avx(vecS dst, vecS src1, vecS src2) %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6754
  predicate(VM_Version::supports_avxonly() && n->as_Vector()->length() == 4);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6755
  match(Set dst (SubVB src1 src2));
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6756
  format %{ "vpsubb  $dst,$src1,$src2\t! sub packed4B" %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6757
  ins_encode %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6758
    int vector_len = 0;
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6759
    __ vpsubb($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister, vector_len);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6760
  %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6761
  ins_pipe( pipe_slow );
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6762
%}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6763
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6764
instruct vsub4B_reg_evex(vecS dst, vecS src1, vecS src2) %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6765
  predicate(VM_Version::supports_avx512bw() && n->as_Vector()->length() == 4);
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6766
  match(Set dst (SubVB src1 src2));
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6767
  format %{ "vpsubb  $dst,$src1,$src2\t! sub packed4B" %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6768
  ins_encode %{
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  6769
    int vector_len = 0;
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  6770
    __ vpsubb($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister, vector_len);
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6771
  %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6772
  ins_pipe( pipe_slow );
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6773
%}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6774
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6775
instruct vsub4B_reg_exex_special(vecS dst, vecS src1, vecS src2) %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6776
  predicate(VM_Version::supports_avx512nobw() && n->as_Vector()->length() == 4);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6777
  match(Set dst (SubVB dst src2));
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6778
  effect(TEMP src1);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6779
  format %{ "vpsubb  $dst,$src1,$src2\t! sub packed4B" %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6780
  ins_encode %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6781
    int vector_len = 0;
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6782
    __ vpsubb($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister, vector_len);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6783
  %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6784
  ins_pipe( pipe_slow );
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6785
%}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6786
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6787
instruct vsub4B_mem_avx(vecS dst, vecS src, memory mem) %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6788
  predicate(VM_Version::supports_avxonly() && n->as_Vector()->length() == 4);
31410
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  6789
  match(Set dst (SubVB src (LoadVector mem)));
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  6790
  format %{ "vpsubb  $dst,$src,$mem\t! sub packed4B" %}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  6791
  ins_encode %{
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  6792
    int vector_len = 0;
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  6793
    __ vpsubb($dst$$XMMRegister, $src$$XMMRegister, $mem$$Address, vector_len);
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  6794
  %}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  6795
  ins_pipe( pipe_slow );
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  6796
%}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  6797
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6798
instruct vsub4B_mem_evex(vecS dst, vecS src, memory mem) %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6799
  predicate(VM_Version::supports_avx512bw() && n->as_Vector()->length() == 4);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6800
  match(Set dst (SubVB src (LoadVector mem)));
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6801
  format %{ "vpsubb  $dst,$src,$mem\t! sub packed4B" %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6802
  ins_encode %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6803
    int vector_len = 0;
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6804
    __ vpsubb($dst$$XMMRegister, $src$$XMMRegister, $mem$$Address, vector_len);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6805
  %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6806
  ins_pipe( pipe_slow );
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6807
%}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6808
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6809
instruct vsub4B_mem_evex_special(vecS dst, vecS src, memory mem) %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6810
  predicate(VM_Version::supports_avx512nobw() && n->as_Vector()->length() == 4);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6811
  match(Set dst (SubVB dst (LoadVector mem)));
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6812
  effect(TEMP src);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6813
  format %{ "vpsubb  $dst,$src,$mem\t! sub packed4B" %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6814
  ins_encode %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6815
    int vector_len = 0;
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6816
    __ vpsubb($dst$$XMMRegister, $src$$XMMRegister, $mem$$Address, vector_len);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6817
  %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6818
  ins_pipe( pipe_slow );
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6819
%}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6820
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6821
instruct vsub8B(vecD dst, vecD src) %{
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6822
  predicate(UseAVX == 0 && n->as_Vector()->length() == 8);
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6823
  match(Set dst (SubVB dst src));
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6824
  format %{ "psubb   $dst,$src\t! sub packed8B" %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6825
  ins_encode %{
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6826
    __ psubb($dst$$XMMRegister, $src$$XMMRegister);
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6827
  %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6828
  ins_pipe( pipe_slow );
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6829
%}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6830
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6831
instruct vsub8B_reg_avx(vecD dst, vecD src1, vecD src2) %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6832
  predicate(VM_Version::supports_avxonly() && n->as_Vector()->length() == 8);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6833
  match(Set dst (SubVB src1 src2));
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6834
  format %{ "vpsubb  $dst,$src1,$src2\t! sub packed8B" %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6835
  ins_encode %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6836
    int vector_len = 0;
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6837
    __ vpsubb($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister, vector_len);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6838
  %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6839
  ins_pipe( pipe_slow );
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6840
%}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6841
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6842
instruct vsub8B_reg_evex(vecD dst, vecD src1, vecD src2) %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6843
  predicate(VM_Version::supports_avx512bw() && n->as_Vector()->length() == 8);
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6844
  match(Set dst (SubVB src1 src2));
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6845
  format %{ "vpsubb  $dst,$src1,$src2\t! sub packed8B" %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6846
  ins_encode %{
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  6847
    int vector_len = 0;
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  6848
    __ vpsubb($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister, vector_len);
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6849
  %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6850
  ins_pipe( pipe_slow );
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6851
%}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6852
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6853
instruct vsub8B_reg_evex_special(vecD dst, vecD src1, vecD src2) %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6854
  predicate(VM_Version::supports_avx512nobw() && n->as_Vector()->length() == 8);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6855
  match(Set dst (SubVB dst src2));
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6856
  effect(TEMP src1);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6857
  format %{ "vpsubb  $dst,$src1,$src2\t! sub packed8B" %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6858
  ins_encode %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6859
    int vector_len = 0;
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6860
    __ vpsubb($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister, vector_len);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6861
  %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6862
  ins_pipe( pipe_slow );
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6863
%}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6864
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6865
instruct vsub8B_mem_avx(vecD dst, vecD src, memory mem) %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6866
  predicate(VM_Version::supports_avxonly() && n->as_Vector()->length() == 8);
31410
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  6867
  match(Set dst (SubVB src (LoadVector mem)));
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  6868
  format %{ "vpsubb  $dst,$src,$mem\t! sub packed8B" %}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  6869
  ins_encode %{
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  6870
    int vector_len = 0;
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  6871
    __ vpsubb($dst$$XMMRegister, $src$$XMMRegister, $mem$$Address, vector_len);
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  6872
  %}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  6873
  ins_pipe( pipe_slow );
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  6874
%}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  6875
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6876
instruct vsub8B_mem_evex(vecD dst, vecD src, memory mem) %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6877
  predicate(VM_Version::supports_avx512bw() && n->as_Vector()->length() == 8);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6878
  match(Set dst (SubVB src (LoadVector mem)));
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6879
  format %{ "vpsubb  $dst,$src,$mem\t! sub packed8B" %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6880
  ins_encode %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6881
    int vector_len = 0;
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6882
    __ vpsubb($dst$$XMMRegister, $src$$XMMRegister, $mem$$Address, vector_len);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6883
  %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6884
  ins_pipe( pipe_slow );
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6885
%}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6886
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6887
instruct vsub8B_mem_evex_special(vecD dst, vecD src, memory mem) %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6888
  predicate(VM_Version::supports_avx512nobw() && n->as_Vector()->length() == 8);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6889
  match(Set dst (SubVB dst (LoadVector mem)));
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6890
  effect(TEMP src);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6891
  format %{ "vpsubb  $dst,$src,$mem\t! sub packed8B" %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6892
  ins_encode %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6893
    int vector_len = 0;
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6894
    __ vpsubb($dst$$XMMRegister, $src$$XMMRegister, $mem$$Address, vector_len);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6895
  %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6896
  ins_pipe( pipe_slow );
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6897
%}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6898
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6899
instruct vsub16B(vecX dst, vecX src) %{
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6900
  predicate(UseAVX == 0 && n->as_Vector()->length() == 16);
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6901
  match(Set dst (SubVB dst src));
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6902
  format %{ "psubb   $dst,$src\t! sub packed16B" %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6903
  ins_encode %{
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6904
    __ psubb($dst$$XMMRegister, $src$$XMMRegister);
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6905
  %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6906
  ins_pipe( pipe_slow );
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6907
%}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6908
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6909
instruct vsub16B_reg_avx(vecX dst, vecX src1, vecX src2) %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6910
  predicate(VM_Version::supports_avxonly() && n->as_Vector()->length() == 16);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6911
  match(Set dst (SubVB src1 src2));
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6912
  format %{ "vpsubb  $dst,$src1,$src2\t! sub packed16B" %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6913
  ins_encode %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6914
    int vector_len = 0;
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6915
    __ vpsubb($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister, vector_len);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6916
  %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6917
  ins_pipe( pipe_slow );
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6918
%}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6919
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6920
instruct vsub16B_reg_evex(vecX dst, vecX src1, vecX src2) %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6921
  predicate(VM_Version::supports_avx512bw() && n->as_Vector()->length() == 16);
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6922
  match(Set dst (SubVB src1 src2));
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6923
  format %{ "vpsubb  $dst,$src1,$src2\t! sub packed16B" %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6924
  ins_encode %{
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  6925
    int vector_len = 0;
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  6926
    __ vpsubb($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister, vector_len);
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6927
  %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6928
  ins_pipe( pipe_slow );
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6929
%}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6930
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6931
instruct vsub16B_reg_evex_special(vecX dst, vecX src1, vecX src2) %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6932
  predicate(VM_Version::supports_avx512nobw() && n->as_Vector()->length() == 16);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6933
  match(Set dst (SubVB dst src2));
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6934
  effect(TEMP src1);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6935
  format %{ "vpsubb  $dst,$src1,$src2\t! sub packed16B" %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6936
  ins_encode %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6937
    int vector_len = 0;
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6938
    __ vpsubb($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister, vector_len);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6939
  %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6940
  ins_pipe( pipe_slow );
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6941
%}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6942
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6943
instruct vsub16B_mem_avx(vecX dst, vecX src, memory mem) %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6944
  predicate(VM_Version::supports_avxonly() && n->as_Vector()->length() == 16);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6945
  match(Set dst (SubVB src (LoadVector mem)));
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6946
  format %{ "vpsubb  $dst,$src,$mem\t! sub packed16B" %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6947
  ins_encode %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6948
    int vector_len = 0;
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6949
    __ vpsubb($dst$$XMMRegister, $src$$XMMRegister, $mem$$Address, vector_len);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6950
  %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6951
  ins_pipe( pipe_slow );
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6952
%}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6953
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6954
instruct vsub16B_mem_evex(vecX dst, vecX src, memory mem) %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6955
  predicate(VM_Version::supports_avx512bw() && n->as_Vector()->length() == 16);
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6956
  match(Set dst (SubVB src (LoadVector mem)));
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6957
  format %{ "vpsubb  $dst,$src,$mem\t! sub packed16B" %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6958
  ins_encode %{
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  6959
    int vector_len = 0;
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  6960
    __ vpsubb($dst$$XMMRegister, $src$$XMMRegister, $mem$$Address, vector_len);
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6961
  %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6962
  ins_pipe( pipe_slow );
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6963
%}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6964
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6965
instruct vsub16B_mem_evex_special(vecX dst, vecX src, memory mem) %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6966
  predicate(VM_Version::supports_avx512nobw() && n->as_Vector()->length() == 16);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6967
  match(Set dst (SubVB dst (LoadVector mem)));
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6968
  effect(TEMP src);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6969
  format %{ "vpsubb  $dst,$src,$mem\t! sub packed16B" %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6970
  ins_encode %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6971
    int vector_len = 0;
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6972
    __ vpsubb($dst$$XMMRegister, $src$$XMMRegister, $mem$$Address, vector_len);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6973
  %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6974
  ins_pipe( pipe_slow );
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6975
%}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6976
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6977
instruct vsub32B_reg_avx(vecY dst, vecY src1, vecY src2) %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6978
  predicate(VM_Version::supports_avx256only() && n->as_Vector()->length() == 32);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6979
  match(Set dst (SubVB src1 src2));
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6980
  format %{ "vpsubb  $dst,$src1,$src2\t! sub packed32B" %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6981
  ins_encode %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6982
    int vector_len = 1;
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6983
    __ vpsubb($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister, vector_len);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6984
  %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6985
  ins_pipe( pipe_slow );
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6986
%}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6987
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6988
instruct vsub32B_reg_evex(vecY dst, vecY src1, vecY src2) %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6989
  predicate(VM_Version::supports_avx512bw() && n->as_Vector()->length() == 32);
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6990
  match(Set dst (SubVB src1 src2));
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6991
  format %{ "vpsubb  $dst,$src1,$src2\t! sub packed32B" %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6992
  ins_encode %{
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  6993
    int vector_len = 1;
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  6994
    __ vpsubb($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister, vector_len);
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6995
  %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6996
  ins_pipe( pipe_slow );
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6997
%}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  6998
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  6999
instruct vsub32B_reg_evex_special(vecY dst, vecY src1, vecY src2) %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7000
  predicate(VM_Version::supports_avx512nobw() && n->as_Vector()->length() == 32);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7001
  match(Set dst (SubVB dst src2));
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7002
  effect(TEMP src1);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7003
  format %{ "vpsubb  $dst,$src1,$src2\t! sub packed32B" %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7004
  ins_encode %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7005
    int vector_len = 1;
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7006
    __ vpsubb($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister, vector_len);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7007
  %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7008
  ins_pipe( pipe_slow );
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7009
%}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7010
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7011
instruct vsub32B_mem_avx(vecY dst, vecY src, memory mem) %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7012
  predicate(VM_Version::supports_avx256only() && n->as_Vector()->length() == 32);
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7013
  match(Set dst (SubVB src (LoadVector mem)));
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7014
  format %{ "vpsubb  $dst,$src,$mem\t! sub packed32B" %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7015
  ins_encode %{
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  7016
    int vector_len = 1;
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  7017
    __ vpsubb($dst$$XMMRegister, $src$$XMMRegister, $mem$$Address, vector_len);
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  7018
  %}
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  7019
  ins_pipe( pipe_slow );
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  7020
%}
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  7021
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7022
instruct vsub32B_mem_evex(vecY dst, vecY src, memory mem) %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7023
  predicate(VM_Version::supports_avx512bw() && n->as_Vector()->length() == 32);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7024
  match(Set dst (SubVB src (LoadVector mem)));
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7025
  format %{ "vpsubb  $dst,$src,$mem\t! sub packed32B" %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7026
  ins_encode %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7027
    int vector_len = 1;
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7028
    __ vpsubb($dst$$XMMRegister, $src$$XMMRegister, $mem$$Address, vector_len);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7029
  %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7030
  ins_pipe( pipe_slow );
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7031
%}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7032
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7033
instruct vsub32B_mem_evex_special(vecY dst, vecY src, memory mem) %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7034
  predicate(VM_Version::supports_avx512nobw() && n->as_Vector()->length() == 32);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7035
  match(Set dst (SubVB dst (LoadVector mem)));
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7036
  effect(TEMP src);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7037
  format %{ "vpsubb  $dst,$src,$mem\t! sub packed32B" %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7038
  ins_encode %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7039
    int vector_len = 1;
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7040
    __ vpsubb($dst$$XMMRegister, $src$$XMMRegister, $mem$$Address, vector_len);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7041
  %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7042
  ins_pipe( pipe_slow );
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7043
%}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7044
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  7045
instruct vsub64B_reg(vecZ dst, vecZ src1, vecZ src2) %{
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7046
  predicate(VM_Version::supports_avx512bw() && n->as_Vector()->length() == 64);
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  7047
  match(Set dst (SubVB src1 src2));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  7048
  format %{ "vpsubb  $dst,$src1,$src2\t! sub packed64B" %}
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  7049
  ins_encode %{
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  7050
    int vector_len = 2;
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  7051
    __ vpsubb($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister, vector_len);
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  7052
  %}
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  7053
  ins_pipe( pipe_slow );
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  7054
%}
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  7055
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  7056
instruct vsub64B_mem(vecZ dst, vecZ src, memory mem) %{
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7057
  predicate(VM_Version::supports_avx512bw() && n->as_Vector()->length() == 64);
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  7058
  match(Set dst (SubVB src (LoadVector mem)));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  7059
  format %{ "vpsubb  $dst,$src,$mem\t! sub packed64B" %}
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  7060
  ins_encode %{
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  7061
    int vector_len = 2;
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  7062
    __ vpsubb($dst$$XMMRegister, $src$$XMMRegister, $mem$$Address, vector_len);
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7063
  %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7064
  ins_pipe( pipe_slow );
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7065
%}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7066
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7067
// Shorts/Chars vector sub
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7068
instruct vsub2S(vecS dst, vecS src) %{
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7069
  predicate(UseAVX == 0 && n->as_Vector()->length() == 2);
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7070
  match(Set dst (SubVS dst src));
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7071
  format %{ "psubw   $dst,$src\t! sub packed2S" %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7072
  ins_encode %{
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7073
    __ psubw($dst$$XMMRegister, $src$$XMMRegister);
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7074
  %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7075
  ins_pipe( pipe_slow );
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7076
%}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7077
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7078
instruct vsub2S_reg_avx(vecS dst, vecS src1, vecS src2) %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7079
  predicate(VM_Version::supports_avxonly() && n->as_Vector()->length() == 2);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7080
  match(Set dst (SubVS src1 src2));
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7081
  format %{ "vpsubw  $dst,$src1,$src2\t! sub packed2S" %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7082
  ins_encode %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7083
    int vector_len = 0;
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7084
    __ vpsubw($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister, vector_len);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7085
  %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7086
  ins_pipe( pipe_slow );
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7087
%}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7088
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7089
instruct vsub2S_reg_evex(vecS dst, vecS src1, vecS src2) %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7090
  predicate(VM_Version::supports_avx512bw() && n->as_Vector()->length() == 2);
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7091
  match(Set dst (SubVS src1 src2));
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7092
  format %{ "vpsubw  $dst,$src1,$src2\t! sub packed2S" %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7093
  ins_encode %{
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  7094
    int vector_len = 0;
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  7095
    __ vpsubw($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister, vector_len);
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7096
  %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7097
  ins_pipe( pipe_slow );
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7098
%}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7099
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7100
instruct vsub2S_reg_evex_special(vecS dst, vecS src1, vecS src2) %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7101
  predicate(VM_Version::supports_avx512nobw() && n->as_Vector()->length() == 2);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7102
  match(Set dst (SubVS dst src2));
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7103
  effect(TEMP src1);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7104
  format %{ "vpsubw  $dst,$src1,$src2\t! sub packed2S" %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7105
  ins_encode %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7106
    int vector_len = 0;
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7107
    __ vpsubw($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister, vector_len);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7108
  %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7109
  ins_pipe( pipe_slow );
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7110
%}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7111
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7112
instruct vsub2S_mem_avx(vecS dst, vecS src, memory mem) %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7113
  predicate(VM_Version::supports_avxonly() && n->as_Vector()->length() == 2);
31410
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  7114
  match(Set dst (SubVS src (LoadVector mem)));
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  7115
  format %{ "vpsubw  $dst,$src,$mem\t! sub packed2S" %}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  7116
  ins_encode %{
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  7117
    int vector_len = 0;
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  7118
    __ vpsubw($dst$$XMMRegister, $src$$XMMRegister, $mem$$Address, vector_len);
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  7119
  %}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  7120
  ins_pipe( pipe_slow );
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  7121
%}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  7122
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7123
instruct vsub2S_mem_evex(vecS dst, vecS src, memory mem) %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7124
  predicate(VM_Version::supports_avx512bw() && n->as_Vector()->length() == 2);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7125
  match(Set dst (SubVS src (LoadVector mem)));
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7126
  format %{ "vpsubw  $dst,$src,$mem\t! sub packed2S" %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7127
  ins_encode %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7128
    int vector_len = 0;
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7129
    __ vpsubw($dst$$XMMRegister, $src$$XMMRegister, $mem$$Address, vector_len);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7130
  %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7131
  ins_pipe( pipe_slow );
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7132
%}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7133
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7134
instruct vsub2S_mem_evex_special(vecS dst, vecS src, memory mem) %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7135
  predicate(VM_Version::supports_avx512nobw() && n->as_Vector()->length() == 2);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7136
  match(Set dst (SubVS dst (LoadVector mem)));
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7137
  effect(TEMP src);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7138
  format %{ "vpsubw  $dst,$src,$mem\t! sub packed2S" %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7139
  ins_encode %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7140
    int vector_len = 0;
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7141
    __ vpsubw($dst$$XMMRegister, $src$$XMMRegister, $mem$$Address, vector_len);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7142
  %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7143
  ins_pipe( pipe_slow );
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7144
%}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7145
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7146
instruct vsub4S(vecD dst, vecD src) %{
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7147
  predicate(UseAVX == 0 && n->as_Vector()->length() == 4);
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7148
  match(Set dst (SubVS dst src));
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7149
  format %{ "psubw   $dst,$src\t! sub packed4S" %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7150
  ins_encode %{
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7151
    __ psubw($dst$$XMMRegister, $src$$XMMRegister);
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7152
  %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7153
  ins_pipe( pipe_slow );
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7154
%}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7155
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7156
instruct vsub4S_reg_avx(vecD dst, vecD src1, vecD src2) %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7157
  predicate(VM_Version::supports_avxonly() && n->as_Vector()->length() == 4);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7158
  match(Set dst (SubVS src1 src2));
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7159
  format %{ "vpsubw  $dst,$src1,$src2\t! sub packed4S" %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7160
  ins_encode %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7161
    int vector_len = 0;
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7162
    __ vpsubw($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister, vector_len);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7163
  %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7164
  ins_pipe( pipe_slow );
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7165
%}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7166
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7167
instruct vsub4S_reg_evex(vecD dst, vecD src1, vecD src2) %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7168
  predicate(VM_Version::supports_avx512bw() && n->as_Vector()->length() == 4);
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7169
  match(Set dst (SubVS src1 src2));
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7170
  format %{ "vpsubw  $dst,$src1,$src2\t! sub packed4S" %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7171
  ins_encode %{
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  7172
    int vector_len = 0;
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  7173
    __ vpsubw($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister, vector_len);
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7174
  %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7175
  ins_pipe( pipe_slow );
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7176
%}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7177
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7178
instruct vsub4S_reg_evex_special(vecD dst, vecD src1, vecD src2) %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7179
  predicate(VM_Version::supports_avx512nobw() && n->as_Vector()->length() == 4);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7180
  match(Set dst (SubVS dst src2));
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7181
  effect(TEMP src1);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7182
  format %{ "vpsubw  $dst,$src1,$src2\t! sub packed4S" %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7183
  ins_encode %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7184
    int vector_len = 0;
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7185
    __ vpsubw($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister, vector_len);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7186
  %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7187
  ins_pipe( pipe_slow );
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7188
%}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7189
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7190
instruct vsub4S_mem_avx(vecD dst, vecD src, memory mem) %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7191
  predicate(VM_Version::supports_avxonly() && n->as_Vector()->length() == 4);
31410
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  7192
  match(Set dst (SubVS src (LoadVector mem)));
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  7193
  format %{ "vpsubw  $dst,$src,$mem\t! sub packed4S" %}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  7194
  ins_encode %{
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  7195
    int vector_len = 0;
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  7196
    __ vpsubw($dst$$XMMRegister, $src$$XMMRegister, $mem$$Address, vector_len);
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  7197
  %}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  7198
  ins_pipe( pipe_slow );
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  7199
%}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  7200
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7201
instruct vsub4S_mem_evex(vecD dst, vecD src, memory mem) %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7202
  predicate(VM_Version::supports_avx512bw() && n->as_Vector()->length() == 4);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7203
  match(Set dst (SubVS src (LoadVector mem)));
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7204
  format %{ "vpsubw  $dst,$src,$mem\t! sub packed4S" %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7205
  ins_encode %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7206
    int vector_len = 0;
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7207
    __ vpsubw($dst$$XMMRegister, $src$$XMMRegister, $mem$$Address, vector_len);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7208
  %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7209
  ins_pipe( pipe_slow );
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7210
%}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7211
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7212
instruct vsub4S_mem_evex_special(vecD dst, vecD src, memory mem) %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7213
  predicate(VM_Version::supports_avx512nobw() && n->as_Vector()->length() == 4);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7214
  match(Set dst (SubVS dst (LoadVector mem)));
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7215
  effect(TEMP src);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7216
  format %{ "vpsubw  $dst,$src,$mem\t! sub packed4S" %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7217
  ins_encode %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7218
    int vector_len = 0;
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7219
    __ vpsubw($dst$$XMMRegister, $src$$XMMRegister, $mem$$Address, vector_len);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7220
  %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7221
  ins_pipe( pipe_slow );
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7222
%}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7223
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7224
instruct vsub8S(vecX dst, vecX src) %{
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7225
  predicate(UseAVX == 0 && n->as_Vector()->length() == 8);
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7226
  match(Set dst (SubVS dst src));
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7227
  format %{ "psubw   $dst,$src\t! sub packed8S" %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7228
  ins_encode %{
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7229
    __ psubw($dst$$XMMRegister, $src$$XMMRegister);
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7230
  %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7231
  ins_pipe( pipe_slow );
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7232
%}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7233
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7234
instruct vsub8S_reg_avx(vecX dst, vecX src1, vecX src2) %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7235
  predicate(VM_Version::supports_avxonly() && n->as_Vector()->length() == 8);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7236
  match(Set dst (SubVS src1 src2));
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7237
  format %{ "vpsubw  $dst,$src1,$src2\t! sub packed8S" %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7238
  ins_encode %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7239
    int vector_len = 0;
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7240
    __ vpsubw($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister, vector_len);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7241
  %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7242
  ins_pipe( pipe_slow );
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7243
%}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7244
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7245
instruct vsub8S_reg_evex(vecX dst, vecX src1, vecX src2) %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7246
  predicate(VM_Version::supports_avx512bw() && n->as_Vector()->length() == 8);
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7247
  match(Set dst (SubVS src1 src2));
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7248
  format %{ "vpsubw  $dst,$src1,$src2\t! sub packed8S" %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7249
  ins_encode %{
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  7250
    int vector_len = 0;
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  7251
    __ vpsubw($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister, vector_len);
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7252
  %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7253
  ins_pipe( pipe_slow );
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7254
%}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7255
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7256
instruct vsub8S_reg_evex_special(vecX dst, vecX src1, vecX src2) %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7257
  predicate(VM_Version::supports_avx512nobw() && n->as_Vector()->length() == 8);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7258
  match(Set dst (SubVS dst src2));
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7259
  effect(TEMP src1);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7260
  format %{ "vpsubw  $dst,$src1,$src2\t! sub packed8S" %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7261
  ins_encode %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7262
    int vector_len = 0;
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7263
    __ vpsubw($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister, vector_len);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7264
  %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7265
  ins_pipe( pipe_slow );
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7266
%}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7267
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7268
instruct vsub8S_mem_avx(vecX dst, vecX src, memory mem) %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7269
  predicate(VM_Version::supports_avxonly() && n->as_Vector()->length() == 8);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7270
  match(Set dst (SubVS src (LoadVector mem)));
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7271
  format %{ "vpsubw  $dst,$src,$mem\t! sub packed8S" %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7272
  ins_encode %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7273
    int vector_len = 0;
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7274
    __ vpsubw($dst$$XMMRegister, $src$$XMMRegister, $mem$$Address, vector_len);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7275
  %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7276
  ins_pipe( pipe_slow );
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7277
%}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7278
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7279
instruct vsub8S_mem_evex(vecX dst, vecX src, memory mem) %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7280
  predicate(VM_Version::supports_avx512bw() && n->as_Vector()->length() == 8);
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7281
  match(Set dst (SubVS src (LoadVector mem)));
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7282
  format %{ "vpsubw  $dst,$src,$mem\t! sub packed8S" %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7283
  ins_encode %{
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  7284
    int vector_len = 0;
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  7285
    __ vpsubw($dst$$XMMRegister, $src$$XMMRegister, $mem$$Address, vector_len);
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7286
  %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7287
  ins_pipe( pipe_slow );
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7288
%}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7289
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7290
instruct vsub8S_mem_evex_special(vecX dst, vecX src, memory mem) %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7291
  predicate(VM_Version::supports_avx512nobw() && n->as_Vector()->length() == 8);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7292
  match(Set dst (SubVS dst (LoadVector mem)));
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7293
  effect(TEMP src);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7294
  format %{ "vpsubw  $dst,$src,$mem\t! sub packed8S" %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7295
  ins_encode %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7296
    int vector_len = 0;
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7297
    __ vpsubw($dst$$XMMRegister, $src$$XMMRegister, $mem$$Address, vector_len);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7298
  %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7299
  ins_pipe( pipe_slow );
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7300
%}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7301
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7302
instruct vsub16S_reg_avx(vecY dst, vecY src1, vecY src2) %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7303
  predicate(VM_Version::supports_avx256only() && n->as_Vector()->length() == 16);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7304
  match(Set dst (SubVS src1 src2));
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7305
  format %{ "vpsubw  $dst,$src1,$src2\t! sub packed16S" %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7306
  ins_encode %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7307
    int vector_len = 1;
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7308
    __ vpsubw($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister, vector_len);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7309
  %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7310
  ins_pipe( pipe_slow );
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7311
%}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7312
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7313
instruct vsub16S_reg_evex(vecY dst, vecY src1, vecY src2) %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7314
  predicate(VM_Version::supports_avx512bw() && n->as_Vector()->length() == 16);
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7315
  match(Set dst (SubVS src1 src2));
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7316
  format %{ "vpsubw  $dst,$src1,$src2\t! sub packed16S" %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7317
  ins_encode %{
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  7318
    int vector_len = 1;
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  7319
    __ vpsubw($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister, vector_len);
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7320
  %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7321
  ins_pipe( pipe_slow );
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7322
%}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7323
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7324
instruct vsub16S_reg_evex_special(vecY dst, vecY src1, vecY src2) %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7325
  predicate(VM_Version::supports_avx512nobw() && n->as_Vector()->length() == 16);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7326
  match(Set dst (SubVS dst src2));
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7327
  effect(TEMP src1);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7328
  format %{ "vpsubw  $dst,$src1,$src2\t! sub packed16S" %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7329
  ins_encode %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7330
    int vector_len = 1;
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7331
    __ vpsubw($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister, vector_len);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7332
  %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7333
  ins_pipe( pipe_slow );
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7334
%}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7335
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7336
instruct vsub16S_mem_avx(vecY dst, vecY src, memory mem) %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7337
  predicate(VM_Version::supports_avx256only() && n->as_Vector()->length() == 16);
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7338
  match(Set dst (SubVS src (LoadVector mem)));
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7339
  format %{ "vpsubw  $dst,$src,$mem\t! sub packed16S" %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7340
  ins_encode %{
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  7341
    int vector_len = 1;
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  7342
    __ vpsubw($dst$$XMMRegister, $src$$XMMRegister, $mem$$Address, vector_len);
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  7343
  %}
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  7344
  ins_pipe( pipe_slow );
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  7345
%}
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  7346
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7347
instruct vsub16S_mem_evex(vecY dst, vecY src, memory mem) %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7348
  predicate(VM_Version::supports_avx512bw() && n->as_Vector()->length() == 16);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7349
  match(Set dst (SubVS src (LoadVector mem)));
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7350
  format %{ "vpsubw  $dst,$src,$mem\t! sub packed16S" %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7351
  ins_encode %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7352
    int vector_len = 1;
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7353
    __ vpsubw($dst$$XMMRegister, $src$$XMMRegister, $mem$$Address, vector_len);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7354
  %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7355
  ins_pipe( pipe_slow );
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7356
%}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7357
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7358
instruct vsub16S_mem_evex_special(vecY dst, vecY src, memory mem) %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7359
  predicate(VM_Version::supports_avx512nobw() && n->as_Vector()->length() == 16);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7360
  match(Set dst (SubVS dst (LoadVector mem)));
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7361
   effect(TEMP src);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7362
  format %{ "vpsubw  $dst,$src,$mem\t! sub packed16S" %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7363
  ins_encode %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7364
    int vector_len = 1;
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7365
    __ vpsubw($dst$$XMMRegister, $src$$XMMRegister, $mem$$Address, vector_len);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7366
  %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7367
  ins_pipe( pipe_slow );
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7368
%}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7369
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  7370
instruct vsub32S_reg(vecZ dst, vecZ src1, vecZ src2) %{
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7371
  predicate(VM_Version::supports_avx512bw() && n->as_Vector()->length() == 32);
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  7372
  match(Set dst (SubVS src1 src2));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  7373
  format %{ "vpsubw  $dst,$src1,$src2\t! sub packed32S" %}
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  7374
  ins_encode %{
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  7375
    int vector_len = 2;
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  7376
    __ vpsubw($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister, vector_len);
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  7377
  %}
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  7378
  ins_pipe( pipe_slow );
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  7379
%}
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  7380
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  7381
instruct vsub32S_mem(vecZ dst, vecZ src, memory mem) %{
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7382
  predicate(VM_Version::supports_avx512bw() && n->as_Vector()->length() == 32);
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  7383
  match(Set dst (SubVS src (LoadVector mem)));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  7384
  format %{ "vpsubw  $dst,$src,$mem\t! sub packed32S" %}
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  7385
  ins_encode %{
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  7386
    int vector_len = 2;
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  7387
    __ vpsubw($dst$$XMMRegister, $src$$XMMRegister, $mem$$Address, vector_len);
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7388
  %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7389
  ins_pipe( pipe_slow );
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7390
%}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7391
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7392
// Integers vector sub
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7393
instruct vsub2I(vecD dst, vecD src) %{
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7394
  predicate(n->as_Vector()->length() == 2);
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7395
  match(Set dst (SubVI dst src));
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7396
  format %{ "psubd   $dst,$src\t! sub packed2I" %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7397
  ins_encode %{
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7398
    __ psubd($dst$$XMMRegister, $src$$XMMRegister);
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7399
  %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7400
  ins_pipe( pipe_slow );
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7401
%}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7402
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7403
instruct vsub2I_reg(vecD dst, vecD src1, vecD src2) %{
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7404
  predicate(UseAVX > 0 && n->as_Vector()->length() == 2);
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7405
  match(Set dst (SubVI src1 src2));
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7406
  format %{ "vpsubd  $dst,$src1,$src2\t! sub packed2I" %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7407
  ins_encode %{
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  7408
    int vector_len = 0;
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  7409
    __ vpsubd($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister, vector_len);
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7410
  %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7411
  ins_pipe( pipe_slow );
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7412
%}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7413
31410
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  7414
instruct vsub2I_mem(vecD dst, vecD src, memory mem) %{
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  7415
  predicate(UseAVX > 0 && n->as_Vector()->length() == 2);
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  7416
  match(Set dst (SubVI src (LoadVector mem)));
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  7417
  format %{ "vpsubd  $dst,$src,$mem\t! sub packed2I" %}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  7418
  ins_encode %{
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  7419
    int vector_len = 0;
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  7420
    __ vpsubd($dst$$XMMRegister, $src$$XMMRegister, $mem$$Address, vector_len);
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  7421
  %}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  7422
  ins_pipe( pipe_slow );
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  7423
%}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  7424
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7425
instruct vsub4I(vecX dst, vecX src) %{
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7426
  predicate(n->as_Vector()->length() == 4);
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7427
  match(Set dst (SubVI dst src));
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7428
  format %{ "psubd   $dst,$src\t! sub packed4I" %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7429
  ins_encode %{
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7430
    __ psubd($dst$$XMMRegister, $src$$XMMRegister);
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7431
  %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7432
  ins_pipe( pipe_slow );
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7433
%}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7434
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7435
instruct vsub4I_reg(vecX dst, vecX src1, vecX src2) %{
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7436
  predicate(UseAVX > 0 && n->as_Vector()->length() == 4);
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7437
  match(Set dst (SubVI src1 src2));
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7438
  format %{ "vpsubd  $dst,$src1,$src2\t! sub packed4I" %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7439
  ins_encode %{
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  7440
    int vector_len = 0;
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  7441
    __ vpsubd($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister, vector_len);
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7442
  %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7443
  ins_pipe( pipe_slow );
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7444
%}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7445
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7446
instruct vsub4I_mem(vecX dst, vecX src, memory mem) %{
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7447
  predicate(UseAVX > 0 && n->as_Vector()->length() == 4);
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7448
  match(Set dst (SubVI src (LoadVector mem)));
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7449
  format %{ "vpsubd  $dst,$src,$mem\t! sub packed4I" %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7450
  ins_encode %{
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  7451
    int vector_len = 0;
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  7452
    __ vpsubd($dst$$XMMRegister, $src$$XMMRegister, $mem$$Address, vector_len);
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7453
  %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7454
  ins_pipe( pipe_slow );
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7455
%}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7456
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7457
instruct vsub8I_reg(vecY dst, vecY src1, vecY src2) %{
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7458
  predicate(UseAVX > 1 && n->as_Vector()->length() == 8);
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7459
  match(Set dst (SubVI src1 src2));
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7460
  format %{ "vpsubd  $dst,$src1,$src2\t! sub packed8I" %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7461
  ins_encode %{
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  7462
    int vector_len = 1;
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  7463
    __ vpsubd($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister, vector_len);
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7464
  %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7465
  ins_pipe( pipe_slow );
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7466
%}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7467
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7468
instruct vsub8I_mem(vecY dst, vecY src, memory mem) %{
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7469
  predicate(UseAVX > 1 && n->as_Vector()->length() == 8);
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7470
  match(Set dst (SubVI src (LoadVector mem)));
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7471
  format %{ "vpsubd  $dst,$src,$mem\t! sub packed8I" %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7472
  ins_encode %{
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  7473
    int vector_len = 1;
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  7474
    __ vpsubd($dst$$XMMRegister, $src$$XMMRegister, $mem$$Address, vector_len);
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  7475
  %}
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  7476
  ins_pipe( pipe_slow );
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  7477
%}
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  7478
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  7479
instruct vsub16I_reg(vecZ dst, vecZ src1, vecZ src2) %{
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  7480
  predicate(UseAVX > 2 && n->as_Vector()->length() == 16);
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  7481
  match(Set dst (SubVI src1 src2));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  7482
  format %{ "vpsubd  $dst,$src1,$src2\t! sub packed16I" %}
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  7483
  ins_encode %{
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  7484
    int vector_len = 2;
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  7485
    __ vpsubd($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister, vector_len);
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  7486
  %}
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  7487
  ins_pipe( pipe_slow );
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  7488
%}
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  7489
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  7490
instruct vsub16I_mem(vecZ dst, vecZ src, memory mem) %{
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  7491
  predicate(UseAVX > 2 && n->as_Vector()->length() == 16);
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  7492
  match(Set dst (SubVI src (LoadVector mem)));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  7493
  format %{ "vpsubd  $dst,$src,$mem\t! sub packed16I" %}
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  7494
  ins_encode %{
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  7495
    int vector_len = 2;
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  7496
    __ vpsubd($dst$$XMMRegister, $src$$XMMRegister, $mem$$Address, vector_len);
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7497
  %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7498
  ins_pipe( pipe_slow );
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7499
%}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7500
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7501
// Longs vector sub
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7502
instruct vsub2L(vecX dst, vecX src) %{
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7503
  predicate(n->as_Vector()->length() == 2);
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7504
  match(Set dst (SubVL dst src));
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7505
  format %{ "psubq   $dst,$src\t! sub packed2L" %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7506
  ins_encode %{
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7507
    __ psubq($dst$$XMMRegister, $src$$XMMRegister);
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7508
  %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7509
  ins_pipe( pipe_slow );
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7510
%}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7511
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7512
instruct vsub2L_reg(vecX dst, vecX src1, vecX src2) %{
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7513
  predicate(UseAVX > 0 && n->as_Vector()->length() == 2);
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7514
  match(Set dst (SubVL src1 src2));
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7515
  format %{ "vpsubq  $dst,$src1,$src2\t! sub packed2L" %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7516
  ins_encode %{
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  7517
    int vector_len = 0;
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  7518
    __ vpsubq($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister, vector_len);
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7519
  %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7520
  ins_pipe( pipe_slow );
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7521
%}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7522
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7523
instruct vsub2L_mem(vecX dst, vecX src, memory mem) %{
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7524
  predicate(UseAVX > 0 && n->as_Vector()->length() == 2);
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7525
  match(Set dst (SubVL src (LoadVector mem)));
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7526
  format %{ "vpsubq  $dst,$src,$mem\t! sub packed2L" %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7527
  ins_encode %{
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  7528
    int vector_len = 0;
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  7529
    __ vpsubq($dst$$XMMRegister, $src$$XMMRegister, $mem$$Address, vector_len);
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7530
  %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7531
  ins_pipe( pipe_slow );
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7532
%}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7533
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7534
instruct vsub4L_reg(vecY dst, vecY src1, vecY src2) %{
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7535
  predicate(UseAVX > 1 && n->as_Vector()->length() == 4);
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7536
  match(Set dst (SubVL src1 src2));
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7537
  format %{ "vpsubq  $dst,$src1,$src2\t! sub packed4L" %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7538
  ins_encode %{
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  7539
    int vector_len = 1;
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  7540
    __ vpsubq($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister, vector_len);
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7541
  %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7542
  ins_pipe( pipe_slow );
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7543
%}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7544
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7545
instruct vsub4L_mem(vecY dst, vecY src, memory mem) %{
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7546
  predicate(UseAVX > 1 && n->as_Vector()->length() == 4);
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7547
  match(Set dst (SubVL src (LoadVector mem)));
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7548
  format %{ "vpsubq  $dst,$src,$mem\t! sub packed4L" %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7549
  ins_encode %{
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  7550
    int vector_len = 1;
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  7551
    __ vpsubq($dst$$XMMRegister, $src$$XMMRegister, $mem$$Address, vector_len);
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  7552
  %}
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  7553
  ins_pipe( pipe_slow );
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  7554
%}
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  7555
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  7556
instruct vsub8L_reg(vecZ dst, vecZ src1, vecZ src2) %{
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  7557
  predicate(UseAVX > 2 && n->as_Vector()->length() == 8);
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  7558
  match(Set dst (SubVL src1 src2));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  7559
  format %{ "vpsubq  $dst,$src1,$src2\t! sub packed8L" %}
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  7560
  ins_encode %{
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  7561
    int vector_len = 2;
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  7562
    __ vpsubq($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister, vector_len);
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  7563
  %}
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  7564
  ins_pipe( pipe_slow );
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  7565
%}
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  7566
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  7567
instruct vsub8L_mem(vecZ dst, vecZ src, memory mem) %{
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  7568
  predicate(UseAVX > 2 && n->as_Vector()->length() == 8);
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  7569
  match(Set dst (SubVL src (LoadVector mem)));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  7570
  format %{ "vpsubq  $dst,$src,$mem\t! sub packed8L" %}
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  7571
  ins_encode %{
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  7572
    int vector_len = 2;
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  7573
    __ vpsubq($dst$$XMMRegister, $src$$XMMRegister, $mem$$Address, vector_len);
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7574
  %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7575
  ins_pipe( pipe_slow );
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7576
%}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7577
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7578
// Floats vector sub
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7579
instruct vsub2F(vecD dst, vecD src) %{
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7580
  predicate(n->as_Vector()->length() == 2);
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7581
  match(Set dst (SubVF dst src));
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7582
  format %{ "subps   $dst,$src\t! sub packed2F" %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7583
  ins_encode %{
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7584
    __ subps($dst$$XMMRegister, $src$$XMMRegister);
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7585
  %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7586
  ins_pipe( pipe_slow );
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7587
%}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7588
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7589
instruct vsub2F_reg(vecD dst, vecD src1, vecD src2) %{
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7590
  predicate(UseAVX > 0 && n->as_Vector()->length() == 2);
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7591
  match(Set dst (SubVF src1 src2));
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7592
  format %{ "vsubps  $dst,$src1,$src2\t! sub packed2F" %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7593
  ins_encode %{
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  7594
    int vector_len = 0;
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  7595
    __ vsubps($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister, vector_len);
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7596
  %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7597
  ins_pipe( pipe_slow );
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7598
%}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7599
31410
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  7600
instruct vsub2F_mem(vecD dst, vecD src, memory mem) %{
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  7601
  predicate(UseAVX > 0 && n->as_Vector()->length() == 2);
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  7602
  match(Set dst (SubVF src (LoadVector mem)));
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  7603
  format %{ "vsubps  $dst,$src,$mem\t! sub packed2F" %}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  7604
  ins_encode %{
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  7605
    int vector_len = 0;
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  7606
    __ vsubps($dst$$XMMRegister, $src$$XMMRegister, $mem$$Address, vector_len);
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  7607
  %}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  7608
  ins_pipe( pipe_slow );
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  7609
%}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  7610
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7611
instruct vsub4F(vecX dst, vecX src) %{
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7612
  predicate(n->as_Vector()->length() == 4);
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7613
  match(Set dst (SubVF dst src));
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7614
  format %{ "subps   $dst,$src\t! sub packed4F" %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7615
  ins_encode %{
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7616
    __ subps($dst$$XMMRegister, $src$$XMMRegister);
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7617
  %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7618
  ins_pipe( pipe_slow );
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7619
%}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7620
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7621
instruct vsub4F_reg(vecX dst, vecX src1, vecX src2) %{
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7622
  predicate(UseAVX > 0 && n->as_Vector()->length() == 4);
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7623
  match(Set dst (SubVF src1 src2));
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7624
  format %{ "vsubps  $dst,$src1,$src2\t! sub packed4F" %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7625
  ins_encode %{
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  7626
    int vector_len = 0;
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  7627
    __ vsubps($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister, vector_len);
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7628
  %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7629
  ins_pipe( pipe_slow );
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7630
%}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7631
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7632
instruct vsub4F_mem(vecX dst, vecX src, memory mem) %{
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7633
  predicate(UseAVX > 0 && n->as_Vector()->length() == 4);
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7634
  match(Set dst (SubVF src (LoadVector mem)));
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7635
  format %{ "vsubps  $dst,$src,$mem\t! sub packed4F" %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7636
  ins_encode %{
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  7637
    int vector_len = 0;
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  7638
    __ vsubps($dst$$XMMRegister, $src$$XMMRegister, $mem$$Address, vector_len);
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7639
  %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7640
  ins_pipe( pipe_slow );
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7641
%}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7642
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7643
instruct vsub8F_reg(vecY dst, vecY src1, vecY src2) %{
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7644
  predicate(UseAVX > 0 && n->as_Vector()->length() == 8);
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7645
  match(Set dst (SubVF src1 src2));
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7646
  format %{ "vsubps  $dst,$src1,$src2\t! sub packed8F" %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7647
  ins_encode %{
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  7648
    int vector_len = 1;
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  7649
    __ vsubps($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister, vector_len);
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7650
  %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7651
  ins_pipe( pipe_slow );
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7652
%}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7653
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7654
instruct vsub8F_mem(vecY dst, vecY src, memory mem) %{
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7655
  predicate(UseAVX > 0 && n->as_Vector()->length() == 8);
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7656
  match(Set dst (SubVF src (LoadVector mem)));
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7657
  format %{ "vsubps  $dst,$src,$mem\t! sub packed8F" %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7658
  ins_encode %{
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  7659
    int vector_len = 1;
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  7660
    __ vsubps($dst$$XMMRegister, $src$$XMMRegister, $mem$$Address, vector_len);
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  7661
  %}
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  7662
  ins_pipe( pipe_slow );
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  7663
%}
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  7664
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  7665
instruct vsub16F_reg(vecZ dst, vecZ src1, vecZ src2) %{
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  7666
  predicate(UseAVX > 2 && n->as_Vector()->length() == 16);
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  7667
  match(Set dst (SubVF src1 src2));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  7668
  format %{ "vsubps  $dst,$src1,$src2\t! sub packed16F" %}
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  7669
  ins_encode %{
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  7670
    int vector_len = 2;
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  7671
    __ vsubps($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister, vector_len);
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  7672
  %}
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  7673
  ins_pipe( pipe_slow );
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  7674
%}
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  7675
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  7676
instruct vsub16F_mem(vecZ dst, vecZ src, memory mem) %{
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  7677
  predicate(UseAVX > 2 && n->as_Vector()->length() == 16);
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  7678
  match(Set dst (SubVF src (LoadVector mem)));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  7679
  format %{ "vsubps  $dst,$src,$mem\t! sub packed16F" %}
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  7680
  ins_encode %{
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  7681
    int vector_len = 2;
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  7682
    __ vsubps($dst$$XMMRegister, $src$$XMMRegister, $mem$$Address, vector_len);
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7683
  %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7684
  ins_pipe( pipe_slow );
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7685
%}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7686
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7687
// Doubles vector sub
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7688
instruct vsub2D(vecX dst, vecX src) %{
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7689
  predicate(n->as_Vector()->length() == 2);
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7690
  match(Set dst (SubVD dst src));
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7691
  format %{ "subpd   $dst,$src\t! sub packed2D" %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7692
  ins_encode %{
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7693
    __ subpd($dst$$XMMRegister, $src$$XMMRegister);
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7694
  %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7695
  ins_pipe( pipe_slow );
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7696
%}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7697
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7698
instruct vsub2D_reg(vecX dst, vecX src1, vecX src2) %{
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7699
  predicate(UseAVX > 0 && n->as_Vector()->length() == 2);
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7700
  match(Set dst (SubVD src1 src2));
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7701
  format %{ "vsubpd  $dst,$src1,$src2\t! sub packed2D" %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7702
  ins_encode %{
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  7703
    int vector_len = 0;
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  7704
    __ vsubpd($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister, vector_len);
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7705
  %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7706
  ins_pipe( pipe_slow );
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7707
%}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7708
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7709
instruct vsub2D_mem(vecX dst, vecX src, memory mem) %{
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7710
  predicate(UseAVX > 0 && n->as_Vector()->length() == 2);
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7711
  match(Set dst (SubVD src (LoadVector mem)));
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7712
  format %{ "vsubpd  $dst,$src,$mem\t! sub packed2D" %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7713
  ins_encode %{
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  7714
    int vector_len = 0;
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  7715
    __ vsubpd($dst$$XMMRegister, $src$$XMMRegister, $mem$$Address, vector_len);
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7716
  %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7717
  ins_pipe( pipe_slow );
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7718
%}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7719
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7720
instruct vsub4D_reg(vecY dst, vecY src1, vecY src2) %{
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7721
  predicate(UseAVX > 0 && n->as_Vector()->length() == 4);
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7722
  match(Set dst (SubVD src1 src2));
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7723
  format %{ "vsubpd  $dst,$src1,$src2\t! sub packed4D" %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7724
  ins_encode %{
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  7725
    int vector_len = 1;
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  7726
    __ vsubpd($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister, vector_len);
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7727
  %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7728
  ins_pipe( pipe_slow );
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7729
%}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7730
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7731
instruct vsub4D_mem(vecY dst, vecY src, memory mem) %{
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7732
  predicate(UseAVX > 0 && n->as_Vector()->length() == 4);
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7733
  match(Set dst (SubVD src (LoadVector mem)));
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7734
  format %{ "vsubpd  $dst,$src,$mem\t! sub packed4D" %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7735
  ins_encode %{
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  7736
    int vector_len = 1;
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  7737
    __ vsubpd($dst$$XMMRegister, $src$$XMMRegister, $mem$$Address, vector_len);
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  7738
  %}
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  7739
  ins_pipe( pipe_slow );
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  7740
%}
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  7741
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  7742
instruct vsub8D_reg(vecZ dst, vecZ src1, vecZ src2) %{
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  7743
  predicate(UseAVX > 2 && n->as_Vector()->length() == 8);
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  7744
  match(Set dst (SubVD src1 src2));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  7745
  format %{ "vsubpd  $dst,$src1,$src2\t! sub packed8D" %}
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  7746
  ins_encode %{
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  7747
    int vector_len = 2;
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  7748
    __ vsubpd($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister, vector_len);
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  7749
  %}
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  7750
  ins_pipe( pipe_slow );
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  7751
%}
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  7752
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  7753
instruct vsub8D_mem(vecZ dst, vecZ src, memory mem) %{
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  7754
  predicate(UseAVX > 2 && n->as_Vector()->length() == 8);
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  7755
  match(Set dst (SubVD src (LoadVector mem)));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  7756
  format %{ "vsubpd  $dst,$src,$mem\t! sub packed8D" %}
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  7757
  ins_encode %{
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  7758
    int vector_len = 2;
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  7759
    __ vsubpd($dst$$XMMRegister, $src$$XMMRegister, $mem$$Address, vector_len);
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7760
  %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7761
  ins_pipe( pipe_slow );
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7762
%}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7763
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7764
// --------------------------------- MUL --------------------------------------
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7765
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7766
// Shorts/Chars vector mul
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7767
instruct vmul2S(vecS dst, vecS src) %{
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7768
  predicate(UseAVX == 0 && n->as_Vector()->length() == 2);
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7769
  match(Set dst (MulVS dst src));
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7770
  format %{ "pmullw $dst,$src\t! mul packed2S" %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7771
  ins_encode %{
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7772
    __ pmullw($dst$$XMMRegister, $src$$XMMRegister);
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7773
  %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7774
  ins_pipe( pipe_slow );
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7775
%}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7776
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7777
instruct vmul2S_reg_avx(vecS dst, vecS src1, vecS src2) %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7778
  predicate(VM_Version::supports_avxonly() && n->as_Vector()->length() == 2);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7779
  match(Set dst (MulVS src1 src2));
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7780
  format %{ "vpmullw $dst,$src1,$src2\t! mul packed2S" %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7781
  ins_encode %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7782
    int vector_len = 0;
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7783
    __ vpmullw($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister, vector_len);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7784
  %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7785
  ins_pipe( pipe_slow );
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7786
%}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7787
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7788
instruct vmul2S_reg_evex(vecS dst, vecS src1, vecS src2) %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7789
  predicate(VM_Version::supports_avx512bw() && n->as_Vector()->length() == 2);
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7790
  match(Set dst (MulVS src1 src2));
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7791
  format %{ "vpmullw $dst,$src1,$src2\t! mul packed2S" %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7792
  ins_encode %{
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  7793
    int vector_len = 0;
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  7794
    __ vpmullw($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister, vector_len);
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7795
  %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7796
  ins_pipe( pipe_slow );
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7797
%}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7798
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7799
instruct vmul2S_evex_special(vecS dst, vecS src1, vecS src2) %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7800
  predicate(VM_Version::supports_avx512nobw() && n->as_Vector()->length() == 2);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7801
  match(Set dst (MulVS dst src2));
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7802
  effect(TEMP src1);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7803
  format %{ "vpmullw $dst,$src1,$src2\t! mul packed2S" %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7804
  ins_encode %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7805
    int vector_len = 0;
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7806
    __ vpmullw($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister, vector_len);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7807
  %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7808
  ins_pipe( pipe_slow );
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7809
%}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7810
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7811
instruct vmul2S_mem_avx(vecS dst, vecS src, memory mem) %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7812
  predicate(VM_Version::supports_avxonly() && n->as_Vector()->length() == 2);
31410
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  7813
  match(Set dst (MulVS src (LoadVector mem)));
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  7814
  format %{ "vpmullw $dst,$src,$mem\t! mul packed2S" %}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  7815
  ins_encode %{
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  7816
    int vector_len = 0;
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  7817
    __ vpmullw($dst$$XMMRegister, $src$$XMMRegister, $mem$$Address, vector_len);
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  7818
  %}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  7819
  ins_pipe( pipe_slow );
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  7820
%}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  7821
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7822
instruct vmul2S_mem_evex(vecS dst, vecS src, memory mem) %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7823
  predicate(VM_Version::supports_avx512bw() && n->as_Vector()->length() == 2);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7824
  match(Set dst (MulVS src (LoadVector mem)));
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7825
  format %{ "vpmullw $dst,$src,$mem\t! mul packed2S" %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7826
  ins_encode %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7827
    int vector_len = 0;
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7828
    __ vpmullw($dst$$XMMRegister, $src$$XMMRegister, $mem$$Address, vector_len);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7829
  %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7830
  ins_pipe( pipe_slow );
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7831
%}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7832
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7833
instruct vmul2S_mem_evex_special(vecS dst, vecS src, memory mem) %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7834
  predicate(VM_Version::supports_avx512nobw() && n->as_Vector()->length() == 2);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7835
  match(Set dst (MulVS dst (LoadVector mem)));
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7836
  effect(TEMP src);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7837
  format %{ "vpmullw $dst,$src,$mem\t! mul packed2S" %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7838
  ins_encode %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7839
    int vector_len = 0;
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7840
    __ vpmullw($dst$$XMMRegister, $src$$XMMRegister, $mem$$Address, vector_len);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7841
  %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7842
  ins_pipe( pipe_slow );
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7843
%}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7844
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7845
instruct vmul4S(vecD dst, vecD src) %{
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7846
  predicate(UseAVX == 0 && n->as_Vector()->length() == 4);
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7847
  match(Set dst (MulVS dst src));
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7848
  format %{ "pmullw  $dst,$src\t! mul packed4S" %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7849
  ins_encode %{
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7850
    __ pmullw($dst$$XMMRegister, $src$$XMMRegister);
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7851
  %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7852
  ins_pipe( pipe_slow );
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7853
%}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7854
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7855
instruct vmul4S_reg_avx(vecD dst, vecD src1, vecD src2) %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7856
  predicate(VM_Version::supports_avxonly() && n->as_Vector()->length() == 4);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7857
  match(Set dst (MulVS src1 src2));
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7858
  format %{ "vpmullw $dst,$src1,$src2\t! mul packed4S" %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7859
  ins_encode %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7860
    int vector_len = 0;
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7861
    __ vpmullw($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister, vector_len);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7862
  %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7863
  ins_pipe( pipe_slow );
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7864
%}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7865
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7866
instruct vmul4S_reg_evex(vecD dst, vecD src1, vecD src2) %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7867
  predicate(VM_Version::supports_avx512bw() && n->as_Vector()->length() == 4);
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7868
  match(Set dst (MulVS src1 src2));
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7869
  format %{ "vpmullw $dst,$src1,$src2\t! mul packed4S" %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7870
  ins_encode %{
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  7871
    int vector_len = 0;
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  7872
    __ vpmullw($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister, vector_len);
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7873
  %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7874
  ins_pipe( pipe_slow );
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7875
%}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7876
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7877
instruct vmul4S_reg_evex_special(vecD dst, vecD src1, vecD src2) %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7878
  predicate(VM_Version::supports_avx512nobw() && n->as_Vector()->length() == 4);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7879
  match(Set dst (MulVS dst src2));
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7880
  effect(TEMP src1);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7881
  format %{ "vpmullw $dst,$src1,$src2\t! mul packed4S" %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7882
  ins_encode %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7883
    int vector_len = 0;
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7884
    __ vpmullw($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister, vector_len);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7885
  %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7886
  ins_pipe( pipe_slow );
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7887
%}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7888
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7889
instruct vmul4S_mem_avx(vecD dst, vecD src, memory mem) %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7890
  predicate(VM_Version::supports_avxonly() && n->as_Vector()->length() == 4);
31410
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  7891
  match(Set dst (MulVS src (LoadVector mem)));
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  7892
  format %{ "vpmullw $dst,$src,$mem\t! mul packed4S" %}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  7893
  ins_encode %{
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  7894
    int vector_len = 0;
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  7895
    __ vpmullw($dst$$XMMRegister, $src$$XMMRegister, $mem$$Address, vector_len);
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  7896
  %}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  7897
  ins_pipe( pipe_slow );
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  7898
%}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  7899
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7900
instruct vmul4S_mem_evex(vecD dst, vecD src, memory mem) %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7901
  predicate(VM_Version::supports_avx512bw() && n->as_Vector()->length() == 4);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7902
  match(Set dst (MulVS src (LoadVector mem)));
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7903
  format %{ "vpmullw $dst,$src,$mem\t! mul packed4S" %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7904
  ins_encode %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7905
    int vector_len = 0;
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7906
    __ vpmullw($dst$$XMMRegister, $src$$XMMRegister, $mem$$Address, vector_len);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7907
  %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7908
  ins_pipe( pipe_slow );
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7909
%}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7910
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7911
instruct vmul4S_mem_evex_special(vecD dst, vecD src, memory mem) %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7912
  predicate(VM_Version::supports_avx512nobw() && n->as_Vector()->length() == 4);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7913
  match(Set dst (MulVS dst (LoadVector mem)));
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7914
  effect(TEMP src);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7915
  format %{ "vpmullw $dst,$src,$mem\t! mul packed4S" %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7916
  ins_encode %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7917
    int vector_len = 0;
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7918
    __ vpmullw($dst$$XMMRegister, $src$$XMMRegister, $mem$$Address, vector_len);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7919
  %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7920
  ins_pipe( pipe_slow );
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7921
%}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7922
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7923
instruct vmul8S(vecX dst, vecX src) %{
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7924
  predicate(UseAVX == 0 && n->as_Vector()->length() == 8);
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7925
  match(Set dst (MulVS dst src));
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7926
  format %{ "pmullw  $dst,$src\t! mul packed8S" %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7927
  ins_encode %{
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7928
    __ pmullw($dst$$XMMRegister, $src$$XMMRegister);
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7929
  %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7930
  ins_pipe( pipe_slow );
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7931
%}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7932
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7933
instruct vmul8S_reg_avx(vecX dst, vecX src1, vecX src2) %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7934
  predicate(VM_Version::supports_avxonly() && n->as_Vector()->length() == 8);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7935
  match(Set dst (MulVS src1 src2));
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7936
  format %{ "vpmullw $dst,$src1,$src2\t! mul packed8S" %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7937
  ins_encode %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7938
    int vector_len = 0;
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7939
    __ vpmullw($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister, vector_len);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7940
  %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7941
  ins_pipe( pipe_slow );
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7942
%}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7943
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7944
instruct vmul8S_reg_evex(vecX dst, vecX src1, vecX src2) %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7945
  predicate(VM_Version::supports_avx512bw() && n->as_Vector()->length() == 8);
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7946
  match(Set dst (MulVS src1 src2));
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7947
  format %{ "vpmullw $dst,$src1,$src2\t! mul packed8S" %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7948
  ins_encode %{
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  7949
    int vector_len = 0;
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  7950
    __ vpmullw($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister, vector_len);
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7951
  %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7952
  ins_pipe( pipe_slow );
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7953
%}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7954
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7955
instruct vmul8S_reg_evex_special(vecX dst, vecX src1, vecX src2) %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7956
  predicate(VM_Version::supports_avx512nobw() && n->as_Vector()->length() == 8);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7957
  match(Set dst (MulVS dst src2));
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7958
  effect(TEMP src1);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7959
  format %{ "vpmullw $dst,$src1,$src2\t! mul packed8S" %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7960
  ins_encode %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7961
    int vector_len = 0;
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7962
    __ vpmullw($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister, vector_len);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7963
  %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7964
  ins_pipe( pipe_slow );
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7965
%}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7966
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7967
instruct vmul8S_mem_avx(vecX dst, vecX src, memory mem) %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7968
  predicate(VM_Version::supports_avxonly() && n->as_Vector()->length() == 8);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7969
  match(Set dst (MulVS src (LoadVector mem)));
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7970
  format %{ "vpmullw $dst,$src,$mem\t! mul packed8S" %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7971
  ins_encode %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7972
    int vector_len = 0;
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7973
    __ vpmullw($dst$$XMMRegister, $src$$XMMRegister, $mem$$Address, vector_len);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7974
  %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7975
  ins_pipe( pipe_slow );
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7976
%}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7977
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7978
instruct vmul8S_mem_evex(vecX dst, vecX src, memory mem) %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7979
  predicate(VM_Version::supports_avx512bw() && n->as_Vector()->length() == 8);
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7980
  match(Set dst (MulVS src (LoadVector mem)));
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7981
  format %{ "vpmullw $dst,$src,$mem\t! mul packed8S" %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7982
  ins_encode %{
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  7983
    int vector_len = 0;
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  7984
    __ vpmullw($dst$$XMMRegister, $src$$XMMRegister, $mem$$Address, vector_len);
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7985
  %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7986
  ins_pipe( pipe_slow );
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7987
%}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  7988
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7989
instruct vmul8S_mem_evex_special(vecX dst, vecX src, memory mem) %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7990
  predicate(VM_Version::supports_avx512nobw() && n->as_Vector()->length() == 8);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7991
  match(Set dst (MulVS dst (LoadVector mem)));
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7992
  effect(TEMP src);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7993
  format %{ "vpmullw $dst,$src,$mem\t! mul packed8S" %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7994
  ins_encode %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7995
    int vector_len = 0;
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7996
    __ vpmullw($dst$$XMMRegister, $src$$XMMRegister, $mem$$Address, vector_len);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7997
  %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7998
  ins_pipe( pipe_slow );
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  7999
%}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  8000
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  8001
instruct vmul16S_reg_avx(vecY dst, vecY src1, vecY src2) %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  8002
  predicate(VM_Version::supports_avx256only() && n->as_Vector()->length() == 16);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  8003
  match(Set dst (MulVS src1 src2));
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  8004
  format %{ "vpmullw $dst,$src1,$src2\t! mul packed16S" %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  8005
  ins_encode %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  8006
    int vector_len = 1;
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  8007
    __ vpmullw($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister, vector_len);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  8008
  %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  8009
  ins_pipe( pipe_slow );
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  8010
%}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  8011
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  8012
instruct vmul16S_reg_evex(vecY dst, vecY src1, vecY src2) %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  8013
  predicate(VM_Version::supports_avx512bw() && n->as_Vector()->length() == 16);
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8014
  match(Set dst (MulVS src1 src2));
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8015
  format %{ "vpmullw $dst,$src1,$src2\t! mul packed16S" %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8016
  ins_encode %{
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  8017
    int vector_len = 1;
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  8018
    __ vpmullw($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister, vector_len);
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8019
  %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8020
  ins_pipe( pipe_slow );
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8021
%}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8022
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  8023
instruct vmul16S_reg_evex_special(vecY dst, vecY src1, vecY src2) %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  8024
  predicate(VM_Version::supports_avx512nobw() && n->as_Vector()->length() == 16);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  8025
  match(Set dst (MulVS dst src2));
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  8026
  effect(TEMP src1);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  8027
  format %{ "vpmullw $dst,$src1,$src2\t! mul packed16S" %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  8028
  ins_encode %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  8029
    int vector_len = 1;
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  8030
    __ vpmullw($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister, vector_len);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  8031
  %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  8032
  ins_pipe( pipe_slow );
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  8033
%}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  8034
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  8035
instruct vmul16S_mem_avx(vecY dst, vecY src, memory mem) %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  8036
  predicate(VM_Version::supports_avx256only() && n->as_Vector()->length() == 16);
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8037
  match(Set dst (MulVS src (LoadVector mem)));
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8038
  format %{ "vpmullw $dst,$src,$mem\t! mul packed16S" %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8039
  ins_encode %{
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  8040
    int vector_len = 1;
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  8041
    __ vpmullw($dst$$XMMRegister, $src$$XMMRegister, $mem$$Address, vector_len);
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  8042
  %}
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  8043
  ins_pipe( pipe_slow );
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  8044
%}
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  8045
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  8046
instruct vmul16S_mem_evex(vecY dst, vecY src, memory mem) %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  8047
  predicate(VM_Version::supports_avx512bw() && n->as_Vector()->length() == 16);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  8048
  match(Set dst (MulVS src (LoadVector mem)));
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  8049
  format %{ "vpmullw $dst,$src,$mem\t! mul packed16S" %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  8050
  ins_encode %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  8051
    int vector_len = 1;
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  8052
    __ vpmullw($dst$$XMMRegister, $src$$XMMRegister, $mem$$Address, vector_len);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  8053
  %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  8054
  ins_pipe( pipe_slow );
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  8055
%}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  8056
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  8057
instruct vmul16S_mem_evex_special(vecY dst, vecY src, memory mem) %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  8058
  predicate(VM_Version::supports_avx512nobw() && n->as_Vector()->length() == 16);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  8059
  match(Set dst (MulVS dst (LoadVector mem)));
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  8060
  effect(TEMP src);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  8061
  format %{ "vpmullw $dst,$src,$mem\t! mul packed16S" %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  8062
  ins_encode %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  8063
    int vector_len = 1;
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  8064
    __ vpmullw($dst$$XMMRegister, $src$$XMMRegister, $mem$$Address, vector_len);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  8065
  %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  8066
  ins_pipe( pipe_slow );
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  8067
%}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  8068
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  8069
instruct vmul32S_reg(vecZ dst, vecZ src1, vecZ src2) %{
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  8070
  predicate(VM_Version::supports_avx512bw() && n->as_Vector()->length() == 32);
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  8071
  match(Set dst (MulVS src1 src2));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  8072
  format %{ "vpmullw $dst,$src1,$src2\t! mul packed32S" %}
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  8073
  ins_encode %{
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  8074
    int vector_len = 2;
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  8075
    __ vpmullw($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister, vector_len);
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  8076
  %}
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  8077
  ins_pipe( pipe_slow );
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  8078
%}
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  8079
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  8080
instruct vmul32S_mem(vecZ dst, vecZ src, memory mem) %{
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  8081
  predicate(VM_Version::supports_avx512bw() && n->as_Vector()->length() == 32);
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  8082
  match(Set dst (MulVS src (LoadVector mem)));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  8083
  format %{ "vpmullw $dst,$src,$mem\t! mul packed32S" %}
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  8084
  ins_encode %{
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  8085
    int vector_len = 2;
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  8086
    __ vpmullw($dst$$XMMRegister, $src$$XMMRegister, $mem$$Address, vector_len);
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8087
  %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8088
  ins_pipe( pipe_slow );
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8089
%}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8090
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8091
// Integers vector mul (sse4_1)
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8092
instruct vmul2I(vecD dst, vecD src) %{
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8093
  predicate(UseSSE > 3 && n->as_Vector()->length() == 2);
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8094
  match(Set dst (MulVI dst src));
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8095
  format %{ "pmulld  $dst,$src\t! mul packed2I" %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8096
  ins_encode %{
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8097
    __ pmulld($dst$$XMMRegister, $src$$XMMRegister);
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8098
  %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8099
  ins_pipe( pipe_slow );
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8100
%}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8101
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8102
instruct vmul2I_reg(vecD dst, vecD src1, vecD src2) %{
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8103
  predicate(UseAVX > 0 && n->as_Vector()->length() == 2);
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8104
  match(Set dst (MulVI src1 src2));
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8105
  format %{ "vpmulld $dst,$src1,$src2\t! mul packed2I" %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8106
  ins_encode %{
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  8107
    int vector_len = 0;
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  8108
    __ vpmulld($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister, vector_len);
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  8109
  %}
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  8110
  ins_pipe( pipe_slow );
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  8111
%}
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  8112
31410
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  8113
instruct vmul2I_mem(vecD dst, vecD src, memory mem) %{
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  8114
  predicate(UseAVX > 0 && n->as_Vector()->length() == 2);
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  8115
  match(Set dst (MulVI src (LoadVector mem)));
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  8116
  format %{ "vpmulld $dst,$src,$mem\t! mul packed2I" %}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  8117
  ins_encode %{
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  8118
    int vector_len = 0;
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  8119
    __ vpmulld($dst$$XMMRegister, $src$$XMMRegister, $mem$$Address, vector_len);
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8120
  %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8121
  ins_pipe( pipe_slow );
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8122
%}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8123
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8124
instruct vmul4I(vecX dst, vecX src) %{
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8125
  predicate(UseSSE > 3 && n->as_Vector()->length() == 4);
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8126
  match(Set dst (MulVI dst src));
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8127
  format %{ "pmulld  $dst,$src\t! mul packed4I" %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8128
  ins_encode %{
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8129
    __ pmulld($dst$$XMMRegister, $src$$XMMRegister);
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8130
  %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8131
  ins_pipe( pipe_slow );
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8132
%}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8133
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8134
instruct vmul4I_reg(vecX dst, vecX src1, vecX src2) %{
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8135
  predicate(UseAVX > 0 && n->as_Vector()->length() == 4);
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8136
  match(Set dst (MulVI src1 src2));
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8137
  format %{ "vpmulld $dst,$src1,$src2\t! mul packed4I" %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8138
  ins_encode %{
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  8139
    int vector_len = 0;
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  8140
    __ vpmulld($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister, vector_len);
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8141
  %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8142
  ins_pipe( pipe_slow );
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8143
%}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8144
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8145
instruct vmul4I_mem(vecX dst, vecX src, memory mem) %{
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8146
  predicate(UseAVX > 0 && n->as_Vector()->length() == 4);
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8147
  match(Set dst (MulVI src (LoadVector mem)));
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8148
  format %{ "vpmulld $dst,$src,$mem\t! mul packed4I" %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8149
  ins_encode %{
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  8150
    int vector_len = 0;
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  8151
    __ vpmulld($dst$$XMMRegister, $src$$XMMRegister, $mem$$Address, vector_len);
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  8152
  %}
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  8153
  ins_pipe( pipe_slow );
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  8154
%}
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  8155
31410
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  8156
instruct vmul2L_reg(vecX dst, vecX src1, vecX src2) %{
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  8157
  predicate(UseAVX > 2 && n->as_Vector()->length() == 2 && VM_Version::supports_avx512dq());
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  8158
  match(Set dst (MulVL src1 src2));
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  8159
  format %{ "vpmullq $dst,$src1,$src2\t! mul packed2L" %}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  8160
  ins_encode %{
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  8161
    int vector_len = 0;
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  8162
    __ vpmullq($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister, vector_len);
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  8163
  %}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  8164
  ins_pipe( pipe_slow );
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  8165
%}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  8166
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  8167
instruct vmul2L_mem(vecX dst, vecX src, memory mem) %{
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  8168
  predicate(UseAVX > 2 && n->as_Vector()->length() == 2 && VM_Version::supports_avx512dq());
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  8169
  match(Set dst (MulVL src (LoadVector mem)));
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  8170
  format %{ "vpmullq $dst,$src,$mem\t! mul packed2L" %}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  8171
  ins_encode %{
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  8172
    int vector_len = 0;
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  8173
    __ vpmullq($dst$$XMMRegister, $src$$XMMRegister, $mem$$Address, vector_len);
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  8174
  %}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  8175
  ins_pipe( pipe_slow );
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  8176
%}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  8177
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  8178
instruct vmul4L_reg(vecY dst, vecY src1, vecY src2) %{
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  8179
  predicate(UseAVX > 2 && n->as_Vector()->length() == 4 && VM_Version::supports_avx512dq());
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  8180
  match(Set dst (MulVL src1 src2));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  8181
  format %{ "vpmullq $dst,$src1,$src2\t! mul packed4L" %}
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  8182
  ins_encode %{
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  8183
    int vector_len = 1;
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  8184
    __ vpmullq($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister, vector_len);
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  8185
  %}
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  8186
  ins_pipe( pipe_slow );
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  8187
%}
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  8188
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  8189
instruct vmul4L_mem(vecY dst, vecY src, memory mem) %{
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  8190
  predicate(UseAVX > 2 && n->as_Vector()->length() == 4 && VM_Version::supports_avx512dq());
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  8191
  match(Set dst (MulVL src (LoadVector mem)));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  8192
  format %{ "vpmullq $dst,$src,$mem\t! mul packed4L" %}
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  8193
  ins_encode %{
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  8194
    int vector_len = 1;
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  8195
    __ vpmullq($dst$$XMMRegister, $src$$XMMRegister, $mem$$Address, vector_len);
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8196
  %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8197
  ins_pipe( pipe_slow );
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8198
%}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8199
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  8200
instruct vmul8L_reg(vecZ dst, vecZ src1, vecZ src2) %{
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  8201
  predicate(UseAVX > 2 && n->as_Vector()->length() == 8 && VM_Version::supports_avx512dq());
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  8202
  match(Set dst (MulVL src1 src2));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  8203
  format %{ "vpmullq $dst,$src1,$src2\t! mul packed8L" %}
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  8204
  ins_encode %{
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  8205
    int vector_len = 2;
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  8206
    __ vpmullq($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister, vector_len);
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  8207
  %}
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  8208
  ins_pipe( pipe_slow );
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  8209
%}
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  8210
31410
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  8211
instruct vmul8L_mem(vecZ dst, vecZ src, memory mem) %{
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  8212
  predicate(UseAVX > 2 && n->as_Vector()->length() == 8 && VM_Version::supports_avx512dq());
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  8213
  match(Set dst (MulVL src (LoadVector mem)));
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  8214
  format %{ "vpmullq $dst,$src,$mem\t! mul packed8L" %}
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  8215
  ins_encode %{
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  8216
    int vector_len = 2;
31410
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  8217
    __ vpmullq($dst$$XMMRegister, $src$$XMMRegister, $mem$$Address, vector_len);
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  8218
  %}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  8219
  ins_pipe( pipe_slow );
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  8220
%}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  8221
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  8222
instruct vmul8I_reg(vecY dst, vecY src1, vecY src2) %{
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  8223
  predicate(UseAVX > 1 && n->as_Vector()->length() == 8);
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  8224
  match(Set dst (MulVI src1 src2));
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  8225
  format %{ "vpmulld $dst,$src1,$src2\t! mul packed8I" %}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  8226
  ins_encode %{
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  8227
    int vector_len = 1;
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  8228
    __ vpmulld($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister, vector_len);
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8229
  %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8230
  ins_pipe( pipe_slow );
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8231
%}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8232
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8233
instruct vmul8I_mem(vecY dst, vecY src, memory mem) %{
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8234
  predicate(UseAVX > 1 && n->as_Vector()->length() == 8);
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8235
  match(Set dst (MulVI src (LoadVector mem)));
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8236
  format %{ "vpmulld $dst,$src,$mem\t! mul packed8I" %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8237
  ins_encode %{
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  8238
    int vector_len = 1;
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  8239
    __ vpmulld($dst$$XMMRegister, $src$$XMMRegister, $mem$$Address, vector_len);
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  8240
  %}
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  8241
  ins_pipe( pipe_slow );
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  8242
%}
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  8243
31410
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  8244
instruct vmul16I_reg(vecZ dst, vecZ src1, vecZ src2) %{
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  8245
  predicate(UseAVX > 2 && n->as_Vector()->length() == 16);
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  8246
  match(Set dst (MulVI src1 src2));
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  8247
  format %{ "vpmulld $dst,$src1,$src2\t! mul packed16I" %}
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  8248
  ins_encode %{
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  8249
    int vector_len = 2;
31410
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  8250
    __ vpmulld($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister, vector_len);
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  8251
  %}
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  8252
  ins_pipe( pipe_slow );
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  8253
%}
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  8254
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  8255
instruct vmul16I_mem(vecZ dst, vecZ src, memory mem) %{
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  8256
  predicate(UseAVX > 2 && n->as_Vector()->length() == 16);
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  8257
  match(Set dst (MulVI src (LoadVector mem)));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  8258
  format %{ "vpmulld $dst,$src,$mem\t! mul packed16I" %}
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  8259
  ins_encode %{
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  8260
    int vector_len = 2;
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  8261
    __ vpmulld($dst$$XMMRegister, $src$$XMMRegister, $mem$$Address, vector_len);
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8262
  %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8263
  ins_pipe( pipe_slow );
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8264
%}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8265
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8266
// Floats vector mul
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8267
instruct vmul2F(vecD dst, vecD src) %{
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8268
  predicate(n->as_Vector()->length() == 2);
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8269
  match(Set dst (MulVF dst src));
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8270
  format %{ "mulps   $dst,$src\t! mul packed2F" %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8271
  ins_encode %{
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8272
    __ mulps($dst$$XMMRegister, $src$$XMMRegister);
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8273
  %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8274
  ins_pipe( pipe_slow );
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8275
%}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8276
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8277
instruct vmul2F_reg(vecD dst, vecD src1, vecD src2) %{
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8278
  predicate(UseAVX > 0 && n->as_Vector()->length() == 2);
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8279
  match(Set dst (MulVF src1 src2));
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8280
  format %{ "vmulps  $dst,$src1,$src2\t! mul packed2F" %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8281
  ins_encode %{
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  8282
    int vector_len = 0;
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  8283
    __ vmulps($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister, vector_len);
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8284
  %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8285
  ins_pipe( pipe_slow );
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8286
%}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8287
31410
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  8288
instruct vmul2F_mem(vecD dst, vecD src, memory mem) %{
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  8289
  predicate(UseAVX > 0 && n->as_Vector()->length() == 2);
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  8290
  match(Set dst (MulVF src (LoadVector mem)));
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  8291
  format %{ "vmulps  $dst,$src,$mem\t! mul packed2F" %}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  8292
  ins_encode %{
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  8293
    int vector_len = 0;
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  8294
    __ vmulps($dst$$XMMRegister, $src$$XMMRegister, $mem$$Address, vector_len);
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  8295
  %}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  8296
  ins_pipe( pipe_slow );
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  8297
%}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  8298
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8299
instruct vmul4F(vecX dst, vecX src) %{
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8300
  predicate(n->as_Vector()->length() == 4);
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8301
  match(Set dst (MulVF dst src));
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8302
  format %{ "mulps   $dst,$src\t! mul packed4F" %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8303
  ins_encode %{
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8304
    __ mulps($dst$$XMMRegister, $src$$XMMRegister);
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8305
  %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8306
  ins_pipe( pipe_slow );
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8307
%}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8308
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8309
instruct vmul4F_reg(vecX dst, vecX src1, vecX src2) %{
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8310
  predicate(UseAVX > 0 && n->as_Vector()->length() == 4);
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8311
  match(Set dst (MulVF src1 src2));
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8312
  format %{ "vmulps  $dst,$src1,$src2\t! mul packed4F" %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8313
  ins_encode %{
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  8314
    int vector_len = 0;
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  8315
    __ vmulps($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister, vector_len);
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8316
  %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8317
  ins_pipe( pipe_slow );
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8318
%}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8319
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8320
instruct vmul4F_mem(vecX dst, vecX src, memory mem) %{
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8321
  predicate(UseAVX > 0 && n->as_Vector()->length() == 4);
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8322
  match(Set dst (MulVF src (LoadVector mem)));
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8323
  format %{ "vmulps  $dst,$src,$mem\t! mul packed4F" %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8324
  ins_encode %{
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  8325
    int vector_len = 0;
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  8326
    __ vmulps($dst$$XMMRegister, $src$$XMMRegister, $mem$$Address, vector_len);
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8327
  %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8328
  ins_pipe( pipe_slow );
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8329
%}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8330
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8331
instruct vmul8F_reg(vecY dst, vecY src1, vecY src2) %{
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8332
  predicate(UseAVX > 0 && n->as_Vector()->length() == 8);
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8333
  match(Set dst (MulVF src1 src2));
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8334
  format %{ "vmulps  $dst,$src1,$src2\t! mul packed8F" %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8335
  ins_encode %{
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  8336
    int vector_len = 1;
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  8337
    __ vmulps($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister, vector_len);
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8338
  %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8339
  ins_pipe( pipe_slow );
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8340
%}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8341
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8342
instruct vmul8F_mem(vecY dst, vecY src, memory mem) %{
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8343
  predicate(UseAVX > 0 && n->as_Vector()->length() == 8);
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8344
  match(Set dst (MulVF src (LoadVector mem)));
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8345
  format %{ "vmulps  $dst,$src,$mem\t! mul packed8F" %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8346
  ins_encode %{
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  8347
    int vector_len = 1;
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  8348
    __ vmulps($dst$$XMMRegister, $src$$XMMRegister, $mem$$Address, vector_len);
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  8349
  %}
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  8350
  ins_pipe( pipe_slow );
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  8351
%}
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  8352
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  8353
instruct vmul16F_reg(vecZ dst, vecZ src1, vecZ src2) %{
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  8354
  predicate(UseAVX > 2 && n->as_Vector()->length() == 16);
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  8355
  match(Set dst (MulVF src1 src2));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  8356
  format %{ "vmulps  $dst,$src1,$src2\t! mul packed16F" %}
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  8357
  ins_encode %{
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  8358
    int vector_len = 2;
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  8359
    __ vmulps($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister, vector_len);
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  8360
  %}
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  8361
  ins_pipe( pipe_slow );
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  8362
%}
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  8363
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  8364
instruct vmul16F_mem(vecZ dst, vecZ src, memory mem) %{
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  8365
  predicate(UseAVX > 2 && n->as_Vector()->length() == 16);
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  8366
  match(Set dst (MulVF src (LoadVector mem)));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  8367
  format %{ "vmulps  $dst,$src,$mem\t! mul packed16F" %}
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  8368
  ins_encode %{
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  8369
    int vector_len = 2;
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  8370
    __ vmulps($dst$$XMMRegister, $src$$XMMRegister, $mem$$Address, vector_len);
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8371
  %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8372
  ins_pipe( pipe_slow );
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8373
%}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8374
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8375
// Doubles vector mul
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8376
instruct vmul2D(vecX dst, vecX src) %{
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8377
  predicate(n->as_Vector()->length() == 2);
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8378
  match(Set dst (MulVD dst src));
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8379
  format %{ "mulpd   $dst,$src\t! mul packed2D" %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8380
  ins_encode %{
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8381
    __ mulpd($dst$$XMMRegister, $src$$XMMRegister);
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8382
  %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8383
  ins_pipe( pipe_slow );
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8384
%}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8385
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8386
instruct vmul2D_reg(vecX dst, vecX src1, vecX src2) %{
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8387
  predicate(UseAVX > 0 && n->as_Vector()->length() == 2);
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8388
  match(Set dst (MulVD src1 src2));
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8389
  format %{ "vmulpd  $dst,$src1,$src2\t! mul packed2D" %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8390
  ins_encode %{
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  8391
    int vector_len = 0;
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  8392
    __ vmulpd($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister, vector_len);
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8393
  %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8394
  ins_pipe( pipe_slow );
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8395
%}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8396
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8397
instruct vmul2D_mem(vecX dst, vecX src, memory mem) %{
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8398
  predicate(UseAVX > 0 && n->as_Vector()->length() == 2);
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8399
  match(Set dst (MulVD src (LoadVector mem)));
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8400
  format %{ "vmulpd  $dst,$src,$mem\t! mul packed2D" %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8401
  ins_encode %{
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  8402
    int vector_len = 0;
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  8403
    __ vmulpd($dst$$XMMRegister, $src$$XMMRegister, $mem$$Address, vector_len);
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8404
  %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8405
  ins_pipe( pipe_slow );
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8406
%}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8407
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8408
instruct vmul4D_reg(vecY dst, vecY src1, vecY src2) %{
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8409
  predicate(UseAVX > 0 && n->as_Vector()->length() == 4);
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8410
  match(Set dst (MulVD src1 src2));
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8411
  format %{ "vmulpd  $dst,$src1,$src2\t! mul packed4D" %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8412
  ins_encode %{
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  8413
    int vector_len = 1;
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  8414
    __ vmulpd($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister, vector_len);
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8415
  %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8416
  ins_pipe( pipe_slow );
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8417
%}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8418
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8419
instruct vmul4D_mem(vecY dst, vecY src, memory mem) %{
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8420
  predicate(UseAVX > 0 && n->as_Vector()->length() == 4);
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8421
  match(Set dst (MulVD src (LoadVector mem)));
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8422
  format %{ "vmulpd  $dst,$src,$mem\t! mul packed4D" %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8423
  ins_encode %{
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  8424
    int vector_len = 1;
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  8425
    __ vmulpd($dst$$XMMRegister, $src$$XMMRegister, $mem$$Address, vector_len);
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  8426
  %}
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  8427
  ins_pipe( pipe_slow );
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  8428
%}
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  8429
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  8430
instruct vmul8D_reg(vecZ dst, vecZ src1, vecZ src2) %{
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  8431
  predicate(UseAVX > 2 && n->as_Vector()->length() == 8);
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  8432
  match(Set dst (MulVD src1 src2));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  8433
  format %{ "vmulpd  $dst k0,$src1,$src2\t! mul packed8D" %}
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  8434
  ins_encode %{
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  8435
    int vector_len = 2;
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  8436
    __ vmulpd($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister, vector_len);
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  8437
  %}
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  8438
  ins_pipe( pipe_slow );
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  8439
%}
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  8440
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  8441
instruct vmul8D_mem(vecZ dst, vecZ src, memory mem) %{
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  8442
  predicate(UseAVX > 2 && n->as_Vector()->length() == 8);
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  8443
  match(Set dst (MulVD src (LoadVector mem)));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  8444
  format %{ "vmulpd  $dst k0,$src,$mem\t! mul packed8D" %}
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  8445
  ins_encode %{
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  8446
    int vector_len = 2;
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  8447
    __ vmulpd($dst$$XMMRegister, $src$$XMMRegister, $mem$$Address, vector_len);
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8448
  %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8449
  ins_pipe( pipe_slow );
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8450
%}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8451
33469
30f4811eded0 8139340: SuperWord enhancement to support vector conditional move (CMovVD) on Intel AVX cpu
iveresov
parents: 33065
diff changeset
  8452
instruct vcmov4D_reg(vecY dst, vecY src1, vecY src2, immI8 cop, cmpOp_vcmppd copnd) %{
30f4811eded0 8139340: SuperWord enhancement to support vector conditional move (CMovVD) on Intel AVX cpu
iveresov
parents: 33065
diff changeset
  8453
  predicate(UseAVX > 0 && UseAVX < 3 && n->as_Vector()->length() == 4);
30f4811eded0 8139340: SuperWord enhancement to support vector conditional move (CMovVD) on Intel AVX cpu
iveresov
parents: 33065
diff changeset
  8454
  match(Set dst (CMoveVD (Binary copnd cop) (Binary src1 src2)));
30f4811eded0 8139340: SuperWord enhancement to support vector conditional move (CMovVD) on Intel AVX cpu
iveresov
parents: 33065
diff changeset
  8455
  effect(TEMP dst, USE src1, USE src2);
30f4811eded0 8139340: SuperWord enhancement to support vector conditional move (CMovVD) on Intel AVX cpu
iveresov
parents: 33065
diff changeset
  8456
  format %{ "cmppd.$copnd  $dst, $src1, $src2  ! vcmovevd, cond=$cop\n\t"
30f4811eded0 8139340: SuperWord enhancement to support vector conditional move (CMovVD) on Intel AVX cpu
iveresov
parents: 33065
diff changeset
  8457
            "vpblendd $dst,$src1,$src2,$dst ! vcmovevd\n\t"
30f4811eded0 8139340: SuperWord enhancement to support vector conditional move (CMovVD) on Intel AVX cpu
iveresov
parents: 33065
diff changeset
  8458
         %}
30f4811eded0 8139340: SuperWord enhancement to support vector conditional move (CMovVD) on Intel AVX cpu
iveresov
parents: 33065
diff changeset
  8459
  ins_encode %{
30f4811eded0 8139340: SuperWord enhancement to support vector conditional move (CMovVD) on Intel AVX cpu
iveresov
parents: 33065
diff changeset
  8460
    int vector_len = 1;
30f4811eded0 8139340: SuperWord enhancement to support vector conditional move (CMovVD) on Intel AVX cpu
iveresov
parents: 33065
diff changeset
  8461
    int cond = (Assembler::Condition)($copnd$$cmpcode);
30f4811eded0 8139340: SuperWord enhancement to support vector conditional move (CMovVD) on Intel AVX cpu
iveresov
parents: 33065
diff changeset
  8462
    __ cmppd($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister, cond, vector_len);
30f4811eded0 8139340: SuperWord enhancement to support vector conditional move (CMovVD) on Intel AVX cpu
iveresov
parents: 33065
diff changeset
  8463
    __ vpblendd($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister, $dst$$XMMRegister, vector_len);
30f4811eded0 8139340: SuperWord enhancement to support vector conditional move (CMovVD) on Intel AVX cpu
iveresov
parents: 33065
diff changeset
  8464
  %}
30f4811eded0 8139340: SuperWord enhancement to support vector conditional move (CMovVD) on Intel AVX cpu
iveresov
parents: 33065
diff changeset
  8465
  ins_pipe( pipe_slow );
30f4811eded0 8139340: SuperWord enhancement to support vector conditional move (CMovVD) on Intel AVX cpu
iveresov
parents: 33065
diff changeset
  8466
%}
30f4811eded0 8139340: SuperWord enhancement to support vector conditional move (CMovVD) on Intel AVX cpu
iveresov
parents: 33065
diff changeset
  8467
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8468
// --------------------------------- DIV --------------------------------------
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8469
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8470
// Floats vector div
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8471
instruct vdiv2F(vecD dst, vecD src) %{
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8472
  predicate(n->as_Vector()->length() == 2);
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8473
  match(Set dst (DivVF dst src));
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8474
  format %{ "divps   $dst,$src\t! div packed2F" %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8475
  ins_encode %{
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8476
    __ divps($dst$$XMMRegister, $src$$XMMRegister);
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8477
  %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8478
  ins_pipe( pipe_slow );
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8479
%}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8480
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8481
instruct vdiv2F_reg(vecD dst, vecD src1, vecD src2) %{
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8482
  predicate(UseAVX > 0 && n->as_Vector()->length() == 2);
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8483
  match(Set dst (DivVF src1 src2));
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8484
  format %{ "vdivps  $dst,$src1,$src2\t! div packed2F" %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8485
  ins_encode %{
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  8486
    int vector_len = 0;
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  8487
    __ vdivps($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister, vector_len);
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8488
  %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8489
  ins_pipe( pipe_slow );
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8490
%}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8491
31410
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  8492
instruct vdiv2F_mem(vecD dst, vecD src, memory mem) %{
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  8493
  predicate(UseAVX > 0 && n->as_Vector()->length() == 2);
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  8494
  match(Set dst (DivVF src (LoadVector mem)));
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  8495
  format %{ "vdivps  $dst,$src,$mem\t! div packed2F" %}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  8496
  ins_encode %{
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  8497
    int vector_len = 0;
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  8498
    __ vdivps($dst$$XMMRegister, $src$$XMMRegister, $mem$$Address, vector_len);
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  8499
  %}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  8500
  ins_pipe( pipe_slow );
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  8501
%}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
  8502
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8503
instruct vdiv4F(vecX dst, vecX src) %{
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8504
  predicate(n->as_Vector()->length() == 4);
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8505
  match(Set dst (DivVF dst src));
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8506
  format %{ "divps   $dst,$src\t! div packed4F" %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8507
  ins_encode %{
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8508
    __ divps($dst$$XMMRegister, $src$$XMMRegister);
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8509
  %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8510
  ins_pipe( pipe_slow );
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8511
%}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8512
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8513
instruct vdiv4F_reg(vecX dst, vecX src1, vecX src2) %{
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8514
  predicate(UseAVX > 0 && n->as_Vector()->length() == 4);
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8515
  match(Set dst (DivVF src1 src2));
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8516
  format %{ "vdivps  $dst,$src1,$src2\t! div packed4F" %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8517
  ins_encode %{
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  8518
    int vector_len = 0;
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  8519
    __ vdivps($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister, vector_len);
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8520
  %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8521
  ins_pipe( pipe_slow );
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8522
%}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8523
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8524
instruct vdiv4F_mem(vecX dst, vecX src, memory mem) %{
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8525
  predicate(UseAVX > 0 && n->as_Vector()->length() == 4);
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8526
  match(Set dst (DivVF src (LoadVector mem)));
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8527
  format %{ "vdivps  $dst,$src,$mem\t! div packed4F" %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8528
  ins_encode %{
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  8529
    int vector_len = 0;
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  8530
    __ vdivps($dst$$XMMRegister, $src$$XMMRegister, $mem$$Address, vector_len);
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8531
  %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8532
  ins_pipe( pipe_slow );
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8533
%}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8534
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8535
instruct vdiv8F_reg(vecY dst, vecY src1, vecY src2) %{
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8536
  predicate(UseAVX > 0 && n->as_Vector()->length() == 8);
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8537
  match(Set dst (DivVF src1 src2));
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8538
  format %{ "vdivps  $dst,$src1,$src2\t! div packed8F" %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8539
  ins_encode %{
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  8540
    int vector_len = 1;
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  8541
    __ vdivps($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister, vector_len);
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8542
  %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8543
  ins_pipe( pipe_slow );
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8544
%}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8545
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8546
instruct vdiv8F_mem(vecY dst, vecY src, memory mem) %{
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8547
  predicate(UseAVX > 0 && n->as_Vector()->length() == 8);
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8548
  match(Set dst (DivVF src (LoadVector mem)));
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8549
  format %{ "vdivps  $dst,$src,$mem\t! div packed8F" %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8550
  ins_encode %{
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  8551
    int vector_len = 1;
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  8552
    __ vdivps($dst$$XMMRegister, $src$$XMMRegister, $mem$$Address, vector_len);
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  8553
  %}
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  8554
  ins_pipe( pipe_slow );
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  8555
%}
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  8556
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  8557
instruct vdiv16F_reg(vecZ dst, vecZ src1, vecZ src2) %{
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  8558
  predicate(UseAVX > 0 && n->as_Vector()->length() == 16);
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  8559
  match(Set dst (DivVF src1 src2));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  8560
  format %{ "vdivps  $dst,$src1,$src2\t! div packed16F" %}
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  8561
  ins_encode %{
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  8562
    int vector_len = 2;
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  8563
    __ vdivps($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister, vector_len);
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  8564
  %}
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  8565
  ins_pipe( pipe_slow );
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  8566
%}
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  8567
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  8568
instruct vdiv16F_mem(vecZ dst, vecZ src, memory mem) %{
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  8569
  predicate(UseAVX > 0 && n->as_Vector()->length() == 16);
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  8570
  match(Set dst (DivVF src (LoadVector mem)));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  8571
  format %{ "vdivps  $dst,$src,$mem\t! div packed16F" %}
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  8572
  ins_encode %{
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  8573
    int vector_len = 2;
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  8574
    __ vdivps($dst$$XMMRegister, $src$$XMMRegister, $mem$$Address, vector_len);
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8575
  %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8576
  ins_pipe( pipe_slow );
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8577
%}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8578
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8579
// Doubles vector div
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8580
instruct vdiv2D(vecX dst, vecX src) %{
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8581
  predicate(n->as_Vector()->length() == 2);
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8582
  match(Set dst (DivVD dst src));
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8583
  format %{ "divpd   $dst,$src\t! div packed2D" %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8584
  ins_encode %{
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8585
    __ divpd($dst$$XMMRegister, $src$$XMMRegister);
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8586
  %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8587
  ins_pipe( pipe_slow );
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8588
%}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8589
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8590
instruct vdiv2D_reg(vecX dst, vecX src1, vecX src2) %{
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8591
  predicate(UseAVX > 0 && n->as_Vector()->length() == 2);
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8592
  match(Set dst (DivVD src1 src2));
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8593
  format %{ "vdivpd  $dst,$src1,$src2\t! div packed2D" %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8594
  ins_encode %{
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  8595
    int vector_len = 0;
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  8596
    __ vdivpd($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister, vector_len);
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8597
  %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8598
  ins_pipe( pipe_slow );
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8599
%}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8600
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8601
instruct vdiv2D_mem(vecX dst, vecX src, memory mem) %{
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8602
  predicate(UseAVX > 0 && n->as_Vector()->length() == 2);
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8603
  match(Set dst (DivVD src (LoadVector mem)));
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8604
  format %{ "vdivpd  $dst,$src,$mem\t! div packed2D" %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8605
  ins_encode %{
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  8606
    int vector_len = 0;
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  8607
    __ vdivpd($dst$$XMMRegister, $src$$XMMRegister, $mem$$Address, vector_len);
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8608
  %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8609
  ins_pipe( pipe_slow );
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8610
%}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8611
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8612
instruct vdiv4D_reg(vecY dst, vecY src1, vecY src2) %{
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8613
  predicate(UseAVX > 0 && n->as_Vector()->length() == 4);
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8614
  match(Set dst (DivVD src1 src2));
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8615
  format %{ "vdivpd  $dst,$src1,$src2\t! div packed4D" %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8616
  ins_encode %{
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  8617
    int vector_len = 1;
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  8618
    __ vdivpd($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister, vector_len);
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8619
  %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8620
  ins_pipe( pipe_slow );
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8621
%}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8622
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8623
instruct vdiv4D_mem(vecY dst, vecY src, memory mem) %{
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8624
  predicate(UseAVX > 0 && n->as_Vector()->length() == 4);
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8625
  match(Set dst (DivVD src (LoadVector mem)));
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8626
  format %{ "vdivpd  $dst,$src,$mem\t! div packed4D" %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8627
  ins_encode %{
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  8628
    int vector_len = 1;
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  8629
    __ vdivpd($dst$$XMMRegister, $src$$XMMRegister, $mem$$Address, vector_len);
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  8630
  %}
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  8631
  ins_pipe( pipe_slow );
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  8632
%}
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  8633
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  8634
instruct vdiv8D_reg(vecZ dst, vecZ src1, vecZ src2) %{
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  8635
  predicate(UseAVX > 2 && n->as_Vector()->length() == 8);
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  8636
  match(Set dst (DivVD src1 src2));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  8637
  format %{ "vdivpd  $dst,$src1,$src2\t! div packed8D" %}
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  8638
  ins_encode %{
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  8639
    int vector_len = 2;
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  8640
    __ vdivpd($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister, vector_len);
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  8641
  %}
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  8642
  ins_pipe( pipe_slow );
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  8643
%}
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  8644
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  8645
instruct vdiv8D_mem(vecZ dst, vecZ src, memory mem) %{
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  8646
  predicate(UseAVX > 2 && n->as_Vector()->length() == 8);
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  8647
  match(Set dst (DivVD src (LoadVector mem)));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  8648
  format %{ "vdivpd  $dst,$src,$mem\t! div packed8D" %}
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  8649
  ins_encode %{
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  8650
    int vector_len = 2;
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  8651
    __ vdivpd($dst$$XMMRegister, $src$$XMMRegister, $mem$$Address, vector_len);
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8652
  %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8653
  ins_pipe( pipe_slow );
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8654
%}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8655
13930
8df570f94294 7201026: add vector for shift count
kvn
parents: 13886
diff changeset
  8656
// ------------------------------ Shift ---------------------------------------
8df570f94294 7201026: add vector for shift count
kvn
parents: 13886
diff changeset
  8657
8df570f94294 7201026: add vector for shift count
kvn
parents: 13886
diff changeset
  8658
// Left and right shift count vectors are the same on x86
8df570f94294 7201026: add vector for shift count
kvn
parents: 13886
diff changeset
  8659
// (only lowest bits of xmm reg are used for count).
8df570f94294 7201026: add vector for shift count
kvn
parents: 13886
diff changeset
  8660
instruct vshiftcnt(vecS dst, rRegI cnt) %{
8df570f94294 7201026: add vector for shift count
kvn
parents: 13886
diff changeset
  8661
  match(Set dst (LShiftCntV cnt));
8df570f94294 7201026: add vector for shift count
kvn
parents: 13886
diff changeset
  8662
  match(Set dst (RShiftCntV cnt));
8df570f94294 7201026: add vector for shift count
kvn
parents: 13886
diff changeset
  8663
  format %{ "movd    $dst,$cnt\t! load shift count" %}
8df570f94294 7201026: add vector for shift count
kvn
parents: 13886
diff changeset
  8664
  ins_encode %{
8df570f94294 7201026: add vector for shift count
kvn
parents: 13886
diff changeset
  8665
    __ movdl($dst$$XMMRegister, $cnt$$Register);
8df570f94294 7201026: add vector for shift count
kvn
parents: 13886
diff changeset
  8666
  %}
8df570f94294 7201026: add vector for shift count
kvn
parents: 13886
diff changeset
  8667
  ins_pipe( pipe_slow );
8df570f94294 7201026: add vector for shift count
kvn
parents: 13886
diff changeset
  8668
%}
8df570f94294 7201026: add vector for shift count
kvn
parents: 13886
diff changeset
  8669
32723
56534fb3d71a 8135028: support for vectorizing double precision sqrt
mcberg
parents: 32082
diff changeset
  8670
// --------------------------------- Sqrt --------------------------------------
56534fb3d71a 8135028: support for vectorizing double precision sqrt
mcberg
parents: 32082
diff changeset
  8671
56534fb3d71a 8135028: support for vectorizing double precision sqrt
mcberg
parents: 32082
diff changeset
  8672
// Floating point vector sqrt - double precision only
56534fb3d71a 8135028: support for vectorizing double precision sqrt
mcberg
parents: 32082
diff changeset
  8673
instruct vsqrt2D_reg(vecX dst, vecX src) %{
56534fb3d71a 8135028: support for vectorizing double precision sqrt
mcberg
parents: 32082
diff changeset
  8674
  predicate(UseAVX > 0 && n->as_Vector()->length() == 2);
56534fb3d71a 8135028: support for vectorizing double precision sqrt
mcberg
parents: 32082
diff changeset
  8675
  match(Set dst (SqrtVD src));
56534fb3d71a 8135028: support for vectorizing double precision sqrt
mcberg
parents: 32082
diff changeset
  8676
  format %{ "vsqrtpd  $dst,$src\t! sqrt packed2D" %}
56534fb3d71a 8135028: support for vectorizing double precision sqrt
mcberg
parents: 32082
diff changeset
  8677
  ins_encode %{
56534fb3d71a 8135028: support for vectorizing double precision sqrt
mcberg
parents: 32082
diff changeset
  8678
    int vector_len = 0;
56534fb3d71a 8135028: support for vectorizing double precision sqrt
mcberg
parents: 32082
diff changeset
  8679
    __ vsqrtpd($dst$$XMMRegister, $src$$XMMRegister, vector_len);
56534fb3d71a 8135028: support for vectorizing double precision sqrt
mcberg
parents: 32082
diff changeset
  8680
  %}
56534fb3d71a 8135028: support for vectorizing double precision sqrt
mcberg
parents: 32082
diff changeset
  8681
  ins_pipe( pipe_slow );
56534fb3d71a 8135028: support for vectorizing double precision sqrt
mcberg
parents: 32082
diff changeset
  8682
%}
56534fb3d71a 8135028: support for vectorizing double precision sqrt
mcberg
parents: 32082
diff changeset
  8683
56534fb3d71a 8135028: support for vectorizing double precision sqrt
mcberg
parents: 32082
diff changeset
  8684
instruct vsqrt2D_mem(vecX dst, memory mem) %{
56534fb3d71a 8135028: support for vectorizing double precision sqrt
mcberg
parents: 32082
diff changeset
  8685
  predicate(UseAVX > 0 && n->as_Vector()->length() == 2);
56534fb3d71a 8135028: support for vectorizing double precision sqrt
mcberg
parents: 32082
diff changeset
  8686
  match(Set dst (SqrtVD (LoadVector mem)));
56534fb3d71a 8135028: support for vectorizing double precision sqrt
mcberg
parents: 32082
diff changeset
  8687
  format %{ "vsqrtpd  $dst,$mem\t! sqrt packed2D" %}
56534fb3d71a 8135028: support for vectorizing double precision sqrt
mcberg
parents: 32082
diff changeset
  8688
  ins_encode %{
56534fb3d71a 8135028: support for vectorizing double precision sqrt
mcberg
parents: 32082
diff changeset
  8689
    int vector_len = 0;
56534fb3d71a 8135028: support for vectorizing double precision sqrt
mcberg
parents: 32082
diff changeset
  8690
    __ vsqrtpd($dst$$XMMRegister, $mem$$Address, vector_len);
56534fb3d71a 8135028: support for vectorizing double precision sqrt
mcberg
parents: 32082
diff changeset
  8691
  %}
56534fb3d71a 8135028: support for vectorizing double precision sqrt
mcberg
parents: 32082
diff changeset
  8692
  ins_pipe( pipe_slow );
56534fb3d71a 8135028: support for vectorizing double precision sqrt
mcberg
parents: 32082
diff changeset
  8693
%}
56534fb3d71a 8135028: support for vectorizing double precision sqrt
mcberg
parents: 32082
diff changeset
  8694
56534fb3d71a 8135028: support for vectorizing double precision sqrt
mcberg
parents: 32082
diff changeset
  8695
instruct vsqrt4D_reg(vecY dst, vecY src) %{
56534fb3d71a 8135028: support for vectorizing double precision sqrt
mcberg
parents: 32082
diff changeset
  8696
  predicate(UseAVX > 0 && n->as_Vector()->length() == 4);
56534fb3d71a 8135028: support for vectorizing double precision sqrt
mcberg
parents: 32082
diff changeset
  8697
  match(Set dst (SqrtVD src));
56534fb3d71a 8135028: support for vectorizing double precision sqrt
mcberg
parents: 32082
diff changeset
  8698
  format %{ "vsqrtpd  $dst,$src\t! sqrt packed4D" %}
56534fb3d71a 8135028: support for vectorizing double precision sqrt
mcberg
parents: 32082
diff changeset
  8699
  ins_encode %{
56534fb3d71a 8135028: support for vectorizing double precision sqrt
mcberg
parents: 32082
diff changeset
  8700
    int vector_len = 1;
56534fb3d71a 8135028: support for vectorizing double precision sqrt
mcberg
parents: 32082
diff changeset
  8701
    __ vsqrtpd($dst$$XMMRegister, $src$$XMMRegister, vector_len);
56534fb3d71a 8135028: support for vectorizing double precision sqrt
mcberg
parents: 32082
diff changeset
  8702
  %}
56534fb3d71a 8135028: support for vectorizing double precision sqrt
mcberg
parents: 32082
diff changeset
  8703
  ins_pipe( pipe_slow );
56534fb3d71a 8135028: support for vectorizing double precision sqrt
mcberg
parents: 32082
diff changeset
  8704
%}
56534fb3d71a 8135028: support for vectorizing double precision sqrt
mcberg
parents: 32082
diff changeset
  8705
56534fb3d71a 8135028: support for vectorizing double precision sqrt
mcberg
parents: 32082
diff changeset
  8706
instruct vsqrt4D_mem(vecY dst, memory mem) %{
56534fb3d71a 8135028: support for vectorizing double precision sqrt
mcberg
parents: 32082
diff changeset
  8707
  predicate(UseAVX > 0 && n->as_Vector()->length() == 4);
56534fb3d71a 8135028: support for vectorizing double precision sqrt
mcberg
parents: 32082
diff changeset
  8708
  match(Set dst (SqrtVD (LoadVector mem)));
56534fb3d71a 8135028: support for vectorizing double precision sqrt
mcberg
parents: 32082
diff changeset
  8709
  format %{ "vsqrtpd  $dst,$mem\t! sqrt packed4D" %}
56534fb3d71a 8135028: support for vectorizing double precision sqrt
mcberg
parents: 32082
diff changeset
  8710
  ins_encode %{
56534fb3d71a 8135028: support for vectorizing double precision sqrt
mcberg
parents: 32082
diff changeset
  8711
    int vector_len = 1;
56534fb3d71a 8135028: support for vectorizing double precision sqrt
mcberg
parents: 32082
diff changeset
  8712
    __ vsqrtpd($dst$$XMMRegister, $mem$$Address, vector_len);
56534fb3d71a 8135028: support for vectorizing double precision sqrt
mcberg
parents: 32082
diff changeset
  8713
  %}
56534fb3d71a 8135028: support for vectorizing double precision sqrt
mcberg
parents: 32082
diff changeset
  8714
  ins_pipe( pipe_slow );
56534fb3d71a 8135028: support for vectorizing double precision sqrt
mcberg
parents: 32082
diff changeset
  8715
%}
56534fb3d71a 8135028: support for vectorizing double precision sqrt
mcberg
parents: 32082
diff changeset
  8716
56534fb3d71a 8135028: support for vectorizing double precision sqrt
mcberg
parents: 32082
diff changeset
  8717
instruct vsqrt8D_reg(vecZ dst, vecZ src) %{
56534fb3d71a 8135028: support for vectorizing double precision sqrt
mcberg
parents: 32082
diff changeset
  8718
  predicate(UseAVX > 2 && n->as_Vector()->length() == 8);
56534fb3d71a 8135028: support for vectorizing double precision sqrt
mcberg
parents: 32082
diff changeset
  8719
  match(Set dst (SqrtVD src));
56534fb3d71a 8135028: support for vectorizing double precision sqrt
mcberg
parents: 32082
diff changeset
  8720
  format %{ "vsqrtpd  $dst,$src\t! sqrt packed8D" %}
56534fb3d71a 8135028: support for vectorizing double precision sqrt
mcberg
parents: 32082
diff changeset
  8721
  ins_encode %{
56534fb3d71a 8135028: support for vectorizing double precision sqrt
mcberg
parents: 32082
diff changeset
  8722
    int vector_len = 2;
56534fb3d71a 8135028: support for vectorizing double precision sqrt
mcberg
parents: 32082
diff changeset
  8723
    __ vsqrtpd($dst$$XMMRegister, $src$$XMMRegister, vector_len);
56534fb3d71a 8135028: support for vectorizing double precision sqrt
mcberg
parents: 32082
diff changeset
  8724
  %}
56534fb3d71a 8135028: support for vectorizing double precision sqrt
mcberg
parents: 32082
diff changeset
  8725
  ins_pipe( pipe_slow );
56534fb3d71a 8135028: support for vectorizing double precision sqrt
mcberg
parents: 32082
diff changeset
  8726
%}
56534fb3d71a 8135028: support for vectorizing double precision sqrt
mcberg
parents: 32082
diff changeset
  8727
56534fb3d71a 8135028: support for vectorizing double precision sqrt
mcberg
parents: 32082
diff changeset
  8728
instruct vsqrt8D_mem(vecZ dst, memory mem) %{
56534fb3d71a 8135028: support for vectorizing double precision sqrt
mcberg
parents: 32082
diff changeset
  8729
  predicate(UseAVX > 2 && n->as_Vector()->length() == 8);
56534fb3d71a 8135028: support for vectorizing double precision sqrt
mcberg
parents: 32082
diff changeset
  8730
  match(Set dst (SqrtVD (LoadVector mem)));
56534fb3d71a 8135028: support for vectorizing double precision sqrt
mcberg
parents: 32082
diff changeset
  8731
  format %{ "vsqrtpd  $dst,$mem\t! sqrt packed8D" %}
56534fb3d71a 8135028: support for vectorizing double precision sqrt
mcberg
parents: 32082
diff changeset
  8732
  ins_encode %{
56534fb3d71a 8135028: support for vectorizing double precision sqrt
mcberg
parents: 32082
diff changeset
  8733
    int vector_len = 2;
56534fb3d71a 8135028: support for vectorizing double precision sqrt
mcberg
parents: 32082
diff changeset
  8734
    __ vsqrtpd($dst$$XMMRegister, $mem$$Address, vector_len);
56534fb3d71a 8135028: support for vectorizing double precision sqrt
mcberg
parents: 32082
diff changeset
  8735
  %}
56534fb3d71a 8135028: support for vectorizing double precision sqrt
mcberg
parents: 32082
diff changeset
  8736
  ins_pipe( pipe_slow );
56534fb3d71a 8135028: support for vectorizing double precision sqrt
mcberg
parents: 32082
diff changeset
  8737
%}
56534fb3d71a 8135028: support for vectorizing double precision sqrt
mcberg
parents: 32082
diff changeset
  8738
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8739
// ------------------------------ LeftShift -----------------------------------
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8740
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8741
// Shorts/Chars vector left shift
13930
8df570f94294 7201026: add vector for shift count
kvn
parents: 13886
diff changeset
  8742
instruct vsll2S(vecS dst, vecS shift) %{
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  8743
  predicate(UseAVX == 0 && n->as_Vector()->length() == 2);
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8744
  match(Set dst (LShiftVS dst shift));
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8745
  format %{ "psllw   $dst,$shift\t! left shift packed2S" %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8746
  ins_encode %{
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8747
    __ psllw($dst$$XMMRegister, $shift$$XMMRegister);
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8748
  %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8749
  ins_pipe( pipe_slow );
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8750
%}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8751
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8752
instruct vsll2S_imm(vecS dst, immI8 shift) %{
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  8753
  predicate(UseAVX == 0 && n->as_Vector()->length() == 2);
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8754
  match(Set dst (LShiftVS dst shift));
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8755
  format %{ "psllw   $dst,$shift\t! left shift packed2S" %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8756
  ins_encode %{
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8757
    __ psllw($dst$$XMMRegister, (int)$shift$$constant);
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8758
  %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8759
  ins_pipe( pipe_slow );
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8760
%}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8761
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  8762
instruct vsll2S_reg_avx(vecS dst, vecS src, vecS shift) %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  8763
  predicate(VM_Version::supports_avxonly() && n->as_Vector()->length() == 2);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  8764
  match(Set dst (LShiftVS src shift));
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  8765
  format %{ "vpsllw  $dst,$src,$shift\t! left shift packed2S" %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  8766
  ins_encode %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  8767
    int vector_len = 0;
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  8768
    __ vpsllw($dst$$XMMRegister, $src$$XMMRegister, $shift$$XMMRegister, vector_len);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  8769
  %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  8770
  ins_pipe( pipe_slow );
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  8771
%}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  8772
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  8773
instruct vsll2S_reg_evex(vecS dst, vecS src, vecS shift) %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  8774
  predicate(VM_Version::supports_avx512bw() && n->as_Vector()->length() == 2);
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8775
  match(Set dst (LShiftVS src shift));
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8776
  format %{ "vpsllw  $dst,$src,$shift\t! left shift packed2S" %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8777
  ins_encode %{
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  8778
    int vector_len = 0;
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  8779
    __ vpsllw($dst$$XMMRegister, $src$$XMMRegister, $shift$$XMMRegister, vector_len);
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8780
  %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8781
  ins_pipe( pipe_slow );
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8782
%}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8783
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  8784
instruct vsll2S_reg_evex_special(vecS dst, vecS src, vecS shift) %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  8785
  predicate(VM_Version::supports_avx512nobw() && n->as_Vector()->length() == 2);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  8786
  match(Set dst (LShiftVS dst shift));
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  8787
  effect(TEMP src);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  8788
  format %{ "vpsllw  $dst,$src,$shift\t! left shift packed2S" %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  8789
  ins_encode %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  8790
    int vector_len = 0;
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  8791
    __ vpsllw($dst$$XMMRegister, $src$$XMMRegister, $shift$$XMMRegister, vector_len);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  8792
  %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  8793
  ins_pipe( pipe_slow );
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  8794
%}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  8795
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  8796
instruct vsll2S_reg_imm_avx(vecS dst, vecS src, immI8 shift) %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  8797
  predicate(VM_Version::supports_avxonly() && n->as_Vector()->length() == 2);
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8798
  match(Set dst (LShiftVS src shift));
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8799
  format %{ "vpsllw  $dst,$src,$shift\t! left shift packed2S" %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8800
  ins_encode %{
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  8801
    int vector_len = 0;
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  8802
    __ vpsllw($dst$$XMMRegister, $src$$XMMRegister, (int)$shift$$constant, vector_len);
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8803
  %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8804
  ins_pipe( pipe_slow );
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8805
%}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8806
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  8807
instruct vsll2S_reg_imm_evex(vecS dst, vecS src, immI8 shift) %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  8808
  predicate(VM_Version::supports_avx512bw() && n->as_Vector()->length() == 2);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  8809
  match(Set dst (LShiftVS src shift));
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  8810
  format %{ "vpsllw  $dst,$src,$shift\t! left shift packed2S" %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  8811
  ins_encode %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  8812
    int vector_len = 0;
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  8813
    __ vpsllw($dst$$XMMRegister, $src$$XMMRegister, (int)$shift$$constant, vector_len);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  8814
  %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  8815
  ins_pipe( pipe_slow );
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  8816
%}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  8817
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  8818
instruct vsll2S_reg_imm_evex_special(vecS dst, vecS src, immI8 shift) %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  8819
  predicate(VM_Version::supports_avx512nobw() && n->as_Vector()->length() == 2);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  8820
  match(Set dst (LShiftVS dst shift));
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  8821
  effect(TEMP src);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  8822
  format %{ "vpsllw  $dst,$src,$shift\t! left shift packed2S" %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  8823
  ins_encode %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  8824
    int vector_len = 0;
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  8825
    __ vpsllw($dst$$XMMRegister, $src$$XMMRegister, (int)$shift$$constant, vector_len);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  8826
  %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  8827
  ins_pipe( pipe_slow );
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  8828
%}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  8829
13930
8df570f94294 7201026: add vector for shift count
kvn
parents: 13886
diff changeset
  8830
instruct vsll4S(vecD dst, vecS shift) %{
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  8831
  predicate(UseAVX == 0 && n->as_Vector()->length() == 4);
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8832
  match(Set dst (LShiftVS dst shift));
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8833
  format %{ "psllw   $dst,$shift\t! left shift packed4S" %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8834
  ins_encode %{
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8835
    __ psllw($dst$$XMMRegister, $shift$$XMMRegister);
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8836
  %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8837
  ins_pipe( pipe_slow );
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8838
%}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8839
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8840
instruct vsll4S_imm(vecD dst, immI8 shift) %{
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  8841
  predicate(UseAVX == 0 && n->as_Vector()->length() == 4);
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8842
  match(Set dst (LShiftVS dst shift));
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8843
  format %{ "psllw   $dst,$shift\t! left shift packed4S" %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8844
  ins_encode %{
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8845
    __ psllw($dst$$XMMRegister, (int)$shift$$constant);
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8846
  %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8847
  ins_pipe( pipe_slow );
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8848
%}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8849
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  8850
instruct vsll4S_reg_avx(vecD dst, vecD src, vecS shift) %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  8851
  predicate(VM_Version::supports_avxonly() && n->as_Vector()->length() == 4);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  8852
  match(Set dst (LShiftVS src shift));
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  8853
  format %{ "vpsllw  $dst,$src,$shift\t! left shift packed4S" %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  8854
  ins_encode %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  8855
    int vector_len = 0;
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  8856
    __ vpsllw($dst$$XMMRegister, $src$$XMMRegister, $shift$$XMMRegister, vector_len);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  8857
  %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  8858
  ins_pipe( pipe_slow );
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  8859
%}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  8860
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  8861
instruct vsll4S_reg_evex(vecD dst, vecD src, vecS shift) %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  8862
  predicate(VM_Version::supports_avx512bw() && n->as_Vector()->length() == 4);
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8863
  match(Set dst (LShiftVS src shift));
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8864
  format %{ "vpsllw  $dst,$src,$shift\t! left shift packed4S" %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8865
  ins_encode %{
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  8866
    int vector_len = 0;
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  8867
    __ vpsllw($dst$$XMMRegister, $src$$XMMRegister, $shift$$XMMRegister, vector_len);
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8868
  %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8869
  ins_pipe( pipe_slow );
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8870
%}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8871
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  8872
instruct vsll4S_reg_evex_special(vecD dst, vecD src, vecS shift) %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  8873
  predicate(VM_Version::supports_avx512nobw() && n->as_Vector()->length() == 4);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  8874
  match(Set dst (LShiftVS dst shift));
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  8875
  effect(TEMP src);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  8876
  format %{ "vpsllw  $dst,$src,$shift\t! left shift packed4S" %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  8877
  ins_encode %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  8878
    int vector_len = 0;
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  8879
    __ vpsllw($dst$$XMMRegister, $src$$XMMRegister, $shift$$XMMRegister, vector_len);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  8880
  %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  8881
  ins_pipe( pipe_slow );
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  8882
%}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  8883
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  8884
instruct vsll4S_reg_imm_avx(vecD dst, vecD src, immI8 shift) %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  8885
  predicate(VM_Version::supports_avxonly() && n->as_Vector()->length() == 4);
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8886
  match(Set dst (LShiftVS src shift));
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8887
  format %{ "vpsllw  $dst,$src,$shift\t! left shift packed4S" %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8888
  ins_encode %{
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  8889
    int vector_len = 0;
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  8890
    __ vpsllw($dst$$XMMRegister, $src$$XMMRegister, (int)$shift$$constant, vector_len);
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8891
  %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8892
  ins_pipe( pipe_slow );
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8893
%}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8894
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  8895
instruct vsll4S_reg_imm_evex(vecD dst, vecD src, immI8 shift) %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  8896
  predicate(VM_Version::supports_avx512bw() && n->as_Vector()->length() == 4);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  8897
  match(Set dst (LShiftVS src shift));
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  8898
  format %{ "vpsllw  $dst,$src,$shift\t! left shift packed4S" %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  8899
  ins_encode %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  8900
    int vector_len = 0;
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  8901
    __ vpsllw($dst$$XMMRegister, $src$$XMMRegister, (int)$shift$$constant, vector_len);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  8902
  %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  8903
  ins_pipe( pipe_slow );
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  8904
%}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  8905
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  8906
instruct vsll4S_reg_imm_evex_special(vecD dst, vecD src, immI8 shift) %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  8907
  predicate(VM_Version::supports_avx512nobw() && n->as_Vector()->length() == 4);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  8908
  match(Set dst (LShiftVS dst shift));
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  8909
  effect(TEMP src);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  8910
  format %{ "vpsllw  $dst,$src,$shift\t! left shift packed4S" %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  8911
  ins_encode %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  8912
    int vector_len = 0;
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  8913
    __ vpsllw($dst$$XMMRegister, $src$$XMMRegister, (int)$shift$$constant, vector_len);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  8914
  %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  8915
  ins_pipe( pipe_slow );
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  8916
%}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  8917
13930
8df570f94294 7201026: add vector for shift count
kvn
parents: 13886
diff changeset
  8918
instruct vsll8S(vecX dst, vecS shift) %{
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  8919
  predicate(UseAVX == 0 && n->as_Vector()->length() == 8);
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8920
  match(Set dst (LShiftVS dst shift));
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8921
  format %{ "psllw   $dst,$shift\t! left shift packed8S" %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8922
  ins_encode %{
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8923
    __ psllw($dst$$XMMRegister, $shift$$XMMRegister);
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8924
  %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8925
  ins_pipe( pipe_slow );
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8926
%}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8927
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8928
instruct vsll8S_imm(vecX dst, immI8 shift) %{
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  8929
  predicate(UseAVX == 0 && n->as_Vector()->length() == 8);
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8930
  match(Set dst (LShiftVS dst shift));
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8931
  format %{ "psllw   $dst,$shift\t! left shift packed8S" %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8932
  ins_encode %{
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8933
    __ psllw($dst$$XMMRegister, (int)$shift$$constant);
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8934
  %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8935
  ins_pipe( pipe_slow );
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8936
%}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8937
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  8938
instruct vsll8S_reg_avx(vecX dst, vecX src, vecS shift) %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  8939
  predicate(VM_Version::supports_avxonly() && n->as_Vector()->length() == 8);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  8940
  match(Set dst (LShiftVS src shift));
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  8941
  format %{ "vpsllw  $dst,$src,$shift\t! left shift packed8S" %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  8942
  ins_encode %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  8943
    int vector_len = 0;
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  8944
    __ vpsllw($dst$$XMMRegister, $src$$XMMRegister, $shift$$XMMRegister, vector_len);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  8945
  %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  8946
  ins_pipe( pipe_slow );
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  8947
%}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  8948
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  8949
instruct vsll8S_reg_evex(vecX dst, vecX src, vecS shift) %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  8950
  predicate(VM_Version::supports_avx512bw() && n->as_Vector()->length() == 8);
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8951
  match(Set dst (LShiftVS src shift));
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8952
  format %{ "vpsllw  $dst,$src,$shift\t! left shift packed8S" %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8953
  ins_encode %{
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  8954
    int vector_len = 0;
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  8955
    __ vpsllw($dst$$XMMRegister, $src$$XMMRegister, $shift$$XMMRegister, vector_len);
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8956
  %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8957
  ins_pipe( pipe_slow );
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8958
%}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8959
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  8960
instruct vsll8S_reg_evex_special(vecX dst, vecX src, vecS shift) %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  8961
  predicate(VM_Version::supports_avx512nobw() && n->as_Vector()->length() == 8);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  8962
  match(Set dst (LShiftVS dst shift));
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  8963
  effect(TEMP src);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  8964
  format %{ "vpsllw  $dst,$src,$shift\t! left shift packed8S" %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  8965
  ins_encode %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  8966
    int vector_len = 0;
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  8967
    __ vpsllw($dst$$XMMRegister, $src$$XMMRegister, $shift$$XMMRegister, vector_len);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  8968
  %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  8969
  ins_pipe( pipe_slow );
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  8970
%}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  8971
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  8972
instruct vsll8S_reg_imm_avx(vecX dst, vecX src, immI8 shift) %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  8973
  predicate(VM_Version::supports_avxonly() && n->as_Vector()->length() == 8);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  8974
  match(Set dst (LShiftVS src shift));
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  8975
  format %{ "vpsllw  $dst,$src,$shift\t! left shift packed8S" %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  8976
  ins_encode %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  8977
    int vector_len = 0;
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  8978
    __ vpsllw($dst$$XMMRegister, $src$$XMMRegister, (int)$shift$$constant, vector_len);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  8979
  %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  8980
  ins_pipe( pipe_slow );
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  8981
%}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  8982
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  8983
instruct vsll8S_reg_imm_evex(vecX dst, vecX src, immI8 shift) %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  8984
  predicate(VM_Version::supports_avx512bw() && n->as_Vector()->length() == 8);
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8985
  match(Set dst (LShiftVS src shift));
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8986
  format %{ "vpsllw  $dst,$src,$shift\t! left shift packed8S" %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8987
  ins_encode %{
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  8988
    int vector_len = 0;
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  8989
    __ vpsllw($dst$$XMMRegister, $src$$XMMRegister, (int)$shift$$constant, vector_len);
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8990
  %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8991
  ins_pipe( pipe_slow );
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8992
%}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  8993
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  8994
instruct vsll8S_reg_imm_evex_special(vecX dst, vecX src, immI8 shift) %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  8995
  predicate(VM_Version::supports_avx512nobw() && n->as_Vector()->length() == 8);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  8996
  match(Set dst (LShiftVS dst shift));
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  8997
  effect(TEMP src);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  8998
  format %{ "vpsllw  $dst,$src,$shift\t! left shift packed8S" %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  8999
  ins_encode %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9000
    int vector_len = 0;
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9001
    __ vpsllw($dst$$XMMRegister, $src$$XMMRegister, (int)$shift$$constant, vector_len);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9002
  %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9003
  ins_pipe( pipe_slow );
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9004
%}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9005
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9006
instruct vsll16S_reg_avx(vecY dst, vecY src, vecS shift) %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9007
  predicate(VM_Version::supports_avx256only() && n->as_Vector()->length() == 16);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9008
  match(Set dst (LShiftVS src shift));
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9009
  format %{ "vpsllw  $dst,$src,$shift\t! left shift packed16S" %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9010
  ins_encode %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9011
    int vector_len = 1;
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9012
    __ vpsllw($dst$$XMMRegister, $src$$XMMRegister, $shift$$XMMRegister, vector_len);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9013
  %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9014
  ins_pipe( pipe_slow );
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9015
%}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9016
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9017
instruct vsll16S_reg_evex(vecY dst, vecY src, vecS shift) %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9018
  predicate(VM_Version::supports_avx512bw() && n->as_Vector()->length() == 16);
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9019
  match(Set dst (LShiftVS src shift));
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9020
  format %{ "vpsllw  $dst,$src,$shift\t! left shift packed16S" %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9021
  ins_encode %{
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  9022
    int vector_len = 1;
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  9023
    __ vpsllw($dst$$XMMRegister, $src$$XMMRegister, $shift$$XMMRegister, vector_len);
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9024
  %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9025
  ins_pipe( pipe_slow );
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9026
%}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9027
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9028
instruct vsll16S_reg_evex_special(vecY dst, vecY src, vecS shift) %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9029
  predicate(VM_Version::supports_avx512nobw() && n->as_Vector()->length() == 16);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9030
  match(Set dst (LShiftVS dst shift));
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9031
  effect(TEMP src);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9032
  format %{ "vpsllw  $dst,$src,$shift\t! left shift packed16S" %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9033
  ins_encode %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9034
    int vector_len = 1;
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9035
    __ vpsllw($dst$$XMMRegister, $src$$XMMRegister, $shift$$XMMRegister, vector_len);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9036
  %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9037
  ins_pipe( pipe_slow );
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9038
%}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9039
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9040
instruct vsll16S_reg_imm_avx(vecY dst, vecY src, immI8 shift) %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9041
  predicate(VM_Version::supports_avx256only() && n->as_Vector()->length() == 16);
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9042
  match(Set dst (LShiftVS src shift));
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9043
  format %{ "vpsllw  $dst,$src,$shift\t! left shift packed16S" %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9044
  ins_encode %{
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  9045
    int vector_len = 1;
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  9046
    __ vpsllw($dst$$XMMRegister, $src$$XMMRegister, (int)$shift$$constant, vector_len);
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  9047
  %}
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  9048
  ins_pipe( pipe_slow );
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  9049
%}
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  9050
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9051
instruct vsll16S_reg_imm_evex(vecY dst, vecY src, immI8 shift) %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9052
  predicate(VM_Version::supports_avx512bw() && n->as_Vector()->length() == 16);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9053
  match(Set dst (LShiftVS src shift));
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9054
  format %{ "vpsllw  $dst,$src,$shift\t! left shift packed16S" %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9055
  ins_encode %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9056
    int vector_len = 1;
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9057
    __ vpsllw($dst$$XMMRegister, $src$$XMMRegister, (int)$shift$$constant, vector_len);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9058
  %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9059
  ins_pipe( pipe_slow );
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9060
%}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9061
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9062
instruct vsll16S_reg_imm_evex_special(vecY dst, vecY src, immI8 shift) %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9063
  predicate(VM_Version::supports_avx512nobw() && n->as_Vector()->length() == 16);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9064
  match(Set dst (LShiftVS dst shift));
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9065
  effect(TEMP src);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9066
  format %{ "vpsllw  $dst,$src,$shift\t! left shift packed16S" %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9067
  ins_encode %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9068
    int vector_len = 1;
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9069
    __ vpsllw($dst$$XMMRegister, $src$$XMMRegister, (int)$shift$$constant, vector_len);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9070
  %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9071
  ins_pipe( pipe_slow );
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9072
%}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9073
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  9074
instruct vsll32S_reg(vecZ dst, vecZ src, vecS shift) %{
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9075
  predicate(VM_Version::supports_avx512bw() && n->as_Vector()->length() == 32);
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  9076
  match(Set dst (LShiftVS src shift));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  9077
  format %{ "vpsllw  $dst,$src,$shift\t! left shift packed32S" %}
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  9078
  ins_encode %{
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  9079
    int vector_len = 2;
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  9080
    __ vpsllw($dst$$XMMRegister, $src$$XMMRegister, $shift$$XMMRegister, vector_len);
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  9081
  %}
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  9082
  ins_pipe( pipe_slow );
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  9083
%}
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  9084
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  9085
instruct vsll32S_reg_imm(vecZ dst, vecZ src, immI8 shift) %{
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9086
  predicate(VM_Version::supports_avx512bw() && n->as_Vector()->length() == 32);
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  9087
  match(Set dst (LShiftVS src shift));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  9088
  format %{ "vpsllw  $dst,$src,$shift\t! left shift packed32S" %}
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  9089
  ins_encode %{
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  9090
    int vector_len = 2;
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  9091
    __ vpsllw($dst$$XMMRegister, $src$$XMMRegister, (int)$shift$$constant, vector_len);
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9092
  %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9093
  ins_pipe( pipe_slow );
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9094
%}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9095
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9096
// Integers vector left shift
13930
8df570f94294 7201026: add vector for shift count
kvn
parents: 13886
diff changeset
  9097
instruct vsll2I(vecD dst, vecS shift) %{
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9098
  predicate(n->as_Vector()->length() == 2);
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9099
  match(Set dst (LShiftVI dst shift));
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9100
  format %{ "pslld   $dst,$shift\t! left shift packed2I" %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9101
  ins_encode %{
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9102
    __ pslld($dst$$XMMRegister, $shift$$XMMRegister);
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9103
  %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9104
  ins_pipe( pipe_slow );
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9105
%}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9106
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9107
instruct vsll2I_imm(vecD dst, immI8 shift) %{
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9108
  predicate(n->as_Vector()->length() == 2);
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9109
  match(Set dst (LShiftVI dst shift));
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9110
  format %{ "pslld   $dst,$shift\t! left shift packed2I" %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9111
  ins_encode %{
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9112
    __ pslld($dst$$XMMRegister, (int)$shift$$constant);
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9113
  %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9114
  ins_pipe( pipe_slow );
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9115
%}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9116
13930
8df570f94294 7201026: add vector for shift count
kvn
parents: 13886
diff changeset
  9117
instruct vsll2I_reg(vecD dst, vecD src, vecS shift) %{
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9118
  predicate(UseAVX > 0 && n->as_Vector()->length() == 2);
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9119
  match(Set dst (LShiftVI src shift));
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9120
  format %{ "vpslld  $dst,$src,$shift\t! left shift packed2I" %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9121
  ins_encode %{
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  9122
    int vector_len = 0;
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  9123
    __ vpslld($dst$$XMMRegister, $src$$XMMRegister, $shift$$XMMRegister, vector_len);
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9124
  %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9125
  ins_pipe( pipe_slow );
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9126
%}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9127
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9128
instruct vsll2I_reg_imm(vecD dst, vecD src, immI8 shift) %{
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9129
  predicate(UseAVX > 0 && n->as_Vector()->length() == 2);
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9130
  match(Set dst (LShiftVI src shift));
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9131
  format %{ "vpslld  $dst,$src,$shift\t! left shift packed2I" %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9132
  ins_encode %{
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  9133
    int vector_len = 0;
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  9134
    __ vpslld($dst$$XMMRegister, $src$$XMMRegister, (int)$shift$$constant, vector_len);
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9135
  %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9136
  ins_pipe( pipe_slow );
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9137
%}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9138
13930
8df570f94294 7201026: add vector for shift count
kvn
parents: 13886
diff changeset
  9139
instruct vsll4I(vecX dst, vecS shift) %{
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9140
  predicate(n->as_Vector()->length() == 4);
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9141
  match(Set dst (LShiftVI dst shift));
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9142
  format %{ "pslld   $dst,$shift\t! left shift packed4I" %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9143
  ins_encode %{
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9144
    __ pslld($dst$$XMMRegister, $shift$$XMMRegister);
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9145
  %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9146
  ins_pipe( pipe_slow );
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9147
%}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9148
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9149
instruct vsll4I_imm(vecX dst, immI8 shift) %{
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9150
  predicate(n->as_Vector()->length() == 4);
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9151
  match(Set dst (LShiftVI dst shift));
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9152
  format %{ "pslld   $dst,$shift\t! left shift packed4I" %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9153
  ins_encode %{
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9154
    __ pslld($dst$$XMMRegister, (int)$shift$$constant);
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9155
  %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9156
  ins_pipe( pipe_slow );
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9157
%}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9158
13930
8df570f94294 7201026: add vector for shift count
kvn
parents: 13886
diff changeset
  9159
instruct vsll4I_reg(vecX dst, vecX src, vecS shift) %{
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9160
  predicate(UseAVX > 0 && n->as_Vector()->length() == 4);
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9161
  match(Set dst (LShiftVI src shift));
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9162
  format %{ "vpslld  $dst,$src,$shift\t! left shift packed4I" %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9163
  ins_encode %{
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  9164
    int vector_len = 0;
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  9165
    __ vpslld($dst$$XMMRegister, $src$$XMMRegister, $shift$$XMMRegister, vector_len);
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9166
  %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9167
  ins_pipe( pipe_slow );
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9168
%}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9169
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9170
instruct vsll4I_reg_imm(vecX dst, vecX src, immI8 shift) %{
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9171
  predicate(UseAVX > 0 && n->as_Vector()->length() == 4);
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9172
  match(Set dst (LShiftVI src shift));
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9173
  format %{ "vpslld  $dst,$src,$shift\t! left shift packed4I" %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9174
  ins_encode %{
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  9175
    int vector_len = 0;
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  9176
    __ vpslld($dst$$XMMRegister, $src$$XMMRegister, (int)$shift$$constant, vector_len);
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9177
  %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9178
  ins_pipe( pipe_slow );
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9179
%}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9180
13930
8df570f94294 7201026: add vector for shift count
kvn
parents: 13886
diff changeset
  9181
instruct vsll8I_reg(vecY dst, vecY src, vecS shift) %{
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9182
  predicate(UseAVX > 1 && n->as_Vector()->length() == 8);
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9183
  match(Set dst (LShiftVI src shift));
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9184
  format %{ "vpslld  $dst,$src,$shift\t! left shift packed8I" %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9185
  ins_encode %{
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  9186
    int vector_len = 1;
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  9187
    __ vpslld($dst$$XMMRegister, $src$$XMMRegister, $shift$$XMMRegister, vector_len);
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9188
  %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9189
  ins_pipe( pipe_slow );
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9190
%}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9191
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9192
instruct vsll8I_reg_imm(vecY dst, vecY src, immI8 shift) %{
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9193
  predicate(UseAVX > 1 && n->as_Vector()->length() == 8);
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9194
  match(Set dst (LShiftVI src shift));
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9195
  format %{ "vpslld  $dst,$src,$shift\t! left shift packed8I" %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9196
  ins_encode %{
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  9197
    int vector_len = 1;
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  9198
    __ vpslld($dst$$XMMRegister, $src$$XMMRegister, (int)$shift$$constant, vector_len);
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  9199
  %}
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  9200
  ins_pipe( pipe_slow );
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  9201
%}
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  9202
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  9203
instruct vsll16I_reg(vecZ dst, vecZ src, vecS shift) %{
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  9204
  predicate(UseAVX > 2 && n->as_Vector()->length() == 16);
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  9205
  match(Set dst (LShiftVI src shift));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  9206
  format %{ "vpslld  $dst,$src,$shift\t! left shift packed16I" %}
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  9207
  ins_encode %{
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  9208
    int vector_len = 2;
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  9209
    __ vpslld($dst$$XMMRegister, $src$$XMMRegister, $shift$$XMMRegister, vector_len);
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  9210
  %}
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  9211
  ins_pipe( pipe_slow );
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  9212
%}
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  9213
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  9214
instruct vsll16I_reg_imm(vecZ dst, vecZ src, immI8 shift) %{
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  9215
  predicate(UseAVX > 2 && n->as_Vector()->length() == 16);
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  9216
  match(Set dst (LShiftVI src shift));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  9217
  format %{ "vpslld  $dst,$src,$shift\t! left shift packed16I" %}
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  9218
  ins_encode %{
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  9219
    int vector_len = 2;
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  9220
    __ vpslld($dst$$XMMRegister, $src$$XMMRegister, (int)$shift$$constant, vector_len);
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9221
  %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9222
  ins_pipe( pipe_slow );
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9223
%}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9224
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9225
// Longs vector left shift
13930
8df570f94294 7201026: add vector for shift count
kvn
parents: 13886
diff changeset
  9226
instruct vsll2L(vecX dst, vecS shift) %{
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9227
  predicate(n->as_Vector()->length() == 2);
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9228
  match(Set dst (LShiftVL dst shift));
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9229
  format %{ "psllq   $dst,$shift\t! left shift packed2L" %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9230
  ins_encode %{
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9231
    __ psllq($dst$$XMMRegister, $shift$$XMMRegister);
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9232
  %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9233
  ins_pipe( pipe_slow );
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9234
%}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9235
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9236
instruct vsll2L_imm(vecX dst, immI8 shift) %{
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9237
  predicate(n->as_Vector()->length() == 2);
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9238
  match(Set dst (LShiftVL dst shift));
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9239
  format %{ "psllq   $dst,$shift\t! left shift packed2L" %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9240
  ins_encode %{
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9241
    __ psllq($dst$$XMMRegister, (int)$shift$$constant);
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9242
  %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9243
  ins_pipe( pipe_slow );
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9244
%}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9245
13930
8df570f94294 7201026: add vector for shift count
kvn
parents: 13886
diff changeset
  9246
instruct vsll2L_reg(vecX dst, vecX src, vecS shift) %{
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9247
  predicate(UseAVX > 0 && n->as_Vector()->length() == 2);
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9248
  match(Set dst (LShiftVL src shift));
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9249
  format %{ "vpsllq  $dst,$src,$shift\t! left shift packed2L" %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9250
  ins_encode %{
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  9251
    int vector_len = 0;
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  9252
    __ vpsllq($dst$$XMMRegister, $src$$XMMRegister, $shift$$XMMRegister, vector_len);
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9253
  %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9254
  ins_pipe( pipe_slow );
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9255
%}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9256
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9257
instruct vsll2L_reg_imm(vecX dst, vecX src, immI8 shift) %{
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9258
  predicate(UseAVX > 0 && n->as_Vector()->length() == 2);
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9259
  match(Set dst (LShiftVL src shift));
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9260
  format %{ "vpsllq  $dst,$src,$shift\t! left shift packed2L" %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9261
  ins_encode %{
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  9262
    int vector_len = 0;
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  9263
    __ vpsllq($dst$$XMMRegister, $src$$XMMRegister, (int)$shift$$constant, vector_len);
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9264
  %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9265
  ins_pipe( pipe_slow );
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9266
%}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9267
13930
8df570f94294 7201026: add vector for shift count
kvn
parents: 13886
diff changeset
  9268
instruct vsll4L_reg(vecY dst, vecY src, vecS shift) %{
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9269
  predicate(UseAVX > 1 && n->as_Vector()->length() == 4);
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9270
  match(Set dst (LShiftVL src shift));
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9271
  format %{ "vpsllq  $dst,$src,$shift\t! left shift packed4L" %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9272
  ins_encode %{
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  9273
    int vector_len = 1;
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  9274
    __ vpsllq($dst$$XMMRegister, $src$$XMMRegister, $shift$$XMMRegister, vector_len);
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9275
  %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9276
  ins_pipe( pipe_slow );
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9277
%}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9278
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9279
instruct vsll4L_reg_imm(vecY dst, vecY src, immI8 shift) %{
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9280
  predicate(UseAVX > 1 && n->as_Vector()->length() == 4);
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9281
  match(Set dst (LShiftVL src shift));
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9282
  format %{ "vpsllq  $dst,$src,$shift\t! left shift packed4L" %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9283
  ins_encode %{
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  9284
    int vector_len = 1;
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  9285
    __ vpsllq($dst$$XMMRegister, $src$$XMMRegister, (int)$shift$$constant, vector_len);
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  9286
  %}
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  9287
  ins_pipe( pipe_slow );
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  9288
%}
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  9289
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  9290
instruct vsll8L_reg(vecZ dst, vecZ src, vecS shift) %{
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  9291
  predicate(UseAVX > 2 && n->as_Vector()->length() == 8);
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  9292
  match(Set dst (LShiftVL src shift));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  9293
  format %{ "vpsllq  $dst,$src,$shift\t! left shift packed8L" %}
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  9294
  ins_encode %{
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  9295
    int vector_len = 2;
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  9296
    __ vpsllq($dst$$XMMRegister, $src$$XMMRegister, $shift$$XMMRegister, vector_len);
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  9297
  %}
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  9298
  ins_pipe( pipe_slow );
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  9299
%}
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  9300
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  9301
instruct vsll8L_reg_imm(vecZ dst, vecZ src, immI8 shift) %{
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  9302
  predicate(UseAVX > 2 && n->as_Vector()->length() == 8);
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  9303
  match(Set dst (LShiftVL src shift));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  9304
  format %{ "vpsllq  $dst,$src,$shift\t! left shift packed8L" %}
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  9305
  ins_encode %{
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  9306
    int vector_len = 2;
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  9307
    __ vpsllq($dst$$XMMRegister, $src$$XMMRegister, (int)$shift$$constant, vector_len);
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9308
  %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9309
  ins_pipe( pipe_slow );
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9310
%}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9311
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9312
// ----------------------- LogicalRightShift -----------------------------------
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9313
14131
e376e3d428c9 8001183: incorrect results of char vectors right shift operaiton
kvn
parents: 13930
diff changeset
  9314
// Shorts vector logical right shift produces incorrect Java result
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9315
// for negative data because java code convert short value into int with
14131
e376e3d428c9 8001183: incorrect results of char vectors right shift operaiton
kvn
parents: 13930
diff changeset
  9316
// sign extension before a shift. But char vectors are fine since chars are
e376e3d428c9 8001183: incorrect results of char vectors right shift operaiton
kvn
parents: 13930
diff changeset
  9317
// unsigned values.
e376e3d428c9 8001183: incorrect results of char vectors right shift operaiton
kvn
parents: 13930
diff changeset
  9318
e376e3d428c9 8001183: incorrect results of char vectors right shift operaiton
kvn
parents: 13930
diff changeset
  9319
instruct vsrl2S(vecS dst, vecS shift) %{
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9320
  predicate(UseAVX == 0 && n->as_Vector()->length() == 2);
14131
e376e3d428c9 8001183: incorrect results of char vectors right shift operaiton
kvn
parents: 13930
diff changeset
  9321
  match(Set dst (URShiftVS dst shift));
e376e3d428c9 8001183: incorrect results of char vectors right shift operaiton
kvn
parents: 13930
diff changeset
  9322
  format %{ "psrlw   $dst,$shift\t! logical right shift packed2S" %}
e376e3d428c9 8001183: incorrect results of char vectors right shift operaiton
kvn
parents: 13930
diff changeset
  9323
  ins_encode %{
e376e3d428c9 8001183: incorrect results of char vectors right shift operaiton
kvn
parents: 13930
diff changeset
  9324
    __ psrlw($dst$$XMMRegister, $shift$$XMMRegister);
e376e3d428c9 8001183: incorrect results of char vectors right shift operaiton
kvn
parents: 13930
diff changeset
  9325
  %}
e376e3d428c9 8001183: incorrect results of char vectors right shift operaiton
kvn
parents: 13930
diff changeset
  9326
  ins_pipe( pipe_slow );
e376e3d428c9 8001183: incorrect results of char vectors right shift operaiton
kvn
parents: 13930
diff changeset
  9327
%}
e376e3d428c9 8001183: incorrect results of char vectors right shift operaiton
kvn
parents: 13930
diff changeset
  9328
e376e3d428c9 8001183: incorrect results of char vectors right shift operaiton
kvn
parents: 13930
diff changeset
  9329
instruct vsrl2S_imm(vecS dst, immI8 shift) %{
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9330
  predicate(UseAVX == 0 && n->as_Vector()->length() == 2);
14131
e376e3d428c9 8001183: incorrect results of char vectors right shift operaiton
kvn
parents: 13930
diff changeset
  9331
  match(Set dst (URShiftVS dst shift));
e376e3d428c9 8001183: incorrect results of char vectors right shift operaiton
kvn
parents: 13930
diff changeset
  9332
  format %{ "psrlw   $dst,$shift\t! logical right shift packed2S" %}
e376e3d428c9 8001183: incorrect results of char vectors right shift operaiton
kvn
parents: 13930
diff changeset
  9333
  ins_encode %{
e376e3d428c9 8001183: incorrect results of char vectors right shift operaiton
kvn
parents: 13930
diff changeset
  9334
    __ psrlw($dst$$XMMRegister, (int)$shift$$constant);
e376e3d428c9 8001183: incorrect results of char vectors right shift operaiton
kvn
parents: 13930
diff changeset
  9335
  %}
e376e3d428c9 8001183: incorrect results of char vectors right shift operaiton
kvn
parents: 13930
diff changeset
  9336
  ins_pipe( pipe_slow );
e376e3d428c9 8001183: incorrect results of char vectors right shift operaiton
kvn
parents: 13930
diff changeset
  9337
%}
e376e3d428c9 8001183: incorrect results of char vectors right shift operaiton
kvn
parents: 13930
diff changeset
  9338
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9339
instruct vsrl2S_reg_avx(vecS dst, vecS src, vecS shift) %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9340
  predicate(VM_Version::supports_avxonly() && n->as_Vector()->length() == 2);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9341
  match(Set dst (URShiftVS src shift));
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9342
  format %{ "vpsrlw  $dst,$src,$shift\t! logical right shift packed2S" %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9343
  ins_encode %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9344
    int vector_len = 0;
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9345
    __ vpsrlw($dst$$XMMRegister, $src$$XMMRegister, $shift$$XMMRegister, vector_len);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9346
  %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9347
  ins_pipe( pipe_slow );
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9348
%}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9349
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9350
instruct vsrl2S_reg_evex(vecS dst, vecS src, vecS shift) %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9351
  predicate(VM_Version::supports_avx512bw() && n->as_Vector()->length() == 2);
14131
e376e3d428c9 8001183: incorrect results of char vectors right shift operaiton
kvn
parents: 13930
diff changeset
  9352
  match(Set dst (URShiftVS src shift));
e376e3d428c9 8001183: incorrect results of char vectors right shift operaiton
kvn
parents: 13930
diff changeset
  9353
  format %{ "vpsrlw  $dst,$src,$shift\t! logical right shift packed2S" %}
e376e3d428c9 8001183: incorrect results of char vectors right shift operaiton
kvn
parents: 13930
diff changeset
  9354
  ins_encode %{
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  9355
    int vector_len = 0;
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  9356
    __ vpsrlw($dst$$XMMRegister, $src$$XMMRegister, $shift$$XMMRegister, vector_len);
14131
e376e3d428c9 8001183: incorrect results of char vectors right shift operaiton
kvn
parents: 13930
diff changeset
  9357
  %}
e376e3d428c9 8001183: incorrect results of char vectors right shift operaiton
kvn
parents: 13930
diff changeset
  9358
  ins_pipe( pipe_slow );
e376e3d428c9 8001183: incorrect results of char vectors right shift operaiton
kvn
parents: 13930
diff changeset
  9359
%}
e376e3d428c9 8001183: incorrect results of char vectors right shift operaiton
kvn
parents: 13930
diff changeset
  9360
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9361
instruct vsrl2S_reg_evex_special(vecS dst, vecS src, vecS shift) %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9362
  predicate(VM_Version::supports_avx512nobw() && n->as_Vector()->length() == 2);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9363
  match(Set dst (URShiftVS dst shift));
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9364
  effect(TEMP src);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9365
  format %{ "vpsrlw  $dst,$src,$shift\t! logical right shift packed2S" %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9366
  ins_encode %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9367
    int vector_len = 0;
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9368
    __ vpsrlw($dst$$XMMRegister, $src$$XMMRegister, $shift$$XMMRegister, vector_len);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9369
  %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9370
  ins_pipe( pipe_slow );
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9371
%}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9372
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9373
instruct vsrl2S_reg_imm_avx(vecS dst, vecS src, immI8 shift) %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9374
  predicate(VM_Version::supports_avxonly() && n->as_Vector()->length() == 2);
14131
e376e3d428c9 8001183: incorrect results of char vectors right shift operaiton
kvn
parents: 13930
diff changeset
  9375
  match(Set dst (URShiftVS src shift));
e376e3d428c9 8001183: incorrect results of char vectors right shift operaiton
kvn
parents: 13930
diff changeset
  9376
  format %{ "vpsrlw  $dst,$src,$shift\t! logical right shift packed2S" %}
e376e3d428c9 8001183: incorrect results of char vectors right shift operaiton
kvn
parents: 13930
diff changeset
  9377
  ins_encode %{
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  9378
    int vector_len = 0;
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  9379
    __ vpsrlw($dst$$XMMRegister, $src$$XMMRegister, (int)$shift$$constant, vector_len);
14131
e376e3d428c9 8001183: incorrect results of char vectors right shift operaiton
kvn
parents: 13930
diff changeset
  9380
  %}
e376e3d428c9 8001183: incorrect results of char vectors right shift operaiton
kvn
parents: 13930
diff changeset
  9381
  ins_pipe( pipe_slow );
e376e3d428c9 8001183: incorrect results of char vectors right shift operaiton
kvn
parents: 13930
diff changeset
  9382
%}
e376e3d428c9 8001183: incorrect results of char vectors right shift operaiton
kvn
parents: 13930
diff changeset
  9383
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9384
instruct vsrl2S_reg_imm_evex(vecS dst, vecS src, immI8 shift) %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9385
  predicate(VM_Version::supports_avx512bw() && n->as_Vector()->length() == 2);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9386
  match(Set dst (URShiftVS src shift));
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9387
  format %{ "vpsrlw  $dst,$src,$shift\t! logical right shift packed2S" %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9388
  ins_encode %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9389
    int vector_len = 0;
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9390
    __ vpsrlw($dst$$XMMRegister, $src$$XMMRegister, (int)$shift$$constant, vector_len);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9391
  %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9392
  ins_pipe( pipe_slow );
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9393
%}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9394
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9395
instruct vsrl2S_reg_imm_evex_special(vecS dst, vecS src, immI8 shift) %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9396
  predicate(VM_Version::supports_avx512nobw() && n->as_Vector()->length() == 2);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9397
  match(Set dst (URShiftVS dst shift));
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9398
  effect(TEMP src);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9399
  format %{ "vpsrlw  $dst,$src,$shift\t! logical right shift packed2S" %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9400
  ins_encode %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9401
    int vector_len = 0;
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9402
    __ vpsrlw($dst$$XMMRegister, $src$$XMMRegister, (int)$shift$$constant, vector_len);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9403
  %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9404
  ins_pipe( pipe_slow );
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9405
%}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9406
14131
e376e3d428c9 8001183: incorrect results of char vectors right shift operaiton
kvn
parents: 13930
diff changeset
  9407
instruct vsrl4S(vecD dst, vecS shift) %{
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9408
  predicate(UseAVX == 0 && n->as_Vector()->length() == 4);
14131
e376e3d428c9 8001183: incorrect results of char vectors right shift operaiton
kvn
parents: 13930
diff changeset
  9409
  match(Set dst (URShiftVS dst shift));
e376e3d428c9 8001183: incorrect results of char vectors right shift operaiton
kvn
parents: 13930
diff changeset
  9410
  format %{ "psrlw   $dst,$shift\t! logical right shift packed4S" %}
e376e3d428c9 8001183: incorrect results of char vectors right shift operaiton
kvn
parents: 13930
diff changeset
  9411
  ins_encode %{
e376e3d428c9 8001183: incorrect results of char vectors right shift operaiton
kvn
parents: 13930
diff changeset
  9412
    __ psrlw($dst$$XMMRegister, $shift$$XMMRegister);
e376e3d428c9 8001183: incorrect results of char vectors right shift operaiton
kvn
parents: 13930
diff changeset
  9413
  %}
e376e3d428c9 8001183: incorrect results of char vectors right shift operaiton
kvn
parents: 13930
diff changeset
  9414
  ins_pipe( pipe_slow );
e376e3d428c9 8001183: incorrect results of char vectors right shift operaiton
kvn
parents: 13930
diff changeset
  9415
%}
e376e3d428c9 8001183: incorrect results of char vectors right shift operaiton
kvn
parents: 13930
diff changeset
  9416
e376e3d428c9 8001183: incorrect results of char vectors right shift operaiton
kvn
parents: 13930
diff changeset
  9417
instruct vsrl4S_imm(vecD dst, immI8 shift) %{
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9418
  predicate(UseAVX == 0 && n->as_Vector()->length() == 4);
14131
e376e3d428c9 8001183: incorrect results of char vectors right shift operaiton
kvn
parents: 13930
diff changeset
  9419
  match(Set dst (URShiftVS dst shift));
e376e3d428c9 8001183: incorrect results of char vectors right shift operaiton
kvn
parents: 13930
diff changeset
  9420
  format %{ "psrlw   $dst,$shift\t! logical right shift packed4S" %}
e376e3d428c9 8001183: incorrect results of char vectors right shift operaiton
kvn
parents: 13930
diff changeset
  9421
  ins_encode %{
e376e3d428c9 8001183: incorrect results of char vectors right shift operaiton
kvn
parents: 13930
diff changeset
  9422
    __ psrlw($dst$$XMMRegister, (int)$shift$$constant);
e376e3d428c9 8001183: incorrect results of char vectors right shift operaiton
kvn
parents: 13930
diff changeset
  9423
  %}
e376e3d428c9 8001183: incorrect results of char vectors right shift operaiton
kvn
parents: 13930
diff changeset
  9424
  ins_pipe( pipe_slow );
e376e3d428c9 8001183: incorrect results of char vectors right shift operaiton
kvn
parents: 13930
diff changeset
  9425
%}
e376e3d428c9 8001183: incorrect results of char vectors right shift operaiton
kvn
parents: 13930
diff changeset
  9426
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9427
instruct vsrl4S_reg_avx(vecD dst, vecD src, vecS shift) %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9428
  predicate(VM_Version::supports_avxonly() && n->as_Vector()->length() == 4);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9429
  match(Set dst (URShiftVS src shift));
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9430
  format %{ "vpsrlw  $dst,$src,$shift\t! logical right shift packed4S" %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9431
  ins_encode %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9432
    int vector_len = 0;
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9433
    __ vpsrlw($dst$$XMMRegister, $src$$XMMRegister, $shift$$XMMRegister, vector_len);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9434
  %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9435
  ins_pipe( pipe_slow );
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9436
%}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9437
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9438
instruct vsrl4S_reg_evex(vecD dst, vecD src, vecS shift) %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9439
  predicate(VM_Version::supports_avx512bw() && n->as_Vector()->length() == 4);
14131
e376e3d428c9 8001183: incorrect results of char vectors right shift operaiton
kvn
parents: 13930
diff changeset
  9440
  match(Set dst (URShiftVS src shift));
e376e3d428c9 8001183: incorrect results of char vectors right shift operaiton
kvn
parents: 13930
diff changeset
  9441
  format %{ "vpsrlw  $dst,$src,$shift\t! logical right shift packed4S" %}
e376e3d428c9 8001183: incorrect results of char vectors right shift operaiton
kvn
parents: 13930
diff changeset
  9442
  ins_encode %{
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  9443
    int vector_len = 0;
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  9444
    __ vpsrlw($dst$$XMMRegister, $src$$XMMRegister, $shift$$XMMRegister, vector_len);
14131
e376e3d428c9 8001183: incorrect results of char vectors right shift operaiton
kvn
parents: 13930
diff changeset
  9445
  %}
e376e3d428c9 8001183: incorrect results of char vectors right shift operaiton
kvn
parents: 13930
diff changeset
  9446
  ins_pipe( pipe_slow );
e376e3d428c9 8001183: incorrect results of char vectors right shift operaiton
kvn
parents: 13930
diff changeset
  9447
%}
e376e3d428c9 8001183: incorrect results of char vectors right shift operaiton
kvn
parents: 13930
diff changeset
  9448
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9449
instruct vsrl4S_reg_evex_special(vecD dst, vecD src, vecS shift) %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9450
  predicate(VM_Version::supports_avx512nobw() && n->as_Vector()->length() == 4);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9451
  match(Set dst (URShiftVS dst shift));
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9452
  effect(TEMP src);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9453
  format %{ "vpsrlw  $dst,$src,$shift\t! logical right shift packed4S" %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9454
  ins_encode %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9455
    int vector_len = 0;
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9456
    __ vpsrlw($dst$$XMMRegister, $src$$XMMRegister, $shift$$XMMRegister, vector_len);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9457
  %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9458
  ins_pipe( pipe_slow );
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9459
%}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9460
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9461
instruct vsrl4S_reg_imm_avx(vecD dst, vecD src, immI8 shift) %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9462
  predicate(VM_Version::supports_avxonly() && n->as_Vector()->length() == 4);
14131
e376e3d428c9 8001183: incorrect results of char vectors right shift operaiton
kvn
parents: 13930
diff changeset
  9463
  match(Set dst (URShiftVS src shift));
e376e3d428c9 8001183: incorrect results of char vectors right shift operaiton
kvn
parents: 13930
diff changeset
  9464
  format %{ "vpsrlw  $dst,$src,$shift\t! logical right shift packed4S" %}
e376e3d428c9 8001183: incorrect results of char vectors right shift operaiton
kvn
parents: 13930
diff changeset
  9465
  ins_encode %{
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  9466
    int vector_len = 0;
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  9467
    __ vpsrlw($dst$$XMMRegister, $src$$XMMRegister, (int)$shift$$constant, vector_len);
14131
e376e3d428c9 8001183: incorrect results of char vectors right shift operaiton
kvn
parents: 13930
diff changeset
  9468
  %}
e376e3d428c9 8001183: incorrect results of char vectors right shift operaiton
kvn
parents: 13930
diff changeset
  9469
  ins_pipe( pipe_slow );
e376e3d428c9 8001183: incorrect results of char vectors right shift operaiton
kvn
parents: 13930
diff changeset
  9470
%}
e376e3d428c9 8001183: incorrect results of char vectors right shift operaiton
kvn
parents: 13930
diff changeset
  9471
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9472
instruct vsrl4S_reg_imm_evex(vecD dst, vecD src, immI8 shift) %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9473
  predicate(VM_Version::supports_avx512bw() && n->as_Vector()->length() == 4);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9474
  match(Set dst (URShiftVS src shift));
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9475
  format %{ "vpsrlw  $dst,$src,$shift\t! logical right shift packed4S" %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9476
  ins_encode %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9477
    int vector_len = 0;
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9478
    __ vpsrlw($dst$$XMMRegister, $src$$XMMRegister, (int)$shift$$constant, vector_len);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9479
  %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9480
  ins_pipe( pipe_slow );
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9481
%}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9482
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9483
instruct vsrl4S_reg_imm_evex_special(vecD dst, vecD src, immI8 shift) %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9484
  predicate(VM_Version::supports_avx512nobw() && n->as_Vector()->length() == 4);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9485
  match(Set dst (URShiftVS dst shift));
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9486
  effect(TEMP src);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9487
  format %{ "vpsrlw  $dst,$src,$shift\t! logical right shift packed4S" %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9488
  ins_encode %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9489
    int vector_len = 0;
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9490
    __ vpsrlw($dst$$XMMRegister, $src$$XMMRegister, (int)$shift$$constant, vector_len);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9491
  %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9492
  ins_pipe( pipe_slow );
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9493
%}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9494
14131
e376e3d428c9 8001183: incorrect results of char vectors right shift operaiton
kvn
parents: 13930
diff changeset
  9495
instruct vsrl8S(vecX dst, vecS shift) %{
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9496
  predicate(UseAVX == 0 && n->as_Vector()->length() == 8);
14131
e376e3d428c9 8001183: incorrect results of char vectors right shift operaiton
kvn
parents: 13930
diff changeset
  9497
  match(Set dst (URShiftVS dst shift));
e376e3d428c9 8001183: incorrect results of char vectors right shift operaiton
kvn
parents: 13930
diff changeset
  9498
  format %{ "psrlw   $dst,$shift\t! logical right shift packed8S" %}
e376e3d428c9 8001183: incorrect results of char vectors right shift operaiton
kvn
parents: 13930
diff changeset
  9499
  ins_encode %{
e376e3d428c9 8001183: incorrect results of char vectors right shift operaiton
kvn
parents: 13930
diff changeset
  9500
    __ psrlw($dst$$XMMRegister, $shift$$XMMRegister);
e376e3d428c9 8001183: incorrect results of char vectors right shift operaiton
kvn
parents: 13930
diff changeset
  9501
  %}
e376e3d428c9 8001183: incorrect results of char vectors right shift operaiton
kvn
parents: 13930
diff changeset
  9502
  ins_pipe( pipe_slow );
e376e3d428c9 8001183: incorrect results of char vectors right shift operaiton
kvn
parents: 13930
diff changeset
  9503
%}
e376e3d428c9 8001183: incorrect results of char vectors right shift operaiton
kvn
parents: 13930
diff changeset
  9504
e376e3d428c9 8001183: incorrect results of char vectors right shift operaiton
kvn
parents: 13930
diff changeset
  9505
instruct vsrl8S_imm(vecX dst, immI8 shift) %{
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9506
  predicate(UseAVX == 0 && n->as_Vector()->length() == 8);
14131
e376e3d428c9 8001183: incorrect results of char vectors right shift operaiton
kvn
parents: 13930
diff changeset
  9507
  match(Set dst (URShiftVS dst shift));
e376e3d428c9 8001183: incorrect results of char vectors right shift operaiton
kvn
parents: 13930
diff changeset
  9508
  format %{ "psrlw   $dst,$shift\t! logical right shift packed8S" %}
e376e3d428c9 8001183: incorrect results of char vectors right shift operaiton
kvn
parents: 13930
diff changeset
  9509
  ins_encode %{
e376e3d428c9 8001183: incorrect results of char vectors right shift operaiton
kvn
parents: 13930
diff changeset
  9510
    __ psrlw($dst$$XMMRegister, (int)$shift$$constant);
e376e3d428c9 8001183: incorrect results of char vectors right shift operaiton
kvn
parents: 13930
diff changeset
  9511
  %}
e376e3d428c9 8001183: incorrect results of char vectors right shift operaiton
kvn
parents: 13930
diff changeset
  9512
  ins_pipe( pipe_slow );
e376e3d428c9 8001183: incorrect results of char vectors right shift operaiton
kvn
parents: 13930
diff changeset
  9513
%}
e376e3d428c9 8001183: incorrect results of char vectors right shift operaiton
kvn
parents: 13930
diff changeset
  9514
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9515
instruct vsrl8S_reg_avx(vecX dst, vecX src, vecS shift) %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9516
  predicate(VM_Version::supports_avxonly() && n->as_Vector()->length() == 8);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9517
  match(Set dst (URShiftVS src shift));
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9518
  format %{ "vpsrlw  $dst,$src,$shift\t! logical right shift packed8S" %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9519
  ins_encode %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9520
    int vector_len = 0;
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9521
    __ vpsrlw($dst$$XMMRegister, $src$$XMMRegister, $shift$$XMMRegister, vector_len);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9522
  %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9523
  ins_pipe( pipe_slow );
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9524
%}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9525
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9526
instruct vsrl8S_reg_evex(vecX dst, vecX src, vecS shift) %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9527
  predicate(VM_Version::supports_avx512bw() && n->as_Vector()->length() == 8);
14131
e376e3d428c9 8001183: incorrect results of char vectors right shift operaiton
kvn
parents: 13930
diff changeset
  9528
  match(Set dst (URShiftVS src shift));
e376e3d428c9 8001183: incorrect results of char vectors right shift operaiton
kvn
parents: 13930
diff changeset
  9529
  format %{ "vpsrlw  $dst,$src,$shift\t! logical right shift packed8S" %}
e376e3d428c9 8001183: incorrect results of char vectors right shift operaiton
kvn
parents: 13930
diff changeset
  9530
  ins_encode %{
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  9531
    int vector_len = 0;
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  9532
    __ vpsrlw($dst$$XMMRegister, $src$$XMMRegister, $shift$$XMMRegister, vector_len);
14131
e376e3d428c9 8001183: incorrect results of char vectors right shift operaiton
kvn
parents: 13930
diff changeset
  9533
  %}
e376e3d428c9 8001183: incorrect results of char vectors right shift operaiton
kvn
parents: 13930
diff changeset
  9534
  ins_pipe( pipe_slow );
e376e3d428c9 8001183: incorrect results of char vectors right shift operaiton
kvn
parents: 13930
diff changeset
  9535
%}
e376e3d428c9 8001183: incorrect results of char vectors right shift operaiton
kvn
parents: 13930
diff changeset
  9536
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9537
instruct vsrl8S_reg_evex_special(vecX dst, vecX src, vecS shift) %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9538
  predicate(VM_Version::supports_avx512nobw() && n->as_Vector()->length() == 8);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9539
  match(Set dst (URShiftVS dst shift));
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9540
  effect(TEMP src);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9541
  format %{ "vpsrlw  $dst,$src,$shift\t! logical right shift packed8S" %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9542
  ins_encode %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9543
    int vector_len = 0;
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9544
    __ vpsrlw($dst$$XMMRegister, $src$$XMMRegister, $shift$$XMMRegister, vector_len);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9545
  %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9546
  ins_pipe( pipe_slow );
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9547
%}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9548
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9549
instruct vsrl8S_reg_imm_avx(vecX dst, vecX src, immI8 shift) %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9550
  predicate(VM_Version::supports_avxonly() && n->as_Vector()->length() == 8);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9551
  match(Set dst (URShiftVS src shift));
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9552
  format %{ "vpsrlw  $dst,$src,$shift\t! logical right shift packed8S" %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9553
  ins_encode %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9554
    int vector_len = 0;
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9555
    __ vpsrlw($dst$$XMMRegister, $src$$XMMRegister, (int)$shift$$constant, vector_len);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9556
  %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9557
  ins_pipe( pipe_slow );
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9558
%}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9559
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9560
instruct vsrl8S_reg_imm_evex(vecX dst, vecX src, immI8 shift) %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9561
  predicate(VM_Version::supports_avx512bw() && n->as_Vector()->length() == 8);
14131
e376e3d428c9 8001183: incorrect results of char vectors right shift operaiton
kvn
parents: 13930
diff changeset
  9562
  match(Set dst (URShiftVS src shift));
e376e3d428c9 8001183: incorrect results of char vectors right shift operaiton
kvn
parents: 13930
diff changeset
  9563
  format %{ "vpsrlw  $dst,$src,$shift\t! logical right shift packed8S" %}
e376e3d428c9 8001183: incorrect results of char vectors right shift operaiton
kvn
parents: 13930
diff changeset
  9564
  ins_encode %{
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  9565
    int vector_len = 0;
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  9566
    __ vpsrlw($dst$$XMMRegister, $src$$XMMRegister, (int)$shift$$constant, vector_len);
14131
e376e3d428c9 8001183: incorrect results of char vectors right shift operaiton
kvn
parents: 13930
diff changeset
  9567
  %}
e376e3d428c9 8001183: incorrect results of char vectors right shift operaiton
kvn
parents: 13930
diff changeset
  9568
  ins_pipe( pipe_slow );
e376e3d428c9 8001183: incorrect results of char vectors right shift operaiton
kvn
parents: 13930
diff changeset
  9569
%}
e376e3d428c9 8001183: incorrect results of char vectors right shift operaiton
kvn
parents: 13930
diff changeset
  9570
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9571
instruct vsrl8S_reg_imm_evex_special(vecX dst, vecX src, immI8 shift) %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9572
  predicate(VM_Version::supports_avx512nobw() && n->as_Vector()->length() == 8);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9573
  match(Set dst (URShiftVS dst shift));
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9574
  effect(TEMP src);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9575
  format %{ "vpsrlw  $dst,$src,$shift\t! logical right shift packed8S" %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9576
  ins_encode %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9577
    int vector_len = 0;
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9578
    __ vpsrlw($dst$$XMMRegister, $src$$XMMRegister, (int)$shift$$constant, vector_len);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9579
  %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9580
  ins_pipe( pipe_slow );
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9581
%}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9582
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9583
instruct vsrl16S_reg_avx(vecY dst, vecY src, vecS shift) %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9584
  predicate(VM_Version::supports_avx256only() && n->as_Vector()->length() == 16);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9585
  match(Set dst (URShiftVS src shift));
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9586
  format %{ "vpsrlw  $dst,$src,$shift\t! logical right shift packed16S" %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9587
  ins_encode %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9588
    int vector_len = 1;
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9589
    __ vpsrlw($dst$$XMMRegister, $src$$XMMRegister, $shift$$XMMRegister, vector_len);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9590
  %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9591
  ins_pipe( pipe_slow );
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9592
%}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9593
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9594
instruct vsrl16S_reg_evex(vecY dst, vecY src, vecS shift) %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9595
  predicate(VM_Version::supports_avx512bw() && n->as_Vector()->length() == 16);
14131
e376e3d428c9 8001183: incorrect results of char vectors right shift operaiton
kvn
parents: 13930
diff changeset
  9596
  match(Set dst (URShiftVS src shift));
e376e3d428c9 8001183: incorrect results of char vectors right shift operaiton
kvn
parents: 13930
diff changeset
  9597
  format %{ "vpsrlw  $dst,$src,$shift\t! logical right shift packed16S" %}
e376e3d428c9 8001183: incorrect results of char vectors right shift operaiton
kvn
parents: 13930
diff changeset
  9598
  ins_encode %{
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  9599
    int vector_len = 1;
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  9600
    __ vpsrlw($dst$$XMMRegister, $src$$XMMRegister, $shift$$XMMRegister, vector_len);
14131
e376e3d428c9 8001183: incorrect results of char vectors right shift operaiton
kvn
parents: 13930
diff changeset
  9601
  %}
e376e3d428c9 8001183: incorrect results of char vectors right shift operaiton
kvn
parents: 13930
diff changeset
  9602
  ins_pipe( pipe_slow );
e376e3d428c9 8001183: incorrect results of char vectors right shift operaiton
kvn
parents: 13930
diff changeset
  9603
%}
e376e3d428c9 8001183: incorrect results of char vectors right shift operaiton
kvn
parents: 13930
diff changeset
  9604
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9605
instruct vsrl16S_reg_evex_special(vecY dst, vecY src, vecS shift) %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9606
  predicate(VM_Version::supports_avx512nobw() && n->as_Vector()->length() == 16);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9607
  match(Set dst (URShiftVS dst shift));
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9608
  effect(TEMP src);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9609
  format %{ "vpsrlw  $dst,$src,$shift\t! logical right shift packed16S" %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9610
  ins_encode %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9611
    int vector_len = 1;
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9612
    __ vpsrlw($dst$$XMMRegister, $src$$XMMRegister, $shift$$XMMRegister, vector_len);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9613
  %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9614
  ins_pipe( pipe_slow );
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9615
%}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9616
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9617
instruct vsrl16S_reg_imm_avx(vecY dst, vecY src, immI8 shift) %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9618
  predicate(VM_Version::supports_avx256only() && n->as_Vector()->length() == 16);
14131
e376e3d428c9 8001183: incorrect results of char vectors right shift operaiton
kvn
parents: 13930
diff changeset
  9619
  match(Set dst (URShiftVS src shift));
e376e3d428c9 8001183: incorrect results of char vectors right shift operaiton
kvn
parents: 13930
diff changeset
  9620
  format %{ "vpsrlw  $dst,$src,$shift\t! logical right shift packed16S" %}
e376e3d428c9 8001183: incorrect results of char vectors right shift operaiton
kvn
parents: 13930
diff changeset
  9621
  ins_encode %{
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  9622
    int vector_len = 1;
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  9623
    __ vpsrlw($dst$$XMMRegister, $src$$XMMRegister, (int)$shift$$constant, vector_len);
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  9624
  %}
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  9625
  ins_pipe( pipe_slow );
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  9626
%}
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  9627
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9628
instruct vsrl16S_reg_imm_evex(vecY dst, vecY src, immI8 shift) %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9629
  predicate(VM_Version::supports_avx512bw() && n->as_Vector()->length() == 16);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9630
  match(Set dst (URShiftVS src shift));
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9631
  format %{ "vpsrlw  $dst,$src,$shift\t! logical right shift packed16S" %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9632
  ins_encode %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9633
    int vector_len = 1;
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9634
    __ vpsrlw($dst$$XMMRegister, $src$$XMMRegister, (int)$shift$$constant, vector_len);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9635
  %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9636
  ins_pipe( pipe_slow );
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9637
%}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9638
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9639
instruct vsrl16S_reg_imm_evex_special(vecY dst, vecY src, immI8 shift) %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9640
  predicate(VM_Version::supports_avx512nobw() && n->as_Vector()->length() == 16);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9641
  match(Set dst (URShiftVS dst shift));
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9642
  effect(TEMP src);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9643
  format %{ "vpsrlw  $dst,$src,$shift\t! logical right shift packed16S" %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9644
  ins_encode %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9645
    int vector_len = 1;
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9646
    __ vpsrlw($dst$$XMMRegister, $src$$XMMRegister, (int)$shift$$constant, vector_len);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9647
  %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9648
  ins_pipe( pipe_slow );
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9649
%}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9650
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  9651
instruct vsrl32S_reg(vecZ dst, vecZ src, vecS shift) %{
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9652
  predicate(VM_Version::supports_avx512bw() && n->as_Vector()->length() == 32);
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  9653
  match(Set dst (URShiftVS src shift));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  9654
  format %{ "vpsrlw  $dst,$src,$shift\t! logical right shift packed32S" %}
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  9655
  ins_encode %{
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  9656
    int vector_len = 2;
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  9657
    __ vpsrlw($dst$$XMMRegister, $src$$XMMRegister, $shift$$XMMRegister, vector_len);
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  9658
  %}
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  9659
  ins_pipe( pipe_slow );
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  9660
%}
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  9661
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  9662
instruct vsrl32S_reg_imm(vecZ dst, vecZ src, immI8 shift) %{
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9663
  predicate(VM_Version::supports_avx512bw() && n->as_Vector()->length() == 32);
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  9664
  match(Set dst (URShiftVS src shift));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  9665
  format %{ "vpsrlw  $dst,$src,$shift\t! logical right shift packed32S" %}
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  9666
  ins_encode %{
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  9667
    int vector_len = 2;
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  9668
    __ vpsrlw($dst$$XMMRegister, $src$$XMMRegister, (int)$shift$$constant, vector_len);
14131
e376e3d428c9 8001183: incorrect results of char vectors right shift operaiton
kvn
parents: 13930
diff changeset
  9669
  %}
e376e3d428c9 8001183: incorrect results of char vectors right shift operaiton
kvn
parents: 13930
diff changeset
  9670
  ins_pipe( pipe_slow );
e376e3d428c9 8001183: incorrect results of char vectors right shift operaiton
kvn
parents: 13930
diff changeset
  9671
%}
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9672
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9673
// Integers vector logical right shift
13930
8df570f94294 7201026: add vector for shift count
kvn
parents: 13886
diff changeset
  9674
instruct vsrl2I(vecD dst, vecS shift) %{
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9675
  predicate(n->as_Vector()->length() == 2);
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9676
  match(Set dst (URShiftVI dst shift));
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9677
  format %{ "psrld   $dst,$shift\t! logical right shift packed2I" %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9678
  ins_encode %{
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9679
    __ psrld($dst$$XMMRegister, $shift$$XMMRegister);
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9680
  %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9681
  ins_pipe( pipe_slow );
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9682
%}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9683
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9684
instruct vsrl2I_imm(vecD dst, immI8 shift) %{
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9685
  predicate(n->as_Vector()->length() == 2);
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9686
  match(Set dst (URShiftVI dst shift));
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9687
  format %{ "psrld   $dst,$shift\t! logical right shift packed2I" %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9688
  ins_encode %{
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9689
    __ psrld($dst$$XMMRegister, (int)$shift$$constant);
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9690
  %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9691
  ins_pipe( pipe_slow );
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9692
%}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9693
13930
8df570f94294 7201026: add vector for shift count
kvn
parents: 13886
diff changeset
  9694
instruct vsrl2I_reg(vecD dst, vecD src, vecS shift) %{
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9695
  predicate(UseAVX > 0 && n->as_Vector()->length() == 2);
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9696
  match(Set dst (URShiftVI src shift));
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9697
  format %{ "vpsrld  $dst,$src,$shift\t! logical right shift packed2I" %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9698
  ins_encode %{
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  9699
    int vector_len = 0;
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  9700
    __ vpsrld($dst$$XMMRegister, $src$$XMMRegister, $shift$$XMMRegister, vector_len);
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9701
  %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9702
  ins_pipe( pipe_slow );
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9703
%}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9704
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9705
instruct vsrl2I_reg_imm(vecD dst, vecD src, immI8 shift) %{
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9706
  predicate(UseAVX > 0 && n->as_Vector()->length() == 2);
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9707
  match(Set dst (URShiftVI src shift));
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9708
  format %{ "vpsrld  $dst,$src,$shift\t! logical right shift packed2I" %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9709
  ins_encode %{
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  9710
    int vector_len = 0;
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  9711
    __ vpsrld($dst$$XMMRegister, $src$$XMMRegister, (int)$shift$$constant, vector_len);
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9712
  %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9713
  ins_pipe( pipe_slow );
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9714
%}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9715
13930
8df570f94294 7201026: add vector for shift count
kvn
parents: 13886
diff changeset
  9716
instruct vsrl4I(vecX dst, vecS shift) %{
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9717
  predicate(n->as_Vector()->length() == 4);
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9718
  match(Set dst (URShiftVI dst shift));
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9719
  format %{ "psrld   $dst,$shift\t! logical right shift packed4I" %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9720
  ins_encode %{
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9721
    __ psrld($dst$$XMMRegister, $shift$$XMMRegister);
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9722
  %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9723
  ins_pipe( pipe_slow );
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9724
%}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9725
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9726
instruct vsrl4I_imm(vecX dst, immI8 shift) %{
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9727
  predicate(n->as_Vector()->length() == 4);
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9728
  match(Set dst (URShiftVI dst shift));
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9729
  format %{ "psrld   $dst,$shift\t! logical right shift packed4I" %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9730
  ins_encode %{
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9731
    __ psrld($dst$$XMMRegister, (int)$shift$$constant);
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9732
  %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9733
  ins_pipe( pipe_slow );
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9734
%}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9735
13930
8df570f94294 7201026: add vector for shift count
kvn
parents: 13886
diff changeset
  9736
instruct vsrl4I_reg(vecX dst, vecX src, vecS shift) %{
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9737
  predicate(UseAVX > 0 && n->as_Vector()->length() == 4);
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9738
  match(Set dst (URShiftVI src shift));
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9739
  format %{ "vpsrld  $dst,$src,$shift\t! logical right shift packed4I" %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9740
  ins_encode %{
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  9741
    int vector_len = 0;
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  9742
    __ vpsrld($dst$$XMMRegister, $src$$XMMRegister, $shift$$XMMRegister, vector_len);
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9743
  %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9744
  ins_pipe( pipe_slow );
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9745
%}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9746
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9747
instruct vsrl4I_reg_imm(vecX dst, vecX src, immI8 shift) %{
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9748
  predicate(UseAVX > 0 && n->as_Vector()->length() == 4);
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9749
  match(Set dst (URShiftVI src shift));
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9750
  format %{ "vpsrld  $dst,$src,$shift\t! logical right shift packed4I" %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9751
  ins_encode %{
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  9752
    int vector_len = 0;
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  9753
    __ vpsrld($dst$$XMMRegister, $src$$XMMRegister, (int)$shift$$constant, vector_len);
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9754
  %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9755
  ins_pipe( pipe_slow );
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9756
%}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9757
13930
8df570f94294 7201026: add vector for shift count
kvn
parents: 13886
diff changeset
  9758
instruct vsrl8I_reg(vecY dst, vecY src, vecS shift) %{
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9759
  predicate(UseAVX > 1 && n->as_Vector()->length() == 8);
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9760
  match(Set dst (URShiftVI src shift));
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9761
  format %{ "vpsrld  $dst,$src,$shift\t! logical right shift packed8I" %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9762
  ins_encode %{
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  9763
    int vector_len = 1;
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  9764
    __ vpsrld($dst$$XMMRegister, $src$$XMMRegister, $shift$$XMMRegister, vector_len);
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9765
  %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9766
  ins_pipe( pipe_slow );
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9767
%}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9768
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9769
instruct vsrl8I_reg_imm(vecY dst, vecY src, immI8 shift) %{
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9770
  predicate(UseAVX > 1 && n->as_Vector()->length() == 8);
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9771
  match(Set dst (URShiftVI src shift));
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9772
  format %{ "vpsrld  $dst,$src,$shift\t! logical right shift packed8I" %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9773
  ins_encode %{
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  9774
    int vector_len = 1;
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  9775
    __ vpsrld($dst$$XMMRegister, $src$$XMMRegister, (int)$shift$$constant, vector_len);
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  9776
  %}
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  9777
  ins_pipe( pipe_slow );
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  9778
%}
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  9779
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  9780
instruct vsrl16I_reg(vecZ dst, vecZ src, vecS shift) %{
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  9781
  predicate(UseAVX > 2 && n->as_Vector()->length() == 16);
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  9782
  match(Set dst (URShiftVI src shift));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  9783
  format %{ "vpsrld  $dst,$src,$shift\t! logical right shift packed16I" %}
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  9784
  ins_encode %{
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  9785
    int vector_len = 2;
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  9786
    __ vpsrld($dst$$XMMRegister, $src$$XMMRegister, $shift$$XMMRegister, vector_len);
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  9787
  %}
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  9788
  ins_pipe( pipe_slow );
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  9789
%}
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  9790
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  9791
instruct vsrl16I_reg_imm(vecZ dst, vecZ src, immI8 shift) %{
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  9792
  predicate(UseAVX > 2 && n->as_Vector()->length() == 16);
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  9793
  match(Set dst (URShiftVI src shift));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  9794
  format %{ "vpsrld  $dst,$src,$shift\t! logical right shift packed16I" %}
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  9795
  ins_encode %{
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  9796
    int vector_len = 2;
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  9797
    __ vpsrld($dst$$XMMRegister, $src$$XMMRegister, (int)$shift$$constant, vector_len);
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9798
  %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9799
  ins_pipe( pipe_slow );
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9800
%}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9801
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9802
// Longs vector logical right shift
13930
8df570f94294 7201026: add vector for shift count
kvn
parents: 13886
diff changeset
  9803
instruct vsrl2L(vecX dst, vecS shift) %{
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9804
  predicate(n->as_Vector()->length() == 2);
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9805
  match(Set dst (URShiftVL dst shift));
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9806
  format %{ "psrlq   $dst,$shift\t! logical right shift packed2L" %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9807
  ins_encode %{
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9808
    __ psrlq($dst$$XMMRegister, $shift$$XMMRegister);
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9809
  %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9810
  ins_pipe( pipe_slow );
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9811
%}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9812
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9813
instruct vsrl2L_imm(vecX dst, immI8 shift) %{
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9814
  predicate(n->as_Vector()->length() == 2);
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9815
  match(Set dst (URShiftVL dst shift));
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9816
  format %{ "psrlq   $dst,$shift\t! logical right shift packed2L" %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9817
  ins_encode %{
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9818
    __ psrlq($dst$$XMMRegister, (int)$shift$$constant);
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9819
  %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9820
  ins_pipe( pipe_slow );
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9821
%}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9822
13930
8df570f94294 7201026: add vector for shift count
kvn
parents: 13886
diff changeset
  9823
instruct vsrl2L_reg(vecX dst, vecX src, vecS shift) %{
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9824
  predicate(UseAVX > 0 && n->as_Vector()->length() == 2);
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9825
  match(Set dst (URShiftVL src shift));
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9826
  format %{ "vpsrlq  $dst,$src,$shift\t! logical right shift packed2L" %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9827
  ins_encode %{
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  9828
    int vector_len = 0;
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  9829
    __ vpsrlq($dst$$XMMRegister, $src$$XMMRegister, $shift$$XMMRegister, vector_len);
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9830
  %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9831
  ins_pipe( pipe_slow );
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9832
%}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9833
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9834
instruct vsrl2L_reg_imm(vecX dst, vecX src, immI8 shift) %{
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9835
  predicate(UseAVX > 0 && n->as_Vector()->length() == 2);
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9836
  match(Set dst (URShiftVL src shift));
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9837
  format %{ "vpsrlq  $dst,$src,$shift\t! logical right shift packed2L" %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9838
  ins_encode %{
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  9839
    int vector_len = 0;
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  9840
    __ vpsrlq($dst$$XMMRegister, $src$$XMMRegister, (int)$shift$$constant, vector_len);
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9841
  %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9842
  ins_pipe( pipe_slow );
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9843
%}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9844
13930
8df570f94294 7201026: add vector for shift count
kvn
parents: 13886
diff changeset
  9845
instruct vsrl4L_reg(vecY dst, vecY src, vecS shift) %{
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9846
  predicate(UseAVX > 1 && n->as_Vector()->length() == 4);
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9847
  match(Set dst (URShiftVL src shift));
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9848
  format %{ "vpsrlq  $dst,$src,$shift\t! logical right shift packed4L" %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9849
  ins_encode %{
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  9850
    int vector_len = 1;
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  9851
    __ vpsrlq($dst$$XMMRegister, $src$$XMMRegister, $shift$$XMMRegister, vector_len);
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9852
  %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9853
  ins_pipe( pipe_slow );
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9854
%}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9855
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9856
instruct vsrl4L_reg_imm(vecY dst, vecY src, immI8 shift) %{
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9857
  predicate(UseAVX > 1 && n->as_Vector()->length() == 4);
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9858
  match(Set dst (URShiftVL src shift));
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9859
  format %{ "vpsrlq  $dst,$src,$shift\t! logical right shift packed4L" %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9860
  ins_encode %{
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  9861
    int vector_len = 1;
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  9862
    __ vpsrlq($dst$$XMMRegister, $src$$XMMRegister, (int)$shift$$constant, vector_len);
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  9863
  %}
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  9864
  ins_pipe( pipe_slow );
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  9865
%}
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  9866
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  9867
instruct vsrl8L_reg(vecZ dst, vecZ src, vecS shift) %{
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  9868
  predicate(UseAVX > 2 && n->as_Vector()->length() == 8);
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  9869
  match(Set dst (URShiftVL src shift));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  9870
  format %{ "vpsrlq  $dst,$src,$shift\t! logical right shift packed8L" %}
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  9871
  ins_encode %{
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  9872
    int vector_len = 2;
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  9873
    __ vpsrlq($dst$$XMMRegister, $src$$XMMRegister, $shift$$XMMRegister, vector_len);
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  9874
  %}
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  9875
  ins_pipe( pipe_slow );
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  9876
%}
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  9877
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  9878
instruct vsrl8L_reg_imm(vecZ dst, vecZ src, immI8 shift) %{
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  9879
  predicate(UseAVX > 2 && n->as_Vector()->length() == 8);
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  9880
  match(Set dst (URShiftVL src shift));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  9881
  format %{ "vpsrlq  $dst,$src,$shift\t! logical right shift packed8L" %}
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  9882
  ins_encode %{
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  9883
    int vector_len = 2;
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  9884
    __ vpsrlq($dst$$XMMRegister, $src$$XMMRegister, (int)$shift$$constant, vector_len);
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9885
  %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9886
  ins_pipe( pipe_slow );
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9887
%}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9888
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9889
// ------------------- ArithmeticRightShift -----------------------------------
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9890
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9891
// Shorts/Chars vector arithmetic right shift
13930
8df570f94294 7201026: add vector for shift count
kvn
parents: 13886
diff changeset
  9892
instruct vsra2S(vecS dst, vecS shift) %{
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9893
  predicate(UseAVX == 0 && n->as_Vector()->length() == 2);
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9894
  match(Set dst (RShiftVS dst shift));
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9895
  format %{ "psraw   $dst,$shift\t! arithmetic right shift packed2S" %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9896
  ins_encode %{
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9897
    __ psraw($dst$$XMMRegister, $shift$$XMMRegister);
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9898
  %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9899
  ins_pipe( pipe_slow );
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9900
%}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9901
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9902
instruct vsra2S_imm(vecS dst, immI8 shift) %{
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9903
  predicate(n->as_Vector()->length() == 2);
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9904
  match(Set dst (RShiftVS dst shift));
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9905
  format %{ "psraw   $dst,$shift\t! arithmetic right shift packed2S" %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9906
  ins_encode %{
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9907
    __ psraw($dst$$XMMRegister, (int)$shift$$constant);
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9908
  %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9909
  ins_pipe( pipe_slow );
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9910
%}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9911
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9912
instruct vsra2S_reg_avx(vecS dst, vecS src, vecS shift) %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9913
  predicate(VM_Version::supports_avxonly() && n->as_Vector()->length() == 2);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9914
  match(Set dst (RShiftVS src shift));
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9915
  format %{ "vpsraw  $dst,$src,$shift\t! arithmetic right shift packed2S" %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9916
  ins_encode %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9917
    int vector_len = 0;
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9918
    __ vpsraw($dst$$XMMRegister, $src$$XMMRegister, $shift$$XMMRegister, vector_len);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9919
  %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9920
  ins_pipe( pipe_slow );
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9921
%}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9922
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9923
instruct vsra2S_reg_evex(vecS dst, vecS src, vecS shift) %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9924
  predicate(VM_Version::supports_avx512bw() && n->as_Vector()->length() == 2);
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9925
  match(Set dst (RShiftVS src shift));
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9926
  format %{ "vpsraw  $dst,$src,$shift\t! arithmetic right shift packed2S" %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9927
  ins_encode %{
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  9928
    int vector_len = 0;
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  9929
    __ vpsraw($dst$$XMMRegister, $src$$XMMRegister, $shift$$XMMRegister, vector_len);
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9930
  %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9931
  ins_pipe( pipe_slow );
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9932
%}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9933
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9934
instruct vsra2S_reg_evex_special(vecS dst, vecS src, vecS shift) %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9935
  predicate(VM_Version::supports_avx512nobw() && n->as_Vector()->length() == 2);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9936
  match(Set dst (RShiftVS dst shift));
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9937
  effect(TEMP src);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9938
  format %{ "vpsraw  $dst,$src,$shift\t! arithmetic right shift packed2S" %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9939
  ins_encode %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9940
    int vector_len = 0;
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9941
    __ vpsraw($dst$$XMMRegister, $src$$XMMRegister, $shift$$XMMRegister, vector_len);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9942
  %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9943
  ins_pipe( pipe_slow );
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9944
%}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9945
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9946
instruct vsra2S_reg_imm_avx(vecS dst, vecS src, immI8 shift) %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9947
  predicate(VM_Version::supports_avxonly() && n->as_Vector()->length() == 2);
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9948
  match(Set dst (RShiftVS src shift));
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9949
  format %{ "vpsraw  $dst,$src,$shift\t! arithmetic right shift packed2S" %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9950
  ins_encode %{
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  9951
    int vector_len = 0;
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
  9952
    __ vpsraw($dst$$XMMRegister, $src$$XMMRegister, (int)$shift$$constant, vector_len);
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9953
  %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9954
  ins_pipe( pipe_slow );
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9955
%}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9956
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9957
instruct vsra2S_reg_imm_evex(vecS dst, vecS src, immI8 shift) %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9958
  predicate(VM_Version::supports_avx512bw() && n->as_Vector()->length() == 2);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9959
  match(Set dst (RShiftVS src shift));
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9960
  format %{ "vpsraw  $dst,$src,$shift\t! arithmetic right shift packed2S" %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9961
  ins_encode %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9962
    int vector_len = 0;
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9963
    __ vpsraw($dst$$XMMRegister, $src$$XMMRegister, (int)$shift$$constant, vector_len);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9964
  %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9965
  ins_pipe( pipe_slow );
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9966
%}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9967
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9968
instruct vsra2S_reg_imm_evex_special(vecS dst, vecS src, immI8 shift) %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9969
  predicate(VM_Version::supports_avx512nobw() && n->as_Vector()->length() == 2);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9970
  match(Set dst (RShiftVS dst shift));
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9971
  effect(TEMP src);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9972
  format %{ "vpsraw  $dst,$src,$shift\t! arithmetic right shift packed2S" %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9973
  ins_encode %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9974
    int vector_len = 0;
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9975
    __ vpsraw($dst$$XMMRegister, $src$$XMMRegister, (int)$shift$$constant, vector_len);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9976
  %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9977
  ins_pipe( pipe_slow );
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9978
%}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9979
13930
8df570f94294 7201026: add vector for shift count
kvn
parents: 13886
diff changeset
  9980
instruct vsra4S(vecD dst, vecS shift) %{
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9981
  predicate(UseAVX == 0 && n->as_Vector()->length() == 4);
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9982
  match(Set dst (RShiftVS dst shift));
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9983
  format %{ "psraw   $dst,$shift\t! arithmetic right shift packed4S" %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9984
  ins_encode %{
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9985
    __ psraw($dst$$XMMRegister, $shift$$XMMRegister);
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9986
  %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9987
  ins_pipe( pipe_slow );
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9988
%}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9989
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9990
instruct vsra4S_imm(vecD dst, immI8 shift) %{
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
  9991
  predicate(UseAVX == 0 && n->as_Vector()->length() == 4);
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9992
  match(Set dst (RShiftVS dst shift));
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9993
  format %{ "psraw   $dst,$shift\t! arithmetic right shift packed4S" %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9994
  ins_encode %{
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9995
    __ psraw($dst$$XMMRegister, (int)$shift$$constant);
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9996
  %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9997
  ins_pipe( pipe_slow );
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9998
%}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
  9999
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
 10000
instruct vsra4S_reg_avx(vecD dst, vecD src, vecS shift) %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
 10001
  predicate(VM_Version::supports_avxonly() && n->as_Vector()->length() == 4);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
 10002
  match(Set dst (RShiftVS src shift));
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
 10003
  format %{ "vpsraw  $dst,$src,$shift\t! arithmetic right shift packed4S" %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
 10004
  ins_encode %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
 10005
    int vector_len = 0;
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
 10006
    __ vpsraw($dst$$XMMRegister, $src$$XMMRegister, $shift$$XMMRegister, vector_len);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
 10007
  %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
 10008
  ins_pipe( pipe_slow );
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
 10009
%}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
 10010
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
 10011
instruct vsra4S_reg_evex(vecD dst, vecD src, vecS shift) %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
 10012
  predicate(VM_Version::supports_avx512bw() && n->as_Vector()->length() == 4);
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10013
  match(Set dst (RShiftVS src shift));
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10014
  format %{ "vpsraw  $dst,$src,$shift\t! arithmetic right shift packed4S" %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10015
  ins_encode %{
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
 10016
    int vector_len = 0;
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
 10017
    __ vpsraw($dst$$XMMRegister, $src$$XMMRegister, $shift$$XMMRegister, vector_len);
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10018
  %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10019
  ins_pipe( pipe_slow );
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10020
%}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10021
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
 10022
instruct vsra4S_reg_evex_special(vecD dst, vecD src, vecS shift) %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
 10023
  predicate(VM_Version::supports_avx512nobw() && n->as_Vector()->length() == 4);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
 10024
  match(Set dst (RShiftVS dst shift));
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
 10025
  effect(TEMP src);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
 10026
  format %{ "vpsraw  $dst,$src,$shift\t! arithmetic right shift packed4S" %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
 10027
  ins_encode %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
 10028
    int vector_len = 0;
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
 10029
    __ vpsraw($dst$$XMMRegister, $src$$XMMRegister, $shift$$XMMRegister, vector_len);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
 10030
  %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
 10031
  ins_pipe( pipe_slow );
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
 10032
%}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
 10033
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
 10034
instruct vsra4S_reg_imm_avx(vecD dst, vecD src, immI8 shift) %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
 10035
  predicate(VM_Version::supports_avxonly() && n->as_Vector()->length() == 4);
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10036
  match(Set dst (RShiftVS src shift));
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10037
  format %{ "vpsraw  $dst,$src,$shift\t! arithmetic right shift packed4S" %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10038
  ins_encode %{
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
 10039
    int vector_len = 0;
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
 10040
    __ vpsraw($dst$$XMMRegister, $src$$XMMRegister, (int)$shift$$constant, vector_len);
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10041
  %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10042
  ins_pipe( pipe_slow );
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10043
%}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10044
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
 10045
instruct vsra4S_reg_imm_evex(vecD dst, vecD src, immI8 shift) %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
 10046
  predicate(VM_Version::supports_avx512bw() && n->as_Vector()->length() == 4);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
 10047
  match(Set dst (RShiftVS src shift));
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
 10048
  format %{ "vpsraw  $dst,$src,$shift\t! arithmetic right shift packed4S" %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
 10049
  ins_encode %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
 10050
    int vector_len = 0;
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
 10051
    __ vpsraw($dst$$XMMRegister, $src$$XMMRegister, (int)$shift$$constant, vector_len);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
 10052
  %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
 10053
  ins_pipe( pipe_slow );
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
 10054
%}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
 10055
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
 10056
instruct vsra4S_reg_imm_evex_special(vecD dst, vecD src, immI8 shift) %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
 10057
  predicate(VM_Version::supports_avx512nobw() && n->as_Vector()->length() == 4);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
 10058
  match(Set dst (RShiftVS dst shift));
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
 10059
  effect(TEMP src);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
 10060
  format %{ "vpsraw  $dst,$src,$shift\t! arithmetic right shift packed4S" %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
 10061
  ins_encode %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
 10062
    int vector_len = 0;
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
 10063
    __ vpsraw($dst$$XMMRegister, $src$$XMMRegister, (int)$shift$$constant, vector_len);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
 10064
  %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
 10065
  ins_pipe( pipe_slow );
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
 10066
%}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
 10067
13930
8df570f94294 7201026: add vector for shift count
kvn
parents: 13886
diff changeset
 10068
instruct vsra8S(vecX dst, vecS shift) %{
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
 10069
  predicate(UseAVX == 0 && n->as_Vector()->length() == 8);
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10070
  match(Set dst (RShiftVS dst shift));
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10071
  format %{ "psraw   $dst,$shift\t! arithmetic right shift packed8S" %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10072
  ins_encode %{
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10073
    __ psraw($dst$$XMMRegister, $shift$$XMMRegister);
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10074
  %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10075
  ins_pipe( pipe_slow );
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10076
%}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10077
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10078
instruct vsra8S_imm(vecX dst, immI8 shift) %{
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
 10079
  predicate(UseAVX == 0 && n->as_Vector()->length() == 8);
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10080
  match(Set dst (RShiftVS dst shift));
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10081
  format %{ "psraw   $dst,$shift\t! arithmetic right shift packed8S" %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10082
  ins_encode %{
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10083
    __ psraw($dst$$XMMRegister, (int)$shift$$constant);
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10084
  %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10085
  ins_pipe( pipe_slow );
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10086
%}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10087
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
 10088
instruct vsra8S_reg_avx(vecX dst, vecX src, vecS shift) %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
 10089
  predicate(VM_Version::supports_avxonly() && n->as_Vector()->length() == 8);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
 10090
  match(Set dst (RShiftVS src shift));
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
 10091
  format %{ "vpsraw  $dst,$src,$shift\t! arithmetic right shift packed8S" %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
 10092
  ins_encode %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
 10093
    int vector_len = 0;
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
 10094
    __ vpsraw($dst$$XMMRegister, $src$$XMMRegister, $shift$$XMMRegister, vector_len);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
 10095
  %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
 10096
  ins_pipe( pipe_slow );
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
 10097
%}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
 10098
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
 10099
instruct vsra8S_reg_evex(vecX dst, vecX src, vecS shift) %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
 10100
  predicate(VM_Version::supports_avx512bw() && n->as_Vector()->length() == 8);
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10101
  match(Set dst (RShiftVS src shift));
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10102
  format %{ "vpsraw  $dst,$src,$shift\t! arithmetic right shift packed8S" %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10103
  ins_encode %{
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
 10104
    int vector_len = 0;
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
 10105
    __ vpsraw($dst$$XMMRegister, $src$$XMMRegister, $shift$$XMMRegister, vector_len);
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10106
  %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10107
  ins_pipe( pipe_slow );
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10108
%}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10109
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
 10110
instruct vsra8S_reg_evex_special(vecX dst, vecX src, vecS shift) %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
 10111
  predicate(VM_Version::supports_avx512nobw() && n->as_Vector()->length() == 8);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
 10112
  match(Set dst (RShiftVS dst shift));
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
 10113
  effect(TEMP src);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
 10114
  format %{ "vpsraw  $dst,$src,$shift\t! arithmetic right shift packed8S" %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
 10115
  ins_encode %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
 10116
    int vector_len = 0;
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
 10117
    __ vpsraw($dst$$XMMRegister, $src$$XMMRegister, $shift$$XMMRegister, vector_len);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
 10118
  %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
 10119
  ins_pipe( pipe_slow );
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
 10120
%}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
 10121
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
 10122
instruct vsra8S_reg_imm_avx(vecX dst, vecX src, immI8 shift) %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
 10123
  predicate(VM_Version::supports_avxonly() && n->as_Vector()->length() == 8);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
 10124
  match(Set dst (RShiftVS src shift));
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
 10125
  format %{ "vpsraw  $dst,$src,$shift\t! arithmetic right shift packed8S" %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
 10126
  ins_encode %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
 10127
    int vector_len = 0;
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
 10128
    __ vpsraw($dst$$XMMRegister, $src$$XMMRegister, (int)$shift$$constant, vector_len);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
 10129
  %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
 10130
  ins_pipe( pipe_slow );
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
 10131
%}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
 10132
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
 10133
instruct vsra8S_reg_imm_evex(vecX dst, vecX src, immI8 shift) %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
 10134
  predicate(VM_Version::supports_avx512bw() && n->as_Vector()->length() == 8);
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10135
  match(Set dst (RShiftVS src shift));
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10136
  format %{ "vpsraw  $dst,$src,$shift\t! arithmetic right shift packed8S" %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10137
  ins_encode %{
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
 10138
    int vector_len = 0;
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
 10139
    __ vpsraw($dst$$XMMRegister, $src$$XMMRegister, (int)$shift$$constant, vector_len);
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10140
  %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10141
  ins_pipe( pipe_slow );
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10142
%}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10143
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
 10144
instruct vsra8S_reg_imm_evex_special(vecX dst, vecX src, immI8 shift) %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
 10145
  predicate(VM_Version::supports_avx512nobw() && n->as_Vector()->length() == 8);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
 10146
  match(Set dst (RShiftVS dst shift));
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
 10147
  effect(TEMP src);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
 10148
  format %{ "vpsraw  $dst,$src,$shift\t! arithmetic right shift packed8S" %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
 10149
  ins_encode %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
 10150
    int vector_len = 0;
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
 10151
    __ vpsraw($dst$$XMMRegister, $src$$XMMRegister, (int)$shift$$constant, vector_len);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
 10152
  %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
 10153
  ins_pipe( pipe_slow );
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
 10154
%}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
 10155
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
 10156
instruct vsra16S_reg_avx(vecY dst, vecY src, vecS shift) %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
 10157
  predicate(VM_Version::supports_avx256only() && n->as_Vector()->length() == 16);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
 10158
  match(Set dst (RShiftVS src shift));
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
 10159
  format %{ "vpsraw  $dst,$src,$shift\t! arithmetic right shift packed16S" %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
 10160
  ins_encode %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
 10161
    int vector_len = 1;
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
 10162
    __ vpsraw($dst$$XMMRegister, $src$$XMMRegister, $shift$$XMMRegister, vector_len);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
 10163
  %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
 10164
  ins_pipe( pipe_slow );
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
 10165
%}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
 10166
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
 10167
instruct vsra16S_reg_evex(vecY dst, vecY src, vecS shift) %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
 10168
  predicate(VM_Version::supports_avx512bw() && n->as_Vector()->length() == 16);
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10169
  match(Set dst (RShiftVS src shift));
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10170
  format %{ "vpsraw  $dst,$src,$shift\t! arithmetic right shift packed16S" %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10171
  ins_encode %{
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
 10172
    int vector_len = 1;
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
 10173
    __ vpsraw($dst$$XMMRegister, $src$$XMMRegister, $shift$$XMMRegister, vector_len);
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10174
  %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10175
  ins_pipe( pipe_slow );
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10176
%}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10177
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
 10178
instruct vsra16S_reg_evex_special(vecY dst, vecY src, vecS shift) %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
 10179
  predicate(VM_Version::supports_avx512nobw() && n->as_Vector()->length() == 16);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
 10180
  match(Set dst (RShiftVS dst shift));
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
 10181
  effect(TEMP src);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
 10182
  format %{ "vpsraw  $dst,$src,$shift\t! arithmetic right shift packed16S" %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
 10183
  ins_encode %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
 10184
    int vector_len = 1;
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
 10185
    __ vpsraw($dst$$XMMRegister, $src$$XMMRegister, $shift$$XMMRegister, vector_len);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
 10186
  %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
 10187
  ins_pipe( pipe_slow );
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
 10188
%}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
 10189
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
 10190
instruct vsra16S_reg_imm_avx(vecY dst, vecY src, immI8 shift) %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
 10191
  predicate(VM_Version::supports_avxonly() && n->as_Vector()->length() == 16);
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10192
  match(Set dst (RShiftVS src shift));
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10193
  format %{ "vpsraw  $dst,$src,$shift\t! arithmetic right shift packed16S" %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10194
  ins_encode %{
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
 10195
    int vector_len = 1;
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
 10196
    __ vpsraw($dst$$XMMRegister, $src$$XMMRegister, (int)$shift$$constant, vector_len);
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
 10197
  %}
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
 10198
  ins_pipe( pipe_slow );
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
 10199
%}
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
 10200
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
 10201
instruct vsra16S_reg_imm_evex(vecY dst, vecY src, immI8 shift) %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
 10202
  predicate(VM_Version::supports_avx512bw() && n->as_Vector()->length() == 16);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
 10203
  match(Set dst (RShiftVS src shift));
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
 10204
  format %{ "vpsraw  $dst,$src,$shift\t! arithmetic right shift packed16S" %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
 10205
  ins_encode %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
 10206
    int vector_len = 1;
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
 10207
    __ vpsraw($dst$$XMMRegister, $src$$XMMRegister, (int)$shift$$constant, vector_len);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
 10208
  %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
 10209
  ins_pipe( pipe_slow );
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
 10210
%}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
 10211
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
 10212
instruct vsra16S_reg_imm_evex_special(vecY dst, vecY src, immI8 shift) %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
 10213
  predicate(VM_Version::supports_avx512nobw() && n->as_Vector()->length() == 16);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
 10214
  match(Set dst (RShiftVS dst shift));
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
 10215
  effect(TEMP src);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
 10216
  format %{ "vpsraw  $dst,$src,$shift\t! arithmetic right shift packed16S" %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
 10217
  ins_encode %{
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
 10218
    int vector_len = 1;
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
 10219
    __ vpsraw($dst$$XMMRegister, $src$$XMMRegister, (int)$shift$$constant, vector_len);
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
 10220
  %}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
 10221
  ins_pipe( pipe_slow );
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
 10222
%}
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
 10223
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
 10224
instruct vsra32S_reg(vecZ dst, vecZ src, vecS shift) %{
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
 10225
  predicate(VM_Version::supports_avx512bw() && n->as_Vector()->length() == 32);
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
 10226
  match(Set dst (RShiftVS src shift));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
 10227
  format %{ "vpsraw  $dst,$src,$shift\t! arithmetic right shift packed32S" %}
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
 10228
  ins_encode %{
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
 10229
    int vector_len = 2;
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
 10230
    __ vpsraw($dst$$XMMRegister, $src$$XMMRegister, $shift$$XMMRegister, vector_len);
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
 10231
  %}
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
 10232
  ins_pipe( pipe_slow );
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
 10233
%}
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
 10234
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
 10235
instruct vsra32S_reg_imm(vecZ dst, vecZ src, immI8 shift) %{
34162
16b54851eaf6 8140779: Code generation fixes for avx512
iveresov
parents: 33469
diff changeset
 10236
  predicate(VM_Version::supports_avx512bw() && n->as_Vector()->length() == 32);
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
 10237
  match(Set dst (RShiftVS src shift));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
 10238
  format %{ "vpsraw  $dst,$src,$shift\t! arithmetic right shift packed32S" %}
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
 10239
  ins_encode %{
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
 10240
    int vector_len = 2;
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
 10241
    __ vpsraw($dst$$XMMRegister, $src$$XMMRegister, (int)$shift$$constant, vector_len);
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10242
  %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10243
  ins_pipe( pipe_slow );
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10244
%}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10245
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10246
// Integers vector arithmetic right shift
13930
8df570f94294 7201026: add vector for shift count
kvn
parents: 13886
diff changeset
 10247
instruct vsra2I(vecD dst, vecS shift) %{
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10248
  predicate(n->as_Vector()->length() == 2);
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10249
  match(Set dst (RShiftVI dst shift));
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10250
  format %{ "psrad   $dst,$shift\t! arithmetic right shift packed2I" %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10251
  ins_encode %{
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10252
    __ psrad($dst$$XMMRegister, $shift$$XMMRegister);
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10253
  %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10254
  ins_pipe( pipe_slow );
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10255
%}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10256
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10257
instruct vsra2I_imm(vecD dst, immI8 shift) %{
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10258
  predicate(n->as_Vector()->length() == 2);
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10259
  match(Set dst (RShiftVI dst shift));
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10260
  format %{ "psrad   $dst,$shift\t! arithmetic right shift packed2I" %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10261
  ins_encode %{
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10262
    __ psrad($dst$$XMMRegister, (int)$shift$$constant);
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10263
  %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10264
  ins_pipe( pipe_slow );
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10265
%}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10266
13930
8df570f94294 7201026: add vector for shift count
kvn
parents: 13886
diff changeset
 10267
instruct vsra2I_reg(vecD dst, vecD src, vecS shift) %{
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10268
  predicate(UseAVX > 0 && n->as_Vector()->length() == 2);
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10269
  match(Set dst (RShiftVI src shift));
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10270
  format %{ "vpsrad  $dst,$src,$shift\t! arithmetic right shift packed2I" %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10271
  ins_encode %{
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
 10272
    int vector_len = 0;
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
 10273
    __ vpsrad($dst$$XMMRegister, $src$$XMMRegister, $shift$$XMMRegister, vector_len);
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10274
  %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10275
  ins_pipe( pipe_slow );
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10276
%}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10277
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10278
instruct vsra2I_reg_imm(vecD dst, vecD src, immI8 shift) %{
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10279
  predicate(UseAVX > 0 && n->as_Vector()->length() == 2);
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10280
  match(Set dst (RShiftVI src shift));
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10281
  format %{ "vpsrad  $dst,$src,$shift\t! arithmetic right shift packed2I" %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10282
  ins_encode %{
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
 10283
    int vector_len = 0;
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
 10284
    __ vpsrad($dst$$XMMRegister, $src$$XMMRegister, (int)$shift$$constant, vector_len);
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10285
  %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10286
  ins_pipe( pipe_slow );
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10287
%}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10288
13930
8df570f94294 7201026: add vector for shift count
kvn
parents: 13886
diff changeset
 10289
instruct vsra4I(vecX dst, vecS shift) %{
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10290
  predicate(n->as_Vector()->length() == 4);
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10291
  match(Set dst (RShiftVI dst shift));
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10292
  format %{ "psrad   $dst,$shift\t! arithmetic right shift packed4I" %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10293
  ins_encode %{
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10294
    __ psrad($dst$$XMMRegister, $shift$$XMMRegister);
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10295
  %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10296
  ins_pipe( pipe_slow );
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10297
%}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10298
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10299
instruct vsra4I_imm(vecX dst, immI8 shift) %{
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10300
  predicate(n->as_Vector()->length() == 4);
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10301
  match(Set dst (RShiftVI dst shift));
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10302
  format %{ "psrad   $dst,$shift\t! arithmetic right shift packed4I" %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10303
  ins_encode %{
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10304
    __ psrad($dst$$XMMRegister, (int)$shift$$constant);
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10305
  %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10306
  ins_pipe( pipe_slow );
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10307
%}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10308
13930
8df570f94294 7201026: add vector for shift count
kvn
parents: 13886
diff changeset
 10309
instruct vsra4I_reg(vecX dst, vecX src, vecS shift) %{
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10310
  predicate(UseAVX > 0 && n->as_Vector()->length() == 4);
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10311
  match(Set dst (RShiftVI src shift));
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10312
  format %{ "vpsrad  $dst,$src,$shift\t! arithmetic right shift packed4I" %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10313
  ins_encode %{
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
 10314
    int vector_len = 0;
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
 10315
    __ vpsrad($dst$$XMMRegister, $src$$XMMRegister, $shift$$XMMRegister, vector_len);
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10316
  %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10317
  ins_pipe( pipe_slow );
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10318
%}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10319
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10320
instruct vsra4I_reg_imm(vecX dst, vecX src, immI8 shift) %{
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10321
  predicate(UseAVX > 0 && n->as_Vector()->length() == 4);
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10322
  match(Set dst (RShiftVI src shift));
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10323
  format %{ "vpsrad  $dst,$src,$shift\t! arithmetic right shift packed4I" %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10324
  ins_encode %{
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
 10325
    int vector_len = 0;
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
 10326
    __ vpsrad($dst$$XMMRegister, $src$$XMMRegister, (int)$shift$$constant, vector_len);
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10327
  %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10328
  ins_pipe( pipe_slow );
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10329
%}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10330
13930
8df570f94294 7201026: add vector for shift count
kvn
parents: 13886
diff changeset
 10331
instruct vsra8I_reg(vecY dst, vecY src, vecS shift) %{
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10332
  predicate(UseAVX > 1 && n->as_Vector()->length() == 8);
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10333
  match(Set dst (RShiftVI src shift));
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10334
  format %{ "vpsrad  $dst,$src,$shift\t! arithmetic right shift packed8I" %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10335
  ins_encode %{
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
 10336
    int vector_len = 1;
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
 10337
    __ vpsrad($dst$$XMMRegister, $src$$XMMRegister, $shift$$XMMRegister, vector_len);
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10338
  %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10339
  ins_pipe( pipe_slow );
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10340
%}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10341
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10342
instruct vsra8I_reg_imm(vecY dst, vecY src, immI8 shift) %{
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10343
  predicate(UseAVX > 1 && n->as_Vector()->length() == 8);
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10344
  match(Set dst (RShiftVI src shift));
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10345
  format %{ "vpsrad  $dst,$src,$shift\t! arithmetic right shift packed8I" %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10346
  ins_encode %{
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
 10347
    int vector_len = 1;
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
 10348
    __ vpsrad($dst$$XMMRegister, $src$$XMMRegister, (int)$shift$$constant, vector_len);
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
 10349
  %}
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
 10350
  ins_pipe( pipe_slow );
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
 10351
%}
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
 10352
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
 10353
instruct vsra16I_reg(vecZ dst, vecZ src, vecS shift) %{
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
 10354
  predicate(UseAVX > 2 && n->as_Vector()->length() == 16);
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
 10355
  match(Set dst (RShiftVI src shift));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
 10356
  format %{ "vpsrad  $dst,$src,$shift\t! arithmetic right shift packed16I" %}
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
 10357
  ins_encode %{
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
 10358
    int vector_len = 2;
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
 10359
    __ vpsrad($dst$$XMMRegister, $src$$XMMRegister, $shift$$XMMRegister, vector_len);
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
 10360
  %}
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
 10361
  ins_pipe( pipe_slow );
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
 10362
%}
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
 10363
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
 10364
instruct vsra16I_reg_imm(vecZ dst, vecZ src, immI8 shift) %{
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
 10365
  predicate(UseAVX > 2 && n->as_Vector()->length() == 16);
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
 10366
  match(Set dst (RShiftVI src shift));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
 10367
  format %{ "vpsrad  $dst,$src,$shift\t! arithmetic right shift packed16I" %}
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
 10368
  ins_encode %{
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
 10369
    int vector_len = 2;
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
 10370
    __ vpsrad($dst$$XMMRegister, $src$$XMMRegister, (int)$shift$$constant, vector_len);
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10371
  %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10372
  ins_pipe( pipe_slow );
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10373
%}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10374
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10375
// There are no longs vector arithmetic right shift instructions.
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10376
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10377
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10378
// --------------------------------- AND --------------------------------------
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10379
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10380
instruct vand4B(vecS dst, vecS src) %{
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10381
  predicate(n->as_Vector()->length_in_bytes() == 4);
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10382
  match(Set dst (AndV dst src));
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10383
  format %{ "pand    $dst,$src\t! and vectors (4 bytes)" %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10384
  ins_encode %{
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10385
    __ pand($dst$$XMMRegister, $src$$XMMRegister);
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10386
  %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10387
  ins_pipe( pipe_slow );
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10388
%}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10389
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10390
instruct vand4B_reg(vecS dst, vecS src1, vecS src2) %{
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10391
  predicate(UseAVX > 0 && n->as_Vector()->length_in_bytes() == 4);
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10392
  match(Set dst (AndV src1 src2));
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10393
  format %{ "vpand   $dst,$src1,$src2\t! and vectors (4 bytes)" %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10394
  ins_encode %{
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
 10395
    int vector_len = 0;
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
 10396
    __ vpand($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister, vector_len);
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10397
  %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10398
  ins_pipe( pipe_slow );
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10399
%}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10400
31410
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
 10401
instruct vand4B_mem(vecS dst, vecS src, memory mem) %{
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
 10402
  predicate(UseAVX > 0 && n->as_Vector()->length_in_bytes() == 4);
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
 10403
  match(Set dst (AndV src (LoadVector mem)));
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
 10404
  format %{ "vpand   $dst,$src,$mem\t! and vectors (4 bytes)" %}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
 10405
  ins_encode %{
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
 10406
    int vector_len = 0;
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
 10407
    __ vpand($dst$$XMMRegister, $src$$XMMRegister, $mem$$Address, vector_len);
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
 10408
  %}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
 10409
  ins_pipe( pipe_slow );
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
 10410
%}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
 10411
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10412
instruct vand8B(vecD dst, vecD src) %{
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10413
  predicate(n->as_Vector()->length_in_bytes() == 8);
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10414
  match(Set dst (AndV dst src));
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10415
  format %{ "pand    $dst,$src\t! and vectors (8 bytes)" %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10416
  ins_encode %{
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10417
    __ pand($dst$$XMMRegister, $src$$XMMRegister);
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10418
  %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10419
  ins_pipe( pipe_slow );
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10420
%}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10421
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10422
instruct vand8B_reg(vecD dst, vecD src1, vecD src2) %{
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10423
  predicate(UseAVX > 0 && n->as_Vector()->length_in_bytes() == 8);
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10424
  match(Set dst (AndV src1 src2));
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10425
  format %{ "vpand   $dst,$src1,$src2\t! and vectors (8 bytes)" %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10426
  ins_encode %{
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
 10427
    int vector_len = 0;
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
 10428
    __ vpand($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister, vector_len);
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10429
  %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10430
  ins_pipe( pipe_slow );
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10431
%}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10432
31410
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
 10433
instruct vand8B_mem(vecD dst, vecD src, memory mem) %{
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
 10434
  predicate(UseAVX > 0 && n->as_Vector()->length_in_bytes() == 8);
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
 10435
  match(Set dst (AndV src (LoadVector mem)));
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
 10436
  format %{ "vpand   $dst,$src,$mem\t! and vectors (8 bytes)" %}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
 10437
  ins_encode %{
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
 10438
    int vector_len = 0;
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
 10439
    __ vpand($dst$$XMMRegister, $src$$XMMRegister, $mem$$Address, vector_len);
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
 10440
  %}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
 10441
  ins_pipe( pipe_slow );
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
 10442
%}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
 10443
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10444
instruct vand16B(vecX dst, vecX src) %{
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10445
  predicate(n->as_Vector()->length_in_bytes() == 16);
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10446
  match(Set dst (AndV dst src));
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10447
  format %{ "pand    $dst,$src\t! and vectors (16 bytes)" %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10448
  ins_encode %{
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10449
    __ pand($dst$$XMMRegister, $src$$XMMRegister);
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10450
  %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10451
  ins_pipe( pipe_slow );
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10452
%}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10453
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10454
instruct vand16B_reg(vecX dst, vecX src1, vecX src2) %{
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10455
  predicate(UseAVX > 0 && n->as_Vector()->length_in_bytes() == 16);
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10456
  match(Set dst (AndV src1 src2));
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10457
  format %{ "vpand   $dst,$src1,$src2\t! and vectors (16 bytes)" %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10458
  ins_encode %{
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
 10459
    int vector_len = 0;
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
 10460
    __ vpand($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister, vector_len);
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10461
  %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10462
  ins_pipe( pipe_slow );
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10463
%}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10464
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10465
instruct vand16B_mem(vecX dst, vecX src, memory mem) %{
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10466
  predicate(UseAVX > 0 && n->as_Vector()->length_in_bytes() == 16);
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10467
  match(Set dst (AndV src (LoadVector mem)));
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10468
  format %{ "vpand   $dst,$src,$mem\t! and vectors (16 bytes)" %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10469
  ins_encode %{
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
 10470
    int vector_len = 0;
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
 10471
    __ vpand($dst$$XMMRegister, $src$$XMMRegister, $mem$$Address, vector_len);
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10472
  %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10473
  ins_pipe( pipe_slow );
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10474
%}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10475
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10476
instruct vand32B_reg(vecY dst, vecY src1, vecY src2) %{
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10477
  predicate(UseAVX > 1 && n->as_Vector()->length_in_bytes() == 32);
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10478
  match(Set dst (AndV src1 src2));
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10479
  format %{ "vpand   $dst,$src1,$src2\t! and vectors (32 bytes)" %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10480
  ins_encode %{
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
 10481
    int vector_len = 1;
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
 10482
    __ vpand($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister, vector_len);
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10483
  %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10484
  ins_pipe( pipe_slow );
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10485
%}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10486
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10487
instruct vand32B_mem(vecY dst, vecY src, memory mem) %{
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10488
  predicate(UseAVX > 1 && n->as_Vector()->length_in_bytes() == 32);
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10489
  match(Set dst (AndV src (LoadVector mem)));
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10490
  format %{ "vpand   $dst,$src,$mem\t! and vectors (32 bytes)" %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10491
  ins_encode %{
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
 10492
    int vector_len = 1;
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
 10493
    __ vpand($dst$$XMMRegister, $src$$XMMRegister, $mem$$Address, vector_len);
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
 10494
  %}
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
 10495
  ins_pipe( pipe_slow );
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
 10496
%}
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
 10497
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
 10498
instruct vand64B_reg(vecZ dst, vecZ src1, vecZ src2) %{
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
 10499
  predicate(UseAVX > 2 && n->as_Vector()->length_in_bytes() == 64);
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
 10500
  match(Set dst (AndV src1 src2));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
 10501
  format %{ "vpand   $dst,$src1,$src2\t! and vectors (64 bytes)" %}
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
 10502
  ins_encode %{
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
 10503
    int vector_len = 2;
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
 10504
    __ vpand($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister, vector_len);
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
 10505
  %}
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
 10506
  ins_pipe( pipe_slow );
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
 10507
%}
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
 10508
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
 10509
instruct vand64B_mem(vecZ dst, vecZ src, memory mem) %{
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
 10510
  predicate(UseAVX > 2 && n->as_Vector()->length_in_bytes() == 64);
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
 10511
  match(Set dst (AndV src (LoadVector mem)));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
 10512
  format %{ "vpand   $dst,$src,$mem\t! and vectors (64 bytes)" %}
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
 10513
  ins_encode %{
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
 10514
    int vector_len = 2;
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
 10515
    __ vpand($dst$$XMMRegister, $src$$XMMRegister, $mem$$Address, vector_len);
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10516
  %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10517
  ins_pipe( pipe_slow );
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10518
%}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10519
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10520
// --------------------------------- OR ---------------------------------------
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10521
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10522
instruct vor4B(vecS dst, vecS src) %{
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10523
  predicate(n->as_Vector()->length_in_bytes() == 4);
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10524
  match(Set dst (OrV dst src));
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10525
  format %{ "por     $dst,$src\t! or vectors (4 bytes)" %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10526
  ins_encode %{
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10527
    __ por($dst$$XMMRegister, $src$$XMMRegister);
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10528
  %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10529
  ins_pipe( pipe_slow );
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10530
%}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10531
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10532
instruct vor4B_reg(vecS dst, vecS src1, vecS src2) %{
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10533
  predicate(UseAVX > 0 && n->as_Vector()->length_in_bytes() == 4);
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10534
  match(Set dst (OrV src1 src2));
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10535
  format %{ "vpor    $dst,$src1,$src2\t! or vectors (4 bytes)" %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10536
  ins_encode %{
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
 10537
    int vector_len = 0;
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
 10538
    __ vpor($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister, vector_len);
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10539
  %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10540
  ins_pipe( pipe_slow );
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10541
%}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10542
31410
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
 10543
instruct vor4B_mem(vecS dst, vecS src, memory mem) %{
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
 10544
  predicate(UseAVX > 0 && n->as_Vector()->length_in_bytes() == 4);
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
 10545
  match(Set dst (OrV src (LoadVector mem)));
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
 10546
  format %{ "vpor    $dst,$src,$mem\t! or vectors (4 bytes)" %}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
 10547
  ins_encode %{
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
 10548
    int vector_len = 0;
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
 10549
    __ vpor($dst$$XMMRegister, $src$$XMMRegister, $mem$$Address, vector_len);
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
 10550
  %}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
 10551
  ins_pipe( pipe_slow );
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
 10552
%}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
 10553
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10554
instruct vor8B(vecD dst, vecD src) %{
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10555
  predicate(n->as_Vector()->length_in_bytes() == 8);
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10556
  match(Set dst (OrV dst src));
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10557
  format %{ "por     $dst,$src\t! or vectors (8 bytes)" %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10558
  ins_encode %{
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10559
    __ por($dst$$XMMRegister, $src$$XMMRegister);
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10560
  %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10561
  ins_pipe( pipe_slow );
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10562
%}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10563
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10564
instruct vor8B_reg(vecD dst, vecD src1, vecD src2) %{
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10565
  predicate(UseAVX > 0 && n->as_Vector()->length_in_bytes() == 8);
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10566
  match(Set dst (OrV src1 src2));
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10567
  format %{ "vpor    $dst,$src1,$src2\t! or vectors (8 bytes)" %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10568
  ins_encode %{
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
 10569
    int vector_len = 0;
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
 10570
    __ vpor($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister, vector_len);
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10571
  %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10572
  ins_pipe( pipe_slow );
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10573
%}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10574
31410
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
 10575
instruct vor8B_mem(vecD dst, vecD src, memory mem) %{
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
 10576
  predicate(UseAVX > 0 && n->as_Vector()->length_in_bytes() == 4);
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
 10577
  match(Set dst (OrV src (LoadVector mem)));
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
 10578
  format %{ "vpor    $dst,$src,$mem\t! or vectors (8 bytes)" %}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
 10579
  ins_encode %{
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
 10580
    int vector_len = 0;
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
 10581
    __ vpor($dst$$XMMRegister, $src$$XMMRegister, $mem$$Address, vector_len);
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
 10582
  %}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
 10583
  ins_pipe( pipe_slow );
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
 10584
%}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
 10585
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10586
instruct vor16B(vecX dst, vecX src) %{
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10587
  predicate(n->as_Vector()->length_in_bytes() == 16);
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10588
  match(Set dst (OrV dst src));
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10589
  format %{ "por     $dst,$src\t! or vectors (16 bytes)" %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10590
  ins_encode %{
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10591
    __ por($dst$$XMMRegister, $src$$XMMRegister);
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10592
  %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10593
  ins_pipe( pipe_slow );
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10594
%}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10595
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10596
instruct vor16B_reg(vecX dst, vecX src1, vecX src2) %{
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10597
  predicate(UseAVX > 0 && n->as_Vector()->length_in_bytes() == 16);
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10598
  match(Set dst (OrV src1 src2));
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10599
  format %{ "vpor    $dst,$src1,$src2\t! or vectors (16 bytes)" %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10600
  ins_encode %{
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
 10601
    int vector_len = 0;
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
 10602
    __ vpor($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister, vector_len);
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10603
  %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10604
  ins_pipe( pipe_slow );
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10605
%}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10606
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10607
instruct vor16B_mem(vecX dst, vecX src, memory mem) %{
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10608
  predicate(UseAVX > 0 && n->as_Vector()->length_in_bytes() == 16);
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10609
  match(Set dst (OrV src (LoadVector mem)));
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10610
  format %{ "vpor    $dst,$src,$mem\t! or vectors (16 bytes)" %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10611
  ins_encode %{
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
 10612
    int vector_len = 0;
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
 10613
    __ vpor($dst$$XMMRegister, $src$$XMMRegister, $mem$$Address, vector_len);
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10614
  %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10615
  ins_pipe( pipe_slow );
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10616
%}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10617
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10618
instruct vor32B_reg(vecY dst, vecY src1, vecY src2) %{
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10619
  predicate(UseAVX > 1 && n->as_Vector()->length_in_bytes() == 32);
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10620
  match(Set dst (OrV src1 src2));
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10621
  format %{ "vpor    $dst,$src1,$src2\t! or vectors (32 bytes)" %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10622
  ins_encode %{
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
 10623
    int vector_len = 1;
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
 10624
    __ vpor($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister, vector_len);
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10625
  %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10626
  ins_pipe( pipe_slow );
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10627
%}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10628
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10629
instruct vor32B_mem(vecY dst, vecY src, memory mem) %{
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10630
  predicate(UseAVX > 1 && n->as_Vector()->length_in_bytes() == 32);
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10631
  match(Set dst (OrV src (LoadVector mem)));
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10632
  format %{ "vpor    $dst,$src,$mem\t! or vectors (32 bytes)" %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10633
  ins_encode %{
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
 10634
    int vector_len = 1;
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
 10635
    __ vpor($dst$$XMMRegister, $src$$XMMRegister, $mem$$Address, vector_len);
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
 10636
  %}
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
 10637
  ins_pipe( pipe_slow );
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
 10638
%}
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
 10639
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
 10640
instruct vor64B_reg(vecZ dst, vecZ src1, vecZ src2) %{
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
 10641
  predicate(UseAVX > 2 && n->as_Vector()->length_in_bytes() == 64);
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
 10642
  match(Set dst (OrV src1 src2));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
 10643
  format %{ "vpor    $dst,$src1,$src2\t! or vectors (64 bytes)" %}
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
 10644
  ins_encode %{
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
 10645
    int vector_len = 2;
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
 10646
    __ vpor($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister, vector_len);
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
 10647
  %}
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
 10648
  ins_pipe( pipe_slow );
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
 10649
%}
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
 10650
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
 10651
instruct vor64B_mem(vecZ dst, vecZ src, memory mem) %{
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
 10652
  predicate(UseAVX > 2 && n->as_Vector()->length_in_bytes() == 64);
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
 10653
  match(Set dst (OrV src (LoadVector mem)));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
 10654
  format %{ "vpor    $dst,$src,$mem\t! or vectors (64 bytes)" %}
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
 10655
  ins_encode %{
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
 10656
    int vector_len = 2;
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
 10657
    __ vpor($dst$$XMMRegister, $src$$XMMRegister, $mem$$Address, vector_len);
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10658
  %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10659
  ins_pipe( pipe_slow );
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10660
%}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10661
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10662
// --------------------------------- XOR --------------------------------------
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10663
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10664
instruct vxor4B(vecS dst, vecS src) %{
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10665
  predicate(n->as_Vector()->length_in_bytes() == 4);
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10666
  match(Set dst (XorV dst src));
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10667
  format %{ "pxor    $dst,$src\t! xor vectors (4 bytes)" %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10668
  ins_encode %{
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10669
    __ pxor($dst$$XMMRegister, $src$$XMMRegister);
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10670
  %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10671
  ins_pipe( pipe_slow );
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10672
%}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10673
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10674
instruct vxor4B_reg(vecS dst, vecS src1, vecS src2) %{
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10675
  predicate(UseAVX > 0 && n->as_Vector()->length_in_bytes() == 4);
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10676
  match(Set dst (XorV src1 src2));
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10677
  format %{ "vpxor   $dst,$src1,$src2\t! xor vectors (4 bytes)" %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10678
  ins_encode %{
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
 10679
    int vector_len = 0;
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
 10680
    __ vpxor($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister, vector_len);
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10681
  %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10682
  ins_pipe( pipe_slow );
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10683
%}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10684
31410
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
 10685
instruct vxor4B_mem(vecS dst, vecS src, memory mem) %{
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
 10686
  predicate(UseAVX > 0 && n->as_Vector()->length_in_bytes() == 4);
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
 10687
  match(Set dst (XorV src (LoadVector mem)));
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
 10688
  format %{ "vpxor   $dst,$src,$mem\t! xor vectors (4 bytes)" %}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
 10689
  ins_encode %{
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
 10690
    int vector_len = 0;
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
 10691
    __ vpxor($dst$$XMMRegister, $src$$XMMRegister, $mem$$Address, vector_len);
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
 10692
  %}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
 10693
  ins_pipe( pipe_slow );
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
 10694
%}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
 10695
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10696
instruct vxor8B(vecD dst, vecD src) %{
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10697
  predicate(n->as_Vector()->length_in_bytes() == 8);
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10698
  match(Set dst (XorV dst src));
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10699
  format %{ "pxor    $dst,$src\t! xor vectors (8 bytes)" %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10700
  ins_encode %{
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10701
    __ pxor($dst$$XMMRegister, $src$$XMMRegister);
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10702
  %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10703
  ins_pipe( pipe_slow );
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10704
%}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10705
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10706
instruct vxor8B_reg(vecD dst, vecD src1, vecD src2) %{
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10707
  predicate(UseAVX > 0 && n->as_Vector()->length_in_bytes() == 8);
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10708
  match(Set dst (XorV src1 src2));
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10709
  format %{ "vpxor   $dst,$src1,$src2\t! xor vectors (8 bytes)" %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10710
  ins_encode %{
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
 10711
    int vector_len = 0;
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
 10712
    __ vpxor($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister, vector_len);
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10713
  %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10714
  ins_pipe( pipe_slow );
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10715
%}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10716
31410
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
 10717
instruct vxor8B_mem(vecD dst, vecD src, memory mem) %{
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
 10718
  predicate(UseAVX > 0 && n->as_Vector()->length_in_bytes() == 8);
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
 10719
  match(Set dst (XorV src (LoadVector mem)));
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
 10720
  format %{ "vpxor   $dst,$src,$mem\t! xor vectors (8 bytes)" %}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
 10721
  ins_encode %{
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
 10722
    int vector_len = 0;
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
 10723
    __ vpxor($dst$$XMMRegister, $src$$XMMRegister, $mem$$Address, vector_len);
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
 10724
  %}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
 10725
  ins_pipe( pipe_slow );
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
 10726
%}
2a222ae1205f 8081247: AVX 512 extended support
mcberg
parents: 30624
diff changeset
 10727
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10728
instruct vxor16B(vecX dst, vecX src) %{
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10729
  predicate(n->as_Vector()->length_in_bytes() == 16);
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10730
  match(Set dst (XorV dst src));
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10731
  format %{ "pxor    $dst,$src\t! xor vectors (16 bytes)" %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10732
  ins_encode %{
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10733
    __ pxor($dst$$XMMRegister, $src$$XMMRegister);
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10734
  %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10735
  ins_pipe( pipe_slow );
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10736
%}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10737
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10738
instruct vxor16B_reg(vecX dst, vecX src1, vecX src2) %{
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10739
  predicate(UseAVX > 0 && n->as_Vector()->length_in_bytes() == 16);
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10740
  match(Set dst (XorV src1 src2));
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10741
  format %{ "vpxor   $dst,$src1,$src2\t! xor vectors (16 bytes)" %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10742
  ins_encode %{
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
 10743
    int vector_len = 0;
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
 10744
    __ vpxor($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister, vector_len);
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10745
  %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10746
  ins_pipe( pipe_slow );
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10747
%}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10748
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10749
instruct vxor16B_mem(vecX dst, vecX src, memory mem) %{
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10750
  predicate(UseAVX > 0 && n->as_Vector()->length_in_bytes() == 16);
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10751
  match(Set dst (XorV src (LoadVector mem)));
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10752
  format %{ "vpxor   $dst,$src,$mem\t! xor vectors (16 bytes)" %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10753
  ins_encode %{
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
 10754
    int vector_len = 0;
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
 10755
    __ vpxor($dst$$XMMRegister, $src$$XMMRegister, $mem$$Address, vector_len);
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10756
  %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10757
  ins_pipe( pipe_slow );
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10758
%}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10759
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10760
instruct vxor32B_reg(vecY dst, vecY src1, vecY src2) %{
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10761
  predicate(UseAVX > 1 && n->as_Vector()->length_in_bytes() == 32);
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10762
  match(Set dst (XorV src1 src2));
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10763
  format %{ "vpxor   $dst,$src1,$src2\t! xor vectors (32 bytes)" %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10764
  ins_encode %{
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
 10765
    int vector_len = 1;
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
 10766
    __ vpxor($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister, vector_len);
13485
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10767
  %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10768
  ins_pipe( pipe_slow );
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10769
%}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10770
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10771
instruct vxor32B_mem(vecY dst, vecY src, memory mem) %{
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10772
  predicate(UseAVX > 1 && n->as_Vector()->length_in_bytes() == 32);
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10773
  match(Set dst (XorV src (LoadVector mem)));
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10774
  format %{ "vpxor   $dst,$src,$mem\t! xor vectors (32 bytes)" %}
6c7faa516fc6 6340864: Implement vectorization optimizations in hotspot-server
kvn
parents: 13294
diff changeset
 10775
  ins_encode %{
30624
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
 10776
    int vector_len = 1;
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
 10777
    __ vpxor($dst$$XMMRegister, $src$$XMMRegister, $mem$$Address, vector_len);
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
 10778
  %}
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
 10779
  ins_pipe( pipe_slow );
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
 10780
%}
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
 10781
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
 10782
instruct vxor64B_reg(vecZ dst, vecZ src1, vecZ src2) %{
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
 10783
  predicate(UseAVX > 2 && n->as_Vector()->length_in_bytes() == 64);
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
 10784
  match(Set dst (XorV src1 src2));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
 10785
  format %{ "vpxor   $dst,$src1,$src2\t! xor vectors (64 bytes)" %}
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
 10786
  ins_encode %{
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
 10787
    int vector_len = 2;
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
 10788
    __ vpxor($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister, vector_len);
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
 10789
  %}
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
 10790
  ins_pipe( pipe_slow );
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
 10791
%}
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
 10792
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
 10793
instruct vxor64B_mem(vecZ dst, vecZ src, memory mem) %{
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
 10794
  predicate(UseAVX > 2 && n->as_Vector()->length_in_bytes() == 64);
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
 10795
  match(Set dst (XorV src (LoadVector mem)));
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
 10796
  format %{ "vpxor   $dst,$src,$mem\t! xor vectors (64 bytes)" %}
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
 10797
  ins_encode %{
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
 10798
    int vector_len = 2;
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
 10799
    __ vpxor($dst$$XMMRegister, $src$$XMMRegister, $mem$$Address, vector_len);
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
 10800
  %}
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
 10801
  ins_pipe( pipe_slow );
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
 10802
%}
2e1803c8a26d 8076276: Add support for AVX512
kvn
parents: 30305
diff changeset
 10803