hotspot/src/cpu/sparc/vm/c1_LIRAssembler_sparc.cpp
author iveresov
Fri, 03 Sep 2010 17:51:07 -0700
changeset 6453 970dc585ab63
parent 5702 201c5cde25bb
child 6461 cfc616b49f58
permissions -rw-r--r--
6953144: Tiered compilation Summary: Infrastructure for tiered compilation support (interpreter + c1 + c2) for 32 and 64 bit. Simple tiered policy implementation. Reviewed-by: kvn, never, phh, twisti
Ignore whitespace changes - Everywhere: Within whitespace: At end of lines:
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
     1
/*
5547
f4b087cbb361 6941466: Oracle rebranding changes for Hotspot repositories
trims
parents: 5334
diff changeset
     2
 * Copyright (c) 2000, 2010, Oracle and/or its affiliates. All rights reserved.
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
     3
 * DO NOT ALTER OR REMOVE COPYRIGHT NOTICES OR THIS FILE HEADER.
489c9b5090e2 Initial load
duke
parents:
diff changeset
     4
 *
489c9b5090e2 Initial load
duke
parents:
diff changeset
     5
 * This code is free software; you can redistribute it and/or modify it
489c9b5090e2 Initial load
duke
parents:
diff changeset
     6
 * under the terms of the GNU General Public License version 2 only, as
489c9b5090e2 Initial load
duke
parents:
diff changeset
     7
 * published by the Free Software Foundation.
489c9b5090e2 Initial load
duke
parents:
diff changeset
     8
 *
489c9b5090e2 Initial load
duke
parents:
diff changeset
     9
 * This code is distributed in the hope that it will be useful, but WITHOUT
489c9b5090e2 Initial load
duke
parents:
diff changeset
    10
 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
489c9b5090e2 Initial load
duke
parents:
diff changeset
    11
 * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License
489c9b5090e2 Initial load
duke
parents:
diff changeset
    12
 * version 2 for more details (a copy is included in the LICENSE file that
489c9b5090e2 Initial load
duke
parents:
diff changeset
    13
 * accompanied this code).
489c9b5090e2 Initial load
duke
parents:
diff changeset
    14
 *
489c9b5090e2 Initial load
duke
parents:
diff changeset
    15
 * You should have received a copy of the GNU General Public License version
489c9b5090e2 Initial load
duke
parents:
diff changeset
    16
 * 2 along with this work; if not, write to the Free Software Foundation,
489c9b5090e2 Initial load
duke
parents:
diff changeset
    17
 * Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA.
489c9b5090e2 Initial load
duke
parents:
diff changeset
    18
 *
5547
f4b087cbb361 6941466: Oracle rebranding changes for Hotspot repositories
trims
parents: 5334
diff changeset
    19
 * Please contact Oracle, 500 Oracle Parkway, Redwood Shores, CA 94065 USA
f4b087cbb361 6941466: Oracle rebranding changes for Hotspot repositories
trims
parents: 5334
diff changeset
    20
 * or visit www.oracle.com if you need additional information or have any
f4b087cbb361 6941466: Oracle rebranding changes for Hotspot repositories
trims
parents: 5334
diff changeset
    21
 * questions.
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
    22
 *
489c9b5090e2 Initial load
duke
parents:
diff changeset
    23
 */
489c9b5090e2 Initial load
duke
parents:
diff changeset
    24
489c9b5090e2 Initial load
duke
parents:
diff changeset
    25
# include "incls/_precompiled.incl"
489c9b5090e2 Initial load
duke
parents:
diff changeset
    26
# include "incls/_c1_LIRAssembler_sparc.cpp.incl"
489c9b5090e2 Initial load
duke
parents:
diff changeset
    27
489c9b5090e2 Initial load
duke
parents:
diff changeset
    28
#define __ _masm->
489c9b5090e2 Initial load
duke
parents:
diff changeset
    29
489c9b5090e2 Initial load
duke
parents:
diff changeset
    30
489c9b5090e2 Initial load
duke
parents:
diff changeset
    31
//------------------------------------------------------------
489c9b5090e2 Initial load
duke
parents:
diff changeset
    32
489c9b5090e2 Initial load
duke
parents:
diff changeset
    33
489c9b5090e2 Initial load
duke
parents:
diff changeset
    34
bool LIR_Assembler::is_small_constant(LIR_Opr opr) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
    35
  if (opr->is_constant()) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
    36
    LIR_Const* constant = opr->as_constant_ptr();
489c9b5090e2 Initial load
duke
parents:
diff changeset
    37
    switch (constant->type()) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
    38
      case T_INT: {
489c9b5090e2 Initial load
duke
parents:
diff changeset
    39
        jint value = constant->as_jint();
489c9b5090e2 Initial load
duke
parents:
diff changeset
    40
        return Assembler::is_simm13(value);
489c9b5090e2 Initial load
duke
parents:
diff changeset
    41
      }
489c9b5090e2 Initial load
duke
parents:
diff changeset
    42
489c9b5090e2 Initial load
duke
parents:
diff changeset
    43
      default:
489c9b5090e2 Initial load
duke
parents:
diff changeset
    44
        return false;
489c9b5090e2 Initial load
duke
parents:
diff changeset
    45
    }
489c9b5090e2 Initial load
duke
parents:
diff changeset
    46
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
    47
  return false;
489c9b5090e2 Initial load
duke
parents:
diff changeset
    48
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
    49
489c9b5090e2 Initial load
duke
parents:
diff changeset
    50
489c9b5090e2 Initial load
duke
parents:
diff changeset
    51
bool LIR_Assembler::is_single_instruction(LIR_Op* op) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
    52
  switch (op->code()) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
    53
    case lir_null_check:
489c9b5090e2 Initial load
duke
parents:
diff changeset
    54
    return true;
489c9b5090e2 Initial load
duke
parents:
diff changeset
    55
489c9b5090e2 Initial load
duke
parents:
diff changeset
    56
489c9b5090e2 Initial load
duke
parents:
diff changeset
    57
    case lir_add:
489c9b5090e2 Initial load
duke
parents:
diff changeset
    58
    case lir_ushr:
489c9b5090e2 Initial load
duke
parents:
diff changeset
    59
    case lir_shr:
489c9b5090e2 Initial load
duke
parents:
diff changeset
    60
    case lir_shl:
489c9b5090e2 Initial load
duke
parents:
diff changeset
    61
      // integer shifts and adds are always one instruction
489c9b5090e2 Initial load
duke
parents:
diff changeset
    62
      return op->result_opr()->is_single_cpu();
489c9b5090e2 Initial load
duke
parents:
diff changeset
    63
489c9b5090e2 Initial load
duke
parents:
diff changeset
    64
489c9b5090e2 Initial load
duke
parents:
diff changeset
    65
    case lir_move: {
489c9b5090e2 Initial load
duke
parents:
diff changeset
    66
      LIR_Op1* op1 = op->as_Op1();
489c9b5090e2 Initial load
duke
parents:
diff changeset
    67
      LIR_Opr src = op1->in_opr();
489c9b5090e2 Initial load
duke
parents:
diff changeset
    68
      LIR_Opr dst = op1->result_opr();
489c9b5090e2 Initial load
duke
parents:
diff changeset
    69
489c9b5090e2 Initial load
duke
parents:
diff changeset
    70
      if (src == dst) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
    71
        NEEDS_CLEANUP;
489c9b5090e2 Initial load
duke
parents:
diff changeset
    72
        // this works around a problem where moves with the same src and dst
489c9b5090e2 Initial load
duke
parents:
diff changeset
    73
        // end up in the delay slot and then the assembler swallows the mov
489c9b5090e2 Initial load
duke
parents:
diff changeset
    74
        // since it has no effect and then it complains because the delay slot
489c9b5090e2 Initial load
duke
parents:
diff changeset
    75
        // is empty.  returning false stops the optimizer from putting this in
489c9b5090e2 Initial load
duke
parents:
diff changeset
    76
        // the delay slot
489c9b5090e2 Initial load
duke
parents:
diff changeset
    77
        return false;
489c9b5090e2 Initial load
duke
parents:
diff changeset
    78
      }
489c9b5090e2 Initial load
duke
parents:
diff changeset
    79
489c9b5090e2 Initial load
duke
parents:
diff changeset
    80
      // don't put moves involving oops into the delay slot since the VerifyOops code
489c9b5090e2 Initial load
duke
parents:
diff changeset
    81
      // will make it much larger than a single instruction.
489c9b5090e2 Initial load
duke
parents:
diff changeset
    82
      if (VerifyOops) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
    83
        return false;
489c9b5090e2 Initial load
duke
parents:
diff changeset
    84
      }
489c9b5090e2 Initial load
duke
parents:
diff changeset
    85
489c9b5090e2 Initial load
duke
parents:
diff changeset
    86
      if (src->is_double_cpu() || dst->is_double_cpu() || op1->patch_code() != lir_patch_none ||
489c9b5090e2 Initial load
duke
parents:
diff changeset
    87
          ((src->is_double_fpu() || dst->is_double_fpu()) && op1->move_kind() != lir_move_normal)) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
    88
        return false;
489c9b5090e2 Initial load
duke
parents:
diff changeset
    89
      }
489c9b5090e2 Initial load
duke
parents:
diff changeset
    90
489c9b5090e2 Initial load
duke
parents:
diff changeset
    91
      if (dst->is_register()) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
    92
        if (src->is_address() && Assembler::is_simm13(src->as_address_ptr()->disp())) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
    93
          return !PatchALot;
489c9b5090e2 Initial load
duke
parents:
diff changeset
    94
        } else if (src->is_single_stack()) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
    95
          return true;
489c9b5090e2 Initial load
duke
parents:
diff changeset
    96
        }
489c9b5090e2 Initial load
duke
parents:
diff changeset
    97
      }
489c9b5090e2 Initial load
duke
parents:
diff changeset
    98
489c9b5090e2 Initial load
duke
parents:
diff changeset
    99
      if (src->is_register()) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   100
        if (dst->is_address() && Assembler::is_simm13(dst->as_address_ptr()->disp())) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   101
          return !PatchALot;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   102
        } else if (dst->is_single_stack()) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   103
          return true;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   104
        }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   105
      }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   106
489c9b5090e2 Initial load
duke
parents:
diff changeset
   107
      if (dst->is_register() &&
489c9b5090e2 Initial load
duke
parents:
diff changeset
   108
          ((src->is_register() && src->is_single_word() && src->is_same_type(dst)) ||
489c9b5090e2 Initial load
duke
parents:
diff changeset
   109
           (src->is_constant() && LIR_Assembler::is_small_constant(op->as_Op1()->in_opr())))) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   110
        return true;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   111
      }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   112
489c9b5090e2 Initial load
duke
parents:
diff changeset
   113
      return false;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   114
    }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   115
489c9b5090e2 Initial load
duke
parents:
diff changeset
   116
    default:
489c9b5090e2 Initial load
duke
parents:
diff changeset
   117
      return false;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   118
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   119
  ShouldNotReachHere();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   120
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   121
489c9b5090e2 Initial load
duke
parents:
diff changeset
   122
489c9b5090e2 Initial load
duke
parents:
diff changeset
   123
LIR_Opr LIR_Assembler::receiverOpr() {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   124
  return FrameMap::O0_oop_opr;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   125
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   126
489c9b5090e2 Initial load
duke
parents:
diff changeset
   127
489c9b5090e2 Initial load
duke
parents:
diff changeset
   128
LIR_Opr LIR_Assembler::incomingReceiverOpr() {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   129
  return FrameMap::I0_oop_opr;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   130
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   131
489c9b5090e2 Initial load
duke
parents:
diff changeset
   132
489c9b5090e2 Initial load
duke
parents:
diff changeset
   133
LIR_Opr LIR_Assembler::osrBufferPointer() {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   134
  return FrameMap::I0_opr;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   135
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   136
489c9b5090e2 Initial load
duke
parents:
diff changeset
   137
489c9b5090e2 Initial load
duke
parents:
diff changeset
   138
int LIR_Assembler::initial_frame_size_in_bytes() {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   139
  return in_bytes(frame_map()->framesize_in_bytes());
489c9b5090e2 Initial load
duke
parents:
diff changeset
   140
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   141
489c9b5090e2 Initial load
duke
parents:
diff changeset
   142
489c9b5090e2 Initial load
duke
parents:
diff changeset
   143
// inline cache check: the inline cached class is in G5_inline_cache_reg(G5);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   144
// we fetch the class of the receiver (O0) and compare it with the cached class.
489c9b5090e2 Initial load
duke
parents:
diff changeset
   145
// If they do not match we jump to slow case.
489c9b5090e2 Initial load
duke
parents:
diff changeset
   146
int LIR_Assembler::check_icache() {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   147
  int offset = __ offset();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   148
  __ inline_cache_check(O0, G5_inline_cache_reg);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   149
  return offset;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   150
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   151
489c9b5090e2 Initial load
duke
parents:
diff changeset
   152
489c9b5090e2 Initial load
duke
parents:
diff changeset
   153
void LIR_Assembler::osr_entry() {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   154
  // On-stack-replacement entry sequence (interpreter frame layout described in interpreter_sparc.cpp):
489c9b5090e2 Initial load
duke
parents:
diff changeset
   155
  //
489c9b5090e2 Initial load
duke
parents:
diff changeset
   156
  //   1. Create a new compiled activation.
489c9b5090e2 Initial load
duke
parents:
diff changeset
   157
  //   2. Initialize local variables in the compiled activation.  The expression stack must be empty
489c9b5090e2 Initial load
duke
parents:
diff changeset
   158
  //      at the osr_bci; it is not initialized.
489c9b5090e2 Initial load
duke
parents:
diff changeset
   159
  //   3. Jump to the continuation address in compiled code to resume execution.
489c9b5090e2 Initial load
duke
parents:
diff changeset
   160
489c9b5090e2 Initial load
duke
parents:
diff changeset
   161
  // OSR entry point
489c9b5090e2 Initial load
duke
parents:
diff changeset
   162
  offsets()->set_value(CodeOffsets::OSR_Entry, code_offset());
489c9b5090e2 Initial load
duke
parents:
diff changeset
   163
  BlockBegin* osr_entry = compilation()->hir()->osr_entry();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   164
  ValueStack* entry_state = osr_entry->end()->state();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   165
  int number_of_locks = entry_state->locks_size();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   166
489c9b5090e2 Initial load
duke
parents:
diff changeset
   167
  // Create a frame for the compiled activation.
489c9b5090e2 Initial load
duke
parents:
diff changeset
   168
  __ build_frame(initial_frame_size_in_bytes());
489c9b5090e2 Initial load
duke
parents:
diff changeset
   169
489c9b5090e2 Initial load
duke
parents:
diff changeset
   170
  // OSR buffer is
489c9b5090e2 Initial load
duke
parents:
diff changeset
   171
  //
489c9b5090e2 Initial load
duke
parents:
diff changeset
   172
  // locals[nlocals-1..0]
489c9b5090e2 Initial load
duke
parents:
diff changeset
   173
  // monitors[number_of_locks-1..0]
489c9b5090e2 Initial load
duke
parents:
diff changeset
   174
  //
489c9b5090e2 Initial load
duke
parents:
diff changeset
   175
  // locals is a direct copy of the interpreter frame so in the osr buffer
489c9b5090e2 Initial load
duke
parents:
diff changeset
   176
  // so first slot in the local array is the last local from the interpreter
489c9b5090e2 Initial load
duke
parents:
diff changeset
   177
  // and last slot is local[0] (receiver) from the interpreter
489c9b5090e2 Initial load
duke
parents:
diff changeset
   178
  //
489c9b5090e2 Initial load
duke
parents:
diff changeset
   179
  // Similarly with locks. The first lock slot in the osr buffer is the nth lock
489c9b5090e2 Initial load
duke
parents:
diff changeset
   180
  // from the interpreter frame, the nth lock slot in the osr buffer is 0th lock
489c9b5090e2 Initial load
duke
parents:
diff changeset
   181
  // in the interpreter frame (the method lock if a sync method)
489c9b5090e2 Initial load
duke
parents:
diff changeset
   182
489c9b5090e2 Initial load
duke
parents:
diff changeset
   183
  // Initialize monitors in the compiled activation.
489c9b5090e2 Initial load
duke
parents:
diff changeset
   184
  //   I0: pointer to osr buffer
489c9b5090e2 Initial load
duke
parents:
diff changeset
   185
  //
489c9b5090e2 Initial load
duke
parents:
diff changeset
   186
  // All other registers are dead at this point and the locals will be
489c9b5090e2 Initial load
duke
parents:
diff changeset
   187
  // copied into place by code emitted in the IR.
489c9b5090e2 Initial load
duke
parents:
diff changeset
   188
489c9b5090e2 Initial load
duke
parents:
diff changeset
   189
  Register OSR_buf = osrBufferPointer()->as_register();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   190
  { assert(frame::interpreter_frame_monitor_size() == BasicObjectLock::size(), "adjust code below");
489c9b5090e2 Initial load
duke
parents:
diff changeset
   191
    int monitor_offset = BytesPerWord * method()->max_locals() +
4430
95b539dfa1e8 6769124: various 64-bit fixes for c1
roland
parents: 3908
diff changeset
   192
      (2 * BytesPerWord) * (number_of_locks - 1);
95b539dfa1e8 6769124: various 64-bit fixes for c1
roland
parents: 3908
diff changeset
   193
    // SharedRuntime::OSR_migration_begin() packs BasicObjectLocks in
95b539dfa1e8 6769124: various 64-bit fixes for c1
roland
parents: 3908
diff changeset
   194
    // the OSR buffer using 2 word entries: first the lock and then
95b539dfa1e8 6769124: various 64-bit fixes for c1
roland
parents: 3908
diff changeset
   195
    // the oop.
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   196
    for (int i = 0; i < number_of_locks; i++) {
4430
95b539dfa1e8 6769124: various 64-bit fixes for c1
roland
parents: 3908
diff changeset
   197
      int slot_offset = monitor_offset - ((i * 2) * BytesPerWord);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   198
#ifdef ASSERT
489c9b5090e2 Initial load
duke
parents:
diff changeset
   199
      // verify the interpreter's monitor has a non-null object
489c9b5090e2 Initial load
duke
parents:
diff changeset
   200
      {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   201
        Label L;
4430
95b539dfa1e8 6769124: various 64-bit fixes for c1
roland
parents: 3908
diff changeset
   202
        __ ld_ptr(OSR_buf, slot_offset + 1*BytesPerWord, O7);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   203
        __ cmp(G0, O7);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   204
        __ br(Assembler::notEqual, false, Assembler::pt, L);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   205
        __ delayed()->nop();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   206
        __ stop("locked object is NULL");
489c9b5090e2 Initial load
duke
parents:
diff changeset
   207
        __ bind(L);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   208
      }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   209
#endif // ASSERT
489c9b5090e2 Initial load
duke
parents:
diff changeset
   210
      // Copy the lock field into the compiled activation.
4430
95b539dfa1e8 6769124: various 64-bit fixes for c1
roland
parents: 3908
diff changeset
   211
      __ ld_ptr(OSR_buf, slot_offset + 0, O7);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   212
      __ st_ptr(O7, frame_map()->address_for_monitor_lock(i));
4430
95b539dfa1e8 6769124: various 64-bit fixes for c1
roland
parents: 3908
diff changeset
   213
      __ ld_ptr(OSR_buf, slot_offset + 1*BytesPerWord, O7);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   214
      __ st_ptr(O7, frame_map()->address_for_monitor_object(i));
489c9b5090e2 Initial load
duke
parents:
diff changeset
   215
    }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   216
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   217
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   218
489c9b5090e2 Initial load
duke
parents:
diff changeset
   219
489c9b5090e2 Initial load
duke
parents:
diff changeset
   220
// Optimized Library calls
489c9b5090e2 Initial load
duke
parents:
diff changeset
   221
// This is the fast version of java.lang.String.compare; it has not
489c9b5090e2 Initial load
duke
parents:
diff changeset
   222
// OSR-entry and therefore, we generate a slow version for OSR's
489c9b5090e2 Initial load
duke
parents:
diff changeset
   223
void LIR_Assembler::emit_string_compare(LIR_Opr left, LIR_Opr right, LIR_Opr dst, CodeEmitInfo* info) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   224
  Register str0 = left->as_register();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   225
  Register str1 = right->as_register();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   226
489c9b5090e2 Initial load
duke
parents:
diff changeset
   227
  Label Ldone;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   228
489c9b5090e2 Initial load
duke
parents:
diff changeset
   229
  Register result = dst->as_register();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   230
  {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   231
    // Get a pointer to the first character of string0 in tmp0 and get string0.count in str0
489c9b5090e2 Initial load
duke
parents:
diff changeset
   232
    // Get a pointer to the first character of string1 in tmp1 and get string1.count in str1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   233
    // Also, get string0.count-string1.count in o7 and get the condition code set
489c9b5090e2 Initial load
duke
parents:
diff changeset
   234
    // Note: some instructions have been hoisted for better instruction scheduling
489c9b5090e2 Initial load
duke
parents:
diff changeset
   235
489c9b5090e2 Initial load
duke
parents:
diff changeset
   236
    Register tmp0 = L0;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   237
    Register tmp1 = L1;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   238
    Register tmp2 = L2;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   239
489c9b5090e2 Initial load
duke
parents:
diff changeset
   240
    int  value_offset = java_lang_String:: value_offset_in_bytes(); // char array
489c9b5090e2 Initial load
duke
parents:
diff changeset
   241
    int offset_offset = java_lang_String::offset_offset_in_bytes(); // first character position
489c9b5090e2 Initial load
duke
parents:
diff changeset
   242
    int  count_offset = java_lang_String:: count_offset_in_bytes();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   243
2571
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2332
diff changeset
   244
    __ ld_ptr(str0, value_offset, tmp0);
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2332
diff changeset
   245
    __ ld(str0, offset_offset, tmp2);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   246
    __ add(tmp0, arrayOopDesc::base_offset_in_bytes(T_CHAR), tmp0);
2571
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2332
diff changeset
   247
    __ ld(str0, count_offset, str0);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   248
    __ sll(tmp2, exact_log2(sizeof(jchar)), tmp2);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   249
489c9b5090e2 Initial load
duke
parents:
diff changeset
   250
    // str1 may be null
489c9b5090e2 Initial load
duke
parents:
diff changeset
   251
    add_debug_info_for_null_check_here(info);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   252
2571
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2332
diff changeset
   253
    __ ld_ptr(str1, value_offset, tmp1);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   254
    __ add(tmp0, tmp2, tmp0);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   255
2571
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2332
diff changeset
   256
    __ ld(str1, offset_offset, tmp2);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   257
    __ add(tmp1, arrayOopDesc::base_offset_in_bytes(T_CHAR), tmp1);
2571
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2332
diff changeset
   258
    __ ld(str1, count_offset, str1);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   259
    __ sll(tmp2, exact_log2(sizeof(jchar)), tmp2);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   260
    __ subcc(str0, str1, O7);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   261
    __ add(tmp1, tmp2, tmp1);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   262
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   263
489c9b5090e2 Initial load
duke
parents:
diff changeset
   264
  {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   265
    // Compute the minimum of the string lengths, scale it and store it in limit
489c9b5090e2 Initial load
duke
parents:
diff changeset
   266
    Register count0 = I0;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   267
    Register count1 = I1;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   268
    Register limit  = L3;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   269
489c9b5090e2 Initial load
duke
parents:
diff changeset
   270
    Label Lskip;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   271
    __ sll(count0, exact_log2(sizeof(jchar)), limit);             // string0 is shorter
489c9b5090e2 Initial load
duke
parents:
diff changeset
   272
    __ br(Assembler::greater, true, Assembler::pt, Lskip);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   273
    __ delayed()->sll(count1, exact_log2(sizeof(jchar)), limit);  // string1 is shorter
489c9b5090e2 Initial load
duke
parents:
diff changeset
   274
    __ bind(Lskip);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   275
489c9b5090e2 Initial load
duke
parents:
diff changeset
   276
    // If either string is empty (or both of them) the result is the difference in lengths
489c9b5090e2 Initial load
duke
parents:
diff changeset
   277
    __ cmp(limit, 0);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   278
    __ br(Assembler::equal, true, Assembler::pn, Ldone);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   279
    __ delayed()->mov(O7, result);  // result is difference in lengths
489c9b5090e2 Initial load
duke
parents:
diff changeset
   280
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   281
489c9b5090e2 Initial load
duke
parents:
diff changeset
   282
  {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   283
    // Neither string is empty
489c9b5090e2 Initial load
duke
parents:
diff changeset
   284
    Label Lloop;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   285
489c9b5090e2 Initial load
duke
parents:
diff changeset
   286
    Register base0 = L0;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   287
    Register base1 = L1;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   288
    Register chr0  = I0;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   289
    Register chr1  = I1;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   290
    Register limit = L3;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   291
489c9b5090e2 Initial load
duke
parents:
diff changeset
   292
    // Shift base0 and base1 to the end of the arrays, negate limit
489c9b5090e2 Initial load
duke
parents:
diff changeset
   293
    __ add(base0, limit, base0);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   294
    __ add(base1, limit, base1);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   295
    __ neg(limit);  // limit = -min{string0.count, strin1.count}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   296
489c9b5090e2 Initial load
duke
parents:
diff changeset
   297
    __ lduh(base0, limit, chr0);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   298
    __ bind(Lloop);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   299
    __ lduh(base1, limit, chr1);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   300
    __ subcc(chr0, chr1, chr0);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   301
    __ br(Assembler::notZero, false, Assembler::pn, Ldone);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   302
    assert(chr0 == result, "result must be pre-placed");
489c9b5090e2 Initial load
duke
parents:
diff changeset
   303
    __ delayed()->inccc(limit, sizeof(jchar));
489c9b5090e2 Initial load
duke
parents:
diff changeset
   304
    __ br(Assembler::notZero, true, Assembler::pt, Lloop);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   305
    __ delayed()->lduh(base0, limit, chr0);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   306
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   307
489c9b5090e2 Initial load
duke
parents:
diff changeset
   308
  // If strings are equal up to min length, return the length difference.
489c9b5090e2 Initial load
duke
parents:
diff changeset
   309
  __ mov(O7, result);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   310
489c9b5090e2 Initial load
duke
parents:
diff changeset
   311
  // Otherwise, return the difference between the first mismatched chars.
489c9b5090e2 Initial load
duke
parents:
diff changeset
   312
  __ bind(Ldone);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   313
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   314
489c9b5090e2 Initial load
duke
parents:
diff changeset
   315
489c9b5090e2 Initial load
duke
parents:
diff changeset
   316
// --------------------------------------------------------------------------------------------
489c9b5090e2 Initial load
duke
parents:
diff changeset
   317
489c9b5090e2 Initial load
duke
parents:
diff changeset
   318
void LIR_Assembler::monitorexit(LIR_Opr obj_opr, LIR_Opr lock_opr, Register hdr, int monitor_no) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   319
  if (!GenerateSynchronizationCode) return;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   320
489c9b5090e2 Initial load
duke
parents:
diff changeset
   321
  Register obj_reg = obj_opr->as_register();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   322
  Register lock_reg = lock_opr->as_register();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   323
489c9b5090e2 Initial load
duke
parents:
diff changeset
   324
  Address mon_addr = frame_map()->address_for_monitor_lock(monitor_no);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   325
  Register reg = mon_addr.base();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   326
  int offset = mon_addr.disp();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   327
  // compute pointer to BasicLock
489c9b5090e2 Initial load
duke
parents:
diff changeset
   328
  if (mon_addr.is_simm13()) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   329
    __ add(reg, offset, lock_reg);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   330
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   331
  else {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   332
    __ set(offset, lock_reg);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   333
    __ add(reg, lock_reg, lock_reg);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   334
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   335
  // unlock object
489c9b5090e2 Initial load
duke
parents:
diff changeset
   336
  MonitorAccessStub* slow_case = new MonitorExitStub(lock_opr, UseFastLocking, monitor_no);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   337
  // _slow_case_stubs->append(slow_case);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   338
  // temporary fix: must be created after exceptionhandler, therefore as call stub
489c9b5090e2 Initial load
duke
parents:
diff changeset
   339
  _slow_case_stubs->append(slow_case);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   340
  if (UseFastLocking) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   341
    // try inlined fast unlocking first, revert to slow locking if it fails
489c9b5090e2 Initial load
duke
parents:
diff changeset
   342
    // note: lock_reg points to the displaced header since the displaced header offset is 0!
489c9b5090e2 Initial load
duke
parents:
diff changeset
   343
    assert(BasicLock::displaced_header_offset_in_bytes() == 0, "lock_reg must point to the displaced header");
489c9b5090e2 Initial load
duke
parents:
diff changeset
   344
    __ unlock_object(hdr, obj_reg, lock_reg, *slow_case->entry());
489c9b5090e2 Initial load
duke
parents:
diff changeset
   345
  } else {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   346
    // always do slow unlocking
489c9b5090e2 Initial load
duke
parents:
diff changeset
   347
    // note: the slow unlocking code could be inlined here, however if we use
489c9b5090e2 Initial load
duke
parents:
diff changeset
   348
    //       slow unlocking, speed doesn't matter anyway and this solution is
489c9b5090e2 Initial load
duke
parents:
diff changeset
   349
    //       simpler and requires less duplicated code - additionally, the
489c9b5090e2 Initial load
duke
parents:
diff changeset
   350
    //       slow unlocking code is the same in either case which simplifies
489c9b5090e2 Initial load
duke
parents:
diff changeset
   351
    //       debugging
489c9b5090e2 Initial load
duke
parents:
diff changeset
   352
    __ br(Assembler::always, false, Assembler::pt, *slow_case->entry());
489c9b5090e2 Initial load
duke
parents:
diff changeset
   353
    __ delayed()->nop();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   354
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   355
  // done
489c9b5090e2 Initial load
duke
parents:
diff changeset
   356
  __ bind(*slow_case->continuation());
489c9b5090e2 Initial load
duke
parents:
diff changeset
   357
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   358
489c9b5090e2 Initial load
duke
parents:
diff changeset
   359
4752
67a506670cd0 6921352: JSR 292 needs its own deopt handler
twisti
parents: 4749
diff changeset
   360
int LIR_Assembler::emit_exception_handler() {
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   361
  // if the last instruction is a call (typically to do a throw which
489c9b5090e2 Initial load
duke
parents:
diff changeset
   362
  // is coming at the end after block reordering) the return address
489c9b5090e2 Initial load
duke
parents:
diff changeset
   363
  // must still point into the code area in order to avoid assertion
489c9b5090e2 Initial load
duke
parents:
diff changeset
   364
  // failures when searching for the corresponding bci => add a nop
489c9b5090e2 Initial load
duke
parents:
diff changeset
   365
  // (was bug 5/14/1999 - gri)
489c9b5090e2 Initial load
duke
parents:
diff changeset
   366
  __ nop();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   367
489c9b5090e2 Initial load
duke
parents:
diff changeset
   368
  // generate code for exception handler
489c9b5090e2 Initial load
duke
parents:
diff changeset
   369
  ciMethod* method = compilation()->method();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   370
489c9b5090e2 Initial load
duke
parents:
diff changeset
   371
  address handler_base = __ start_a_stub(exception_handler_size);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   372
489c9b5090e2 Initial load
duke
parents:
diff changeset
   373
  if (handler_base == NULL) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   374
    // not enough space left for the handler
489c9b5090e2 Initial load
duke
parents:
diff changeset
   375
    bailout("exception handler overflow");
4752
67a506670cd0 6921352: JSR 292 needs its own deopt handler
twisti
parents: 4749
diff changeset
   376
    return -1;
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   377
  }
4752
67a506670cd0 6921352: JSR 292 needs its own deopt handler
twisti
parents: 4749
diff changeset
   378
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   379
  int offset = code_offset();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   380
5046
27e801a857cb 6919934: JSR 292 needs to support x86 C1
twisti
parents: 4898
diff changeset
   381
  __ call(Runtime1::entry_for(Runtime1::handle_exception_id), relocInfo::runtime_call_type);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   382
  __ delayed()->nop();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   383
  debug_only(__ stop("should have gone to the caller");)
489c9b5090e2 Initial load
duke
parents:
diff changeset
   384
  assert(code_offset() - offset <= exception_handler_size, "overflow");
489c9b5090e2 Initial load
duke
parents:
diff changeset
   385
  __ end_a_stub();
4752
67a506670cd0 6921352: JSR 292 needs its own deopt handler
twisti
parents: 4749
diff changeset
   386
67a506670cd0 6921352: JSR 292 needs its own deopt handler
twisti
parents: 4749
diff changeset
   387
  return offset;
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   388
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   389
4752
67a506670cd0 6921352: JSR 292 needs its own deopt handler
twisti
parents: 4749
diff changeset
   390
5334
b2d040a8d375 6939930: exception unwind changes in 6919934 hurts compilation speed
never
parents: 5253
diff changeset
   391
// Emit the code to remove the frame from the stack in the exception
b2d040a8d375 6939930: exception unwind changes in 6919934 hurts compilation speed
never
parents: 5253
diff changeset
   392
// unwind path.
b2d040a8d375 6939930: exception unwind changes in 6919934 hurts compilation speed
never
parents: 5253
diff changeset
   393
int LIR_Assembler::emit_unwind_handler() {
b2d040a8d375 6939930: exception unwind changes in 6919934 hurts compilation speed
never
parents: 5253
diff changeset
   394
#ifndef PRODUCT
b2d040a8d375 6939930: exception unwind changes in 6919934 hurts compilation speed
never
parents: 5253
diff changeset
   395
  if (CommentedAssembly) {
b2d040a8d375 6939930: exception unwind changes in 6919934 hurts compilation speed
never
parents: 5253
diff changeset
   396
    _masm->block_comment("Unwind handler");
b2d040a8d375 6939930: exception unwind changes in 6919934 hurts compilation speed
never
parents: 5253
diff changeset
   397
  }
b2d040a8d375 6939930: exception unwind changes in 6919934 hurts compilation speed
never
parents: 5253
diff changeset
   398
#endif
b2d040a8d375 6939930: exception unwind changes in 6919934 hurts compilation speed
never
parents: 5253
diff changeset
   399
b2d040a8d375 6939930: exception unwind changes in 6919934 hurts compilation speed
never
parents: 5253
diff changeset
   400
  int offset = code_offset();
b2d040a8d375 6939930: exception unwind changes in 6919934 hurts compilation speed
never
parents: 5253
diff changeset
   401
b2d040a8d375 6939930: exception unwind changes in 6919934 hurts compilation speed
never
parents: 5253
diff changeset
   402
  // Fetch the exception from TLS and clear out exception related thread state
b2d040a8d375 6939930: exception unwind changes in 6919934 hurts compilation speed
never
parents: 5253
diff changeset
   403
  __ ld_ptr(G2_thread, in_bytes(JavaThread::exception_oop_offset()), O0);
b2d040a8d375 6939930: exception unwind changes in 6919934 hurts compilation speed
never
parents: 5253
diff changeset
   404
  __ st_ptr(G0, G2_thread, in_bytes(JavaThread::exception_oop_offset()));
b2d040a8d375 6939930: exception unwind changes in 6919934 hurts compilation speed
never
parents: 5253
diff changeset
   405
  __ st_ptr(G0, G2_thread, in_bytes(JavaThread::exception_pc_offset()));
b2d040a8d375 6939930: exception unwind changes in 6919934 hurts compilation speed
never
parents: 5253
diff changeset
   406
b2d040a8d375 6939930: exception unwind changes in 6919934 hurts compilation speed
never
parents: 5253
diff changeset
   407
  __ bind(_unwind_handler_entry);
b2d040a8d375 6939930: exception unwind changes in 6919934 hurts compilation speed
never
parents: 5253
diff changeset
   408
  __ verify_not_null_oop(O0);
b2d040a8d375 6939930: exception unwind changes in 6919934 hurts compilation speed
never
parents: 5253
diff changeset
   409
  if (method()->is_synchronized() || compilation()->env()->dtrace_method_probes()) {
b2d040a8d375 6939930: exception unwind changes in 6919934 hurts compilation speed
never
parents: 5253
diff changeset
   410
    __ mov(O0, I0);  // Preserve the exception
b2d040a8d375 6939930: exception unwind changes in 6919934 hurts compilation speed
never
parents: 5253
diff changeset
   411
  }
b2d040a8d375 6939930: exception unwind changes in 6919934 hurts compilation speed
never
parents: 5253
diff changeset
   412
b2d040a8d375 6939930: exception unwind changes in 6919934 hurts compilation speed
never
parents: 5253
diff changeset
   413
  // Preform needed unlocking
b2d040a8d375 6939930: exception unwind changes in 6919934 hurts compilation speed
never
parents: 5253
diff changeset
   414
  MonitorExitStub* stub = NULL;
b2d040a8d375 6939930: exception unwind changes in 6919934 hurts compilation speed
never
parents: 5253
diff changeset
   415
  if (method()->is_synchronized()) {
b2d040a8d375 6939930: exception unwind changes in 6919934 hurts compilation speed
never
parents: 5253
diff changeset
   416
    monitor_address(0, FrameMap::I1_opr);
b2d040a8d375 6939930: exception unwind changes in 6919934 hurts compilation speed
never
parents: 5253
diff changeset
   417
    stub = new MonitorExitStub(FrameMap::I1_opr, true, 0);
b2d040a8d375 6939930: exception unwind changes in 6919934 hurts compilation speed
never
parents: 5253
diff changeset
   418
    __ unlock_object(I3, I2, I1, *stub->entry());
b2d040a8d375 6939930: exception unwind changes in 6919934 hurts compilation speed
never
parents: 5253
diff changeset
   419
    __ bind(*stub->continuation());
b2d040a8d375 6939930: exception unwind changes in 6919934 hurts compilation speed
never
parents: 5253
diff changeset
   420
  }
b2d040a8d375 6939930: exception unwind changes in 6919934 hurts compilation speed
never
parents: 5253
diff changeset
   421
b2d040a8d375 6939930: exception unwind changes in 6919934 hurts compilation speed
never
parents: 5253
diff changeset
   422
  if (compilation()->env()->dtrace_method_probes()) {
b2d040a8d375 6939930: exception unwind changes in 6919934 hurts compilation speed
never
parents: 5253
diff changeset
   423
    jobject2reg(method()->constant_encoding(), O0);
b2d040a8d375 6939930: exception unwind changes in 6919934 hurts compilation speed
never
parents: 5253
diff changeset
   424
    __ call(CAST_FROM_FN_PTR(address, SharedRuntime::dtrace_method_exit), relocInfo::runtime_call_type);
b2d040a8d375 6939930: exception unwind changes in 6919934 hurts compilation speed
never
parents: 5253
diff changeset
   425
    __ delayed()->nop();
b2d040a8d375 6939930: exception unwind changes in 6919934 hurts compilation speed
never
parents: 5253
diff changeset
   426
  }
b2d040a8d375 6939930: exception unwind changes in 6919934 hurts compilation speed
never
parents: 5253
diff changeset
   427
b2d040a8d375 6939930: exception unwind changes in 6919934 hurts compilation speed
never
parents: 5253
diff changeset
   428
  if (method()->is_synchronized() || compilation()->env()->dtrace_method_probes()) {
b2d040a8d375 6939930: exception unwind changes in 6919934 hurts compilation speed
never
parents: 5253
diff changeset
   429
    __ mov(I0, O0);  // Restore the exception
b2d040a8d375 6939930: exception unwind changes in 6919934 hurts compilation speed
never
parents: 5253
diff changeset
   430
  }
b2d040a8d375 6939930: exception unwind changes in 6919934 hurts compilation speed
never
parents: 5253
diff changeset
   431
b2d040a8d375 6939930: exception unwind changes in 6919934 hurts compilation speed
never
parents: 5253
diff changeset
   432
  // dispatch to the unwind logic
b2d040a8d375 6939930: exception unwind changes in 6919934 hurts compilation speed
never
parents: 5253
diff changeset
   433
  __ call(Runtime1::entry_for(Runtime1::unwind_exception_id), relocInfo::runtime_call_type);
b2d040a8d375 6939930: exception unwind changes in 6919934 hurts compilation speed
never
parents: 5253
diff changeset
   434
  __ delayed()->nop();
b2d040a8d375 6939930: exception unwind changes in 6919934 hurts compilation speed
never
parents: 5253
diff changeset
   435
b2d040a8d375 6939930: exception unwind changes in 6919934 hurts compilation speed
never
parents: 5253
diff changeset
   436
  // Emit the slow path assembly
b2d040a8d375 6939930: exception unwind changes in 6919934 hurts compilation speed
never
parents: 5253
diff changeset
   437
  if (stub != NULL) {
b2d040a8d375 6939930: exception unwind changes in 6919934 hurts compilation speed
never
parents: 5253
diff changeset
   438
    stub->emit_code(this);
b2d040a8d375 6939930: exception unwind changes in 6919934 hurts compilation speed
never
parents: 5253
diff changeset
   439
  }
b2d040a8d375 6939930: exception unwind changes in 6919934 hurts compilation speed
never
parents: 5253
diff changeset
   440
b2d040a8d375 6939930: exception unwind changes in 6919934 hurts compilation speed
never
parents: 5253
diff changeset
   441
  return offset;
b2d040a8d375 6939930: exception unwind changes in 6919934 hurts compilation speed
never
parents: 5253
diff changeset
   442
}
b2d040a8d375 6939930: exception unwind changes in 6919934 hurts compilation speed
never
parents: 5253
diff changeset
   443
b2d040a8d375 6939930: exception unwind changes in 6919934 hurts compilation speed
never
parents: 5253
diff changeset
   444
4752
67a506670cd0 6921352: JSR 292 needs its own deopt handler
twisti
parents: 4749
diff changeset
   445
int LIR_Assembler::emit_deopt_handler() {
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   446
  // if the last instruction is a call (typically to do a throw which
489c9b5090e2 Initial load
duke
parents:
diff changeset
   447
  // is coming at the end after block reordering) the return address
489c9b5090e2 Initial load
duke
parents:
diff changeset
   448
  // must still point into the code area in order to avoid assertion
489c9b5090e2 Initial load
duke
parents:
diff changeset
   449
  // failures when searching for the corresponding bci => add a nop
489c9b5090e2 Initial load
duke
parents:
diff changeset
   450
  // (was bug 5/14/1999 - gri)
489c9b5090e2 Initial load
duke
parents:
diff changeset
   451
  __ nop();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   452
489c9b5090e2 Initial load
duke
parents:
diff changeset
   453
  // generate code for deopt handler
489c9b5090e2 Initial load
duke
parents:
diff changeset
   454
  ciMethod* method = compilation()->method();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   455
  address handler_base = __ start_a_stub(deopt_handler_size);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   456
  if (handler_base == NULL) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   457
    // not enough space left for the handler
489c9b5090e2 Initial load
duke
parents:
diff changeset
   458
    bailout("deopt handler overflow");
4752
67a506670cd0 6921352: JSR 292 needs its own deopt handler
twisti
parents: 4749
diff changeset
   459
    return -1;
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   460
  }
4752
67a506670cd0 6921352: JSR 292 needs its own deopt handler
twisti
parents: 4749
diff changeset
   461
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   462
  int offset = code_offset();
2571
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2332
diff changeset
   463
  AddressLiteral deopt_blob(SharedRuntime::deopt_blob()->unpack());
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2332
diff changeset
   464
  __ JUMP(deopt_blob, G3_scratch, 0); // sethi;jmp
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   465
  __ delayed()->nop();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   466
  assert(code_offset() - offset <= deopt_handler_size, "overflow");
489c9b5090e2 Initial load
duke
parents:
diff changeset
   467
  debug_only(__ stop("should have gone to the caller");)
489c9b5090e2 Initial load
duke
parents:
diff changeset
   468
  __ end_a_stub();
4752
67a506670cd0 6921352: JSR 292 needs its own deopt handler
twisti
parents: 4749
diff changeset
   469
67a506670cd0 6921352: JSR 292 needs its own deopt handler
twisti
parents: 4749
diff changeset
   470
  return offset;
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   471
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   472
489c9b5090e2 Initial load
duke
parents:
diff changeset
   473
489c9b5090e2 Initial load
duke
parents:
diff changeset
   474
void LIR_Assembler::jobject2reg(jobject o, Register reg) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   475
  if (o == NULL) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   476
    __ set(NULL_WORD, reg);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   477
  } else {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   478
    int oop_index = __ oop_recorder()->find_index(o);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   479
    RelocationHolder rspec = oop_Relocation::spec(oop_index);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   480
    __ set(NULL_WORD, reg, rspec); // Will be set when the nmethod is created
489c9b5090e2 Initial load
duke
parents:
diff changeset
   481
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   482
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   483
489c9b5090e2 Initial load
duke
parents:
diff changeset
   484
489c9b5090e2 Initial load
duke
parents:
diff changeset
   485
void LIR_Assembler::jobject2reg_with_patching(Register reg, CodeEmitInfo *info) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   486
  // Allocate a new index in oop table to hold the oop once it's been patched
489c9b5090e2 Initial load
duke
parents:
diff changeset
   487
  int oop_index = __ oop_recorder()->allocate_index((jobject)NULL);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   488
  PatchingStub* patch = new PatchingStub(_masm, PatchingStub::load_klass_id, oop_index);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   489
2571
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2332
diff changeset
   490
  AddressLiteral addrlit(NULL, oop_Relocation::spec(oop_index));
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2332
diff changeset
   491
  assert(addrlit.rspec().type() == relocInfo::oop_type, "must be an oop reloc");
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   492
  // It may not seem necessary to use a sethi/add pair to load a NULL into dest, but the
489c9b5090e2 Initial load
duke
parents:
diff changeset
   493
  // NULL will be dynamically patched later and the patched value may be large.  We must
489c9b5090e2 Initial load
duke
parents:
diff changeset
   494
  // therefore generate the sethi/add as a placeholders
2571
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2332
diff changeset
   495
  __ patchable_set(addrlit, reg);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   496
489c9b5090e2 Initial load
duke
parents:
diff changeset
   497
  patching_epilog(patch, lir_patch_normal, reg, info);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   498
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   499
489c9b5090e2 Initial load
duke
parents:
diff changeset
   500
489c9b5090e2 Initial load
duke
parents:
diff changeset
   501
void LIR_Assembler::emit_op3(LIR_Op3* op) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   502
  Register Rdividend = op->in_opr1()->as_register();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   503
  Register Rdivisor  = noreg;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   504
  Register Rscratch  = op->in_opr3()->as_register();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   505
  Register Rresult   = op->result_opr()->as_register();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   506
  int divisor = -1;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   507
489c9b5090e2 Initial load
duke
parents:
diff changeset
   508
  if (op->in_opr2()->is_register()) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   509
    Rdivisor = op->in_opr2()->as_register();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   510
  } else {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   511
    divisor = op->in_opr2()->as_constant_ptr()->as_jint();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   512
    assert(Assembler::is_simm13(divisor), "can only handle simm13");
489c9b5090e2 Initial load
duke
parents:
diff changeset
   513
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   514
489c9b5090e2 Initial load
duke
parents:
diff changeset
   515
  assert(Rdividend != Rscratch, "");
489c9b5090e2 Initial load
duke
parents:
diff changeset
   516
  assert(Rdivisor  != Rscratch, "");
489c9b5090e2 Initial load
duke
parents:
diff changeset
   517
  assert(op->code() == lir_idiv || op->code() == lir_irem, "Must be irem or idiv");
489c9b5090e2 Initial load
duke
parents:
diff changeset
   518
489c9b5090e2 Initial load
duke
parents:
diff changeset
   519
  if (Rdivisor == noreg && is_power_of_2(divisor)) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   520
    // convert division by a power of two into some shifts and logical operations
489c9b5090e2 Initial load
duke
parents:
diff changeset
   521
    if (op->code() == lir_idiv) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   522
      if (divisor == 2) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   523
        __ srl(Rdividend, 31, Rscratch);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   524
      } else {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   525
        __ sra(Rdividend, 31, Rscratch);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   526
        __ and3(Rscratch, divisor - 1, Rscratch);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   527
      }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   528
      __ add(Rdividend, Rscratch, Rscratch);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   529
      __ sra(Rscratch, log2_intptr(divisor), Rresult);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   530
      return;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   531
    } else {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   532
      if (divisor == 2) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   533
        __ srl(Rdividend, 31, Rscratch);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   534
      } else {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   535
        __ sra(Rdividend, 31, Rscratch);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   536
        __ and3(Rscratch, divisor - 1,Rscratch);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   537
      }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   538
      __ add(Rdividend, Rscratch, Rscratch);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   539
      __ andn(Rscratch, divisor - 1,Rscratch);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   540
      __ sub(Rdividend, Rscratch, Rresult);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   541
      return;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   542
    }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   543
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   544
489c9b5090e2 Initial load
duke
parents:
diff changeset
   545
  __ sra(Rdividend, 31, Rscratch);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   546
  __ wry(Rscratch);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   547
  if (!VM_Version::v9_instructions_work()) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   548
    // v9 doesn't require these nops
489c9b5090e2 Initial load
duke
parents:
diff changeset
   549
    __ nop();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   550
    __ nop();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   551
    __ nop();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   552
    __ nop();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   553
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   554
489c9b5090e2 Initial load
duke
parents:
diff changeset
   555
  add_debug_info_for_div0_here(op->info());
489c9b5090e2 Initial load
duke
parents:
diff changeset
   556
489c9b5090e2 Initial load
duke
parents:
diff changeset
   557
  if (Rdivisor != noreg) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   558
    __ sdivcc(Rdividend, Rdivisor, (op->code() == lir_idiv ? Rresult : Rscratch));
489c9b5090e2 Initial load
duke
parents:
diff changeset
   559
  } else {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   560
    assert(Assembler::is_simm13(divisor), "can only handle simm13");
489c9b5090e2 Initial load
duke
parents:
diff changeset
   561
    __ sdivcc(Rdividend, divisor, (op->code() == lir_idiv ? Rresult : Rscratch));
489c9b5090e2 Initial load
duke
parents:
diff changeset
   562
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   563
489c9b5090e2 Initial load
duke
parents:
diff changeset
   564
  Label skip;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   565
  __ br(Assembler::overflowSet, true, Assembler::pn, skip);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   566
  __ delayed()->Assembler::sethi(0x80000000, (op->code() == lir_idiv ? Rresult : Rscratch));
489c9b5090e2 Initial load
duke
parents:
diff changeset
   567
  __ bind(skip);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   568
489c9b5090e2 Initial load
duke
parents:
diff changeset
   569
  if (op->code() == lir_irem) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   570
    if (Rdivisor != noreg) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   571
      __ smul(Rscratch, Rdivisor, Rscratch);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   572
    } else {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   573
      __ smul(Rscratch, divisor, Rscratch);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   574
    }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   575
    __ sub(Rdividend, Rscratch, Rresult);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   576
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   577
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   578
489c9b5090e2 Initial load
duke
parents:
diff changeset
   579
489c9b5090e2 Initial load
duke
parents:
diff changeset
   580
void LIR_Assembler::emit_opBranch(LIR_OpBranch* op) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   581
#ifdef ASSERT
489c9b5090e2 Initial load
duke
parents:
diff changeset
   582
  assert(op->block() == NULL || op->block()->label() == op->label(), "wrong label");
489c9b5090e2 Initial load
duke
parents:
diff changeset
   583
  if (op->block() != NULL)  _branch_target_blocks.append(op->block());
489c9b5090e2 Initial load
duke
parents:
diff changeset
   584
  if (op->ublock() != NULL) _branch_target_blocks.append(op->ublock());
489c9b5090e2 Initial load
duke
parents:
diff changeset
   585
#endif
489c9b5090e2 Initial load
duke
parents:
diff changeset
   586
  assert(op->info() == NULL, "shouldn't have CodeEmitInfo");
489c9b5090e2 Initial load
duke
parents:
diff changeset
   587
489c9b5090e2 Initial load
duke
parents:
diff changeset
   588
  if (op->cond() == lir_cond_always) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   589
    __ br(Assembler::always, false, Assembler::pt, *(op->label()));
489c9b5090e2 Initial load
duke
parents:
diff changeset
   590
  } else if (op->code() == lir_cond_float_branch) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   591
    assert(op->ublock() != NULL, "must have unordered successor");
489c9b5090e2 Initial load
duke
parents:
diff changeset
   592
    bool is_unordered = (op->ublock() == op->block());
489c9b5090e2 Initial load
duke
parents:
diff changeset
   593
    Assembler::Condition acond;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   594
    switch (op->cond()) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   595
      case lir_cond_equal:         acond = Assembler::f_equal;    break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   596
      case lir_cond_notEqual:      acond = Assembler::f_notEqual; break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   597
      case lir_cond_less:          acond = (is_unordered ? Assembler::f_unorderedOrLess          : Assembler::f_less);           break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   598
      case lir_cond_greater:       acond = (is_unordered ? Assembler::f_unorderedOrGreater       : Assembler::f_greater);        break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   599
      case lir_cond_lessEqual:     acond = (is_unordered ? Assembler::f_unorderedOrLessOrEqual   : Assembler::f_lessOrEqual);    break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   600
      case lir_cond_greaterEqual:  acond = (is_unordered ? Assembler::f_unorderedOrGreaterOrEqual: Assembler::f_greaterOrEqual); break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   601
      default :                         ShouldNotReachHere();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   602
    };
489c9b5090e2 Initial load
duke
parents:
diff changeset
   603
489c9b5090e2 Initial load
duke
parents:
diff changeset
   604
    if (!VM_Version::v9_instructions_work()) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   605
      __ nop();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   606
    }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   607
    __ fb( acond, false, Assembler::pn, *(op->label()));
489c9b5090e2 Initial load
duke
parents:
diff changeset
   608
  } else {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   609
    assert (op->code() == lir_branch, "just checking");
489c9b5090e2 Initial load
duke
parents:
diff changeset
   610
489c9b5090e2 Initial load
duke
parents:
diff changeset
   611
    Assembler::Condition acond;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   612
    switch (op->cond()) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   613
      case lir_cond_equal:        acond = Assembler::equal;                break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   614
      case lir_cond_notEqual:     acond = Assembler::notEqual;             break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   615
      case lir_cond_less:         acond = Assembler::less;                 break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   616
      case lir_cond_lessEqual:    acond = Assembler::lessEqual;            break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   617
      case lir_cond_greaterEqual: acond = Assembler::greaterEqual;         break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   618
      case lir_cond_greater:      acond = Assembler::greater;              break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   619
      case lir_cond_aboveEqual:   acond = Assembler::greaterEqualUnsigned; break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   620
      case lir_cond_belowEqual:   acond = Assembler::lessEqualUnsigned;    break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   621
      default:                         ShouldNotReachHere();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   622
    };
489c9b5090e2 Initial load
duke
parents:
diff changeset
   623
489c9b5090e2 Initial load
duke
parents:
diff changeset
   624
    // sparc has different condition codes for testing 32-bit
489c9b5090e2 Initial load
duke
parents:
diff changeset
   625
    // vs. 64-bit values.  We could always test xcc is we could
489c9b5090e2 Initial load
duke
parents:
diff changeset
   626
    // guarantee that 32-bit loads always sign extended but that isn't
489c9b5090e2 Initial load
duke
parents:
diff changeset
   627
    // true and since sign extension isn't free, it would impose a
489c9b5090e2 Initial load
duke
parents:
diff changeset
   628
    // slight cost.
489c9b5090e2 Initial load
duke
parents:
diff changeset
   629
#ifdef _LP64
489c9b5090e2 Initial load
duke
parents:
diff changeset
   630
    if  (op->type() == T_INT) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   631
      __ br(acond, false, Assembler::pn, *(op->label()));
489c9b5090e2 Initial load
duke
parents:
diff changeset
   632
    } else
489c9b5090e2 Initial load
duke
parents:
diff changeset
   633
#endif
489c9b5090e2 Initial load
duke
parents:
diff changeset
   634
      __ brx(acond, false, Assembler::pn, *(op->label()));
489c9b5090e2 Initial load
duke
parents:
diff changeset
   635
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   636
  // The peephole pass fills the delay slot
489c9b5090e2 Initial load
duke
parents:
diff changeset
   637
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   638
489c9b5090e2 Initial load
duke
parents:
diff changeset
   639
489c9b5090e2 Initial load
duke
parents:
diff changeset
   640
void LIR_Assembler::emit_opConvert(LIR_OpConvert* op) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   641
  Bytecodes::Code code = op->bytecode();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   642
  LIR_Opr dst = op->result_opr();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   643
489c9b5090e2 Initial load
duke
parents:
diff changeset
   644
  switch(code) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   645
    case Bytecodes::_i2l: {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   646
      Register rlo  = dst->as_register_lo();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   647
      Register rhi  = dst->as_register_hi();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   648
      Register rval = op->in_opr()->as_register();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   649
#ifdef _LP64
489c9b5090e2 Initial load
duke
parents:
diff changeset
   650
      __ sra(rval, 0, rlo);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   651
#else
489c9b5090e2 Initial load
duke
parents:
diff changeset
   652
      __ mov(rval, rlo);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   653
      __ sra(rval, BitsPerInt-1, rhi);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   654
#endif
489c9b5090e2 Initial load
duke
parents:
diff changeset
   655
      break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   656
    }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   657
    case Bytecodes::_i2d:
489c9b5090e2 Initial load
duke
parents:
diff changeset
   658
    case Bytecodes::_i2f: {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   659
      bool is_double = (code == Bytecodes::_i2d);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   660
      FloatRegister rdst = is_double ? dst->as_double_reg() : dst->as_float_reg();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   661
      FloatRegisterImpl::Width w = is_double ? FloatRegisterImpl::D : FloatRegisterImpl::S;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   662
      FloatRegister rsrc = op->in_opr()->as_float_reg();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   663
      if (rsrc != rdst) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   664
        __ fmov(FloatRegisterImpl::S, rsrc, rdst);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   665
      }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   666
      __ fitof(w, rdst, rdst);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   667
      break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   668
    }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   669
    case Bytecodes::_f2i:{
489c9b5090e2 Initial load
duke
parents:
diff changeset
   670
      FloatRegister rsrc = op->in_opr()->as_float_reg();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   671
      Address       addr = frame_map()->address_for_slot(dst->single_stack_ix());
489c9b5090e2 Initial load
duke
parents:
diff changeset
   672
      Label L;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   673
      // result must be 0 if value is NaN; test by comparing value to itself
489c9b5090e2 Initial load
duke
parents:
diff changeset
   674
      __ fcmp(FloatRegisterImpl::S, Assembler::fcc0, rsrc, rsrc);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   675
      if (!VM_Version::v9_instructions_work()) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   676
        __ nop();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   677
      }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   678
      __ fb(Assembler::f_unordered, true, Assembler::pn, L);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   679
      __ delayed()->st(G0, addr); // annuled if contents of rsrc is not NaN
489c9b5090e2 Initial load
duke
parents:
diff changeset
   680
      __ ftoi(FloatRegisterImpl::S, rsrc, rsrc);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   681
      // move integer result from float register to int register
489c9b5090e2 Initial load
duke
parents:
diff changeset
   682
      __ stf(FloatRegisterImpl::S, rsrc, addr.base(), addr.disp());
489c9b5090e2 Initial load
duke
parents:
diff changeset
   683
      __ bind (L);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   684
      break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   685
    }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   686
    case Bytecodes::_l2i: {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   687
      Register rlo  = op->in_opr()->as_register_lo();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   688
      Register rhi  = op->in_opr()->as_register_hi();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   689
      Register rdst = dst->as_register();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   690
#ifdef _LP64
489c9b5090e2 Initial load
duke
parents:
diff changeset
   691
      __ sra(rlo, 0, rdst);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   692
#else
489c9b5090e2 Initial load
duke
parents:
diff changeset
   693
      __ mov(rlo, rdst);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   694
#endif
489c9b5090e2 Initial load
duke
parents:
diff changeset
   695
      break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   696
    }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   697
    case Bytecodes::_d2f:
489c9b5090e2 Initial load
duke
parents:
diff changeset
   698
    case Bytecodes::_f2d: {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   699
      bool is_double = (code == Bytecodes::_f2d);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   700
      assert((!is_double && dst->is_single_fpu()) || (is_double && dst->is_double_fpu()), "check");
489c9b5090e2 Initial load
duke
parents:
diff changeset
   701
      LIR_Opr val = op->in_opr();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   702
      FloatRegister rval = (code == Bytecodes::_d2f) ? val->as_double_reg() : val->as_float_reg();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   703
      FloatRegister rdst = is_double ? dst->as_double_reg() : dst->as_float_reg();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   704
      FloatRegisterImpl::Width vw = is_double ? FloatRegisterImpl::S : FloatRegisterImpl::D;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   705
      FloatRegisterImpl::Width dw = is_double ? FloatRegisterImpl::D : FloatRegisterImpl::S;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   706
      __ ftof(vw, dw, rval, rdst);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   707
      break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   708
    }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   709
    case Bytecodes::_i2s:
489c9b5090e2 Initial load
duke
parents:
diff changeset
   710
    case Bytecodes::_i2b: {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   711
      Register rval = op->in_opr()->as_register();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   712
      Register rdst = dst->as_register();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   713
      int shift = (code == Bytecodes::_i2b) ? (BitsPerInt - T_BYTE_aelem_bytes * BitsPerByte) : (BitsPerInt - BitsPerShort);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   714
      __ sll (rval, shift, rdst);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   715
      __ sra (rdst, shift, rdst);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   716
      break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   717
    }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   718
    case Bytecodes::_i2c: {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   719
      Register rval = op->in_opr()->as_register();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   720
      Register rdst = dst->as_register();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   721
      int shift = BitsPerInt - T_CHAR_aelem_bytes * BitsPerByte;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   722
      __ sll (rval, shift, rdst);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   723
      __ srl (rdst, shift, rdst);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   724
      break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   725
    }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   726
489c9b5090e2 Initial load
duke
parents:
diff changeset
   727
    default: ShouldNotReachHere();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   728
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   729
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   730
489c9b5090e2 Initial load
duke
parents:
diff changeset
   731
489c9b5090e2 Initial load
duke
parents:
diff changeset
   732
void LIR_Assembler::align_call(LIR_Code) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   733
  // do nothing since all instructions are word aligned on sparc
489c9b5090e2 Initial load
duke
parents:
diff changeset
   734
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   735
489c9b5090e2 Initial load
duke
parents:
diff changeset
   736
5046
27e801a857cb 6919934: JSR 292 needs to support x86 C1
twisti
parents: 4898
diff changeset
   737
void LIR_Assembler::call(LIR_OpJavaCall* op, relocInfo::relocType rtype) {
27e801a857cb 6919934: JSR 292 needs to support x86 C1
twisti
parents: 4898
diff changeset
   738
  __ call(op->addr(), rtype);
5687
b862d1f189bd 6930772: JSR 292 needs to support SPARC C1
twisti
parents: 5334
diff changeset
   739
  // The peephole pass fills the delay slot, add_call_info is done in
b862d1f189bd 6930772: JSR 292 needs to support SPARC C1
twisti
parents: 5334
diff changeset
   740
  // LIR_Assembler::emit_delay.
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   741
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   742
489c9b5090e2 Initial load
duke
parents:
diff changeset
   743
5046
27e801a857cb 6919934: JSR 292 needs to support x86 C1
twisti
parents: 4898
diff changeset
   744
void LIR_Assembler::ic_call(LIR_OpJavaCall* op) {
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   745
  RelocationHolder rspec = virtual_call_Relocation::spec(pc());
489c9b5090e2 Initial load
duke
parents:
diff changeset
   746
  __ set_oop((jobject)Universe::non_oop_word(), G5_inline_cache_reg);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   747
  __ relocate(rspec);
5046
27e801a857cb 6919934: JSR 292 needs to support x86 C1
twisti
parents: 4898
diff changeset
   748
  __ call(op->addr(), relocInfo::none);
5687
b862d1f189bd 6930772: JSR 292 needs to support SPARC C1
twisti
parents: 5334
diff changeset
   749
  // The peephole pass fills the delay slot, add_call_info is done in
b862d1f189bd 6930772: JSR 292 needs to support SPARC C1
twisti
parents: 5334
diff changeset
   750
  // LIR_Assembler::emit_delay.
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   751
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   752
489c9b5090e2 Initial load
duke
parents:
diff changeset
   753
5046
27e801a857cb 6919934: JSR 292 needs to support x86 C1
twisti
parents: 4898
diff changeset
   754
void LIR_Assembler::vtable_call(LIR_OpJavaCall* op) {
27e801a857cb 6919934: JSR 292 needs to support x86 C1
twisti
parents: 4898
diff changeset
   755
  add_debug_info_for_null_check_here(op->info());
2571
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2332
diff changeset
   756
  __ ld_ptr(O0, oopDesc::klass_offset_in_bytes(), G3_scratch);
5046
27e801a857cb 6919934: JSR 292 needs to support x86 C1
twisti
parents: 4898
diff changeset
   757
  if (__ is_simm13(op->vtable_offset())) {
27e801a857cb 6919934: JSR 292 needs to support x86 C1
twisti
parents: 4898
diff changeset
   758
    __ ld_ptr(G3_scratch, op->vtable_offset(), G5_method);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   759
  } else {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   760
    // This will generate 2 instructions
5046
27e801a857cb 6919934: JSR 292 needs to support x86 C1
twisti
parents: 4898
diff changeset
   761
    __ set(op->vtable_offset(), G5_method);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   762
    // ld_ptr, set_hi, set
489c9b5090e2 Initial load
duke
parents:
diff changeset
   763
    __ ld_ptr(G3_scratch, G5_method, G5_method);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   764
  }
2571
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2332
diff changeset
   765
  __ ld_ptr(G5_method, methodOopDesc::from_compiled_offset(), G3_scratch);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   766
  __ callr(G3_scratch, G0);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   767
  // the peephole pass fills the delay slot
489c9b5090e2 Initial load
duke
parents:
diff changeset
   768
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   769
489c9b5090e2 Initial load
duke
parents:
diff changeset
   770
489c9b5090e2 Initial load
duke
parents:
diff changeset
   771
// load with 32-bit displacement
489c9b5090e2 Initial load
duke
parents:
diff changeset
   772
int LIR_Assembler::load(Register s, int disp, Register d, BasicType ld_type, CodeEmitInfo *info) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   773
  int load_offset = code_offset();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   774
  if (Assembler::is_simm13(disp)) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   775
    if (info != NULL) add_debug_info_for_null_check_here(info);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   776
    switch(ld_type) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   777
      case T_BOOLEAN: // fall through
489c9b5090e2 Initial load
duke
parents:
diff changeset
   778
      case T_BYTE  : __ ldsb(s, disp, d); break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   779
      case T_CHAR  : __ lduh(s, disp, d); break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   780
      case T_SHORT : __ ldsh(s, disp, d); break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   781
      case T_INT   : __ ld(s, disp, d); break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   782
      case T_ADDRESS:// fall through
489c9b5090e2 Initial load
duke
parents:
diff changeset
   783
      case T_ARRAY : // fall through
489c9b5090e2 Initial load
duke
parents:
diff changeset
   784
      case T_OBJECT: __ ld_ptr(s, disp, d); break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   785
      default      : ShouldNotReachHere();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   786
    }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   787
  } else {
2571
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2332
diff changeset
   788
    __ set(disp, O7);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   789
    if (info != NULL) add_debug_info_for_null_check_here(info);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   790
    load_offset = code_offset();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   791
    switch(ld_type) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   792
      case T_BOOLEAN: // fall through
489c9b5090e2 Initial load
duke
parents:
diff changeset
   793
      case T_BYTE  : __ ldsb(s, O7, d); break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   794
      case T_CHAR  : __ lduh(s, O7, d); break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   795
      case T_SHORT : __ ldsh(s, O7, d); break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   796
      case T_INT   : __ ld(s, O7, d); break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   797
      case T_ADDRESS:// fall through
489c9b5090e2 Initial load
duke
parents:
diff changeset
   798
      case T_ARRAY : // fall through
489c9b5090e2 Initial load
duke
parents:
diff changeset
   799
      case T_OBJECT: __ ld_ptr(s, O7, d); break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   800
      default      : ShouldNotReachHere();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   801
    }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   802
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   803
  if (ld_type == T_ARRAY || ld_type == T_OBJECT) __ verify_oop(d);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   804
  return load_offset;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   805
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   806
489c9b5090e2 Initial load
duke
parents:
diff changeset
   807
489c9b5090e2 Initial load
duke
parents:
diff changeset
   808
// store with 32-bit displacement
489c9b5090e2 Initial load
duke
parents:
diff changeset
   809
void LIR_Assembler::store(Register value, Register base, int offset, BasicType type, CodeEmitInfo *info) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   810
  if (Assembler::is_simm13(offset)) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   811
    if (info != NULL)  add_debug_info_for_null_check_here(info);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   812
    switch (type) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   813
      case T_BOOLEAN: // fall through
489c9b5090e2 Initial load
duke
parents:
diff changeset
   814
      case T_BYTE  : __ stb(value, base, offset); break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   815
      case T_CHAR  : __ sth(value, base, offset); break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   816
      case T_SHORT : __ sth(value, base, offset); break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   817
      case T_INT   : __ stw(value, base, offset); break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   818
      case T_ADDRESS:// fall through
489c9b5090e2 Initial load
duke
parents:
diff changeset
   819
      case T_ARRAY : // fall through
489c9b5090e2 Initial load
duke
parents:
diff changeset
   820
      case T_OBJECT: __ st_ptr(value, base, offset); break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   821
      default      : ShouldNotReachHere();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   822
    }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   823
  } else {
2571
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2332
diff changeset
   824
    __ set(offset, O7);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   825
    if (info != NULL) add_debug_info_for_null_check_here(info);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   826
    switch (type) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   827
      case T_BOOLEAN: // fall through
489c9b5090e2 Initial load
duke
parents:
diff changeset
   828
      case T_BYTE  : __ stb(value, base, O7); break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   829
      case T_CHAR  : __ sth(value, base, O7); break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   830
      case T_SHORT : __ sth(value, base, O7); break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   831
      case T_INT   : __ stw(value, base, O7); break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   832
      case T_ADDRESS:// fall through
489c9b5090e2 Initial load
duke
parents:
diff changeset
   833
      case T_ARRAY : //fall through
489c9b5090e2 Initial load
duke
parents:
diff changeset
   834
      case T_OBJECT: __ st_ptr(value, base, O7); break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   835
      default      : ShouldNotReachHere();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   836
    }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   837
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   838
  // Note: Do the store before verification as the code might be patched!
489c9b5090e2 Initial load
duke
parents:
diff changeset
   839
  if (type == T_ARRAY || type == T_OBJECT) __ verify_oop(value);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   840
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   841
489c9b5090e2 Initial load
duke
parents:
diff changeset
   842
489c9b5090e2 Initial load
duke
parents:
diff changeset
   843
// load float with 32-bit displacement
489c9b5090e2 Initial load
duke
parents:
diff changeset
   844
void LIR_Assembler::load(Register s, int disp, FloatRegister d, BasicType ld_type, CodeEmitInfo *info) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   845
  FloatRegisterImpl::Width w;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   846
  switch(ld_type) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   847
    case T_FLOAT : w = FloatRegisterImpl::S; break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   848
    case T_DOUBLE: w = FloatRegisterImpl::D; break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   849
    default      : ShouldNotReachHere();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   850
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   851
489c9b5090e2 Initial load
duke
parents:
diff changeset
   852
  if (Assembler::is_simm13(disp)) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   853
    if (info != NULL) add_debug_info_for_null_check_here(info);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   854
    if (disp % BytesPerLong != 0 && w == FloatRegisterImpl::D) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   855
      __ ldf(FloatRegisterImpl::S, s, disp + BytesPerWord, d->successor());
489c9b5090e2 Initial load
duke
parents:
diff changeset
   856
      __ ldf(FloatRegisterImpl::S, s, disp               , d);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   857
    } else {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   858
      __ ldf(w, s, disp, d);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   859
    }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   860
  } else {
2571
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2332
diff changeset
   861
    __ set(disp, O7);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   862
    if (info != NULL) add_debug_info_for_null_check_here(info);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   863
    __ ldf(w, s, O7, d);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   864
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   865
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   866
489c9b5090e2 Initial load
duke
parents:
diff changeset
   867
489c9b5090e2 Initial load
duke
parents:
diff changeset
   868
// store float with 32-bit displacement
489c9b5090e2 Initial load
duke
parents:
diff changeset
   869
void LIR_Assembler::store(FloatRegister value, Register base, int offset, BasicType type, CodeEmitInfo *info) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   870
  FloatRegisterImpl::Width w;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   871
  switch(type) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   872
    case T_FLOAT : w = FloatRegisterImpl::S; break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   873
    case T_DOUBLE: w = FloatRegisterImpl::D; break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   874
    default      : ShouldNotReachHere();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   875
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   876
489c9b5090e2 Initial load
duke
parents:
diff changeset
   877
  if (Assembler::is_simm13(offset)) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   878
    if (info != NULL) add_debug_info_for_null_check_here(info);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   879
    if (w == FloatRegisterImpl::D && offset % BytesPerLong != 0) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   880
      __ stf(FloatRegisterImpl::S, value->successor(), base, offset + BytesPerWord);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   881
      __ stf(FloatRegisterImpl::S, value             , base, offset);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   882
    } else {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   883
      __ stf(w, value, base, offset);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   884
    }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   885
  } else {
2571
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2332
diff changeset
   886
    __ set(offset, O7);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   887
    if (info != NULL) add_debug_info_for_null_check_here(info);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   888
    __ stf(w, value, O7, base);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   889
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   890
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   891
489c9b5090e2 Initial load
duke
parents:
diff changeset
   892
489c9b5090e2 Initial load
duke
parents:
diff changeset
   893
int LIR_Assembler::store(LIR_Opr from_reg, Register base, int offset, BasicType type, bool unaligned) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   894
  int store_offset;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   895
  if (!Assembler::is_simm13(offset + (type == T_LONG) ? wordSize : 0)) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   896
    assert(!unaligned, "can't handle this");
489c9b5090e2 Initial load
duke
parents:
diff changeset
   897
    // for offsets larger than a simm13 we setup the offset in O7
2571
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2332
diff changeset
   898
    __ set(offset, O7);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   899
    store_offset = store(from_reg, base, O7, type);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   900
  } else {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   901
    if (type == T_ARRAY || type == T_OBJECT) __ verify_oop(from_reg->as_register());
489c9b5090e2 Initial load
duke
parents:
diff changeset
   902
    store_offset = code_offset();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   903
    switch (type) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   904
      case T_BOOLEAN: // fall through
489c9b5090e2 Initial load
duke
parents:
diff changeset
   905
      case T_BYTE  : __ stb(from_reg->as_register(), base, offset); break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   906
      case T_CHAR  : __ sth(from_reg->as_register(), base, offset); break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   907
      case T_SHORT : __ sth(from_reg->as_register(), base, offset); break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   908
      case T_INT   : __ stw(from_reg->as_register(), base, offset); break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   909
      case T_LONG  :
489c9b5090e2 Initial load
duke
parents:
diff changeset
   910
#ifdef _LP64
489c9b5090e2 Initial load
duke
parents:
diff changeset
   911
        if (unaligned || PatchALot) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   912
          __ srax(from_reg->as_register_lo(), 32, O7);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   913
          __ stw(from_reg->as_register_lo(), base, offset + lo_word_offset_in_bytes);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   914
          __ stw(O7,                         base, offset + hi_word_offset_in_bytes);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   915
        } else {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   916
          __ stx(from_reg->as_register_lo(), base, offset);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   917
        }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   918
#else
489c9b5090e2 Initial load
duke
parents:
diff changeset
   919
        assert(Assembler::is_simm13(offset + 4), "must be");
489c9b5090e2 Initial load
duke
parents:
diff changeset
   920
        __ stw(from_reg->as_register_lo(), base, offset + lo_word_offset_in_bytes);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   921
        __ stw(from_reg->as_register_hi(), base, offset + hi_word_offset_in_bytes);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   922
#endif
489c9b5090e2 Initial load
duke
parents:
diff changeset
   923
        break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   924
      case T_ADDRESS:// fall through
489c9b5090e2 Initial load
duke
parents:
diff changeset
   925
      case T_ARRAY : // fall through
489c9b5090e2 Initial load
duke
parents:
diff changeset
   926
      case T_OBJECT: __ st_ptr(from_reg->as_register(), base, offset); break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   927
      case T_FLOAT : __ stf(FloatRegisterImpl::S, from_reg->as_float_reg(), base, offset); break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   928
      case T_DOUBLE:
489c9b5090e2 Initial load
duke
parents:
diff changeset
   929
        {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   930
          FloatRegister reg = from_reg->as_double_reg();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   931
          // split unaligned stores
489c9b5090e2 Initial load
duke
parents:
diff changeset
   932
          if (unaligned || PatchALot) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   933
            assert(Assembler::is_simm13(offset + 4), "must be");
489c9b5090e2 Initial load
duke
parents:
diff changeset
   934
            __ stf(FloatRegisterImpl::S, reg->successor(), base, offset + 4);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   935
            __ stf(FloatRegisterImpl::S, reg,              base, offset);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   936
          } else {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   937
            __ stf(FloatRegisterImpl::D, reg, base, offset);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   938
          }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   939
          break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   940
        }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   941
      default      : ShouldNotReachHere();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   942
    }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   943
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   944
  return store_offset;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   945
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   946
489c9b5090e2 Initial load
duke
parents:
diff changeset
   947
489c9b5090e2 Initial load
duke
parents:
diff changeset
   948
int LIR_Assembler::store(LIR_Opr from_reg, Register base, Register disp, BasicType type) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   949
  if (type == T_ARRAY || type == T_OBJECT) __ verify_oop(from_reg->as_register());
489c9b5090e2 Initial load
duke
parents:
diff changeset
   950
  int store_offset = code_offset();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   951
  switch (type) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   952
    case T_BOOLEAN: // fall through
489c9b5090e2 Initial load
duke
parents:
diff changeset
   953
    case T_BYTE  : __ stb(from_reg->as_register(), base, disp); break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   954
    case T_CHAR  : __ sth(from_reg->as_register(), base, disp); break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   955
    case T_SHORT : __ sth(from_reg->as_register(), base, disp); break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   956
    case T_INT   : __ stw(from_reg->as_register(), base, disp); break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   957
    case T_LONG  :
489c9b5090e2 Initial load
duke
parents:
diff changeset
   958
#ifdef _LP64
489c9b5090e2 Initial load
duke
parents:
diff changeset
   959
      __ stx(from_reg->as_register_lo(), base, disp);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   960
#else
489c9b5090e2 Initial load
duke
parents:
diff changeset
   961
      assert(from_reg->as_register_hi()->successor() == from_reg->as_register_lo(), "must match");
489c9b5090e2 Initial load
duke
parents:
diff changeset
   962
      __ std(from_reg->as_register_hi(), base, disp);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   963
#endif
489c9b5090e2 Initial load
duke
parents:
diff changeset
   964
      break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   965
    case T_ADDRESS:// fall through
489c9b5090e2 Initial load
duke
parents:
diff changeset
   966
    case T_ARRAY : // fall through
489c9b5090e2 Initial load
duke
parents:
diff changeset
   967
    case T_OBJECT: __ st_ptr(from_reg->as_register(), base, disp); break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   968
    case T_FLOAT : __ stf(FloatRegisterImpl::S, from_reg->as_float_reg(), base, disp); break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   969
    case T_DOUBLE: __ stf(FloatRegisterImpl::D, from_reg->as_double_reg(), base, disp); break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   970
    default      : ShouldNotReachHere();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   971
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   972
  return store_offset;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   973
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   974
489c9b5090e2 Initial load
duke
parents:
diff changeset
   975
489c9b5090e2 Initial load
duke
parents:
diff changeset
   976
int LIR_Assembler::load(Register base, int offset, LIR_Opr to_reg, BasicType type, bool unaligned) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   977
  int load_offset;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   978
  if (!Assembler::is_simm13(offset + (type == T_LONG) ? wordSize : 0)) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   979
    assert(base != O7, "destroying register");
489c9b5090e2 Initial load
duke
parents:
diff changeset
   980
    assert(!unaligned, "can't handle this");
489c9b5090e2 Initial load
duke
parents:
diff changeset
   981
    // for offsets larger than a simm13 we setup the offset in O7
2571
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2332
diff changeset
   982
    __ set(offset, O7);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   983
    load_offset = load(base, O7, to_reg, type);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   984
  } else {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   985
    load_offset = code_offset();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   986
    switch(type) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   987
      case T_BOOLEAN: // fall through
489c9b5090e2 Initial load
duke
parents:
diff changeset
   988
      case T_BYTE  : __ ldsb(base, offset, to_reg->as_register()); break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   989
      case T_CHAR  : __ lduh(base, offset, to_reg->as_register()); break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   990
      case T_SHORT : __ ldsh(base, offset, to_reg->as_register()); break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   991
      case T_INT   : __ ld(base, offset, to_reg->as_register()); break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   992
      case T_LONG  :
489c9b5090e2 Initial load
duke
parents:
diff changeset
   993
        if (!unaligned) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   994
#ifdef _LP64
489c9b5090e2 Initial load
duke
parents:
diff changeset
   995
          __ ldx(base, offset, to_reg->as_register_lo());
489c9b5090e2 Initial load
duke
parents:
diff changeset
   996
#else
489c9b5090e2 Initial load
duke
parents:
diff changeset
   997
          assert(to_reg->as_register_hi()->successor() == to_reg->as_register_lo(),
489c9b5090e2 Initial load
duke
parents:
diff changeset
   998
                 "must be sequential");
489c9b5090e2 Initial load
duke
parents:
diff changeset
   999
          __ ldd(base, offset, to_reg->as_register_hi());
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1000
#endif
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1001
        } else {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1002
#ifdef _LP64
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1003
          assert(base != to_reg->as_register_lo(), "can't handle this");
4430
95b539dfa1e8 6769124: various 64-bit fixes for c1
roland
parents: 3908
diff changeset
  1004
          assert(O7 != to_reg->as_register_lo(), "can't handle this");
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1005
          __ ld(base, offset + hi_word_offset_in_bytes, to_reg->as_register_lo());
4430
95b539dfa1e8 6769124: various 64-bit fixes for c1
roland
parents: 3908
diff changeset
  1006
          __ lduw(base, offset + lo_word_offset_in_bytes, O7); // in case O7 is base or offset, use it last
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1007
          __ sllx(to_reg->as_register_lo(), 32, to_reg->as_register_lo());
4430
95b539dfa1e8 6769124: various 64-bit fixes for c1
roland
parents: 3908
diff changeset
  1008
          __ or3(to_reg->as_register_lo(), O7, to_reg->as_register_lo());
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1009
#else
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1010
          if (base == to_reg->as_register_lo()) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1011
            __ ld(base, offset + hi_word_offset_in_bytes, to_reg->as_register_hi());
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1012
            __ ld(base, offset + lo_word_offset_in_bytes, to_reg->as_register_lo());
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1013
          } else {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1014
            __ ld(base, offset + lo_word_offset_in_bytes, to_reg->as_register_lo());
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1015
            __ ld(base, offset + hi_word_offset_in_bytes, to_reg->as_register_hi());
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1016
          }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1017
#endif
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1018
        }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1019
        break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1020
      case T_ADDRESS:// fall through
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1021
      case T_ARRAY : // fall through
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1022
      case T_OBJECT: __ ld_ptr(base, offset, to_reg->as_register()); break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1023
      case T_FLOAT:  __ ldf(FloatRegisterImpl::S, base, offset, to_reg->as_float_reg()); break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1024
      case T_DOUBLE:
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1025
        {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1026
          FloatRegister reg = to_reg->as_double_reg();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1027
          // split unaligned loads
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1028
          if (unaligned || PatchALot) {
4430
95b539dfa1e8 6769124: various 64-bit fixes for c1
roland
parents: 3908
diff changeset
  1029
            __ ldf(FloatRegisterImpl::S, base, offset + 4, reg->successor());
95b539dfa1e8 6769124: various 64-bit fixes for c1
roland
parents: 3908
diff changeset
  1030
            __ ldf(FloatRegisterImpl::S, base, offset,     reg);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1031
          } else {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1032
            __ ldf(FloatRegisterImpl::D, base, offset, to_reg->as_double_reg());
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1033
          }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1034
          break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1035
        }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1036
      default      : ShouldNotReachHere();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1037
    }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1038
    if (type == T_ARRAY || type == T_OBJECT) __ verify_oop(to_reg->as_register());
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1039
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1040
  return load_offset;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1041
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1042
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1043
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1044
int LIR_Assembler::load(Register base, Register disp, LIR_Opr to_reg, BasicType type) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1045
  int load_offset = code_offset();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1046
  switch(type) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1047
    case T_BOOLEAN: // fall through
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1048
    case T_BYTE  : __ ldsb(base, disp, to_reg->as_register()); break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1049
    case T_CHAR  : __ lduh(base, disp, to_reg->as_register()); break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1050
    case T_SHORT : __ ldsh(base, disp, to_reg->as_register()); break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1051
    case T_INT   : __ ld(base, disp, to_reg->as_register()); break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1052
    case T_ADDRESS:// fall through
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1053
    case T_ARRAY : // fall through
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1054
    case T_OBJECT: __ ld_ptr(base, disp, to_reg->as_register()); break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1055
    case T_FLOAT:  __ ldf(FloatRegisterImpl::S, base, disp, to_reg->as_float_reg()); break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1056
    case T_DOUBLE: __ ldf(FloatRegisterImpl::D, base, disp, to_reg->as_double_reg()); break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1057
    case T_LONG  :
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1058
#ifdef _LP64
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1059
      __ ldx(base, disp, to_reg->as_register_lo());
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1060
#else
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1061
      assert(to_reg->as_register_hi()->successor() == to_reg->as_register_lo(),
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1062
             "must be sequential");
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1063
      __ ldd(base, disp, to_reg->as_register_hi());
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1064
#endif
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1065
      break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1066
    default      : ShouldNotReachHere();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1067
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1068
  if (type == T_ARRAY || type == T_OBJECT) __ verify_oop(to_reg->as_register());
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1069
  return load_offset;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1070
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1071
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1072
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1073
// load/store with an Address
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1074
void LIR_Assembler::load(const Address& a, Register d,  BasicType ld_type, CodeEmitInfo *info, int offset) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1075
  load(a.base(), a.disp() + offset, d, ld_type, info);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1076
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1077
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1078
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1079
void LIR_Assembler::store(Register value, const Address& dest, BasicType type, CodeEmitInfo *info, int offset) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1080
  store(value, dest.base(), dest.disp() + offset, type, info);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1081
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1082
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1083
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1084
// loadf/storef with an Address
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1085
void LIR_Assembler::load(const Address& a, FloatRegister d, BasicType ld_type, CodeEmitInfo *info, int offset) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1086
  load(a.base(), a.disp() + offset, d, ld_type, info);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1087
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1088
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1089
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1090
void LIR_Assembler::store(FloatRegister value, const Address& dest, BasicType type, CodeEmitInfo *info, int offset) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1091
  store(value, dest.base(), dest.disp() + offset, type, info);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1092
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1093
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1094
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1095
// load/store with an Address
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1096
void LIR_Assembler::load(LIR_Address* a, Register d,  BasicType ld_type, CodeEmitInfo *info) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1097
  load(as_Address(a), d, ld_type, info);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1098
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1099
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1100
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1101
void LIR_Assembler::store(Register value, LIR_Address* dest, BasicType type, CodeEmitInfo *info) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1102
  store(value, as_Address(dest), type, info);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1103
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1104
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1105
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1106
// loadf/storef with an Address
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1107
void LIR_Assembler::load(LIR_Address* a, FloatRegister d, BasicType ld_type, CodeEmitInfo *info) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1108
  load(as_Address(a), d, ld_type, info);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1109
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1110
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1111
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1112
void LIR_Assembler::store(FloatRegister value, LIR_Address* dest, BasicType type, CodeEmitInfo *info) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1113
  store(value, as_Address(dest), type, info);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1114
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1115
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1116
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1117
void LIR_Assembler::const2stack(LIR_Opr src, LIR_Opr dest) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1118
  LIR_Const* c = src->as_constant_ptr();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1119
  switch (c->type()) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1120
    case T_INT:
5048
c31b6243f37e 6932496: c1: deoptimization of jsr subroutine fails on sparcv9
roland
parents: 5046
diff changeset
  1121
    case T_FLOAT:
c31b6243f37e 6932496: c1: deoptimization of jsr subroutine fails on sparcv9
roland
parents: 5046
diff changeset
  1122
    case T_ADDRESS: {
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1123
      Register src_reg = O7;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1124
      int value = c->as_jint_bits();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1125
      if (value == 0) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1126
        src_reg = G0;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1127
      } else {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1128
        __ set(value, O7);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1129
      }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1130
      Address addr = frame_map()->address_for_slot(dest->single_stack_ix());
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1131
      __ stw(src_reg, addr.base(), addr.disp());
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1132
      break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1133
    }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1134
    case T_OBJECT: {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1135
      Register src_reg = O7;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1136
      jobject2reg(c->as_jobject(), src_reg);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1137
      Address addr = frame_map()->address_for_slot(dest->single_stack_ix());
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1138
      __ st_ptr(src_reg, addr.base(), addr.disp());
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1139
      break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1140
    }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1141
    case T_LONG:
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1142
    case T_DOUBLE: {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1143
      Address addr = frame_map()->address_for_double_slot(dest->double_stack_ix());
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1144
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1145
      Register tmp = O7;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1146
      int value_lo = c->as_jint_lo_bits();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1147
      if (value_lo == 0) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1148
        tmp = G0;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1149
      } else {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1150
        __ set(value_lo, O7);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1151
      }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1152
      __ stw(tmp, addr.base(), addr.disp() + lo_word_offset_in_bytes);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1153
      int value_hi = c->as_jint_hi_bits();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1154
      if (value_hi == 0) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1155
        tmp = G0;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1156
      } else {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1157
        __ set(value_hi, O7);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1158
      }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1159
      __ stw(tmp, addr.base(), addr.disp() + hi_word_offset_in_bytes);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1160
      break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1161
    }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1162
    default:
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1163
      Unimplemented();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1164
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1165
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1166
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1167
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1168
void LIR_Assembler::const2mem(LIR_Opr src, LIR_Opr dest, BasicType type, CodeEmitInfo* info ) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1169
  LIR_Const* c = src->as_constant_ptr();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1170
  LIR_Address* addr     = dest->as_address_ptr();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1171
  Register base = addr->base()->as_pointer_register();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1172
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1173
  if (info != NULL) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1174
    add_debug_info_for_null_check_here(info);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1175
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1176
  switch (c->type()) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1177
    case T_INT:
5048
c31b6243f37e 6932496: c1: deoptimization of jsr subroutine fails on sparcv9
roland
parents: 5046
diff changeset
  1178
    case T_FLOAT:
c31b6243f37e 6932496: c1: deoptimization of jsr subroutine fails on sparcv9
roland
parents: 5046
diff changeset
  1179
    case T_ADDRESS: {
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1180
      LIR_Opr tmp = FrameMap::O7_opr;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1181
      int value = c->as_jint_bits();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1182
      if (value == 0) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1183
        tmp = FrameMap::G0_opr;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1184
      } else if (Assembler::is_simm13(value)) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1185
        __ set(value, O7);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1186
      }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1187
      if (addr->index()->is_valid()) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1188
        assert(addr->disp() == 0, "must be zero");
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1189
        store(tmp, base, addr->index()->as_pointer_register(), type);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1190
      } else {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1191
        assert(Assembler::is_simm13(addr->disp()), "can't handle larger addresses");
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1192
        store(tmp, base, addr->disp(), type);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1193
      }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1194
      break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1195
    }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1196
    case T_LONG:
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1197
    case T_DOUBLE: {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1198
      assert(!addr->index()->is_valid(), "can't handle reg reg address here");
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1199
      assert(Assembler::is_simm13(addr->disp()) &&
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1200
             Assembler::is_simm13(addr->disp() + 4), "can't handle larger addresses");
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1201
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1202
      Register tmp = O7;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1203
      int value_lo = c->as_jint_lo_bits();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1204
      if (value_lo == 0) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1205
        tmp = G0;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1206
      } else {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1207
        __ set(value_lo, O7);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1208
      }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1209
      store(tmp, base, addr->disp() + lo_word_offset_in_bytes, T_INT);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1210
      int value_hi = c->as_jint_hi_bits();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1211
      if (value_hi == 0) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1212
        tmp = G0;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1213
      } else {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1214
        __ set(value_hi, O7);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1215
      }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1216
      store(tmp, base, addr->disp() + hi_word_offset_in_bytes, T_INT);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1217
      break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1218
    }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1219
    case T_OBJECT: {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1220
      jobject obj = c->as_jobject();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1221
      LIR_Opr tmp;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1222
      if (obj == NULL) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1223
        tmp = FrameMap::G0_opr;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1224
      } else {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1225
        tmp = FrameMap::O7_opr;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1226
        jobject2reg(c->as_jobject(), O7);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1227
      }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1228
      // handle either reg+reg or reg+disp address
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1229
      if (addr->index()->is_valid()) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1230
        assert(addr->disp() == 0, "must be zero");
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1231
        store(tmp, base, addr->index()->as_pointer_register(), type);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1232
      } else {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1233
        assert(Assembler::is_simm13(addr->disp()), "can't handle larger addresses");
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1234
        store(tmp, base, addr->disp(), type);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1235
      }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1236
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1237
      break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1238
    }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1239
    default:
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1240
      Unimplemented();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1241
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1242
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1243
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1244
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1245
void LIR_Assembler::const2reg(LIR_Opr src, LIR_Opr dest, LIR_PatchCode patch_code, CodeEmitInfo* info) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1246
  LIR_Const* c = src->as_constant_ptr();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1247
  LIR_Opr to_reg = dest;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1248
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1249
  switch (c->type()) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1250
    case T_INT:
5048
c31b6243f37e 6932496: c1: deoptimization of jsr subroutine fails on sparcv9
roland
parents: 5046
diff changeset
  1251
    case T_ADDRESS:
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1252
      {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1253
        jint con = c->as_jint();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1254
        if (to_reg->is_single_cpu()) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1255
          assert(patch_code == lir_patch_none, "no patching handled here");
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1256
          __ set(con, to_reg->as_register());
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1257
        } else {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1258
          ShouldNotReachHere();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1259
          assert(to_reg->is_single_fpu(), "wrong register kind");
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1260
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1261
          __ set(con, O7);
2571
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2332
diff changeset
  1262
          Address temp_slot(SP, (frame::register_save_words * wordSize) + STACK_BIAS);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1263
          __ st(O7, temp_slot);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1264
          __ ldf(FloatRegisterImpl::S, temp_slot, to_reg->as_float_reg());
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1265
        }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1266
      }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1267
      break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1268
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1269
    case T_LONG:
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1270
      {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1271
        jlong con = c->as_jlong();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1272
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1273
        if (to_reg->is_double_cpu()) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1274
#ifdef _LP64
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1275
          __ set(con,  to_reg->as_register_lo());
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1276
#else
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1277
          __ set(low(con),  to_reg->as_register_lo());
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1278
          __ set(high(con), to_reg->as_register_hi());
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1279
#endif
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1280
#ifdef _LP64
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1281
        } else if (to_reg->is_single_cpu()) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1282
          __ set(con, to_reg->as_register());
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1283
#endif
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1284
        } else {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1285
          ShouldNotReachHere();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1286
          assert(to_reg->is_double_fpu(), "wrong register kind");
2571
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2332
diff changeset
  1287
          Address temp_slot_lo(SP, ((frame::register_save_words  ) * wordSize) + STACK_BIAS);
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2332
diff changeset
  1288
          Address temp_slot_hi(SP, ((frame::register_save_words) * wordSize) + (longSize/2) + STACK_BIAS);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1289
          __ set(low(con),  O7);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1290
          __ st(O7, temp_slot_lo);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1291
          __ set(high(con), O7);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1292
          __ st(O7, temp_slot_hi);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1293
          __ ldf(FloatRegisterImpl::D, temp_slot_lo, to_reg->as_double_reg());
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1294
        }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1295
      }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1296
      break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1297
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1298
    case T_OBJECT:
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1299
      {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1300
        if (patch_code == lir_patch_none) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1301
          jobject2reg(c->as_jobject(), to_reg->as_register());
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1302
        } else {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1303
          jobject2reg_with_patching(to_reg->as_register(), info);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1304
        }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1305
      }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1306
      break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1307
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1308
    case T_FLOAT:
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1309
      {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1310
        address const_addr = __ float_constant(c->as_jfloat());
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1311
        if (const_addr == NULL) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1312
          bailout("const section overflow");
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1313
          break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1314
        }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1315
        RelocationHolder rspec = internal_word_Relocation::spec(const_addr);
2571
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2332
diff changeset
  1316
        AddressLiteral const_addrlit(const_addr, rspec);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1317
        if (to_reg->is_single_fpu()) {
2571
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2332
diff changeset
  1318
          __ patchable_sethi(const_addrlit, O7);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1319
          __ relocate(rspec);
2571
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2332
diff changeset
  1320
          __ ldf(FloatRegisterImpl::S, O7, const_addrlit.low10(), to_reg->as_float_reg());
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1321
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1322
        } else {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1323
          assert(to_reg->is_single_cpu(), "Must be a cpu register.");
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1324
2571
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2332
diff changeset
  1325
          __ set(const_addrlit, O7);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1326
          load(O7, 0, to_reg->as_register(), T_INT);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1327
        }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1328
      }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1329
      break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1330
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1331
    case T_DOUBLE:
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1332
      {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1333
        address const_addr = __ double_constant(c->as_jdouble());
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1334
        if (const_addr == NULL) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1335
          bailout("const section overflow");
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1336
          break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1337
        }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1338
        RelocationHolder rspec = internal_word_Relocation::spec(const_addr);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1339
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1340
        if (to_reg->is_double_fpu()) {
2571
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2332
diff changeset
  1341
          AddressLiteral const_addrlit(const_addr, rspec);
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2332
diff changeset
  1342
          __ patchable_sethi(const_addrlit, O7);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1343
          __ relocate(rspec);
2571
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2332
diff changeset
  1344
          __ ldf (FloatRegisterImpl::D, O7, const_addrlit.low10(), to_reg->as_double_reg());
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1345
        } else {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1346
          assert(to_reg->is_double_cpu(), "Must be a long register.");
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1347
#ifdef _LP64
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1348
          __ set(jlong_cast(c->as_jdouble()), to_reg->as_register_lo());
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1349
#else
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1350
          __ set(low(jlong_cast(c->as_jdouble())), to_reg->as_register_lo());
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1351
          __ set(high(jlong_cast(c->as_jdouble())), to_reg->as_register_hi());
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1352
#endif
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1353
        }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1354
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1355
      }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1356
      break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1357
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1358
    default:
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1359
      ShouldNotReachHere();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1360
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1361
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1362
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1363
Address LIR_Assembler::as_Address(LIR_Address* addr) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1364
  Register reg = addr->base()->as_register();
2571
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2332
diff changeset
  1365
  return Address(reg, addr->disp());
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1366
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1367
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1368
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1369
void LIR_Assembler::stack2stack(LIR_Opr src, LIR_Opr dest, BasicType type) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1370
  switch (type) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1371
    case T_INT:
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1372
    case T_FLOAT: {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1373
      Register tmp = O7;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1374
      Address from = frame_map()->address_for_slot(src->single_stack_ix());
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1375
      Address to   = frame_map()->address_for_slot(dest->single_stack_ix());
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1376
      __ lduw(from.base(), from.disp(), tmp);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1377
      __ stw(tmp, to.base(), to.disp());
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1378
      break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1379
    }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1380
    case T_OBJECT: {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1381
      Register tmp = O7;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1382
      Address from = frame_map()->address_for_slot(src->single_stack_ix());
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1383
      Address to   = frame_map()->address_for_slot(dest->single_stack_ix());
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1384
      __ ld_ptr(from.base(), from.disp(), tmp);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1385
      __ st_ptr(tmp, to.base(), to.disp());
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1386
      break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1387
    }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1388
    case T_LONG:
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1389
    case T_DOUBLE: {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1390
      Register tmp = O7;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1391
      Address from = frame_map()->address_for_double_slot(src->double_stack_ix());
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1392
      Address to   = frame_map()->address_for_double_slot(dest->double_stack_ix());
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1393
      __ lduw(from.base(), from.disp(), tmp);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1394
      __ stw(tmp, to.base(), to.disp());
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1395
      __ lduw(from.base(), from.disp() + 4, tmp);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1396
      __ stw(tmp, to.base(), to.disp() + 4);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1397
      break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1398
    }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1399
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1400
    default:
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1401
      ShouldNotReachHere();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1402
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1403
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1404
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1405
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1406
Address LIR_Assembler::as_Address_hi(LIR_Address* addr) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1407
  Address base = as_Address(addr);
2571
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2332
diff changeset
  1408
  return Address(base.base(), base.disp() + hi_word_offset_in_bytes);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1409
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1410
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1411
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1412
Address LIR_Assembler::as_Address_lo(LIR_Address* addr) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1413
  Address base = as_Address(addr);
2571
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2332
diff changeset
  1414
  return Address(base.base(), base.disp() + lo_word_offset_in_bytes);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1415
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1416
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1417
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1418
void LIR_Assembler::mem2reg(LIR_Opr src_opr, LIR_Opr dest, BasicType type,
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1419
                            LIR_PatchCode patch_code, CodeEmitInfo* info, bool unaligned) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1420
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1421
  LIR_Address* addr = src_opr->as_address_ptr();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1422
  LIR_Opr to_reg = dest;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1423
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1424
  Register src = addr->base()->as_pointer_register();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1425
  Register disp_reg = noreg;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1426
  int disp_value = addr->disp();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1427
  bool needs_patching = (patch_code != lir_patch_none);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1428
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1429
  if (addr->base()->type() == T_OBJECT) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1430
    __ verify_oop(src);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1431
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1432
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1433
  PatchingStub* patch = NULL;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1434
  if (needs_patching) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1435
    patch = new PatchingStub(_masm, PatchingStub::access_field_id);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1436
    assert(!to_reg->is_double_cpu() ||
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1437
           patch_code == lir_patch_none ||
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1438
           patch_code == lir_patch_normal, "patching doesn't match register");
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1439
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1440
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1441
  if (addr->index()->is_illegal()) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1442
    if (!Assembler::is_simm13(disp_value) && (!unaligned || Assembler::is_simm13(disp_value + 4))) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1443
      if (needs_patching) {
2571
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2332
diff changeset
  1444
        __ patchable_set(0, O7);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1445
      } else {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1446
        __ set(disp_value, O7);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1447
      }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1448
      disp_reg = O7;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1449
    }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1450
  } else if (unaligned || PatchALot) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1451
    __ add(src, addr->index()->as_register(), O7);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1452
    src = O7;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1453
  } else {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1454
    disp_reg = addr->index()->as_pointer_register();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1455
    assert(disp_value == 0, "can't handle 3 operand addresses");
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1456
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1457
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1458
  // remember the offset of the load.  The patching_epilog must be done
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1459
  // before the call to add_debug_info, otherwise the PcDescs don't get
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1460
  // entered in increasing order.
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1461
  int offset = code_offset();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1462
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1463
  assert(disp_reg != noreg || Assembler::is_simm13(disp_value), "should have set this up");
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1464
  if (disp_reg == noreg) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1465
    offset = load(src, disp_value, to_reg, type, unaligned);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1466
  } else {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1467
    assert(!unaligned, "can't handle this");
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1468
    offset = load(src, disp_reg, to_reg, type);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1469
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1470
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1471
  if (patch != NULL) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1472
    patching_epilog(patch, patch_code, src, info);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1473
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1474
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1475
  if (info != NULL) add_debug_info_for_null_check(offset, info);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1476
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1477
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1478
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1479
void LIR_Assembler::prefetchr(LIR_Opr src) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1480
  LIR_Address* addr = src->as_address_ptr();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1481
  Address from_addr = as_Address(addr);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1482
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1483
  if (VM_Version::has_v9()) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1484
    __ prefetch(from_addr, Assembler::severalReads);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1485
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1486
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1487
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1488
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1489
void LIR_Assembler::prefetchw(LIR_Opr src) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1490
  LIR_Address* addr = src->as_address_ptr();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1491
  Address from_addr = as_Address(addr);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1492
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1493
  if (VM_Version::has_v9()) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1494
    __ prefetch(from_addr, Assembler::severalWritesAndPossiblyReads);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1495
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1496
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1497
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1498
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1499
void LIR_Assembler::stack2reg(LIR_Opr src, LIR_Opr dest, BasicType type) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1500
  Address addr;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1501
  if (src->is_single_word()) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1502
    addr = frame_map()->address_for_slot(src->single_stack_ix());
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1503
  } else if (src->is_double_word())  {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1504
    addr = frame_map()->address_for_double_slot(src->double_stack_ix());
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1505
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1506
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1507
  bool unaligned = (addr.disp() - STACK_BIAS) % 8 != 0;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1508
  load(addr.base(), addr.disp(), dest, dest->type(), unaligned);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1509
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1510
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1511
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1512
void LIR_Assembler::reg2stack(LIR_Opr from_reg, LIR_Opr dest, BasicType type, bool pop_fpu_stack) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1513
  Address addr;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1514
  if (dest->is_single_word()) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1515
    addr = frame_map()->address_for_slot(dest->single_stack_ix());
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1516
  } else if (dest->is_double_word())  {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1517
    addr = frame_map()->address_for_slot(dest->double_stack_ix());
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1518
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1519
  bool unaligned = (addr.disp() - STACK_BIAS) % 8 != 0;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1520
  store(from_reg, addr.base(), addr.disp(), from_reg->type(), unaligned);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1521
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1522
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1523
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1524
void LIR_Assembler::reg2reg(LIR_Opr from_reg, LIR_Opr to_reg) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1525
  if (from_reg->is_float_kind() && to_reg->is_float_kind()) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1526
    if (from_reg->is_double_fpu()) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1527
      // double to double moves
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1528
      assert(to_reg->is_double_fpu(), "should match");
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1529
      __ fmov(FloatRegisterImpl::D, from_reg->as_double_reg(), to_reg->as_double_reg());
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1530
    } else {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1531
      // float to float moves
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1532
      assert(to_reg->is_single_fpu(), "should match");
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1533
      __ fmov(FloatRegisterImpl::S, from_reg->as_float_reg(), to_reg->as_float_reg());
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1534
    }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1535
  } else if (!from_reg->is_float_kind() && !to_reg->is_float_kind()) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1536
    if (from_reg->is_double_cpu()) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1537
#ifdef _LP64
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1538
      __ mov(from_reg->as_pointer_register(), to_reg->as_pointer_register());
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1539
#else
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1540
      assert(to_reg->is_double_cpu() &&
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1541
             from_reg->as_register_hi() != to_reg->as_register_lo() &&
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1542
             from_reg->as_register_lo() != to_reg->as_register_hi(),
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1543
             "should both be long and not overlap");
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1544
      // long to long moves
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1545
      __ mov(from_reg->as_register_hi(), to_reg->as_register_hi());
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1546
      __ mov(from_reg->as_register_lo(), to_reg->as_register_lo());
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1547
#endif
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1548
#ifdef _LP64
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1549
    } else if (to_reg->is_double_cpu()) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1550
      // int to int moves
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1551
      __ mov(from_reg->as_register(), to_reg->as_register_lo());
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1552
#endif
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1553
    } else {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1554
      // int to int moves
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1555
      __ mov(from_reg->as_register(), to_reg->as_register());
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1556
    }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1557
  } else {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1558
    ShouldNotReachHere();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1559
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1560
  if (to_reg->type() == T_OBJECT || to_reg->type() == T_ARRAY) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1561
    __ verify_oop(to_reg->as_register());
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1562
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1563
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1564
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1565
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1566
void LIR_Assembler::reg2mem(LIR_Opr from_reg, LIR_Opr dest, BasicType type,
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1567
                            LIR_PatchCode patch_code, CodeEmitInfo* info, bool pop_fpu_stack,
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1568
                            bool unaligned) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1569
  LIR_Address* addr = dest->as_address_ptr();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1570
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1571
  Register src = addr->base()->as_pointer_register();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1572
  Register disp_reg = noreg;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1573
  int disp_value = addr->disp();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1574
  bool needs_patching = (patch_code != lir_patch_none);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1575
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1576
  if (addr->base()->is_oop_register()) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1577
    __ verify_oop(src);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1578
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1579
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1580
  PatchingStub* patch = NULL;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1581
  if (needs_patching) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1582
    patch = new PatchingStub(_masm, PatchingStub::access_field_id);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1583
    assert(!from_reg->is_double_cpu() ||
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1584
           patch_code == lir_patch_none ||
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1585
           patch_code == lir_patch_normal, "patching doesn't match register");
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1586
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1587
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1588
  if (addr->index()->is_illegal()) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1589
    if (!Assembler::is_simm13(disp_value) && (!unaligned || Assembler::is_simm13(disp_value + 4))) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1590
      if (needs_patching) {
2571
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2332
diff changeset
  1591
        __ patchable_set(0, O7);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1592
      } else {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1593
        __ set(disp_value, O7);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1594
      }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1595
      disp_reg = O7;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1596
    }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1597
  } else if (unaligned || PatchALot) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1598
    __ add(src, addr->index()->as_register(), O7);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1599
    src = O7;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1600
  } else {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1601
    disp_reg = addr->index()->as_pointer_register();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1602
    assert(disp_value == 0, "can't handle 3 operand addresses");
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1603
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1604
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1605
  // remember the offset of the store.  The patching_epilog must be done
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1606
  // before the call to add_debug_info_for_null_check, otherwise the PcDescs don't get
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1607
  // entered in increasing order.
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1608
  int offset;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1609
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1610
  assert(disp_reg != noreg || Assembler::is_simm13(disp_value), "should have set this up");
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1611
  if (disp_reg == noreg) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1612
    offset = store(from_reg, src, disp_value, type, unaligned);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1613
  } else {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1614
    assert(!unaligned, "can't handle this");
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1615
    offset = store(from_reg, src, disp_reg, type);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1616
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1617
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1618
  if (patch != NULL) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1619
    patching_epilog(patch, patch_code, src, info);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1620
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1621
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1622
  if (info != NULL) add_debug_info_for_null_check(offset, info);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1623
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1624
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1625
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1626
void LIR_Assembler::return_op(LIR_Opr result) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1627
  // the poll may need a register so just pick one that isn't the return register
6453
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  1628
#if defined(TIERED) && !defined(_LP64)
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1629
  if (result->type_field() == LIR_OprDesc::long_type) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1630
    // Must move the result to G1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1631
    // Must leave proper result in O0,O1 and G1 (TIERED only)
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1632
    __ sllx(I0, 32, G1);          // Shift bits into high G1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1633
    __ srl (I1, 0, I1);           // Zero extend O1 (harmless?)
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1634
    __ or3 (I1, G1, G1);          // OR 64 bits into G1
6453
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  1635
#ifdef ASSERT
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  1636
    // mangle it so any problems will show up
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  1637
    __ set(0xdeadbeef, I0);
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  1638
    __ set(0xdeadbeef, I1);
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  1639
#endif
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1640
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1641
#endif // TIERED
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1642
  __ set((intptr_t)os::get_polling_page(), L0);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1643
  __ relocate(relocInfo::poll_return_type);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1644
  __ ld_ptr(L0, 0, G0);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1645
  __ ret();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1646
  __ delayed()->restore();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1647
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1648
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1649
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1650
int LIR_Assembler::safepoint_poll(LIR_Opr tmp, CodeEmitInfo* info) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1651
  __ set((intptr_t)os::get_polling_page(), tmp->as_register());
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1652
  if (info != NULL) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1653
    add_debug_info_for_branch(info);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1654
  } else {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1655
    __ relocate(relocInfo::poll_type);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1656
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1657
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1658
  int offset = __ offset();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1659
  __ ld_ptr(tmp->as_register(), 0, G0);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1660
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1661
  return offset;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1662
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1663
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1664
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1665
void LIR_Assembler::emit_static_call_stub() {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1666
  address call_pc = __ pc();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1667
  address stub = __ start_a_stub(call_stub_size);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1668
  if (stub == NULL) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1669
    bailout("static call stub overflow");
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1670
    return;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1671
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1672
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1673
  int start = __ offset();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1674
  __ relocate(static_stub_Relocation::spec(call_pc));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1675
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1676
  __ set_oop(NULL, G5);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1677
  // must be set to -1 at code generation time
2571
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2332
diff changeset
  1678
  AddressLiteral addrlit(-1);
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2332
diff changeset
  1679
  __ jump_to(addrlit, G3);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1680
  __ delayed()->nop();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1681
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1682
  assert(__ offset() - start <= call_stub_size, "stub too big");
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1683
  __ end_a_stub();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1684
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1685
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1686
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1687
void LIR_Assembler::comp_op(LIR_Condition condition, LIR_Opr opr1, LIR_Opr opr2, LIR_Op2* op) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1688
  if (opr1->is_single_fpu()) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1689
    __ fcmp(FloatRegisterImpl::S, Assembler::fcc0, opr1->as_float_reg(), opr2->as_float_reg());
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1690
  } else if (opr1->is_double_fpu()) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1691
    __ fcmp(FloatRegisterImpl::D, Assembler::fcc0, opr1->as_double_reg(), opr2->as_double_reg());
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1692
  } else if (opr1->is_single_cpu()) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1693
    if (opr2->is_constant()) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1694
      switch (opr2->as_constant_ptr()->type()) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1695
        case T_INT:
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1696
          { jint con = opr2->as_constant_ptr()->as_jint();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1697
            if (Assembler::is_simm13(con)) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1698
              __ cmp(opr1->as_register(), con);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1699
            } else {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1700
              __ set(con, O7);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1701
              __ cmp(opr1->as_register(), O7);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1702
            }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1703
          }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1704
          break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1705
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1706
        case T_OBJECT:
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1707
          // there are only equal/notequal comparisions on objects
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1708
          { jobject con = opr2->as_constant_ptr()->as_jobject();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1709
            if (con == NULL) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1710
              __ cmp(opr1->as_register(), 0);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1711
            } else {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1712
              jobject2reg(con, O7);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1713
              __ cmp(opr1->as_register(), O7);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1714
            }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1715
          }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1716
          break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1717
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1718
        default:
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1719
          ShouldNotReachHere();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1720
          break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1721
      }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1722
    } else {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1723
      if (opr2->is_address()) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1724
        LIR_Address * addr = opr2->as_address_ptr();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1725
        BasicType type = addr->type();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1726
        if ( type == T_OBJECT ) __ ld_ptr(as_Address(addr), O7);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1727
        else                    __ ld(as_Address(addr), O7);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1728
        __ cmp(opr1->as_register(), O7);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1729
      } else {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1730
        __ cmp(opr1->as_register(), opr2->as_register());
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1731
      }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1732
    }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1733
  } else if (opr1->is_double_cpu()) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1734
    Register xlo = opr1->as_register_lo();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1735
    Register xhi = opr1->as_register_hi();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1736
    if (opr2->is_constant() && opr2->as_jlong() == 0) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1737
      assert(condition == lir_cond_equal || condition == lir_cond_notEqual, "only handles these cases");
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1738
#ifdef _LP64
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1739
      __ orcc(xhi, G0, G0);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1740
#else
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1741
      __ orcc(xhi, xlo, G0);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1742
#endif
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1743
    } else if (opr2->is_register()) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1744
      Register ylo = opr2->as_register_lo();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1745
      Register yhi = opr2->as_register_hi();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1746
#ifdef _LP64
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1747
      __ cmp(xlo, ylo);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1748
#else
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1749
      __ subcc(xlo, ylo, xlo);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1750
      __ subccc(xhi, yhi, xhi);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1751
      if (condition == lir_cond_equal || condition == lir_cond_notEqual) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1752
        __ orcc(xhi, xlo, G0);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1753
      }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1754
#endif
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1755
    } else {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1756
      ShouldNotReachHere();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1757
    }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1758
  } else if (opr1->is_address()) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1759
    LIR_Address * addr = opr1->as_address_ptr();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1760
    BasicType type = addr->type();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1761
    assert (opr2->is_constant(), "Checking");
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1762
    if ( type == T_OBJECT ) __ ld_ptr(as_Address(addr), O7);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1763
    else                    __ ld(as_Address(addr), O7);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1764
    __ cmp(O7, opr2->as_constant_ptr()->as_jint());
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1765
  } else {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1766
    ShouldNotReachHere();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1767
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1768
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1769
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1770
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1771
void LIR_Assembler::comp_fl2i(LIR_Code code, LIR_Opr left, LIR_Opr right, LIR_Opr dst, LIR_Op2* op){
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1772
  if (code == lir_cmp_fd2i || code == lir_ucmp_fd2i) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1773
    bool is_unordered_less = (code == lir_ucmp_fd2i);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1774
    if (left->is_single_fpu()) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1775
      __ float_cmp(true, is_unordered_less ? -1 : 1, left->as_float_reg(), right->as_float_reg(), dst->as_register());
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1776
    } else if (left->is_double_fpu()) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1777
      __ float_cmp(false, is_unordered_less ? -1 : 1, left->as_double_reg(), right->as_double_reg(), dst->as_register());
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1778
    } else {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1779
      ShouldNotReachHere();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1780
    }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1781
  } else if (code == lir_cmp_l2i) {
5253
d2c37eee9a65 6942223: c1 64 bit fixes
iveresov
parents: 5249
diff changeset
  1782
#ifdef _LP64
d2c37eee9a65 6942223: c1 64 bit fixes
iveresov
parents: 5249
diff changeset
  1783
    __ lcmp(left->as_register_lo(), right->as_register_lo(), dst->as_register());
d2c37eee9a65 6942223: c1 64 bit fixes
iveresov
parents: 5249
diff changeset
  1784
#else
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1785
    __ lcmp(left->as_register_hi(),  left->as_register_lo(),
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1786
            right->as_register_hi(), right->as_register_lo(),
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1787
            dst->as_register());
5253
d2c37eee9a65 6942223: c1 64 bit fixes
iveresov
parents: 5249
diff changeset
  1788
#endif
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1789
  } else {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1790
    ShouldNotReachHere();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1791
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1792
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1793
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1794
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1795
void LIR_Assembler::cmove(LIR_Condition condition, LIR_Opr opr1, LIR_Opr opr2, LIR_Opr result) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1796
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1797
  Assembler::Condition acond;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1798
  switch (condition) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1799
    case lir_cond_equal:        acond = Assembler::equal;        break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1800
    case lir_cond_notEqual:     acond = Assembler::notEqual;     break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1801
    case lir_cond_less:         acond = Assembler::less;         break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1802
    case lir_cond_lessEqual:    acond = Assembler::lessEqual;    break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1803
    case lir_cond_greaterEqual: acond = Assembler::greaterEqual; break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1804
    case lir_cond_greater:      acond = Assembler::greater;      break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1805
    case lir_cond_aboveEqual:   acond = Assembler::greaterEqualUnsigned;      break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1806
    case lir_cond_belowEqual:   acond = Assembler::lessEqualUnsigned;      break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1807
    default:                         ShouldNotReachHere();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1808
  };
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1809
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1810
  if (opr1->is_constant() && opr1->type() == T_INT) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1811
    Register dest = result->as_register();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1812
    // load up first part of constant before branch
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1813
    // and do the rest in the delay slot.
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1814
    if (!Assembler::is_simm13(opr1->as_jint())) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1815
      __ sethi(opr1->as_jint(), dest);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1816
    }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1817
  } else if (opr1->is_constant()) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1818
    const2reg(opr1, result, lir_patch_none, NULL);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1819
  } else if (opr1->is_register()) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1820
    reg2reg(opr1, result);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1821
  } else if (opr1->is_stack()) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1822
    stack2reg(opr1, result, result->type());
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1823
  } else {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1824
    ShouldNotReachHere();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1825
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1826
  Label skip;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1827
  __ br(acond, false, Assembler::pt, skip);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1828
  if (opr1->is_constant() && opr1->type() == T_INT) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1829
    Register dest = result->as_register();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1830
    if (Assembler::is_simm13(opr1->as_jint())) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1831
      __ delayed()->or3(G0, opr1->as_jint(), dest);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1832
    } else {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1833
      // the sethi has been done above, so just put in the low 10 bits
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1834
      __ delayed()->or3(dest, opr1->as_jint() & 0x3ff, dest);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1835
    }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1836
  } else {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1837
    // can't do anything useful in the delay slot
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1838
    __ delayed()->nop();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1839
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1840
  if (opr2->is_constant()) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1841
    const2reg(opr2, result, lir_patch_none, NULL);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1842
  } else if (opr2->is_register()) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1843
    reg2reg(opr2, result);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1844
  } else if (opr2->is_stack()) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1845
    stack2reg(opr2, result, result->type());
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1846
  } else {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1847
    ShouldNotReachHere();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1848
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1849
  __ bind(skip);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1850
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1851
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1852
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1853
void LIR_Assembler::arith_op(LIR_Code code, LIR_Opr left, LIR_Opr right, LIR_Opr dest, CodeEmitInfo* info, bool pop_fpu_stack) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1854
  assert(info == NULL, "unused on this code path");
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1855
  assert(left->is_register(), "wrong items state");
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1856
  assert(dest->is_register(), "wrong items state");
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1857
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1858
  if (right->is_register()) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1859
    if (dest->is_float_kind()) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1860
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1861
      FloatRegister lreg, rreg, res;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1862
      FloatRegisterImpl::Width w;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1863
      if (right->is_single_fpu()) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1864
        w = FloatRegisterImpl::S;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1865
        lreg = left->as_float_reg();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1866
        rreg = right->as_float_reg();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1867
        res  = dest->as_float_reg();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1868
      } else {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1869
        w = FloatRegisterImpl::D;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1870
        lreg = left->as_double_reg();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1871
        rreg = right->as_double_reg();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1872
        res  = dest->as_double_reg();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1873
      }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1874
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1875
      switch (code) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1876
        case lir_add: __ fadd(w, lreg, rreg, res); break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1877
        case lir_sub: __ fsub(w, lreg, rreg, res); break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1878
        case lir_mul: // fall through
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1879
        case lir_mul_strictfp: __ fmul(w, lreg, rreg, res); break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1880
        case lir_div: // fall through
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1881
        case lir_div_strictfp: __ fdiv(w, lreg, rreg, res); break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1882
        default: ShouldNotReachHere();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1883
      }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1884
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1885
    } else if (dest->is_double_cpu()) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1886
#ifdef _LP64
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1887
      Register dst_lo = dest->as_register_lo();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1888
      Register op1_lo = left->as_pointer_register();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1889
      Register op2_lo = right->as_pointer_register();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1890
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1891
      switch (code) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1892
        case lir_add:
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1893
          __ add(op1_lo, op2_lo, dst_lo);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1894
          break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1895
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1896
        case lir_sub:
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1897
          __ sub(op1_lo, op2_lo, dst_lo);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1898
          break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1899
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1900
        default: ShouldNotReachHere();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1901
      }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1902
#else
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1903
      Register op1_lo = left->as_register_lo();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1904
      Register op1_hi = left->as_register_hi();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1905
      Register op2_lo = right->as_register_lo();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1906
      Register op2_hi = right->as_register_hi();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1907
      Register dst_lo = dest->as_register_lo();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1908
      Register dst_hi = dest->as_register_hi();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1909
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1910
      switch (code) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1911
        case lir_add:
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1912
          __ addcc(op1_lo, op2_lo, dst_lo);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1913
          __ addc (op1_hi, op2_hi, dst_hi);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1914
          break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1915
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1916
        case lir_sub:
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1917
          __ subcc(op1_lo, op2_lo, dst_lo);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1918
          __ subc (op1_hi, op2_hi, dst_hi);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1919
          break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1920
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1921
        default: ShouldNotReachHere();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1922
      }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1923
#endif
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1924
    } else {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1925
      assert (right->is_single_cpu(), "Just Checking");
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1926
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1927
      Register lreg = left->as_register();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1928
      Register res  = dest->as_register();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1929
      Register rreg = right->as_register();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1930
      switch (code) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1931
        case lir_add:  __ add  (lreg, rreg, res); break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1932
        case lir_sub:  __ sub  (lreg, rreg, res); break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1933
        case lir_mul:  __ mult (lreg, rreg, res); break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1934
        default: ShouldNotReachHere();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1935
      }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1936
    }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1937
  } else {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1938
    assert (right->is_constant(), "must be constant");
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1939
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1940
    if (dest->is_single_cpu()) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1941
      Register lreg = left->as_register();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1942
      Register res  = dest->as_register();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1943
      int    simm13 = right->as_constant_ptr()->as_jint();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1944
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1945
      switch (code) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1946
        case lir_add:  __ add  (lreg, simm13, res); break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1947
        case lir_sub:  __ sub  (lreg, simm13, res); break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1948
        case lir_mul:  __ mult (lreg, simm13, res); break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1949
        default: ShouldNotReachHere();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1950
      }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1951
    } else {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1952
      Register lreg = left->as_pointer_register();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1953
      Register res  = dest->as_register_lo();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1954
      long con = right->as_constant_ptr()->as_jlong();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1955
      assert(Assembler::is_simm13(con), "must be simm13");
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1956
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1957
      switch (code) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1958
        case lir_add:  __ add  (lreg, (int)con, res); break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1959
        case lir_sub:  __ sub  (lreg, (int)con, res); break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1960
        case lir_mul:  __ mult (lreg, (int)con, res); break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1961
        default: ShouldNotReachHere();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1962
      }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1963
    }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1964
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1965
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1966
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1967
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1968
void LIR_Assembler::fpop() {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1969
  // do nothing
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1970
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1971
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1972
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1973
void LIR_Assembler::intrinsic_op(LIR_Code code, LIR_Opr value, LIR_Opr thread, LIR_Opr dest, LIR_Op* op) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1974
  switch (code) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1975
    case lir_sin:
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1976
    case lir_tan:
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1977
    case lir_cos: {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1978
      assert(thread->is_valid(), "preserve the thread object for performance reasons");
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1979
      assert(dest->as_double_reg() == F0, "the result will be in f0/f1");
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1980
      break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1981
    }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1982
    case lir_sqrt: {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1983
      assert(!thread->is_valid(), "there is no need for a thread_reg for dsqrt");
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1984
      FloatRegister src_reg = value->as_double_reg();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1985
      FloatRegister dst_reg = dest->as_double_reg();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1986
      __ fsqrt(FloatRegisterImpl::D, src_reg, dst_reg);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1987
      break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1988
    }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1989
    case lir_abs: {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1990
      assert(!thread->is_valid(), "there is no need for a thread_reg for fabs");
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1991
      FloatRegister src_reg = value->as_double_reg();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1992
      FloatRegister dst_reg = dest->as_double_reg();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1993
      __ fabs(FloatRegisterImpl::D, src_reg, dst_reg);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1994
      break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1995
    }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1996
    default: {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1997
      ShouldNotReachHere();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1998
      break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1999
    }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2000
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2001
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2002
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2003
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2004
void LIR_Assembler::logic_op(LIR_Code code, LIR_Opr left, LIR_Opr right, LIR_Opr dest) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2005
  if (right->is_constant()) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2006
    if (dest->is_single_cpu()) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2007
      int simm13 = right->as_constant_ptr()->as_jint();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2008
      switch (code) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2009
        case lir_logic_and:   __ and3 (left->as_register(), simm13, dest->as_register()); break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2010
        case lir_logic_or:    __ or3  (left->as_register(), simm13, dest->as_register()); break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2011
        case lir_logic_xor:   __ xor3 (left->as_register(), simm13, dest->as_register()); break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2012
        default: ShouldNotReachHere();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2013
      }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2014
    } else {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2015
      long c = right->as_constant_ptr()->as_jlong();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2016
      assert(c == (int)c && Assembler::is_simm13(c), "out of range");
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2017
      int simm13 = (int)c;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2018
      switch (code) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2019
        case lir_logic_and:
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2020
#ifndef _LP64
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2021
          __ and3 (left->as_register_hi(), 0,      dest->as_register_hi());
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2022
#endif
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2023
          __ and3 (left->as_register_lo(), simm13, dest->as_register_lo());
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2024
          break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2025
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2026
        case lir_logic_or:
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2027
#ifndef _LP64
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2028
          __ or3 (left->as_register_hi(), 0,      dest->as_register_hi());
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2029
#endif
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2030
          __ or3 (left->as_register_lo(), simm13, dest->as_register_lo());
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2031
          break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2032
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2033
        case lir_logic_xor:
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2034
#ifndef _LP64
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2035
          __ xor3 (left->as_register_hi(), 0,      dest->as_register_hi());
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2036
#endif
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2037
          __ xor3 (left->as_register_lo(), simm13, dest->as_register_lo());
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2038
          break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2039
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2040
        default: ShouldNotReachHere();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2041
      }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2042
    }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2043
  } else {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2044
    assert(right->is_register(), "right should be in register");
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2045
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2046
    if (dest->is_single_cpu()) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2047
      switch (code) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2048
        case lir_logic_and:   __ and3 (left->as_register(), right->as_register(), dest->as_register()); break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2049
        case lir_logic_or:    __ or3  (left->as_register(), right->as_register(), dest->as_register()); break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2050
        case lir_logic_xor:   __ xor3 (left->as_register(), right->as_register(), dest->as_register()); break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2051
        default: ShouldNotReachHere();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2052
      }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2053
    } else {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2054
#ifdef _LP64
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2055
      Register l = (left->is_single_cpu() && left->is_oop_register()) ? left->as_register() :
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2056
                                                                        left->as_register_lo();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2057
      Register r = (right->is_single_cpu() && right->is_oop_register()) ? right->as_register() :
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2058
                                                                          right->as_register_lo();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2059
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2060
      switch (code) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2061
        case lir_logic_and: __ and3 (l, r, dest->as_register_lo()); break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2062
        case lir_logic_or:  __ or3  (l, r, dest->as_register_lo()); break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2063
        case lir_logic_xor: __ xor3 (l, r, dest->as_register_lo()); break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2064
        default: ShouldNotReachHere();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2065
      }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2066
#else
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2067
      switch (code) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2068
        case lir_logic_and:
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2069
          __ and3 (left->as_register_hi(), right->as_register_hi(), dest->as_register_hi());
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2070
          __ and3 (left->as_register_lo(), right->as_register_lo(), dest->as_register_lo());
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2071
          break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2072
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2073
        case lir_logic_or:
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2074
          __ or3 (left->as_register_hi(), right->as_register_hi(), dest->as_register_hi());
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2075
          __ or3 (left->as_register_lo(), right->as_register_lo(), dest->as_register_lo());
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2076
          break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2077
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2078
        case lir_logic_xor:
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2079
          __ xor3 (left->as_register_hi(), right->as_register_hi(), dest->as_register_hi());
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2080
          __ xor3 (left->as_register_lo(), right->as_register_lo(), dest->as_register_lo());
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2081
          break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2082
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2083
        default: ShouldNotReachHere();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2084
      }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2085
#endif
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2086
    }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2087
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2088
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2089
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2090
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2091
int LIR_Assembler::shift_amount(BasicType t) {
202
dc13bf0e5d5d 6633953: type2aelembytes{T_ADDRESS} should be 8 bytes in 64 bit VM
kvn
parents: 1
diff changeset
  2092
  int elem_size = type2aelembytes(t);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2093
  switch (elem_size) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2094
    case 1 : return 0;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2095
    case 2 : return 1;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2096
    case 4 : return 2;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2097
    case 8 : return 3;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2098
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2099
  ShouldNotReachHere();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2100
  return -1;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2101
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2102
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2103
5334
b2d040a8d375 6939930: exception unwind changes in 6919934 hurts compilation speed
never
parents: 5253
diff changeset
  2104
void LIR_Assembler::throw_op(LIR_Opr exceptionPC, LIR_Opr exceptionOop, CodeEmitInfo* info) {
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2105
  assert(exceptionOop->as_register() == Oexception, "should match");
5334
b2d040a8d375 6939930: exception unwind changes in 6919934 hurts compilation speed
never
parents: 5253
diff changeset
  2106
  assert(exceptionPC->as_register() == Oissuing_pc, "should match");
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2107
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2108
  info->add_register_oop(exceptionOop);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2109
5334
b2d040a8d375 6939930: exception unwind changes in 6919934 hurts compilation speed
never
parents: 5253
diff changeset
  2110
  // reuse the debug info from the safepoint poll for the throw op itself
b2d040a8d375 6939930: exception unwind changes in 6919934 hurts compilation speed
never
parents: 5253
diff changeset
  2111
  address pc_for_athrow  = __ pc();
b2d040a8d375 6939930: exception unwind changes in 6919934 hurts compilation speed
never
parents: 5253
diff changeset
  2112
  int pc_for_athrow_offset = __ offset();
b2d040a8d375 6939930: exception unwind changes in 6919934 hurts compilation speed
never
parents: 5253
diff changeset
  2113
  RelocationHolder rspec = internal_word_Relocation::spec(pc_for_athrow);
b2d040a8d375 6939930: exception unwind changes in 6919934 hurts compilation speed
never
parents: 5253
diff changeset
  2114
  __ set(pc_for_athrow, Oissuing_pc, rspec);
b2d040a8d375 6939930: exception unwind changes in 6919934 hurts compilation speed
never
parents: 5253
diff changeset
  2115
  add_call_info(pc_for_athrow_offset, info); // for exception handler
b2d040a8d375 6939930: exception unwind changes in 6919934 hurts compilation speed
never
parents: 5253
diff changeset
  2116
b2d040a8d375 6939930: exception unwind changes in 6919934 hurts compilation speed
never
parents: 5253
diff changeset
  2117
  __ call(Runtime1::entry_for(Runtime1::handle_exception_id), relocInfo::runtime_call_type);
b2d040a8d375 6939930: exception unwind changes in 6919934 hurts compilation speed
never
parents: 5253
diff changeset
  2118
  __ delayed()->nop();
b2d040a8d375 6939930: exception unwind changes in 6919934 hurts compilation speed
never
parents: 5253
diff changeset
  2119
}
b2d040a8d375 6939930: exception unwind changes in 6919934 hurts compilation speed
never
parents: 5253
diff changeset
  2120
b2d040a8d375 6939930: exception unwind changes in 6919934 hurts compilation speed
never
parents: 5253
diff changeset
  2121
b2d040a8d375 6939930: exception unwind changes in 6919934 hurts compilation speed
never
parents: 5253
diff changeset
  2122
void LIR_Assembler::unwind_op(LIR_Opr exceptionOop) {
b2d040a8d375 6939930: exception unwind changes in 6919934 hurts compilation speed
never
parents: 5253
diff changeset
  2123
  assert(exceptionOop->as_register() == Oexception, "should match");
b2d040a8d375 6939930: exception unwind changes in 6919934 hurts compilation speed
never
parents: 5253
diff changeset
  2124
b2d040a8d375 6939930: exception unwind changes in 6919934 hurts compilation speed
never
parents: 5253
diff changeset
  2125
  __ br(Assembler::always, false, Assembler::pt, _unwind_handler_entry);
b2d040a8d375 6939930: exception unwind changes in 6919934 hurts compilation speed
never
parents: 5253
diff changeset
  2126
  __ delayed()->nop();
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2127
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2128
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2129
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2130
void LIR_Assembler::emit_arraycopy(LIR_OpArrayCopy* op) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2131
  Register src = op->src()->as_register();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2132
  Register dst = op->dst()->as_register();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2133
  Register src_pos = op->src_pos()->as_register();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2134
  Register dst_pos = op->dst_pos()->as_register();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2135
  Register length  = op->length()->as_register();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2136
  Register tmp = op->tmp()->as_register();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2137
  Register tmp2 = O7;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2138
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2139
  int flags = op->flags();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2140
  ciArrayKlass* default_type = op->expected_type();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2141
  BasicType basic_type = default_type != NULL ? default_type->element_type()->basic_type() : T_ILLEGAL;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2142
  if (basic_type == T_ARRAY) basic_type = T_OBJECT;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2143
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2144
  // set up the arraycopy stub information
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2145
  ArrayCopyStub* stub = op->stub();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2146
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2147
  // always do stub if no type information is available.  it's ok if
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2148
  // the known type isn't loaded since the code sanity checks
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2149
  // in debug mode and the type isn't required when we know the exact type
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2150
  // also check that the type is an array type.
1374
4c24294029a9 6711316: Open source the Garbage-First garbage collector
ysr
parents: 202
diff changeset
  2151
  // We also, for now, always call the stub if the barrier set requires a
4c24294029a9 6711316: Open source the Garbage-First garbage collector
ysr
parents: 202
diff changeset
  2152
  // write_ref_pre barrier (which the stub does, but none of the optimized
4c24294029a9 6711316: Open source the Garbage-First garbage collector
ysr
parents: 202
diff changeset
  2153
  // cases currently does).
4c24294029a9 6711316: Open source the Garbage-First garbage collector
ysr
parents: 202
diff changeset
  2154
  if (op->expected_type() == NULL ||
4c24294029a9 6711316: Open source the Garbage-First garbage collector
ysr
parents: 202
diff changeset
  2155
      Universe::heap()->barrier_set()->has_write_ref_pre_barrier()) {
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2156
    __ mov(src,     O0);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2157
    __ mov(src_pos, O1);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2158
    __ mov(dst,     O2);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2159
    __ mov(dst_pos, O3);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2160
    __ mov(length,  O4);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2161
    __ call_VM_leaf(tmp, CAST_FROM_FN_PTR(address, Runtime1::arraycopy));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2162
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2163
    __ br_zero(Assembler::less, false, Assembler::pn, O0, *stub->entry());
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2164
    __ delayed()->nop();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2165
    __ bind(*stub->continuation());
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2166
    return;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2167
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2168
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2169
  assert(default_type != NULL && default_type->is_array_klass(), "must be true at this point");
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2170
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2171
  // make sure src and dst are non-null and load array length
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2172
  if (flags & LIR_OpArrayCopy::src_null_check) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2173
    __ tst(src);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2174
    __ br(Assembler::equal, false, Assembler::pn, *stub->entry());
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2175
    __ delayed()->nop();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2176
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2177
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2178
  if (flags & LIR_OpArrayCopy::dst_null_check) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2179
    __ tst(dst);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2180
    __ br(Assembler::equal, false, Assembler::pn, *stub->entry());
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2181
    __ delayed()->nop();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2182
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2183
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2184
  if (flags & LIR_OpArrayCopy::src_pos_positive_check) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2185
    // test src_pos register
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2186
    __ tst(src_pos);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2187
    __ br(Assembler::less, false, Assembler::pn, *stub->entry());
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2188
    __ delayed()->nop();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2189
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2190
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2191
  if (flags & LIR_OpArrayCopy::dst_pos_positive_check) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2192
    // test dst_pos register
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2193
    __ tst(dst_pos);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2194
    __ br(Assembler::less, false, Assembler::pn, *stub->entry());
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2195
    __ delayed()->nop();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2196
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2197
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2198
  if (flags & LIR_OpArrayCopy::length_positive_check) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2199
    // make sure length isn't negative
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2200
    __ tst(length);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2201
    __ br(Assembler::less, false, Assembler::pn, *stub->entry());
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2202
    __ delayed()->nop();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2203
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2204
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2205
  if (flags & LIR_OpArrayCopy::src_range_check) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2206
    __ ld(src, arrayOopDesc::length_offset_in_bytes(), tmp2);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2207
    __ add(length, src_pos, tmp);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2208
    __ cmp(tmp2, tmp);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2209
    __ br(Assembler::carrySet, false, Assembler::pn, *stub->entry());
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2210
    __ delayed()->nop();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2211
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2212
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2213
  if (flags & LIR_OpArrayCopy::dst_range_check) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2214
    __ ld(dst, arrayOopDesc::length_offset_in_bytes(), tmp2);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2215
    __ add(length, dst_pos, tmp);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2216
    __ cmp(tmp2, tmp);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2217
    __ br(Assembler::carrySet, false, Assembler::pn, *stub->entry());
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2218
    __ delayed()->nop();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2219
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2220
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2221
  if (flags & LIR_OpArrayCopy::type_check) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2222
    __ ld_ptr(src, oopDesc::klass_offset_in_bytes(), tmp);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2223
    __ ld_ptr(dst, oopDesc::klass_offset_in_bytes(), tmp2);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2224
    __ cmp(tmp, tmp2);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2225
    __ br(Assembler::notEqual, false, Assembler::pt, *stub->entry());
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2226
    __ delayed()->nop();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2227
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2228
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2229
#ifdef ASSERT
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2230
  if (basic_type != T_OBJECT || !(flags & LIR_OpArrayCopy::type_check)) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2231
    // Sanity check the known type with the incoming class.  For the
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2232
    // primitive case the types must match exactly with src.klass and
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2233
    // dst.klass each exactly matching the default type.  For the
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2234
    // object array case, if no type check is needed then either the
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2235
    // dst type is exactly the expected type and the src type is a
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2236
    // subtype which we can't check or src is the same array as dst
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2237
    // but not necessarily exactly of type default_type.
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2238
    Label known_ok, halt;
3908
24b55ad4c228 6863023: need non-perm oops in code cache for JSR 292
jrose
parents: 2867
diff changeset
  2239
    jobject2reg(op->expected_type()->constant_encoding(), tmp);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2240
    __ ld_ptr(dst, oopDesc::klass_offset_in_bytes(), tmp2);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2241
    if (basic_type != T_OBJECT) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2242
      __ cmp(tmp, tmp2);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2243
      __ br(Assembler::notEqual, false, Assembler::pn, halt);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2244
      __ delayed()->ld_ptr(src, oopDesc::klass_offset_in_bytes(), tmp2);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2245
      __ cmp(tmp, tmp2);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2246
      __ br(Assembler::equal, false, Assembler::pn, known_ok);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2247
      __ delayed()->nop();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2248
    } else {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2249
      __ cmp(tmp, tmp2);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2250
      __ br(Assembler::equal, false, Assembler::pn, known_ok);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2251
      __ delayed()->cmp(src, dst);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2252
      __ br(Assembler::equal, false, Assembler::pn, known_ok);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2253
      __ delayed()->nop();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2254
    }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2255
    __ bind(halt);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2256
    __ stop("incorrect type information in arraycopy");
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2257
    __ bind(known_ok);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2258
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2259
#endif
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2260
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2261
  int shift = shift_amount(basic_type);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2262
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2263
  Register src_ptr = O0;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2264
  Register dst_ptr = O1;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2265
  Register len     = O2;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2266
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2267
  __ add(src, arrayOopDesc::base_offset_in_bytes(basic_type), src_ptr);
4430
95b539dfa1e8 6769124: various 64-bit fixes for c1
roland
parents: 3908
diff changeset
  2268
  LP64_ONLY(__ sra(src_pos, 0, src_pos);) //higher 32bits must be null
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2269
  if (shift == 0) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2270
    __ add(src_ptr, src_pos, src_ptr);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2271
  } else {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2272
    __ sll(src_pos, shift, tmp);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2273
    __ add(src_ptr, tmp, src_ptr);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2274
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2275
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2276
  __ add(dst, arrayOopDesc::base_offset_in_bytes(basic_type), dst_ptr);
4430
95b539dfa1e8 6769124: various 64-bit fixes for c1
roland
parents: 3908
diff changeset
  2277
  LP64_ONLY(__ sra(dst_pos, 0, dst_pos);) //higher 32bits must be null
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2278
  if (shift == 0) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2279
    __ add(dst_ptr, dst_pos, dst_ptr);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2280
  } else {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2281
    __ sll(dst_pos, shift, tmp);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2282
    __ add(dst_ptr, tmp, dst_ptr);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2283
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2284
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2285
  if (basic_type != T_OBJECT) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2286
    if (shift == 0) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2287
      __ mov(length, len);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2288
    } else {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2289
      __ sll(length, shift, len);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2290
    }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2291
    __ call_VM_leaf(tmp, CAST_FROM_FN_PTR(address, Runtime1::primitive_arraycopy));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2292
  } else {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2293
    // oop_arraycopy takes a length in number of elements, so don't scale it.
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2294
    __ mov(length, len);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2295
    __ call_VM_leaf(tmp, CAST_FROM_FN_PTR(address, Runtime1::oop_arraycopy));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2296
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2297
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2298
  __ bind(*stub->continuation());
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2299
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2300
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2301
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2302
void LIR_Assembler::shift_op(LIR_Code code, LIR_Opr left, LIR_Opr count, LIR_Opr dest, LIR_Opr tmp) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2303
  if (dest->is_single_cpu()) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2304
#ifdef _LP64
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2305
    if (left->type() == T_OBJECT) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2306
      switch (code) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2307
        case lir_shl:  __ sllx  (left->as_register(), count->as_register(), dest->as_register()); break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2308
        case lir_shr:  __ srax  (left->as_register(), count->as_register(), dest->as_register()); break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2309
        case lir_ushr: __ srl   (left->as_register(), count->as_register(), dest->as_register()); break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2310
        default: ShouldNotReachHere();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2311
      }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2312
    } else
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2313
#endif
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2314
      switch (code) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2315
        case lir_shl:  __ sll   (left->as_register(), count->as_register(), dest->as_register()); break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2316
        case lir_shr:  __ sra   (left->as_register(), count->as_register(), dest->as_register()); break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2317
        case lir_ushr: __ srl   (left->as_register(), count->as_register(), dest->as_register()); break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2318
        default: ShouldNotReachHere();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2319
      }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2320
  } else {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2321
#ifdef _LP64
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2322
    switch (code) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2323
      case lir_shl:  __ sllx  (left->as_register_lo(), count->as_register(), dest->as_register_lo()); break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2324
      case lir_shr:  __ srax  (left->as_register_lo(), count->as_register(), dest->as_register_lo()); break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2325
      case lir_ushr: __ srlx  (left->as_register_lo(), count->as_register(), dest->as_register_lo()); break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2326
      default: ShouldNotReachHere();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2327
    }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2328
#else
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2329
    switch (code) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2330
      case lir_shl:  __ lshl  (left->as_register_hi(), left->as_register_lo(), count->as_register(), dest->as_register_hi(), dest->as_register_lo(), G3_scratch); break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2331
      case lir_shr:  __ lshr  (left->as_register_hi(), left->as_register_lo(), count->as_register(), dest->as_register_hi(), dest->as_register_lo(), G3_scratch); break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2332
      case lir_ushr: __ lushr (left->as_register_hi(), left->as_register_lo(), count->as_register(), dest->as_register_hi(), dest->as_register_lo(), G3_scratch); break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2333
      default: ShouldNotReachHere();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2334
    }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2335
#endif
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2336
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2337
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2338
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2339
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2340
void LIR_Assembler::shift_op(LIR_Code code, LIR_Opr left, jint count, LIR_Opr dest) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2341
#ifdef _LP64
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2342
  if (left->type() == T_OBJECT) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2343
    count = count & 63;  // shouldn't shift by more than sizeof(intptr_t)
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2344
    Register l = left->as_register();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2345
    Register d = dest->as_register_lo();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2346
    switch (code) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2347
      case lir_shl:  __ sllx  (l, count, d); break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2348
      case lir_shr:  __ srax  (l, count, d); break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2349
      case lir_ushr: __ srlx  (l, count, d); break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2350
      default: ShouldNotReachHere();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2351
    }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2352
    return;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2353
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2354
#endif
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2355
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2356
  if (dest->is_single_cpu()) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2357
    count = count & 0x1F; // Java spec
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2358
    switch (code) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2359
      case lir_shl:  __ sll   (left->as_register(), count, dest->as_register()); break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2360
      case lir_shr:  __ sra   (left->as_register(), count, dest->as_register()); break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2361
      case lir_ushr: __ srl   (left->as_register(), count, dest->as_register()); break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2362
      default: ShouldNotReachHere();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2363
    }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2364
  } else if (dest->is_double_cpu()) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2365
    count = count & 63; // Java spec
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2366
    switch (code) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2367
      case lir_shl:  __ sllx  (left->as_pointer_register(), count, dest->as_pointer_register()); break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2368
      case lir_shr:  __ srax  (left->as_pointer_register(), count, dest->as_pointer_register()); break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2369
      case lir_ushr: __ srlx  (left->as_pointer_register(), count, dest->as_pointer_register()); break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2370
      default: ShouldNotReachHere();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2371
    }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2372
  } else {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2373
    ShouldNotReachHere();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2374
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2375
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2376
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2377
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2378
void LIR_Assembler::emit_alloc_obj(LIR_OpAllocObj* op) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2379
  assert(op->tmp1()->as_register()  == G1 &&
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2380
         op->tmp2()->as_register()  == G3 &&
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2381
         op->tmp3()->as_register()  == G4 &&
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2382
         op->obj()->as_register()   == O0 &&
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2383
         op->klass()->as_register() == G5, "must be");
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2384
  if (op->init_check()) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2385
    __ ld(op->klass()->as_register(),
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2386
          instanceKlass::init_state_offset_in_bytes() + sizeof(oopDesc),
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2387
          op->tmp1()->as_register());
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2388
    add_debug_info_for_null_check_here(op->stub()->info());
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2389
    __ cmp(op->tmp1()->as_register(), instanceKlass::fully_initialized);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2390
    __ br(Assembler::notEqual, false, Assembler::pn, *op->stub()->entry());
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2391
    __ delayed()->nop();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2392
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2393
  __ allocate_object(op->obj()->as_register(),
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2394
                     op->tmp1()->as_register(),
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2395
                     op->tmp2()->as_register(),
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2396
                     op->tmp3()->as_register(),
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2397
                     op->header_size(),
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2398
                     op->object_size(),
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2399
                     op->klass()->as_register(),
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2400
                     *op->stub()->entry());
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2401
  __ bind(*op->stub()->continuation());
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2402
  __ verify_oop(op->obj()->as_register());
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2403
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2404
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2405
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2406
void LIR_Assembler::emit_alloc_array(LIR_OpAllocArray* op) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2407
  assert(op->tmp1()->as_register()  == G1 &&
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2408
         op->tmp2()->as_register()  == G3 &&
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2409
         op->tmp3()->as_register()  == G4 &&
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2410
         op->tmp4()->as_register()  == O1 &&
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2411
         op->klass()->as_register() == G5, "must be");
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2412
  if (UseSlowPath ||
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2413
      (!UseFastNewObjectArray && (op->type() == T_OBJECT || op->type() == T_ARRAY)) ||
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2414
      (!UseFastNewTypeArray   && (op->type() != T_OBJECT && op->type() != T_ARRAY))) {
5334
b2d040a8d375 6939930: exception unwind changes in 6919934 hurts compilation speed
never
parents: 5253
diff changeset
  2415
    __ br(Assembler::always, false, Assembler::pt, *op->stub()->entry());
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2416
    __ delayed()->nop();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2417
  } else {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2418
    __ allocate_array(op->obj()->as_register(),
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2419
                      op->len()->as_register(),
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2420
                      op->tmp1()->as_register(),
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2421
                      op->tmp2()->as_register(),
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2422
                      op->tmp3()->as_register(),
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2423
                      arrayOopDesc::header_size(op->type()),
202
dc13bf0e5d5d 6633953: type2aelembytes{T_ADDRESS} should be 8 bytes in 64 bit VM
kvn
parents: 1
diff changeset
  2424
                      type2aelembytes(op->type()),
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2425
                      op->klass()->as_register(),
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2426
                      *op->stub()->entry());
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2427
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2428
  __ bind(*op->stub()->continuation());
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2429
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2430
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2431
6453
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  2432
void LIR_Assembler::type_profile_helper(Register mdo, int mdo_offset_bias,
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  2433
                                        ciMethodData *md, ciProfileData *data,
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  2434
                                        Register recv, Register tmp1, Label* update_done) {
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  2435
  uint i;
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  2436
  for (i = 0; i < VirtualCallData::row_limit(); i++) {
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  2437
    Label next_test;
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  2438
    // See if the receiver is receiver[n].
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  2439
    Address receiver_addr(mdo, md->byte_offset_of_slot(data, ReceiverTypeData::receiver_offset(i)) -
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  2440
                          mdo_offset_bias);
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  2441
    __ ld_ptr(receiver_addr, tmp1);
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  2442
    __ verify_oop(tmp1);
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  2443
    __ cmp(recv, tmp1);
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  2444
    __ brx(Assembler::notEqual, false, Assembler::pt, next_test);
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  2445
    __ delayed()->nop();
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  2446
    Address data_addr(mdo, md->byte_offset_of_slot(data, ReceiverTypeData::receiver_count_offset(i)) -
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  2447
                      mdo_offset_bias);
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  2448
    __ ld_ptr(data_addr, tmp1);
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  2449
    __ add(tmp1, DataLayout::counter_increment, tmp1);
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  2450
    __ st_ptr(tmp1, data_addr);
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  2451
    __ ba(false, *update_done);
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  2452
    __ delayed()->nop();
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  2453
    __ bind(next_test);
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  2454
  }
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  2455
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  2456
  // Didn't find receiver; find next empty slot and fill it in
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  2457
  for (i = 0; i < VirtualCallData::row_limit(); i++) {
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  2458
    Label next_test;
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  2459
    Address recv_addr(mdo, md->byte_offset_of_slot(data, ReceiverTypeData::receiver_offset(i)) -
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  2460
                      mdo_offset_bias);
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  2461
    load(recv_addr, tmp1, T_OBJECT);
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  2462
    __ br_notnull(tmp1, false, Assembler::pt, next_test);
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  2463
    __ delayed()->nop();
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  2464
    __ st_ptr(recv, recv_addr);
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  2465
    __ set(DataLayout::counter_increment, tmp1);
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  2466
    __ st_ptr(tmp1, mdo, md->byte_offset_of_slot(data, ReceiverTypeData::receiver_count_offset(i)) -
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  2467
              mdo_offset_bias);
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  2468
    __ ba(false, *update_done);
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  2469
    __ delayed()->nop();
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  2470
    __ bind(next_test);
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  2471
  }
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  2472
}
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  2473
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  2474
void LIR_Assembler::emit_checkcast(LIR_OpTypeCheck *op) {
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  2475
  assert(op->code() == lir_checkcast, "Invalid operation");
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  2476
  // we always need a stub for the failure case.
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  2477
  CodeStub* stub = op->stub();
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  2478
  Register obj = op->object()->as_register();
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  2479
  Register k_RInfo = op->tmp1()->as_register();
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  2480
  Register klass_RInfo = op->tmp2()->as_register();
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  2481
  Register dst = op->result_opr()->as_register();
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  2482
  Register Rtmp1 = op->tmp3()->as_register();
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  2483
  ciKlass* k = op->klass();
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  2484
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  2485
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  2486
  if (obj == k_RInfo) {
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  2487
    k_RInfo = klass_RInfo;
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  2488
    klass_RInfo = obj;
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  2489
  }
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  2490
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  2491
  ciMethodData* md;
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  2492
  ciProfileData* data;
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  2493
  int mdo_offset_bias = 0;
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  2494
  if (op->should_profile()) {
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  2495
    ciMethod* method = op->profiled_method();
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  2496
    assert(method != NULL, "Should have method");
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  2497
    int bci          = op->profiled_bci();
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  2498
    md = method->method_data();
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  2499
    if (md == NULL) {
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  2500
      bailout("out of memory building methodDataOop");
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  2501
      return;
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  2502
    }
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  2503
    data = md->bci_to_data(bci);
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  2504
    assert(data != NULL,       "need data for checkcast");
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  2505
    assert(data->is_ReceiverTypeData(), "need ReceiverTypeData for checkcast");
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  2506
    if (!Assembler::is_simm13(md->byte_offset_of_slot(data, DataLayout::header_offset()) + data->size_in_bytes())) {
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  2507
      // The offset is large so bias the mdo by the base of the slot so
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  2508
      // that the ld can use simm13s to reference the slots of the data
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  2509
      mdo_offset_bias = md->byte_offset_of_slot(data, DataLayout::header_offset());
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  2510
    }
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  2511
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  2512
    // We need two temporaries to perform this operation on SPARC,
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  2513
    // so to keep things simple we perform a redundant test here
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  2514
    Label profile_done;
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  2515
    __ br_notnull(obj, false, Assembler::pn, profile_done);
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  2516
    __ delayed()->nop();
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  2517
    Register mdo      = k_RInfo;
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  2518
    Register data_val = Rtmp1;
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  2519
    jobject2reg(md->constant_encoding(), mdo);
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  2520
    if (mdo_offset_bias > 0) {
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  2521
      __ set(mdo_offset_bias, data_val);
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  2522
      __ add(mdo, data_val, mdo);
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  2523
    }
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  2524
    Address flags_addr(mdo, md->byte_offset_of_slot(data, DataLayout::flags_offset()) - mdo_offset_bias);
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  2525
    __ ldub(flags_addr, data_val);
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  2526
    __ or3(data_val, BitData::null_seen_byte_constant(), data_val);
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  2527
    __ stb(data_val, flags_addr);
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  2528
    __ bind(profile_done);
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  2529
  }
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  2530
  Label profile_cast_failure;
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  2531
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  2532
  Label done, done_null;
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  2533
  // Where to go in case of cast failure
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  2534
  Label *failure_target = op->should_profile() ? &profile_cast_failure : stub->entry();
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  2535
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  2536
  // patching may screw with our temporaries on sparc,
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  2537
  // so let's do it before loading the class
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  2538
  if (k->is_loaded()) {
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  2539
    jobject2reg(k->constant_encoding(), k_RInfo);
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  2540
  } else {
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  2541
    jobject2reg_with_patching(k_RInfo, op->info_for_patch());
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  2542
  }
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  2543
  assert(obj != k_RInfo, "must be different");
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  2544
  __ br_null(obj, false, Assembler::pn, done_null);
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  2545
  __ delayed()->nop();
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  2546
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  2547
  // get object class
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  2548
  // not a safepoint as obj null check happens earlier
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  2549
  load(obj, oopDesc::klass_offset_in_bytes(), klass_RInfo, T_OBJECT, NULL);
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  2550
  if (op->fast_check()) {
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  2551
    assert_different_registers(klass_RInfo, k_RInfo);
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  2552
    __ cmp(k_RInfo, klass_RInfo);
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  2553
    __ brx(Assembler::notEqual, false, Assembler::pt, *failure_target);
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  2554
    __ delayed()->nop();
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  2555
  } else {
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  2556
    bool need_slow_path = true;
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  2557
    if (k->is_loaded()) {
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  2558
      if (k->super_check_offset() != sizeof(oopDesc) + Klass::secondary_super_cache_offset_in_bytes())
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  2559
        need_slow_path = false;
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  2560
      // perform the fast part of the checking logic
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  2561
      __ check_klass_subtype_fast_path(klass_RInfo, k_RInfo, Rtmp1, noreg,
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  2562
                                       (need_slow_path ? &done : NULL),
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  2563
                                       failure_target, NULL,
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  2564
                                       RegisterOrConstant(k->super_check_offset()));
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  2565
    } else {
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  2566
      // perform the fast part of the checking logic
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  2567
      __ check_klass_subtype_fast_path(klass_RInfo, k_RInfo, Rtmp1, O7, &done,
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  2568
                                       failure_target, NULL);
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  2569
    }
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  2570
    if (need_slow_path) {
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  2571
      // call out-of-line instance of __ check_klass_subtype_slow_path(...):
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  2572
      assert(klass_RInfo == G3 && k_RInfo == G1, "incorrect call setup");
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  2573
      __ call(Runtime1::entry_for(Runtime1::slow_subtype_check_id), relocInfo::runtime_call_type);
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  2574
      __ delayed()->nop();
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  2575
      __ cmp(G3, 0);
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  2576
      __ br(Assembler::equal, false, Assembler::pn, *failure_target);
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  2577
      __ delayed()->nop();
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  2578
    }
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  2579
  }
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  2580
  __ bind(done);
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  2581
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  2582
  if (op->should_profile()) {
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  2583
    Register mdo  = klass_RInfo, recv = k_RInfo, tmp1 = Rtmp1;
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  2584
    assert_different_registers(obj, mdo, recv, tmp1);
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  2585
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  2586
    jobject2reg(md->constant_encoding(), mdo);
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  2587
    if (mdo_offset_bias > 0) {
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  2588
      __ set(mdo_offset_bias, tmp1);
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  2589
      __ add(mdo, tmp1, mdo);
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  2590
    }
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  2591
    Label update_done;
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  2592
    load(Address(obj, oopDesc::klass_offset_in_bytes()), recv, T_OBJECT);
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  2593
    type_profile_helper(mdo, mdo_offset_bias, md, data, recv, tmp1, &update_done);
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  2594
    // Jump over the failure case
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  2595
    __ ba(false, update_done);
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  2596
    __ delayed()->nop();
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  2597
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  2598
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  2599
    // Cast failure case
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  2600
    __ bind(profile_cast_failure);
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  2601
    jobject2reg(md->constant_encoding(), mdo);
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  2602
    if (mdo_offset_bias > 0) {
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  2603
      __ set(mdo_offset_bias, tmp1);
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  2604
      __ add(mdo, tmp1, mdo);
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  2605
    }
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  2606
    Address data_addr(mdo, md->byte_offset_of_slot(data, CounterData::count_offset()) - mdo_offset_bias);
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  2607
    __ ld_ptr(data_addr, tmp1);
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  2608
    __ sub(tmp1, DataLayout::counter_increment, tmp1);
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  2609
    __ st_ptr(tmp1, data_addr);
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  2610
    __ ba(false, *stub->entry());
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  2611
    __ delayed()->nop();
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  2612
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  2613
    __ bind(update_done);
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  2614
  }
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  2615
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  2616
  __ bind(done_null);
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  2617
  __ mov(obj, dst);
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  2618
}
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  2619
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  2620
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2621
void LIR_Assembler::emit_opTypeCheck(LIR_OpTypeCheck* op) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2622
  LIR_Code code = op->code();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2623
  if (code == lir_store_check) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2624
    Register value = op->object()->as_register();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2625
    Register array = op->array()->as_register();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2626
    Register k_RInfo = op->tmp1()->as_register();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2627
    Register klass_RInfo = op->tmp2()->as_register();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2628
    Register Rtmp1 = op->tmp3()->as_register();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2629
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2630
    __ verify_oop(value);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2631
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2632
    CodeStub* stub = op->stub();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2633
    Label done;
6453
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  2634
    __ br_null(value, false, Assembler::pn, done);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2635
    __ delayed()->nop();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2636
    load(array, oopDesc::klass_offset_in_bytes(), k_RInfo, T_OBJECT, op->info_for_exception());
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2637
    load(value, oopDesc::klass_offset_in_bytes(), klass_RInfo, T_OBJECT, NULL);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2638
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2639
    // get instance klass
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2640
    load(k_RInfo, objArrayKlass::element_klass_offset_in_bytes() + sizeof(oopDesc), k_RInfo, T_OBJECT, NULL);
2256
82d4e10b7c6b 6813212: factor duplicated assembly code for general subclass check (for 6655638)
jrose
parents: 1388
diff changeset
  2641
    // perform the fast part of the checking logic
82d4e10b7c6b 6813212: factor duplicated assembly code for general subclass check (for 6655638)
jrose
parents: 1388
diff changeset
  2642
    __ check_klass_subtype_fast_path(klass_RInfo, k_RInfo, Rtmp1, O7, &done, stub->entry(), NULL);
82d4e10b7c6b 6813212: factor duplicated assembly code for general subclass check (for 6655638)
jrose
parents: 1388
diff changeset
  2643
82d4e10b7c6b 6813212: factor duplicated assembly code for general subclass check (for 6655638)
jrose
parents: 1388
diff changeset
  2644
    // call out-of-line instance of __ check_klass_subtype_slow_path(...):
82d4e10b7c6b 6813212: factor duplicated assembly code for general subclass check (for 6655638)
jrose
parents: 1388
diff changeset
  2645
    assert(klass_RInfo == G3 && k_RInfo == G1, "incorrect call setup");
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2646
    __ call(Runtime1::entry_for(Runtime1::slow_subtype_check_id), relocInfo::runtime_call_type);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2647
    __ delayed()->nop();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2648
    __ cmp(G3, 0);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2649
    __ br(Assembler::equal, false, Assembler::pn, *stub->entry());
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2650
    __ delayed()->nop();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2651
    __ bind(done);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2652
  } else if (code == lir_instanceof) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2653
    Register obj = op->object()->as_register();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2654
    Register k_RInfo = op->tmp1()->as_register();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2655
    Register klass_RInfo = op->tmp2()->as_register();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2656
    Register dst = op->result_opr()->as_register();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2657
    Register Rtmp1 = op->tmp3()->as_register();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2658
    ciKlass* k = op->klass();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2659
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2660
    Label done;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2661
    if (obj == k_RInfo) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2662
      k_RInfo = klass_RInfo;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2663
      klass_RInfo = obj;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2664
    }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2665
    // patching may screw with our temporaries on sparc,
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2666
    // so let's do it before loading the class
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2667
    if (k->is_loaded()) {
3908
24b55ad4c228 6863023: need non-perm oops in code cache for JSR 292
jrose
parents: 2867
diff changeset
  2668
      jobject2reg(k->constant_encoding(), k_RInfo);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2669
    } else {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2670
      jobject2reg_with_patching(k_RInfo, op->info_for_patch());
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2671
    }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2672
    assert(obj != k_RInfo, "must be different");
6453
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  2673
    __ br_null(obj, true, Assembler::pn, done);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2674
    __ delayed()->set(0, dst);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2675
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2676
    // get object class
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2677
    // not a safepoint as obj null check happens earlier
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2678
    load(obj, oopDesc::klass_offset_in_bytes(), klass_RInfo, T_OBJECT, NULL);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2679
    if (op->fast_check()) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2680
      __ cmp(k_RInfo, klass_RInfo);
6453
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  2681
      __ brx(Assembler::equal, true, Assembler::pt, done);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2682
      __ delayed()->set(1, dst);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2683
      __ set(0, dst);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2684
      __ bind(done);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2685
    } else {
2256
82d4e10b7c6b 6813212: factor duplicated assembly code for general subclass check (for 6655638)
jrose
parents: 1388
diff changeset
  2686
      bool need_slow_path = true;
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2687
      if (k->is_loaded()) {
2256
82d4e10b7c6b 6813212: factor duplicated assembly code for general subclass check (for 6655638)
jrose
parents: 1388
diff changeset
  2688
        if (k->super_check_offset() != sizeof(oopDesc) + Klass::secondary_super_cache_offset_in_bytes())
82d4e10b7c6b 6813212: factor duplicated assembly code for general subclass check (for 6655638)
jrose
parents: 1388
diff changeset
  2689
          need_slow_path = false;
82d4e10b7c6b 6813212: factor duplicated assembly code for general subclass check (for 6655638)
jrose
parents: 1388
diff changeset
  2690
        // perform the fast part of the checking logic
82d4e10b7c6b 6813212: factor duplicated assembly code for general subclass check (for 6655638)
jrose
parents: 1388
diff changeset
  2691
        __ check_klass_subtype_fast_path(klass_RInfo, k_RInfo, O7, noreg,
82d4e10b7c6b 6813212: factor duplicated assembly code for general subclass check (for 6655638)
jrose
parents: 1388
diff changeset
  2692
                                         (need_slow_path ? &done : NULL),
82d4e10b7c6b 6813212: factor duplicated assembly code for general subclass check (for 6655638)
jrose
parents: 1388
diff changeset
  2693
                                         (need_slow_path ? &done : NULL), NULL,
2332
5c7b6f4ce0a1 6814659: separable cleanups and subroutines for 6655638
jrose
parents: 2256
diff changeset
  2694
                                         RegisterOrConstant(k->super_check_offset()),
2256
82d4e10b7c6b 6813212: factor duplicated assembly code for general subclass check (for 6655638)
jrose
parents: 1388
diff changeset
  2695
                                         dst);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2696
      } else {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2697
        assert(dst != klass_RInfo && dst != k_RInfo, "need 3 registers");
2256
82d4e10b7c6b 6813212: factor duplicated assembly code for general subclass check (for 6655638)
jrose
parents: 1388
diff changeset
  2698
        // perform the fast part of the checking logic
82d4e10b7c6b 6813212: factor duplicated assembly code for general subclass check (for 6655638)
jrose
parents: 1388
diff changeset
  2699
        __ check_klass_subtype_fast_path(klass_RInfo, k_RInfo, O7, dst,
82d4e10b7c6b 6813212: factor duplicated assembly code for general subclass check (for 6655638)
jrose
parents: 1388
diff changeset
  2700
                                         &done, &done, NULL,
2332
5c7b6f4ce0a1 6814659: separable cleanups and subroutines for 6655638
jrose
parents: 2256
diff changeset
  2701
                                         RegisterOrConstant(-1),
2256
82d4e10b7c6b 6813212: factor duplicated assembly code for general subclass check (for 6655638)
jrose
parents: 1388
diff changeset
  2702
                                         dst);
82d4e10b7c6b 6813212: factor duplicated assembly code for general subclass check (for 6655638)
jrose
parents: 1388
diff changeset
  2703
      }
82d4e10b7c6b 6813212: factor duplicated assembly code for general subclass check (for 6655638)
jrose
parents: 1388
diff changeset
  2704
      if (need_slow_path) {
82d4e10b7c6b 6813212: factor duplicated assembly code for general subclass check (for 6655638)
jrose
parents: 1388
diff changeset
  2705
        // call out-of-line instance of __ check_klass_subtype_slow_path(...):
82d4e10b7c6b 6813212: factor duplicated assembly code for general subclass check (for 6655638)
jrose
parents: 1388
diff changeset
  2706
        assert(klass_RInfo == G3 && k_RInfo == G1, "incorrect call setup");
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2707
        __ call(Runtime1::entry_for(Runtime1::slow_subtype_check_id), relocInfo::runtime_call_type);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2708
        __ delayed()->nop();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2709
        __ mov(G3, dst);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2710
      }
2256
82d4e10b7c6b 6813212: factor duplicated assembly code for general subclass check (for 6655638)
jrose
parents: 1388
diff changeset
  2711
      __ bind(done);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2712
    }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2713
  } else {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2714
    ShouldNotReachHere();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2715
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2716
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2717
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2718
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2719
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2720
void LIR_Assembler::emit_compare_and_swap(LIR_OpCompareAndSwap* op) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2721
  if (op->code() == lir_cas_long) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2722
    assert(VM_Version::supports_cx8(), "wrong machine");
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2723
    Register addr = op->addr()->as_pointer_register();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2724
    Register cmp_value_lo = op->cmp_value()->as_register_lo();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2725
    Register cmp_value_hi = op->cmp_value()->as_register_hi();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2726
    Register new_value_lo = op->new_value()->as_register_lo();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2727
    Register new_value_hi = op->new_value()->as_register_hi();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2728
    Register t1 = op->tmp1()->as_register();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2729
    Register t2 = op->tmp2()->as_register();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2730
#ifdef _LP64
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2731
    __ mov(cmp_value_lo, t1);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2732
    __ mov(new_value_lo, t2);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2733
#else
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2734
    // move high and low halves of long values into single registers
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2735
    __ sllx(cmp_value_hi, 32, t1);         // shift high half into temp reg
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2736
    __ srl(cmp_value_lo, 0, cmp_value_lo); // clear upper 32 bits of low half
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2737
    __ or3(t1, cmp_value_lo, t1);          // t1 holds 64-bit compare value
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2738
    __ sllx(new_value_hi, 32, t2);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2739
    __ srl(new_value_lo, 0, new_value_lo);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2740
    __ or3(t2, new_value_lo, t2);          // t2 holds 64-bit value to swap
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2741
#endif
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2742
    // perform the compare and swap operation
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2743
    __ casx(addr, t1, t2);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2744
    // generate condition code - if the swap succeeded, t2 ("new value" reg) was
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2745
    // overwritten with the original value in "addr" and will be equal to t1.
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2746
    __ cmp(t1, t2);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2747
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2748
  } else if (op->code() == lir_cas_int || op->code() == lir_cas_obj) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2749
    Register addr = op->addr()->as_pointer_register();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2750
    Register cmp_value = op->cmp_value()->as_register();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2751
    Register new_value = op->new_value()->as_register();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2752
    Register t1 = op->tmp1()->as_register();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2753
    Register t2 = op->tmp2()->as_register();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2754
    __ mov(cmp_value, t1);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2755
    __ mov(new_value, t2);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2756
#ifdef _LP64
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2757
    if (op->code() == lir_cas_obj) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2758
      __ casx(addr, t1, t2);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2759
    } else
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2760
#endif
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2761
      {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2762
        __ cas(addr, t1, t2);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2763
      }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2764
    __ cmp(t1, t2);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2765
  } else {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2766
    Unimplemented();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2767
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2768
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2769
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2770
void LIR_Assembler::set_24bit_FPU() {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2771
  Unimplemented();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2772
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2773
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2774
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2775
void LIR_Assembler::reset_FPU() {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2776
  Unimplemented();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2777
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2778
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2779
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2780
void LIR_Assembler::breakpoint() {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2781
  __ breakpoint_trap();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2782
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2783
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2784
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2785
void LIR_Assembler::push(LIR_Opr opr) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2786
  Unimplemented();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2787
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2788
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2789
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2790
void LIR_Assembler::pop(LIR_Opr opr) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2791
  Unimplemented();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2792
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2793
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2794
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2795
void LIR_Assembler::monitor_address(int monitor_no, LIR_Opr dst_opr) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2796
  Address mon_addr = frame_map()->address_for_monitor_lock(monitor_no);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2797
  Register dst = dst_opr->as_register();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2798
  Register reg = mon_addr.base();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2799
  int offset = mon_addr.disp();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2800
  // compute pointer to BasicLock
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2801
  if (mon_addr.is_simm13()) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2802
    __ add(reg, offset, dst);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2803
  } else {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2804
    __ set(offset, dst);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2805
    __ add(dst, reg, dst);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2806
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2807
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2808
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2809
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2810
void LIR_Assembler::emit_lock(LIR_OpLock* op) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2811
  Register obj = op->obj_opr()->as_register();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2812
  Register hdr = op->hdr_opr()->as_register();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2813
  Register lock = op->lock_opr()->as_register();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2814
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2815
  // obj may not be an oop
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2816
  if (op->code() == lir_lock) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2817
    MonitorEnterStub* stub = (MonitorEnterStub*)op->stub();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2818
    if (UseFastLocking) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2819
      assert(BasicLock::displaced_header_offset_in_bytes() == 0, "lock_reg must point to the displaced header");
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2820
      // add debug info for NullPointerException only if one is possible
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2821
      if (op->info() != NULL) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2822
        add_debug_info_for_null_check_here(op->info());
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2823
      }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2824
      __ lock_object(hdr, obj, lock, op->scratch_opr()->as_register(), *op->stub()->entry());
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2825
    } else {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2826
      // always do slow locking
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2827
      // note: the slow locking code could be inlined here, however if we use
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2828
      //       slow locking, speed doesn't matter anyway and this solution is
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2829
      //       simpler and requires less duplicated code - additionally, the
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2830
      //       slow locking code is the same in either case which simplifies
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2831
      //       debugging
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2832
      __ br(Assembler::always, false, Assembler::pt, *op->stub()->entry());
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2833
      __ delayed()->nop();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2834
    }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2835
  } else {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2836
    assert (op->code() == lir_unlock, "Invalid code, expected lir_unlock");
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2837
    if (UseFastLocking) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2838
      assert(BasicLock::displaced_header_offset_in_bytes() == 0, "lock_reg must point to the displaced header");
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2839
      __ unlock_object(hdr, obj, lock, *op->stub()->entry());
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2840
    } else {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2841
      // always do slow unlocking
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2842
      // note: the slow unlocking code could be inlined here, however if we use
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2843
      //       slow unlocking, speed doesn't matter anyway and this solution is
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2844
      //       simpler and requires less duplicated code - additionally, the
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2845
      //       slow unlocking code is the same in either case which simplifies
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2846
      //       debugging
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2847
      __ br(Assembler::always, false, Assembler::pt, *op->stub()->entry());
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2848
      __ delayed()->nop();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2849
    }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2850
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2851
  __ bind(*op->stub()->continuation());
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2852
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2853
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2854
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2855
void LIR_Assembler::emit_profile_call(LIR_OpProfileCall* op) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2856
  ciMethod* method = op->profiled_method();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2857
  int bci          = op->profiled_bci();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2858
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2859
  // Update counter for all call types
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2860
  ciMethodData* md = method->method_data();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2861
  if (md == NULL) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2862
    bailout("out of memory building methodDataOop");
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2863
    return;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2864
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2865
  ciProfileData* data = md->bci_to_data(bci);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2866
  assert(data->is_CounterData(), "need CounterData for calls");
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2867
  assert(op->mdo()->is_single_cpu(),  "mdo must be allocated");
6453
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  2868
  Register mdo  = op->mdo()->as_register();
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  2869
#ifdef _LP64
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  2870
  assert(op->tmp1()->is_double_cpu(), "tmp1 must be allocated");
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  2871
  Register tmp1 = op->tmp1()->as_register_lo();
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  2872
#else
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2873
  assert(op->tmp1()->is_single_cpu(), "tmp1 must be allocated");
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2874
  Register tmp1 = op->tmp1()->as_register();
6453
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  2875
#endif
3908
24b55ad4c228 6863023: need non-perm oops in code cache for JSR 292
jrose
parents: 2867
diff changeset
  2876
  jobject2reg(md->constant_encoding(), mdo);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2877
  int mdo_offset_bias = 0;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2878
  if (!Assembler::is_simm13(md->byte_offset_of_slot(data, CounterData::count_offset()) +
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2879
                            data->size_in_bytes())) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2880
    // The offset is large so bias the mdo by the base of the slot so
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2881
    // that the ld can use simm13s to reference the slots of the data
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2882
    mdo_offset_bias = md->byte_offset_of_slot(data, CounterData::count_offset());
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2883
    __ set(mdo_offset_bias, O7);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2884
    __ add(mdo, O7, mdo);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2885
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2886
2571
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2332
diff changeset
  2887
  Address counter_addr(mdo, md->byte_offset_of_slot(data, CounterData::count_offset()) - mdo_offset_bias);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2888
  Bytecodes::Code bc = method->java_code_at_bci(bci);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2889
  // Perform additional virtual call profiling for invokevirtual and
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2890
  // invokeinterface bytecodes
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2891
  if ((bc == Bytecodes::_invokevirtual || bc == Bytecodes::_invokeinterface) &&
6453
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  2892
      C1ProfileVirtualCalls) {
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2893
    assert(op->recv()->is_single_cpu(), "recv must be allocated");
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2894
    Register recv = op->recv()->as_register();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2895
    assert_different_registers(mdo, tmp1, recv);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2896
    assert(data->is_VirtualCallData(), "need VirtualCallData for virtual calls");
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2897
    ciKlass* known_klass = op->known_holder();
6453
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  2898
    if (C1OptimizeVirtualCallProfiling && known_klass != NULL) {
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2899
      // We know the type that will be seen at this call site; we can
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2900
      // statically update the methodDataOop rather than needing to do
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2901
      // dynamic tests on the receiver type
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2902
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2903
      // NOTE: we should probably put a lock around this search to
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2904
      // avoid collisions by concurrent compilations
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2905
      ciVirtualCallData* vc_data = (ciVirtualCallData*) data;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2906
      uint i;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2907
      for (i = 0; i < VirtualCallData::row_limit(); i++) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2908
        ciKlass* receiver = vc_data->receiver(i);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2909
        if (known_klass->equals(receiver)) {
2571
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2332
diff changeset
  2910
          Address data_addr(mdo, md->byte_offset_of_slot(data,
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2332
diff changeset
  2911
                                                         VirtualCallData::receiver_count_offset(i)) -
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2912
                            mdo_offset_bias);
6453
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  2913
          __ ld_ptr(data_addr, tmp1);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2914
          __ add(tmp1, DataLayout::counter_increment, tmp1);
6453
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  2915
          __ st_ptr(tmp1, data_addr);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2916
          return;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2917
        }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2918
      }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2919
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2920
      // Receiver type not found in profile data; select an empty slot
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2921
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2922
      // Note that this is less efficient than it should be because it
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2923
      // always does a write to the receiver part of the
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2924
      // VirtualCallData rather than just the first time
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2925
      for (i = 0; i < VirtualCallData::row_limit(); i++) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2926
        ciKlass* receiver = vc_data->receiver(i);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2927
        if (receiver == NULL) {
2571
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2332
diff changeset
  2928
          Address recv_addr(mdo, md->byte_offset_of_slot(data, VirtualCallData::receiver_offset(i)) -
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2929
                            mdo_offset_bias);
3908
24b55ad4c228 6863023: need non-perm oops in code cache for JSR 292
jrose
parents: 2867
diff changeset
  2930
          jobject2reg(known_klass->constant_encoding(), tmp1);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2931
          __ st_ptr(tmp1, recv_addr);
2571
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2332
diff changeset
  2932
          Address data_addr(mdo, md->byte_offset_of_slot(data, VirtualCallData::receiver_count_offset(i)) -
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2933
                            mdo_offset_bias);
6453
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  2934
          __ ld_ptr(data_addr, tmp1);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2935
          __ add(tmp1, DataLayout::counter_increment, tmp1);
6453
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  2936
          __ st_ptr(tmp1, data_addr);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2937
          return;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2938
        }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2939
      }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2940
    } else {
2571
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2332
diff changeset
  2941
      load(Address(recv, oopDesc::klass_offset_in_bytes()), recv, T_OBJECT);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2942
      Label update_done;
6453
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  2943
      type_profile_helper(mdo, mdo_offset_bias, md, data, recv, tmp1, &update_done);
4892
e977b527544a 6923002: assert(false,"this call site should not be polymorphic")
kvn
parents: 4752
diff changeset
  2944
      // Receiver did not match any saved receiver and there is no empty row for it.
e977b527544a 6923002: assert(false,"this call site should not be polymorphic")
kvn
parents: 4752
diff changeset
  2945
      // Increment total counter to indicate polymorphic case.
6453
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  2946
      __ ld_ptr(counter_addr, tmp1);
4892
e977b527544a 6923002: assert(false,"this call site should not be polymorphic")
kvn
parents: 4752
diff changeset
  2947
      __ add(tmp1, DataLayout::counter_increment, tmp1);
6453
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  2948
      __ st_ptr(tmp1, counter_addr);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2949
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2950
      __ bind(update_done);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2951
    }
4892
e977b527544a 6923002: assert(false,"this call site should not be polymorphic")
kvn
parents: 4752
diff changeset
  2952
  } else {
e977b527544a 6923002: assert(false,"this call site should not be polymorphic")
kvn
parents: 4752
diff changeset
  2953
    // Static call
6453
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  2954
    __ ld_ptr(counter_addr, tmp1);
4892
e977b527544a 6923002: assert(false,"this call site should not be polymorphic")
kvn
parents: 4752
diff changeset
  2955
    __ add(tmp1, DataLayout::counter_increment, tmp1);
6453
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  2956
    __ st_ptr(tmp1, counter_addr);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2957
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2958
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2959
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2960
void LIR_Assembler::align_backward_branch_target() {
5249
5cac34e6fe54 6940701: Don't align loops in stubs for Niagara sparc
kvn
parents: 5052
diff changeset
  2961
  __ align(OptoLoopAlignment);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2962
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2963
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2964
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2965
void LIR_Assembler::emit_delay(LIR_OpDelay* op) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2966
  // make sure we are expecting a delay
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2967
  // this has the side effect of clearing the delay state
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2968
  // so we can use _masm instead of _masm->delayed() to do the
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2969
  // code generation.
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2970
  __ delayed();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2971
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2972
  // make sure we only emit one instruction
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2973
  int offset = code_offset();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2974
  op->delay_op()->emit_code(this);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2975
#ifdef ASSERT
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2976
  if (code_offset() - offset != NativeInstruction::nop_instruction_size) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2977
    op->delay_op()->print();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2978
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2979
  assert(code_offset() - offset == NativeInstruction::nop_instruction_size,
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2980
         "only one instruction can go in a delay slot");
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2981
#endif
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2982
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2983
  // we may also be emitting the call info for the instruction
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2984
  // which we are the delay slot of.
5687
b862d1f189bd 6930772: JSR 292 needs to support SPARC C1
twisti
parents: 5334
diff changeset
  2985
  CodeEmitInfo* call_info = op->call_info();
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2986
  if (call_info) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2987
    add_call_info(code_offset(), call_info);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2988
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2989
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2990
  if (VerifyStackAtCalls) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2991
    _masm->sub(FP, SP, O7);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2992
    _masm->cmp(O7, initial_frame_size_in_bytes());
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2993
    _masm->trap(Assembler::notEqual, Assembler::ptr_cc, G0, ST_RESERVED_FOR_USER_0+2 );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2994
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2995
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2996
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2997
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2998
void LIR_Assembler::negate(LIR_Opr left, LIR_Opr dest) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2999
  assert(left->is_register(), "can only handle registers");
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3000
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3001
  if (left->is_single_cpu()) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3002
    __ neg(left->as_register(), dest->as_register());
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3003
  } else if (left->is_single_fpu()) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3004
    __ fneg(FloatRegisterImpl::S, left->as_float_reg(), dest->as_float_reg());
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3005
  } else if (left->is_double_fpu()) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3006
    __ fneg(FloatRegisterImpl::D, left->as_double_reg(), dest->as_double_reg());
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3007
  } else {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3008
    assert (left->is_double_cpu(), "Must be a long");
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3009
    Register Rlow = left->as_register_lo();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3010
    Register Rhi = left->as_register_hi();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3011
#ifdef _LP64
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3012
    __ sub(G0, Rlow, dest->as_register_lo());
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3013
#else
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3014
    __ subcc(G0, Rlow, dest->as_register_lo());
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3015
    __ subc (G0, Rhi,  dest->as_register_hi());
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3016
#endif
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3017
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3018
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3019
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3020
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3021
void LIR_Assembler::fxch(int i) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3022
  Unimplemented();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3023
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3024
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3025
void LIR_Assembler::fld(int i) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3026
  Unimplemented();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3027
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3028
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3029
void LIR_Assembler::ffree(int i) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3030
  Unimplemented();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3031
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3032
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3033
void LIR_Assembler::rt_call(LIR_Opr result, address dest,
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3034
                            const LIR_OprList* args, LIR_Opr tmp, CodeEmitInfo* info) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3035
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3036
  // if tmp is invalid, then the function being called doesn't destroy the thread
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3037
  if (tmp->is_valid()) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3038
    __ save_thread(tmp->as_register());
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3039
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3040
  __ call(dest, relocInfo::runtime_call_type);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3041
  __ delayed()->nop();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3042
  if (info != NULL) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3043
    add_call_info_here(info);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3044
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3045
  if (tmp->is_valid()) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3046
    __ restore_thread(tmp->as_register());
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3047
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3048
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3049
#ifdef ASSERT
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3050
  __ verify_thread();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3051
#endif // ASSERT
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3052
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3053
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3054
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3055
void LIR_Assembler::volatile_move_op(LIR_Opr src, LIR_Opr dest, BasicType type, CodeEmitInfo* info) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3056
#ifdef _LP64
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3057
  ShouldNotReachHere();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3058
#endif
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3059
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3060
  NEEDS_CLEANUP;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3061
  if (type == T_LONG) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3062
    LIR_Address* mem_addr = dest->is_address() ? dest->as_address_ptr() : src->as_address_ptr();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3063
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3064
    // (extended to allow indexed as well as constant displaced for JSR-166)
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3065
    Register idx = noreg; // contains either constant offset or index
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3066
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3067
    int disp = mem_addr->disp();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3068
    if (mem_addr->index() == LIR_OprFact::illegalOpr) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3069
      if (!Assembler::is_simm13(disp)) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3070
        idx = O7;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3071
        __ set(disp, idx);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3072
      }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3073
    } else {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3074
      assert(disp == 0, "not both indexed and disp");
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3075
      idx = mem_addr->index()->as_register();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3076
    }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3077
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3078
    int null_check_offset = -1;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3079
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3080
    Register base = mem_addr->base()->as_register();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3081
    if (src->is_register() && dest->is_address()) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3082
      // G4 is high half, G5 is low half
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3083
      if (VM_Version::v9_instructions_work()) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3084
        // clear the top bits of G5, and scale up G4
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3085
        __ srl (src->as_register_lo(),  0, G5);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3086
        __ sllx(src->as_register_hi(), 32, G4);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3087
        // combine the two halves into the 64 bits of G4
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3088
        __ or3(G4, G5, G4);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3089
        null_check_offset = __ offset();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3090
        if (idx == noreg) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3091
          __ stx(G4, base, disp);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3092
        } else {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3093
          __ stx(G4, base, idx);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3094
        }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3095
      } else {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3096
        __ mov (src->as_register_hi(), G4);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3097
        __ mov (src->as_register_lo(), G5);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3098
        null_check_offset = __ offset();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3099
        if (idx == noreg) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3100
          __ std(G4, base, disp);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3101
        } else {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3102
          __ std(G4, base, idx);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3103
        }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3104
      }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3105
    } else if (src->is_address() && dest->is_register()) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3106
      null_check_offset = __ offset();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3107
      if (VM_Version::v9_instructions_work()) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3108
        if (idx == noreg) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3109
          __ ldx(base, disp, G5);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3110
        } else {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3111
          __ ldx(base, idx, G5);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3112
        }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3113
        __ srax(G5, 32, dest->as_register_hi()); // fetch the high half into hi
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3114
        __ mov (G5, dest->as_register_lo());     // copy low half into lo
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3115
      } else {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3116
        if (idx == noreg) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3117
          __ ldd(base, disp, G4);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3118
        } else {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3119
          __ ldd(base, idx, G4);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3120
        }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3121
        // G4 is high half, G5 is low half
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3122
        __ mov (G4, dest->as_register_hi());
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3123
        __ mov (G5, dest->as_register_lo());
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3124
      }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3125
    } else {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3126
      Unimplemented();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3127
    }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3128
    if (info != NULL) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3129
      add_debug_info_for_null_check(null_check_offset, info);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3130
    }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3131
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3132
  } else {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3133
    // use normal move for all other volatiles since they don't need
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3134
    // special handling to remain atomic.
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3135
    move_op(src, dest, type, lir_patch_none, info, false, false);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3136
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3137
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3138
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3139
void LIR_Assembler::membar() {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3140
  // only StoreLoad membars are ever explicitly needed on sparcs in TSO mode
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3141
  __ membar( Assembler::Membar_mask_bits(Assembler::StoreLoad) );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3142
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3143
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3144
void LIR_Assembler::membar_acquire() {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3145
  // no-op on TSO
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3146
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3147
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3148
void LIR_Assembler::membar_release() {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3149
  // no-op on TSO
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3150
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3151
6453
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  3152
// Pack two sequential registers containing 32 bit values
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3153
// into a single 64 bit register.
6453
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  3154
// src and src->successor() are packed into dst
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  3155
// src and dst may be the same register.
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  3156
// Note: src is destroyed
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  3157
void LIR_Assembler::pack64(LIR_Opr src, LIR_Opr dst) {
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  3158
  Register rs = src->as_register();
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  3159
  Register rd = dst->as_register_lo();
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3160
  __ sllx(rs, 32, rs);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3161
  __ srl(rs->successor(), 0, rs->successor());
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3162
  __ or3(rs, rs->successor(), rd);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3163
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3164
6453
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  3165
// Unpack a 64 bit value in a register into
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3166
// two sequential registers.
6453
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  3167
// src is unpacked into dst and dst->successor()
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  3168
void LIR_Assembler::unpack64(LIR_Opr src, LIR_Opr dst) {
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  3169
  Register rs = src->as_register_lo();
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  3170
  Register rd = dst->as_register_hi();
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  3171
  assert_different_registers(rs, rd, rd->successor());
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  3172
  __ srlx(rs, 32, rd);
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  3173
  __ srl (rs,  0, rd->successor());
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3174
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3175
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3176
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3177
void LIR_Assembler::leal(LIR_Opr addr_opr, LIR_Opr dest) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3178
  LIR_Address* addr = addr_opr->as_address_ptr();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3179
  assert(addr->index()->is_illegal() && addr->scale() == LIR_Address::times_1 && Assembler::is_simm13(addr->disp()), "can't handle complex addresses yet");
6453
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  3180
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  3181
  __ add(addr->base()->as_pointer_register(), addr->disp(), dest->as_pointer_register());
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3182
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3183
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3184
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3185
void LIR_Assembler::get_thread(LIR_Opr result_reg) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3186
  assert(result_reg->is_register(), "check");
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3187
  __ mov(G2_thread, result_reg->as_register());
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3188
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3189
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3190
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3191
void LIR_Assembler::peephole(LIR_List* lir) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3192
  LIR_OpList* inst = lir->instructions_list();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3193
  for (int i = 0; i < inst->length(); i++) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3194
    LIR_Op* op = inst->at(i);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3195
    switch (op->code()) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3196
      case lir_cond_float_branch:
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3197
      case lir_branch: {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3198
        LIR_OpBranch* branch = op->as_OpBranch();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3199
        assert(branch->info() == NULL, "shouldn't be state on branches anymore");
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3200
        LIR_Op* delay_op = NULL;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3201
        // we'd like to be able to pull following instructions into
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3202
        // this slot but we don't know enough to do it safely yet so
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3203
        // only optimize block to block control flow.
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3204
        if (LIRFillDelaySlots && branch->block()) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3205
          LIR_Op* prev = inst->at(i - 1);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3206
          if (prev && LIR_Assembler::is_single_instruction(prev) && prev->info() == NULL) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3207
            // swap previous instruction into delay slot
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3208
            inst->at_put(i - 1, op);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3209
            inst->at_put(i, new LIR_OpDelay(prev, op->info()));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3210
#ifndef PRODUCT
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3211
            if (LIRTracePeephole) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3212
              tty->print_cr("delayed");
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3213
              inst->at(i - 1)->print();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3214
              inst->at(i)->print();
5687
b862d1f189bd 6930772: JSR 292 needs to support SPARC C1
twisti
parents: 5334
diff changeset
  3215
              tty->cr();
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3216
            }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3217
#endif
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3218
            continue;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3219
          }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3220
        }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3221
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3222
        if (!delay_op) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3223
          delay_op = new LIR_OpDelay(new LIR_Op0(lir_nop), NULL);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3224
        }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3225
        inst->insert_before(i + 1, delay_op);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3226
        break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3227
      }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3228
      case lir_static_call:
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3229
      case lir_virtual_call:
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3230
      case lir_icvirtual_call:
5687
b862d1f189bd 6930772: JSR 292 needs to support SPARC C1
twisti
parents: 5334
diff changeset
  3231
      case lir_optvirtual_call:
b862d1f189bd 6930772: JSR 292 needs to support SPARC C1
twisti
parents: 5334
diff changeset
  3232
      case lir_dynamic_call: {
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3233
        LIR_Op* prev = inst->at(i - 1);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3234
        if (LIRFillDelaySlots && prev && prev->code() == lir_move && prev->info() == NULL &&
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3235
            (op->code() != lir_virtual_call ||
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3236
             !prev->result_opr()->is_single_cpu() ||
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3237
             prev->result_opr()->as_register() != O0) &&
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3238
            LIR_Assembler::is_single_instruction(prev)) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3239
          // Only moves without info can be put into the delay slot.
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3240
          // Also don't allow the setup of the receiver in the delay
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3241
          // slot for vtable calls.
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3242
          inst->at_put(i - 1, op);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3243
          inst->at_put(i, new LIR_OpDelay(prev, op->info()));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3244
#ifndef PRODUCT
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3245
          if (LIRTracePeephole) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3246
            tty->print_cr("delayed");
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3247
            inst->at(i - 1)->print();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3248
            inst->at(i)->print();
5687
b862d1f189bd 6930772: JSR 292 needs to support SPARC C1
twisti
parents: 5334
diff changeset
  3249
            tty->cr();
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3250
          }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3251
#endif
6453
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  3252
        } else {
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  3253
          LIR_Op* delay_op = new LIR_OpDelay(new LIR_Op0(lir_nop), op->as_OpJavaCall()->info());
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  3254
          inst->insert_before(i + 1, delay_op);
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  3255
          i++;
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3256
        }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3257
6453
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  3258
#if defined(TIERED) && !defined(_LP64)
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  3259
        // fixup the return value from G1 to O0/O1 for long returns.
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  3260
        // It's done here instead of in LIRGenerator because there's
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  3261
        // such a mismatch between the single reg and double reg
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  3262
        // calling convention.
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  3263
        LIR_OpJavaCall* callop = op->as_OpJavaCall();
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  3264
        if (callop->result_opr() == FrameMap::out_long_opr) {
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  3265
          LIR_OpJavaCall* call;
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  3266
          LIR_OprList* arguments = new LIR_OprList(callop->arguments()->length());
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  3267
          for (int a = 0; a < arguments->length(); a++) {
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  3268
            arguments[a] = callop->arguments()[a];
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  3269
          }
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  3270
          if (op->code() == lir_virtual_call) {
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  3271
            call = new LIR_OpJavaCall(op->code(), callop->method(), callop->receiver(), FrameMap::g1_long_single_opr,
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  3272
                                      callop->vtable_offset(), arguments, callop->info());
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  3273
          } else {
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  3274
            call = new LIR_OpJavaCall(op->code(), callop->method(), callop->receiver(), FrameMap::g1_long_single_opr,
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  3275
                                      callop->addr(), arguments, callop->info());
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  3276
          }
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  3277
          inst->at_put(i - 1, call);
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  3278
          inst->insert_before(i + 1, new LIR_Op1(lir_unpack64, FrameMap::g1_long_single_opr, callop->result_opr(),
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  3279
                                                 T_LONG, lir_patch_none, NULL));
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  3280
        }
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  3281
#endif
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3282
        break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3283
      }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3284
    }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3285
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3286
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3287
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3288
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3289
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3290
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3291
#undef __