src/hotspot/cpu/aarch64/c1_LIRAssembler_aarch64.cpp
author fyang
Wed, 26 Sep 2018 06:26:54 +0800
changeset 51875 e1368526699d
parent 51857 9978fea8a371
child 51963 8f0f7f2ae20b
permissions -rw-r--r--
8210413: AArch64: Optimize div/rem by constant in C1 Summary: Remove div-by-zero check for non-zero divisor and generate cheap instructions if divisor is power-of-2 Reviewed-by: aph Contributed-by: pengfei.li@arm.com
Ignore whitespace changes - Everywhere: Within whitespace: At end of lines:
29184
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
     1
/*
48856
c866eaca24cb 8194984: 9 Null pointer dereference defect groups related to ciMethodData::bci_to_data()
dlong
parents: 48127
diff changeset
     2
 * Copyright (c) 2000, 2018, Oracle and/or its affiliates. All rights reserved.
29184
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
     3
 * Copyright (c) 2014, Red Hat Inc. All rights reserved.
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
     4
 * DO NOT ALTER OR REMOVE COPYRIGHT NOTICES OR THIS FILE HEADER.
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
     5
 *
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
     6
 * This code is free software; you can redistribute it and/or modify it
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
     7
 * under the terms of the GNU General Public License version 2 only, as
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
     8
 * published by the Free Software Foundation.
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
     9
 *
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
    10
 * This code is distributed in the hope that it will be useful, but WITHOUT
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
    11
 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
    12
 * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
    13
 * version 2 for more details (a copy is included in the LICENSE file that
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
    14
 * accompanied this code).
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
    15
 *
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
    16
 * You should have received a copy of the GNU General Public License version
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
    17
 * 2 along with this work; if not, write to the Free Software Foundation,
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
    18
 * Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA.
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
    19
 *
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
    20
 * Please contact Oracle, 500 Oracle Parkway, Redwood Shores, CA 94065 USA
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
    21
 * or visit www.oracle.com if you need additional information or have any
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
    22
 * questions.
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
    23
 *
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
    24
 */
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
    25
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
    26
#include "precompiled.hpp"
50380
bec342339138 8204195: Clean up macroAssembler.inline.hpp and other inline.hpp files included in .hpp files
coleenp
parents: 50102
diff changeset
    27
#include "asm/macroAssembler.inline.hpp"
29184
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
    28
#include "asm/assembler.hpp"
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
    29
#include "c1/c1_CodeStubs.hpp"
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
    30
#include "c1/c1_Compilation.hpp"
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
    31
#include "c1/c1_LIRAssembler.hpp"
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
    32
#include "c1/c1_MacroAssembler.hpp"
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
    33
#include "c1/c1_Runtime1.hpp"
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
    34
#include "c1/c1_ValueStack.hpp"
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
    35
#include "ci/ciArrayKlass.hpp"
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
    36
#include "ci/ciInstance.hpp"
30764
fec48bf5a827 8079792: GC directory structure cleanup
pliden
parents: 29454
diff changeset
    37
#include "gc/shared/barrierSet.hpp"
49455
848864ed9b17 8199604: Rename CardTableModRefBS to CardTableBarrierSet
eosterlund
parents: 48856
diff changeset
    38
#include "gc/shared/cardTableBarrierSet.hpp"
30764
fec48bf5a827 8079792: GC directory structure cleanup
pliden
parents: 29454
diff changeset
    39
#include "gc/shared/collectedHeap.hpp"
29184
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
    40
#include "nativeInst_aarch64.hpp"
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
    41
#include "oops/objArrayKlass.hpp"
49480
d7df2dd501ce 8199809: Don't include frame.inline.hpp and other.inline.hpp from .hpp files
coleenp
parents: 49470
diff changeset
    42
#include "runtime/frame.inline.hpp"
29184
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
    43
#include "runtime/sharedRuntime.hpp"
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
    44
#include "vmreg_aarch64.inline.hpp"
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
    45
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
    46
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
    47
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
    48
#ifndef PRODUCT
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
    49
#define COMMENT(x)   do { __ block_comment(x); } while (0)
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
    50
#else
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
    51
#define COMMENT(x)
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
    52
#endif
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
    53
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
    54
NEEDS_CLEANUP // remove this definitions ?
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
    55
const Register IC_Klass    = rscratch2;   // where the IC klass is cached
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
    56
const Register SYNC_header = r0;   // synchronization header
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
    57
const Register SHIFT_count = r0;   // where count for shift operations must be
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
    58
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
    59
#define __ _masm->
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
    60
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
    61
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
    62
static void select_different_registers(Register preserve,
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
    63
                                       Register extra,
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
    64
                                       Register &tmp1,
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
    65
                                       Register &tmp2) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
    66
  if (tmp1 == preserve) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
    67
    assert_different_registers(tmp1, tmp2, extra);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
    68
    tmp1 = extra;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
    69
  } else if (tmp2 == preserve) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
    70
    assert_different_registers(tmp1, tmp2, extra);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
    71
    tmp2 = extra;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
    72
  }
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
    73
  assert_different_registers(preserve, tmp1, tmp2);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
    74
}
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
    75
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
    76
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
    77
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
    78
static void select_different_registers(Register preserve,
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
    79
                                       Register extra,
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
    80
                                       Register &tmp1,
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
    81
                                       Register &tmp2,
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
    82
                                       Register &tmp3) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
    83
  if (tmp1 == preserve) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
    84
    assert_different_registers(tmp1, tmp2, tmp3, extra);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
    85
    tmp1 = extra;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
    86
  } else if (tmp2 == preserve) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
    87
    assert_different_registers(tmp1, tmp2, tmp3, extra);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
    88
    tmp2 = extra;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
    89
  } else if (tmp3 == preserve) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
    90
    assert_different_registers(tmp1, tmp2, tmp3, extra);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
    91
    tmp3 = extra;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
    92
  }
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
    93
  assert_different_registers(preserve, tmp1, tmp2, tmp3);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
    94
}
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
    95
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
    96
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
    97
bool LIR_Assembler::is_small_constant(LIR_Opr opr) { Unimplemented(); return false; }
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
    98
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
    99
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   100
LIR_Opr LIR_Assembler::receiverOpr() {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   101
  return FrameMap::receiver_opr;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   102
}
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   103
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   104
LIR_Opr LIR_Assembler::osrBufferPointer() {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   105
  return FrameMap::as_pointer_opr(receiverOpr()->as_register());
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   106
}
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   107
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   108
//--------------fpu register translations-----------------------
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   109
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   110
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   111
address LIR_Assembler::float_constant(float f) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   112
  address const_addr = __ float_constant(f);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   113
  if (const_addr == NULL) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   114
    bailout("const section overflow");
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   115
    return __ code()->consts()->start();
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   116
  } else {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   117
    return const_addr;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   118
  }
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   119
}
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   120
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   121
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   122
address LIR_Assembler::double_constant(double d) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   123
  address const_addr = __ double_constant(d);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   124
  if (const_addr == NULL) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   125
    bailout("const section overflow");
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   126
    return __ code()->consts()->start();
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   127
  } else {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   128
    return const_addr;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   129
  }
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   130
}
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   131
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   132
address LIR_Assembler::int_constant(jlong n) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   133
  address const_addr = __ long_constant(n);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   134
  if (const_addr == NULL) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   135
    bailout("const section overflow");
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   136
    return __ code()->consts()->start();
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   137
  } else {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   138
    return const_addr;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   139
  }
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   140
}
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   141
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   142
void LIR_Assembler::set_24bit_FPU() { Unimplemented(); }
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   143
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   144
void LIR_Assembler::reset_FPU() { Unimplemented(); }
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   145
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   146
void LIR_Assembler::fpop() { Unimplemented(); }
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   147
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   148
void LIR_Assembler::fxch(int i) { Unimplemented(); }
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   149
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   150
void LIR_Assembler::fld(int i) { Unimplemented(); }
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   151
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   152
void LIR_Assembler::ffree(int i) { Unimplemented(); }
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   153
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   154
void LIR_Assembler::breakpoint() { Unimplemented(); }
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   155
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   156
void LIR_Assembler::push(LIR_Opr opr) { Unimplemented(); }
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   157
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   158
void LIR_Assembler::pop(LIR_Opr opr) { Unimplemented(); }
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   159
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   160
bool LIR_Assembler::is_literal_address(LIR_Address* addr) { Unimplemented(); return false; }
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   161
//-------------------------------------------
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   162
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   163
static Register as_reg(LIR_Opr op) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   164
  return op->is_double_cpu() ? op->as_register_lo() : op->as_register();
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   165
}
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   166
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   167
static jlong as_long(LIR_Opr data) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   168
  jlong result;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   169
  switch (data->type()) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   170
  case T_INT:
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   171
    result = (data->as_jint());
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   172
    break;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   173
  case T_LONG:
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   174
    result = (data->as_jlong());
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   175
    break;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   176
  default:
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   177
    ShouldNotReachHere();
35127
483603d4c7b2 8145553: Fix warnings in AArch64 directory
aph
parents: 33628
diff changeset
   178
    result = 0;  // unreachable
29184
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   179
  }
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   180
  return result;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   181
}
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   182
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   183
Address LIR_Assembler::as_Address(LIR_Address* addr, Register tmp) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   184
  Register base = addr->base()->as_pointer_register();
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   185
  LIR_Opr opr = addr->index();
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   186
  if (opr->is_cpu_register()) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   187
    Register index;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   188
    if (opr->is_single_cpu())
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   189
      index = opr->as_register();
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   190
    else
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   191
      index = opr->as_register_lo();
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   192
    assert(addr->disp() == 0, "must be");
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   193
    switch(opr->type()) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   194
      case T_INT:
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   195
        return Address(base, index, Address::sxtw(addr->scale()));
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   196
      case T_LONG:
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   197
        return Address(base, index, Address::lsl(addr->scale()));
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   198
      default:
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   199
        ShouldNotReachHere();
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   200
      }
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   201
  } else  {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   202
    intptr_t addr_offset = intptr_t(addr->disp());
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   203
    if (Address::offset_ok_for_immed(addr_offset, addr->scale()))
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   204
      return Address(base, addr_offset, Address::lsl(addr->scale()));
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   205
    else {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   206
      __ mov(tmp, addr_offset);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   207
      return Address(base, tmp, Address::lsl(addr->scale()));
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   208
    }
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   209
  }
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   210
  return Address();
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   211
}
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   212
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   213
Address LIR_Assembler::as_Address_hi(LIR_Address* addr) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   214
  ShouldNotReachHere();
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   215
  return Address();
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   216
}
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   217
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   218
Address LIR_Assembler::as_Address(LIR_Address* addr) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   219
  return as_Address(addr, rscratch1);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   220
}
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   221
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   222
Address LIR_Assembler::as_Address_lo(LIR_Address* addr) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   223
  return as_Address(addr, rscratch1);  // Ouch
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   224
  // FIXME: This needs to be much more clever.  See x86.
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   225
}
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   226
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   227
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   228
void LIR_Assembler::osr_entry() {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   229
  offsets()->set_value(CodeOffsets::OSR_Entry, code_offset());
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   230
  BlockBegin* osr_entry = compilation()->hir()->osr_entry();
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   231
  ValueStack* entry_state = osr_entry->state();
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   232
  int number_of_locks = entry_state->locks_size();
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   233
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   234
  // we jump here if osr happens with the interpreter
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   235
  // state set up to continue at the beginning of the
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   236
  // loop that triggered osr - in particular, we have
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   237
  // the following registers setup:
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   238
  //
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   239
  // r2: osr buffer
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   240
  //
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   241
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   242
  // build frame
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   243
  ciMethod* m = compilation()->method();
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   244
  __ build_frame(initial_frame_size_in_bytes(), bang_size_in_bytes());
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   245
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   246
  // OSR buffer is
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   247
  //
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   248
  // locals[nlocals-1..0]
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   249
  // monitors[0..number_of_locks]
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   250
  //
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   251
  // locals is a direct copy of the interpreter frame so in the osr buffer
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   252
  // so first slot in the local array is the last local from the interpreter
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   253
  // and last slot is local[0] (receiver) from the interpreter
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   254
  //
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   255
  // Similarly with locks. The first lock slot in the osr buffer is the nth lock
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   256
  // from the interpreter frame, the nth lock slot in the osr buffer is 0th lock
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   257
  // in the interpreter frame (the method lock if a sync method)
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   258
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   259
  // Initialize monitors in the compiled activation.
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   260
  //   r2: pointer to osr buffer
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   261
  //
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   262
  // All other registers are dead at this point and the locals will be
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   263
  // copied into place by code emitted in the IR.
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   264
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   265
  Register OSR_buf = osrBufferPointer()->as_pointer_register();
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   266
  { assert(frame::interpreter_frame_monitor_size() == BasicObjectLock::size(), "adjust code below");
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   267
    int monitor_offset = BytesPerWord * method()->max_locals() +
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   268
      (2 * BytesPerWord) * (number_of_locks - 1);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   269
    // SharedRuntime::OSR_migration_begin() packs BasicObjectLocks in
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   270
    // the OSR buffer using 2 word entries: first the lock and then
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   271
    // the oop.
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   272
    for (int i = 0; i < number_of_locks; i++) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   273
      int slot_offset = monitor_offset - ((i * 2) * BytesPerWord);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   274
#ifdef ASSERT
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   275
      // verify the interpreter's monitor has a non-null object
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   276
      {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   277
        Label L;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   278
        __ ldr(rscratch1, Address(OSR_buf, slot_offset + 1*BytesPerWord));
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   279
        __ cbnz(rscratch1, L);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   280
        __ stop("locked object is NULL");
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   281
        __ bind(L);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   282
      }
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   283
#endif
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   284
      __ ldr(r19, Address(OSR_buf, slot_offset + 0));
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   285
      __ str(r19, frame_map()->address_for_monitor_lock(i));
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   286
      __ ldr(r19, Address(OSR_buf, slot_offset + 1*BytesPerWord));
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   287
      __ str(r19, frame_map()->address_for_monitor_object(i));
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   288
    }
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   289
  }
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   290
}
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   291
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   292
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   293
// inline cache check; done before the frame is built.
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   294
int LIR_Assembler::check_icache() {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   295
  Register receiver = FrameMap::receiver_opr->as_register();
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   296
  Register ic_klass = IC_Klass;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   297
  int start_offset = __ offset();
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   298
  __ inline_cache_check(receiver, ic_klass);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   299
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   300
  // if icache check fails, then jump to runtime routine
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   301
  // Note: RECEIVER must still contain the receiver!
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   302
  Label dont;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   303
  __ br(Assembler::EQ, dont);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   304
  __ far_jump(RuntimeAddress(SharedRuntime::get_ic_miss_stub()));
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   305
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   306
  // We align the verified entry point unless the method body
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   307
  // (including its inline cache check) will fit in a single 64-byte
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   308
  // icache line.
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   309
  if (! method()->is_accessor() || __ offset() - start_offset > 4 * 4) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   310
    // force alignment after the cache check.
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   311
    __ align(CodeEntryAlignment);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   312
  }
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   313
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   314
  __ bind(dont);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   315
  return start_offset;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   316
}
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   317
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   318
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   319
void LIR_Assembler::jobject2reg(jobject o, Register reg) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   320
  if (o == NULL) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   321
    __ mov(reg, zr);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   322
  } else {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   323
    __ movoop(reg, o, /*immediate*/true);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   324
  }
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   325
}
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   326
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   327
void LIR_Assembler::deoptimize_trap(CodeEmitInfo *info) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   328
  address target = NULL;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   329
  relocInfo::relocType reloc_type = relocInfo::none;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   330
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   331
  switch (patching_id(info)) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   332
  case PatchingStub::access_field_id:
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   333
    target = Runtime1::entry_for(Runtime1::access_field_patching_id);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   334
    reloc_type = relocInfo::section_word_type;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   335
    break;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   336
  case PatchingStub::load_klass_id:
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   337
    target = Runtime1::entry_for(Runtime1::load_klass_patching_id);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   338
    reloc_type = relocInfo::metadata_type;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   339
    break;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   340
  case PatchingStub::load_mirror_id:
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   341
    target = Runtime1::entry_for(Runtime1::load_mirror_patching_id);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   342
    reloc_type = relocInfo::oop_type;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   343
    break;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   344
  case PatchingStub::load_appendix_id:
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   345
    target = Runtime1::entry_for(Runtime1::load_appendix_patching_id);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   346
    reloc_type = relocInfo::oop_type;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   347
    break;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   348
  default: ShouldNotReachHere();
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   349
  }
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   350
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   351
  __ far_call(RuntimeAddress(target));
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   352
  add_call_info_here(info);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   353
}
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   354
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   355
void LIR_Assembler::jobject2reg_with_patching(Register reg, CodeEmitInfo *info) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   356
  deoptimize_trap(info);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   357
}
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   358
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   359
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   360
// This specifies the rsp decrement needed to build the frame
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   361
int LIR_Assembler::initial_frame_size_in_bytes() const {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   362
  // if rounding, must let FrameMap know!
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   363
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   364
  // The frame_map records size in slots (32bit word)
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   365
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   366
  // subtract two words to account for return address and link
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   367
  return (frame_map()->framesize() - (2*VMRegImpl::slots_per_word))  * VMRegImpl::stack_slot_size;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   368
}
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   369
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   370
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   371
int LIR_Assembler::emit_exception_handler() {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   372
  // if the last instruction is a call (typically to do a throw which
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   373
  // is coming at the end after block reordering) the return address
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   374
  // must still point into the code area in order to avoid assertion
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   375
  // failures when searching for the corresponding bci => add a nop
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   376
  // (was bug 5/14/1999 - gri)
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   377
  __ nop();
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   378
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   379
  // generate code for exception handler
42650
1f304d0c888b 8171008: Integrate AOT compiler into JDK
kvn
parents: 42551
diff changeset
   380
  address handler_base = __ start_a_stub(exception_handler_size());
29184
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   381
  if (handler_base == NULL) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   382
    // not enough space left for the handler
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   383
    bailout("exception handler overflow");
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   384
    return -1;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   385
  }
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   386
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   387
  int offset = code_offset();
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   388
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   389
  // the exception oop and pc are in r0, and r3
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   390
  // no other registers need to be preserved, so invalidate them
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   391
  __ invalidate_registers(false, true, true, false, true, true);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   392
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   393
  // check that there is really an exception
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   394
  __ verify_not_null_oop(r0);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   395
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   396
  // search an exception handler (r0: exception oop, r3: throwing pc)
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   397
  __ far_call(RuntimeAddress(Runtime1::entry_for(Runtime1::handle_exception_from_callee_id)));  __ should_not_reach_here();
42650
1f304d0c888b 8171008: Integrate AOT compiler into JDK
kvn
parents: 42551
diff changeset
   398
  guarantee(code_offset() - offset <= exception_handler_size(), "overflow");
29184
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   399
  __ end_a_stub();
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   400
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   401
  return offset;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   402
}
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   403
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   404
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   405
// Emit the code to remove the frame from the stack in the exception
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   406
// unwind path.
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   407
int LIR_Assembler::emit_unwind_handler() {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   408
#ifndef PRODUCT
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   409
  if (CommentedAssembly) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   410
    _masm->block_comment("Unwind handler");
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   411
  }
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   412
#endif
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   413
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   414
  int offset = code_offset();
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   415
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   416
  // Fetch the exception from TLS and clear out exception related thread state
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   417
  __ ldr(r0, Address(rthread, JavaThread::exception_oop_offset()));
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   418
  __ str(zr, Address(rthread, JavaThread::exception_oop_offset()));
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   419
  __ str(zr, Address(rthread, JavaThread::exception_pc_offset()));
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   420
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   421
  __ bind(_unwind_handler_entry);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   422
  __ verify_not_null_oop(r0);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   423
  if (method()->is_synchronized() || compilation()->env()->dtrace_method_probes()) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   424
    __ mov(r19, r0);  // Preserve the exception
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   425
  }
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   426
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   427
  // Preform needed unlocking
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   428
  MonitorExitStub* stub = NULL;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   429
  if (method()->is_synchronized()) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   430
    monitor_address(0, FrameMap::r0_opr);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   431
    stub = new MonitorExitStub(FrameMap::r0_opr, true, 0);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   432
    __ unlock_object(r5, r4, r0, *stub->entry());
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   433
    __ bind(*stub->continuation());
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   434
  }
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   435
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   436
  if (compilation()->env()->dtrace_method_probes()) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   437
    __ call_Unimplemented();
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   438
#if 0
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   439
    __ movptr(Address(rsp, 0), rax);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   440
    __ mov_metadata(Address(rsp, sizeof(void*)), method()->constant_encoding());
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   441
    __ call(RuntimeAddress(CAST_FROM_FN_PTR(address, SharedRuntime::dtrace_method_exit)));
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   442
#endif
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   443
  }
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   444
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   445
  if (method()->is_synchronized() || compilation()->env()->dtrace_method_probes()) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   446
    __ mov(r0, r19);  // Restore the exception
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   447
  }
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   448
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   449
  // remove the activation and dispatch to the unwind handler
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   450
  __ block_comment("remove_frame and dispatch to the unwind handler");
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   451
  __ remove_frame(initial_frame_size_in_bytes());
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   452
  __ far_jump(RuntimeAddress(Runtime1::entry_for(Runtime1::unwind_exception_id)));
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   453
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   454
  // Emit the slow path assembly
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   455
  if (stub != NULL) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   456
    stub->emit_code(this);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   457
  }
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   458
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   459
  return offset;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   460
}
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   461
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   462
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   463
int LIR_Assembler::emit_deopt_handler() {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   464
  // if the last instruction is a call (typically to do a throw which
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   465
  // is coming at the end after block reordering) the return address
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   466
  // must still point into the code area in order to avoid assertion
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   467
  // failures when searching for the corresponding bci => add a nop
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   468
  // (was bug 5/14/1999 - gri)
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   469
  __ nop();
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   470
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   471
  // generate code for exception handler
42650
1f304d0c888b 8171008: Integrate AOT compiler into JDK
kvn
parents: 42551
diff changeset
   472
  address handler_base = __ start_a_stub(deopt_handler_size());
29184
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   473
  if (handler_base == NULL) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   474
    // not enough space left for the handler
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   475
    bailout("deopt handler overflow");
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   476
    return -1;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   477
  }
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   478
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   479
  int offset = code_offset();
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   480
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   481
  __ adr(lr, pc());
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   482
  __ far_jump(RuntimeAddress(SharedRuntime::deopt_blob()->unpack()));
42650
1f304d0c888b 8171008: Integrate AOT compiler into JDK
kvn
parents: 42551
diff changeset
   483
  guarantee(code_offset() - offset <= deopt_handler_size(), "overflow");
29184
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   484
  __ end_a_stub();
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   485
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   486
  return offset;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   487
}
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   488
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   489
void LIR_Assembler::add_debug_info_for_branch(address adr, CodeEmitInfo* info) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   490
  _masm->code_section()->relocate(adr, relocInfo::poll_type);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   491
  int pc_offset = code_offset();
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   492
  flush_debug_info(pc_offset);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   493
  info->record_debug_info(compilation()->debug_info_recorder(), pc_offset);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   494
  if (info->exception_handlers() != NULL) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   495
    compilation()->add_exception_handlers_for_pco(pc_offset, info->exception_handlers());
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   496
  }
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   497
}
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   498
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   499
void LIR_Assembler::return_op(LIR_Opr result) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   500
  assert(result->is_illegal() || !result->is_single_cpu() || result->as_register() == r0, "word returns are in r0,");
43439
5e03c9ba74f3 8172144: AArch64: Implement "JEP 270: Reserved Stack Areas for Critical Sections"
aph
parents: 42911
diff changeset
   501
29184
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   502
  // Pop the stack before the safepoint code
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   503
  __ remove_frame(initial_frame_size_in_bytes());
43439
5e03c9ba74f3 8172144: AArch64: Implement "JEP 270: Reserved Stack Areas for Critical Sections"
aph
parents: 42911
diff changeset
   504
5e03c9ba74f3 8172144: AArch64: Implement "JEP 270: Reserved Stack Areas for Critical Sections"
aph
parents: 42911
diff changeset
   505
  if (StackReservedPages > 0 && compilation()->has_reserved_stack_access()) {
5e03c9ba74f3 8172144: AArch64: Implement "JEP 270: Reserved Stack Areas for Critical Sections"
aph
parents: 42911
diff changeset
   506
    __ reserved_stack_check();
5e03c9ba74f3 8172144: AArch64: Implement "JEP 270: Reserved Stack Areas for Critical Sections"
aph
parents: 42911
diff changeset
   507
  }
5e03c9ba74f3 8172144: AArch64: Implement "JEP 270: Reserved Stack Areas for Critical Sections"
aph
parents: 42911
diff changeset
   508
29184
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   509
  address polling_page(os::get_polling_page());
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   510
  __ read_polling_page(rscratch1, polling_page, relocInfo::poll_return_type);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   511
  __ ret(lr);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   512
}
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   513
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   514
int LIR_Assembler::safepoint_poll(LIR_Opr tmp, CodeEmitInfo* info) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   515
  address polling_page(os::get_polling_page());
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   516
  guarantee(info != NULL, "Shouldn't be NULL");
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   517
  assert(os::is_poll_address(polling_page), "should be");
48127
efc459cf351e 8189596: AArch64: implementation for Thread-local handshakes
aph
parents: 47773
diff changeset
   518
  __ get_polling_page(rscratch1, polling_page, relocInfo::poll_type);
29184
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   519
  add_debug_info_for_branch(info);  // This isn't just debug info:
48127
efc459cf351e 8189596: AArch64: implementation for Thread-local handshakes
aph
parents: 47773
diff changeset
   520
                                    // it's the oop map
29184
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   521
  __ read_polling_page(rscratch1, relocInfo::poll_type);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   522
  return __ offset();
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   523
}
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   524
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   525
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   526
void LIR_Assembler::move_regs(Register from_reg, Register to_reg) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   527
  if (from_reg == r31_sp)
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   528
    from_reg = sp;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   529
  if (to_reg == r31_sp)
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   530
    to_reg = sp;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   531
  __ mov(to_reg, from_reg);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   532
}
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   533
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   534
void LIR_Assembler::swap_reg(Register a, Register b) { Unimplemented(); }
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   535
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   536
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   537
void LIR_Assembler::const2reg(LIR_Opr src, LIR_Opr dest, LIR_PatchCode patch_code, CodeEmitInfo* info) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   538
  assert(src->is_constant(), "should not call otherwise");
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   539
  assert(dest->is_register(), "should not call otherwise");
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   540
  LIR_Const* c = src->as_constant_ptr();
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   541
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   542
  switch (c->type()) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   543
    case T_INT: {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   544
      assert(patch_code == lir_patch_none, "no patching handled here");
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   545
      __ movw(dest->as_register(), c->as_jint());
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   546
      break;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   547
    }
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   548
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   549
    case T_ADDRESS: {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   550
      assert(patch_code == lir_patch_none, "no patching handled here");
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   551
      __ mov(dest->as_register(), c->as_jint());
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   552
      break;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   553
    }
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   554
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   555
    case T_LONG: {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   556
      assert(patch_code == lir_patch_none, "no patching handled here");
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   557
      __ mov(dest->as_register_lo(), (intptr_t)c->as_jlong());
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   558
      break;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   559
    }
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   560
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   561
    case T_OBJECT: {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   562
        if (patch_code == lir_patch_none) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   563
          jobject2reg(c->as_jobject(), dest->as_register());
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   564
        } else {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   565
          jobject2reg_with_patching(dest->as_register(), info);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   566
        }
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   567
      break;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   568
    }
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   569
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   570
    case T_METADATA: {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   571
      if (patch_code != lir_patch_none) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   572
        klass2reg_with_patching(dest->as_register(), info);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   573
      } else {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   574
        __ mov_metadata(dest->as_register(), c->as_metadata());
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   575
      }
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   576
      break;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   577
    }
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   578
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   579
    case T_FLOAT: {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   580
      if (__ operand_valid_for_float_immediate(c->as_jfloat())) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   581
        __ fmovs(dest->as_float_reg(), (c->as_jfloat()));
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   582
      } else {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   583
        __ adr(rscratch1, InternalAddress(float_constant(c->as_jfloat())));
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   584
        __ ldrs(dest->as_float_reg(), Address(rscratch1));
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   585
      }
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   586
      break;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   587
    }
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   588
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   589
    case T_DOUBLE: {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   590
      if (__ operand_valid_for_float_immediate(c->as_jdouble())) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   591
        __ fmovd(dest->as_double_reg(), (c->as_jdouble()));
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   592
      } else {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   593
        __ adr(rscratch1, InternalAddress(double_constant(c->as_jdouble())));
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   594
        __ ldrd(dest->as_double_reg(), Address(rscratch1));
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   595
      }
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   596
      break;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   597
    }
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   598
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   599
    default:
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   600
      ShouldNotReachHere();
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   601
  }
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   602
}
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   603
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   604
void LIR_Assembler::const2stack(LIR_Opr src, LIR_Opr dest) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   605
  LIR_Const* c = src->as_constant_ptr();
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   606
  switch (c->type()) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   607
  case T_OBJECT:
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   608
    {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   609
      if (! c->as_jobject())
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   610
        __ str(zr, frame_map()->address_for_slot(dest->single_stack_ix()));
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   611
      else {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   612
        const2reg(src, FrameMap::rscratch1_opr, lir_patch_none, NULL);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   613
        reg2stack(FrameMap::rscratch1_opr, dest, c->type(), false);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   614
      }
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   615
    }
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   616
    break;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   617
  case T_ADDRESS:
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   618
    {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   619
      const2reg(src, FrameMap::rscratch1_opr, lir_patch_none, NULL);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   620
      reg2stack(FrameMap::rscratch1_opr, dest, c->type(), false);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   621
    }
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   622
  case T_INT:
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   623
  case T_FLOAT:
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   624
    {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   625
      Register reg = zr;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   626
      if (c->as_jint_bits() == 0)
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   627
        __ strw(zr, frame_map()->address_for_slot(dest->single_stack_ix()));
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   628
      else {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   629
        __ movw(rscratch1, c->as_jint_bits());
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   630
        __ strw(rscratch1, frame_map()->address_for_slot(dest->single_stack_ix()));
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   631
      }
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   632
    }
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   633
    break;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   634
  case T_LONG:
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   635
  case T_DOUBLE:
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   636
    {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   637
      Register reg = zr;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   638
      if (c->as_jlong_bits() == 0)
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   639
        __ str(zr, frame_map()->address_for_slot(dest->double_stack_ix(),
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   640
                                                 lo_word_offset_in_bytes));
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   641
      else {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   642
        __ mov(rscratch1, (intptr_t)c->as_jlong_bits());
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   643
        __ str(rscratch1, frame_map()->address_for_slot(dest->double_stack_ix(),
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   644
                                                        lo_word_offset_in_bytes));
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   645
      }
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   646
    }
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   647
    break;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   648
  default:
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   649
    ShouldNotReachHere();
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   650
  }
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   651
}
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   652
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   653
void LIR_Assembler::const2mem(LIR_Opr src, LIR_Opr dest, BasicType type, CodeEmitInfo* info, bool wide) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   654
  assert(src->is_constant(), "should not call otherwise");
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   655
  LIR_Const* c = src->as_constant_ptr();
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   656
  LIR_Address* to_addr = dest->as_address_ptr();
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   657
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   658
  void (Assembler::* insn)(Register Rt, const Address &adr);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   659
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   660
  switch (type) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   661
  case T_ADDRESS:
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   662
    assert(c->as_jint() == 0, "should be");
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   663
    insn = &Assembler::str;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   664
    break;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   665
  case T_LONG:
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   666
    assert(c->as_jlong() == 0, "should be");
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   667
    insn = &Assembler::str;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   668
    break;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   669
  case T_INT:
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   670
    assert(c->as_jint() == 0, "should be");
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   671
    insn = &Assembler::strw;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   672
    break;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   673
  case T_OBJECT:
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   674
  case T_ARRAY:
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   675
    assert(c->as_jobject() == 0, "should be");
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   676
    if (UseCompressedOops && !wide) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   677
      insn = &Assembler::strw;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   678
    } else {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   679
      insn = &Assembler::str;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   680
    }
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   681
    break;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   682
  case T_CHAR:
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   683
  case T_SHORT:
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   684
    assert(c->as_jint() == 0, "should be");
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   685
    insn = &Assembler::strh;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   686
    break;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   687
  case T_BOOLEAN:
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   688
  case T_BYTE:
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   689
    assert(c->as_jint() == 0, "should be");
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   690
    insn = &Assembler::strb;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   691
    break;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   692
  default:
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   693
    ShouldNotReachHere();
35127
483603d4c7b2 8145553: Fix warnings in AArch64 directory
aph
parents: 33628
diff changeset
   694
    insn = &Assembler::str;  // unreachable
29184
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   695
  }
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   696
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   697
  if (info) add_debug_info_for_null_check_here(info);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   698
  (_masm->*insn)(zr, as_Address(to_addr, rscratch1));
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   699
}
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   700
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   701
void LIR_Assembler::reg2reg(LIR_Opr src, LIR_Opr dest) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   702
  assert(src->is_register(), "should not call otherwise");
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   703
  assert(dest->is_register(), "should not call otherwise");
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   704
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   705
  // move between cpu-registers
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   706
  if (dest->is_single_cpu()) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   707
    if (src->type() == T_LONG) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   708
      // Can do LONG -> OBJECT
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   709
      move_regs(src->as_register_lo(), dest->as_register());
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   710
      return;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   711
    }
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   712
    assert(src->is_single_cpu(), "must match");
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   713
    if (src->type() == T_OBJECT) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   714
      __ verify_oop(src->as_register());
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   715
    }
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   716
    move_regs(src->as_register(), dest->as_register());
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   717
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   718
  } else if (dest->is_double_cpu()) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   719
    if (src->type() == T_OBJECT || src->type() == T_ARRAY) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   720
      // Surprising to me but we can see move of a long to t_object
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   721
      __ verify_oop(src->as_register());
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   722
      move_regs(src->as_register(), dest->as_register_lo());
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   723
      return;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   724
    }
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   725
    assert(src->is_double_cpu(), "must match");
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   726
    Register f_lo = src->as_register_lo();
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   727
    Register f_hi = src->as_register_hi();
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   728
    Register t_lo = dest->as_register_lo();
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   729
    Register t_hi = dest->as_register_hi();
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   730
    assert(f_hi == f_lo, "must be same");
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   731
    assert(t_hi == t_lo, "must be same");
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   732
    move_regs(f_lo, t_lo);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   733
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   734
  } else if (dest->is_single_fpu()) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   735
    __ fmovs(dest->as_float_reg(), src->as_float_reg());
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   736
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   737
  } else if (dest->is_double_fpu()) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   738
    __ fmovd(dest->as_double_reg(), src->as_double_reg());
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   739
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   740
  } else {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   741
    ShouldNotReachHere();
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   742
  }
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   743
}
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   744
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   745
void LIR_Assembler::reg2stack(LIR_Opr src, LIR_Opr dest, BasicType type, bool pop_fpu_stack) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   746
  if (src->is_single_cpu()) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   747
    if (type == T_ARRAY || type == T_OBJECT) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   748
      __ str(src->as_register(), frame_map()->address_for_slot(dest->single_stack_ix()));
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   749
      __ verify_oop(src->as_register());
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   750
    } else if (type == T_METADATA || type == T_DOUBLE) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   751
      __ str(src->as_register(), frame_map()->address_for_slot(dest->single_stack_ix()));
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   752
    } else {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   753
      __ strw(src->as_register(), frame_map()->address_for_slot(dest->single_stack_ix()));
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   754
    }
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   755
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   756
  } else if (src->is_double_cpu()) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   757
    Address dest_addr_LO = frame_map()->address_for_slot(dest->double_stack_ix(), lo_word_offset_in_bytes);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   758
    __ str(src->as_register_lo(), dest_addr_LO);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   759
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   760
  } else if (src->is_single_fpu()) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   761
    Address dest_addr = frame_map()->address_for_slot(dest->single_stack_ix());
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   762
    __ strs(src->as_float_reg(), dest_addr);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   763
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   764
  } else if (src->is_double_fpu()) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   765
    Address dest_addr = frame_map()->address_for_slot(dest->double_stack_ix());
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   766
    __ strd(src->as_double_reg(), dest_addr);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   767
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   768
  } else {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   769
    ShouldNotReachHere();
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   770
  }
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   771
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   772
}
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   773
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   774
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   775
void LIR_Assembler::reg2mem(LIR_Opr src, LIR_Opr dest, BasicType type, LIR_PatchCode patch_code, CodeEmitInfo* info, bool pop_fpu_stack, bool wide, bool /* unaligned */) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   776
  LIR_Address* to_addr = dest->as_address_ptr();
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   777
  PatchingStub* patch = NULL;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   778
  Register compressed_src = rscratch1;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   779
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   780
  if (patch_code != lir_patch_none) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   781
    deoptimize_trap(info);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   782
    return;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   783
  }
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   784
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   785
  if (type == T_ARRAY || type == T_OBJECT) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   786
    __ verify_oop(src->as_register());
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   787
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   788
    if (UseCompressedOops && !wide) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   789
      __ encode_heap_oop(compressed_src, src->as_register());
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   790
    } else {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   791
      compressed_src = src->as_register();
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   792
    }
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   793
  }
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   794
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   795
  int null_check_here = code_offset();
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   796
  switch (type) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   797
    case T_FLOAT: {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   798
      __ strs(src->as_float_reg(), as_Address(to_addr));
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   799
      break;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   800
    }
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   801
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   802
    case T_DOUBLE: {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   803
      __ strd(src->as_double_reg(), as_Address(to_addr));
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   804
      break;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   805
    }
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   806
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   807
    case T_ARRAY:   // fall through
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   808
    case T_OBJECT:  // fall through
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   809
      if (UseCompressedOops && !wide) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   810
        __ strw(compressed_src, as_Address(to_addr, rscratch2));
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   811
      } else {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   812
         __ str(compressed_src, as_Address(to_addr));
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   813
      }
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   814
      break;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   815
    case T_METADATA:
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   816
      // We get here to store a method pointer to the stack to pass to
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   817
      // a dtrace runtime call. This can't work on 64 bit with
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   818
      // compressed klass ptrs: T_METADATA can be a compressed klass
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   819
      // ptr or a 64 bit method pointer.
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   820
      ShouldNotReachHere();
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   821
      __ str(src->as_register(), as_Address(to_addr));
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   822
      break;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   823
    case T_ADDRESS:
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   824
      __ str(src->as_register(), as_Address(to_addr));
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   825
      break;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   826
    case T_INT:
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   827
      __ strw(src->as_register(), as_Address(to_addr));
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   828
      break;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   829
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   830
    case T_LONG: {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   831
      __ str(src->as_register_lo(), as_Address_lo(to_addr));
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   832
      break;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   833
    }
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   834
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   835
    case T_BYTE:    // fall through
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   836
    case T_BOOLEAN: {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   837
      __ strb(src->as_register(), as_Address(to_addr));
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   838
      break;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   839
    }
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   840
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   841
    case T_CHAR:    // fall through
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   842
    case T_SHORT:
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   843
      __ strh(src->as_register(), as_Address(to_addr));
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   844
      break;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   845
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   846
    default:
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   847
      ShouldNotReachHere();
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   848
  }
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   849
  if (info != NULL) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   850
    add_debug_info_for_null_check(null_check_here, info);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   851
  }
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   852
}
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   853
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   854
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   855
void LIR_Assembler::stack2reg(LIR_Opr src, LIR_Opr dest, BasicType type) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   856
  assert(src->is_stack(), "should not call otherwise");
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   857
  assert(dest->is_register(), "should not call otherwise");
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   858
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   859
  if (dest->is_single_cpu()) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   860
    if (type == T_ARRAY || type == T_OBJECT) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   861
      __ ldr(dest->as_register(), frame_map()->address_for_slot(src->single_stack_ix()));
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   862
      __ verify_oop(dest->as_register());
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   863
    } else if (type == T_METADATA) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   864
      __ ldr(dest->as_register(), frame_map()->address_for_slot(src->single_stack_ix()));
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   865
    } else {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   866
      __ ldrw(dest->as_register(), frame_map()->address_for_slot(src->single_stack_ix()));
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   867
    }
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   868
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   869
  } else if (dest->is_double_cpu()) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   870
    Address src_addr_LO = frame_map()->address_for_slot(src->double_stack_ix(), lo_word_offset_in_bytes);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   871
    __ ldr(dest->as_register_lo(), src_addr_LO);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   872
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   873
  } else if (dest->is_single_fpu()) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   874
    Address src_addr = frame_map()->address_for_slot(src->single_stack_ix());
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   875
    __ ldrs(dest->as_float_reg(), src_addr);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   876
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   877
  } else if (dest->is_double_fpu()) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   878
    Address src_addr = frame_map()->address_for_slot(src->double_stack_ix());
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   879
    __ ldrd(dest->as_double_reg(), src_addr);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   880
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   881
  } else {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   882
    ShouldNotReachHere();
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   883
  }
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   884
}
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   885
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   886
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   887
void LIR_Assembler::klass2reg_with_patching(Register reg, CodeEmitInfo* info) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   888
  address target = NULL;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   889
  relocInfo::relocType reloc_type = relocInfo::none;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   890
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   891
  switch (patching_id(info)) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   892
  case PatchingStub::access_field_id:
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   893
    target = Runtime1::entry_for(Runtime1::access_field_patching_id);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   894
    reloc_type = relocInfo::section_word_type;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   895
    break;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   896
  case PatchingStub::load_klass_id:
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   897
    target = Runtime1::entry_for(Runtime1::load_klass_patching_id);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   898
    reloc_type = relocInfo::metadata_type;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   899
    break;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   900
  case PatchingStub::load_mirror_id:
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   901
    target = Runtime1::entry_for(Runtime1::load_mirror_patching_id);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   902
    reloc_type = relocInfo::oop_type;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   903
    break;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   904
  case PatchingStub::load_appendix_id:
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   905
    target = Runtime1::entry_for(Runtime1::load_appendix_patching_id);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   906
    reloc_type = relocInfo::oop_type;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   907
    break;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   908
  default: ShouldNotReachHere();
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   909
  }
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   910
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   911
  __ far_call(RuntimeAddress(target));
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   912
  add_call_info_here(info);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   913
}
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   914
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   915
void LIR_Assembler::stack2stack(LIR_Opr src, LIR_Opr dest, BasicType type) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   916
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   917
  LIR_Opr temp;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   918
  if (type == T_LONG || type == T_DOUBLE)
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   919
    temp = FrameMap::rscratch1_long_opr;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   920
  else
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   921
    temp = FrameMap::rscratch1_opr;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   922
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   923
  stack2reg(src, temp, src->type());
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   924
  reg2stack(temp, dest, dest->type(), false);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   925
}
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   926
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   927
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   928
void LIR_Assembler::mem2reg(LIR_Opr src, LIR_Opr dest, BasicType type, LIR_PatchCode patch_code, CodeEmitInfo* info, bool wide, bool /* unaligned */) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   929
  LIR_Address* addr = src->as_address_ptr();
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   930
  LIR_Address* from_addr = src->as_address_ptr();
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   931
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   932
  if (addr->base()->type() == T_OBJECT) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   933
    __ verify_oop(addr->base()->as_pointer_register());
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   934
  }
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   935
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   936
  if (patch_code != lir_patch_none) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   937
    deoptimize_trap(info);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   938
    return;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   939
  }
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   940
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   941
  if (info != NULL) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   942
    add_debug_info_for_null_check_here(info);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   943
  }
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   944
  int null_check_here = code_offset();
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   945
  switch (type) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   946
    case T_FLOAT: {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   947
      __ ldrs(dest->as_float_reg(), as_Address(from_addr));
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   948
      break;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   949
    }
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   950
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   951
    case T_DOUBLE: {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   952
      __ ldrd(dest->as_double_reg(), as_Address(from_addr));
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   953
      break;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   954
    }
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   955
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   956
    case T_ARRAY:   // fall through
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   957
    case T_OBJECT:  // fall through
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   958
      if (UseCompressedOops && !wide) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   959
        __ ldrw(dest->as_register(), as_Address(from_addr));
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   960
      } else {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   961
         __ ldr(dest->as_register(), as_Address(from_addr));
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   962
      }
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   963
      break;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   964
    case T_METADATA:
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   965
      // We get here to store a method pointer to the stack to pass to
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   966
      // a dtrace runtime call. This can't work on 64 bit with
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   967
      // compressed klass ptrs: T_METADATA can be a compressed klass
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   968
      // ptr or a 64 bit method pointer.
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   969
      ShouldNotReachHere();
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   970
      __ ldr(dest->as_register(), as_Address(from_addr));
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   971
      break;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   972
    case T_ADDRESS:
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   973
      // FIXME: OMG this is a horrible kludge.  Any offset from an
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   974
      // address that matches klass_offset_in_bytes() will be loaded
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   975
      // as a word, not a long.
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   976
      if (UseCompressedClassPointers && addr->disp() == oopDesc::klass_offset_in_bytes()) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   977
        __ ldrw(dest->as_register(), as_Address(from_addr));
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   978
      } else {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   979
        __ ldr(dest->as_register(), as_Address(from_addr));
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   980
      }
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   981
      break;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   982
    case T_INT:
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   983
      __ ldrw(dest->as_register(), as_Address(from_addr));
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   984
      break;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   985
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   986
    case T_LONG: {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   987
      __ ldr(dest->as_register_lo(), as_Address_lo(from_addr));
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   988
      break;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   989
    }
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   990
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   991
    case T_BYTE:
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   992
      __ ldrsb(dest->as_register(), as_Address(from_addr));
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   993
      break;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   994
    case T_BOOLEAN: {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   995
      __ ldrb(dest->as_register(), as_Address(from_addr));
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   996
      break;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   997
    }
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   998
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
   999
    case T_CHAR:
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1000
      __ ldrh(dest->as_register(), as_Address(from_addr));
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1001
      break;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1002
    case T_SHORT:
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1003
      __ ldrsh(dest->as_register(), as_Address(from_addr));
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1004
      break;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1005
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1006
    default:
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1007
      ShouldNotReachHere();
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1008
  }
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1009
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1010
  if (type == T_ARRAY || type == T_OBJECT) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1011
    if (UseCompressedOops && !wide) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1012
      __ decode_heap_oop(dest->as_register());
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1013
    }
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1014
    __ verify_oop(dest->as_register());
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1015
  } else if (type == T_ADDRESS && addr->disp() == oopDesc::klass_offset_in_bytes()) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1016
    if (UseCompressedClassPointers) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1017
      __ decode_klass_not_null(dest->as_register());
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1018
    }
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1019
  }
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1020
}
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1021
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1022
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1023
int LIR_Assembler::array_element_size(BasicType type) const {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1024
  int elem_size = type2aelembytes(type);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1025
  return exact_log2(elem_size);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1026
}
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1027
42653
62a5d76872d4 8162338: AArch64: Intrinsify fused mac operations
roland
parents: 42650
diff changeset
  1028
62a5d76872d4 8162338: AArch64: Intrinsify fused mac operations
roland
parents: 42650
diff changeset
  1029
void LIR_Assembler::emit_op3(LIR_Op3* op) {
62a5d76872d4 8162338: AArch64: Intrinsify fused mac operations
roland
parents: 42650
diff changeset
  1030
  switch (op->code()) {
62a5d76872d4 8162338: AArch64: Intrinsify fused mac operations
roland
parents: 42650
diff changeset
  1031
  case lir_idiv:
62a5d76872d4 8162338: AArch64: Intrinsify fused mac operations
roland
parents: 42650
diff changeset
  1032
  case lir_irem:
51875
e1368526699d 8210413: AArch64: Optimize div/rem by constant in C1
fyang
parents: 51857
diff changeset
  1033
    arithmetic_idiv(op->code(),
e1368526699d 8210413: AArch64: Optimize div/rem by constant in C1
fyang
parents: 51857
diff changeset
  1034
                    op->in_opr1(),
e1368526699d 8210413: AArch64: Optimize div/rem by constant in C1
fyang
parents: 51857
diff changeset
  1035
                    op->in_opr2(),
e1368526699d 8210413: AArch64: Optimize div/rem by constant in C1
fyang
parents: 51857
diff changeset
  1036
                    op->in_opr3(),
e1368526699d 8210413: AArch64: Optimize div/rem by constant in C1
fyang
parents: 51857
diff changeset
  1037
                    op->result_opr(),
e1368526699d 8210413: AArch64: Optimize div/rem by constant in C1
fyang
parents: 51857
diff changeset
  1038
                    op->info());
42653
62a5d76872d4 8162338: AArch64: Intrinsify fused mac operations
roland
parents: 42650
diff changeset
  1039
    break;
62a5d76872d4 8162338: AArch64: Intrinsify fused mac operations
roland
parents: 42650
diff changeset
  1040
  case lir_fmad:
62a5d76872d4 8162338: AArch64: Intrinsify fused mac operations
roland
parents: 42650
diff changeset
  1041
    __ fmaddd(op->result_opr()->as_double_reg(),
62a5d76872d4 8162338: AArch64: Intrinsify fused mac operations
roland
parents: 42650
diff changeset
  1042
              op->in_opr1()->as_double_reg(),
62a5d76872d4 8162338: AArch64: Intrinsify fused mac operations
roland
parents: 42650
diff changeset
  1043
              op->in_opr2()->as_double_reg(),
62a5d76872d4 8162338: AArch64: Intrinsify fused mac operations
roland
parents: 42650
diff changeset
  1044
              op->in_opr3()->as_double_reg());
62a5d76872d4 8162338: AArch64: Intrinsify fused mac operations
roland
parents: 42650
diff changeset
  1045
    break;
62a5d76872d4 8162338: AArch64: Intrinsify fused mac operations
roland
parents: 42650
diff changeset
  1046
  case lir_fmaf:
62a5d76872d4 8162338: AArch64: Intrinsify fused mac operations
roland
parents: 42650
diff changeset
  1047
    __ fmadds(op->result_opr()->as_float_reg(),
62a5d76872d4 8162338: AArch64: Intrinsify fused mac operations
roland
parents: 42650
diff changeset
  1048
              op->in_opr1()->as_float_reg(),
62a5d76872d4 8162338: AArch64: Intrinsify fused mac operations
roland
parents: 42650
diff changeset
  1049
              op->in_opr2()->as_float_reg(),
62a5d76872d4 8162338: AArch64: Intrinsify fused mac operations
roland
parents: 42650
diff changeset
  1050
              op->in_opr3()->as_float_reg());
62a5d76872d4 8162338: AArch64: Intrinsify fused mac operations
roland
parents: 42650
diff changeset
  1051
    break;
62a5d76872d4 8162338: AArch64: Intrinsify fused mac operations
roland
parents: 42650
diff changeset
  1052
  default:      ShouldNotReachHere(); break;
62a5d76872d4 8162338: AArch64: Intrinsify fused mac operations
roland
parents: 42650
diff changeset
  1053
  }
29184
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1054
}
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1055
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1056
void LIR_Assembler::emit_opBranch(LIR_OpBranch* op) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1057
#ifdef ASSERT
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1058
  assert(op->block() == NULL || op->block()->label() == op->label(), "wrong label");
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1059
  if (op->block() != NULL)  _branch_target_blocks.append(op->block());
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1060
  if (op->ublock() != NULL) _branch_target_blocks.append(op->ublock());
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1061
#endif
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1062
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1063
  if (op->cond() == lir_cond_always) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1064
    if (op->info() != NULL) add_debug_info_for_branch(op->info());
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1065
    __ b(*(op->label()));
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1066
  } else {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1067
    Assembler::Condition acond;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1068
    if (op->code() == lir_cond_float_branch) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1069
      bool is_unordered = (op->ublock() == op->block());
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1070
      // Assembler::EQ does not permit unordered branches, so we add
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1071
      // another branch here.  Likewise, Assembler::NE does not permit
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1072
      // ordered branches.
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1073
      if (is_unordered && op->cond() == lir_cond_equal
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1074
          || !is_unordered && op->cond() == lir_cond_notEqual)
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1075
        __ br(Assembler::VS, *(op->ublock()->label()));
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1076
      switch(op->cond()) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1077
      case lir_cond_equal:        acond = Assembler::EQ; break;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1078
      case lir_cond_notEqual:     acond = Assembler::NE; break;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1079
      case lir_cond_less:         acond = (is_unordered ? Assembler::LT : Assembler::LO); break;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1080
      case lir_cond_lessEqual:    acond = (is_unordered ? Assembler::LE : Assembler::LS); break;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1081
      case lir_cond_greaterEqual: acond = (is_unordered ? Assembler::HS : Assembler::GE); break;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1082
      case lir_cond_greater:      acond = (is_unordered ? Assembler::HI : Assembler::GT); break;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1083
      default:                    ShouldNotReachHere();
35127
483603d4c7b2 8145553: Fix warnings in AArch64 directory
aph
parents: 33628
diff changeset
  1084
        acond = Assembler::EQ;  // unreachable
29184
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1085
      }
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1086
    } else {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1087
      switch (op->cond()) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1088
        case lir_cond_equal:        acond = Assembler::EQ; break;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1089
        case lir_cond_notEqual:     acond = Assembler::NE; break;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1090
        case lir_cond_less:         acond = Assembler::LT; break;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1091
        case lir_cond_lessEqual:    acond = Assembler::LE; break;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1092
        case lir_cond_greaterEqual: acond = Assembler::GE; break;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1093
        case lir_cond_greater:      acond = Assembler::GT; break;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1094
        case lir_cond_belowEqual:   acond = Assembler::LS; break;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1095
        case lir_cond_aboveEqual:   acond = Assembler::HS; break;
35127
483603d4c7b2 8145553: Fix warnings in AArch64 directory
aph
parents: 33628
diff changeset
  1096
        default:                    ShouldNotReachHere();
483603d4c7b2 8145553: Fix warnings in AArch64 directory
aph
parents: 33628
diff changeset
  1097
          acond = Assembler::EQ;  // unreachable
29184
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1098
      }
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1099
    }
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1100
    __ br(acond,*(op->label()));
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1101
  }
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1102
}
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1103
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1104
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1105
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1106
void LIR_Assembler::emit_opConvert(LIR_OpConvert* op) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1107
  LIR_Opr src  = op->in_opr();
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1108
  LIR_Opr dest = op->result_opr();
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1109
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1110
  switch (op->bytecode()) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1111
    case Bytecodes::_i2f:
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1112
      {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1113
        __ scvtfws(dest->as_float_reg(), src->as_register());
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1114
        break;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1115
      }
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1116
    case Bytecodes::_i2d:
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1117
      {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1118
        __ scvtfwd(dest->as_double_reg(), src->as_register());
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1119
        break;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1120
      }
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1121
    case Bytecodes::_l2d:
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1122
      {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1123
        __ scvtfd(dest->as_double_reg(), src->as_register_lo());
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1124
        break;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1125
      }
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1126
    case Bytecodes::_l2f:
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1127
      {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1128
        __ scvtfs(dest->as_float_reg(), src->as_register_lo());
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1129
        break;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1130
      }
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1131
    case Bytecodes::_f2d:
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1132
      {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1133
        __ fcvts(dest->as_double_reg(), src->as_float_reg());
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1134
        break;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1135
      }
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1136
    case Bytecodes::_d2f:
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1137
      {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1138
        __ fcvtd(dest->as_float_reg(), src->as_double_reg());
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1139
        break;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1140
      }
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1141
    case Bytecodes::_i2c:
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1142
      {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1143
        __ ubfx(dest->as_register(), src->as_register(), 0, 16);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1144
        break;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1145
      }
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1146
    case Bytecodes::_i2l:
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1147
      {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1148
        __ sxtw(dest->as_register_lo(), src->as_register());
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1149
        break;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1150
      }
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1151
    case Bytecodes::_i2s:
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1152
      {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1153
        __ sxth(dest->as_register(), src->as_register());
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1154
        break;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1155
      }
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1156
    case Bytecodes::_i2b:
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1157
      {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1158
        __ sxtb(dest->as_register(), src->as_register());
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1159
        break;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1160
      }
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1161
    case Bytecodes::_l2i:
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1162
      {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1163
        _masm->block_comment("FIXME: This could be a no-op");
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1164
        __ uxtw(dest->as_register(), src->as_register_lo());
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1165
        break;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1166
      }
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1167
    case Bytecodes::_d2l:
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1168
      {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1169
        __ fcvtzd(dest->as_register_lo(), src->as_double_reg());
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1170
        break;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1171
      }
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1172
    case Bytecodes::_f2i:
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1173
      {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1174
        __ fcvtzsw(dest->as_register(), src->as_float_reg());
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1175
        break;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1176
      }
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1177
    case Bytecodes::_f2l:
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1178
      {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1179
        __ fcvtzs(dest->as_register_lo(), src->as_float_reg());
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1180
        break;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1181
      }
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1182
    case Bytecodes::_d2i:
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1183
      {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1184
        __ fcvtzdw(dest->as_register(), src->as_double_reg());
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1185
        break;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1186
      }
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1187
    default: ShouldNotReachHere();
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1188
  }
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1189
}
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1190
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1191
void LIR_Assembler::emit_alloc_obj(LIR_OpAllocObj* op) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1192
  if (op->init_check()) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1193
    __ ldrb(rscratch1, Address(op->klass()->as_register(),
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1194
                               InstanceKlass::init_state_offset()));
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1195
    __ cmpw(rscratch1, InstanceKlass::fully_initialized);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1196
    add_debug_info_for_null_check_here(op->stub()->info());
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1197
    __ br(Assembler::NE, *op->stub()->entry());
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1198
  }
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1199
  __ allocate_object(op->obj()->as_register(),
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1200
                     op->tmp1()->as_register(),
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1201
                     op->tmp2()->as_register(),
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1202
                     op->header_size(),
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1203
                     op->object_size(),
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1204
                     op->klass()->as_register(),
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1205
                     *op->stub()->entry());
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1206
  __ bind(*op->stub()->continuation());
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1207
}
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1208
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1209
void LIR_Assembler::emit_alloc_array(LIR_OpAllocArray* op) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1210
  Register len =  op->len()->as_register();
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1211
  __ uxtw(len, len);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1212
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1213
  if (UseSlowPath ||
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1214
      (!UseFastNewObjectArray && (op->type() == T_OBJECT || op->type() == T_ARRAY)) ||
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1215
      (!UseFastNewTypeArray   && (op->type() != T_OBJECT && op->type() != T_ARRAY))) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1216
    __ b(*op->stub()->entry());
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1217
  } else {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1218
    Register tmp1 = op->tmp1()->as_register();
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1219
    Register tmp2 = op->tmp2()->as_register();
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1220
    Register tmp3 = op->tmp3()->as_register();
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1221
    if (len == tmp1) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1222
      tmp1 = tmp3;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1223
    } else if (len == tmp2) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1224
      tmp2 = tmp3;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1225
    } else if (len == tmp3) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1226
      // everything is ok
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1227
    } else {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1228
      __ mov(tmp3, len);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1229
    }
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1230
    __ allocate_array(op->obj()->as_register(),
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1231
                      len,
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1232
                      tmp1,
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1233
                      tmp2,
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1234
                      arrayOopDesc::header_size(op->type()),
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1235
                      array_element_size(op->type()),
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1236
                      op->klass()->as_register(),
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1237
                      *op->stub()->entry());
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1238
  }
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1239
  __ bind(*op->stub()->continuation());
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1240
}
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1241
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1242
void LIR_Assembler::type_profile_helper(Register mdo,
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1243
                                        ciMethodData *md, ciProfileData *data,
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1244
                                        Register recv, Label* update_done) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1245
  for (uint i = 0; i < ReceiverTypeData::row_limit(); i++) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1246
    Label next_test;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1247
    // See if the receiver is receiver[n].
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1248
    __ lea(rscratch2, Address(mdo, md->byte_offset_of_slot(data, ReceiverTypeData::receiver_offset(i))));
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1249
    __ ldr(rscratch1, Address(rscratch2));
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1250
    __ cmp(recv, rscratch1);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1251
    __ br(Assembler::NE, next_test);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1252
    Address data_addr(mdo, md->byte_offset_of_slot(data, ReceiverTypeData::receiver_count_offset(i)));
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1253
    __ addptr(data_addr, DataLayout::counter_increment);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1254
    __ b(*update_done);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1255
    __ bind(next_test);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1256
  }
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1257
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1258
  // Didn't find receiver; find next empty slot and fill it in
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1259
  for (uint i = 0; i < ReceiverTypeData::row_limit(); i++) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1260
    Label next_test;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1261
    __ lea(rscratch2,
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1262
           Address(mdo, md->byte_offset_of_slot(data, ReceiverTypeData::receiver_offset(i))));
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1263
    Address recv_addr(rscratch2);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1264
    __ ldr(rscratch1, recv_addr);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1265
    __ cbnz(rscratch1, next_test);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1266
    __ str(recv, recv_addr);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1267
    __ mov(rscratch1, DataLayout::counter_increment);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1268
    __ lea(rscratch2, Address(mdo, md->byte_offset_of_slot(data, ReceiverTypeData::receiver_count_offset(i))));
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1269
    __ str(rscratch1, Address(rscratch2));
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1270
    __ b(*update_done);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1271
    __ bind(next_test);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1272
  }
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1273
}
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1274
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1275
void LIR_Assembler::emit_typecheck_helper(LIR_OpTypeCheck *op, Label* success, Label* failure, Label* obj_is_null) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1276
  // we always need a stub for the failure case.
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1277
  CodeStub* stub = op->stub();
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1278
  Register obj = op->object()->as_register();
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1279
  Register k_RInfo = op->tmp1()->as_register();
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1280
  Register klass_RInfo = op->tmp2()->as_register();
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1281
  Register dst = op->result_opr()->as_register();
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1282
  ciKlass* k = op->klass();
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1283
  Register Rtmp1 = noreg;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1284
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1285
  // check if it needs to be profiled
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1286
  ciMethodData* md;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1287
  ciProfileData* data;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1288
35127
483603d4c7b2 8145553: Fix warnings in AArch64 directory
aph
parents: 33628
diff changeset
  1289
  const bool should_profile = op->should_profile();
483603d4c7b2 8145553: Fix warnings in AArch64 directory
aph
parents: 33628
diff changeset
  1290
483603d4c7b2 8145553: Fix warnings in AArch64 directory
aph
parents: 33628
diff changeset
  1291
  if (should_profile) {
29184
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1292
    ciMethod* method = op->profiled_method();
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1293
    assert(method != NULL, "Should have method");
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1294
    int bci = op->profiled_bci();
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1295
    md = method->method_data_or_null();
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1296
    assert(md != NULL, "Sanity");
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1297
    data = md->bci_to_data(bci);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1298
    assert(data != NULL,                "need data for type check");
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1299
    assert(data->is_ReceiverTypeData(), "need ReceiverTypeData for type check");
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1300
  }
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1301
  Label profile_cast_success, profile_cast_failure;
35127
483603d4c7b2 8145553: Fix warnings in AArch64 directory
aph
parents: 33628
diff changeset
  1302
  Label *success_target = should_profile ? &profile_cast_success : success;
483603d4c7b2 8145553: Fix warnings in AArch64 directory
aph
parents: 33628
diff changeset
  1303
  Label *failure_target = should_profile ? &profile_cast_failure : failure;
29184
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1304
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1305
  if (obj == k_RInfo) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1306
    k_RInfo = dst;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1307
  } else if (obj == klass_RInfo) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1308
    klass_RInfo = dst;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1309
  }
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1310
  if (k->is_loaded() && !UseCompressedClassPointers) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1311
    select_different_registers(obj, dst, k_RInfo, klass_RInfo);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1312
  } else {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1313
    Rtmp1 = op->tmp3()->as_register();
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1314
    select_different_registers(obj, dst, k_RInfo, klass_RInfo, Rtmp1);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1315
  }
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1316
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1317
  assert_different_registers(obj, k_RInfo, klass_RInfo);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1318
35127
483603d4c7b2 8145553: Fix warnings in AArch64 directory
aph
parents: 33628
diff changeset
  1319
    if (should_profile) {
29184
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1320
      Label not_null;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1321
      __ cbnz(obj, not_null);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1322
      // Object is null; update MDO and exit
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1323
      Register mdo  = klass_RInfo;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1324
      __ mov_metadata(mdo, md->constant_encoding());
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1325
      Address data_addr
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1326
        = __ form_address(rscratch2, mdo,
50577
bf7e2684cd0a 8204240: Extend MDO to allow more reasons to be recorded per bci
roland
parents: 50536
diff changeset
  1327
                          md->byte_offset_of_slot(data, DataLayout::flags_offset()),
bf7e2684cd0a 8204240: Extend MDO to allow more reasons to be recorded per bci
roland
parents: 50536
diff changeset
  1328
                          0);
bf7e2684cd0a 8204240: Extend MDO to allow more reasons to be recorded per bci
roland
parents: 50536
diff changeset
  1329
      __ ldrb(rscratch1, data_addr);
bf7e2684cd0a 8204240: Extend MDO to allow more reasons to be recorded per bci
roland
parents: 50536
diff changeset
  1330
      __ orr(rscratch1, rscratch1, BitData::null_seen_byte_constant());
bf7e2684cd0a 8204240: Extend MDO to allow more reasons to be recorded per bci
roland
parents: 50536
diff changeset
  1331
      __ strb(rscratch1, data_addr);
29184
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1332
      __ b(*obj_is_null);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1333
      __ bind(not_null);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1334
    } else {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1335
      __ cbz(obj, *obj_is_null);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1336
    }
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1337
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1338
  if (!k->is_loaded()) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1339
    klass2reg_with_patching(k_RInfo, op->info_for_patch());
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1340
  } else {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1341
    __ mov_metadata(k_RInfo, k->constant_encoding());
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1342
  }
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1343
  __ verify_oop(obj);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1344
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1345
  if (op->fast_check()) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1346
    // get object class
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1347
    // not a safepoint as obj null check happens earlier
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1348
    __ load_klass(rscratch1, obj);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1349
    __ cmp( rscratch1, k_RInfo);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1350
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1351
    __ br(Assembler::NE, *failure_target);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1352
    // successful cast, fall through to profile or jump
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1353
  } else {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1354
    // get object class
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1355
    // not a safepoint as obj null check happens earlier
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1356
    __ load_klass(klass_RInfo, obj);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1357
    if (k->is_loaded()) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1358
      // See if we get an immediate positive hit
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1359
      __ ldr(rscratch1, Address(klass_RInfo, long(k->super_check_offset())));
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1360
      __ cmp(k_RInfo, rscratch1);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1361
      if ((juint)in_bytes(Klass::secondary_super_cache_offset()) != k->super_check_offset()) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1362
        __ br(Assembler::NE, *failure_target);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1363
        // successful cast, fall through to profile or jump
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1364
      } else {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1365
        // See if we get an immediate positive hit
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1366
        __ br(Assembler::EQ, *success_target);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1367
        // check for self
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1368
        __ cmp(klass_RInfo, k_RInfo);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1369
        __ br(Assembler::EQ, *success_target);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1370
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1371
        __ stp(klass_RInfo, k_RInfo, Address(__ pre(sp, -2 * wordSize)));
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1372
        __ far_call(RuntimeAddress(Runtime1::entry_for(Runtime1::slow_subtype_check_id)));
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1373
        __ ldr(klass_RInfo, Address(__ post(sp, 2 * wordSize)));
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1374
        // result is a boolean
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1375
        __ cbzw(klass_RInfo, *failure_target);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1376
        // successful cast, fall through to profile or jump
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1377
      }
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1378
    } else {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1379
      // perform the fast part of the checking logic
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1380
      __ check_klass_subtype_fast_path(klass_RInfo, k_RInfo, Rtmp1, success_target, failure_target, NULL);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1381
      // call out-of-line instance of __ check_klass_subtype_slow_path(...):
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1382
      __ stp(klass_RInfo, k_RInfo, Address(__ pre(sp, -2 * wordSize)));
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1383
      __ far_call(RuntimeAddress(Runtime1::entry_for(Runtime1::slow_subtype_check_id)));
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1384
      __ ldp(k_RInfo, klass_RInfo, Address(__ post(sp, 2 * wordSize)));
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1385
      // result is a boolean
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1386
      __ cbz(k_RInfo, *failure_target);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1387
      // successful cast, fall through to profile or jump
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1388
    }
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1389
  }
35127
483603d4c7b2 8145553: Fix warnings in AArch64 directory
aph
parents: 33628
diff changeset
  1390
  if (should_profile) {
29184
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1391
    Register mdo  = klass_RInfo, recv = k_RInfo;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1392
    __ bind(profile_cast_success);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1393
    __ mov_metadata(mdo, md->constant_encoding());
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1394
    __ load_klass(recv, obj);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1395
    Label update_done;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1396
    type_profile_helper(mdo, md, data, recv, success);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1397
    __ b(*success);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1398
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1399
    __ bind(profile_cast_failure);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1400
    __ mov_metadata(mdo, md->constant_encoding());
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1401
    Address counter_addr
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1402
      = __ form_address(rscratch2, mdo,
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1403
                        md->byte_offset_of_slot(data, CounterData::count_offset()),
50577
bf7e2684cd0a 8204240: Extend MDO to allow more reasons to be recorded per bci
roland
parents: 50536
diff changeset
  1404
                        0);
29184
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1405
    __ ldr(rscratch1, counter_addr);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1406
    __ sub(rscratch1, rscratch1, DataLayout::counter_increment);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1407
    __ str(rscratch1, counter_addr);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1408
    __ b(*failure);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1409
  }
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1410
  __ b(*success);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1411
}
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1412
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1413
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1414
void LIR_Assembler::emit_opTypeCheck(LIR_OpTypeCheck* op) {
35127
483603d4c7b2 8145553: Fix warnings in AArch64 directory
aph
parents: 33628
diff changeset
  1415
  const bool should_profile = op->should_profile();
483603d4c7b2 8145553: Fix warnings in AArch64 directory
aph
parents: 33628
diff changeset
  1416
29184
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1417
  LIR_Code code = op->code();
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1418
  if (code == lir_store_check) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1419
    Register value = op->object()->as_register();
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1420
    Register array = op->array()->as_register();
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1421
    Register k_RInfo = op->tmp1()->as_register();
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1422
    Register klass_RInfo = op->tmp2()->as_register();
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1423
    Register Rtmp1 = op->tmp3()->as_register();
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1424
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1425
    CodeStub* stub = op->stub();
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1426
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1427
    // check if it needs to be profiled
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1428
    ciMethodData* md;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1429
    ciProfileData* data;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1430
35127
483603d4c7b2 8145553: Fix warnings in AArch64 directory
aph
parents: 33628
diff changeset
  1431
    if (should_profile) {
29184
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1432
      ciMethod* method = op->profiled_method();
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1433
      assert(method != NULL, "Should have method");
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1434
      int bci = op->profiled_bci();
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1435
      md = method->method_data_or_null();
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1436
      assert(md != NULL, "Sanity");
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1437
      data = md->bci_to_data(bci);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1438
      assert(data != NULL,                "need data for type check");
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1439
      assert(data->is_ReceiverTypeData(), "need ReceiverTypeData for type check");
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1440
    }
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1441
    Label profile_cast_success, profile_cast_failure, done;
35127
483603d4c7b2 8145553: Fix warnings in AArch64 directory
aph
parents: 33628
diff changeset
  1442
    Label *success_target = should_profile ? &profile_cast_success : &done;
483603d4c7b2 8145553: Fix warnings in AArch64 directory
aph
parents: 33628
diff changeset
  1443
    Label *failure_target = should_profile ? &profile_cast_failure : stub->entry();
483603d4c7b2 8145553: Fix warnings in AArch64 directory
aph
parents: 33628
diff changeset
  1444
483603d4c7b2 8145553: Fix warnings in AArch64 directory
aph
parents: 33628
diff changeset
  1445
    if (should_profile) {
29184
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1446
      Label not_null;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1447
      __ cbnz(value, not_null);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1448
      // Object is null; update MDO and exit
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1449
      Register mdo  = klass_RInfo;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1450
      __ mov_metadata(mdo, md->constant_encoding());
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1451
      Address data_addr
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1452
        = __ form_address(rscratch2, mdo,
50577
bf7e2684cd0a 8204240: Extend MDO to allow more reasons to be recorded per bci
roland
parents: 50536
diff changeset
  1453
                          md->byte_offset_of_slot(data, DataLayout::flags_offset()),
bf7e2684cd0a 8204240: Extend MDO to allow more reasons to be recorded per bci
roland
parents: 50536
diff changeset
  1454
                          0);
bf7e2684cd0a 8204240: Extend MDO to allow more reasons to be recorded per bci
roland
parents: 50536
diff changeset
  1455
      __ ldrb(rscratch1, data_addr);
bf7e2684cd0a 8204240: Extend MDO to allow more reasons to be recorded per bci
roland
parents: 50536
diff changeset
  1456
      __ orr(rscratch1, rscratch1, BitData::null_seen_byte_constant());
bf7e2684cd0a 8204240: Extend MDO to allow more reasons to be recorded per bci
roland
parents: 50536
diff changeset
  1457
      __ strb(rscratch1, data_addr);
29184
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1458
      __ b(done);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1459
      __ bind(not_null);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1460
    } else {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1461
      __ cbz(value, done);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1462
    }
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1463
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1464
    add_debug_info_for_null_check_here(op->info_for_exception());
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1465
    __ load_klass(k_RInfo, array);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1466
    __ load_klass(klass_RInfo, value);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1467
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1468
    // get instance klass (it's already uncompressed)
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1469
    __ ldr(k_RInfo, Address(k_RInfo, ObjArrayKlass::element_klass_offset()));
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1470
    // perform the fast part of the checking logic
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1471
    __ check_klass_subtype_fast_path(klass_RInfo, k_RInfo, Rtmp1, success_target, failure_target, NULL);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1472
    // call out-of-line instance of __ check_klass_subtype_slow_path(...):
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1473
    __ stp(klass_RInfo, k_RInfo, Address(__ pre(sp, -2 * wordSize)));
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1474
    __ far_call(RuntimeAddress(Runtime1::entry_for(Runtime1::slow_subtype_check_id)));
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1475
    __ ldp(k_RInfo, klass_RInfo, Address(__ post(sp, 2 * wordSize)));
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1476
    // result is a boolean
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1477
    __ cbzw(k_RInfo, *failure_target);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1478
    // fall through to the success case
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1479
35127
483603d4c7b2 8145553: Fix warnings in AArch64 directory
aph
parents: 33628
diff changeset
  1480
    if (should_profile) {
29184
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1481
      Register mdo  = klass_RInfo, recv = k_RInfo;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1482
      __ bind(profile_cast_success);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1483
      __ mov_metadata(mdo, md->constant_encoding());
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1484
      __ load_klass(recv, value);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1485
      Label update_done;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1486
      type_profile_helper(mdo, md, data, recv, &done);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1487
      __ b(done);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1488
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1489
      __ bind(profile_cast_failure);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1490
      __ mov_metadata(mdo, md->constant_encoding());
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1491
      Address counter_addr(mdo, md->byte_offset_of_slot(data, CounterData::count_offset()));
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1492
      __ lea(rscratch2, counter_addr);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1493
      __ ldr(rscratch1, Address(rscratch2));
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1494
      __ sub(rscratch1, rscratch1, DataLayout::counter_increment);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1495
      __ str(rscratch1, Address(rscratch2));
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1496
      __ b(*stub->entry());
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1497
    }
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1498
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1499
    __ bind(done);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1500
  } else if (code == lir_checkcast) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1501
    Register obj = op->object()->as_register();
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1502
    Register dst = op->result_opr()->as_register();
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1503
    Label success;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1504
    emit_typecheck_helper(op, &success, op->stub()->entry(), &success);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1505
    __ bind(success);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1506
    if (dst != obj) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1507
      __ mov(dst, obj);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1508
    }
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1509
  } else if (code == lir_instanceof) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1510
    Register obj = op->object()->as_register();
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1511
    Register dst = op->result_opr()->as_register();
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1512
    Label success, failure, done;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1513
    emit_typecheck_helper(op, &success, &failure, &failure);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1514
    __ bind(failure);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1515
    __ mov(dst, zr);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1516
    __ b(done);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1517
    __ bind(success);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1518
    __ mov(dst, 1);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1519
    __ bind(done);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1520
  } else {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1521
    ShouldNotReachHere();
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1522
  }
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1523
}
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1524
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1525
void LIR_Assembler::casw(Register addr, Register newval, Register cmpval) {
40049
a23a3ed6c7a6 8141633: Implement VarHandles/Unsafe intrinsics on AArch64
aph
parents: 38017
diff changeset
  1526
  __ cmpxchg(addr, cmpval, newval, Assembler::word, /* acquire*/ true, /* release*/ true, /* weak*/ false, rscratch1);
37269
5c2c4e5bb067 8151775: aarch64: add support for 8.1 LSE atomic operations
enevill
parents: 36565
diff changeset
  1527
  __ cset(rscratch1, Assembler::NE);
29184
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1528
  __ membar(__ AnyAny);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1529
}
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1530
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1531
void LIR_Assembler::casl(Register addr, Register newval, Register cmpval) {
40049
a23a3ed6c7a6 8141633: Implement VarHandles/Unsafe intrinsics on AArch64
aph
parents: 38017
diff changeset
  1532
  __ cmpxchg(addr, cmpval, newval, Assembler::xword, /* acquire*/ true, /* release*/ true, /* weak*/ false, rscratch1);
37269
5c2c4e5bb067 8151775: aarch64: add support for 8.1 LSE atomic operations
enevill
parents: 36565
diff changeset
  1533
  __ cset(rscratch1, Assembler::NE);
29184
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1534
  __ membar(__ AnyAny);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1535
}
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1536
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1537
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1538
void LIR_Assembler::emit_compare_and_swap(LIR_OpCompareAndSwap* op) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1539
  assert(VM_Version::supports_cx8(), "wrong machine");
49906
4bb58f644e4e 8201543: Modularize C1 GC barriers
eosterlund
parents: 49480
diff changeset
  1540
  Register addr;
4bb58f644e4e 8201543: Modularize C1 GC barriers
eosterlund
parents: 49480
diff changeset
  1541
  if (op->addr()->is_register()) {
4bb58f644e4e 8201543: Modularize C1 GC barriers
eosterlund
parents: 49480
diff changeset
  1542
    addr = as_reg(op->addr());
4bb58f644e4e 8201543: Modularize C1 GC barriers
eosterlund
parents: 49480
diff changeset
  1543
  } else {
4bb58f644e4e 8201543: Modularize C1 GC barriers
eosterlund
parents: 49480
diff changeset
  1544
    assert(op->addr()->is_address(), "what else?");
4bb58f644e4e 8201543: Modularize C1 GC barriers
eosterlund
parents: 49480
diff changeset
  1545
    LIR_Address* addr_ptr = op->addr()->as_address_ptr();
4bb58f644e4e 8201543: Modularize C1 GC barriers
eosterlund
parents: 49480
diff changeset
  1546
    assert(addr_ptr->disp() == 0, "need 0 disp");
4bb58f644e4e 8201543: Modularize C1 GC barriers
eosterlund
parents: 49480
diff changeset
  1547
    assert(addr_ptr->index() == LIR_OprDesc::illegalOpr(), "need 0 index");
4bb58f644e4e 8201543: Modularize C1 GC barriers
eosterlund
parents: 49480
diff changeset
  1548
    addr = as_reg(addr_ptr->base());
4bb58f644e4e 8201543: Modularize C1 GC barriers
eosterlund
parents: 49480
diff changeset
  1549
  }
29184
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1550
  Register newval = as_reg(op->new_value());
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1551
  Register cmpval = as_reg(op->cmp_value());
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1552
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1553
  if (op->code() == lir_cas_obj) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1554
    if (UseCompressedOops) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1555
      Register t1 = op->tmp1()->as_register();
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1556
      assert(op->tmp1()->is_valid(), "must be");
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1557
      __ encode_heap_oop(t1, cmpval);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1558
      cmpval = t1;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1559
      __ encode_heap_oop(rscratch2, newval);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1560
      newval = rscratch2;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1561
      casw(addr, newval, cmpval);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1562
    } else {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1563
      casl(addr, newval, cmpval);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1564
    }
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1565
  } else if (op->code() == lir_cas_int) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1566
    casw(addr, newval, cmpval);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1567
  } else {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1568
    casl(addr, newval, cmpval);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1569
  }
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1570
}
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1571
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1572
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1573
void LIR_Assembler::cmove(LIR_Condition condition, LIR_Opr opr1, LIR_Opr opr2, LIR_Opr result, BasicType type) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1574
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1575
  Assembler::Condition acond, ncond;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1576
  switch (condition) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1577
  case lir_cond_equal:        acond = Assembler::EQ; ncond = Assembler::NE; break;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1578
  case lir_cond_notEqual:     acond = Assembler::NE; ncond = Assembler::EQ; break;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1579
  case lir_cond_less:         acond = Assembler::LT; ncond = Assembler::GE; break;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1580
  case lir_cond_lessEqual:    acond = Assembler::LE; ncond = Assembler::GT; break;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1581
  case lir_cond_greaterEqual: acond = Assembler::GE; ncond = Assembler::LT; break;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1582
  case lir_cond_greater:      acond = Assembler::GT; ncond = Assembler::LE; break;
35127
483603d4c7b2 8145553: Fix warnings in AArch64 directory
aph
parents: 33628
diff changeset
  1583
  case lir_cond_belowEqual:
483603d4c7b2 8145553: Fix warnings in AArch64 directory
aph
parents: 33628
diff changeset
  1584
  case lir_cond_aboveEqual:
29184
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1585
  default:                    ShouldNotReachHere();
35127
483603d4c7b2 8145553: Fix warnings in AArch64 directory
aph
parents: 33628
diff changeset
  1586
    acond = Assembler::EQ; ncond = Assembler::NE;  // unreachable
29184
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1587
  }
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1588
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1589
  assert(result->is_single_cpu() || result->is_double_cpu(),
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1590
         "expect single register for result");
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1591
  if (opr1->is_constant() && opr2->is_constant()
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1592
      && opr1->type() == T_INT && opr2->type() == T_INT) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1593
    jint val1 = opr1->as_jint();
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1594
    jint val2 = opr2->as_jint();
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1595
    if (val1 == 0 && val2 == 1) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1596
      __ cset(result->as_register(), ncond);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1597
      return;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1598
    } else if (val1 == 1 && val2 == 0) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1599
      __ cset(result->as_register(), acond);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1600
      return;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1601
    }
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1602
  }
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1603
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1604
  if (opr1->is_constant() && opr2->is_constant()
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1605
      && opr1->type() == T_LONG && opr2->type() == T_LONG) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1606
    jlong val1 = opr1->as_jlong();
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1607
    jlong val2 = opr2->as_jlong();
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1608
    if (val1 == 0 && val2 == 1) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1609
      __ cset(result->as_register_lo(), ncond);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1610
      return;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1611
    } else if (val1 == 1 && val2 == 0) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1612
      __ cset(result->as_register_lo(), acond);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1613
      return;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1614
    }
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1615
  }
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1616
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1617
  if (opr1->is_stack()) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1618
    stack2reg(opr1, FrameMap::rscratch1_opr, result->type());
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1619
    opr1 = FrameMap::rscratch1_opr;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1620
  } else if (opr1->is_constant()) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1621
    LIR_Opr tmp
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1622
      = opr1->type() == T_LONG ? FrameMap::rscratch1_long_opr : FrameMap::rscratch1_opr;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1623
    const2reg(opr1, tmp, lir_patch_none, NULL);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1624
    opr1 = tmp;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1625
  }
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1626
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1627
  if (opr2->is_stack()) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1628
    stack2reg(opr2, FrameMap::rscratch2_opr, result->type());
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1629
    opr2 = FrameMap::rscratch2_opr;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1630
  } else if (opr2->is_constant()) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1631
    LIR_Opr tmp
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1632
      = opr2->type() == T_LONG ? FrameMap::rscratch2_long_opr : FrameMap::rscratch2_opr;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1633
    const2reg(opr2, tmp, lir_patch_none, NULL);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1634
    opr2 = tmp;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1635
  }
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1636
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1637
  if (result->type() == T_LONG)
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1638
    __ csel(result->as_register_lo(), opr1->as_register_lo(), opr2->as_register_lo(), acond);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1639
  else
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1640
    __ csel(result->as_register(), opr1->as_register(), opr2->as_register(), acond);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1641
}
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1642
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1643
void LIR_Assembler::arith_op(LIR_Code code, LIR_Opr left, LIR_Opr right, LIR_Opr dest, CodeEmitInfo* info, bool pop_fpu_stack) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1644
  assert(info == NULL, "should never be used, idiv/irem and ldiv/lrem not handled by this method");
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1645
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1646
  if (left->is_single_cpu()) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1647
    Register lreg = left->as_register();
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1648
    Register dreg = as_reg(dest);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1649
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1650
    if (right->is_single_cpu()) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1651
      // cpu register - cpu register
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1652
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1653
      assert(left->type() == T_INT && right->type() == T_INT && dest->type() == T_INT,
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1654
             "should be");
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1655
      Register rreg = right->as_register();
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1656
      switch (code) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1657
      case lir_add: __ addw (dest->as_register(), lreg, rreg); break;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1658
      case lir_sub: __ subw (dest->as_register(), lreg, rreg); break;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1659
      case lir_mul: __ mulw (dest->as_register(), lreg, rreg); break;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1660
      default:      ShouldNotReachHere();
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1661
      }
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1662
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1663
    } else if (right->is_double_cpu()) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1664
      Register rreg = right->as_register_lo();
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1665
      // single_cpu + double_cpu: can happen with obj+long
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1666
      assert(code == lir_add || code == lir_sub, "mismatched arithmetic op");
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1667
      switch (code) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1668
      case lir_add: __ add(dreg, lreg, rreg); break;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1669
      case lir_sub: __ sub(dreg, lreg, rreg); break;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1670
      default: ShouldNotReachHere();
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1671
      }
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1672
    } else if (right->is_constant()) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1673
      // cpu register - constant
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1674
      jlong c;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1675
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1676
      // FIXME.  This is fugly: we really need to factor all this logic.
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1677
      switch(right->type()) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1678
      case T_LONG:
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1679
        c = right->as_constant_ptr()->as_jlong();
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1680
        break;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1681
      case T_INT:
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1682
      case T_ADDRESS:
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1683
        c = right->as_constant_ptr()->as_jint();
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1684
        break;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1685
      default:
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1686
        ShouldNotReachHere();
35127
483603d4c7b2 8145553: Fix warnings in AArch64 directory
aph
parents: 33628
diff changeset
  1687
        c = 0;  // unreachable
29184
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1688
        break;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1689
      }
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1690
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1691
      assert(code == lir_add || code == lir_sub, "mismatched arithmetic op");
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1692
      if (c == 0 && dreg == lreg) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1693
        COMMENT("effective nop elided");
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1694
        return;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1695
      }
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1696
      switch(left->type()) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1697
      case T_INT:
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1698
        switch (code) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1699
        case lir_add: __ addw(dreg, lreg, c); break;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1700
        case lir_sub: __ subw(dreg, lreg, c); break;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1701
        default: ShouldNotReachHere();
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1702
        }
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1703
        break;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1704
      case T_OBJECT:
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1705
      case T_ADDRESS:
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1706
        switch (code) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1707
        case lir_add: __ add(dreg, lreg, c); break;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1708
        case lir_sub: __ sub(dreg, lreg, c); break;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1709
        default: ShouldNotReachHere();
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1710
        }
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1711
        break;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1712
        ShouldNotReachHere();
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1713
      }
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1714
    } else {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1715
      ShouldNotReachHere();
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1716
    }
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1717
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1718
  } else if (left->is_double_cpu()) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1719
    Register lreg_lo = left->as_register_lo();
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1720
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1721
    if (right->is_double_cpu()) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1722
      // cpu register - cpu register
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1723
      Register rreg_lo = right->as_register_lo();
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1724
      switch (code) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1725
      case lir_add: __ add (dest->as_register_lo(), lreg_lo, rreg_lo); break;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1726
      case lir_sub: __ sub (dest->as_register_lo(), lreg_lo, rreg_lo); break;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1727
      case lir_mul: __ mul (dest->as_register_lo(), lreg_lo, rreg_lo); break;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1728
      case lir_div: __ corrected_idivq(dest->as_register_lo(), lreg_lo, rreg_lo, false, rscratch1); break;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1729
      case lir_rem: __ corrected_idivq(dest->as_register_lo(), lreg_lo, rreg_lo, true, rscratch1); break;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1730
      default:
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1731
        ShouldNotReachHere();
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1732
      }
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1733
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1734
    } else if (right->is_constant()) {
51875
e1368526699d 8210413: AArch64: Optimize div/rem by constant in C1
fyang
parents: 51857
diff changeset
  1735
      jlong c = right->as_constant_ptr()->as_jlong();
29184
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1736
      Register dreg = as_reg(dest);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1737
      switch (code) {
51875
e1368526699d 8210413: AArch64: Optimize div/rem by constant in C1
fyang
parents: 51857
diff changeset
  1738
        case lir_add:
e1368526699d 8210413: AArch64: Optimize div/rem by constant in C1
fyang
parents: 51857
diff changeset
  1739
        case lir_sub:
e1368526699d 8210413: AArch64: Optimize div/rem by constant in C1
fyang
parents: 51857
diff changeset
  1740
          if (c == 0 && dreg == lreg_lo) {
e1368526699d 8210413: AArch64: Optimize div/rem by constant in C1
fyang
parents: 51857
diff changeset
  1741
            COMMENT("effective nop elided");
e1368526699d 8210413: AArch64: Optimize div/rem by constant in C1
fyang
parents: 51857
diff changeset
  1742
            return;
e1368526699d 8210413: AArch64: Optimize div/rem by constant in C1
fyang
parents: 51857
diff changeset
  1743
          }
e1368526699d 8210413: AArch64: Optimize div/rem by constant in C1
fyang
parents: 51857
diff changeset
  1744
          code == lir_add ? __ add(dreg, lreg_lo, c) : __ sub(dreg, lreg_lo, c);
e1368526699d 8210413: AArch64: Optimize div/rem by constant in C1
fyang
parents: 51857
diff changeset
  1745
          break;
e1368526699d 8210413: AArch64: Optimize div/rem by constant in C1
fyang
parents: 51857
diff changeset
  1746
        case lir_div:
e1368526699d 8210413: AArch64: Optimize div/rem by constant in C1
fyang
parents: 51857
diff changeset
  1747
          assert(c > 0 && is_power_of_2_long(c), "divisor must be power-of-2 constant");
e1368526699d 8210413: AArch64: Optimize div/rem by constant in C1
fyang
parents: 51857
diff changeset
  1748
          if (c == 1) {
e1368526699d 8210413: AArch64: Optimize div/rem by constant in C1
fyang
parents: 51857
diff changeset
  1749
            // move lreg_lo to dreg if divisor is 1
e1368526699d 8210413: AArch64: Optimize div/rem by constant in C1
fyang
parents: 51857
diff changeset
  1750
            __ mov(dreg, lreg_lo);
e1368526699d 8210413: AArch64: Optimize div/rem by constant in C1
fyang
parents: 51857
diff changeset
  1751
          } else {
e1368526699d 8210413: AArch64: Optimize div/rem by constant in C1
fyang
parents: 51857
diff changeset
  1752
            unsigned int shift = exact_log2_long(c);
e1368526699d 8210413: AArch64: Optimize div/rem by constant in C1
fyang
parents: 51857
diff changeset
  1753
            // use rscratch1 as intermediate result register
e1368526699d 8210413: AArch64: Optimize div/rem by constant in C1
fyang
parents: 51857
diff changeset
  1754
            __ asr(rscratch1, lreg_lo, 63);
e1368526699d 8210413: AArch64: Optimize div/rem by constant in C1
fyang
parents: 51857
diff changeset
  1755
            __ add(rscratch1, lreg_lo, rscratch1, Assembler::LSR, 64 - shift);
e1368526699d 8210413: AArch64: Optimize div/rem by constant in C1
fyang
parents: 51857
diff changeset
  1756
            __ asr(dreg, rscratch1, shift);
e1368526699d 8210413: AArch64: Optimize div/rem by constant in C1
fyang
parents: 51857
diff changeset
  1757
          }
e1368526699d 8210413: AArch64: Optimize div/rem by constant in C1
fyang
parents: 51857
diff changeset
  1758
          break;
e1368526699d 8210413: AArch64: Optimize div/rem by constant in C1
fyang
parents: 51857
diff changeset
  1759
        case lir_rem:
e1368526699d 8210413: AArch64: Optimize div/rem by constant in C1
fyang
parents: 51857
diff changeset
  1760
          assert(c > 0 && is_power_of_2_long(c), "divisor must be power-of-2 constant");
e1368526699d 8210413: AArch64: Optimize div/rem by constant in C1
fyang
parents: 51857
diff changeset
  1761
          if (c == 1) {
e1368526699d 8210413: AArch64: Optimize div/rem by constant in C1
fyang
parents: 51857
diff changeset
  1762
            // move 0 to dreg if divisor is 1
e1368526699d 8210413: AArch64: Optimize div/rem by constant in C1
fyang
parents: 51857
diff changeset
  1763
            __ mov(dreg, zr);
e1368526699d 8210413: AArch64: Optimize div/rem by constant in C1
fyang
parents: 51857
diff changeset
  1764
          } else {
e1368526699d 8210413: AArch64: Optimize div/rem by constant in C1
fyang
parents: 51857
diff changeset
  1765
            // use rscratch1 as intermediate result register
e1368526699d 8210413: AArch64: Optimize div/rem by constant in C1
fyang
parents: 51857
diff changeset
  1766
            __ negs(rscratch1, lreg_lo);
e1368526699d 8210413: AArch64: Optimize div/rem by constant in C1
fyang
parents: 51857
diff changeset
  1767
            __ andr(dreg, lreg_lo, c - 1);
e1368526699d 8210413: AArch64: Optimize div/rem by constant in C1
fyang
parents: 51857
diff changeset
  1768
            __ andr(rscratch1, rscratch1, c - 1);
e1368526699d 8210413: AArch64: Optimize div/rem by constant in C1
fyang
parents: 51857
diff changeset
  1769
            __ csneg(dreg, dreg, rscratch1, Assembler::MI);
e1368526699d 8210413: AArch64: Optimize div/rem by constant in C1
fyang
parents: 51857
diff changeset
  1770
          }
e1368526699d 8210413: AArch64: Optimize div/rem by constant in C1
fyang
parents: 51857
diff changeset
  1771
          break;
29184
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1772
        default:
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1773
          ShouldNotReachHere();
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1774
      }
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1775
    } else {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1776
      ShouldNotReachHere();
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1777
    }
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1778
  } else if (left->is_single_fpu()) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1779
    assert(right->is_single_fpu(), "right hand side of float arithmetics needs to be float register");
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1780
    switch (code) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1781
    case lir_add: __ fadds (dest->as_float_reg(), left->as_float_reg(), right->as_float_reg()); break;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1782
    case lir_sub: __ fsubs (dest->as_float_reg(), left->as_float_reg(), right->as_float_reg()); break;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1783
    case lir_mul: __ fmuls (dest->as_float_reg(), left->as_float_reg(), right->as_float_reg()); break;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1784
    case lir_div: __ fdivs (dest->as_float_reg(), left->as_float_reg(), right->as_float_reg()); break;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1785
    default:
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1786
      ShouldNotReachHere();
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1787
    }
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1788
  } else if (left->is_double_fpu()) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1789
    if (right->is_double_fpu()) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1790
      // cpu register - cpu register
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1791
      switch (code) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1792
      case lir_add: __ faddd (dest->as_double_reg(), left->as_double_reg(), right->as_double_reg()); break;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1793
      case lir_sub: __ fsubd (dest->as_double_reg(), left->as_double_reg(), right->as_double_reg()); break;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1794
      case lir_mul: __ fmuld (dest->as_double_reg(), left->as_double_reg(), right->as_double_reg()); break;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1795
      case lir_div: __ fdivd (dest->as_double_reg(), left->as_double_reg(), right->as_double_reg()); break;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1796
      default:
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1797
        ShouldNotReachHere();
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1798
      }
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1799
    } else {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1800
      if (right->is_constant()) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1801
        ShouldNotReachHere();
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1802
      }
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1803
      ShouldNotReachHere();
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1804
    }
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1805
  } else if (left->is_single_stack() || left->is_address()) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1806
    assert(left == dest, "left and dest must be equal");
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1807
    ShouldNotReachHere();
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1808
  } else {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1809
    ShouldNotReachHere();
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1810
  }
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1811
}
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1812
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1813
void LIR_Assembler::arith_fpu_implementation(LIR_Code code, int left_index, int right_index, int dest_index, bool pop_fpu_stack) { Unimplemented(); }
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1814
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1815
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1816
void LIR_Assembler::intrinsic_op(LIR_Code code, LIR_Opr value, LIR_Opr unused, LIR_Opr dest, LIR_Op* op) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1817
  switch(code) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1818
  case lir_abs : __ fabsd(dest->as_double_reg(), value->as_double_reg()); break;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1819
  case lir_sqrt: __ fsqrtd(dest->as_double_reg(), value->as_double_reg()); break;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1820
  default      : ShouldNotReachHere();
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1821
  }
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1822
}
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1823
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1824
void LIR_Assembler::logic_op(LIR_Code code, LIR_Opr left, LIR_Opr right, LIR_Opr dst) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1825
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1826
  assert(left->is_single_cpu() || left->is_double_cpu(), "expect single or double register");
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1827
  Register Rleft = left->is_single_cpu() ? left->as_register() :
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1828
                                           left->as_register_lo();
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1829
   if (dst->is_single_cpu()) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1830
     Register Rdst = dst->as_register();
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1831
     if (right->is_constant()) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1832
       switch (code) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1833
         case lir_logic_and: __ andw (Rdst, Rleft, right->as_jint()); break;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1834
         case lir_logic_or:  __ orrw (Rdst, Rleft, right->as_jint()); break;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1835
         case lir_logic_xor: __ eorw (Rdst, Rleft, right->as_jint()); break;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1836
         default: ShouldNotReachHere(); break;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1837
       }
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1838
     } else {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1839
       Register Rright = right->is_single_cpu() ? right->as_register() :
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1840
                                                  right->as_register_lo();
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1841
       switch (code) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1842
         case lir_logic_and: __ andw (Rdst, Rleft, Rright); break;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1843
         case lir_logic_or:  __ orrw (Rdst, Rleft, Rright); break;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1844
         case lir_logic_xor: __ eorw (Rdst, Rleft, Rright); break;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1845
         default: ShouldNotReachHere(); break;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1846
       }
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1847
     }
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1848
   } else {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1849
     Register Rdst = dst->as_register_lo();
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1850
     if (right->is_constant()) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1851
       switch (code) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1852
         case lir_logic_and: __ andr (Rdst, Rleft, right->as_jlong()); break;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1853
         case lir_logic_or:  __ orr (Rdst, Rleft, right->as_jlong()); break;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1854
         case lir_logic_xor: __ eor (Rdst, Rleft, right->as_jlong()); break;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1855
         default: ShouldNotReachHere(); break;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1856
       }
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1857
     } else {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1858
       Register Rright = right->is_single_cpu() ? right->as_register() :
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1859
                                                  right->as_register_lo();
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1860
       switch (code) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1861
         case lir_logic_and: __ andr (Rdst, Rleft, Rright); break;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1862
         case lir_logic_or:  __ orr (Rdst, Rleft, Rright); break;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1863
         case lir_logic_xor: __ eor (Rdst, Rleft, Rright); break;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1864
         default: ShouldNotReachHere(); break;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1865
       }
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1866
     }
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1867
   }
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1868
}
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1869
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1870
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1871
51875
e1368526699d 8210413: AArch64: Optimize div/rem by constant in C1
fyang
parents: 51857
diff changeset
  1872
void LIR_Assembler::arithmetic_idiv(LIR_Code code, LIR_Opr left, LIR_Opr right, LIR_Opr illegal, LIR_Opr result, CodeEmitInfo* info) {
e1368526699d 8210413: AArch64: Optimize div/rem by constant in C1
fyang
parents: 51857
diff changeset
  1873
e1368526699d 8210413: AArch64: Optimize div/rem by constant in C1
fyang
parents: 51857
diff changeset
  1874
  // opcode check
e1368526699d 8210413: AArch64: Optimize div/rem by constant in C1
fyang
parents: 51857
diff changeset
  1875
  assert((code == lir_idiv) || (code == lir_irem), "opcode must be idiv or irem");
e1368526699d 8210413: AArch64: Optimize div/rem by constant in C1
fyang
parents: 51857
diff changeset
  1876
  bool is_irem = (code == lir_irem);
e1368526699d 8210413: AArch64: Optimize div/rem by constant in C1
fyang
parents: 51857
diff changeset
  1877
e1368526699d 8210413: AArch64: Optimize div/rem by constant in C1
fyang
parents: 51857
diff changeset
  1878
  // operand check
e1368526699d 8210413: AArch64: Optimize div/rem by constant in C1
fyang
parents: 51857
diff changeset
  1879
  assert(left->is_single_cpu(),   "left must be register");
e1368526699d 8210413: AArch64: Optimize div/rem by constant in C1
fyang
parents: 51857
diff changeset
  1880
  assert(right->is_single_cpu() || right->is_constant(),  "right must be register or constant");
e1368526699d 8210413: AArch64: Optimize div/rem by constant in C1
fyang
parents: 51857
diff changeset
  1881
  assert(result->is_single_cpu(), "result must be register");
e1368526699d 8210413: AArch64: Optimize div/rem by constant in C1
fyang
parents: 51857
diff changeset
  1882
  Register lreg = left->as_register();
e1368526699d 8210413: AArch64: Optimize div/rem by constant in C1
fyang
parents: 51857
diff changeset
  1883
  Register dreg = result->as_register();
e1368526699d 8210413: AArch64: Optimize div/rem by constant in C1
fyang
parents: 51857
diff changeset
  1884
e1368526699d 8210413: AArch64: Optimize div/rem by constant in C1
fyang
parents: 51857
diff changeset
  1885
  // power-of-2 constant check and codegen
e1368526699d 8210413: AArch64: Optimize div/rem by constant in C1
fyang
parents: 51857
diff changeset
  1886
  if (right->is_constant()) {
e1368526699d 8210413: AArch64: Optimize div/rem by constant in C1
fyang
parents: 51857
diff changeset
  1887
    int c = right->as_constant_ptr()->as_jint();
e1368526699d 8210413: AArch64: Optimize div/rem by constant in C1
fyang
parents: 51857
diff changeset
  1888
    assert(c > 0 && is_power_of_2(c), "divisor must be power-of-2 constant");
e1368526699d 8210413: AArch64: Optimize div/rem by constant in C1
fyang
parents: 51857
diff changeset
  1889
    if (is_irem) {
e1368526699d 8210413: AArch64: Optimize div/rem by constant in C1
fyang
parents: 51857
diff changeset
  1890
      if (c == 1) {
e1368526699d 8210413: AArch64: Optimize div/rem by constant in C1
fyang
parents: 51857
diff changeset
  1891
        // move 0 to dreg if divisor is 1
e1368526699d 8210413: AArch64: Optimize div/rem by constant in C1
fyang
parents: 51857
diff changeset
  1892
        __ movw(dreg, zr);
e1368526699d 8210413: AArch64: Optimize div/rem by constant in C1
fyang
parents: 51857
diff changeset
  1893
      } else {
e1368526699d 8210413: AArch64: Optimize div/rem by constant in C1
fyang
parents: 51857
diff changeset
  1894
        // use rscratch1 as intermediate result register
e1368526699d 8210413: AArch64: Optimize div/rem by constant in C1
fyang
parents: 51857
diff changeset
  1895
        __ negsw(rscratch1, lreg);
e1368526699d 8210413: AArch64: Optimize div/rem by constant in C1
fyang
parents: 51857
diff changeset
  1896
        __ andw(dreg, lreg, c - 1);
e1368526699d 8210413: AArch64: Optimize div/rem by constant in C1
fyang
parents: 51857
diff changeset
  1897
        __ andw(rscratch1, rscratch1, c - 1);
e1368526699d 8210413: AArch64: Optimize div/rem by constant in C1
fyang
parents: 51857
diff changeset
  1898
        __ csnegw(dreg, dreg, rscratch1, Assembler::MI);
e1368526699d 8210413: AArch64: Optimize div/rem by constant in C1
fyang
parents: 51857
diff changeset
  1899
      }
e1368526699d 8210413: AArch64: Optimize div/rem by constant in C1
fyang
parents: 51857
diff changeset
  1900
    } else {
e1368526699d 8210413: AArch64: Optimize div/rem by constant in C1
fyang
parents: 51857
diff changeset
  1901
      if (c == 1) {
e1368526699d 8210413: AArch64: Optimize div/rem by constant in C1
fyang
parents: 51857
diff changeset
  1902
        // move lreg to dreg if divisor is 1
e1368526699d 8210413: AArch64: Optimize div/rem by constant in C1
fyang
parents: 51857
diff changeset
  1903
        __ movw(dreg, lreg);
e1368526699d 8210413: AArch64: Optimize div/rem by constant in C1
fyang
parents: 51857
diff changeset
  1904
      } else {
e1368526699d 8210413: AArch64: Optimize div/rem by constant in C1
fyang
parents: 51857
diff changeset
  1905
        unsigned int shift = exact_log2(c);
e1368526699d 8210413: AArch64: Optimize div/rem by constant in C1
fyang
parents: 51857
diff changeset
  1906
        // use rscratch1 as intermediate result register
e1368526699d 8210413: AArch64: Optimize div/rem by constant in C1
fyang
parents: 51857
diff changeset
  1907
        __ asrw(rscratch1, lreg, 31);
e1368526699d 8210413: AArch64: Optimize div/rem by constant in C1
fyang
parents: 51857
diff changeset
  1908
        __ addw(rscratch1, lreg, rscratch1, Assembler::LSR, 32 - shift);
e1368526699d 8210413: AArch64: Optimize div/rem by constant in C1
fyang
parents: 51857
diff changeset
  1909
        __ asrw(dreg, rscratch1, shift);
e1368526699d 8210413: AArch64: Optimize div/rem by constant in C1
fyang
parents: 51857
diff changeset
  1910
      }
e1368526699d 8210413: AArch64: Optimize div/rem by constant in C1
fyang
parents: 51857
diff changeset
  1911
    }
e1368526699d 8210413: AArch64: Optimize div/rem by constant in C1
fyang
parents: 51857
diff changeset
  1912
  } else {
e1368526699d 8210413: AArch64: Optimize div/rem by constant in C1
fyang
parents: 51857
diff changeset
  1913
    Register rreg = right->as_register();
e1368526699d 8210413: AArch64: Optimize div/rem by constant in C1
fyang
parents: 51857
diff changeset
  1914
    __ corrected_idivl(dreg, lreg, rreg, is_irem, rscratch1);
e1368526699d 8210413: AArch64: Optimize div/rem by constant in C1
fyang
parents: 51857
diff changeset
  1915
  }
e1368526699d 8210413: AArch64: Optimize div/rem by constant in C1
fyang
parents: 51857
diff changeset
  1916
}
29184
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1917
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1918
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1919
void LIR_Assembler::comp_op(LIR_Condition condition, LIR_Opr opr1, LIR_Opr opr2, LIR_Op2* op) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1920
  if (opr1->is_constant() && opr2->is_single_cpu()) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1921
    // tableswitch
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1922
    Register reg = as_reg(opr2);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1923
    struct tableswitch &table = switches[opr1->as_constant_ptr()->as_jint()];
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1924
    __ tableswitch(reg, table._first_key, table._last_key, table._branches, table._after);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1925
  } else if (opr1->is_single_cpu() || opr1->is_double_cpu()) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1926
    Register reg1 = as_reg(opr1);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1927
    if (opr2->is_single_cpu()) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1928
      // cpu register - cpu register
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1929
      Register reg2 = opr2->as_register();
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1930
      if (opr1->type() == T_OBJECT || opr1->type() == T_ARRAY) {
50536
8434981a4137 8203157: Object equals abstraction for BarrierSetAssembler
rkennke
parents: 50380
diff changeset
  1931
        __ cmpoop(reg1, reg2);
29184
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1932
      } else {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1933
        assert(opr2->type() != T_OBJECT && opr2->type() != T_ARRAY, "cmp int, oop?");
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1934
        __ cmpw(reg1, reg2);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1935
      }
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1936
      return;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1937
    }
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1938
    if (opr2->is_double_cpu()) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1939
      // cpu register - cpu register
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1940
      Register reg2 = opr2->as_register_lo();
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1941
      __ cmp(reg1, reg2);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1942
      return;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1943
    }
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1944
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1945
    if (opr2->is_constant()) {
43667
82d565bf0949 8173472: AArch64: C1 comparisons with null only use 32-bit instructions
aph
parents: 43439
diff changeset
  1946
      bool is_32bit = false; // width of register operand
29184
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1947
      jlong imm;
43667
82d565bf0949 8173472: AArch64: C1 comparisons with null only use 32-bit instructions
aph
parents: 43439
diff changeset
  1948
29184
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1949
      switch(opr2->type()) {
43667
82d565bf0949 8173472: AArch64: C1 comparisons with null only use 32-bit instructions
aph
parents: 43439
diff changeset
  1950
      case T_INT:
82d565bf0949 8173472: AArch64: C1 comparisons with null only use 32-bit instructions
aph
parents: 43439
diff changeset
  1951
        imm = opr2->as_constant_ptr()->as_jint();
82d565bf0949 8173472: AArch64: C1 comparisons with null only use 32-bit instructions
aph
parents: 43439
diff changeset
  1952
        is_32bit = true;
82d565bf0949 8173472: AArch64: C1 comparisons with null only use 32-bit instructions
aph
parents: 43439
diff changeset
  1953
        break;
29184
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1954
      case T_LONG:
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1955
        imm = opr2->as_constant_ptr()->as_jlong();
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1956
        break;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1957
      case T_ADDRESS:
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1958
        imm = opr2->as_constant_ptr()->as_jint();
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1959
        break;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1960
      case T_OBJECT:
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1961
      case T_ARRAY:
50536
8434981a4137 8203157: Object equals abstraction for BarrierSetAssembler
rkennke
parents: 50380
diff changeset
  1962
        jobject2reg(opr2->as_constant_ptr()->as_jobject(), rscratch1);
8434981a4137 8203157: Object equals abstraction for BarrierSetAssembler
rkennke
parents: 50380
diff changeset
  1963
        __ cmpoop(reg1, rscratch1);
8434981a4137 8203157: Object equals abstraction for BarrierSetAssembler
rkennke
parents: 50380
diff changeset
  1964
        return;
29184
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1965
      default:
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1966
        ShouldNotReachHere();
35127
483603d4c7b2 8145553: Fix warnings in AArch64 directory
aph
parents: 33628
diff changeset
  1967
        imm = 0;  // unreachable
29184
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1968
        break;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1969
      }
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1970
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1971
      if (Assembler::operand_valid_for_add_sub_immediate(imm)) {
43667
82d565bf0949 8173472: AArch64: C1 comparisons with null only use 32-bit instructions
aph
parents: 43439
diff changeset
  1972
        if (is_32bit)
29184
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1973
          __ cmpw(reg1, imm);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1974
        else
51374
7be0084191ed 8206895: aarch64: rework error-prone cmp instuction
bulasevich
parents: 50577
diff changeset
  1975
          __ subs(zr, reg1, imm);
29184
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1976
        return;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1977
      } else {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1978
        __ mov(rscratch1, imm);
43667
82d565bf0949 8173472: AArch64: C1 comparisons with null only use 32-bit instructions
aph
parents: 43439
diff changeset
  1979
        if (is_32bit)
29184
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1980
          __ cmpw(reg1, rscratch1);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1981
        else
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1982
          __ cmp(reg1, rscratch1);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1983
        return;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1984
      }
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1985
    } else
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1986
      ShouldNotReachHere();
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1987
  } else if (opr1->is_single_fpu()) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1988
    FloatRegister reg1 = opr1->as_float_reg();
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1989
    assert(opr2->is_single_fpu(), "expect single float register");
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1990
    FloatRegister reg2 = opr2->as_float_reg();
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1991
    __ fcmps(reg1, reg2);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1992
  } else if (opr1->is_double_fpu()) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1993
    FloatRegister reg1 = opr1->as_double_reg();
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1994
    assert(opr2->is_double_fpu(), "expect double float register");
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1995
    FloatRegister reg2 = opr2->as_double_reg();
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1996
    __ fcmpd(reg1, reg2);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1997
  } else {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1998
    ShouldNotReachHere();
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  1999
  }
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2000
}
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2001
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2002
void LIR_Assembler::comp_fl2i(LIR_Code code, LIR_Opr left, LIR_Opr right, LIR_Opr dst, LIR_Op2* op){
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2003
  if (code == lir_cmp_fd2i || code == lir_ucmp_fd2i) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2004
    bool is_unordered_less = (code == lir_ucmp_fd2i);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2005
    if (left->is_single_fpu()) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2006
      __ float_cmp(true, is_unordered_less ? -1 : 1, left->as_float_reg(), right->as_float_reg(), dst->as_register());
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2007
    } else if (left->is_double_fpu()) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2008
      __ float_cmp(false, is_unordered_less ? -1 : 1, left->as_double_reg(), right->as_double_reg(), dst->as_register());
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2009
    } else {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2010
      ShouldNotReachHere();
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2011
    }
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2012
  } else if (code == lir_cmp_l2i) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2013
    Label done;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2014
    __ cmp(left->as_register_lo(), right->as_register_lo());
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2015
    __ mov(dst->as_register(), (u_int64_t)-1L);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2016
    __ br(Assembler::LT, done);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2017
    __ csinc(dst->as_register(), zr, zr, Assembler::EQ);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2018
    __ bind(done);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2019
  } else {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2020
    ShouldNotReachHere();
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2021
  }
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2022
}
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2023
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2024
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2025
void LIR_Assembler::align_call(LIR_Code code) {  }
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2026
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2027
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2028
void LIR_Assembler::call(LIR_OpJavaCall* op, relocInfo::relocType rtype) {
32082
2a3323e25de1 8130309: Need to bailout cleanly if creation of stubs fails when codecache is out of space
thartmann
parents: 30764
diff changeset
  2029
  address call = __ trampoline_call(Address(op->addr(), rtype));
2a3323e25de1 8130309: Need to bailout cleanly if creation of stubs fails when codecache is out of space
thartmann
parents: 30764
diff changeset
  2030
  if (call == NULL) {
2a3323e25de1 8130309: Need to bailout cleanly if creation of stubs fails when codecache is out of space
thartmann
parents: 30764
diff changeset
  2031
    bailout("trampoline stub overflow");
2a3323e25de1 8130309: Need to bailout cleanly if creation of stubs fails when codecache is out of space
thartmann
parents: 30764
diff changeset
  2032
    return;
2a3323e25de1 8130309: Need to bailout cleanly if creation of stubs fails when codecache is out of space
thartmann
parents: 30764
diff changeset
  2033
  }
29184
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2034
  add_call_info(code_offset(), op->info());
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2035
}
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2036
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2037
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2038
void LIR_Assembler::ic_call(LIR_OpJavaCall* op) {
32082
2a3323e25de1 8130309: Need to bailout cleanly if creation of stubs fails when codecache is out of space
thartmann
parents: 30764
diff changeset
  2039
  address call = __ ic_call(op->addr());
2a3323e25de1 8130309: Need to bailout cleanly if creation of stubs fails when codecache is out of space
thartmann
parents: 30764
diff changeset
  2040
  if (call == NULL) {
2a3323e25de1 8130309: Need to bailout cleanly if creation of stubs fails when codecache is out of space
thartmann
parents: 30764
diff changeset
  2041
    bailout("trampoline stub overflow");
2a3323e25de1 8130309: Need to bailout cleanly if creation of stubs fails when codecache is out of space
thartmann
parents: 30764
diff changeset
  2042
    return;
2a3323e25de1 8130309: Need to bailout cleanly if creation of stubs fails when codecache is out of space
thartmann
parents: 30764
diff changeset
  2043
  }
29184
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2044
  add_call_info(code_offset(), op->info());
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2045
}
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2046
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2047
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2048
/* Currently, vtable-dispatch is only enabled for sparc platforms */
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2049
void LIR_Assembler::vtable_call(LIR_OpJavaCall* op) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2050
  ShouldNotReachHere();
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2051
}
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2052
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2053
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2054
void LIR_Assembler::emit_static_call_stub() {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2055
  address call_pc = __ pc();
42650
1f304d0c888b 8171008: Integrate AOT compiler into JDK
kvn
parents: 42551
diff changeset
  2056
  address stub = __ start_a_stub(call_stub_size());
29184
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2057
  if (stub == NULL) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2058
    bailout("static call stub overflow");
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2059
    return;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2060
  }
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2061
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2062
  int start = __ offset();
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2063
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2064
  __ relocate(static_stub_Relocation::spec(call_pc));
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2065
  __ mov_metadata(rmethod, (Metadata*)NULL);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2066
  __ movptr(rscratch1, 0);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2067
  __ br(rscratch1);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2068
42650
1f304d0c888b 8171008: Integrate AOT compiler into JDK
kvn
parents: 42551
diff changeset
  2069
  assert(__ offset() - start <= call_stub_size(), "stub too big");
29184
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2070
  __ end_a_stub();
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2071
}
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2072
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2073
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2074
void LIR_Assembler::throw_op(LIR_Opr exceptionPC, LIR_Opr exceptionOop, CodeEmitInfo* info) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2075
  assert(exceptionOop->as_register() == r0, "must match");
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2076
  assert(exceptionPC->as_register() == r3, "must match");
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2077
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2078
  // exception object is not added to oop map by LinearScan
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2079
  // (LinearScan assumes that no oops are in fixed registers)
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2080
  info->add_register_oop(exceptionOop);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2081
  Runtime1::StubID unwind_id;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2082
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2083
  // get current pc information
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2084
  // pc is only needed if the method has an exception handler, the unwind code does not need it.
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2085
  int pc_for_athrow_offset = __ offset();
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2086
  InternalAddress pc_for_athrow(__ pc());
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2087
  __ adr(exceptionPC->as_register(), pc_for_athrow);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2088
  add_call_info(pc_for_athrow_offset, info); // for exception handler
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2089
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2090
  __ verify_not_null_oop(r0);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2091
  // search an exception handler (r0: exception oop, r3: throwing pc)
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2092
  if (compilation()->has_fpu_code()) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2093
    unwind_id = Runtime1::handle_exception_id;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2094
  } else {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2095
    unwind_id = Runtime1::handle_exception_nofpu_id;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2096
  }
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2097
  __ far_call(RuntimeAddress(Runtime1::entry_for(unwind_id)));
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2098
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2099
  // FIXME: enough room for two byte trap   ????
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2100
  __ nop();
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2101
}
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2102
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2103
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2104
void LIR_Assembler::unwind_op(LIR_Opr exceptionOop) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2105
  assert(exceptionOop->as_register() == r0, "must match");
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2106
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2107
  __ b(_unwind_handler_entry);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2108
}
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2109
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2110
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2111
void LIR_Assembler::shift_op(LIR_Code code, LIR_Opr left, LIR_Opr count, LIR_Opr dest, LIR_Opr tmp) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2112
  Register lreg = left->is_single_cpu() ? left->as_register() : left->as_register_lo();
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2113
  Register dreg = dest->is_single_cpu() ? dest->as_register() : dest->as_register_lo();
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2114
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2115
  switch (left->type()) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2116
    case T_INT: {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2117
      switch (code) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2118
      case lir_shl:  __ lslvw (dreg, lreg, count->as_register()); break;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2119
      case lir_shr:  __ asrvw (dreg, lreg, count->as_register()); break;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2120
      case lir_ushr: __ lsrvw (dreg, lreg, count->as_register()); break;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2121
      default:
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2122
        ShouldNotReachHere();
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2123
        break;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2124
      }
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2125
      break;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2126
    case T_LONG:
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2127
    case T_ADDRESS:
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2128
    case T_OBJECT:
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2129
      switch (code) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2130
      case lir_shl:  __ lslv (dreg, lreg, count->as_register()); break;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2131
      case lir_shr:  __ asrv (dreg, lreg, count->as_register()); break;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2132
      case lir_ushr: __ lsrv (dreg, lreg, count->as_register()); break;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2133
      default:
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2134
        ShouldNotReachHere();
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2135
        break;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2136
      }
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2137
      break;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2138
    default:
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2139
      ShouldNotReachHere();
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2140
      break;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2141
    }
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2142
  }
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2143
}
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2144
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2145
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2146
void LIR_Assembler::shift_op(LIR_Code code, LIR_Opr left, jint count, LIR_Opr dest) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2147
  Register dreg = dest->is_single_cpu() ? dest->as_register() : dest->as_register_lo();
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2148
  Register lreg = left->is_single_cpu() ? left->as_register() : left->as_register_lo();
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2149
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2150
  switch (left->type()) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2151
    case T_INT: {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2152
      switch (code) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2153
      case lir_shl:  __ lslw (dreg, lreg, count); break;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2154
      case lir_shr:  __ asrw (dreg, lreg, count); break;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2155
      case lir_ushr: __ lsrw (dreg, lreg, count); break;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2156
      default:
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2157
        ShouldNotReachHere();
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2158
        break;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2159
      }
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2160
      break;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2161
    case T_LONG:
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2162
    case T_ADDRESS:
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2163
    case T_OBJECT:
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2164
      switch (code) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2165
      case lir_shl:  __ lsl (dreg, lreg, count); break;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2166
      case lir_shr:  __ asr (dreg, lreg, count); break;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2167
      case lir_ushr: __ lsr (dreg, lreg, count); break;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2168
      default:
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2169
        ShouldNotReachHere();
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2170
        break;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2171
      }
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2172
      break;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2173
    default:
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2174
      ShouldNotReachHere();
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2175
      break;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2176
    }
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2177
  }
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2178
}
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2179
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2180
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2181
void LIR_Assembler::store_parameter(Register r, int offset_from_rsp_in_words) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2182
  assert(offset_from_rsp_in_words >= 0, "invalid offset from rsp");
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2183
  int offset_from_rsp_in_bytes = offset_from_rsp_in_words * BytesPerWord;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2184
  assert(offset_from_rsp_in_bytes < frame_map()->reserved_argument_area_size(), "invalid offset");
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2185
  __ str (r, Address(sp, offset_from_rsp_in_bytes));
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2186
}
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2187
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2188
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2189
void LIR_Assembler::store_parameter(jint c,     int offset_from_rsp_in_words) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2190
  assert(offset_from_rsp_in_words >= 0, "invalid offset from rsp");
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2191
  int offset_from_rsp_in_bytes = offset_from_rsp_in_words * BytesPerWord;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2192
  assert(offset_from_rsp_in_bytes < frame_map()->reserved_argument_area_size(), "invalid offset");
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2193
  __ mov (rscratch1, c);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2194
  __ str (rscratch1, Address(sp, offset_from_rsp_in_bytes));
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2195
}
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2196
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2197
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2198
void LIR_Assembler::store_parameter(jobject o,  int offset_from_rsp_in_words) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2199
  ShouldNotReachHere();
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2200
  assert(offset_from_rsp_in_words >= 0, "invalid offset from rsp");
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2201
  int offset_from_rsp_in_bytes = offset_from_rsp_in_words * BytesPerWord;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2202
  assert(offset_from_rsp_in_bytes < frame_map()->reserved_argument_area_size(), "invalid offset");
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2203
  __ lea(rscratch1, __ constant_oop_address(o));
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2204
  __ str(rscratch1, Address(sp, offset_from_rsp_in_bytes));
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2205
}
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2206
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2207
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2208
// This code replaces a call to arraycopy; no exception may
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2209
// be thrown in this code, they must be thrown in the System.arraycopy
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2210
// activation frame; we could save some checks if this would not be the case
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2211
void LIR_Assembler::emit_arraycopy(LIR_OpArrayCopy* op) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2212
  ciArrayKlass* default_type = op->expected_type();
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2213
  Register src = op->src()->as_register();
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2214
  Register dst = op->dst()->as_register();
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2215
  Register src_pos = op->src_pos()->as_register();
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2216
  Register dst_pos = op->dst_pos()->as_register();
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2217
  Register length  = op->length()->as_register();
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2218
  Register tmp = op->tmp()->as_register();
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2219
51469
8a9e5819eab5 8209668: Explicit barriers for C1/assembler
rkennke
parents: 51374
diff changeset
  2220
  __ resolve(ACCESS_READ, src);
8a9e5819eab5 8209668: Explicit barriers for C1/assembler
rkennke
parents: 51374
diff changeset
  2221
  __ resolve(ACCESS_WRITE, dst);
8a9e5819eab5 8209668: Explicit barriers for C1/assembler
rkennke
parents: 51374
diff changeset
  2222
29184
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2223
  CodeStub* stub = op->stub();
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2224
  int flags = op->flags();
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2225
  BasicType basic_type = default_type != NULL ? default_type->element_type()->basic_type() : T_ILLEGAL;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2226
  if (basic_type == T_ARRAY) basic_type = T_OBJECT;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2227
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2228
  // if we don't know anything, just go through the generic arraycopy
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2229
  if (default_type == NULL // || basic_type == T_OBJECT
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2230
      ) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2231
    Label done;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2232
    assert(src == r1 && src_pos == r2, "mismatch in calling convention");
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2233
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2234
    // Save the arguments in case the generic arraycopy fails and we
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2235
    // have to fall back to the JNI stub
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2236
    __ stp(dst,     dst_pos, Address(sp, 0*BytesPerWord));
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2237
    __ stp(length,  src_pos, Address(sp, 2*BytesPerWord));
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2238
    __ str(src,              Address(sp, 4*BytesPerWord));
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2239
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2240
    address copyfunc_addr = StubRoutines::generic_arraycopy();
49470
a273b521a559 8199696: Remove Runtime1::arraycopy
eosterlund
parents: 49455
diff changeset
  2241
    assert(copyfunc_addr != NULL, "generic arraycopy stub required");
29184
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2242
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2243
    // The arguments are in java calling convention so we shift them
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2244
    // to C convention
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2245
    assert_different_registers(c_rarg0, j_rarg1, j_rarg2, j_rarg3, j_rarg4);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2246
    __ mov(c_rarg0, j_rarg0);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2247
    assert_different_registers(c_rarg1, j_rarg2, j_rarg3, j_rarg4);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2248
    __ mov(c_rarg1, j_rarg1);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2249
    assert_different_registers(c_rarg2, j_rarg3, j_rarg4);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2250
    __ mov(c_rarg2, j_rarg2);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2251
    assert_different_registers(c_rarg3, j_rarg4);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2252
    __ mov(c_rarg3, j_rarg3);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2253
    __ mov(c_rarg4, j_rarg4);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2254
#ifndef PRODUCT
49470
a273b521a559 8199696: Remove Runtime1::arraycopy
eosterlund
parents: 49455
diff changeset
  2255
    if (PrintC1Statistics) {
a273b521a559 8199696: Remove Runtime1::arraycopy
eosterlund
parents: 49455
diff changeset
  2256
      __ incrementw(ExternalAddress((address)&Runtime1::_generic_arraycopystub_cnt));
a273b521a559 8199696: Remove Runtime1::arraycopy
eosterlund
parents: 49455
diff changeset
  2257
    }
29184
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2258
#endif
49470
a273b521a559 8199696: Remove Runtime1::arraycopy
eosterlund
parents: 49455
diff changeset
  2259
    __ far_call(RuntimeAddress(copyfunc_addr));
29184
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2260
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2261
    __ cbz(r0, *stub->continuation());
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2262
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2263
    // Reload values from the stack so they are where the stub
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2264
    // expects them.
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2265
    __ ldp(dst,     dst_pos, Address(sp, 0*BytesPerWord));
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2266
    __ ldp(length,  src_pos, Address(sp, 2*BytesPerWord));
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2267
    __ ldr(src,              Address(sp, 4*BytesPerWord));
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2268
49470
a273b521a559 8199696: Remove Runtime1::arraycopy
eosterlund
parents: 49455
diff changeset
  2269
    // r0 is -1^K where K == partial copied count
a273b521a559 8199696: Remove Runtime1::arraycopy
eosterlund
parents: 49455
diff changeset
  2270
    __ eonw(rscratch1, r0, 0);
a273b521a559 8199696: Remove Runtime1::arraycopy
eosterlund
parents: 49455
diff changeset
  2271
    // adjust length down and src/end pos up by partial copied count
a273b521a559 8199696: Remove Runtime1::arraycopy
eosterlund
parents: 49455
diff changeset
  2272
    __ subw(length, length, rscratch1);
a273b521a559 8199696: Remove Runtime1::arraycopy
eosterlund
parents: 49455
diff changeset
  2273
    __ addw(src_pos, src_pos, rscratch1);
a273b521a559 8199696: Remove Runtime1::arraycopy
eosterlund
parents: 49455
diff changeset
  2274
    __ addw(dst_pos, dst_pos, rscratch1);
29184
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2275
    __ b(*stub->entry());
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2276
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2277
    __ bind(*stub->continuation());
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2278
    return;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2279
  }
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2280
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2281
  assert(default_type != NULL && default_type->is_array_klass() && default_type->is_loaded(), "must be true at this point");
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2282
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2283
  int elem_size = type2aelembytes(basic_type);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2284
  int shift_amount;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2285
  int scale = exact_log2(elem_size);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2286
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2287
  Address src_length_addr = Address(src, arrayOopDesc::length_offset_in_bytes());
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2288
  Address dst_length_addr = Address(dst, arrayOopDesc::length_offset_in_bytes());
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2289
  Address src_klass_addr = Address(src, oopDesc::klass_offset_in_bytes());
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2290
  Address dst_klass_addr = Address(dst, oopDesc::klass_offset_in_bytes());
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2291
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2292
  // test for NULL
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2293
  if (flags & LIR_OpArrayCopy::src_null_check) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2294
    __ cbz(src, *stub->entry());
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2295
  }
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2296
  if (flags & LIR_OpArrayCopy::dst_null_check) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2297
    __ cbz(dst, *stub->entry());
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2298
  }
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2299
42551
11422f6d92b3 8169497: Aarch64: Improve internal array handling
roland
parents: 42085
diff changeset
  2300
  // If the compiler was not able to prove that exact type of the source or the destination
11422f6d92b3 8169497: Aarch64: Improve internal array handling
roland
parents: 42085
diff changeset
  2301
  // of the arraycopy is an array type, check at runtime if the source or the destination is
11422f6d92b3 8169497: Aarch64: Improve internal array handling
roland
parents: 42085
diff changeset
  2302
  // an instance type.
11422f6d92b3 8169497: Aarch64: Improve internal array handling
roland
parents: 42085
diff changeset
  2303
  if (flags & LIR_OpArrayCopy::type_check) {
11422f6d92b3 8169497: Aarch64: Improve internal array handling
roland
parents: 42085
diff changeset
  2304
    if (!(flags & LIR_OpArrayCopy::LIR_OpArrayCopy::dst_objarray)) {
11422f6d92b3 8169497: Aarch64: Improve internal array handling
roland
parents: 42085
diff changeset
  2305
      __ load_klass(tmp, dst);
11422f6d92b3 8169497: Aarch64: Improve internal array handling
roland
parents: 42085
diff changeset
  2306
      __ ldrw(rscratch1, Address(tmp, in_bytes(Klass::layout_helper_offset())));
11422f6d92b3 8169497: Aarch64: Improve internal array handling
roland
parents: 42085
diff changeset
  2307
      __ cmpw(rscratch1, Klass::_lh_neutral_value);
11422f6d92b3 8169497: Aarch64: Improve internal array handling
roland
parents: 42085
diff changeset
  2308
      __ br(Assembler::GE, *stub->entry());
11422f6d92b3 8169497: Aarch64: Improve internal array handling
roland
parents: 42085
diff changeset
  2309
    }
11422f6d92b3 8169497: Aarch64: Improve internal array handling
roland
parents: 42085
diff changeset
  2310
11422f6d92b3 8169497: Aarch64: Improve internal array handling
roland
parents: 42085
diff changeset
  2311
    if (!(flags & LIR_OpArrayCopy::LIR_OpArrayCopy::src_objarray)) {
11422f6d92b3 8169497: Aarch64: Improve internal array handling
roland
parents: 42085
diff changeset
  2312
      __ load_klass(tmp, src);
11422f6d92b3 8169497: Aarch64: Improve internal array handling
roland
parents: 42085
diff changeset
  2313
      __ ldrw(rscratch1, Address(tmp, in_bytes(Klass::layout_helper_offset())));
11422f6d92b3 8169497: Aarch64: Improve internal array handling
roland
parents: 42085
diff changeset
  2314
      __ cmpw(rscratch1, Klass::_lh_neutral_value);
11422f6d92b3 8169497: Aarch64: Improve internal array handling
roland
parents: 42085
diff changeset
  2315
      __ br(Assembler::GE, *stub->entry());
11422f6d92b3 8169497: Aarch64: Improve internal array handling
roland
parents: 42085
diff changeset
  2316
    }
11422f6d92b3 8169497: Aarch64: Improve internal array handling
roland
parents: 42085
diff changeset
  2317
  }
11422f6d92b3 8169497: Aarch64: Improve internal array handling
roland
parents: 42085
diff changeset
  2318
29184
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2319
  // check if negative
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2320
  if (flags & LIR_OpArrayCopy::src_pos_positive_check) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2321
    __ cmpw(src_pos, 0);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2322
    __ br(Assembler::LT, *stub->entry());
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2323
  }
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2324
  if (flags & LIR_OpArrayCopy::dst_pos_positive_check) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2325
    __ cmpw(dst_pos, 0);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2326
    __ br(Assembler::LT, *stub->entry());
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2327
  }
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2328
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2329
  if (flags & LIR_OpArrayCopy::length_positive_check) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2330
    __ cmpw(length, 0);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2331
    __ br(Assembler::LT, *stub->entry());
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2332
  }
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2333
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2334
  if (flags & LIR_OpArrayCopy::src_range_check) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2335
    __ addw(tmp, src_pos, length);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2336
    __ ldrw(rscratch1, src_length_addr);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2337
    __ cmpw(tmp, rscratch1);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2338
    __ br(Assembler::HI, *stub->entry());
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2339
  }
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2340
  if (flags & LIR_OpArrayCopy::dst_range_check) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2341
    __ addw(tmp, dst_pos, length);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2342
    __ ldrw(rscratch1, dst_length_addr);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2343
    __ cmpw(tmp, rscratch1);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2344
    __ br(Assembler::HI, *stub->entry());
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2345
  }
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2346
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2347
  if (flags & LIR_OpArrayCopy::type_check) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2348
    // We don't know the array types are compatible
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2349
    if (basic_type != T_OBJECT) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2350
      // Simple test for basic type arrays
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2351
      if (UseCompressedClassPointers) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2352
        __ ldrw(tmp, src_klass_addr);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2353
        __ ldrw(rscratch1, dst_klass_addr);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2354
        __ cmpw(tmp, rscratch1);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2355
      } else {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2356
        __ ldr(tmp, src_klass_addr);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2357
        __ ldr(rscratch1, dst_klass_addr);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2358
        __ cmp(tmp, rscratch1);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2359
      }
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2360
      __ br(Assembler::NE, *stub->entry());
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2361
    } else {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2362
      // For object arrays, if src is a sub class of dst then we can
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2363
      // safely do the copy.
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2364
      Label cont, slow;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2365
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2366
#define PUSH(r1, r2)                                    \
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2367
      stp(r1, r2, __ pre(sp, -2 * wordSize));
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2368
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2369
#define POP(r1, r2)                                     \
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2370
      ldp(r1, r2, __ post(sp, 2 * wordSize));
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2371
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2372
      __ PUSH(src, dst);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2373
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2374
      __ load_klass(src, src);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2375
      __ load_klass(dst, dst);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2376
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2377
      __ check_klass_subtype_fast_path(src, dst, tmp, &cont, &slow, NULL);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2378
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2379
      __ PUSH(src, dst);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2380
      __ far_call(RuntimeAddress(Runtime1::entry_for(Runtime1::slow_subtype_check_id)));
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2381
      __ POP(src, dst);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2382
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2383
      __ cbnz(src, cont);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2384
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2385
      __ bind(slow);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2386
      __ POP(src, dst);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2387
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2388
      address copyfunc_addr = StubRoutines::checkcast_arraycopy();
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2389
      if (copyfunc_addr != NULL) { // use stub if available
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2390
        // src is not a sub class of dst so we have to do a
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2391
        // per-element check.
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2392
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2393
        int mask = LIR_OpArrayCopy::src_objarray|LIR_OpArrayCopy::dst_objarray;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2394
        if ((flags & mask) != mask) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2395
          // Check that at least both of them object arrays.
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2396
          assert(flags & mask, "one of the two should be known to be an object array");
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2397
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2398
          if (!(flags & LIR_OpArrayCopy::src_objarray)) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2399
            __ load_klass(tmp, src);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2400
          } else if (!(flags & LIR_OpArrayCopy::dst_objarray)) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2401
            __ load_klass(tmp, dst);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2402
          }
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2403
          int lh_offset = in_bytes(Klass::layout_helper_offset());
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2404
          Address klass_lh_addr(tmp, lh_offset);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2405
          jint objArray_lh = Klass::array_layout_helper(T_OBJECT);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2406
          __ ldrw(rscratch1, klass_lh_addr);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2407
          __ mov(rscratch2, objArray_lh);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2408
          __ eorw(rscratch1, rscratch1, rscratch2);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2409
          __ cbnzw(rscratch1, *stub->entry());
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2410
        }
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2411
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2412
       // Spill because stubs can use any register they like and it's
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2413
       // easier to restore just those that we care about.
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2414
        __ stp(dst,     dst_pos, Address(sp, 0*BytesPerWord));
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2415
        __ stp(length,  src_pos, Address(sp, 2*BytesPerWord));
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2416
        __ str(src,              Address(sp, 4*BytesPerWord));
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2417
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2418
        __ lea(c_rarg0, Address(src, src_pos, Address::uxtw(scale)));
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2419
        __ add(c_rarg0, c_rarg0, arrayOopDesc::base_offset_in_bytes(basic_type));
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2420
        assert_different_registers(c_rarg0, dst, dst_pos, length);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2421
        __ lea(c_rarg1, Address(dst, dst_pos, Address::uxtw(scale)));
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2422
        __ add(c_rarg1, c_rarg1, arrayOopDesc::base_offset_in_bytes(basic_type));
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2423
        assert_different_registers(c_rarg1, dst, length);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2424
        __ uxtw(c_rarg2, length);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2425
        assert_different_registers(c_rarg2, dst);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2426
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2427
        __ load_klass(c_rarg4, dst);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2428
        __ ldr(c_rarg4, Address(c_rarg4, ObjArrayKlass::element_klass_offset()));
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2429
        __ ldrw(c_rarg3, Address(c_rarg4, Klass::super_check_offset_offset()));
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2430
        __ far_call(RuntimeAddress(copyfunc_addr));
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2431
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2432
#ifndef PRODUCT
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2433
        if (PrintC1Statistics) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2434
          Label failed;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2435
          __ cbnz(r0, failed);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2436
          __ incrementw(ExternalAddress((address)&Runtime1::_arraycopy_checkcast_cnt));
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2437
          __ bind(failed);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2438
        }
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2439
#endif
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2440
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2441
        __ cbz(r0, *stub->continuation());
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2442
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2443
#ifndef PRODUCT
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2444
        if (PrintC1Statistics) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2445
          __ incrementw(ExternalAddress((address)&Runtime1::_arraycopy_checkcast_attempt_cnt));
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2446
        }
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2447
#endif
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2448
        assert_different_registers(dst, dst_pos, length, src_pos, src, r0, rscratch1);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2449
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2450
        // Restore previously spilled arguments
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2451
        __ ldp(dst,     dst_pos, Address(sp, 0*BytesPerWord));
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2452
        __ ldp(length,  src_pos, Address(sp, 2*BytesPerWord));
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2453
        __ ldr(src,              Address(sp, 4*BytesPerWord));
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2454
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2455
        // return value is -1^K where K is partial copied count
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2456
        __ eonw(rscratch1, r0, zr);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2457
        // adjust length down and src/end pos up by partial copied count
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2458
        __ subw(length, length, rscratch1);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2459
        __ addw(src_pos, src_pos, rscratch1);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2460
        __ addw(dst_pos, dst_pos, rscratch1);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2461
      }
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2462
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2463
      __ b(*stub->entry());
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2464
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2465
      __ bind(cont);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2466
      __ POP(src, dst);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2467
    }
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2468
  }
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2469
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2470
#ifdef ASSERT
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2471
  if (basic_type != T_OBJECT || !(flags & LIR_OpArrayCopy::type_check)) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2472
    // Sanity check the known type with the incoming class.  For the
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2473
    // primitive case the types must match exactly with src.klass and
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2474
    // dst.klass each exactly matching the default type.  For the
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2475
    // object array case, if no type check is needed then either the
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2476
    // dst type is exactly the expected type and the src type is a
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2477
    // subtype which we can't check or src is the same array as dst
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2478
    // but not necessarily exactly of type default_type.
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2479
    Label known_ok, halt;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2480
    __ mov_metadata(tmp, default_type->constant_encoding());
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2481
    if (UseCompressedClassPointers) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2482
      __ encode_klass_not_null(tmp);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2483
    }
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2484
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2485
    if (basic_type != T_OBJECT) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2486
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2487
      if (UseCompressedClassPointers) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2488
        __ ldrw(rscratch1, dst_klass_addr);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2489
        __ cmpw(tmp, rscratch1);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2490
      } else {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2491
        __ ldr(rscratch1, dst_klass_addr);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2492
        __ cmp(tmp, rscratch1);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2493
      }
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2494
      __ br(Assembler::NE, halt);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2495
      if (UseCompressedClassPointers) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2496
        __ ldrw(rscratch1, src_klass_addr);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2497
        __ cmpw(tmp, rscratch1);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2498
      } else {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2499
        __ ldr(rscratch1, src_klass_addr);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2500
        __ cmp(tmp, rscratch1);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2501
      }
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2502
      __ br(Assembler::EQ, known_ok);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2503
    } else {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2504
      if (UseCompressedClassPointers) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2505
        __ ldrw(rscratch1, dst_klass_addr);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2506
        __ cmpw(tmp, rscratch1);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2507
      } else {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2508
        __ ldr(rscratch1, dst_klass_addr);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2509
        __ cmp(tmp, rscratch1);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2510
      }
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2511
      __ br(Assembler::EQ, known_ok);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2512
      __ cmp(src, dst);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2513
      __ br(Assembler::EQ, known_ok);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2514
    }
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2515
    __ bind(halt);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2516
    __ stop("incorrect type information in arraycopy");
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2517
    __ bind(known_ok);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2518
  }
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2519
#endif
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2520
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2521
#ifndef PRODUCT
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2522
  if (PrintC1Statistics) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2523
    __ incrementw(ExternalAddress(Runtime1::arraycopy_count_address(basic_type)));
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2524
  }
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2525
#endif
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2526
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2527
  __ lea(c_rarg0, Address(src, src_pos, Address::uxtw(scale)));
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2528
  __ add(c_rarg0, c_rarg0, arrayOopDesc::base_offset_in_bytes(basic_type));
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2529
  assert_different_registers(c_rarg0, dst, dst_pos, length);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2530
  __ lea(c_rarg1, Address(dst, dst_pos, Address::uxtw(scale)));
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2531
  __ add(c_rarg1, c_rarg1, arrayOopDesc::base_offset_in_bytes(basic_type));
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2532
  assert_different_registers(c_rarg1, dst, length);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2533
  __ uxtw(c_rarg2, length);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2534
  assert_different_registers(c_rarg2, dst);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2535
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2536
  bool disjoint = (flags & LIR_OpArrayCopy::overlapping) == 0;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2537
  bool aligned = (flags & LIR_OpArrayCopy::unaligned) == 0;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2538
  const char *name;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2539
  address entry = StubRoutines::select_arraycopy_function(basic_type, aligned, disjoint, name, false);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2540
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2541
 CodeBlob *cb = CodeCache::find_blob(entry);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2542
 if (cb) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2543
   __ far_call(RuntimeAddress(entry));
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2544
 } else {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2545
   __ call_VM_leaf(entry, 3);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2546
 }
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2547
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2548
  __ bind(*stub->continuation());
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2549
}
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2550
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2551
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2552
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2553
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2554
void LIR_Assembler::emit_lock(LIR_OpLock* op) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2555
  Register obj = op->obj_opr()->as_register();  // may not be an oop
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2556
  Register hdr = op->hdr_opr()->as_register();
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2557
  Register lock = op->lock_opr()->as_register();
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2558
  if (!UseFastLocking) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2559
    __ b(*op->stub()->entry());
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2560
  } else if (op->code() == lir_lock) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2561
    Register scratch = noreg;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2562
    if (UseBiasedLocking) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2563
      scratch = op->scratch_opr()->as_register();
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2564
    }
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2565
    assert(BasicLock::displaced_header_offset_in_bytes() == 0, "lock_reg must point to the displaced header");
51469
8a9e5819eab5 8209668: Explicit barriers for C1/assembler
rkennke
parents: 51374
diff changeset
  2566
    __ resolve(ACCESS_READ | ACCESS_WRITE, obj);
29184
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2567
    // add debug info for NullPointerException only if one is possible
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2568
    int null_check_offset = __ lock_object(hdr, obj, lock, scratch, *op->stub()->entry());
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2569
    if (op->info() != NULL) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2570
      add_debug_info_for_null_check(null_check_offset, op->info());
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2571
    }
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2572
    // done
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2573
  } else if (op->code() == lir_unlock) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2574
    assert(BasicLock::displaced_header_offset_in_bytes() == 0, "lock_reg must point to the displaced header");
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2575
    __ unlock_object(hdr, obj, lock, *op->stub()->entry());
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2576
  } else {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2577
    Unimplemented();
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2578
  }
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2579
  __ bind(*op->stub()->continuation());
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2580
}
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2581
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2582
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2583
void LIR_Assembler::emit_profile_call(LIR_OpProfileCall* op) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2584
  ciMethod* method = op->profiled_method();
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2585
  int bci          = op->profiled_bci();
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2586
  ciMethod* callee = op->profiled_callee();
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2587
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2588
  // Update counter for all call types
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2589
  ciMethodData* md = method->method_data_or_null();
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2590
  assert(md != NULL, "Sanity");
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2591
  ciProfileData* data = md->bci_to_data(bci);
48856
c866eaca24cb 8194984: 9 Null pointer dereference defect groups related to ciMethodData::bci_to_data()
dlong
parents: 48127
diff changeset
  2592
  assert(data != NULL && data->is_CounterData(), "need CounterData for calls");
29184
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2593
  assert(op->mdo()->is_single_cpu(),  "mdo must be allocated");
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2594
  Register mdo  = op->mdo()->as_register();
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2595
  __ mov_metadata(mdo, md->constant_encoding());
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2596
  Address counter_addr(mdo, md->byte_offset_of_slot(data, CounterData::count_offset()));
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2597
  // Perform additional virtual call profiling for invokevirtual and
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2598
  // invokeinterface bytecodes
47698
d4bfafe600d0 8166750: C1 profiling handles statically bindable call sites differently than the interpreter
iveresov
parents: 47216
diff changeset
  2599
  if (op->should_profile_receiver_type()) {
29184
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2600
    assert(op->recv()->is_single_cpu(), "recv must be allocated");
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2601
    Register recv = op->recv()->as_register();
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2602
    assert_different_registers(mdo, recv);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2603
    assert(data->is_VirtualCallData(), "need VirtualCallData for virtual calls");
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2604
    ciKlass* known_klass = op->known_holder();
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2605
    if (C1OptimizeVirtualCallProfiling && known_klass != NULL) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2606
      // We know the type that will be seen at this call site; we can
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2607
      // statically update the MethodData* rather than needing to do
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2608
      // dynamic tests on the receiver type
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2609
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2610
      // NOTE: we should probably put a lock around this search to
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2611
      // avoid collisions by concurrent compilations
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2612
      ciVirtualCallData* vc_data = (ciVirtualCallData*) data;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2613
      uint i;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2614
      for (i = 0; i < VirtualCallData::row_limit(); i++) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2615
        ciKlass* receiver = vc_data->receiver(i);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2616
        if (known_klass->equals(receiver)) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2617
          Address data_addr(mdo, md->byte_offset_of_slot(data, VirtualCallData::receiver_count_offset(i)));
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2618
          __ addptr(data_addr, DataLayout::counter_increment);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2619
          return;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2620
        }
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2621
      }
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2622
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2623
      // Receiver type not found in profile data; select an empty slot
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2624
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2625
      // Note that this is less efficient than it should be because it
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2626
      // always does a write to the receiver part of the
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2627
      // VirtualCallData rather than just the first time
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2628
      for (i = 0; i < VirtualCallData::row_limit(); i++) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2629
        ciKlass* receiver = vc_data->receiver(i);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2630
        if (receiver == NULL) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2631
          Address recv_addr(mdo, md->byte_offset_of_slot(data, VirtualCallData::receiver_offset(i)));
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2632
          __ mov_metadata(rscratch1, known_klass->constant_encoding());
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2633
          __ lea(rscratch2, recv_addr);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2634
          __ str(rscratch1, Address(rscratch2));
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2635
          Address data_addr(mdo, md->byte_offset_of_slot(data, VirtualCallData::receiver_count_offset(i)));
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2636
          __ addptr(data_addr, DataLayout::counter_increment);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2637
          return;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2638
        }
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2639
      }
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2640
    } else {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2641
      __ load_klass(recv, recv);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2642
      Label update_done;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2643
      type_profile_helper(mdo, md, data, recv, &update_done);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2644
      // Receiver did not match any saved receiver and there is no empty row for it.
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2645
      // Increment total counter to indicate polymorphic case.
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2646
      __ addptr(counter_addr, DataLayout::counter_increment);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2647
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2648
      __ bind(update_done);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2649
    }
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2650
  } else {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2651
    // Static call
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2652
    __ addptr(counter_addr, DataLayout::counter_increment);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2653
  }
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2654
}
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2655
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2656
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2657
void LIR_Assembler::emit_delay(LIR_OpDelay*) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2658
  Unimplemented();
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2659
}
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2660
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2661
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2662
void LIR_Assembler::monitor_address(int monitor_no, LIR_Opr dst) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2663
  __ lea(dst->as_register(), frame_map()->address_for_monitor_lock(monitor_no));
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2664
}
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2665
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2666
void LIR_Assembler::emit_updatecrc32(LIR_OpUpdateCRC32* op) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2667
  assert(op->crc()->is_single_cpu(),  "crc must be register");
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2668
  assert(op->val()->is_single_cpu(),  "byte value must be register");
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2669
  assert(op->result_opr()->is_single_cpu(), "result must be register");
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2670
  Register crc = op->crc()->as_register();
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2671
  Register val = op->val()->as_register();
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2672
  Register res = op->result_opr()->as_register();
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2673
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2674
  assert_different_registers(val, crc, res);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2675
  unsigned long offset;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2676
  __ adrp(res, ExternalAddress(StubRoutines::crc_table_addr()), offset);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2677
  if (offset) __ add(res, res, offset);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2678
47773
6e3ab27f9144 8189176: AARCH64: Improve _updateBytesCRC32 intrinsic
dchuyko
parents: 47698
diff changeset
  2679
  __ mvnw(crc, crc); // ~crc
29184
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2680
  __ update_byte_crc32(crc, val, res);
47773
6e3ab27f9144 8189176: AARCH64: Improve _updateBytesCRC32 intrinsic
dchuyko
parents: 47698
diff changeset
  2681
  __ mvnw(res, crc); // ~crc
29184
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2682
}
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2683
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2684
void LIR_Assembler::emit_profile_type(LIR_OpProfileType* op) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2685
  COMMENT("emit_profile_type {");
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2686
  Register obj = op->obj()->as_register();
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2687
  Register tmp = op->tmp()->as_pointer_register();
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2688
  Address mdo_addr = as_Address(op->mdp()->as_address_ptr());
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2689
  ciKlass* exact_klass = op->exact_klass();
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2690
  intptr_t current_klass = op->current_klass();
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2691
  bool not_null = op->not_null();
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2692
  bool no_conflict = op->no_conflict();
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2693
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2694
  Label update, next, none;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2695
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2696
  bool do_null = !not_null;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2697
  bool exact_klass_set = exact_klass != NULL && ciTypeEntries::valid_ciklass(current_klass) == exact_klass;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2698
  bool do_update = !TypeEntries::is_type_unknown(current_klass) && !exact_klass_set;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2699
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2700
  assert(do_null || do_update, "why are we here?");
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2701
  assert(!TypeEntries::was_null_seen(current_klass) || do_update, "why are we here?");
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2702
  assert(mdo_addr.base() != rscratch1, "wrong register");
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2703
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2704
  __ verify_oop(obj);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2705
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2706
  if (tmp != obj) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2707
    __ mov(tmp, obj);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2708
  }
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2709
  if (do_null) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2710
    __ cbnz(tmp, update);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2711
    if (!TypeEntries::was_null_seen(current_klass)) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2712
      __ ldr(rscratch2, mdo_addr);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2713
      __ orr(rscratch2, rscratch2, TypeEntries::null_seen);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2714
      __ str(rscratch2, mdo_addr);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2715
    }
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2716
    if (do_update) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2717
#ifndef ASSERT
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2718
      __ b(next);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2719
    }
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2720
#else
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2721
      __ b(next);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2722
    }
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2723
  } else {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2724
    __ cbnz(tmp, update);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2725
    __ stop("unexpected null obj");
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2726
#endif
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2727
  }
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2728
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2729
  __ bind(update);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2730
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2731
  if (do_update) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2732
#ifdef ASSERT
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2733
    if (exact_klass != NULL) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2734
      Label ok;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2735
      __ load_klass(tmp, tmp);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2736
      __ mov_metadata(rscratch1, exact_klass->constant_encoding());
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2737
      __ eor(rscratch1, tmp, rscratch1);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2738
      __ cbz(rscratch1, ok);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2739
      __ stop("exact klass and actual klass differ");
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2740
      __ bind(ok);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2741
    }
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2742
#endif
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2743
    if (!no_conflict) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2744
      if (exact_klass == NULL || TypeEntries::is_type_none(current_klass)) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2745
        if (exact_klass != NULL) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2746
          __ mov_metadata(tmp, exact_klass->constant_encoding());
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2747
        } else {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2748
          __ load_klass(tmp, tmp);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2749
        }
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2750
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2751
        __ ldr(rscratch2, mdo_addr);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2752
        __ eor(tmp, tmp, rscratch2);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2753
        __ andr(rscratch1, tmp, TypeEntries::type_klass_mask);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2754
        // klass seen before, nothing to do. The unknown bit may have been
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2755
        // set already but no need to check.
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2756
        __ cbz(rscratch1, next);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2757
46538
44ea5e0f2901 8182161: aarch64: combine andr+cbnz into tbnz when possible
fyang
parents: 43667
diff changeset
  2758
        __ tbnz(tmp, exact_log2(TypeEntries::type_unknown), next); // already unknown. Nothing to do anymore.
29184
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2759
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2760
        if (TypeEntries::is_type_none(current_klass)) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2761
          __ cbz(rscratch2, none);
51374
7be0084191ed 8206895: aarch64: rework error-prone cmp instuction
bulasevich
parents: 50577
diff changeset
  2762
          __ cmp(rscratch2, (u1)TypeEntries::null_seen);
29184
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2763
          __ br(Assembler::EQ, none);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2764
          // There is a chance that the checks above (re-reading profiling
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2765
          // data from memory) fail if another thread has just set the
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2766
          // profiling to this obj's klass
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2767
          __ dmb(Assembler::ISHLD);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2768
          __ ldr(rscratch2, mdo_addr);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2769
          __ eor(tmp, tmp, rscratch2);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2770
          __ andr(rscratch1, tmp, TypeEntries::type_klass_mask);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2771
          __ cbz(rscratch1, next);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2772
        }
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2773
      } else {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2774
        assert(ciTypeEntries::valid_ciklass(current_klass) != NULL &&
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2775
               ciTypeEntries::valid_ciklass(current_klass) != exact_klass, "conflict only");
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2776
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2777
        __ ldr(tmp, mdo_addr);
46538
44ea5e0f2901 8182161: aarch64: combine andr+cbnz into tbnz when possible
fyang
parents: 43667
diff changeset
  2778
        __ tbnz(tmp, exact_log2(TypeEntries::type_unknown), next); // already unknown. Nothing to do anymore.
29184
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2779
      }
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2780
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2781
      // different than before. Cannot keep accurate profile.
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2782
      __ ldr(rscratch2, mdo_addr);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2783
      __ orr(rscratch2, rscratch2, TypeEntries::type_unknown);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2784
      __ str(rscratch2, mdo_addr);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2785
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2786
      if (TypeEntries::is_type_none(current_klass)) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2787
        __ b(next);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2788
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2789
        __ bind(none);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2790
        // first time here. Set profile type.
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2791
        __ str(tmp, mdo_addr);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2792
      }
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2793
    } else {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2794
      // There's a single possible klass at this profile point
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2795
      assert(exact_klass != NULL, "should be");
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2796
      if (TypeEntries::is_type_none(current_klass)) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2797
        __ mov_metadata(tmp, exact_klass->constant_encoding());
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2798
        __ ldr(rscratch2, mdo_addr);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2799
        __ eor(tmp, tmp, rscratch2);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2800
        __ andr(rscratch1, tmp, TypeEntries::type_klass_mask);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2801
        __ cbz(rscratch1, next);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2802
#ifdef ASSERT
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2803
        {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2804
          Label ok;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2805
          __ ldr(rscratch1, mdo_addr);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2806
          __ cbz(rscratch1, ok);
51374
7be0084191ed 8206895: aarch64: rework error-prone cmp instuction
bulasevich
parents: 50577
diff changeset
  2807
          __ cmp(rscratch1, (u1)TypeEntries::null_seen);
29184
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2808
          __ br(Assembler::EQ, ok);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2809
          // may have been set by another thread
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2810
          __ dmb(Assembler::ISHLD);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2811
          __ mov_metadata(rscratch1, exact_klass->constant_encoding());
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2812
          __ ldr(rscratch2, mdo_addr);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2813
          __ eor(rscratch2, rscratch1, rscratch2);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2814
          __ andr(rscratch2, rscratch2, TypeEntries::type_mask);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2815
          __ cbz(rscratch2, ok);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2816
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2817
          __ stop("unexpected profiling mismatch");
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2818
          __ bind(ok);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2819
        }
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2820
#endif
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2821
        // first time here. Set profile type.
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2822
        __ ldr(tmp, mdo_addr);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2823
      } else {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2824
        assert(ciTypeEntries::valid_ciklass(current_klass) != NULL &&
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2825
               ciTypeEntries::valid_ciklass(current_klass) != exact_klass, "inconsistent");
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2826
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2827
        __ ldr(tmp, mdo_addr);
46538
44ea5e0f2901 8182161: aarch64: combine andr+cbnz into tbnz when possible
fyang
parents: 43667
diff changeset
  2828
        __ tbnz(tmp, exact_log2(TypeEntries::type_unknown), next); // already unknown. Nothing to do anymore.
29184
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2829
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2830
        __ orr(tmp, tmp, TypeEntries::type_unknown);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2831
        __ str(tmp, mdo_addr);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2832
        // FIXME: Write barrier needed here?
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2833
      }
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2834
    }
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2835
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2836
    __ bind(next);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2837
  }
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2838
  COMMENT("} emit_profile_type");
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2839
}
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2840
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2841
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2842
void LIR_Assembler::align_backward_branch_target() {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2843
}
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2844
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2845
51857
9978fea8a371 8210764: Update avx512 implementation
kvn
parents: 51756
diff changeset
  2846
void LIR_Assembler::negate(LIR_Opr left, LIR_Opr dest, LIR_Opr tmp) {
9978fea8a371 8210764: Update avx512 implementation
kvn
parents: 51756
diff changeset
  2847
  // tmp must be unused
9978fea8a371 8210764: Update avx512 implementation
kvn
parents: 51756
diff changeset
  2848
  assert(tmp->is_illegal(), "wasting a register if tmp is allocated");
9978fea8a371 8210764: Update avx512 implementation
kvn
parents: 51756
diff changeset
  2849
29184
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2850
  if (left->is_single_cpu()) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2851
    assert(dest->is_single_cpu(), "expect single result reg");
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2852
    __ negw(dest->as_register(), left->as_register());
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2853
  } else if (left->is_double_cpu()) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2854
    assert(dest->is_double_cpu(), "expect double result reg");
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2855
    __ neg(dest->as_register_lo(), left->as_register_lo());
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2856
  } else if (left->is_single_fpu()) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2857
    assert(dest->is_single_fpu(), "expect single float result reg");
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2858
    __ fnegs(dest->as_float_reg(), left->as_float_reg());
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2859
  } else {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2860
    assert(left->is_double_fpu(), "expect double float operand reg");
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2861
    assert(dest->is_double_fpu(), "expect double float result reg");
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2862
    __ fnegd(dest->as_double_reg(), left->as_double_reg());
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2863
  }
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2864
}
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2865
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2866
50102
454fa295105c 8202976: Add C1 lea patching support for x86
pliden
parents: 49906
diff changeset
  2867
void LIR_Assembler::leal(LIR_Opr addr, LIR_Opr dest, LIR_PatchCode patch_code, CodeEmitInfo* info) {
454fa295105c 8202976: Add C1 lea patching support for x86
pliden
parents: 49906
diff changeset
  2868
  assert(patch_code == lir_patch_none, "Patch code not supported");
29184
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2869
  __ lea(dest->as_register_lo(), as_Address(addr->as_address_ptr()));
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2870
}
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2871
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2872
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2873
void LIR_Assembler::rt_call(LIR_Opr result, address dest, const LIR_OprList* args, LIR_Opr tmp, CodeEmitInfo* info) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2874
  assert(!tmp->is_valid(), "don't need temporary");
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2875
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2876
  CodeBlob *cb = CodeCache::find_blob(dest);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2877
  if (cb) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2878
    __ far_call(RuntimeAddress(dest));
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2879
  } else {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2880
    __ mov(rscratch1, RuntimeAddress(dest));
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2881
    int len = args->length();
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2882
    int type = 0;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2883
    if (! result->is_illegal()) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2884
      switch (result->type()) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2885
      case T_VOID:
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2886
        type = 0;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2887
        break;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2888
      case T_INT:
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2889
      case T_LONG:
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2890
      case T_OBJECT:
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2891
        type = 1;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2892
        break;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2893
      case T_FLOAT:
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2894
        type = 2;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2895
        break;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2896
      case T_DOUBLE:
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2897
        type = 3;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2898
        break;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2899
      default:
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2900
        ShouldNotReachHere();
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2901
        break;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2902
      }
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2903
    }
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2904
    int num_gpargs = 0;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2905
    int num_fpargs = 0;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2906
    for (int i = 0; i < args->length(); i++) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2907
      LIR_Opr arg = args->at(i);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2908
      if (arg->type() == T_FLOAT || arg->type() == T_DOUBLE) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2909
        num_fpargs++;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2910
      } else {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2911
        num_gpargs++;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2912
      }
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2913
    }
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2914
    __ blrt(rscratch1, num_gpargs, num_fpargs, type);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2915
  }
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2916
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2917
  if (info != NULL) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2918
    add_call_info_here(info);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2919
  }
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2920
  __ maybe_isb();
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2921
}
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2922
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2923
void LIR_Assembler::volatile_move_op(LIR_Opr src, LIR_Opr dest, BasicType type, CodeEmitInfo* info) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2924
  if (dest->is_address() || src->is_address()) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2925
    move_op(src, dest, type, lir_patch_none, info,
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2926
            /*pop_fpu_stack*/false, /*unaligned*/false, /*wide*/false);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2927
  } else {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2928
    ShouldNotReachHere();
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2929
  }
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2930
}
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2931
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2932
#ifdef ASSERT
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2933
// emit run-time assertion
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2934
void LIR_Assembler::emit_assert(LIR_OpAssert* op) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2935
  assert(op->code() == lir_assert, "must be");
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2936
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2937
  if (op->in_opr1()->is_valid()) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2938
    assert(op->in_opr2()->is_valid(), "both operands must be valid");
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2939
    comp_op(op->condition(), op->in_opr1(), op->in_opr2(), op);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2940
  } else {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2941
    assert(op->in_opr2()->is_illegal(), "both operands must be illegal");
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2942
    assert(op->condition() == lir_cond_always, "no other conditions allowed");
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2943
  }
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2944
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2945
  Label ok;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2946
  if (op->condition() != lir_cond_always) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2947
    Assembler::Condition acond = Assembler::AL;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2948
    switch (op->condition()) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2949
      case lir_cond_equal:        acond = Assembler::EQ;  break;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2950
      case lir_cond_notEqual:     acond = Assembler::NE;  break;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2951
      case lir_cond_less:         acond = Assembler::LT;  break;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2952
      case lir_cond_lessEqual:    acond = Assembler::LE;  break;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2953
      case lir_cond_greaterEqual: acond = Assembler::GE;  break;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2954
      case lir_cond_greater:      acond = Assembler::GT;  break;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2955
      case lir_cond_belowEqual:   acond = Assembler::LS;  break;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2956
      case lir_cond_aboveEqual:   acond = Assembler::HS;  break;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2957
      default:                    ShouldNotReachHere();
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2958
    }
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2959
    __ br(acond, ok);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2960
  }
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2961
  if (op->halt()) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2962
    const char* str = __ code_string(op->msg());
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2963
    __ stop(str);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2964
  } else {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2965
    breakpoint();
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2966
  }
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2967
  __ bind(ok);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2968
}
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2969
#endif
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2970
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2971
#ifndef PRODUCT
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2972
#define COMMENT(x)   do { __ block_comment(x); } while (0)
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2973
#else
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2974
#define COMMENT(x)
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2975
#endif
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2976
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2977
void LIR_Assembler::membar() {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2978
  COMMENT("membar");
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2979
  __ membar(MacroAssembler::AnyAny);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2980
}
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2981
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2982
void LIR_Assembler::membar_acquire() {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2983
  __ membar(Assembler::LoadLoad|Assembler::LoadStore);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2984
}
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2985
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2986
void LIR_Assembler::membar_release() {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2987
  __ membar(Assembler::LoadStore|Assembler::StoreStore);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2988
}
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2989
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2990
void LIR_Assembler::membar_loadload() {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2991
  __ membar(Assembler::LoadLoad);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2992
}
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2993
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2994
void LIR_Assembler::membar_storestore() {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2995
  __ membar(MacroAssembler::StoreStore);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2996
}
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2997
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2998
void LIR_Assembler::membar_loadstore() { __ membar(MacroAssembler::LoadStore); }
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  2999
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  3000
void LIR_Assembler::membar_storeload() { __ membar(MacroAssembler::StoreLoad); }
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  3001
38017
55047d16f141 8147844: new method j.l.Runtime.onSpinWait() and the corresponding x86 hotspot instrinsic
ikrylov
parents: 37274
diff changeset
  3002
void LIR_Assembler::on_spin_wait() {
55047d16f141 8147844: new method j.l.Runtime.onSpinWait() and the corresponding x86 hotspot instrinsic
ikrylov
parents: 37274
diff changeset
  3003
  Unimplemented();
55047d16f141 8147844: new method j.l.Runtime.onSpinWait() and the corresponding x86 hotspot instrinsic
ikrylov
parents: 37274
diff changeset
  3004
}
55047d16f141 8147844: new method j.l.Runtime.onSpinWait() and the corresponding x86 hotspot instrinsic
ikrylov
parents: 37274
diff changeset
  3005
29184
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  3006
void LIR_Assembler::get_thread(LIR_Opr result_reg) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  3007
  __ mov(result_reg->as_register(), rthread);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  3008
}
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  3009
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  3010
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  3011
void LIR_Assembler::peephole(LIR_List *lir) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  3012
#if 0
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  3013
  if (tableswitch_count >= max_tableswitches)
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  3014
    return;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  3015
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  3016
  /*
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  3017
    This finite-state automaton recognizes sequences of compare-and-
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  3018
    branch instructions.  We will turn them into a tableswitch.  You
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  3019
    could argue that C1 really shouldn't be doing this sort of
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  3020
    optimization, but without it the code is really horrible.
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  3021
  */
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  3022
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  3023
  enum { start_s, cmp1_s, beq_s, cmp_s } state;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  3024
  int first_key, last_key = -2147483648;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  3025
  int next_key = 0;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  3026
  int start_insn = -1;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  3027
  int last_insn = -1;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  3028
  Register reg = noreg;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  3029
  LIR_Opr reg_opr;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  3030
  state = start_s;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  3031
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  3032
  LIR_OpList* inst = lir->instructions_list();
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  3033
  for (int i = 0; i < inst->length(); i++) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  3034
    LIR_Op* op = inst->at(i);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  3035
    switch (state) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  3036
    case start_s:
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  3037
      first_key = -1;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  3038
      start_insn = i;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  3039
      switch (op->code()) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  3040
      case lir_cmp:
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  3041
        LIR_Opr opr1 = op->as_Op2()->in_opr1();
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  3042
        LIR_Opr opr2 = op->as_Op2()->in_opr2();
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  3043
        if (opr1->is_cpu_register() && opr1->is_single_cpu()
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  3044
            && opr2->is_constant()
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  3045
            && opr2->type() == T_INT) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  3046
          reg_opr = opr1;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  3047
          reg = opr1->as_register();
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  3048
          first_key = opr2->as_constant_ptr()->as_jint();
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  3049
          next_key = first_key + 1;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  3050
          state = cmp_s;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  3051
          goto next_state;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  3052
        }
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  3053
        break;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  3054
      }
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  3055
      break;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  3056
    case cmp_s:
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  3057
      switch (op->code()) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  3058
      case lir_branch:
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  3059
        if (op->as_OpBranch()->cond() == lir_cond_equal) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  3060
          state = beq_s;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  3061
          last_insn = i;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  3062
          goto next_state;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  3063
        }
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  3064
      }
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  3065
      state = start_s;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  3066
      break;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  3067
    case beq_s:
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  3068
      switch (op->code()) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  3069
      case lir_cmp: {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  3070
        LIR_Opr opr1 = op->as_Op2()->in_opr1();
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  3071
        LIR_Opr opr2 = op->as_Op2()->in_opr2();
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  3072
        if (opr1->is_cpu_register() && opr1->is_single_cpu()
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  3073
            && opr1->as_register() == reg
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  3074
            && opr2->is_constant()
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  3075
            && opr2->type() == T_INT
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  3076
            && opr2->as_constant_ptr()->as_jint() == next_key) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  3077
          last_key = next_key;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  3078
          next_key++;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  3079
          state = cmp_s;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  3080
          goto next_state;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  3081
        }
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  3082
      }
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  3083
      }
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  3084
      last_key = next_key;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  3085
      state = start_s;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  3086
      break;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  3087
    default:
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  3088
      assert(false, "impossible state");
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  3089
    }
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  3090
    if (state == start_s) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  3091
      if (first_key < last_key - 5L && reg != noreg) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  3092
        {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  3093
          // printf("found run register %d starting at insn %d low value %d high value %d\n",
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  3094
          //        reg->encoding(),
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  3095
          //        start_insn, first_key, last_key);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  3096
          //   for (int i = 0; i < inst->length(); i++) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  3097
          //     inst->at(i)->print();
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  3098
          //     tty->print("\n");
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  3099
          //   }
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  3100
          //   tty->print("\n");
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  3101
        }
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  3102
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  3103
        struct tableswitch *sw = &switches[tableswitch_count];
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  3104
        sw->_insn_index = start_insn, sw->_first_key = first_key,
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  3105
          sw->_last_key = last_key, sw->_reg = reg;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  3106
        inst->insert_before(last_insn + 1, new LIR_OpLabel(&sw->_after));
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  3107
        {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  3108
          // Insert the new table of branches
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  3109
          int offset = last_insn;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  3110
          for (int n = first_key; n < last_key; n++) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  3111
            inst->insert_before
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  3112
              (last_insn + 1,
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  3113
               new LIR_OpBranch(lir_cond_always, T_ILLEGAL,
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  3114
                                inst->at(offset)->as_OpBranch()->label()));
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  3115
            offset -= 2, i++;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  3116
          }
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  3117
        }
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  3118
        // Delete all the old compare-and-branch instructions
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  3119
        for (int n = first_key; n < last_key; n++) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  3120
          inst->remove_at(start_insn);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  3121
          inst->remove_at(start_insn);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  3122
        }
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  3123
        // Insert the tableswitch instruction
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  3124
        inst->insert_before(start_insn,
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  3125
                            new LIR_Op2(lir_cmp, lir_cond_always,
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  3126
                                        LIR_OprFact::intConst(tableswitch_count),
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  3127
                                        reg_opr));
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  3128
        inst->insert_before(start_insn + 1, new LIR_OpLabel(&sw->_branches));
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  3129
        tableswitch_count++;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  3130
      }
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  3131
      reg = noreg;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  3132
      last_key = -2147483648;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  3133
    }
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  3134
  next_state:
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  3135
    ;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  3136
  }
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  3137
#endif
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  3138
}
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  3139
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  3140
void LIR_Assembler::atomic_op(LIR_Code code, LIR_Opr src, LIR_Opr data, LIR_Opr dest, LIR_Opr tmp_op) {
42911
7f9cad2b64bc 8171537: aarch64: compiler/c1/Test6849574.java generates guarantee failure in C1
enevill
parents: 42653
diff changeset
  3141
  Address addr = as_Address(src->as_address_ptr());
29184
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  3142
  BasicType type = src->type();
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  3143
  bool is_oop = type == T_OBJECT || type == T_ARRAY;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  3144
37269
5c2c4e5bb067 8151775: aarch64: add support for 8.1 LSE atomic operations
enevill
parents: 36565
diff changeset
  3145
  void (MacroAssembler::* add)(Register prev, RegisterOrConstant incr, Register addr);
5c2c4e5bb067 8151775: aarch64: add support for 8.1 LSE atomic operations
enevill
parents: 36565
diff changeset
  3146
  void (MacroAssembler::* xchg)(Register prev, Register newv, Register addr);
29184
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  3147
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  3148
  switch(type) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  3149
  case T_INT:
37269
5c2c4e5bb067 8151775: aarch64: add support for 8.1 LSE atomic operations
enevill
parents: 36565
diff changeset
  3150
    xchg = &MacroAssembler::atomic_xchgalw;
5c2c4e5bb067 8151775: aarch64: add support for 8.1 LSE atomic operations
enevill
parents: 36565
diff changeset
  3151
    add = &MacroAssembler::atomic_addalw;
29184
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  3152
    break;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  3153
  case T_LONG:
37269
5c2c4e5bb067 8151775: aarch64: add support for 8.1 LSE atomic operations
enevill
parents: 36565
diff changeset
  3154
    xchg = &MacroAssembler::atomic_xchgal;
5c2c4e5bb067 8151775: aarch64: add support for 8.1 LSE atomic operations
enevill
parents: 36565
diff changeset
  3155
    add = &MacroAssembler::atomic_addal;
29184
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  3156
    break;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  3157
  case T_OBJECT:
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  3158
  case T_ARRAY:
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  3159
    if (UseCompressedOops) {
37269
5c2c4e5bb067 8151775: aarch64: add support for 8.1 LSE atomic operations
enevill
parents: 36565
diff changeset
  3160
      xchg = &MacroAssembler::atomic_xchgalw;
5c2c4e5bb067 8151775: aarch64: add support for 8.1 LSE atomic operations
enevill
parents: 36565
diff changeset
  3161
      add = &MacroAssembler::atomic_addalw;
29184
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  3162
    } else {
37269
5c2c4e5bb067 8151775: aarch64: add support for 8.1 LSE atomic operations
enevill
parents: 36565
diff changeset
  3163
      xchg = &MacroAssembler::atomic_xchgal;
5c2c4e5bb067 8151775: aarch64: add support for 8.1 LSE atomic operations
enevill
parents: 36565
diff changeset
  3164
      add = &MacroAssembler::atomic_addal;
29184
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  3165
    }
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  3166
    break;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  3167
  default:
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  3168
    ShouldNotReachHere();
37269
5c2c4e5bb067 8151775: aarch64: add support for 8.1 LSE atomic operations
enevill
parents: 36565
diff changeset
  3169
    xchg = &MacroAssembler::atomic_xchgal;
5c2c4e5bb067 8151775: aarch64: add support for 8.1 LSE atomic operations
enevill
parents: 36565
diff changeset
  3170
    add = &MacroAssembler::atomic_addal; // unreachable
29184
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  3171
  }
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  3172
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  3173
  switch (code) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  3174
  case lir_xadd:
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  3175
    {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  3176
      RegisterOrConstant inc;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  3177
      Register tmp = as_reg(tmp_op);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  3178
      Register dst = as_reg(dest);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  3179
      if (data->is_constant()) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  3180
        inc = RegisterOrConstant(as_long(data));
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  3181
        assert_different_registers(dst, addr.base(), tmp,
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  3182
                                   rscratch1, rscratch2);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  3183
      } else {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  3184
        inc = RegisterOrConstant(as_reg(data));
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  3185
        assert_different_registers(inc.as_register(), dst, addr.base(), tmp,
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  3186
                                   rscratch1, rscratch2);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  3187
      }
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  3188
      __ lea(tmp, addr);
37269
5c2c4e5bb067 8151775: aarch64: add support for 8.1 LSE atomic operations
enevill
parents: 36565
diff changeset
  3189
      (_masm->*add)(dst, inc, tmp);
29184
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  3190
      break;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  3191
    }
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  3192
  case lir_xchg:
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  3193
    {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  3194
      Register tmp = tmp_op->as_register();
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  3195
      Register obj = as_reg(data);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  3196
      Register dst = as_reg(dest);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  3197
      if (is_oop && UseCompressedOops) {
37274
45dcf0c16193 8153172: aarch64: hotspot crashes after the 8.1 LSE patch is merged
enevill
parents: 37269
diff changeset
  3198
        __ encode_heap_oop(rscratch2, obj);
45dcf0c16193 8153172: aarch64: hotspot crashes after the 8.1 LSE patch is merged
enevill
parents: 37269
diff changeset
  3199
        obj = rscratch2;
29184
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  3200
      }
37274
45dcf0c16193 8153172: aarch64: hotspot crashes after the 8.1 LSE patch is merged
enevill
parents: 37269
diff changeset
  3201
      assert_different_registers(obj, addr.base(), tmp, rscratch1, dst);
29184
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  3202
      __ lea(tmp, addr);
37269
5c2c4e5bb067 8151775: aarch64: add support for 8.1 LSE atomic operations
enevill
parents: 36565
diff changeset
  3203
      (_masm->*xchg)(dst, obj, tmp);
29184
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  3204
      if (is_oop && UseCompressedOops) {
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  3205
        __ decode_heap_oop(dst);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  3206
      }
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  3207
    }
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  3208
    break;
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  3209
  default:
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  3210
    ShouldNotReachHere();
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  3211
  }
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  3212
  __ membar(__ AnyAny);
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  3213
}
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  3214
e234025cafb6 8068053: AARCH64: C1 and C2 compilers
aph
parents:
diff changeset
  3215
#undef __