hotspot/src/cpu/sparc/vm/assembler_sparc.hpp
author twisti
Tue, 24 Jul 2012 10:51:00 -0700
changeset 13391 30245956af37
parent 12103 2ceb7aff05e3
child 13728 882756847a04
permissions -rw-r--r--
7023639: JSR 292 method handle invocation needs a fast path for compiled code 6984705: JSR 292 method handle creation should not go through JNI Summary: remove assembly code for JDK 7 chained method handles Reviewed-by: jrose, twisti, kvn, mhaupt Contributed-by: John Rose <john.r.rose@oracle.com>, Christian Thalinger <christian.thalinger@oracle.com>, Michael Haupt <michael.haupt@oracle.com>
Ignore whitespace changes - Everywhere: Within whitespace: At end of lines:
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
     1
/*
11637
030466036615 7013347: allow crypto functions to be called inline to enhance performance
never
parents: 11190
diff changeset
     2
 * Copyright (c) 1997, 2012, Oracle and/or its affiliates. All rights reserved.
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
     3
 * DO NOT ALTER OR REMOVE COPYRIGHT NOTICES OR THIS FILE HEADER.
489c9b5090e2 Initial load
duke
parents:
diff changeset
     4
 *
489c9b5090e2 Initial load
duke
parents:
diff changeset
     5
 * This code is free software; you can redistribute it and/or modify it
489c9b5090e2 Initial load
duke
parents:
diff changeset
     6
 * under the terms of the GNU General Public License version 2 only, as
489c9b5090e2 Initial load
duke
parents:
diff changeset
     7
 * published by the Free Software Foundation.
489c9b5090e2 Initial load
duke
parents:
diff changeset
     8
 *
489c9b5090e2 Initial load
duke
parents:
diff changeset
     9
 * This code is distributed in the hope that it will be useful, but WITHOUT
489c9b5090e2 Initial load
duke
parents:
diff changeset
    10
 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
489c9b5090e2 Initial load
duke
parents:
diff changeset
    11
 * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License
489c9b5090e2 Initial load
duke
parents:
diff changeset
    12
 * version 2 for more details (a copy is included in the LICENSE file that
489c9b5090e2 Initial load
duke
parents:
diff changeset
    13
 * accompanied this code).
489c9b5090e2 Initial load
duke
parents:
diff changeset
    14
 *
489c9b5090e2 Initial load
duke
parents:
diff changeset
    15
 * You should have received a copy of the GNU General Public License version
489c9b5090e2 Initial load
duke
parents:
diff changeset
    16
 * 2 along with this work; if not, write to the Free Software Foundation,
489c9b5090e2 Initial load
duke
parents:
diff changeset
    17
 * Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA.
489c9b5090e2 Initial load
duke
parents:
diff changeset
    18
 *
5547
f4b087cbb361 6941466: Oracle rebranding changes for Hotspot repositories
trims
parents: 5542
diff changeset
    19
 * Please contact Oracle, 500 Oracle Parkway, Redwood Shores, CA 94065 USA
f4b087cbb361 6941466: Oracle rebranding changes for Hotspot repositories
trims
parents: 5542
diff changeset
    20
 * or visit www.oracle.com if you need additional information or have any
f4b087cbb361 6941466: Oracle rebranding changes for Hotspot repositories
trims
parents: 5542
diff changeset
    21
 * questions.
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
    22
 *
489c9b5090e2 Initial load
duke
parents:
diff changeset
    23
 */
489c9b5090e2 Initial load
duke
parents:
diff changeset
    24
7397
5b173b4ca846 6989984: Use standard include model for Hospot
stefank
parents: 7112
diff changeset
    25
#ifndef CPU_SPARC_VM_ASSEMBLER_SPARC_HPP
5b173b4ca846 6989984: Use standard include model for Hospot
stefank
parents: 7112
diff changeset
    26
#define CPU_SPARC_VM_ASSEMBLER_SPARC_HPP
5b173b4ca846 6989984: Use standard include model for Hospot
stefank
parents: 7112
diff changeset
    27
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
    28
class BiasedLockingCounters;
489c9b5090e2 Initial load
duke
parents:
diff changeset
    29
489c9b5090e2 Initial load
duke
parents:
diff changeset
    30
// <sys/trap.h> promises that the system will not use traps 16-31
489c9b5090e2 Initial load
duke
parents:
diff changeset
    31
#define ST_RESERVED_FOR_USER_0 0x10
489c9b5090e2 Initial load
duke
parents:
diff changeset
    32
489c9b5090e2 Initial load
duke
parents:
diff changeset
    33
/* Written: David Ungar 4/19/97 */
489c9b5090e2 Initial load
duke
parents:
diff changeset
    34
489c9b5090e2 Initial load
duke
parents:
diff changeset
    35
// Contains all the definitions needed for sparc assembly code generation.
489c9b5090e2 Initial load
duke
parents:
diff changeset
    36
489c9b5090e2 Initial load
duke
parents:
diff changeset
    37
// Register aliases for parts of the system:
489c9b5090e2 Initial load
duke
parents:
diff changeset
    38
489c9b5090e2 Initial load
duke
parents:
diff changeset
    39
// 64 bit values can be kept in g1-g5, o1-o5 and o7 and all 64 bits are safe
489c9b5090e2 Initial load
duke
parents:
diff changeset
    40
// across context switches in V8+ ABI.  Of course, there are no 64 bit regs
489c9b5090e2 Initial load
duke
parents:
diff changeset
    41
// in V8 ABI. All 64 bits are preserved in V9 ABI for all registers.
489c9b5090e2 Initial load
duke
parents:
diff changeset
    42
489c9b5090e2 Initial load
duke
parents:
diff changeset
    43
// g2-g4 are scratch registers called "application globals".  Their
489c9b5090e2 Initial load
duke
parents:
diff changeset
    44
// meaning is reserved to the "compilation system"--which means us!
489c9b5090e2 Initial load
duke
parents:
diff changeset
    45
// They are are not supposed to be touched by ordinary C code, although
489c9b5090e2 Initial load
duke
parents:
diff changeset
    46
// highly-optimized C code might steal them for temps.  They are safe
489c9b5090e2 Initial load
duke
parents:
diff changeset
    47
// across thread switches, and the ABI requires that they be safe
489c9b5090e2 Initial load
duke
parents:
diff changeset
    48
// across function calls.
489c9b5090e2 Initial load
duke
parents:
diff changeset
    49
//
489c9b5090e2 Initial load
duke
parents:
diff changeset
    50
// g1 and g3 are touched by more modules.  V8 allows g1 to be clobbered
489c9b5090e2 Initial load
duke
parents:
diff changeset
    51
// across func calls, and V8+ also allows g5 to be clobbered across
489c9b5090e2 Initial load
duke
parents:
diff changeset
    52
// func calls.  Also, g1 and g5 can get touched while doing shared
489c9b5090e2 Initial load
duke
parents:
diff changeset
    53
// library loading.
489c9b5090e2 Initial load
duke
parents:
diff changeset
    54
//
489c9b5090e2 Initial load
duke
parents:
diff changeset
    55
// We must not touch g7 (it is the thread-self register) and g6 is
489c9b5090e2 Initial load
duke
parents:
diff changeset
    56
// reserved for certain tools.  g0, of course, is always zero.
489c9b5090e2 Initial load
duke
parents:
diff changeset
    57
//
489c9b5090e2 Initial load
duke
parents:
diff changeset
    58
// (Sources:  SunSoft Compilers Group, thread library engineers.)
489c9b5090e2 Initial load
duke
parents:
diff changeset
    59
489c9b5090e2 Initial load
duke
parents:
diff changeset
    60
// %%%% The interpreter should be revisited to reduce global scratch regs.
489c9b5090e2 Initial load
duke
parents:
diff changeset
    61
489c9b5090e2 Initial load
duke
parents:
diff changeset
    62
// This global always holds the current JavaThread pointer:
489c9b5090e2 Initial load
duke
parents:
diff changeset
    63
489c9b5090e2 Initial load
duke
parents:
diff changeset
    64
REGISTER_DECLARATION(Register, G2_thread , G2);
360
21d113ecbf6a 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 1
diff changeset
    65
REGISTER_DECLARATION(Register, G6_heapbase , G6);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
    66
489c9b5090e2 Initial load
duke
parents:
diff changeset
    67
// The following globals are part of the Java calling convention:
489c9b5090e2 Initial load
duke
parents:
diff changeset
    68
489c9b5090e2 Initial load
duke
parents:
diff changeset
    69
REGISTER_DECLARATION(Register, G5_method             , G5);
489c9b5090e2 Initial load
duke
parents:
diff changeset
    70
REGISTER_DECLARATION(Register, G5_megamorphic_method , G5_method);
489c9b5090e2 Initial load
duke
parents:
diff changeset
    71
REGISTER_DECLARATION(Register, G5_inline_cache_reg   , G5_method);
489c9b5090e2 Initial load
duke
parents:
diff changeset
    72
489c9b5090e2 Initial load
duke
parents:
diff changeset
    73
// The following globals are used for the new C1 & interpreter calling convention:
489c9b5090e2 Initial load
duke
parents:
diff changeset
    74
REGISTER_DECLARATION(Register, Gargs        , G4); // pointing to the last argument
489c9b5090e2 Initial load
duke
parents:
diff changeset
    75
489c9b5090e2 Initial load
duke
parents:
diff changeset
    76
// This local is used to preserve G2_thread in the interpreter and in stubs:
489c9b5090e2 Initial load
duke
parents:
diff changeset
    77
REGISTER_DECLARATION(Register, L7_thread_cache , L7);
489c9b5090e2 Initial load
duke
parents:
diff changeset
    78
489c9b5090e2 Initial load
duke
parents:
diff changeset
    79
// These globals are used as scratch registers in the interpreter:
489c9b5090e2 Initial load
duke
parents:
diff changeset
    80
489c9b5090e2 Initial load
duke
parents:
diff changeset
    81
REGISTER_DECLARATION(Register, Gframe_size   , G1); // SAME REG as G1_scratch
489c9b5090e2 Initial load
duke
parents:
diff changeset
    82
REGISTER_DECLARATION(Register, G1_scratch    , G1); // also SAME
489c9b5090e2 Initial load
duke
parents:
diff changeset
    83
REGISTER_DECLARATION(Register, G3_scratch    , G3);
489c9b5090e2 Initial load
duke
parents:
diff changeset
    84
REGISTER_DECLARATION(Register, G4_scratch    , G4);
489c9b5090e2 Initial load
duke
parents:
diff changeset
    85
489c9b5090e2 Initial load
duke
parents:
diff changeset
    86
// These globals are used as short-lived scratch registers in the compiler:
489c9b5090e2 Initial load
duke
parents:
diff changeset
    87
489c9b5090e2 Initial load
duke
parents:
diff changeset
    88
REGISTER_DECLARATION(Register, Gtemp  , G5);
489c9b5090e2 Initial load
duke
parents:
diff changeset
    89
2534
08dac9ce0cd7 6655638: dynamic languages need method handles
jrose
parents: 2332
diff changeset
    90
// JSR 292 fixed register usages:
08dac9ce0cd7 6655638: dynamic languages need method handles
jrose
parents: 2332
diff changeset
    91
REGISTER_DECLARATION(Register, G5_method_type        , G5);
08dac9ce0cd7 6655638: dynamic languages need method handles
jrose
parents: 2332
diff changeset
    92
REGISTER_DECLARATION(Register, G3_method_handle      , G3);
5687
b862d1f189bd 6930772: JSR 292 needs to support SPARC C1
twisti
parents: 5426
diff changeset
    93
REGISTER_DECLARATION(Register, L7_mh_SP_save         , L7);
2534
08dac9ce0cd7 6655638: dynamic languages need method handles
jrose
parents: 2332
diff changeset
    94
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
    95
// The compiler requires that G5_megamorphic_method is G5_inline_cache_klass,
489c9b5090e2 Initial load
duke
parents:
diff changeset
    96
// because a single patchable "set" instruction (NativeMovConstReg,
489c9b5090e2 Initial load
duke
parents:
diff changeset
    97
// or NativeMovConstPatching for compiler1) instruction
489c9b5090e2 Initial load
duke
parents:
diff changeset
    98
// serves to set up either quantity, depending on whether the compiled
489c9b5090e2 Initial load
duke
parents:
diff changeset
    99
// call site is an inline cache or is megamorphic.  See the function
489c9b5090e2 Initial load
duke
parents:
diff changeset
   100
// CompiledIC::set_to_megamorphic.
489c9b5090e2 Initial load
duke
parents:
diff changeset
   101
//
2534
08dac9ce0cd7 6655638: dynamic languages need method handles
jrose
parents: 2332
diff changeset
   102
// If a inline cache targets an interpreted method, then the
08dac9ce0cd7 6655638: dynamic languages need method handles
jrose
parents: 2332
diff changeset
   103
// G5 register will be used twice during the call.  First,
08dac9ce0cd7 6655638: dynamic languages need method handles
jrose
parents: 2332
diff changeset
   104
// the call site will be patched to load a compiledICHolder
08dac9ce0cd7 6655638: dynamic languages need method handles
jrose
parents: 2332
diff changeset
   105
// into G5. (This is an ordered pair of ic_klass, method.)
08dac9ce0cd7 6655638: dynamic languages need method handles
jrose
parents: 2332
diff changeset
   106
// The c2i adapter will first check the ic_klass, then load
08dac9ce0cd7 6655638: dynamic languages need method handles
jrose
parents: 2332
diff changeset
   107
// G5_method with the method part of the pair just before
08dac9ce0cd7 6655638: dynamic languages need method handles
jrose
parents: 2332
diff changeset
   108
// jumping into the interpreter.
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   109
//
489c9b5090e2 Initial load
duke
parents:
diff changeset
   110
// Note that G5_method is only the method-self for the interpreter,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   111
// and is logically unrelated to G5_megamorphic_method.
489c9b5090e2 Initial load
duke
parents:
diff changeset
   112
//
489c9b5090e2 Initial load
duke
parents:
diff changeset
   113
// Invariants on G2_thread (the JavaThread pointer):
489c9b5090e2 Initial load
duke
parents:
diff changeset
   114
//  - it should not be used for any other purpose anywhere
489c9b5090e2 Initial load
duke
parents:
diff changeset
   115
//  - it must be re-initialized by StubRoutines::call_stub()
489c9b5090e2 Initial load
duke
parents:
diff changeset
   116
//  - it must be preserved around every use of call_VM
489c9b5090e2 Initial load
duke
parents:
diff changeset
   117
489c9b5090e2 Initial load
duke
parents:
diff changeset
   118
// We can consider using g2/g3/g4 to cache more values than the
489c9b5090e2 Initial load
duke
parents:
diff changeset
   119
// JavaThread, such as the card-marking base or perhaps pointers into
489c9b5090e2 Initial load
duke
parents:
diff changeset
   120
// Eden.  It's something of a waste to use them as scratch temporaries,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   121
// since they are not supposed to be volatile.  (Of course, if we find
489c9b5090e2 Initial load
duke
parents:
diff changeset
   122
// that Java doesn't benefit from application globals, then we can just
489c9b5090e2 Initial load
duke
parents:
diff changeset
   123
// use them as ordinary temporaries.)
489c9b5090e2 Initial load
duke
parents:
diff changeset
   124
//
489c9b5090e2 Initial load
duke
parents:
diff changeset
   125
// Since g1 and g5 (and/or g6) are the volatile (caller-save) registers,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   126
// it makes sense to use them routinely for procedure linkage,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   127
// whenever the On registers are not applicable.  Examples:  G5_method,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   128
// G5_inline_cache_klass, and a double handful of miscellaneous compiler
489c9b5090e2 Initial load
duke
parents:
diff changeset
   129
// stubs.  This means that compiler stubs, etc., should be kept to a
489c9b5090e2 Initial load
duke
parents:
diff changeset
   130
// maximum of two or three G-register arguments.
489c9b5090e2 Initial load
duke
parents:
diff changeset
   131
489c9b5090e2 Initial load
duke
parents:
diff changeset
   132
489c9b5090e2 Initial load
duke
parents:
diff changeset
   133
// stub frames
489c9b5090e2 Initial load
duke
parents:
diff changeset
   134
489c9b5090e2 Initial load
duke
parents:
diff changeset
   135
REGISTER_DECLARATION(Register, Lentry_args      , L0); // pointer to args passed to callee (interpreter) not stub itself
489c9b5090e2 Initial load
duke
parents:
diff changeset
   136
489c9b5090e2 Initial load
duke
parents:
diff changeset
   137
// Interpreter frames
489c9b5090e2 Initial load
duke
parents:
diff changeset
   138
489c9b5090e2 Initial load
duke
parents:
diff changeset
   139
#ifdef CC_INTERP
489c9b5090e2 Initial load
duke
parents:
diff changeset
   140
REGISTER_DECLARATION(Register, Lstate           , L0); // interpreter state object pointer
489c9b5090e2 Initial load
duke
parents:
diff changeset
   141
REGISTER_DECLARATION(Register, L1_scratch       , L1); // scratch
489c9b5090e2 Initial load
duke
parents:
diff changeset
   142
REGISTER_DECLARATION(Register, Lmirror          , L1); // mirror (for native methods only)
489c9b5090e2 Initial load
duke
parents:
diff changeset
   143
REGISTER_DECLARATION(Register, L2_scratch       , L2);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   144
REGISTER_DECLARATION(Register, L3_scratch       , L3);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   145
REGISTER_DECLARATION(Register, L4_scratch       , L4);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   146
REGISTER_DECLARATION(Register, Lscratch         , L5); // C1 uses
489c9b5090e2 Initial load
duke
parents:
diff changeset
   147
REGISTER_DECLARATION(Register, Lscratch2        , L6); // C1 uses
489c9b5090e2 Initial load
duke
parents:
diff changeset
   148
REGISTER_DECLARATION(Register, L7_scratch       , L7); // constant pool cache
489c9b5090e2 Initial load
duke
parents:
diff changeset
   149
REGISTER_DECLARATION(Register, O5_savedSP       , O5);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   150
REGISTER_DECLARATION(Register, I5_savedSP       , I5); // Saved SP before bumping for locals.  This is simply
489c9b5090e2 Initial load
duke
parents:
diff changeset
   151
                                                       // a copy SP, so in 64-bit it's a biased value.  The bias
489c9b5090e2 Initial load
duke
parents:
diff changeset
   152
                                                       // is added and removed as needed in the frame code.
489c9b5090e2 Initial load
duke
parents:
diff changeset
   153
// Interface to signature handler
489c9b5090e2 Initial load
duke
parents:
diff changeset
   154
REGISTER_DECLARATION(Register, Llocals          , L7); // pointer to locals for signature handler
489c9b5090e2 Initial load
duke
parents:
diff changeset
   155
REGISTER_DECLARATION(Register, Lmethod          , L6); // methodOop when calling signature handler
489c9b5090e2 Initial load
duke
parents:
diff changeset
   156
489c9b5090e2 Initial load
duke
parents:
diff changeset
   157
#else
489c9b5090e2 Initial load
duke
parents:
diff changeset
   158
REGISTER_DECLARATION(Register, Lesp             , L0); // expression stack pointer
489c9b5090e2 Initial load
duke
parents:
diff changeset
   159
REGISTER_DECLARATION(Register, Lbcp             , L1); // pointer to next bytecode
489c9b5090e2 Initial load
duke
parents:
diff changeset
   160
REGISTER_DECLARATION(Register, Lmethod          , L2);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   161
REGISTER_DECLARATION(Register, Llocals          , L3);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   162
REGISTER_DECLARATION(Register, Largs            , L3); // pointer to locals for signature handler
489c9b5090e2 Initial load
duke
parents:
diff changeset
   163
                                                       // must match Llocals in asm interpreter
489c9b5090e2 Initial load
duke
parents:
diff changeset
   164
REGISTER_DECLARATION(Register, Lmonitors        , L4);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   165
REGISTER_DECLARATION(Register, Lbyte_code       , L5);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   166
// When calling out from the interpreter we record SP so that we can remove any extra stack
489c9b5090e2 Initial load
duke
parents:
diff changeset
   167
// space allocated during adapter transitions. This register is only live from the point
489c9b5090e2 Initial load
duke
parents:
diff changeset
   168
// of the call until we return.
489c9b5090e2 Initial load
duke
parents:
diff changeset
   169
REGISTER_DECLARATION(Register, Llast_SP         , L5);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   170
REGISTER_DECLARATION(Register, Lscratch         , L5);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   171
REGISTER_DECLARATION(Register, Lscratch2        , L6);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   172
REGISTER_DECLARATION(Register, LcpoolCache      , L6); // constant pool cache
489c9b5090e2 Initial load
duke
parents:
diff changeset
   173
489c9b5090e2 Initial load
duke
parents:
diff changeset
   174
REGISTER_DECLARATION(Register, O5_savedSP       , O5);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   175
REGISTER_DECLARATION(Register, I5_savedSP       , I5); // Saved SP before bumping for locals.  This is simply
489c9b5090e2 Initial load
duke
parents:
diff changeset
   176
                                                       // a copy SP, so in 64-bit it's a biased value.  The bias
489c9b5090e2 Initial load
duke
parents:
diff changeset
   177
                                                       // is added and removed as needed in the frame code.
489c9b5090e2 Initial load
duke
parents:
diff changeset
   178
REGISTER_DECLARATION(Register, IdispatchTables  , I4); // Base address of the bytecode dispatch tables
489c9b5090e2 Initial load
duke
parents:
diff changeset
   179
REGISTER_DECLARATION(Register, IdispatchAddress , I3); // Register which saves the dispatch address for each bytecode
489c9b5090e2 Initial load
duke
parents:
diff changeset
   180
REGISTER_DECLARATION(Register, ImethodDataPtr   , I2); // Pointer to the current method data
489c9b5090e2 Initial load
duke
parents:
diff changeset
   181
#endif /* CC_INTERP */
489c9b5090e2 Initial load
duke
parents:
diff changeset
   182
489c9b5090e2 Initial load
duke
parents:
diff changeset
   183
// NOTE: Lscratch2 and LcpoolCache point to the same registers in
489c9b5090e2 Initial load
duke
parents:
diff changeset
   184
//       the interpreter code. If Lscratch2 needs to be used for some
489c9b5090e2 Initial load
duke
parents:
diff changeset
   185
//       purpose than LcpoolCache should be restore after that for
489c9b5090e2 Initial load
duke
parents:
diff changeset
   186
//       the interpreter to work right
489c9b5090e2 Initial load
duke
parents:
diff changeset
   187
// (These assignments must be compatible with L7_thread_cache; see above.)
489c9b5090e2 Initial load
duke
parents:
diff changeset
   188
489c9b5090e2 Initial load
duke
parents:
diff changeset
   189
// Since Lbcp points into the middle of the method object,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   190
// it is temporarily converted into a "bcx" during GC.
489c9b5090e2 Initial load
duke
parents:
diff changeset
   191
489c9b5090e2 Initial load
duke
parents:
diff changeset
   192
// Exception processing
489c9b5090e2 Initial load
duke
parents:
diff changeset
   193
// These registers are passed into exception handlers.
489c9b5090e2 Initial load
duke
parents:
diff changeset
   194
// All exception handlers require the exception object being thrown.
489c9b5090e2 Initial load
duke
parents:
diff changeset
   195
// In addition, an nmethod's exception handler must be passed
489c9b5090e2 Initial load
duke
parents:
diff changeset
   196
// the address of the call site within the nmethod, to allow
489c9b5090e2 Initial load
duke
parents:
diff changeset
   197
// proper selection of the applicable catch block.
489c9b5090e2 Initial load
duke
parents:
diff changeset
   198
// (Interpreter frames use their own bcp() for this purpose.)
489c9b5090e2 Initial load
duke
parents:
diff changeset
   199
//
489c9b5090e2 Initial load
duke
parents:
diff changeset
   200
// The Oissuing_pc value is not always needed.  When jumping to a
489c9b5090e2 Initial load
duke
parents:
diff changeset
   201
// handler that is known to be interpreted, the Oissuing_pc value can be
489c9b5090e2 Initial load
duke
parents:
diff changeset
   202
// omitted.  An actual catch block in compiled code receives (from its
489c9b5090e2 Initial load
duke
parents:
diff changeset
   203
// nmethod's exception handler) the thrown exception in the Oexception,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   204
// but it doesn't need the Oissuing_pc.
489c9b5090e2 Initial load
duke
parents:
diff changeset
   205
//
489c9b5090e2 Initial load
duke
parents:
diff changeset
   206
// If an exception handler (either interpreted or compiled)
489c9b5090e2 Initial load
duke
parents:
diff changeset
   207
// discovers there is no applicable catch block, it updates
489c9b5090e2 Initial load
duke
parents:
diff changeset
   208
// the Oissuing_pc to the continuation PC of its own caller,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   209
// pops back to that caller's stack frame, and executes that
489c9b5090e2 Initial load
duke
parents:
diff changeset
   210
// caller's exception handler.  Obviously, this process will
489c9b5090e2 Initial load
duke
parents:
diff changeset
   211
// iterate until the control stack is popped back to a method
489c9b5090e2 Initial load
duke
parents:
diff changeset
   212
// containing an applicable catch block.  A key invariant is
489c9b5090e2 Initial load
duke
parents:
diff changeset
   213
// that the Oissuing_pc value is always a value local to
489c9b5090e2 Initial load
duke
parents:
diff changeset
   214
// the method whose exception handler is currently executing.
489c9b5090e2 Initial load
duke
parents:
diff changeset
   215
//
489c9b5090e2 Initial load
duke
parents:
diff changeset
   216
// Note:  The issuing PC value is __not__ a raw return address (I7 value).
489c9b5090e2 Initial load
duke
parents:
diff changeset
   217
// It is a "return pc", the address __following__ the call.
489c9b5090e2 Initial load
duke
parents:
diff changeset
   218
// Raw return addresses are converted to issuing PCs by frame::pc(),
489c9b5090e2 Initial load
duke
parents:
diff changeset
   219
// or by stubs.  Issuing PCs can be used directly with PC range tables.
489c9b5090e2 Initial load
duke
parents:
diff changeset
   220
//
489c9b5090e2 Initial load
duke
parents:
diff changeset
   221
REGISTER_DECLARATION(Register, Oexception  , O0); // exception being thrown
489c9b5090e2 Initial load
duke
parents:
diff changeset
   222
REGISTER_DECLARATION(Register, Oissuing_pc , O1); // where the exception is coming from
489c9b5090e2 Initial load
duke
parents:
diff changeset
   223
489c9b5090e2 Initial load
duke
parents:
diff changeset
   224
489c9b5090e2 Initial load
duke
parents:
diff changeset
   225
// These must occur after the declarations above
489c9b5090e2 Initial load
duke
parents:
diff changeset
   226
#ifndef DONT_USE_REGISTER_DEFINES
489c9b5090e2 Initial load
duke
parents:
diff changeset
   227
489c9b5090e2 Initial load
duke
parents:
diff changeset
   228
#define Gthread             AS_REGISTER(Register, Gthread)
489c9b5090e2 Initial load
duke
parents:
diff changeset
   229
#define Gmethod             AS_REGISTER(Register, Gmethod)
489c9b5090e2 Initial load
duke
parents:
diff changeset
   230
#define Gmegamorphic_method AS_REGISTER(Register, Gmegamorphic_method)
489c9b5090e2 Initial load
duke
parents:
diff changeset
   231
#define Ginline_cache_reg   AS_REGISTER(Register, Ginline_cache_reg)
489c9b5090e2 Initial load
duke
parents:
diff changeset
   232
#define Gargs               AS_REGISTER(Register, Gargs)
489c9b5090e2 Initial load
duke
parents:
diff changeset
   233
#define Lthread_cache       AS_REGISTER(Register, Lthread_cache)
489c9b5090e2 Initial load
duke
parents:
diff changeset
   234
#define Gframe_size         AS_REGISTER(Register, Gframe_size)
489c9b5090e2 Initial load
duke
parents:
diff changeset
   235
#define Gtemp               AS_REGISTER(Register, Gtemp)
489c9b5090e2 Initial load
duke
parents:
diff changeset
   236
489c9b5090e2 Initial load
duke
parents:
diff changeset
   237
#ifdef CC_INTERP
489c9b5090e2 Initial load
duke
parents:
diff changeset
   238
#define Lstate              AS_REGISTER(Register, Lstate)
489c9b5090e2 Initial load
duke
parents:
diff changeset
   239
#define Lesp                AS_REGISTER(Register, Lesp)
489c9b5090e2 Initial load
duke
parents:
diff changeset
   240
#define L1_scratch          AS_REGISTER(Register, L1_scratch)
489c9b5090e2 Initial load
duke
parents:
diff changeset
   241
#define Lmirror             AS_REGISTER(Register, Lmirror)
489c9b5090e2 Initial load
duke
parents:
diff changeset
   242
#define L2_scratch          AS_REGISTER(Register, L2_scratch)
489c9b5090e2 Initial load
duke
parents:
diff changeset
   243
#define L3_scratch          AS_REGISTER(Register, L3_scratch)
489c9b5090e2 Initial load
duke
parents:
diff changeset
   244
#define L4_scratch          AS_REGISTER(Register, L4_scratch)
489c9b5090e2 Initial load
duke
parents:
diff changeset
   245
#define Lscratch            AS_REGISTER(Register, Lscratch)
489c9b5090e2 Initial load
duke
parents:
diff changeset
   246
#define Lscratch2           AS_REGISTER(Register, Lscratch2)
489c9b5090e2 Initial load
duke
parents:
diff changeset
   247
#define L7_scratch          AS_REGISTER(Register, L7_scratch)
489c9b5090e2 Initial load
duke
parents:
diff changeset
   248
#define Ostate              AS_REGISTER(Register, Ostate)
489c9b5090e2 Initial load
duke
parents:
diff changeset
   249
#else
489c9b5090e2 Initial load
duke
parents:
diff changeset
   250
#define Lesp                AS_REGISTER(Register, Lesp)
489c9b5090e2 Initial load
duke
parents:
diff changeset
   251
#define Lbcp                AS_REGISTER(Register, Lbcp)
489c9b5090e2 Initial load
duke
parents:
diff changeset
   252
#define Lmethod             AS_REGISTER(Register, Lmethod)
489c9b5090e2 Initial load
duke
parents:
diff changeset
   253
#define Llocals             AS_REGISTER(Register, Llocals)
489c9b5090e2 Initial load
duke
parents:
diff changeset
   254
#define Lmonitors           AS_REGISTER(Register, Lmonitors)
489c9b5090e2 Initial load
duke
parents:
diff changeset
   255
#define Lbyte_code          AS_REGISTER(Register, Lbyte_code)
489c9b5090e2 Initial load
duke
parents:
diff changeset
   256
#define Lscratch            AS_REGISTER(Register, Lscratch)
489c9b5090e2 Initial load
duke
parents:
diff changeset
   257
#define Lscratch2           AS_REGISTER(Register, Lscratch2)
489c9b5090e2 Initial load
duke
parents:
diff changeset
   258
#define LcpoolCache         AS_REGISTER(Register, LcpoolCache)
489c9b5090e2 Initial load
duke
parents:
diff changeset
   259
#endif /* ! CC_INTERP */
489c9b5090e2 Initial load
duke
parents:
diff changeset
   260
489c9b5090e2 Initial load
duke
parents:
diff changeset
   261
#define Lentry_args         AS_REGISTER(Register, Lentry_args)
489c9b5090e2 Initial load
duke
parents:
diff changeset
   262
#define I5_savedSP          AS_REGISTER(Register, I5_savedSP)
489c9b5090e2 Initial load
duke
parents:
diff changeset
   263
#define O5_savedSP          AS_REGISTER(Register, O5_savedSP)
489c9b5090e2 Initial load
duke
parents:
diff changeset
   264
#define IdispatchAddress    AS_REGISTER(Register, IdispatchAddress)
489c9b5090e2 Initial load
duke
parents:
diff changeset
   265
#define ImethodDataPtr      AS_REGISTER(Register, ImethodDataPtr)
489c9b5090e2 Initial load
duke
parents:
diff changeset
   266
#define IdispatchTables     AS_REGISTER(Register, IdispatchTables)
489c9b5090e2 Initial load
duke
parents:
diff changeset
   267
489c9b5090e2 Initial load
duke
parents:
diff changeset
   268
#define Oexception          AS_REGISTER(Register, Oexception)
489c9b5090e2 Initial load
duke
parents:
diff changeset
   269
#define Oissuing_pc         AS_REGISTER(Register, Oissuing_pc)
489c9b5090e2 Initial load
duke
parents:
diff changeset
   270
489c9b5090e2 Initial load
duke
parents:
diff changeset
   271
489c9b5090e2 Initial load
duke
parents:
diff changeset
   272
#endif
489c9b5090e2 Initial load
duke
parents:
diff changeset
   273
489c9b5090e2 Initial load
duke
parents:
diff changeset
   274
// Address is an abstraction used to represent a memory location.
489c9b5090e2 Initial load
duke
parents:
diff changeset
   275
//
489c9b5090e2 Initial load
duke
parents:
diff changeset
   276
// Note: A register location is represented via a Register, not
489c9b5090e2 Initial load
duke
parents:
diff changeset
   277
//       via an address for efficiency & simplicity reasons.
489c9b5090e2 Initial load
duke
parents:
diff changeset
   278
489c9b5090e2 Initial load
duke
parents:
diff changeset
   279
class Address VALUE_OBJ_CLASS_SPEC {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   280
 private:
2571
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   281
  Register           _base;           // Base register.
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   282
  RegisterOrConstant _index_or_disp;  // Index register or constant displacement.
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   283
  RelocationHolder   _rspec;
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   284
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   285
 public:
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   286
  Address() : _base(noreg), _index_or_disp(noreg) {}
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   287
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   288
  Address(Register base, RegisterOrConstant index_or_disp)
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   289
    : _base(base),
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   290
      _index_or_disp(index_or_disp) {
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   291
  }
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   292
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   293
  Address(Register base, Register index)
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   294
    : _base(base),
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   295
      _index_or_disp(index) {
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   296
  }
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   297
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   298
  Address(Register base, int disp)
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   299
    : _base(base),
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   300
      _index_or_disp(disp) {
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   301
  }
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   302
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   303
#ifdef ASSERT
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   304
  // ByteSize is only a class when ASSERT is defined, otherwise it's an int.
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   305
  Address(Register base, ByteSize disp)
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   306
    : _base(base),
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   307
      _index_or_disp(in_bytes(disp)) {
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   308
  }
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   309
#endif
2571
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   310
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   311
  // accessors
9976
6fef34e63df1 7045514: SPARC assembly code for JSR 292 ricochet frames
never
parents: 9176
diff changeset
   312
  Register base()             const { return _base; }
6fef34e63df1 7045514: SPARC assembly code for JSR 292 ricochet frames
never
parents: 9176
diff changeset
   313
  Register index()            const { return _index_or_disp.as_register(); }
6fef34e63df1 7045514: SPARC assembly code for JSR 292 ricochet frames
never
parents: 9176
diff changeset
   314
  int      disp()             const { return _index_or_disp.as_constant(); }
6fef34e63df1 7045514: SPARC assembly code for JSR 292 ricochet frames
never
parents: 9176
diff changeset
   315
6fef34e63df1 7045514: SPARC assembly code for JSR 292 ricochet frames
never
parents: 9176
diff changeset
   316
  bool     has_index()        const { return _index_or_disp.is_register(); }
6fef34e63df1 7045514: SPARC assembly code for JSR 292 ricochet frames
never
parents: 9176
diff changeset
   317
  bool     has_disp()         const { return _index_or_disp.is_constant(); }
6fef34e63df1 7045514: SPARC assembly code for JSR 292 ricochet frames
never
parents: 9176
diff changeset
   318
6fef34e63df1 7045514: SPARC assembly code for JSR 292 ricochet frames
never
parents: 9176
diff changeset
   319
  bool     uses(Register reg) const { return base() == reg || (has_index() && index() == reg); }
2571
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   320
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   321
  const relocInfo::relocType rtype() { return _rspec.type(); }
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   322
  const RelocationHolder&    rspec() { return _rspec; }
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   323
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   324
  RelocationHolder rspec(int offset) const {
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   325
    return offset == 0 ? _rspec : _rspec.plus(offset);
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   326
  }
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   327
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   328
  inline bool is_simm13(int offset = 0);  // check disp+offset for overflow
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   329
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   330
  Address plus_disp(int plusdisp) const {     // bump disp by a small amount
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   331
    assert(_index_or_disp.is_constant(), "must have a displacement");
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   332
    Address a(base(), disp() + plusdisp);
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   333
    return a;
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   334
  }
9976
6fef34e63df1 7045514: SPARC assembly code for JSR 292 ricochet frames
never
parents: 9176
diff changeset
   335
  bool is_same_address(Address a) const {
6fef34e63df1 7045514: SPARC assembly code for JSR 292 ricochet frames
never
parents: 9176
diff changeset
   336
    // disregard _rspec
6fef34e63df1 7045514: SPARC assembly code for JSR 292 ricochet frames
never
parents: 9176
diff changeset
   337
    return base() == a.base() && (has_index() ? index() == a.index() : disp() == a.disp());
6fef34e63df1 7045514: SPARC assembly code for JSR 292 ricochet frames
never
parents: 9176
diff changeset
   338
  }
2571
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   339
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   340
  Address after_save() const {
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   341
    Address a = (*this);
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   342
    a._base = a._base->after_save();
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   343
    return a;
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   344
  }
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   345
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   346
  Address after_restore() const {
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   347
    Address a = (*this);
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   348
    a._base = a._base->after_restore();
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   349
    return a;
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   350
  }
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   351
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   352
  // Convert the raw encoding form into the form expected by the
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   353
  // constructor for Address.
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   354
  static Address make_raw(int base, int index, int scale, int disp, bool disp_is_oop);
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   355
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   356
  friend class Assembler;
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   357
};
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   358
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   359
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   360
class AddressLiteral VALUE_OBJ_CLASS_SPEC {
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   361
 private:
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   362
  address          _address;
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   363
  RelocationHolder _rspec;
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   364
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   365
  RelocationHolder rspec_from_rtype(relocInfo::relocType rtype, address addr) {
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   366
    switch (rtype) {
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   367
    case relocInfo::external_word_type:
2571
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   368
      return external_word_Relocation::spec(addr);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   369
    case relocInfo::internal_word_type:
2571
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   370
      return internal_word_Relocation::spec(addr);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   371
#ifdef _LP64
489c9b5090e2 Initial load
duke
parents:
diff changeset
   372
    case relocInfo::opt_virtual_call_type:
489c9b5090e2 Initial load
duke
parents:
diff changeset
   373
      return opt_virtual_call_Relocation::spec();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   374
    case relocInfo::static_call_type:
489c9b5090e2 Initial load
duke
parents:
diff changeset
   375
      return static_call_Relocation::spec();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   376
    case relocInfo::runtime_call_type:
489c9b5090e2 Initial load
duke
parents:
diff changeset
   377
      return runtime_call_Relocation::spec();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   378
#endif
489c9b5090e2 Initial load
duke
parents:
diff changeset
   379
    case relocInfo::none:
489c9b5090e2 Initial load
duke
parents:
diff changeset
   380
      return RelocationHolder();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   381
    default:
489c9b5090e2 Initial load
duke
parents:
diff changeset
   382
      ShouldNotReachHere();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   383
      return RelocationHolder();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   384
    }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   385
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   386
2571
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   387
 protected:
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   388
  // creation
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   389
  AddressLiteral() : _address(NULL), _rspec(NULL) {}
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   390
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   391
 public:
2571
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   392
  AddressLiteral(address addr, RelocationHolder const& rspec)
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   393
    : _address(addr),
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   394
      _rspec(rspec) {}
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   395
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   396
  // Some constructors to avoid casting at the call site.
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   397
  AddressLiteral(jobject obj, RelocationHolder const& rspec)
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   398
    : _address((address) obj),
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   399
      _rspec(rspec) {}
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   400
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   401
  AddressLiteral(intptr_t value, RelocationHolder const& rspec)
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   402
    : _address((address) value),
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   403
      _rspec(rspec) {}
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   404
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   405
  AddressLiteral(address addr, relocInfo::relocType rtype = relocInfo::none)
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   406
    : _address((address) addr),
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   407
    _rspec(rspec_from_rtype(rtype, (address) addr)) {}
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   408
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   409
  // Some constructors to avoid casting at the call site.
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   410
  AddressLiteral(address* addr, relocInfo::relocType rtype = relocInfo::none)
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   411
    : _address((address) addr),
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   412
    _rspec(rspec_from_rtype(rtype, (address) addr)) {}
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   413
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   414
  AddressLiteral(bool* addr, relocInfo::relocType rtype = relocInfo::none)
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   415
    : _address((address) addr),
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   416
      _rspec(rspec_from_rtype(rtype, (address) addr)) {}
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   417
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   418
  AddressLiteral(const bool* addr, relocInfo::relocType rtype = relocInfo::none)
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   419
    : _address((address) addr),
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   420
      _rspec(rspec_from_rtype(rtype, (address) addr)) {}
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   421
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   422
  AddressLiteral(signed char* addr, relocInfo::relocType rtype = relocInfo::none)
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   423
    : _address((address) addr),
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   424
      _rspec(rspec_from_rtype(rtype, (address) addr)) {}
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   425
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   426
  AddressLiteral(int* addr, relocInfo::relocType rtype = relocInfo::none)
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   427
    : _address((address) addr),
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   428
      _rspec(rspec_from_rtype(rtype, (address) addr)) {}
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   429
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   430
  AddressLiteral(intptr_t addr, relocInfo::relocType rtype = relocInfo::none)
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   431
    : _address((address) addr),
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   432
      _rspec(rspec_from_rtype(rtype, (address) addr)) {}
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   433
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   434
#ifdef _LP64
2571
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   435
  // 32-bit complains about a multiple declaration for int*.
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   436
  AddressLiteral(intptr_t* addr, relocInfo::relocType rtype = relocInfo::none)
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   437
    : _address((address) addr),
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   438
      _rspec(rspec_from_rtype(rtype, (address) addr)) {}
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   439
#endif
2571
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   440
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   441
  AddressLiteral(oop addr, relocInfo::relocType rtype = relocInfo::none)
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   442
    : _address((address) addr),
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   443
      _rspec(rspec_from_rtype(rtype, (address) addr)) {}
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   444
9976
6fef34e63df1 7045514: SPARC assembly code for JSR 292 ricochet frames
never
parents: 9176
diff changeset
   445
  AddressLiteral(oop* addr, relocInfo::relocType rtype = relocInfo::none)
6fef34e63df1 7045514: SPARC assembly code for JSR 292 ricochet frames
never
parents: 9176
diff changeset
   446
    : _address((address) addr),
6fef34e63df1 7045514: SPARC assembly code for JSR 292 ricochet frames
never
parents: 9176
diff changeset
   447
      _rspec(rspec_from_rtype(rtype, (address) addr)) {}
6fef34e63df1 7045514: SPARC assembly code for JSR 292 ricochet frames
never
parents: 9176
diff changeset
   448
2571
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   449
  AddressLiteral(float* addr, relocInfo::relocType rtype = relocInfo::none)
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   450
    : _address((address) addr),
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   451
      _rspec(rspec_from_rtype(rtype, (address) addr)) {}
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   452
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   453
  AddressLiteral(double* addr, relocInfo::relocType rtype = relocInfo::none)
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   454
    : _address((address) addr),
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   455
      _rspec(rspec_from_rtype(rtype, (address) addr)) {}
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   456
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   457
  intptr_t value() const { return (intptr_t) _address; }
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   458
  int      low10() const;
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   459
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   460
  const relocInfo::relocType rtype() const { return _rspec.type(); }
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   461
  const RelocationHolder&    rspec() const { return _rspec; }
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   462
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   463
  RelocationHolder rspec(int offset) const {
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   464
    return offset == 0 ? _rspec : _rspec.plus(offset);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   465
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   466
};
489c9b5090e2 Initial load
duke
parents:
diff changeset
   467
9976
6fef34e63df1 7045514: SPARC assembly code for JSR 292 ricochet frames
never
parents: 9176
diff changeset
   468
// Convenience classes
6fef34e63df1 7045514: SPARC assembly code for JSR 292 ricochet frames
never
parents: 9176
diff changeset
   469
class ExternalAddress: public AddressLiteral {
6fef34e63df1 7045514: SPARC assembly code for JSR 292 ricochet frames
never
parents: 9176
diff changeset
   470
 private:
6fef34e63df1 7045514: SPARC assembly code for JSR 292 ricochet frames
never
parents: 9176
diff changeset
   471
  static relocInfo::relocType reloc_for_target(address target) {
6fef34e63df1 7045514: SPARC assembly code for JSR 292 ricochet frames
never
parents: 9176
diff changeset
   472
    // Sometimes ExternalAddress is used for values which aren't
6fef34e63df1 7045514: SPARC assembly code for JSR 292 ricochet frames
never
parents: 9176
diff changeset
   473
    // exactly addresses, like the card table base.
6fef34e63df1 7045514: SPARC assembly code for JSR 292 ricochet frames
never
parents: 9176
diff changeset
   474
    // external_word_type can't be used for values in the first page
6fef34e63df1 7045514: SPARC assembly code for JSR 292 ricochet frames
never
parents: 9176
diff changeset
   475
    // so just skip the reloc in that case.
6fef34e63df1 7045514: SPARC assembly code for JSR 292 ricochet frames
never
parents: 9176
diff changeset
   476
    return external_word_Relocation::can_be_relocated(target) ? relocInfo::external_word_type : relocInfo::none;
6fef34e63df1 7045514: SPARC assembly code for JSR 292 ricochet frames
never
parents: 9176
diff changeset
   477
  }
6fef34e63df1 7045514: SPARC assembly code for JSR 292 ricochet frames
never
parents: 9176
diff changeset
   478
6fef34e63df1 7045514: SPARC assembly code for JSR 292 ricochet frames
never
parents: 9176
diff changeset
   479
 public:
6fef34e63df1 7045514: SPARC assembly code for JSR 292 ricochet frames
never
parents: 9176
diff changeset
   480
  ExternalAddress(address target) : AddressLiteral(target, reloc_for_target(          target)) {}
6fef34e63df1 7045514: SPARC assembly code for JSR 292 ricochet frames
never
parents: 9176
diff changeset
   481
  ExternalAddress(oop*    target) : AddressLiteral(target, reloc_for_target((address) target)) {}
6fef34e63df1 7045514: SPARC assembly code for JSR 292 ricochet frames
never
parents: 9176
diff changeset
   482
};
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   483
489c9b5090e2 Initial load
duke
parents:
diff changeset
   484
inline Address RegisterImpl::address_in_saved_window() const {
2571
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   485
   return (Address(SP, (sp_offset_in_saved_window() * wordSize) + STACK_BIAS));
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   486
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   487
489c9b5090e2 Initial load
duke
parents:
diff changeset
   488
489c9b5090e2 Initial load
duke
parents:
diff changeset
   489
489c9b5090e2 Initial load
duke
parents:
diff changeset
   490
// Argument is an abstraction used to represent an outgoing
489c9b5090e2 Initial load
duke
parents:
diff changeset
   491
// actual argument or an incoming formal parameter, whether
489c9b5090e2 Initial load
duke
parents:
diff changeset
   492
// it resides in memory or in a register, in a manner consistent
489c9b5090e2 Initial load
duke
parents:
diff changeset
   493
// with the SPARC Application Binary Interface, or ABI.  This is
489c9b5090e2 Initial load
duke
parents:
diff changeset
   494
// often referred to as the native or C calling convention.
489c9b5090e2 Initial load
duke
parents:
diff changeset
   495
489c9b5090e2 Initial load
duke
parents:
diff changeset
   496
class Argument VALUE_OBJ_CLASS_SPEC {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   497
 private:
489c9b5090e2 Initial load
duke
parents:
diff changeset
   498
  int _number;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   499
  bool _is_in;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   500
489c9b5090e2 Initial load
duke
parents:
diff changeset
   501
 public:
489c9b5090e2 Initial load
duke
parents:
diff changeset
   502
#ifdef _LP64
489c9b5090e2 Initial load
duke
parents:
diff changeset
   503
  enum {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   504
    n_register_parameters = 6,          // only 6 registers may contain integer parameters
489c9b5090e2 Initial load
duke
parents:
diff changeset
   505
    n_float_register_parameters = 16    // Can have up to 16 floating registers
489c9b5090e2 Initial load
duke
parents:
diff changeset
   506
  };
489c9b5090e2 Initial load
duke
parents:
diff changeset
   507
#else
489c9b5090e2 Initial load
duke
parents:
diff changeset
   508
  enum {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   509
    n_register_parameters = 6           // only 6 registers may contain integer parameters
489c9b5090e2 Initial load
duke
parents:
diff changeset
   510
  };
489c9b5090e2 Initial load
duke
parents:
diff changeset
   511
#endif
489c9b5090e2 Initial load
duke
parents:
diff changeset
   512
489c9b5090e2 Initial load
duke
parents:
diff changeset
   513
  // creation
489c9b5090e2 Initial load
duke
parents:
diff changeset
   514
  Argument(int number, bool is_in) : _number(number), _is_in(is_in) {}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   515
489c9b5090e2 Initial load
duke
parents:
diff changeset
   516
  int  number() const  { return _number;  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   517
  bool is_in()  const  { return _is_in;   }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   518
  bool is_out() const  { return !is_in(); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   519
489c9b5090e2 Initial load
duke
parents:
diff changeset
   520
  Argument successor() const  { return Argument(number() + 1, is_in()); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   521
  Argument as_in()     const  { return Argument(number(), true ); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   522
  Argument as_out()    const  { return Argument(number(), false); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   523
489c9b5090e2 Initial load
duke
parents:
diff changeset
   524
  // locating register-based arguments:
489c9b5090e2 Initial load
duke
parents:
diff changeset
   525
  bool is_register() const { return _number < n_register_parameters; }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   526
489c9b5090e2 Initial load
duke
parents:
diff changeset
   527
#ifdef _LP64
489c9b5090e2 Initial load
duke
parents:
diff changeset
   528
  // locating Floating Point register-based arguments:
489c9b5090e2 Initial load
duke
parents:
diff changeset
   529
  bool is_float_register() const { return _number < n_float_register_parameters; }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   530
489c9b5090e2 Initial load
duke
parents:
diff changeset
   531
  FloatRegister as_float_register() const {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   532
    assert(is_float_register(), "must be a register argument");
489c9b5090e2 Initial load
duke
parents:
diff changeset
   533
    return as_FloatRegister(( number() *2 ) + 1);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   534
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   535
  FloatRegister as_double_register() const {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   536
    assert(is_float_register(), "must be a register argument");
489c9b5090e2 Initial load
duke
parents:
diff changeset
   537
    return as_FloatRegister(( number() *2 ));
489c9b5090e2 Initial load
duke
parents:
diff changeset
   538
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   539
#endif
489c9b5090e2 Initial load
duke
parents:
diff changeset
   540
489c9b5090e2 Initial load
duke
parents:
diff changeset
   541
  Register as_register() const {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   542
    assert(is_register(), "must be a register argument");
489c9b5090e2 Initial load
duke
parents:
diff changeset
   543
    return is_in() ? as_iRegister(number()) : as_oRegister(number());
489c9b5090e2 Initial load
duke
parents:
diff changeset
   544
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   545
489c9b5090e2 Initial load
duke
parents:
diff changeset
   546
  // locating memory-based arguments
489c9b5090e2 Initial load
duke
parents:
diff changeset
   547
  Address as_address() const {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   548
    assert(!is_register(), "must be a memory argument");
489c9b5090e2 Initial load
duke
parents:
diff changeset
   549
    return address_in_frame();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   550
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   551
489c9b5090e2 Initial load
duke
parents:
diff changeset
   552
  // When applied to a register-based argument, give the corresponding address
489c9b5090e2 Initial load
duke
parents:
diff changeset
   553
  // into the 6-word area "into which callee may store register arguments"
489c9b5090e2 Initial load
duke
parents:
diff changeset
   554
  // (This is a different place than the corresponding register-save area location.)
2571
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   555
  Address address_in_frame() const;
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   556
489c9b5090e2 Initial load
duke
parents:
diff changeset
   557
  // debugging
489c9b5090e2 Initial load
duke
parents:
diff changeset
   558
  const char* name() const;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   559
489c9b5090e2 Initial load
duke
parents:
diff changeset
   560
  friend class Assembler;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   561
};
489c9b5090e2 Initial load
duke
parents:
diff changeset
   562
489c9b5090e2 Initial load
duke
parents:
diff changeset
   563
489c9b5090e2 Initial load
duke
parents:
diff changeset
   564
// The SPARC Assembler: Pure assembler doing NO optimizations on the instruction
489c9b5090e2 Initial load
duke
parents:
diff changeset
   565
// level; i.e., what you write
489c9b5090e2 Initial load
duke
parents:
diff changeset
   566
// is what you get. The Assembler is generating code into a CodeBuffer.
489c9b5090e2 Initial load
duke
parents:
diff changeset
   567
489c9b5090e2 Initial load
duke
parents:
diff changeset
   568
class Assembler : public AbstractAssembler  {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   569
 protected:
489c9b5090e2 Initial load
duke
parents:
diff changeset
   570
489c9b5090e2 Initial load
duke
parents:
diff changeset
   571
  static void print_instruction(int inst);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   572
  static int  patched_branch(int dest_pos, int inst, int inst_pos);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   573
  static int  branch_destination(int inst, int pos);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   574
489c9b5090e2 Initial load
duke
parents:
diff changeset
   575
489c9b5090e2 Initial load
duke
parents:
diff changeset
   576
  friend class AbstractAssembler;
2571
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   577
  friend class AddressLiteral;
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   578
489c9b5090e2 Initial load
duke
parents:
diff changeset
   579
  // code patchers need various routines like inv_wdisp()
489c9b5090e2 Initial load
duke
parents:
diff changeset
   580
  friend class NativeInstruction;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   581
  friend class NativeGeneralJump;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   582
  friend class Relocation;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   583
  friend class Label;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   584
489c9b5090e2 Initial load
duke
parents:
diff changeset
   585
 public:
489c9b5090e2 Initial load
duke
parents:
diff changeset
   586
  // op carries format info; see page 62 & 267
489c9b5090e2 Initial load
duke
parents:
diff changeset
   587
489c9b5090e2 Initial load
duke
parents:
diff changeset
   588
  enum ops {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   589
    call_op   = 1, // fmt 1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   590
    branch_op = 0, // also sethi (fmt2)
489c9b5090e2 Initial load
duke
parents:
diff changeset
   591
    arith_op  = 2, // fmt 3, arith & misc
489c9b5090e2 Initial load
duke
parents:
diff changeset
   592
    ldst_op   = 3  // fmt 3, load/store
489c9b5090e2 Initial load
duke
parents:
diff changeset
   593
  };
489c9b5090e2 Initial load
duke
parents:
diff changeset
   594
489c9b5090e2 Initial load
duke
parents:
diff changeset
   595
  enum op2s {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   596
    bpr_op2   = 3,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   597
    fb_op2    = 6,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   598
    fbp_op2   = 5,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   599
    br_op2    = 2,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   600
    bp_op2    = 1,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   601
    cb_op2    = 7, // V8
489c9b5090e2 Initial load
duke
parents:
diff changeset
   602
    sethi_op2 = 4
489c9b5090e2 Initial load
duke
parents:
diff changeset
   603
  };
489c9b5090e2 Initial load
duke
parents:
diff changeset
   604
489c9b5090e2 Initial load
duke
parents:
diff changeset
   605
  enum op3s {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   606
    // selected op3s
489c9b5090e2 Initial load
duke
parents:
diff changeset
   607
    add_op3      = 0x00,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   608
    and_op3      = 0x01,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   609
    or_op3       = 0x02,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   610
    xor_op3      = 0x03,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   611
    sub_op3      = 0x04,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   612
    andn_op3     = 0x05,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   613
    orn_op3      = 0x06,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   614
    xnor_op3     = 0x07,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   615
    addc_op3     = 0x08,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   616
    mulx_op3     = 0x09,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   617
    umul_op3     = 0x0a,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   618
    smul_op3     = 0x0b,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   619
    subc_op3     = 0x0c,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   620
    udivx_op3    = 0x0d,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   621
    udiv_op3     = 0x0e,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   622
    sdiv_op3     = 0x0f,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   623
489c9b5090e2 Initial load
duke
parents:
diff changeset
   624
    addcc_op3    = 0x10,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   625
    andcc_op3    = 0x11,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   626
    orcc_op3     = 0x12,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   627
    xorcc_op3    = 0x13,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   628
    subcc_op3    = 0x14,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   629
    andncc_op3   = 0x15,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   630
    orncc_op3    = 0x16,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   631
    xnorcc_op3   = 0x17,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   632
    addccc_op3   = 0x18,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   633
    umulcc_op3   = 0x1a,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   634
    smulcc_op3   = 0x1b,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   635
    subccc_op3   = 0x1c,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   636
    udivcc_op3   = 0x1e,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   637
    sdivcc_op3   = 0x1f,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   638
489c9b5090e2 Initial load
duke
parents:
diff changeset
   639
    taddcc_op3   = 0x20,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   640
    tsubcc_op3   = 0x21,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   641
    taddcctv_op3 = 0x22,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   642
    tsubcctv_op3 = 0x23,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   643
    mulscc_op3   = 0x24,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   644
    sll_op3      = 0x25,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   645
    sllx_op3     = 0x25,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   646
    srl_op3      = 0x26,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   647
    srlx_op3     = 0x26,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   648
    sra_op3      = 0x27,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   649
    srax_op3     = 0x27,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   650
    rdreg_op3    = 0x28,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   651
    membar_op3   = 0x28,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   652
489c9b5090e2 Initial load
duke
parents:
diff changeset
   653
    flushw_op3   = 0x2b,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   654
    movcc_op3    = 0x2c,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   655
    sdivx_op3    = 0x2d,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   656
    popc_op3     = 0x2e,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   657
    movr_op3     = 0x2f,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   658
489c9b5090e2 Initial load
duke
parents:
diff changeset
   659
    sir_op3      = 0x30,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   660
    wrreg_op3    = 0x30,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   661
    saved_op3    = 0x31,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   662
489c9b5090e2 Initial load
duke
parents:
diff changeset
   663
    fpop1_op3    = 0x34,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   664
    fpop2_op3    = 0x35,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   665
    impdep1_op3  = 0x36,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   666
    impdep2_op3  = 0x37,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   667
    jmpl_op3     = 0x38,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   668
    rett_op3     = 0x39,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   669
    trap_op3     = 0x3a,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   670
    flush_op3    = 0x3b,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   671
    save_op3     = 0x3c,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   672
    restore_op3  = 0x3d,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   673
    done_op3     = 0x3e,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   674
    retry_op3    = 0x3e,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   675
489c9b5090e2 Initial load
duke
parents:
diff changeset
   676
    lduw_op3     = 0x00,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   677
    ldub_op3     = 0x01,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   678
    lduh_op3     = 0x02,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   679
    ldd_op3      = 0x03,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   680
    stw_op3      = 0x04,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   681
    stb_op3      = 0x05,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   682
    sth_op3      = 0x06,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   683
    std_op3      = 0x07,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   684
    ldsw_op3     = 0x08,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   685
    ldsb_op3     = 0x09,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   686
    ldsh_op3     = 0x0a,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   687
    ldx_op3      = 0x0b,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   688
489c9b5090e2 Initial load
duke
parents:
diff changeset
   689
    ldstub_op3   = 0x0d,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   690
    stx_op3      = 0x0e,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   691
    swap_op3     = 0x0f,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   692
489c9b5090e2 Initial load
duke
parents:
diff changeset
   693
    stwa_op3     = 0x14,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   694
    stxa_op3     = 0x1e,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   695
489c9b5090e2 Initial load
duke
parents:
diff changeset
   696
    ldf_op3      = 0x20,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   697
    ldfsr_op3    = 0x21,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   698
    ldqf_op3     = 0x22,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   699
    lddf_op3     = 0x23,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   700
    stf_op3      = 0x24,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   701
    stfsr_op3    = 0x25,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   702
    stqf_op3     = 0x26,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   703
    stdf_op3     = 0x27,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   704
489c9b5090e2 Initial load
duke
parents:
diff changeset
   705
    prefetch_op3 = 0x2d,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   706
489c9b5090e2 Initial load
duke
parents:
diff changeset
   707
489c9b5090e2 Initial load
duke
parents:
diff changeset
   708
    ldc_op3      = 0x30,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   709
    ldcsr_op3    = 0x31,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   710
    lddc_op3     = 0x33,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   711
    stc_op3      = 0x34,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   712
    stcsr_op3    = 0x35,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   713
    stdcq_op3    = 0x36,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   714
    stdc_op3     = 0x37,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   715
489c9b5090e2 Initial load
duke
parents:
diff changeset
   716
    casa_op3     = 0x3c,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   717
    casxa_op3    = 0x3e,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   718
10027
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 9976
diff changeset
   719
    mftoi_op3    = 0x36,
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 9976
diff changeset
   720
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   721
    alt_bit_op3  = 0x10,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   722
     cc_bit_op3  = 0x10
489c9b5090e2 Initial load
duke
parents:
diff changeset
   723
  };
489c9b5090e2 Initial load
duke
parents:
diff changeset
   724
489c9b5090e2 Initial load
duke
parents:
diff changeset
   725
  enum opfs {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   726
    // selected opfs
489c9b5090e2 Initial load
duke
parents:
diff changeset
   727
    fmovs_opf   = 0x01,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   728
    fmovd_opf   = 0x02,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   729
489c9b5090e2 Initial load
duke
parents:
diff changeset
   730
    fnegs_opf   = 0x05,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   731
    fnegd_opf   = 0x06,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   732
489c9b5090e2 Initial load
duke
parents:
diff changeset
   733
    fadds_opf   = 0x41,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   734
    faddd_opf   = 0x42,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   735
    fsubs_opf   = 0x45,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   736
    fsubd_opf   = 0x46,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   737
489c9b5090e2 Initial load
duke
parents:
diff changeset
   738
    fmuls_opf   = 0x49,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   739
    fmuld_opf   = 0x4a,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   740
    fdivs_opf   = 0x4d,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   741
    fdivd_opf   = 0x4e,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   742
489c9b5090e2 Initial load
duke
parents:
diff changeset
   743
    fcmps_opf   = 0x51,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   744
    fcmpd_opf   = 0x52,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   745
489c9b5090e2 Initial load
duke
parents:
diff changeset
   746
    fstox_opf   = 0x81,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   747
    fdtox_opf   = 0x82,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   748
    fxtos_opf   = 0x84,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   749
    fxtod_opf   = 0x88,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   750
    fitos_opf   = 0xc4,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   751
    fdtos_opf   = 0xc6,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   752
    fitod_opf   = 0xc8,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   753
    fstod_opf   = 0xc9,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   754
    fstoi_opf   = 0xd1,
10027
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 9976
diff changeset
   755
    fdtoi_opf   = 0xd2,
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 9976
diff changeset
   756
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 9976
diff changeset
   757
    mdtox_opf   = 0x110,
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 9976
diff changeset
   758
    mstouw_opf  = 0x111,
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 9976
diff changeset
   759
    mstosw_opf  = 0x113,
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 9976
diff changeset
   760
    mxtod_opf   = 0x118,
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 9976
diff changeset
   761
    mwtos_opf   = 0x119
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   762
  };
489c9b5090e2 Initial load
duke
parents:
diff changeset
   763
10252
0981ce1c3eef 7063628: Use cbcond on T4
kvn
parents: 10027
diff changeset
   764
  enum RCondition {  rc_z = 1,  rc_lez = 2,  rc_lz = 3, rc_nz = 5, rc_gz = 6, rc_gez = 7, rc_last = rc_gez  };
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   765
489c9b5090e2 Initial load
duke
parents:
diff changeset
   766
  enum Condition {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   767
     // for FBfcc & FBPfcc instruction
489c9b5090e2 Initial load
duke
parents:
diff changeset
   768
    f_never                     = 0,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   769
    f_notEqual                  = 1,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   770
    f_notZero                   = 1,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   771
    f_lessOrGreater             = 2,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   772
    f_unorderedOrLess           = 3,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   773
    f_less                      = 4,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   774
    f_unorderedOrGreater        = 5,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   775
    f_greater                   = 6,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   776
    f_unordered                 = 7,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   777
    f_always                    = 8,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   778
    f_equal                     = 9,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   779
    f_zero                      = 9,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   780
    f_unorderedOrEqual          = 10,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   781
    f_greaterOrEqual            = 11,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   782
    f_unorderedOrGreaterOrEqual = 12,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   783
    f_lessOrEqual               = 13,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   784
    f_unorderedOrLessOrEqual    = 14,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   785
    f_ordered                   = 15,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   786
489c9b5090e2 Initial load
duke
parents:
diff changeset
   787
    // V8 coproc, pp 123 v8 manual
489c9b5090e2 Initial load
duke
parents:
diff changeset
   788
489c9b5090e2 Initial load
duke
parents:
diff changeset
   789
    cp_always  = 8,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   790
    cp_never   = 0,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   791
    cp_3       = 7,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   792
    cp_2       = 6,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   793
    cp_2or3    = 5,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   794
    cp_1       = 4,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   795
    cp_1or3    = 3,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   796
    cp_1or2    = 2,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   797
    cp_1or2or3 = 1,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   798
    cp_0       = 9,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   799
    cp_0or3    = 10,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   800
    cp_0or2    = 11,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   801
    cp_0or2or3 = 12,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   802
    cp_0or1    = 13,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   803
    cp_0or1or3 = 14,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   804
    cp_0or1or2 = 15,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   805
489c9b5090e2 Initial load
duke
parents:
diff changeset
   806
489c9b5090e2 Initial load
duke
parents:
diff changeset
   807
    // for integers
489c9b5090e2 Initial load
duke
parents:
diff changeset
   808
489c9b5090e2 Initial load
duke
parents:
diff changeset
   809
    never                 =  0,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   810
    equal                 =  1,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   811
    zero                  =  1,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   812
    lessEqual             =  2,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   813
    less                  =  3,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   814
    lessEqualUnsigned     =  4,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   815
    lessUnsigned          =  5,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   816
    carrySet              =  5,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   817
    negative              =  6,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   818
    overflowSet           =  7,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   819
    always                =  8,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   820
    notEqual              =  9,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   821
    notZero               =  9,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   822
    greater               =  10,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   823
    greaterEqual          =  11,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   824
    greaterUnsigned       =  12,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   825
    greaterEqualUnsigned  =  13,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   826
    carryClear            =  13,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   827
    positive              =  14,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   828
    overflowClear         =  15
489c9b5090e2 Initial load
duke
parents:
diff changeset
   829
  };
489c9b5090e2 Initial load
duke
parents:
diff changeset
   830
489c9b5090e2 Initial load
duke
parents:
diff changeset
   831
  enum CC {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   832
    icc  = 0,  xcc  = 2,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   833
    // ptr_cc is the correct condition code for a pointer or intptr_t:
489c9b5090e2 Initial load
duke
parents:
diff changeset
   834
    ptr_cc = NOT_LP64(icc) LP64_ONLY(xcc),
489c9b5090e2 Initial load
duke
parents:
diff changeset
   835
    fcc0 = 0,  fcc1 = 1, fcc2 = 2, fcc3 = 3
489c9b5090e2 Initial load
duke
parents:
diff changeset
   836
  };
489c9b5090e2 Initial load
duke
parents:
diff changeset
   837
489c9b5090e2 Initial load
duke
parents:
diff changeset
   838
  enum PrefetchFcn {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   839
    severalReads = 0,  oneRead = 1,  severalWritesAndPossiblyReads = 2, oneWrite = 3, page = 4
489c9b5090e2 Initial load
duke
parents:
diff changeset
   840
  };
489c9b5090e2 Initial load
duke
parents:
diff changeset
   841
489c9b5090e2 Initial load
duke
parents:
diff changeset
   842
 public:
489c9b5090e2 Initial load
duke
parents:
diff changeset
   843
  // Helper functions for groups of instructions
489c9b5090e2 Initial load
duke
parents:
diff changeset
   844
489c9b5090e2 Initial load
duke
parents:
diff changeset
   845
  enum Predict { pt = 1, pn = 0 }; // pt = predict taken
489c9b5090e2 Initial load
duke
parents:
diff changeset
   846
489c9b5090e2 Initial load
duke
parents:
diff changeset
   847
  enum Membar_mask_bits { // page 184, v9
489c9b5090e2 Initial load
duke
parents:
diff changeset
   848
    StoreStore = 1 << 3,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   849
    LoadStore  = 1 << 2,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   850
    StoreLoad  = 1 << 1,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   851
    LoadLoad   = 1 << 0,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   852
489c9b5090e2 Initial load
duke
parents:
diff changeset
   853
    Sync       = 1 << 6,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   854
    MemIssue   = 1 << 5,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   855
    Lookaside  = 1 << 4
489c9b5090e2 Initial load
duke
parents:
diff changeset
   856
  };
489c9b5090e2 Initial load
duke
parents:
diff changeset
   857
7892
ff4948f95c49 7011627: C1: call_RT must support targets that don't fit in wdisp30
iveresov
parents: 7700
diff changeset
   858
  static bool is_in_wdisp_range(address a, address b, int nbits) {
ff4948f95c49 7011627: C1: call_RT must support targets that don't fit in wdisp30
iveresov
parents: 7700
diff changeset
   859
    intptr_t d = intptr_t(b) - intptr_t(a);
ff4948f95c49 7011627: C1: call_RT must support targets that don't fit in wdisp30
iveresov
parents: 7700
diff changeset
   860
    return is_simm(d, nbits + 2);
ff4948f95c49 7011627: C1: call_RT must support targets that don't fit in wdisp30
iveresov
parents: 7700
diff changeset
   861
  }
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   862
10252
0981ce1c3eef 7063628: Use cbcond on T4
kvn
parents: 10027
diff changeset
   863
  address target_distance(Label& L) {
0981ce1c3eef 7063628: Use cbcond on T4
kvn
parents: 10027
diff changeset
   864
    // Assembler::target(L) should be called only when
0981ce1c3eef 7063628: Use cbcond on T4
kvn
parents: 10027
diff changeset
   865
    // a branch instruction is emitted since non-bound
0981ce1c3eef 7063628: Use cbcond on T4
kvn
parents: 10027
diff changeset
   866
    // labels record current pc() as a branch address.
0981ce1c3eef 7063628: Use cbcond on T4
kvn
parents: 10027
diff changeset
   867
    if (L.is_bound()) return target(L);
0981ce1c3eef 7063628: Use cbcond on T4
kvn
parents: 10027
diff changeset
   868
    // Return current address for non-bound labels.
0981ce1c3eef 7063628: Use cbcond on T4
kvn
parents: 10027
diff changeset
   869
    return pc();
0981ce1c3eef 7063628: Use cbcond on T4
kvn
parents: 10027
diff changeset
   870
  }
0981ce1c3eef 7063628: Use cbcond on T4
kvn
parents: 10027
diff changeset
   871
6774
a224d6a24120 6991512: G1 barriers fail with 64bit C1
iveresov
parents: 6772
diff changeset
   872
  // test if label is in simm16 range in words (wdisp16).
a224d6a24120 6991512: G1 barriers fail with 64bit C1
iveresov
parents: 6772
diff changeset
   873
  bool is_in_wdisp16_range(Label& L) {
10252
0981ce1c3eef 7063628: Use cbcond on T4
kvn
parents: 10027
diff changeset
   874
    return is_in_wdisp_range(target_distance(L), pc(), 16);
7892
ff4948f95c49 7011627: C1: call_RT must support targets that don't fit in wdisp30
iveresov
parents: 7700
diff changeset
   875
  }
ff4948f95c49 7011627: C1: call_RT must support targets that don't fit in wdisp30
iveresov
parents: 7700
diff changeset
   876
  // test if the distance between two addresses fits in simm30 range in words
ff4948f95c49 7011627: C1: call_RT must support targets that don't fit in wdisp30
iveresov
parents: 7700
diff changeset
   877
  static bool is_in_wdisp30_range(address a, address b) {
ff4948f95c49 7011627: C1: call_RT must support targets that don't fit in wdisp30
iveresov
parents: 7700
diff changeset
   878
    return is_in_wdisp_range(a, b, 30);
6774
a224d6a24120 6991512: G1 barriers fail with 64bit C1
iveresov
parents: 6772
diff changeset
   879
  }
a224d6a24120 6991512: G1 barriers fail with 64bit C1
iveresov
parents: 6772
diff changeset
   880
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   881
  enum ASIs { // page 72, v9
10501
5bce84af0883 7059037: Use BIS for zeroing on T4
kvn
parents: 10267
diff changeset
   882
    ASI_PRIMARY            = 0x80,
5bce84af0883 7059037: Use BIS for zeroing on T4
kvn
parents: 10267
diff changeset
   883
    ASI_PRIMARY_NOFAULT    = 0x82,
5bce84af0883 7059037: Use BIS for zeroing on T4
kvn
parents: 10267
diff changeset
   884
    ASI_PRIMARY_LITTLE     = 0x88,
10267
8bdeec886dc4 7079329: Adjust allocation prefetching for T4
kvn
parents: 10264
diff changeset
   885
    // Block initializing store
8bdeec886dc4 7079329: Adjust allocation prefetching for T4
kvn
parents: 10264
diff changeset
   886
    ASI_ST_BLKINIT_PRIMARY = 0xE2,
8bdeec886dc4 7079329: Adjust allocation prefetching for T4
kvn
parents: 10264
diff changeset
   887
    // Most-Recently-Used (MRU) BIS variant
8bdeec886dc4 7079329: Adjust allocation prefetching for T4
kvn
parents: 10264
diff changeset
   888
    ASI_ST_BLKINIT_MRU_PRIMARY = 0xF2
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   889
    // add more from book as needed
489c9b5090e2 Initial load
duke
parents:
diff changeset
   890
  };
489c9b5090e2 Initial load
duke
parents:
diff changeset
   891
489c9b5090e2 Initial load
duke
parents:
diff changeset
   892
 protected:
489c9b5090e2 Initial load
duke
parents:
diff changeset
   893
  // helpers
489c9b5090e2 Initial load
duke
parents:
diff changeset
   894
489c9b5090e2 Initial load
duke
parents:
diff changeset
   895
  // x is supposed to fit in a field "nbits" wide
489c9b5090e2 Initial load
duke
parents:
diff changeset
   896
  // and be sign-extended. Check the range.
489c9b5090e2 Initial load
duke
parents:
diff changeset
   897
489c9b5090e2 Initial load
duke
parents:
diff changeset
   898
  static void assert_signed_range(intptr_t x, int nbits) {
9976
6fef34e63df1 7045514: SPARC assembly code for JSR 292 ricochet frames
never
parents: 9176
diff changeset
   899
    assert(nbits == 32 || (-(1 << nbits-1) <= x  &&  x < ( 1 << nbits-1)),
6fef34e63df1 7045514: SPARC assembly code for JSR 292 ricochet frames
never
parents: 9176
diff changeset
   900
           err_msg("value out of range: x=" INTPTR_FORMAT ", nbits=%d", x, nbits));
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   901
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   902
489c9b5090e2 Initial load
duke
parents:
diff changeset
   903
  static void assert_signed_word_disp_range(intptr_t x, int nbits) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   904
    assert( (x & 3) == 0, "not word aligned");
489c9b5090e2 Initial load
duke
parents:
diff changeset
   905
    assert_signed_range(x, nbits + 2);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   906
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   907
489c9b5090e2 Initial load
duke
parents:
diff changeset
   908
  static void assert_unsigned_const(int x, int nbits) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   909
    assert( juint(x)  <  juint(1 << nbits), "unsigned constant out of range");
489c9b5090e2 Initial load
duke
parents:
diff changeset
   910
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   911
489c9b5090e2 Initial load
duke
parents:
diff changeset
   912
  // fields: note bits numbered from LSB = 0,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   913
  //  fields known by inclusive bit range
489c9b5090e2 Initial load
duke
parents:
diff changeset
   914
489c9b5090e2 Initial load
duke
parents:
diff changeset
   915
  static int fmask(juint hi_bit, juint lo_bit) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   916
    assert( hi_bit >= lo_bit  &&  0 <= lo_bit  &&  hi_bit < 32, "bad bits");
489c9b5090e2 Initial load
duke
parents:
diff changeset
   917
    return (1 << ( hi_bit-lo_bit + 1 )) - 1;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   918
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   919
489c9b5090e2 Initial load
duke
parents:
diff changeset
   920
  // inverse of u_field
489c9b5090e2 Initial load
duke
parents:
diff changeset
   921
489c9b5090e2 Initial load
duke
parents:
diff changeset
   922
  static int inv_u_field(int x, int hi_bit, int lo_bit) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   923
    juint r = juint(x) >> lo_bit;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   924
    r &= fmask( hi_bit, lo_bit);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   925
    return int(r);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   926
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   927
489c9b5090e2 Initial load
duke
parents:
diff changeset
   928
489c9b5090e2 Initial load
duke
parents:
diff changeset
   929
  // signed version: extract from field and sign-extend
489c9b5090e2 Initial load
duke
parents:
diff changeset
   930
489c9b5090e2 Initial load
duke
parents:
diff changeset
   931
  static int inv_s_field(int x, int hi_bit, int lo_bit) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   932
    int sign_shift = 31 - hi_bit;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   933
    return inv_u_field( ((x << sign_shift) >> sign_shift), hi_bit, lo_bit);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   934
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   935
489c9b5090e2 Initial load
duke
parents:
diff changeset
   936
  // given a field that ranges from hi_bit to lo_bit (inclusive,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   937
  // LSB = 0), and an unsigned value for the field,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   938
  // shift it into the field
489c9b5090e2 Initial load
duke
parents:
diff changeset
   939
489c9b5090e2 Initial load
duke
parents:
diff changeset
   940
#ifdef ASSERT
489c9b5090e2 Initial load
duke
parents:
diff changeset
   941
  static int u_field(int x, int hi_bit, int lo_bit) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   942
    assert( ( x & ~fmask(hi_bit, lo_bit))  == 0,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   943
            "value out of range");
489c9b5090e2 Initial load
duke
parents:
diff changeset
   944
    int r = x << lo_bit;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   945
    assert( inv_u_field(r, hi_bit, lo_bit) == x, "just checking");
489c9b5090e2 Initial load
duke
parents:
diff changeset
   946
    return r;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   947
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   948
#else
489c9b5090e2 Initial load
duke
parents:
diff changeset
   949
  // make sure this is inlined as it will reduce code size significantly
489c9b5090e2 Initial load
duke
parents:
diff changeset
   950
  #define u_field(x, hi_bit, lo_bit)   ((x) << (lo_bit))
489c9b5090e2 Initial load
duke
parents:
diff changeset
   951
#endif
489c9b5090e2 Initial load
duke
parents:
diff changeset
   952
489c9b5090e2 Initial load
duke
parents:
diff changeset
   953
  static int inv_op(  int x ) { return inv_u_field(x, 31, 30); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   954
  static int inv_op2( int x ) { return inv_u_field(x, 24, 22); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   955
  static int inv_op3( int x ) { return inv_u_field(x, 24, 19); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   956
  static int inv_cond( int x ){ return inv_u_field(x, 28, 25); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   957
489c9b5090e2 Initial load
duke
parents:
diff changeset
   958
  static bool inv_immed( int x ) { return (x & Assembler::immed(true)) != 0; }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   959
489c9b5090e2 Initial load
duke
parents:
diff changeset
   960
  static Register inv_rd(  int x ) { return as_Register(inv_u_field(x, 29, 25)); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   961
  static Register inv_rs1( int x ) { return as_Register(inv_u_field(x, 18, 14)); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   962
  static Register inv_rs2( int x ) { return as_Register(inv_u_field(x,  4,  0)); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   963
489c9b5090e2 Initial load
duke
parents:
diff changeset
   964
  static int op(       int         x)  { return  u_field(x,             31, 30); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   965
  static int rd(       Register    r)  { return  u_field(r->encoding(), 29, 25); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   966
  static int fcn(      int         x)  { return  u_field(x,             29, 25); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   967
  static int op3(      int         x)  { return  u_field(x,             24, 19); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   968
  static int rs1(      Register    r)  { return  u_field(r->encoding(), 18, 14); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   969
  static int rs2(      Register    r)  { return  u_field(r->encoding(),  4,  0); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   970
  static int annul(    bool        a)  { return  u_field(a ? 1 : 0,     29, 29); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   971
  static int cond(     int         x)  { return  u_field(x,             28, 25); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   972
  static int cond_mov( int         x)  { return  u_field(x,             17, 14); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   973
  static int rcond(    RCondition  x)  { return  u_field(x,             12, 10); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   974
  static int op2(      int         x)  { return  u_field(x,             24, 22); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   975
  static int predict(  bool        p)  { return  u_field(p ? 1 : 0,     19, 19); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   976
  static int branchcc( CC       fcca)  { return  u_field(fcca,          21, 20); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   977
  static int cmpcc(    CC       fcca)  { return  u_field(fcca,          26, 25); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   978
  static int imm_asi(  int         x)  { return  u_field(x,             12,  5); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   979
  static int immed(    bool        i)  { return  u_field(i ? 1 : 0,     13, 13); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   980
  static int opf_low6( int         w)  { return  u_field(w,             10,  5); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   981
  static int opf_low5( int         w)  { return  u_field(w,              9,  5); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   982
  static int trapcc(   CC         cc)  { return  u_field(cc,            12, 11); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   983
  static int sx(       int         i)  { return  u_field(i,             12, 12); } // shift x=1 means 64-bit
489c9b5090e2 Initial load
duke
parents:
diff changeset
   984
  static int opf(      int         x)  { return  u_field(x,             13,  5); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   985
10252
0981ce1c3eef 7063628: Use cbcond on T4
kvn
parents: 10027
diff changeset
   986
  static bool is_cbcond( int x ) {
0981ce1c3eef 7063628: Use cbcond on T4
kvn
parents: 10027
diff changeset
   987
    return (VM_Version::has_cbcond() && (inv_cond(x) > rc_last) &&
0981ce1c3eef 7063628: Use cbcond on T4
kvn
parents: 10027
diff changeset
   988
            inv_op(x) == branch_op && inv_op2(x) == bpr_op2);
0981ce1c3eef 7063628: Use cbcond on T4
kvn
parents: 10027
diff changeset
   989
  }
0981ce1c3eef 7063628: Use cbcond on T4
kvn
parents: 10027
diff changeset
   990
  static bool is_cxb( int x ) {
0981ce1c3eef 7063628: Use cbcond on T4
kvn
parents: 10027
diff changeset
   991
    assert(is_cbcond(x), "wrong instruction");
0981ce1c3eef 7063628: Use cbcond on T4
kvn
parents: 10027
diff changeset
   992
    return (x & (1<<21)) != 0;
0981ce1c3eef 7063628: Use cbcond on T4
kvn
parents: 10027
diff changeset
   993
  }
0981ce1c3eef 7063628: Use cbcond on T4
kvn
parents: 10027
diff changeset
   994
  static int cond_cbcond( int         x)  { return  u_field((((x & 8)<<1) + 8 + (x & 7)), 29, 25); }
0981ce1c3eef 7063628: Use cbcond on T4
kvn
parents: 10027
diff changeset
   995
  static int inv_cond_cbcond(int      x)  {
0981ce1c3eef 7063628: Use cbcond on T4
kvn
parents: 10027
diff changeset
   996
    assert(is_cbcond(x), "wrong instruction");
0981ce1c3eef 7063628: Use cbcond on T4
kvn
parents: 10027
diff changeset
   997
    return inv_u_field(x, 27, 25) | (inv_u_field(x, 29, 29)<<3);
0981ce1c3eef 7063628: Use cbcond on T4
kvn
parents: 10027
diff changeset
   998
  }
0981ce1c3eef 7063628: Use cbcond on T4
kvn
parents: 10027
diff changeset
   999
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1000
  static int opf_cc(   CC          c, bool useFloat ) { return u_field((useFloat ? 0 : 4) + c, 13, 11); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1001
  static int mov_cc(   CC          c, bool useFloat ) { return u_field(useFloat ? 0 : 1,  18, 18) | u_field(c, 12, 11); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1002
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1003
  static int fd( FloatRegister r,  FloatRegisterImpl::Width fwa) { return u_field(r->encoding(fwa), 29, 25); };
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1004
  static int fs1(FloatRegister r,  FloatRegisterImpl::Width fwa) { return u_field(r->encoding(fwa), 18, 14); };
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1005
  static int fs2(FloatRegister r,  FloatRegisterImpl::Width fwa) { return u_field(r->encoding(fwa),  4,  0); };
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1006
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1007
  // some float instructions use this encoding on the op3 field
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1008
  static int alt_op3(int op, FloatRegisterImpl::Width w) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1009
    int r;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1010
    switch(w) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1011
     case FloatRegisterImpl::S: r = op + 0;  break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1012
     case FloatRegisterImpl::D: r = op + 3;  break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1013
     case FloatRegisterImpl::Q: r = op + 2;  break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1014
     default: ShouldNotReachHere(); break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1015
    }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1016
    return op3(r);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1017
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1018
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1019
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1020
  // compute inverse of simm
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1021
  static int inv_simm(int x, int nbits) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1022
    return (int)(x << (32 - nbits)) >> (32 - nbits);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1023
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1024
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1025
  static int inv_simm13( int x ) { return inv_simm(x, 13); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1026
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1027
  // signed immediate, in low bits, nbits long
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1028
  static int simm(int x, int nbits) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1029
    assert_signed_range(x, nbits);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1030
    return x  &  (( 1 << nbits ) - 1);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1031
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1032
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1033
  // compute inverse of wdisp16
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1034
  static intptr_t inv_wdisp16(int x, intptr_t pos) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1035
    int lo = x & (( 1 << 14 ) - 1);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1036
    int hi = (x >> 20) & 3;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1037
    if (hi >= 2) hi |= ~1;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1038
    return (((hi << 14) | lo) << 2) + pos;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1039
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1040
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1041
  // word offset, 14 bits at LSend, 2 bits at B21, B20
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1042
  static int wdisp16(intptr_t x, intptr_t off) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1043
    intptr_t xx = x - off;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1044
    assert_signed_word_disp_range(xx, 16);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1045
    int r =  (xx >> 2) & ((1 << 14) - 1)
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1046
           |  (  ( (xx>>(2+14)) & 3 )  <<  20 );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1047
    assert( inv_wdisp16(r, off) == x,  "inverse is not inverse");
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1048
    return r;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1049
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1050
10252
0981ce1c3eef 7063628: Use cbcond on T4
kvn
parents: 10027
diff changeset
  1051
  // compute inverse of wdisp10
0981ce1c3eef 7063628: Use cbcond on T4
kvn
parents: 10027
diff changeset
  1052
  static intptr_t inv_wdisp10(int x, intptr_t pos) {
0981ce1c3eef 7063628: Use cbcond on T4
kvn
parents: 10027
diff changeset
  1053
    assert(is_cbcond(x), "wrong instruction");
0981ce1c3eef 7063628: Use cbcond on T4
kvn
parents: 10027
diff changeset
  1054
    int lo = inv_u_field(x, 12, 5);
0981ce1c3eef 7063628: Use cbcond on T4
kvn
parents: 10027
diff changeset
  1055
    int hi = (x >> 19) & 3;
0981ce1c3eef 7063628: Use cbcond on T4
kvn
parents: 10027
diff changeset
  1056
    if (hi >= 2) hi |= ~1;
0981ce1c3eef 7063628: Use cbcond on T4
kvn
parents: 10027
diff changeset
  1057
    return (((hi << 8) | lo) << 2) + pos;
0981ce1c3eef 7063628: Use cbcond on T4
kvn
parents: 10027
diff changeset
  1058
  }
0981ce1c3eef 7063628: Use cbcond on T4
kvn
parents: 10027
diff changeset
  1059
0981ce1c3eef 7063628: Use cbcond on T4
kvn
parents: 10027
diff changeset
  1060
  // word offset for cbcond, 8 bits at [B12,B5], 2 bits at [B20,B19]
0981ce1c3eef 7063628: Use cbcond on T4
kvn
parents: 10027
diff changeset
  1061
  static int wdisp10(intptr_t x, intptr_t off) {
0981ce1c3eef 7063628: Use cbcond on T4
kvn
parents: 10027
diff changeset
  1062
    assert(VM_Version::has_cbcond(), "This CPU does not have CBCOND instruction");
0981ce1c3eef 7063628: Use cbcond on T4
kvn
parents: 10027
diff changeset
  1063
    intptr_t xx = x - off;
0981ce1c3eef 7063628: Use cbcond on T4
kvn
parents: 10027
diff changeset
  1064
    assert_signed_word_disp_range(xx, 10);
0981ce1c3eef 7063628: Use cbcond on T4
kvn
parents: 10027
diff changeset
  1065
    int r =  ( ( (xx >>  2   ) & ((1 << 8) - 1) ) <<  5 )
0981ce1c3eef 7063628: Use cbcond on T4
kvn
parents: 10027
diff changeset
  1066
           | ( ( (xx >> (2+8)) & 3              ) << 19 );
0981ce1c3eef 7063628: Use cbcond on T4
kvn
parents: 10027
diff changeset
  1067
    // Have to fake cbcond instruction to pass assert in inv_wdisp10()
0981ce1c3eef 7063628: Use cbcond on T4
kvn
parents: 10027
diff changeset
  1068
    assert(inv_wdisp10((r | op(branch_op) | cond_cbcond(rc_last+1) | op2(bpr_op2)), off) == x,  "inverse is not inverse");
0981ce1c3eef 7063628: Use cbcond on T4
kvn
parents: 10027
diff changeset
  1069
    return r;
0981ce1c3eef 7063628: Use cbcond on T4
kvn
parents: 10027
diff changeset
  1070
  }
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1071
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1072
  // word displacement in low-order nbits bits
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1073
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1074
  static intptr_t inv_wdisp( int x, intptr_t pos, int nbits ) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1075
    int pre_sign_extend = x & (( 1 << nbits ) - 1);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1076
    int r =  pre_sign_extend >= ( 1 << (nbits-1) )
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1077
       ?   pre_sign_extend | ~(( 1 << nbits ) - 1)
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1078
       :   pre_sign_extend;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1079
    return (r << 2) + pos;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1080
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1081
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1082
  static int wdisp( intptr_t x, intptr_t off, int nbits ) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1083
    intptr_t xx = x - off;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1084
    assert_signed_word_disp_range(xx, nbits);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1085
    int r =  (xx >> 2) & (( 1 << nbits ) - 1);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1086
    assert( inv_wdisp( r, off, nbits )  ==  x, "inverse not inverse");
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1087
    return r;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1088
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1089
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1090
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1091
  // Extract the top 32 bits in a 64 bit word
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1092
  static int32_t hi32( int64_t x ) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1093
    int32_t r = int32_t( (uint64_t)x >> 32 );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1094
    return r;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1095
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1096
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1097
  // given a sethi instruction, extract the constant, left-justified
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1098
  static int inv_hi22( int x ) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1099
    return x << 10;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1100
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1101
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1102
  // create an imm22 field, given a 32-bit left-justified constant
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1103
  static int hi22( int x ) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1104
    int r = int( juint(x) >> 10 );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1105
    assert( (r & ~((1 << 22) - 1))  ==  0, "just checkin'");
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1106
    return r;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1107
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1108
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1109
  // create a low10 __value__ (not a field) for a given a 32-bit constant
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1110
  static int low10( int x ) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1111
    return x & ((1 << 10) - 1);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1112
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1113
10027
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 9976
diff changeset
  1114
  // instruction only in VIS3
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 9976
diff changeset
  1115
  static void vis3_only() { assert( VM_Version::has_vis3(), "This instruction only works on SPARC with VIS3"); }
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 9976
diff changeset
  1116
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1117
  // instruction only in v9
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1118
  static void v9_only() { assert( VM_Version::v9_instructions_work(), "This instruction only works on SPARC V9"); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1119
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1120
  // instruction only in v8
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1121
  static void v8_only() { assert( VM_Version::v8_instructions_work(), "This instruction only works on SPARC V8"); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1122
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1123
  // instruction deprecated in v9
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1124
  static void v9_dep()  { } // do nothing for now
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1125
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1126
  // some float instructions only exist for single prec. on v8
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1127
  static void v8_s_only(FloatRegisterImpl::Width w)  { if (w != FloatRegisterImpl::S)  v9_only(); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1128
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1129
  // v8 has no CC field
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1130
  static void v8_no_cc(CC cc)  { if (cc)  v9_only(); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1131
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1132
 protected:
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1133
  // Simple delay-slot scheme:
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1134
  // In order to check the programmer, the assembler keeps track of deley slots.
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1135
  // It forbids CTIs in delay slots (conservative, but should be OK).
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1136
  // Also, when putting an instruction into a delay slot, you must say
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1137
  // asm->delayed()->add(...), in order to check that you don't omit
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1138
  // delay-slot instructions.
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1139
  // To implement this, we use a simple FSA
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1140
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1141
#ifdef ASSERT
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1142
  #define CHECK_DELAY
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1143
#endif
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1144
#ifdef CHECK_DELAY
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1145
  enum Delay_state { no_delay, at_delay_slot, filling_delay_slot } delay_state;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1146
#endif
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1147
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1148
 public:
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1149
  // Tells assembler next instruction must NOT be in delay slot.
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1150
  // Use at start of multinstruction macros.
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1151
  void assert_not_delayed() {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1152
    // This is a separate overloading to avoid creation of string constants
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1153
    // in non-asserted code--with some compilers this pollutes the object code.
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1154
#ifdef CHECK_DELAY
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1155
    assert_not_delayed("next instruction should not be a delay slot");
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1156
#endif
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1157
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1158
  void assert_not_delayed(const char* msg) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1159
#ifdef CHECK_DELAY
5403
6b0dd9c75dde 6888954: argument formatting for assert() and friends
jcoomes
parents: 4009
diff changeset
  1160
    assert(delay_state == no_delay, msg);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1161
#endif
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1162
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1163
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1164
 protected:
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1165
  // Delay slot helpers
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1166
  // cti is called when emitting control-transfer instruction,
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1167
  // BEFORE doing the emitting.
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1168
  // Only effective when assertion-checking is enabled.
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1169
  void cti() {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1170
#ifdef CHECK_DELAY
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1171
    assert_not_delayed("cti should not be in delay slot");
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1172
#endif
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1173
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1174
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1175
  // called when emitting cti with a delay slot, AFTER emitting
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1176
  void has_delay_slot() {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1177
#ifdef CHECK_DELAY
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1178
    assert_not_delayed("just checking");
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1179
    delay_state = at_delay_slot;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1180
#endif
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1181
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1182
10252
0981ce1c3eef 7063628: Use cbcond on T4
kvn
parents: 10027
diff changeset
  1183
  // cbcond instruction should not be generated one after an other
0981ce1c3eef 7063628: Use cbcond on T4
kvn
parents: 10027
diff changeset
  1184
  bool cbcond_before() {
0981ce1c3eef 7063628: Use cbcond on T4
kvn
parents: 10027
diff changeset
  1185
    if (offset() == 0) return false; // it is first instruction
0981ce1c3eef 7063628: Use cbcond on T4
kvn
parents: 10027
diff changeset
  1186
    int x = *(int*)(intptr_t(pc()) - 4); // previous instruction
0981ce1c3eef 7063628: Use cbcond on T4
kvn
parents: 10027
diff changeset
  1187
    return is_cbcond(x);
0981ce1c3eef 7063628: Use cbcond on T4
kvn
parents: 10027
diff changeset
  1188
  }
0981ce1c3eef 7063628: Use cbcond on T4
kvn
parents: 10027
diff changeset
  1189
0981ce1c3eef 7063628: Use cbcond on T4
kvn
parents: 10027
diff changeset
  1190
  void no_cbcond_before() {
0981ce1c3eef 7063628: Use cbcond on T4
kvn
parents: 10027
diff changeset
  1191
    assert(offset() == 0 || !cbcond_before(), "cbcond should not follow an other cbcond");
0981ce1c3eef 7063628: Use cbcond on T4
kvn
parents: 10027
diff changeset
  1192
  }
0981ce1c3eef 7063628: Use cbcond on T4
kvn
parents: 10027
diff changeset
  1193
10264
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10252
diff changeset
  1194
public:
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10252
diff changeset
  1195
10252
0981ce1c3eef 7063628: Use cbcond on T4
kvn
parents: 10027
diff changeset
  1196
  bool use_cbcond(Label& L) {
0981ce1c3eef 7063628: Use cbcond on T4
kvn
parents: 10027
diff changeset
  1197
    if (!UseCBCond || cbcond_before()) return false;
0981ce1c3eef 7063628: Use cbcond on T4
kvn
parents: 10027
diff changeset
  1198
    intptr_t x = intptr_t(target_distance(L)) - intptr_t(pc());
0981ce1c3eef 7063628: Use cbcond on T4
kvn
parents: 10027
diff changeset
  1199
    assert( (x & 3) == 0, "not word aligned");
11190
d561d41f241a 7003454: order constants in constant table by number of references in code
twisti
parents: 10519
diff changeset
  1200
    return is_simm12(x);
10252
0981ce1c3eef 7063628: Use cbcond on T4
kvn
parents: 10027
diff changeset
  1201
  }
0981ce1c3eef 7063628: Use cbcond on T4
kvn
parents: 10027
diff changeset
  1202
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1203
  // Tells assembler you know that next instruction is delayed
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1204
  Assembler* delayed() {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1205
#ifdef CHECK_DELAY
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1206
    assert ( delay_state == at_delay_slot, "delayed instruction is not in delay slot");
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1207
    delay_state = filling_delay_slot;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1208
#endif
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1209
    return this;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1210
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1211
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1212
  void flush() {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1213
#ifdef CHECK_DELAY
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1214
    assert ( delay_state == no_delay, "ending code with a delay slot");
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1215
#endif
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1216
    AbstractAssembler::flush();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1217
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1218
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1219
  inline void emit_long(int);  // shadows AbstractAssembler::emit_long
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1220
  inline void emit_data(int x) { emit_long(x); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1221
  inline void emit_data(int, RelocationHolder const&);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1222
  inline void emit_data(int, relocInfo::relocType rtype);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1223
  // helper for above fcns
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1224
  inline void check_delay();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1225
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1226
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1227
 public:
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1228
  // instructions, refer to page numbers in the SPARC Architecture Manual, V9
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1229
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1230
  // pp 135 (addc was addx in v8)
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1231
2571
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
  1232
  inline void add(Register s1, Register s2, Register d );
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
  1233
  inline void add(Register s1, int simm13a, Register d, relocInfo::relocType rtype = relocInfo::none);
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
  1234
  inline void add(Register s1, int simm13a, Register d, RelocationHolder const& rspec);
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
  1235
  inline void add(Register s1, RegisterOrConstant s2, Register d, int offset = 0);
7112
6fabbeabb6e9 6994093: MethodHandle.invokeGeneric needs porting to SPARC
jrose
parents: 6774
diff changeset
  1236
  inline void add(const Address& a, Register d, int offset = 0);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1237
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1238
  void addcc(  Register s1, Register s2, Register d ) { emit_long( op(arith_op) | rd(d) | op3(add_op3  | cc_bit_op3) | rs1(s1) | rs2(s2) ); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1239
  void addcc(  Register s1, int simm13a, Register d ) { emit_long( op(arith_op) | rd(d) | op3(add_op3  | cc_bit_op3) | rs1(s1) | immed(true) | simm(simm13a, 13) ); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1240
  void addc(   Register s1, Register s2, Register d ) { emit_long( op(arith_op) | rd(d) | op3(addc_op3             ) | rs1(s1) | rs2(s2) ); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1241
  void addc(   Register s1, int simm13a, Register d ) { emit_long( op(arith_op) | rd(d) | op3(addc_op3             ) | rs1(s1) | immed(true) | simm(simm13a, 13) ); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1242
  void addccc( Register s1, Register s2, Register d ) { emit_long( op(arith_op) | rd(d) | op3(addc_op3 | cc_bit_op3) | rs1(s1) | rs2(s2) ); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1243
  void addccc( Register s1, int simm13a, Register d ) { emit_long( op(arith_op) | rd(d) | op3(addc_op3 | cc_bit_op3) | rs1(s1) | immed(true) | simm(simm13a, 13) ); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1244
10252
0981ce1c3eef 7063628: Use cbcond on T4
kvn
parents: 10027
diff changeset
  1245
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1246
  // pp 136
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1247
10252
0981ce1c3eef 7063628: Use cbcond on T4
kvn
parents: 10027
diff changeset
  1248
  inline void bpr(RCondition c, bool a, Predict p, Register s1, address d, relocInfo::relocType rt = relocInfo::none);
0981ce1c3eef 7063628: Use cbcond on T4
kvn
parents: 10027
diff changeset
  1249
  inline void bpr(RCondition c, bool a, Predict p, Register s1, Label& L);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1250
10264
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10252
diff changeset
  1251
  // compare and branch
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10252
diff changeset
  1252
  inline void cbcond(Condition c, CC cc, Register s1, Register s2, Label& L);
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10252
diff changeset
  1253
  inline void cbcond(Condition c, CC cc, Register s1, int simm5, Label& L);
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10252
diff changeset
  1254
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1255
 protected: // use MacroAssembler::br instead
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1256
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1257
  // pp 138
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1258
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1259
  inline void fb( Condition c, bool a, address d, relocInfo::relocType rt = relocInfo::none );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1260
  inline void fb( Condition c, bool a, Label& L );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1261
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1262
  // pp 141
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1263
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1264
  inline void fbp( Condition c, bool a, CC cc, Predict p, address d, relocInfo::relocType rt = relocInfo::none );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1265
  inline void fbp( Condition c, bool a, CC cc, Predict p, Label& L );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1266
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1267
  // pp 144
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1268
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1269
  inline void br( Condition c, bool a, address d, relocInfo::relocType rt = relocInfo::none );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1270
  inline void br( Condition c, bool a, Label& L );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1271
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1272
  // pp 146
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1273
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1274
  inline void bp( Condition c, bool a, CC cc, Predict p, address d, relocInfo::relocType rt = relocInfo::none );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1275
  inline void bp( Condition c, bool a, CC cc, Predict p, Label& L );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1276
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1277
  // pp 121 (V8)
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1278
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1279
  inline void cb( Condition c, bool a, address d, relocInfo::relocType rt = relocInfo::none );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1280
  inline void cb( Condition c, bool a, Label& L );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1281
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1282
  // pp 149
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1283
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1284
  inline void call( address d,  relocInfo::relocType rt = relocInfo::runtime_call_type );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1285
  inline void call( Label& L,   relocInfo::relocType rt = relocInfo::runtime_call_type );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1286
10252
0981ce1c3eef 7063628: Use cbcond on T4
kvn
parents: 10027
diff changeset
  1287
 public:
0981ce1c3eef 7063628: Use cbcond on T4
kvn
parents: 10027
diff changeset
  1288
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1289
  // pp 150
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1290
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1291
  // These instructions compare the contents of s2 with the contents of
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1292
  // memory at address in s1. If the values are equal, the contents of memory
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1293
  // at address s1 is swapped with the data in d. If the values are not equal,
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1294
  // the the contents of memory at s1 is loaded into d, without the swap.
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1295
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1296
  void casa(  Register s1, Register s2, Register d, int ia = -1 ) { v9_only();  emit_long( op(ldst_op) | rd(d) | op3(casa_op3 ) | rs1(s1) | (ia == -1  ? immed(true) : imm_asi(ia)) | rs2(s2)); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1297
  void casxa( Register s1, Register s2, Register d, int ia = -1 ) { v9_only();  emit_long( op(ldst_op) | rd(d) | op3(casxa_op3) | rs1(s1) | (ia == -1  ? immed(true) : imm_asi(ia)) | rs2(s2)); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1298
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1299
  // pp 152
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1300
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1301
  void udiv(   Register s1, Register s2, Register d ) { emit_long( op(arith_op) | rd(d) | op3(udiv_op3             ) | rs1(s1) | rs2(s2)); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1302
  void udiv(   Register s1, int simm13a, Register d ) { emit_long( op(arith_op) | rd(d) | op3(udiv_op3             ) | rs1(s1) | immed(true) | simm(simm13a, 13) ); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1303
  void sdiv(   Register s1, Register s2, Register d ) { emit_long( op(arith_op) | rd(d) | op3(sdiv_op3             ) | rs1(s1) | rs2(s2)); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1304
  void sdiv(   Register s1, int simm13a, Register d ) { emit_long( op(arith_op) | rd(d) | op3(sdiv_op3             ) | rs1(s1) | immed(true) | simm(simm13a, 13) ); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1305
  void udivcc( Register s1, Register s2, Register d ) { emit_long( op(arith_op) | rd(d) | op3(udiv_op3 | cc_bit_op3) | rs1(s1) | rs2(s2)); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1306
  void udivcc( Register s1, int simm13a, Register d ) { emit_long( op(arith_op) | rd(d) | op3(udiv_op3 | cc_bit_op3) | rs1(s1) | immed(true) | simm(simm13a, 13) ); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1307
  void sdivcc( Register s1, Register s2, Register d ) { emit_long( op(arith_op) | rd(d) | op3(sdiv_op3 | cc_bit_op3) | rs1(s1) | rs2(s2)); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1308
  void sdivcc( Register s1, int simm13a, Register d ) { emit_long( op(arith_op) | rd(d) | op3(sdiv_op3 | cc_bit_op3) | rs1(s1) | immed(true) | simm(simm13a, 13) ); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1309
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1310
  // pp 155
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1311
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1312
  void done()  { v9_only();  cti();  emit_long( op(arith_op) | fcn(0) | op3(done_op3) ); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1313
  void retry() { v9_only();  cti();  emit_long( op(arith_op) | fcn(1) | op3(retry_op3) ); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1314
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1315
  // pp 156
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1316
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1317
  void fadd( FloatRegisterImpl::Width w, FloatRegister s1, FloatRegister s2, FloatRegister d ) { emit_long( op(arith_op) | fd(d, w) | op3(fpop1_op3) | fs1(s1, w) | opf(0x40 + w) | fs2(s2, w)); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1318
  void fsub( FloatRegisterImpl::Width w, FloatRegister s1, FloatRegister s2, FloatRegister d ) { emit_long( op(arith_op) | fd(d, w) | op3(fpop1_op3) | fs1(s1, w) | opf(0x44 + w) | fs2(s2, w)); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1319
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1320
  // pp 157
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1321
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1322
  void fcmp(  FloatRegisterImpl::Width w, CC cc, FloatRegister s1, FloatRegister s2) { v8_no_cc(cc);  emit_long( op(arith_op) | cmpcc(cc) | op3(fpop2_op3) | fs1(s1, w) | opf(0x50 + w) | fs2(s2, w)); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1323
  void fcmpe( FloatRegisterImpl::Width w, CC cc, FloatRegister s1, FloatRegister s2) { v8_no_cc(cc);  emit_long( op(arith_op) | cmpcc(cc) | op3(fpop2_op3) | fs1(s1, w) | opf(0x54 + w) | fs2(s2, w)); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1324
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1325
  // pp 159
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1326
10027
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 9976
diff changeset
  1327
  void ftox( FloatRegisterImpl::Width w, FloatRegister s, FloatRegister d ) { v9_only();  emit_long( op(arith_op) | fd(d, FloatRegisterImpl::D) | op3(fpop1_op3) | opf(0x80 + w) | fs2(s, w)); }
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 9976
diff changeset
  1328
  void ftoi( FloatRegisterImpl::Width w, FloatRegister s, FloatRegister d ) {             emit_long( op(arith_op) | fd(d, FloatRegisterImpl::S) | op3(fpop1_op3) | opf(0xd0 + w) | fs2(s, w)); }
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1329
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1330
  // pp 160
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1331
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1332
  void ftof( FloatRegisterImpl::Width sw, FloatRegisterImpl::Width dw, FloatRegister s, FloatRegister d ) { emit_long( op(arith_op) | fd(d, dw) | op3(fpop1_op3) | opf(0xc0 + sw + dw*4) | fs2(s, sw)); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1333
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1334
  // pp 161
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1335
10027
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 9976
diff changeset
  1336
  void fxtof( FloatRegisterImpl::Width w, FloatRegister s, FloatRegister d ) { v9_only();  emit_long( op(arith_op) | fd(d, w) | op3(fpop1_op3) | opf(0x80 + w*4) | fs2(s, FloatRegisterImpl::D)); }
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 9976
diff changeset
  1337
  void fitof( FloatRegisterImpl::Width w, FloatRegister s, FloatRegister d ) {             emit_long( op(arith_op) | fd(d, w) | op3(fpop1_op3) | opf(0xc0 + w*4) | fs2(s, FloatRegisterImpl::S)); }
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1338
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1339
  // pp 162
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1340
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1341
  void fmov( FloatRegisterImpl::Width w, FloatRegister s, FloatRegister d ) { v8_s_only(w);  emit_long( op(arith_op) | fd(d, w) | op3(fpop1_op3) | opf(0x00 + w) | fs2(s, w)); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1342
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1343
  void fneg( FloatRegisterImpl::Width w, FloatRegister s, FloatRegister d ) { v8_s_only(w);  emit_long( op(arith_op) | fd(d, w) | op3(fpop1_op3) | opf(0x04 + w) | fs2(s, w)); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1344
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1345
  // page 144 sparc v8 architecture (double prec works on v8 if the source and destination registers are the same). fnegs is the only instruction available
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1346
  // on v8 to do negation of single, double and quad precision floats.
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1347
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1348
  void fneg( FloatRegisterImpl::Width w, FloatRegister sd ) { if (VM_Version::v9_instructions_work()) emit_long( op(arith_op) | fd(sd, w) | op3(fpop1_op3) | opf(0x04 + w) | fs2(sd, w)); else emit_long( op(arith_op) | fd(sd, w) | op3(fpop1_op3) |  opf(0x05) | fs2(sd, w)); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1349
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1350
  void fabs( FloatRegisterImpl::Width w, FloatRegister s, FloatRegister d ) { v8_s_only(w);  emit_long( op(arith_op) | fd(d, w) | op3(fpop1_op3) | opf(0x08 + w) | fs2(s, w)); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1351
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1352
  // page 144 sparc v8 architecture (double prec works on v8 if the source and destination registers are the same). fabss is the only instruction available
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1353
  // on v8 to do abs operation on single/double/quad precision floats.
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1354
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1355
  void fabs( FloatRegisterImpl::Width w, FloatRegister sd ) { if (VM_Version::v9_instructions_work()) emit_long( op(arith_op) | fd(sd, w) | op3(fpop1_op3) | opf(0x08 + w) | fs2(sd, w)); else emit_long( op(arith_op) | fd(sd, w) | op3(fpop1_op3) | opf(0x09) | fs2(sd, w)); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1356
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1357
  // pp 163
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1358
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1359
  void fmul( FloatRegisterImpl::Width w,                            FloatRegister s1, FloatRegister s2, FloatRegister d ) { emit_long( op(arith_op) | fd(d, w)  | op3(fpop1_op3) | fs1(s1, w)  | opf(0x48 + w)         | fs2(s2, w)); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1360
  void fmul( FloatRegisterImpl::Width sw, FloatRegisterImpl::Width dw,  FloatRegister s1, FloatRegister s2, FloatRegister d ) { emit_long( op(arith_op) | fd(d, dw) | op3(fpop1_op3) | fs1(s1, sw) | opf(0x60 + sw + dw*4) | fs2(s2, sw)); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1361
  void fdiv( FloatRegisterImpl::Width w,                            FloatRegister s1, FloatRegister s2, FloatRegister d ) { emit_long( op(arith_op) | fd(d, w)  | op3(fpop1_op3) | fs1(s1, w)  | opf(0x4c + w)         | fs2(s2, w)); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1362
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1363
  // pp 164
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1364
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1365
  void fsqrt( FloatRegisterImpl::Width w, FloatRegister s, FloatRegister d ) { emit_long( op(arith_op) | fd(d, w) | op3(fpop1_op3) | opf(0x28 + w) | fs2(s, w)); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1366
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1367
  // pp 165
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1368
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1369
  inline void flush( Register s1, Register s2 );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1370
  inline void flush( Register s1, int simm13a);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1371
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1372
  // pp 167
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1373
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1374
  void flushw() { v9_only();  emit_long( op(arith_op) | op3(flushw_op3) ); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1375
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1376
  // pp 168
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1377
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1378
  void illtrap( int const22a) { if (const22a != 0) v9_only();  emit_long( op(branch_op) | u_field(const22a, 21, 0) ); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1379
  // v8 unimp == illtrap(0)
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1380
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1381
  // pp 169
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1382
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1383
  void impdep1( int id1, int const19a ) { v9_only();  emit_long( op(arith_op) | fcn(id1) | op3(impdep1_op3) | u_field(const19a, 18, 0)); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1384
  void impdep2( int id1, int const19a ) { v9_only();  emit_long( op(arith_op) | fcn(id1) | op3(impdep2_op3) | u_field(const19a, 18, 0)); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1385
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1386
  // pp 149 (v8)
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1387
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1388
  void cpop1( int opc, int cr1, int cr2, int crd ) { v8_only();  emit_long( op(arith_op) | fcn(crd) | op3(impdep1_op3) | u_field(cr1, 18, 14) | opf(opc) | u_field(cr2, 4, 0)); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1389
  void cpop2( int opc, int cr1, int cr2, int crd ) { v8_only();  emit_long( op(arith_op) | fcn(crd) | op3(impdep2_op3) | u_field(cr1, 18, 14) | opf(opc) | u_field(cr2, 4, 0)); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1390
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1391
  // pp 170
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1392
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1393
  void jmpl( Register s1, Register s2, Register d );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1394
  void jmpl( Register s1, int simm13a, Register d, RelocationHolder const& rspec = RelocationHolder() );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1395
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1396
  // 171
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1397
4009
8731c367fa98 6879902: CTW failure jdk6_18/hotspot/src/cpu/sparc/vm/assembler_sparc.hpp:845
twisti
parents: 3905
diff changeset
  1398
  inline void ldf(FloatRegisterImpl::Width w, Register s1, RegisterOrConstant s2, FloatRegister d);
2571
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
  1399
  inline void ldf(FloatRegisterImpl::Width w, Register s1, Register s2, FloatRegister d);
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
  1400
  inline void ldf(FloatRegisterImpl::Width w, Register s1, int simm13a, FloatRegister d, RelocationHolder const& rspec = RelocationHolder());
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
  1401
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
  1402
  inline void ldf(FloatRegisterImpl::Width w, const Address& a, FloatRegister d, int offset = 0);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1403
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1404
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1405
  inline void ldfsr(  Register s1, Register s2 );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1406
  inline void ldfsr(  Register s1, int simm13a);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1407
  inline void ldxfsr( Register s1, Register s2 );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1408
  inline void ldxfsr( Register s1, int simm13a);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1409
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1410
  // pp 94 (v8)
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1411
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1412
  inline void ldc(   Register s1, Register s2, int crd );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1413
  inline void ldc(   Register s1, int simm13a, int crd);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1414
  inline void lddc(  Register s1, Register s2, int crd );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1415
  inline void lddc(  Register s1, int simm13a, int crd);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1416
  inline void ldcsr( Register s1, Register s2, int crd );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1417
  inline void ldcsr( Register s1, int simm13a, int crd);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1418
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1419
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1420
  // 173
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1421
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1422
  void ldfa(  FloatRegisterImpl::Width w, Register s1, Register s2, int ia, FloatRegister d ) { v9_only();  emit_long( op(ldst_op) | fd(d, w) | alt_op3(ldf_op3 | alt_bit_op3, w) | rs1(s1) | imm_asi(ia) | rs2(s2) ); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1423
  void ldfa(  FloatRegisterImpl::Width w, Register s1, int simm13a,         FloatRegister d ) { v9_only();  emit_long( op(ldst_op) | fd(d, w) | alt_op3(ldf_op3 | alt_bit_op3, w) | rs1(s1) | immed(true) | simm(simm13a, 13) ); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1424
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1425
  // pp 175, lduw is ld on v8
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1426
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1427
  inline void ldsb(  Register s1, Register s2, Register d );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1428
  inline void ldsb(  Register s1, int simm13a, Register d);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1429
  inline void ldsh(  Register s1, Register s2, Register d );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1430
  inline void ldsh(  Register s1, int simm13a, Register d);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1431
  inline void ldsw(  Register s1, Register s2, Register d );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1432
  inline void ldsw(  Register s1, int simm13a, Register d);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1433
  inline void ldub(  Register s1, Register s2, Register d );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1434
  inline void ldub(  Register s1, int simm13a, Register d);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1435
  inline void lduh(  Register s1, Register s2, Register d );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1436
  inline void lduh(  Register s1, int simm13a, Register d);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1437
  inline void lduw(  Register s1, Register s2, Register d );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1438
  inline void lduw(  Register s1, int simm13a, Register d);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1439
  inline void ldx(   Register s1, Register s2, Register d );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1440
  inline void ldx(   Register s1, int simm13a, Register d);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1441
  inline void ld(    Register s1, Register s2, Register d );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1442
  inline void ld(    Register s1, int simm13a, Register d);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1443
  inline void ldd(   Register s1, Register s2, Register d );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1444
  inline void ldd(   Register s1, int simm13a, Register d);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1445
2571
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
  1446
#ifdef ASSERT
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
  1447
  // ByteSize is only a class when ASSERT is defined, otherwise it's an int.
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
  1448
  inline void ld(    Register s1, ByteSize simm13a, Register d);
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
  1449
#endif
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
  1450
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
  1451
  inline void ldsb(const Address& a, Register d, int offset = 0);
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
  1452
  inline void ldsh(const Address& a, Register d, int offset = 0);
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
  1453
  inline void ldsw(const Address& a, Register d, int offset = 0);
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
  1454
  inline void ldub(const Address& a, Register d, int offset = 0);
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
  1455
  inline void lduh(const Address& a, Register d, int offset = 0);
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
  1456
  inline void lduw(const Address& a, Register d, int offset = 0);
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
  1457
  inline void ldx( const Address& a, Register d, int offset = 0);
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
  1458
  inline void ld(  const Address& a, Register d, int offset = 0);
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
  1459
  inline void ldd( const Address& a, Register d, int offset = 0);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1460
2332
5c7b6f4ce0a1 6814659: separable cleanups and subroutines for 6655638
jrose
parents: 2256
diff changeset
  1461
  inline void ldub(  Register s1, RegisterOrConstant s2, Register d );
5c7b6f4ce0a1 6814659: separable cleanups and subroutines for 6655638
jrose
parents: 2256
diff changeset
  1462
  inline void ldsb(  Register s1, RegisterOrConstant s2, Register d );
5c7b6f4ce0a1 6814659: separable cleanups and subroutines for 6655638
jrose
parents: 2256
diff changeset
  1463
  inline void lduh(  Register s1, RegisterOrConstant s2, Register d );
5c7b6f4ce0a1 6814659: separable cleanups and subroutines for 6655638
jrose
parents: 2256
diff changeset
  1464
  inline void ldsh(  Register s1, RegisterOrConstant s2, Register d );
5c7b6f4ce0a1 6814659: separable cleanups and subroutines for 6655638
jrose
parents: 2256
diff changeset
  1465
  inline void lduw(  Register s1, RegisterOrConstant s2, Register d );
5c7b6f4ce0a1 6814659: separable cleanups and subroutines for 6655638
jrose
parents: 2256
diff changeset
  1466
  inline void ldsw(  Register s1, RegisterOrConstant s2, Register d );
5c7b6f4ce0a1 6814659: separable cleanups and subroutines for 6655638
jrose
parents: 2256
diff changeset
  1467
  inline void ldx(   Register s1, RegisterOrConstant s2, Register d );
5c7b6f4ce0a1 6814659: separable cleanups and subroutines for 6655638
jrose
parents: 2256
diff changeset
  1468
  inline void ld(    Register s1, RegisterOrConstant s2, Register d );
5c7b6f4ce0a1 6814659: separable cleanups and subroutines for 6655638
jrose
parents: 2256
diff changeset
  1469
  inline void ldd(   Register s1, RegisterOrConstant s2, Register d );
2148
09c7f703773b 6812678: macro assembler needs delayed binding of a few constants (for 6655638)
jrose
parents: 1500
diff changeset
  1470
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1471
  // pp 177
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1472
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1473
  void ldsba(  Register s1, Register s2, int ia, Register d ) {             emit_long( op(ldst_op) | rd(d) | op3(ldsb_op3 | alt_bit_op3) | rs1(s1) | imm_asi(ia) | rs2(s2) ); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1474
  void ldsba(  Register s1, int simm13a,         Register d ) {             emit_long( op(ldst_op) | rd(d) | op3(ldsb_op3 | alt_bit_op3) | rs1(s1) | immed(true) | simm(simm13a, 13) ); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1475
  void ldsha(  Register s1, Register s2, int ia, Register d ) {             emit_long( op(ldst_op) | rd(d) | op3(ldsh_op3 | alt_bit_op3) | rs1(s1) | imm_asi(ia) | rs2(s2) ); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1476
  void ldsha(  Register s1, int simm13a,         Register d ) {             emit_long( op(ldst_op) | rd(d) | op3(ldsh_op3 | alt_bit_op3) | rs1(s1) | immed(true) | simm(simm13a, 13) ); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1477
  void ldswa(  Register s1, Register s2, int ia, Register d ) { v9_only();  emit_long( op(ldst_op) | rd(d) | op3(ldsw_op3 | alt_bit_op3) | rs1(s1) | imm_asi(ia) | rs2(s2) ); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1478
  void ldswa(  Register s1, int simm13a,         Register d ) { v9_only();  emit_long( op(ldst_op) | rd(d) | op3(ldsw_op3 | alt_bit_op3) | rs1(s1) | immed(true) | simm(simm13a, 13) ); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1479
  void lduba(  Register s1, Register s2, int ia, Register d ) {             emit_long( op(ldst_op) | rd(d) | op3(ldub_op3 | alt_bit_op3) | rs1(s1) | imm_asi(ia) | rs2(s2) ); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1480
  void lduba(  Register s1, int simm13a,         Register d ) {             emit_long( op(ldst_op) | rd(d) | op3(ldub_op3 | alt_bit_op3) | rs1(s1) | immed(true) | simm(simm13a, 13) ); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1481
  void lduha(  Register s1, Register s2, int ia, Register d ) {             emit_long( op(ldst_op) | rd(d) | op3(lduh_op3 | alt_bit_op3) | rs1(s1) | imm_asi(ia) | rs2(s2) ); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1482
  void lduha(  Register s1, int simm13a,         Register d ) {             emit_long( op(ldst_op) | rd(d) | op3(lduh_op3 | alt_bit_op3) | rs1(s1) | immed(true) | simm(simm13a, 13) ); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1483
  void lduwa(  Register s1, Register s2, int ia, Register d ) {             emit_long( op(ldst_op) | rd(d) | op3(lduw_op3 | alt_bit_op3) | rs1(s1) | imm_asi(ia) | rs2(s2) ); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1484
  void lduwa(  Register s1, int simm13a,         Register d ) {             emit_long( op(ldst_op) | rd(d) | op3(lduw_op3 | alt_bit_op3) | rs1(s1) | immed(true) | simm(simm13a, 13) ); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1485
  void ldxa(   Register s1, Register s2, int ia, Register d ) { v9_only();  emit_long( op(ldst_op) | rd(d) | op3(ldx_op3  | alt_bit_op3) | rs1(s1) | imm_asi(ia) | rs2(s2) ); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1486
  void ldxa(   Register s1, int simm13a,         Register d ) { v9_only();  emit_long( op(ldst_op) | rd(d) | op3(ldx_op3  | alt_bit_op3) | rs1(s1) | immed(true) | simm(simm13a, 13) ); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1487
  void ldda(   Register s1, Register s2, int ia, Register d ) { v9_dep();   emit_long( op(ldst_op) | rd(d) | op3(ldd_op3  | alt_bit_op3) | rs1(s1) | imm_asi(ia) | rs2(s2) ); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1488
  void ldda(   Register s1, int simm13a,         Register d ) { v9_dep();   emit_long( op(ldst_op) | rd(d) | op3(ldd_op3  | alt_bit_op3) | rs1(s1) | immed(true) | simm(simm13a, 13) ); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1489
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1490
  // pp 179
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1491
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1492
  inline void ldstub(  Register s1, Register s2, Register d );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1493
  inline void ldstub(  Register s1, int simm13a, Register d);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1494
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1495
  // pp 180
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1496
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1497
  void ldstuba( Register s1, Register s2, int ia, Register d ) { emit_long( op(ldst_op) | rd(d) | op3(ldstub_op3 | alt_bit_op3) | rs1(s1) | imm_asi(ia) | rs2(s2) ); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1498
  void ldstuba( Register s1, int simm13a,         Register d ) { emit_long( op(ldst_op) | rd(d) | op3(ldstub_op3 | alt_bit_op3) | rs1(s1) | immed(true) | simm(simm13a, 13) ); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1499
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1500
  // pp 181
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1501
5416
5f6377fcfd3e 6829193: JSR 292 needs to support SPARC
twisti
parents: 5352
diff changeset
  1502
  void and3(    Register s1, Register s2, Register d ) { emit_long( op(arith_op) | rd(d) | op3(and_op3              ) | rs1(s1) | rs2(s2) ); }
5f6377fcfd3e 6829193: JSR 292 needs to support SPARC
twisti
parents: 5352
diff changeset
  1503
  void and3(    Register s1, int simm13a, Register d ) { emit_long( op(arith_op) | rd(d) | op3(and_op3              ) | rs1(s1) | immed(true) | simm(simm13a, 13) ); }
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1504
  void andcc(   Register s1, Register s2, Register d ) { emit_long( op(arith_op) | rd(d) | op3(and_op3  | cc_bit_op3) | rs1(s1) | rs2(s2) ); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1505
  void andcc(   Register s1, int simm13a, Register d ) { emit_long( op(arith_op) | rd(d) | op3(and_op3  | cc_bit_op3) | rs1(s1) | immed(true) | simm(simm13a, 13) ); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1506
  void andn(    Register s1, Register s2, Register d ) { emit_long( op(arith_op) | rd(d) | op3(andn_op3             ) | rs1(s1) | rs2(s2) ); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1507
  void andn(    Register s1, int simm13a, Register d ) { emit_long( op(arith_op) | rd(d) | op3(andn_op3             ) | rs1(s1) | immed(true) | simm(simm13a, 13) ); }
5416
5f6377fcfd3e 6829193: JSR 292 needs to support SPARC
twisti
parents: 5352
diff changeset
  1508
  void andn(    Register s1, RegisterOrConstant s2, Register d);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1509
  void andncc(  Register s1, Register s2, Register d ) { emit_long( op(arith_op) | rd(d) | op3(andn_op3 | cc_bit_op3) | rs1(s1) | rs2(s2) ); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1510
  void andncc(  Register s1, int simm13a, Register d ) { emit_long( op(arith_op) | rd(d) | op3(andn_op3 | cc_bit_op3) | rs1(s1) | immed(true) | simm(simm13a, 13) ); }
5416
5f6377fcfd3e 6829193: JSR 292 needs to support SPARC
twisti
parents: 5352
diff changeset
  1511
  void or3(     Register s1, Register s2, Register d ) { emit_long( op(arith_op) | rd(d) | op3(or_op3               ) | rs1(s1) | rs2(s2) ); }
5f6377fcfd3e 6829193: JSR 292 needs to support SPARC
twisti
parents: 5352
diff changeset
  1512
  void or3(     Register s1, int simm13a, Register d ) { emit_long( op(arith_op) | rd(d) | op3(or_op3               ) | rs1(s1) | immed(true) | simm(simm13a, 13) ); }
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1513
  void orcc(    Register s1, Register s2, Register d ) { emit_long( op(arith_op) | rd(d) | op3(or_op3   | cc_bit_op3) | rs1(s1) | rs2(s2) ); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1514
  void orcc(    Register s1, int simm13a, Register d ) { emit_long( op(arith_op) | rd(d) | op3(or_op3   | cc_bit_op3) | rs1(s1) | immed(true) | simm(simm13a, 13) ); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1515
  void orn(     Register s1, Register s2, Register d ) { emit_long( op(arith_op) | rd(d) | op3(orn_op3) | rs1(s1) | rs2(s2) ); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1516
  void orn(     Register s1, int simm13a, Register d ) { emit_long( op(arith_op) | rd(d) | op3(orn_op3) | rs1(s1) | immed(true) | simm(simm13a, 13) ); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1517
  void orncc(   Register s1, Register s2, Register d ) { emit_long( op(arith_op) | rd(d) | op3(orn_op3  | cc_bit_op3) | rs1(s1) | rs2(s2) ); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1518
  void orncc(   Register s1, int simm13a, Register d ) { emit_long( op(arith_op) | rd(d) | op3(orn_op3  | cc_bit_op3) | rs1(s1) | immed(true) | simm(simm13a, 13) ); }
5416
5f6377fcfd3e 6829193: JSR 292 needs to support SPARC
twisti
parents: 5352
diff changeset
  1519
  void xor3(    Register s1, Register s2, Register d ) { emit_long( op(arith_op) | rd(d) | op3(xor_op3              ) | rs1(s1) | rs2(s2) ); }
5f6377fcfd3e 6829193: JSR 292 needs to support SPARC
twisti
parents: 5352
diff changeset
  1520
  void xor3(    Register s1, int simm13a, Register d ) { emit_long( op(arith_op) | rd(d) | op3(xor_op3              ) | rs1(s1) | immed(true) | simm(simm13a, 13) ); }
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1521
  void xorcc(   Register s1, Register s2, Register d ) { emit_long( op(arith_op) | rd(d) | op3(xor_op3  | cc_bit_op3) | rs1(s1) | rs2(s2) ); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1522
  void xorcc(   Register s1, int simm13a, Register d ) { emit_long( op(arith_op) | rd(d) | op3(xor_op3  | cc_bit_op3) | rs1(s1) | immed(true) | simm(simm13a, 13) ); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1523
  void xnor(    Register s1, Register s2, Register d ) { emit_long( op(arith_op) | rd(d) | op3(xnor_op3             ) | rs1(s1) | rs2(s2) ); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1524
  void xnor(    Register s1, int simm13a, Register d ) { emit_long( op(arith_op) | rd(d) | op3(xnor_op3             ) | rs1(s1) | immed(true) | simm(simm13a, 13) ); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1525
  void xnorcc(  Register s1, Register s2, Register d ) { emit_long( op(arith_op) | rd(d) | op3(xnor_op3 | cc_bit_op3) | rs1(s1) | rs2(s2) ); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1526
  void xnorcc(  Register s1, int simm13a, Register d ) { emit_long( op(arith_op) | rd(d) | op3(xnor_op3 | cc_bit_op3) | rs1(s1) | immed(true) | simm(simm13a, 13) ); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1527
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1528
  // pp 183
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1529
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1530
  void membar( Membar_mask_bits const7a ) { v9_only(); emit_long( op(arith_op) | op3(membar_op3) | rs1(O7) | immed(true) | u_field( int(const7a), 6, 0)); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1531
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1532
  // pp 185
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1533
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1534
  void fmov( FloatRegisterImpl::Width w, Condition c,  bool floatCC, CC cca, FloatRegister s2, FloatRegister d ) { v9_only();  emit_long( op(arith_op) | fd(d, w) | op3(fpop2_op3) | cond_mov(c) | opf_cc(cca, floatCC) | opf_low6(w) | fs2(s2, w)); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1535
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1536
  // pp 189
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1537
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1538
  void fmov( FloatRegisterImpl::Width w, RCondition c, Register s1,  FloatRegister s2, FloatRegister d ) { v9_only();  emit_long( op(arith_op) | fd(d, w) | op3(fpop2_op3) | rs1(s1) | rcond(c) | opf_low5(4 + w) | fs2(s2, w)); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1539
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1540
  // pp 191
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1541
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1542
  void movcc( Condition c, bool floatCC, CC cca, Register s2, Register d ) { v9_only();  emit_long( op(arith_op) | rd(d) | op3(movcc_op3) | mov_cc(cca, floatCC) | cond_mov(c) | rs2(s2) ); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1543
  void movcc( Condition c, bool floatCC, CC cca, int simm11a, Register d ) { v9_only();  emit_long( op(arith_op) | rd(d) | op3(movcc_op3) | mov_cc(cca, floatCC) | cond_mov(c) | immed(true) | simm(simm11a, 11) ); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1544
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1545
  // pp 195
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1546
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1547
  void movr( RCondition c, Register s1, Register s2,  Register d ) { v9_only();  emit_long( op(arith_op) | rd(d) | op3(movr_op3) | rs1(s1) | rcond(c) | rs2(s2) ); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1548
  void movr( RCondition c, Register s1, int simm10a,  Register d ) { v9_only();  emit_long( op(arith_op) | rd(d) | op3(movr_op3) | rs1(s1) | rcond(c) | immed(true) | simm(simm10a, 10) ); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1549
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1550
  // pp 196
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1551
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1552
  void mulx(  Register s1, Register s2, Register d ) { v9_only(); emit_long( op(arith_op) | rd(d) | op3(mulx_op3 ) | rs1(s1) | rs2(s2) ); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1553
  void mulx(  Register s1, int simm13a, Register d ) { v9_only(); emit_long( op(arith_op) | rd(d) | op3(mulx_op3 ) | rs1(s1) | immed(true) | simm(simm13a, 13) ); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1554
  void sdivx( Register s1, Register s2, Register d ) { v9_only(); emit_long( op(arith_op) | rd(d) | op3(sdivx_op3) | rs1(s1) | rs2(s2) ); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1555
  void sdivx( Register s1, int simm13a, Register d ) { v9_only(); emit_long( op(arith_op) | rd(d) | op3(sdivx_op3) | rs1(s1) | immed(true) | simm(simm13a, 13) ); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1556
  void udivx( Register s1, Register s2, Register d ) { v9_only(); emit_long( op(arith_op) | rd(d) | op3(udivx_op3) | rs1(s1) | rs2(s2) ); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1557
  void udivx( Register s1, int simm13a, Register d ) { v9_only(); emit_long( op(arith_op) | rd(d) | op3(udivx_op3) | rs1(s1) | immed(true) | simm(simm13a, 13) ); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1558
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1559
  // pp 197
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1560
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1561
  void umul(   Register s1, Register s2, Register d ) { emit_long( op(arith_op) | rd(d) | op3(umul_op3             ) | rs1(s1) | rs2(s2) ); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1562
  void umul(   Register s1, int simm13a, Register d ) { emit_long( op(arith_op) | rd(d) | op3(umul_op3             ) | rs1(s1) | immed(true) | simm(simm13a, 13) ); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1563
  void smul(   Register s1, Register s2, Register d ) { emit_long( op(arith_op) | rd(d) | op3(smul_op3             ) | rs1(s1) | rs2(s2) ); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1564
  void smul(   Register s1, int simm13a, Register d ) { emit_long( op(arith_op) | rd(d) | op3(smul_op3             ) | rs1(s1) | immed(true) | simm(simm13a, 13) ); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1565
  void umulcc( Register s1, Register s2, Register d ) { emit_long( op(arith_op) | rd(d) | op3(umul_op3 | cc_bit_op3) | rs1(s1) | rs2(s2) ); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1566
  void umulcc( Register s1, int simm13a, Register d ) { emit_long( op(arith_op) | rd(d) | op3(umul_op3 | cc_bit_op3) | rs1(s1) | immed(true) | simm(simm13a, 13) ); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1567
  void smulcc( Register s1, Register s2, Register d ) { emit_long( op(arith_op) | rd(d) | op3(smul_op3 | cc_bit_op3) | rs1(s1) | rs2(s2) ); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1568
  void smulcc( Register s1, int simm13a, Register d ) { emit_long( op(arith_op) | rd(d) | op3(smul_op3 | cc_bit_op3) | rs1(s1) | immed(true) | simm(simm13a, 13) ); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1569
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1570
  // pp 199
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1571
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1572
  void mulscc(   Register s1, Register s2, Register d ) { v9_dep();  emit_long( op(arith_op) | rd(d) | op3(mulscc_op3) | rs1(s1) | rs2(s2) ); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1573
  void mulscc(   Register s1, int simm13a, Register d ) { v9_dep();  emit_long( op(arith_op) | rd(d) | op3(mulscc_op3) | rs1(s1) | immed(true) | simm(simm13a, 13) ); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1574
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1575
  // pp 201
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1576
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1577
  void nop() { emit_long( op(branch_op) | op2(sethi_op2) ); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1578
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1579
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1580
  // pp 202
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1581
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1582
  void popc( Register s,  Register d) { v9_only();  emit_long( op(arith_op) | rd(d) | op3(popc_op3) | rs2(s)); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1583
  void popc( int simm13a, Register d) { v9_only();  emit_long( op(arith_op) | rd(d) | op3(popc_op3) | immed(true) | simm(simm13a, 13)); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1584
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1585
  // pp 203
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1586
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1587
  void prefetch(   Register s1, Register s2,         PrefetchFcn f);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1588
  void prefetch(   Register s1, int simm13a,         PrefetchFcn f);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1589
  void prefetcha(  Register s1, Register s2, int ia, PrefetchFcn f ) { v9_only();  emit_long( op(ldst_op) | fcn(f) | op3(prefetch_op3 | alt_bit_op3) | rs1(s1) | imm_asi(ia) | rs2(s2) ); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1590
  void prefetcha(  Register s1, int simm13a,         PrefetchFcn f ) { v9_only();  emit_long( op(ldst_op) | fcn(f) | op3(prefetch_op3 | alt_bit_op3) | rs1(s1) | immed(true) | simm(simm13a, 13) ); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1591
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1592
  inline void prefetch(const Address& a, PrefetchFcn F, int offset = 0);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1593
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1594
  // pp 208
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1595
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1596
  // not implementing read privileged register
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1597
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1598
  inline void rdy(    Register d) { v9_dep();  emit_long( op(arith_op) | rd(d) | op3(rdreg_op3) | u_field(0, 18, 14)); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1599
  inline void rdccr(  Register d) { v9_only(); emit_long( op(arith_op) | rd(d) | op3(rdreg_op3) | u_field(2, 18, 14)); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1600
  inline void rdasi(  Register d) { v9_only(); emit_long( op(arith_op) | rd(d) | op3(rdreg_op3) | u_field(3, 18, 14)); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1601
  inline void rdtick( Register d) { v9_only(); emit_long( op(arith_op) | rd(d) | op3(rdreg_op3) | u_field(4, 18, 14)); } // Spoon!
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1602
  inline void rdpc(   Register d) { v9_only(); emit_long( op(arith_op) | rd(d) | op3(rdreg_op3) | u_field(5, 18, 14)); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1603
  inline void rdfprs( Register d) { v9_only(); emit_long( op(arith_op) | rd(d) | op3(rdreg_op3) | u_field(6, 18, 14)); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1604
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1605
  // pp 213
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1606
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1607
  inline void rett( Register s1, Register s2);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1608
  inline void rett( Register s1, int simm13a, relocInfo::relocType rt = relocInfo::none);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1609
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1610
  // pp 214
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1611
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1612
  void save(    Register s1, Register s2, Register d ) { emit_long( op(arith_op) | rd(d) | op3(save_op3) | rs1(s1) | rs2(s2) ); }
1374
4c24294029a9 6711316: Open source the Garbage-First garbage collector
ysr
parents: 371
diff changeset
  1613
  void save(    Register s1, int simm13a, Register d ) {
4c24294029a9 6711316: Open source the Garbage-First garbage collector
ysr
parents: 371
diff changeset
  1614
    // make sure frame is at least large enough for the register save area
4c24294029a9 6711316: Open source the Garbage-First garbage collector
ysr
parents: 371
diff changeset
  1615
    assert(-simm13a >= 16 * wordSize, "frame too small");
4c24294029a9 6711316: Open source the Garbage-First garbage collector
ysr
parents: 371
diff changeset
  1616
    emit_long( op(arith_op) | rd(d) | op3(save_op3) | rs1(s1) | immed(true) | simm(simm13a, 13) );
4c24294029a9 6711316: Open source the Garbage-First garbage collector
ysr
parents: 371
diff changeset
  1617
  }
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1618
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1619
  void restore( Register s1 = G0,  Register s2 = G0, Register d = G0 ) { emit_long( op(arith_op) | rd(d) | op3(restore_op3) | rs1(s1) | rs2(s2) ); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1620
  void restore( Register s1,       int simm13a,      Register d      ) { emit_long( op(arith_op) | rd(d) | op3(restore_op3) | rs1(s1) | immed(true) | simm(simm13a, 13) ); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1621
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1622
  // pp 216
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1623
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1624
  void saved()    { v9_only();  emit_long( op(arith_op) | fcn(0) | op3(saved_op3)); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1625
  void restored() { v9_only();  emit_long( op(arith_op) | fcn(1) | op3(saved_op3)); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1626
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1627
  // pp 217
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1628
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1629
  inline void sethi( int imm22a, Register d, RelocationHolder const& rspec = RelocationHolder() );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1630
  // pp 218
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1631
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1632
  void sll(  Register s1, Register s2, Register d ) { emit_long( op(arith_op) | rd(d) | op3(sll_op3) | rs1(s1) | sx(0) | rs2(s2) ); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1633
  void sll(  Register s1, int imm5a,   Register d ) { emit_long( op(arith_op) | rd(d) | op3(sll_op3) | rs1(s1) | sx(0) | immed(true) | u_field(imm5a, 4, 0) ); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1634
  void srl(  Register s1, Register s2, Register d ) { emit_long( op(arith_op) | rd(d) | op3(srl_op3) | rs1(s1) | sx(0) | rs2(s2) ); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1635
  void srl(  Register s1, int imm5a,   Register d ) { emit_long( op(arith_op) | rd(d) | op3(srl_op3) | rs1(s1) | sx(0) | immed(true) | u_field(imm5a, 4, 0) ); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1636
  void sra(  Register s1, Register s2, Register d ) { emit_long( op(arith_op) | rd(d) | op3(sra_op3) | rs1(s1) | sx(0) | rs2(s2) ); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1637
  void sra(  Register s1, int imm5a,   Register d ) { emit_long( op(arith_op) | rd(d) | op3(sra_op3) | rs1(s1) | sx(0) | immed(true) | u_field(imm5a, 4, 0) ); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1638
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1639
  void sllx( Register s1, Register s2, Register d ) { v9_only();  emit_long( op(arith_op) | rd(d) | op3(sll_op3) | rs1(s1) | sx(1) | rs2(s2) ); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1640
  void sllx( Register s1, int imm6a,   Register d ) { v9_only();  emit_long( op(arith_op) | rd(d) | op3(sll_op3) | rs1(s1) | sx(1) | immed(true) | u_field(imm6a, 5, 0) ); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1641
  void srlx( Register s1, Register s2, Register d ) { v9_only();  emit_long( op(arith_op) | rd(d) | op3(srl_op3) | rs1(s1) | sx(1) | rs2(s2) ); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1642
  void srlx( Register s1, int imm6a,   Register d ) { v9_only();  emit_long( op(arith_op) | rd(d) | op3(srl_op3) | rs1(s1) | sx(1) | immed(true) | u_field(imm6a, 5, 0) ); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1643
  void srax( Register s1, Register s2, Register d ) { v9_only();  emit_long( op(arith_op) | rd(d) | op3(sra_op3) | rs1(s1) | sx(1) | rs2(s2) ); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1644
  void srax( Register s1, int imm6a,   Register d ) { v9_only();  emit_long( op(arith_op) | rd(d) | op3(sra_op3) | rs1(s1) | sx(1) | immed(true) | u_field(imm6a, 5, 0) ); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1645
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1646
  // pp 220
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1647
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1648
  void sir( int simm13a ) { emit_long( op(arith_op) | fcn(15) | op3(sir_op3) | immed(true) | simm(simm13a, 13)); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1649
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1650
  // pp 221
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1651
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1652
  void stbar() { emit_long( op(arith_op) | op3(membar_op3) | u_field(15, 18, 14)); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1653
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1654
  // pp 222
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1655
4009
8731c367fa98 6879902: CTW failure jdk6_18/hotspot/src/cpu/sparc/vm/assembler_sparc.hpp:845
twisti
parents: 3905
diff changeset
  1656
  inline void stf(    FloatRegisterImpl::Width w, FloatRegister d, Register s1, RegisterOrConstant s2);
8731c367fa98 6879902: CTW failure jdk6_18/hotspot/src/cpu/sparc/vm/assembler_sparc.hpp:845
twisti
parents: 3905
diff changeset
  1657
  inline void stf(    FloatRegisterImpl::Width w, FloatRegister d, Register s1, Register s2);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1658
  inline void stf(    FloatRegisterImpl::Width w, FloatRegister d, Register s1, int simm13a);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1659
  inline void stf(    FloatRegisterImpl::Width w, FloatRegister d, const Address& a, int offset = 0);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1660
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1661
  inline void stfsr(  Register s1, Register s2 );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1662
  inline void stfsr(  Register s1, int simm13a);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1663
  inline void stxfsr( Register s1, Register s2 );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1664
  inline void stxfsr( Register s1, int simm13a);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1665
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1666
  //  pp 224
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1667
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1668
  void stfa(  FloatRegisterImpl::Width w, FloatRegister d, Register s1, Register s2, int ia ) { v9_only();  emit_long( op(ldst_op) | fd(d, w) | alt_op3(stf_op3 | alt_bit_op3, w) | rs1(s1) | imm_asi(ia) | rs2(s2) ); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1669
  void stfa(  FloatRegisterImpl::Width w, FloatRegister d, Register s1, int simm13a         ) { v9_only();  emit_long( op(ldst_op) | fd(d, w) | alt_op3(stf_op3 | alt_bit_op3, w) | rs1(s1) | immed(true) | simm(simm13a, 13) ); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1670
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1671
  // p 226
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1672
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1673
  inline void stb(  Register d, Register s1, Register s2 );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1674
  inline void stb(  Register d, Register s1, int simm13a);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1675
  inline void sth(  Register d, Register s1, Register s2 );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1676
  inline void sth(  Register d, Register s1, int simm13a);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1677
  inline void stw(  Register d, Register s1, Register s2 );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1678
  inline void stw(  Register d, Register s1, int simm13a);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1679
  inline void st(   Register d, Register s1, Register s2 );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1680
  inline void st(   Register d, Register s1, int simm13a);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1681
  inline void stx(  Register d, Register s1, Register s2 );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1682
  inline void stx(  Register d, Register s1, int simm13a);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1683
  inline void std(  Register d, Register s1, Register s2 );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1684
  inline void std(  Register d, Register s1, int simm13a);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1685
2571
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
  1686
#ifdef ASSERT
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
  1687
  // ByteSize is only a class when ASSERT is defined, otherwise it's an int.
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
  1688
  inline void st(   Register d, Register s1, ByteSize simm13a);
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
  1689
#endif
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
  1690
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1691
  inline void stb(  Register d, const Address& a, int offset = 0 );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1692
  inline void sth(  Register d, const Address& a, int offset = 0 );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1693
  inline void stw(  Register d, const Address& a, int offset = 0 );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1694
  inline void stx(  Register d, const Address& a, int offset = 0 );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1695
  inline void st(   Register d, const Address& a, int offset = 0 );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1696
  inline void std(  Register d, const Address& a, int offset = 0 );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1697
2332
5c7b6f4ce0a1 6814659: separable cleanups and subroutines for 6655638
jrose
parents: 2256
diff changeset
  1698
  inline void stb(  Register d, Register s1, RegisterOrConstant s2 );
5c7b6f4ce0a1 6814659: separable cleanups and subroutines for 6655638
jrose
parents: 2256
diff changeset
  1699
  inline void sth(  Register d, Register s1, RegisterOrConstant s2 );
5c7b6f4ce0a1 6814659: separable cleanups and subroutines for 6655638
jrose
parents: 2256
diff changeset
  1700
  inline void stw(  Register d, Register s1, RegisterOrConstant s2 );
5c7b6f4ce0a1 6814659: separable cleanups and subroutines for 6655638
jrose
parents: 2256
diff changeset
  1701
  inline void stx(  Register d, Register s1, RegisterOrConstant s2 );
5c7b6f4ce0a1 6814659: separable cleanups and subroutines for 6655638
jrose
parents: 2256
diff changeset
  1702
  inline void std(  Register d, Register s1, RegisterOrConstant s2 );
5c7b6f4ce0a1 6814659: separable cleanups and subroutines for 6655638
jrose
parents: 2256
diff changeset
  1703
  inline void st(   Register d, Register s1, RegisterOrConstant s2 );
2148
09c7f703773b 6812678: macro assembler needs delayed binding of a few constants (for 6655638)
jrose
parents: 1500
diff changeset
  1704
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1705
  // pp 177
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1706
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1707
  void stba(  Register d, Register s1, Register s2, int ia ) {             emit_long( op(ldst_op) | rd(d) | op3(stb_op3 | alt_bit_op3) | rs1(s1) | imm_asi(ia) | rs2(s2) ); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1708
  void stba(  Register d, Register s1, int simm13a         ) {             emit_long( op(ldst_op) | rd(d) | op3(stb_op3 | alt_bit_op3) | rs1(s1) | immed(true) | simm(simm13a, 13) ); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1709
  void stha(  Register d, Register s1, Register s2, int ia ) {             emit_long( op(ldst_op) | rd(d) | op3(sth_op3 | alt_bit_op3) | rs1(s1) | imm_asi(ia) | rs2(s2) ); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1710
  void stha(  Register d, Register s1, int simm13a         ) {             emit_long( op(ldst_op) | rd(d) | op3(sth_op3 | alt_bit_op3) | rs1(s1) | immed(true) | simm(simm13a, 13) ); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1711
  void stwa(  Register d, Register s1, Register s2, int ia ) {             emit_long( op(ldst_op) | rd(d) | op3(stw_op3 | alt_bit_op3) | rs1(s1) | imm_asi(ia) | rs2(s2) ); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1712
  void stwa(  Register d, Register s1, int simm13a         ) {             emit_long( op(ldst_op) | rd(d) | op3(stw_op3 | alt_bit_op3) | rs1(s1) | immed(true) | simm(simm13a, 13) ); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1713
  void stxa(  Register d, Register s1, Register s2, int ia ) { v9_only();  emit_long( op(ldst_op) | rd(d) | op3(stx_op3 | alt_bit_op3) | rs1(s1) | imm_asi(ia) | rs2(s2) ); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1714
  void stxa(  Register d, Register s1, int simm13a         ) { v9_only();  emit_long( op(ldst_op) | rd(d) | op3(stx_op3 | alt_bit_op3) | rs1(s1) | immed(true) | simm(simm13a, 13) ); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1715
  void stda(  Register d, Register s1, Register s2, int ia ) {             emit_long( op(ldst_op) | rd(d) | op3(std_op3 | alt_bit_op3) | rs1(s1) | imm_asi(ia) | rs2(s2) ); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1716
  void stda(  Register d, Register s1, int simm13a         ) {             emit_long( op(ldst_op) | rd(d) | op3(std_op3 | alt_bit_op3) | rs1(s1) | immed(true) | simm(simm13a, 13) ); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1717
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1718
  // pp 97 (v8)
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1719
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1720
  inline void stc(   int crd, Register s1, Register s2 );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1721
  inline void stc(   int crd, Register s1, int simm13a);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1722
  inline void stdc(  int crd, Register s1, Register s2 );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1723
  inline void stdc(  int crd, Register s1, int simm13a);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1724
  inline void stcsr( int crd, Register s1, Register s2 );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1725
  inline void stcsr( int crd, Register s1, int simm13a);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1726
  inline void stdcq( int crd, Register s1, Register s2 );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1727
  inline void stdcq( int crd, Register s1, int simm13a);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1728
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1729
  // pp 230
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1730
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1731
  void sub(    Register s1, Register s2, Register d ) { emit_long( op(arith_op) | rd(d) | op3(sub_op3              ) | rs1(s1) | rs2(s2) ); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1732
  void sub(    Register s1, int simm13a, Register d ) { emit_long( op(arith_op) | rd(d) | op3(sub_op3              ) | rs1(s1) | immed(true) | simm(simm13a, 13) ); }
7433
b418028612ad 6961690: load oops from constant table on SPARC
twisti
parents: 7427
diff changeset
  1733
b418028612ad 6961690: load oops from constant table on SPARC
twisti
parents: 7427
diff changeset
  1734
  // Note: offset is added to s2.
b418028612ad 6961690: load oops from constant table on SPARC
twisti
parents: 7427
diff changeset
  1735
  inline void sub(Register s1, RegisterOrConstant s2, Register d, int offset = 0);
b418028612ad 6961690: load oops from constant table on SPARC
twisti
parents: 7427
diff changeset
  1736
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1737
  void subcc(  Register s1, Register s2, Register d ) { emit_long( op(arith_op) | rd(d) | op3(sub_op3 | cc_bit_op3 ) | rs1(s1) | rs2(s2) ); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1738
  void subcc(  Register s1, int simm13a, Register d ) { emit_long( op(arith_op) | rd(d) | op3(sub_op3 | cc_bit_op3 ) | rs1(s1) | immed(true) | simm(simm13a, 13) ); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1739
  void subc(   Register s1, Register s2, Register d ) { emit_long( op(arith_op) | rd(d) | op3(subc_op3             ) | rs1(s1) | rs2(s2) ); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1740
  void subc(   Register s1, int simm13a, Register d ) { emit_long( op(arith_op) | rd(d) | op3(subc_op3             ) | rs1(s1) | immed(true) | simm(simm13a, 13) ); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1741
  void subccc( Register s1, Register s2, Register d ) { emit_long( op(arith_op) | rd(d) | op3(subc_op3 | cc_bit_op3) | rs1(s1) | rs2(s2) ); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1742
  void subccc( Register s1, int simm13a, Register d ) { emit_long( op(arith_op) | rd(d) | op3(subc_op3 | cc_bit_op3) | rs1(s1) | immed(true) | simm(simm13a, 13) ); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1743
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1744
  // pp 231
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1745
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1746
  inline void swap( Register s1, Register s2, Register d );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1747
  inline void swap( Register s1, int simm13a, Register d);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1748
  inline void swap( Address& a,               Register d, int offset = 0 );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1749
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1750
  // pp 232
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1751
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1752
  void swapa(   Register s1, Register s2, int ia, Register d ) { v9_dep();  emit_long( op(ldst_op) | rd(d) | op3(swap_op3 | alt_bit_op3) | rs1(s1) | imm_asi(ia) | rs2(s2) ); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1753
  void swapa(   Register s1, int simm13a,         Register d ) { v9_dep();  emit_long( op(ldst_op) | rd(d) | op3(swap_op3 | alt_bit_op3) | rs1(s1) | immed(true) | simm(simm13a, 13) ); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1754
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1755
  // pp 234, note op in book is wrong, see pp 268
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1756
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1757
  void taddcc(    Register s1, Register s2, Register d ) {            emit_long( op(arith_op) | rd(d) | op3(taddcc_op3  ) | rs1(s1) | rs2(s2) ); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1758
  void taddcc(    Register s1, int simm13a, Register d ) {            emit_long( op(arith_op) | rd(d) | op3(taddcc_op3  ) | rs1(s1) | immed(true) | simm(simm13a, 13) ); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1759
  void taddcctv(  Register s1, Register s2, Register d ) { v9_dep();  emit_long( op(arith_op) | rd(d) | op3(taddcctv_op3) | rs1(s1) | rs2(s2) ); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1760
  void taddcctv(  Register s1, int simm13a, Register d ) { v9_dep();  emit_long( op(arith_op) | rd(d) | op3(taddcctv_op3) | rs1(s1) | immed(true) | simm(simm13a, 13) ); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1761
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1762
  // pp 235
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1763
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1764
  void tsubcc(    Register s1, Register s2, Register d ) { emit_long( op(arith_op) | rd(d) | op3(tsubcc_op3  ) | rs1(s1) | rs2(s2) ); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1765
  void tsubcc(    Register s1, int simm13a, Register d ) { emit_long( op(arith_op) | rd(d) | op3(tsubcc_op3  ) | rs1(s1) | immed(true) | simm(simm13a, 13) ); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1766
  void tsubcctv(  Register s1, Register s2, Register d ) { emit_long( op(arith_op) | rd(d) | op3(tsubcctv_op3) | rs1(s1) | rs2(s2) ); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1767
  void tsubcctv(  Register s1, int simm13a, Register d ) { emit_long( op(arith_op) | rd(d) | op3(tsubcctv_op3) | rs1(s1) | immed(true) | simm(simm13a, 13) ); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1768
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1769
  // pp 237
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1770
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1771
  void trap( Condition c, CC cc, Register s1, Register s2 ) { v8_no_cc(cc);  emit_long( op(arith_op) | cond(c) | op3(trap_op3) | rs1(s1) | trapcc(cc) | rs2(s2)); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1772
  void trap( Condition c, CC cc, Register s1, int trapa   ) { v8_no_cc(cc);  emit_long( op(arith_op) | cond(c) | op3(trap_op3) | rs1(s1) | trapcc(cc) | immed(true) | u_field(trapa, 6, 0)); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1773
  // simple uncond. trap
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1774
  void trap( int trapa ) { trap( always, icc, G0, trapa ); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1775
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1776
  // pp 239 omit write priv register for now
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1777
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1778
  inline void wry(    Register d) { v9_dep();  emit_long( op(arith_op) | rs1(d) | op3(wrreg_op3) | u_field(0, 29, 25)); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1779
  inline void wrccr(Register s) { v9_only(); emit_long( op(arith_op) | rs1(s) | op3(wrreg_op3) | u_field(2, 29, 25)); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1780
  inline void wrccr(Register s, int simm13a) { v9_only(); emit_long( op(arith_op) |
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1781
                                                                           rs1(s) |
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1782
                                                                           op3(wrreg_op3) |
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1783
                                                                           u_field(2, 29, 25) |
10501
5bce84af0883 7059037: Use BIS for zeroing on T4
kvn
parents: 10267
diff changeset
  1784
                                                                           immed(true) |
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1785
                                                                           simm(simm13a, 13)); }
10501
5bce84af0883 7059037: Use BIS for zeroing on T4
kvn
parents: 10267
diff changeset
  1786
  inline void wrasi(Register d) { v9_only(); emit_long( op(arith_op) | rs1(d) | op3(wrreg_op3) | u_field(3, 29, 25)); }
5bce84af0883 7059037: Use BIS for zeroing on T4
kvn
parents: 10267
diff changeset
  1787
  // wrasi(d, imm) stores (d xor imm) to asi
5bce84af0883 7059037: Use BIS for zeroing on T4
kvn
parents: 10267
diff changeset
  1788
  inline void wrasi(Register d, int simm13a) { v9_only(); emit_long( op(arith_op) | rs1(d) | op3(wrreg_op3) |
5bce84af0883 7059037: Use BIS for zeroing on T4
kvn
parents: 10267
diff changeset
  1789
                                               u_field(3, 29, 25) | immed(true) | simm(simm13a, 13)); }
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1790
  inline void wrfprs( Register d) { v9_only(); emit_long( op(arith_op) | rs1(d) | op3(wrreg_op3) | u_field(6, 29, 25)); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1791
10027
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 9976
diff changeset
  1792
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 9976
diff changeset
  1793
  // VIS3 instructions
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 9976
diff changeset
  1794
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 9976
diff changeset
  1795
  void movstosw( FloatRegister s, Register d ) { vis3_only();  emit_long( op(arith_op) | rd(d) | op3(mftoi_op3) | opf(mstosw_opf) | fs2(s, FloatRegisterImpl::S)); }
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 9976
diff changeset
  1796
  void movstouw( FloatRegister s, Register d ) { vis3_only();  emit_long( op(arith_op) | rd(d) | op3(mftoi_op3) | opf(mstouw_opf) | fs2(s, FloatRegisterImpl::S)); }
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 9976
diff changeset
  1797
  void movdtox(  FloatRegister s, Register d ) { vis3_only();  emit_long( op(arith_op) | rd(d) | op3(mftoi_op3) | opf(mdtox_opf) | fs2(s, FloatRegisterImpl::D)); }
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 9976
diff changeset
  1798
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 9976
diff changeset
  1799
  void movwtos( Register s, FloatRegister d ) { vis3_only();  emit_long( op(arith_op) | fd(d, FloatRegisterImpl::S) | op3(mftoi_op3) | opf(mwtos_opf) | rs2(s)); }
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 9976
diff changeset
  1800
  void movxtod( Register s, FloatRegister d ) { vis3_only();  emit_long( op(arith_op) | fd(d, FloatRegisterImpl::D) | op3(mftoi_op3) | opf(mxtod_opf) | rs2(s)); }
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 9976
diff changeset
  1801
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 9976
diff changeset
  1802
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 9976
diff changeset
  1803
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 9976
diff changeset
  1804
1374
4c24294029a9 6711316: Open source the Garbage-First garbage collector
ysr
parents: 371
diff changeset
  1805
  // For a given register condition, return the appropriate condition code
4c24294029a9 6711316: Open source the Garbage-First garbage collector
ysr
parents: 371
diff changeset
  1806
  // Condition (the one you would use to get the same effect after "tst" on
4c24294029a9 6711316: Open source the Garbage-First garbage collector
ysr
parents: 371
diff changeset
  1807
  // the target register.)
4c24294029a9 6711316: Open source the Garbage-First garbage collector
ysr
parents: 371
diff changeset
  1808
  Assembler::Condition reg_cond_to_cc_cond(RCondition in);
4c24294029a9 6711316: Open source the Garbage-First garbage collector
ysr
parents: 371
diff changeset
  1809
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1810
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1811
  // Creation
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1812
  Assembler(CodeBuffer* code) : AbstractAssembler(code) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1813
#ifdef CHECK_DELAY
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1814
    delay_state = no_delay;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1815
#endif
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1816
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1817
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1818
  // Testing
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1819
#ifndef PRODUCT
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1820
  void test_v9();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1821
  void test_v8_onlys();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1822
#endif
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1823
};
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1824
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1825
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1826
class RegistersForDebugging : public StackObj {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1827
 public:
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1828
  intptr_t i[8], l[8], o[8], g[8];
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1829
  float    f[32];
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1830
  double   d[32];
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1831
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1832
  void print(outputStream* s);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1833
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1834
  static int i_offset(int j) { return offset_of(RegistersForDebugging, i[j]); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1835
  static int l_offset(int j) { return offset_of(RegistersForDebugging, l[j]); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1836
  static int o_offset(int j) { return offset_of(RegistersForDebugging, o[j]); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1837
  static int g_offset(int j) { return offset_of(RegistersForDebugging, g[j]); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1838
  static int f_offset(int j) { return offset_of(RegistersForDebugging, f[j]); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1839
  static int d_offset(int j) { return offset_of(RegistersForDebugging, d[j / 2]); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1840
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1841
  // gen asm code to save regs
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1842
  static void save_registers(MacroAssembler* a);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1843
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1844
  // restore global registers in case C code disturbed them
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1845
  static void restore_registers(MacroAssembler* a, Register r);
1374
4c24294029a9 6711316: Open source the Garbage-First garbage collector
ysr
parents: 371
diff changeset
  1846
4c24294029a9 6711316: Open source the Garbage-First garbage collector
ysr
parents: 371
diff changeset
  1847
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1848
};
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1849
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1850
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1851
// MacroAssembler extends Assembler by a few frequently used macros.
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1852
//
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1853
// Most of the standard SPARC synthetic ops are defined here.
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1854
// Instructions for which a 'better' code sequence exists depending
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1855
// on arguments should also go in here.
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1856
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1857
#define JMP2(r1, r2) jmp(r1, r2, __FILE__, __LINE__)
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1858
#define JMP(r1, off) jmp(r1, off, __FILE__, __LINE__)
2571
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
  1859
#define JUMP(a, temp, off)     jump(a, temp, off, __FILE__, __LINE__)
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
  1860
#define JUMPL(a, temp, d, off) jumpl(a, temp, d, off, __FILE__, __LINE__)
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1861
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1862
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1863
class MacroAssembler: public Assembler {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1864
 protected:
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1865
  // Support for VM calls
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1866
  // This is the base routine called by the different versions of call_VM_leaf. The interpreter
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1867
  // may customize this version by overriding it for its purposes (e.g., to save/restore
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1868
  // additional registers when doing a VM call).
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1869
#ifdef CC_INTERP
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1870
  #define VIRTUAL
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1871
#else
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1872
  #define VIRTUAL virtual
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1873
#endif
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1874
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1875
  VIRTUAL void call_VM_leaf_base(Register thread_cache, address entry_point, int number_of_arguments);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1876
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1877
  //
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1878
  // It is imperative that all calls into the VM are handled via the call_VM macros.
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1879
  // They make sure that the stack linkage is setup correctly. call_VM's correspond
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1880
  // to ENTRY/ENTRY_X entry points while call_VM_leaf's correspond to LEAF entry points.
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1881
  //
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1882
  // This is the base routine called by the different versions of call_VM. The interpreter
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1883
  // may customize this version by overriding it for its purposes (e.g., to save/restore
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1884
  // additional registers when doing a VM call).
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1885
  //
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1886
  // A non-volatile java_thread_cache register should be specified so
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1887
  // that the G2_thread value can be preserved across the call.
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1888
  // (If java_thread_cache is noreg, then a slow get_thread call
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1889
  // will re-initialize the G2_thread.) call_VM_base returns the register that contains the
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1890
  // thread.
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1891
  //
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1892
  // If no last_java_sp is specified (noreg) than SP will be used instead.
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1893
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1894
  virtual void call_VM_base(
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1895
    Register        oop_result,             // where an oop-result ends up if any; use noreg otherwise
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1896
    Register        java_thread_cache,      // the thread if computed before     ; use noreg otherwise
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1897
    Register        last_java_sp,           // to set up last_Java_frame in stubs; use noreg otherwise
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1898
    address         entry_point,            // the entry point
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1899
    int             number_of_arguments,    // the number of arguments (w/o thread) to pop after call
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1900
    bool            check_exception=true    // flag which indicates if exception should be checked
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1901
  );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1902
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1903
  // This routine should emit JVMTI PopFrame and ForceEarlyReturn handling code.
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1904
  // The implementation is only non-empty for the InterpreterMacroAssembler,
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1905
  // as only the interpreter handles and ForceEarlyReturn PopFrame requests.
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1906
  virtual void check_and_handle_popframe(Register scratch_reg);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1907
  virtual void check_and_handle_earlyret(Register scratch_reg);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1908
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1909
 public:
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1910
  MacroAssembler(CodeBuffer* code) : Assembler(code) {}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1911
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1912
  // Support for NULL-checks
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1913
  //
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1914
  // Generates code that causes a NULL OS exception if the content of reg is NULL.
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1915
  // If the accessed location is M[reg + offset] and the offset is known, provide the
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1916
  // offset.  No explicit code generation is needed if the offset is within a certain
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1917
  // range (0 <= offset <= page_size).
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1918
  //
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1919
  // %%%%%% Currently not done for SPARC
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1920
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1921
  void null_check(Register reg, int offset = -1);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1922
  static bool needs_explicit_null_check(intptr_t offset);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1923
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1924
  // support for delayed instructions
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1925
  MacroAssembler* delayed() { Assembler::delayed();  return this; }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1926
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1927
  // branches that use right instruction for v8 vs. v9
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1928
  inline void br( Condition c, bool a, Predict p, address d, relocInfo::relocType rt = relocInfo::none );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1929
  inline void br( Condition c, bool a, Predict p, Label& L );
7427
d7b79a367474 6985015: C1 needs to support compressed oops
iveresov
parents: 7397
diff changeset
  1930
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1931
  inline void fb( Condition c, bool a, Predict p, address d, relocInfo::relocType rt = relocInfo::none );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1932
  inline void fb( Condition c, bool a, Predict p, Label& L );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1933
10252
0981ce1c3eef 7063628: Use cbcond on T4
kvn
parents: 10027
diff changeset
  1934
  // compares register with zero (32 bit) and branches (V9 and V8 instructions)
0981ce1c3eef 7063628: Use cbcond on T4
kvn
parents: 10027
diff changeset
  1935
  void cmp_zero_and_br( Condition c, Register s1, Label& L, bool a = false, Predict p = pn );
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1936
  // Compares a pointer register with zero and branches on (not)null.
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1937
  // Does a test & branch on 32-bit systems and a register-branch on 64-bit.
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1938
  void br_null   ( Register s1, bool a, Predict p, Label& L );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1939
  void br_notnull( Register s1, bool a, Predict p, Label& L );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1940
10252
0981ce1c3eef 7063628: Use cbcond on T4
kvn
parents: 10027
diff changeset
  1941
  //
0981ce1c3eef 7063628: Use cbcond on T4
kvn
parents: 10027
diff changeset
  1942
  // Compare registers and branch with nop in delay slot or cbcond without delay slot.
0981ce1c3eef 7063628: Use cbcond on T4
kvn
parents: 10027
diff changeset
  1943
  //
0981ce1c3eef 7063628: Use cbcond on T4
kvn
parents: 10027
diff changeset
  1944
  // ATTENTION: use these instructions with caution because cbcond instruction
0981ce1c3eef 7063628: Use cbcond on T4
kvn
parents: 10027
diff changeset
  1945
  //            has very short distance: 512 instructions (2Kbyte).
0981ce1c3eef 7063628: Use cbcond on T4
kvn
parents: 10027
diff changeset
  1946
0981ce1c3eef 7063628: Use cbcond on T4
kvn
parents: 10027
diff changeset
  1947
  // Compare integer (32 bit) values (icc only).
0981ce1c3eef 7063628: Use cbcond on T4
kvn
parents: 10027
diff changeset
  1948
  void cmp_and_br_short(Register s1, Register s2, Condition c, Predict p, Label& L);
0981ce1c3eef 7063628: Use cbcond on T4
kvn
parents: 10027
diff changeset
  1949
  void cmp_and_br_short(Register s1, int simm13a, Condition c, Predict p, Label& L);
0981ce1c3eef 7063628: Use cbcond on T4
kvn
parents: 10027
diff changeset
  1950
  // Platform depending version for pointer compare (icc on !LP64 and xcc on LP64).
0981ce1c3eef 7063628: Use cbcond on T4
kvn
parents: 10027
diff changeset
  1951
  void cmp_and_brx_short(Register s1, Register s2, Condition c, Predict p, Label& L);
0981ce1c3eef 7063628: Use cbcond on T4
kvn
parents: 10027
diff changeset
  1952
  void cmp_and_brx_short(Register s1, int simm13a, Condition c, Predict p, Label& L);
0981ce1c3eef 7063628: Use cbcond on T4
kvn
parents: 10027
diff changeset
  1953
0981ce1c3eef 7063628: Use cbcond on T4
kvn
parents: 10027
diff changeset
  1954
  // Short branch version for compares a pointer pwith zero.
0981ce1c3eef 7063628: Use cbcond on T4
kvn
parents: 10027
diff changeset
  1955
  void br_null_short   ( Register s1, Predict p, Label& L );
0981ce1c3eef 7063628: Use cbcond on T4
kvn
parents: 10027
diff changeset
  1956
  void br_notnull_short( Register s1, Predict p, Label& L );
0981ce1c3eef 7063628: Use cbcond on T4
kvn
parents: 10027
diff changeset
  1957
0981ce1c3eef 7063628: Use cbcond on T4
kvn
parents: 10027
diff changeset
  1958
  // unconditional short branch
0981ce1c3eef 7063628: Use cbcond on T4
kvn
parents: 10027
diff changeset
  1959
  void ba_short(Label& L);
0981ce1c3eef 7063628: Use cbcond on T4
kvn
parents: 10027
diff changeset
  1960
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1961
  inline void bp( Condition c, bool a, CC cc, Predict p, address d, relocInfo::relocType rt = relocInfo::none );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1962
  inline void bp( Condition c, bool a, CC cc, Predict p, Label& L );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1963
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1964
  // Branch that tests xcc in LP64 and icc in !LP64
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1965
  inline void brx( Condition c, bool a, Predict p, address d, relocInfo::relocType rt = relocInfo::none );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1966
  inline void brx( Condition c, bool a, Predict p, Label& L );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1967
10252
0981ce1c3eef 7063628: Use cbcond on T4
kvn
parents: 10027
diff changeset
  1968
  // unconditional branch
0981ce1c3eef 7063628: Use cbcond on T4
kvn
parents: 10027
diff changeset
  1969
  inline void ba( Label& L );
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1970
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1971
  // Branch that tests fp condition codes
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1972
  inline void fbp( Condition c, bool a, CC cc, Predict p, address d, relocInfo::relocType rt = relocInfo::none );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1973
  inline void fbp( Condition c, bool a, CC cc, Predict p, Label& L );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1974
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1975
  // get PC the best way
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1976
  inline int get_pc( Register d );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1977
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1978
  // Sparc shorthands(pp 85, V8 manual, pp 289 V9 manual)
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1979
  inline void cmp(  Register s1, Register s2 ) { subcc( s1, s2, G0 ); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1980
  inline void cmp(  Register s1, int simm13a ) { subcc( s1, simm13a, G0 ); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1981
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1982
  inline void jmp( Register s1, Register s2 );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1983
  inline void jmp( Register s1, int simm13a, RelocationHolder const& rspec = RelocationHolder() );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1984
7892
ff4948f95c49 7011627: C1: call_RT must support targets that don't fit in wdisp30
iveresov
parents: 7700
diff changeset
  1985
  // Check if the call target is out of wdisp30 range (relative to the code cache)
ff4948f95c49 7011627: C1: call_RT must support targets that don't fit in wdisp30
iveresov
parents: 7700
diff changeset
  1986
  static inline bool is_far_target(address d);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1987
  inline void call( address d,  relocInfo::relocType rt = relocInfo::runtime_call_type );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1988
  inline void call( Label& L,   relocInfo::relocType rt = relocInfo::runtime_call_type );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1989
  inline void callr( Register s1, Register s2 );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1990
  inline void callr( Register s1, int simm13a, RelocationHolder const& rspec = RelocationHolder() );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1991
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1992
  // Emits nothing on V8
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1993
  inline void iprefetch( address d, relocInfo::relocType rt = relocInfo::none );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1994
  inline void iprefetch( Label& L);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1995
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1996
  inline void tst( Register s ) { orcc( G0, s, G0 ); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1997
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1998
#ifdef PRODUCT
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1999
  inline void ret(  bool trace = TraceJumps )   { if (trace) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2000
                                                    mov(I7, O7); // traceable register
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2001
                                                    JMP(O7, 2 * BytesPerInstWord);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2002
                                                  } else {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2003
                                                    jmpl( I7, 2 * BytesPerInstWord, G0 );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2004
                                                  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2005
                                                }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2006
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2007
  inline void retl( bool trace = TraceJumps )  { if (trace) JMP(O7, 2 * BytesPerInstWord);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2008
                                                 else jmpl( O7, 2 * BytesPerInstWord, G0 ); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2009
#else
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2010
  void ret(  bool trace = TraceJumps );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2011
  void retl( bool trace = TraceJumps );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2012
#endif /* PRODUCT */
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2013
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2014
  // Required platform-specific helpers for Label::patch_instructions.
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2015
  // They _shadow_ the declarations in AbstractAssembler, which are undefined.
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2016
  void pd_patch_instruction(address branch, address target);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2017
#ifndef PRODUCT
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2018
  static void pd_print_patched_instruction(address branch);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2019
#endif
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2020
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2021
  // sethi Macro handles optimizations and relocations
2571
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
  2022
private:
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
  2023
  void internal_sethi(const AddressLiteral& addrlit, Register d, bool ForceRelocatable);
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
  2024
public:
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
  2025
  void sethi(const AddressLiteral& addrlit, Register d);
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
  2026
  void patchable_sethi(const AddressLiteral& addrlit, Register d);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2027
7700
3252c02e23b8 7006044: materialize cheap non-oop pointers on 64-bit SPARC
twisti
parents: 7433
diff changeset
  2028
  // compute the number of instructions for a sethi/set
3252c02e23b8 7006044: materialize cheap non-oop pointers on 64-bit SPARC
twisti
parents: 7433
diff changeset
  2029
  static int  insts_for_sethi( address a, bool worst_case = false );
3252c02e23b8 7006044: materialize cheap non-oop pointers on 64-bit SPARC
twisti
parents: 7433
diff changeset
  2030
  static int  worst_case_insts_for_set();
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2031
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2032
  // set may be either setsw or setuw (high 32 bits may be zero or sign)
2571
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
  2033
private:
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
  2034
  void internal_set(const AddressLiteral& al, Register d, bool ForceRelocatable);
7700
3252c02e23b8 7006044: materialize cheap non-oop pointers on 64-bit SPARC
twisti
parents: 7433
diff changeset
  2035
  static int insts_for_internal_set(intptr_t value);
2571
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
  2036
public:
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
  2037
  void set(const AddressLiteral& addrlit, Register d);
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
  2038
  void set(intptr_t value, Register d);
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
  2039
  void set(address addr, Register d, RelocationHolder const& rspec);
7700
3252c02e23b8 7006044: materialize cheap non-oop pointers on 64-bit SPARC
twisti
parents: 7433
diff changeset
  2040
  static int insts_for_set(intptr_t value) { return insts_for_internal_set(value); }
3252c02e23b8 7006044: materialize cheap non-oop pointers on 64-bit SPARC
twisti
parents: 7433
diff changeset
  2041
2571
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
  2042
  void patchable_set(const AddressLiteral& addrlit, Register d);
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
  2043
  void patchable_set(intptr_t value, Register d);
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
  2044
  void set64(jlong value, Register d, Register tmp);
7700
3252c02e23b8 7006044: materialize cheap non-oop pointers on 64-bit SPARC
twisti
parents: 7433
diff changeset
  2045
  static int insts_for_set64(jlong value);
7433
b418028612ad 6961690: load oops from constant table on SPARC
twisti
parents: 7427
diff changeset
  2046
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2047
  // sign-extend 32 to 64
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2048
  inline void signx( Register s, Register d ) { sra( s, G0, d); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2049
  inline void signx( Register d )             { sra( d, G0, d); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2050
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2051
  inline void not1( Register s, Register d ) { xnor( s, G0, d ); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2052
  inline void not1( Register d )             { xnor( d, G0, d ); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2053
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2054
  inline void neg( Register s, Register d ) { sub( G0, s, d ); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2055
  inline void neg( Register d )             { sub( G0, d, d ); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2056
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2057
  inline void cas(  Register s1, Register s2, Register d) { casa( s1, s2, d, ASI_PRIMARY); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2058
  inline void casx( Register s1, Register s2, Register d) { casxa(s1, s2, d, ASI_PRIMARY); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2059
  // Functions for isolating 64 bit atomic swaps for LP64
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2060
  // cas_ptr will perform cas for 32 bit VM's and casx for 64 bit VM's
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2061
  inline void cas_ptr(  Register s1, Register s2, Register d) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2062
#ifdef _LP64
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2063
    casx( s1, s2, d );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2064
#else
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2065
    cas( s1, s2, d );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2066
#endif
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2067
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2068
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2069
  // Functions for isolating 64 bit shifts for LP64
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2070
  inline void sll_ptr( Register s1, Register s2, Register d );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2071
  inline void sll_ptr( Register s1, int imm6a,   Register d );
2332
5c7b6f4ce0a1 6814659: separable cleanups and subroutines for 6655638
jrose
parents: 2256
diff changeset
  2072
  inline void sll_ptr( Register s1, RegisterOrConstant s2, Register d );
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2073
  inline void srl_ptr( Register s1, Register s2, Register d );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2074
  inline void srl_ptr( Register s1, int imm6a,   Register d );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2075
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2076
  // little-endian
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2077
  inline void casl(  Register s1, Register s2, Register d) { casa( s1, s2, d, ASI_PRIMARY_LITTLE); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2078
  inline void casxl( Register s1, Register s2, Register d) { casxa(s1, s2, d, ASI_PRIMARY_LITTLE); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2079
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2080
  inline void inc(   Register d,  int const13 = 1 ) { add(   d, const13, d); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2081
  inline void inccc( Register d,  int const13 = 1 ) { addcc( d, const13, d); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2082
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2083
  inline void dec(   Register d,  int const13 = 1 ) { sub(   d, const13, d); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2084
  inline void deccc( Register d,  int const13 = 1 ) { subcc( d, const13, d); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2085
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2086
  inline void btst( Register s1,  Register s2 ) { andcc( s1, s2, G0 ); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2087
  inline void btst( int simm13a,  Register s )  { andcc( s,  simm13a, G0 ); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2088
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2089
  inline void bset( Register s1,  Register s2 ) { or3( s1, s2, s2 ); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2090
  inline void bset( int simm13a,  Register s )  { or3( s,  simm13a, s ); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2091
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2092
  inline void bclr( Register s1,  Register s2 ) { andn( s1, s2, s2 ); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2093
  inline void bclr( int simm13a,  Register s )  { andn( s,  simm13a, s ); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2094
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2095
  inline void btog( Register s1,  Register s2 ) { xor3( s1, s2, s2 ); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2096
  inline void btog( int simm13a,  Register s )  { xor3( s,  simm13a, s ); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2097
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2098
  inline void clr( Register d ) { or3( G0, G0, d ); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2099
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2100
  inline void clrb( Register s1, Register s2);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2101
  inline void clrh( Register s1, Register s2);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2102
  inline void clr(  Register s1, Register s2);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2103
  inline void clrx( Register s1, Register s2);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2104
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2105
  inline void clrb( Register s1, int simm13a);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2106
  inline void clrh( Register s1, int simm13a);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2107
  inline void clr(  Register s1, int simm13a);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2108
  inline void clrx( Register s1, int simm13a);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2109
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2110
  // copy & clear upper word
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2111
  inline void clruw( Register s, Register d ) { srl( s, G0, d); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2112
  // clear upper word
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2113
  inline void clruwu( Register d ) { srl( d, G0, d); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2114
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2115
  // membar psuedo instruction.  takes into account target memory model.
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2116
  inline void membar( Assembler::Membar_mask_bits const7a );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2117
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2118
  // returns if membar generates anything.
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2119
  inline bool membar_has_effect( Assembler::Membar_mask_bits const7a );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2120
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2121
  // mov pseudo instructions
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2122
  inline void mov( Register s,  Register d) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2123
    if ( s != d )    or3( G0, s, d);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2124
    else             assert_not_delayed();  // Put something useful in the delay slot!
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2125
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2126
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2127
  inline void mov_or_nop( Register s,  Register d) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2128
    if ( s != d )    or3( G0, s, d);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2129
    else             nop();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2130
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2131
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2132
  inline void mov( int simm13a, Register d) { or3( G0, simm13a, d); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2133
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2134
  // address pseudos: make these names unlike instruction names to avoid confusion
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2135
  inline intptr_t load_pc_address( Register reg, int bytes_to_skip );
6175
86dbf3cacacc 6958465: Sparc aten build24.0: openjdk-7.ea-b96 failed Error: Formal argument ... requires an lvalue
coleenp
parents: 5702
diff changeset
  2136
  inline void load_contents(const AddressLiteral& addrlit, Register d, int offset = 0);
11637
030466036615 7013347: allow crypto functions to be called inline to enhance performance
never
parents: 11190
diff changeset
  2137
  inline void load_bool_contents(const AddressLiteral& addrlit, Register d, int offset = 0);
6175
86dbf3cacacc 6958465: Sparc aten build24.0: openjdk-7.ea-b96 failed Error: Formal argument ... requires an lvalue
coleenp
parents: 5702
diff changeset
  2138
  inline void load_ptr_contents(const AddressLiteral& addrlit, Register d, int offset = 0);
86dbf3cacacc 6958465: Sparc aten build24.0: openjdk-7.ea-b96 failed Error: Formal argument ... requires an lvalue
coleenp
parents: 5702
diff changeset
  2139
  inline void store_contents(Register s, const AddressLiteral& addrlit, Register temp, int offset = 0);
86dbf3cacacc 6958465: Sparc aten build24.0: openjdk-7.ea-b96 failed Error: Formal argument ... requires an lvalue
coleenp
parents: 5702
diff changeset
  2140
  inline void store_ptr_contents(Register s, const AddressLiteral& addrlit, Register temp, int offset = 0);
86dbf3cacacc 6958465: Sparc aten build24.0: openjdk-7.ea-b96 failed Error: Formal argument ... requires an lvalue
coleenp
parents: 5702
diff changeset
  2141
  inline void jumpl_to(const AddressLiteral& addrlit, Register temp, Register d, int offset = 0);
86dbf3cacacc 6958465: Sparc aten build24.0: openjdk-7.ea-b96 failed Error: Formal argument ... requires an lvalue
coleenp
parents: 5702
diff changeset
  2142
  inline void jump_to(const AddressLiteral& addrlit, Register temp, int offset = 0);
2571
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
  2143
  inline void jump_indirect_to(Address& a, Register temp, int ld_offset = 0, int jmp_offset = 0);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2144
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2145
  // ring buffer traceable jumps
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2146
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2147
  void jmp2( Register r1, Register r2, const char* file, int line );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2148
  void jmp ( Register r1, int offset,  const char* file, int line );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2149
6175
86dbf3cacacc 6958465: Sparc aten build24.0: openjdk-7.ea-b96 failed Error: Formal argument ... requires an lvalue
coleenp
parents: 5702
diff changeset
  2150
  void jumpl(const AddressLiteral& addrlit, Register temp, Register d, int offset, const char* file, int line);
86dbf3cacacc 6958465: Sparc aten build24.0: openjdk-7.ea-b96 failed Error: Formal argument ... requires an lvalue
coleenp
parents: 5702
diff changeset
  2151
  void jump (const AddressLiteral& addrlit, Register temp,             int offset, const char* file, int line);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2152
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2153
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2154
  // argument pseudos:
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2155
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2156
  inline void load_argument( Argument& a, Register  d );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2157
  inline void store_argument( Register s, Argument& a );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2158
  inline void store_ptr_argument( Register s, Argument& a );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2159
  inline void store_float_argument( FloatRegister s, Argument& a );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2160
  inline void store_double_argument( FloatRegister s, Argument& a );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2161
  inline void store_long_argument( Register s, Argument& a );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2162
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2163
  // handy macros:
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2164
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2165
  inline void round_to( Register r, int modulus ) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2166
    assert_not_delayed();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2167
    inc( r, modulus - 1 );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2168
    and3( r, -modulus, r );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2169
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2170
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2171
  // --------------------------------------------------
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2172
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2173
  // Functions for isolating 64 bit loads for LP64
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2174
  // ld_ptr will perform ld for 32 bit VM's and ldx for 64 bit VM's
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2175
  // st_ptr will perform st for 32 bit VM's and stx for 64 bit VM's
2571
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
  2176
  inline void ld_ptr(Register s1, Register s2, Register d);
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
  2177
  inline void ld_ptr(Register s1, int simm13a, Register d);
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
  2178
  inline void ld_ptr(Register s1, RegisterOrConstant s2, Register d);
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
  2179
  inline void ld_ptr(const Address& a, Register d, int offset = 0);
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
  2180
  inline void st_ptr(Register d, Register s1, Register s2);
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
  2181
  inline void st_ptr(Register d, Register s1, int simm13a);
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
  2182
  inline void st_ptr(Register d, Register s1, RegisterOrConstant s2);
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
  2183
  inline void st_ptr(Register d, const Address& a, int offset = 0);
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
  2184
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
  2185
#ifdef ASSERT
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
  2186
  // ByteSize is only a class when ASSERT is defined, otherwise it's an int.
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
  2187
  inline void ld_ptr(Register s1, ByteSize simm13a, Register d);
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
  2188
  inline void st_ptr(Register d, Register s1, ByteSize simm13a);
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
  2189
#endif
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2190
5416
5f6377fcfd3e 6829193: JSR 292 needs to support SPARC
twisti
parents: 5352
diff changeset
  2191
  // ld_long will perform ldd for 32 bit VM's and ldx for 64 bit VM's
5f6377fcfd3e 6829193: JSR 292 needs to support SPARC
twisti
parents: 5352
diff changeset
  2192
  // st_long will perform std for 32 bit VM's and stx for 64 bit VM's
2571
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
  2193
  inline void ld_long(Register s1, Register s2, Register d);
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
  2194
  inline void ld_long(Register s1, int simm13a, Register d);
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
  2195
  inline void ld_long(Register s1, RegisterOrConstant s2, Register d);
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
  2196
  inline void ld_long(const Address& a, Register d, int offset = 0);
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
  2197
  inline void st_long(Register d, Register s1, Register s2);
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
  2198
  inline void st_long(Register d, Register s1, int simm13a);
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
  2199
  inline void st_long(Register d, Register s1, RegisterOrConstant s2);
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
  2200
  inline void st_long(Register d, const Address& a, int offset = 0);
2148
09c7f703773b 6812678: macro assembler needs delayed binding of a few constants (for 6655638)
jrose
parents: 1500
diff changeset
  2201
2149
3d362637b307 6812831: factor duplicated assembly code for megamorphic invokeinterface (for 6655638)
jrose
parents: 2148
diff changeset
  2202
  // Helpers for address formation.
5416
5f6377fcfd3e 6829193: JSR 292 needs to support SPARC
twisti
parents: 5352
diff changeset
  2203
  // - They emit only a move if s2 is a constant zero.
5f6377fcfd3e 6829193: JSR 292 needs to support SPARC
twisti
parents: 5352
diff changeset
  2204
  // - If dest is a constant and either s1 or s2 is a register, the temp argument is required and becomes the result.
5f6377fcfd3e 6829193: JSR 292 needs to support SPARC
twisti
parents: 5352
diff changeset
  2205
  // - If dest is a register and either s1 or s2 is a non-simm13 constant, the temp argument is required and used to materialize the constant.
5f6377fcfd3e 6829193: JSR 292 needs to support SPARC
twisti
parents: 5352
diff changeset
  2206
  RegisterOrConstant regcon_andn_ptr(RegisterOrConstant s1, RegisterOrConstant s2, RegisterOrConstant d, Register temp = noreg);
5f6377fcfd3e 6829193: JSR 292 needs to support SPARC
twisti
parents: 5352
diff changeset
  2207
  RegisterOrConstant regcon_inc_ptr( RegisterOrConstant s1, RegisterOrConstant s2, RegisterOrConstant d, Register temp = noreg);
5f6377fcfd3e 6829193: JSR 292 needs to support SPARC
twisti
parents: 5352
diff changeset
  2208
  RegisterOrConstant regcon_sll_ptr( RegisterOrConstant s1, RegisterOrConstant s2, RegisterOrConstant d, Register temp = noreg);
5f6377fcfd3e 6829193: JSR 292 needs to support SPARC
twisti
parents: 5352
diff changeset
  2209
5f6377fcfd3e 6829193: JSR 292 needs to support SPARC
twisti
parents: 5352
diff changeset
  2210
  RegisterOrConstant ensure_simm13_or_reg(RegisterOrConstant src, Register temp) {
5f6377fcfd3e 6829193: JSR 292 needs to support SPARC
twisti
parents: 5352
diff changeset
  2211
    if (is_simm13(src.constant_or_zero()))
5f6377fcfd3e 6829193: JSR 292 needs to support SPARC
twisti
parents: 5352
diff changeset
  2212
      return src;               // register or short constant
5f6377fcfd3e 6829193: JSR 292 needs to support SPARC
twisti
parents: 5352
diff changeset
  2213
    guarantee(temp != noreg, "constant offset overflow");
5f6377fcfd3e 6829193: JSR 292 needs to support SPARC
twisti
parents: 5352
diff changeset
  2214
    set(src.as_constant(), temp);
5f6377fcfd3e 6829193: JSR 292 needs to support SPARC
twisti
parents: 5352
diff changeset
  2215
    return temp;
2149
3d362637b307 6812831: factor duplicated assembly code for megamorphic invokeinterface (for 6655638)
jrose
parents: 2148
diff changeset
  2216
  }
3d362637b307 6812831: factor duplicated assembly code for megamorphic invokeinterface (for 6655638)
jrose
parents: 2148
diff changeset
  2217
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2218
  // --------------------------------------------------
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2219
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2220
 public:
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2221
  // traps as per trap.h (SPARC ABI?)
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2222
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2223
  void breakpoint_trap();
12103
2ceb7aff05e3 7150046: SIGILL on sparcv9 fastdebug
coleenp
parents: 11637
diff changeset
  2224
  void breakpoint_trap(Condition c, CC cc);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2225
  void flush_windows_trap();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2226
  void clean_windows_trap();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2227
  void get_psr_trap();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2228
  void set_psr_trap();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2229
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2230
  // V8/V9 flush_windows
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2231
  void flush_windows();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2232
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2233
  // Support for serializing memory accesses between threads
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2234
  void serialize_memory(Register thread, Register tmp1, Register tmp2);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2235
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2236
  // Stack frame creation/removal
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2237
  void enter();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2238
  void leave();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2239
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2240
  // V8/V9 integer multiply
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2241
  void mult(Register s1, Register s2, Register d);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2242
  void mult(Register s1, int simm13a, Register d);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2243
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2244
  // V8/V9 read and write of condition codes.
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2245
  void read_ccr(Register d);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2246
  void write_ccr(Register s);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2247
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2248
  // Manipulation of C++ bools
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2249
  // These are idioms to flag the need for care with accessing bools but on
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2250
  // this platform we assume byte size
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2251
2571
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
  2252
  inline void stbool(Register d, const Address& a) { stb(d, a); }
11637
030466036615 7013347: allow crypto functions to be called inline to enhance performance
never
parents: 11190
diff changeset
  2253
  inline void ldbool(const Address& a, Register d) { ldub(a, d); }
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2254
  inline void movbool( bool boolconst, Register d) { mov( (int) boolconst, d); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2255
360
21d113ecbf6a 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 1
diff changeset
  2256
  // klass oop manipulations if compressed
590
2954744d7bba 6703890: Compressed Oops: add LoadNKlass node to generate narrow oops (32-bits) compare instructions
kvn
parents: 371
diff changeset
  2257
  void load_klass(Register src_oop, Register klass);
2954744d7bba 6703890: Compressed Oops: add LoadNKlass node to generate narrow oops (32-bits) compare instructions
kvn
parents: 371
diff changeset
  2258
  void store_klass(Register klass, Register dst_oop);
593
803947e176bd 6696264: assert("narrow oop can never be zero") for GCBasher & ParNewGC
coleenp
parents: 590
diff changeset
  2259
  void store_klass_gap(Register s, Register dst_oop);
360
21d113ecbf6a 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 1
diff changeset
  2260
21d113ecbf6a 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 1
diff changeset
  2261
   // oop manipulations
2571
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
  2262
  void load_heap_oop(const Address& s, Register d);
360
21d113ecbf6a 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 1
diff changeset
  2263
  void load_heap_oop(Register s1, Register s2, Register d);
21d113ecbf6a 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 1
diff changeset
  2264
  void load_heap_oop(Register s1, int simm13a, Register d);
6772
2563324665d5 6829194: JSR 292 needs to support compressed oops
twisti
parents: 6175
diff changeset
  2265
  void load_heap_oop(Register s1, RegisterOrConstant s2, Register d);
360
21d113ecbf6a 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 1
diff changeset
  2266
  void store_heap_oop(Register d, Register s1, Register s2);
21d113ecbf6a 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 1
diff changeset
  2267
  void store_heap_oop(Register d, Register s1, int simm13a);
21d113ecbf6a 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 1
diff changeset
  2268
  void store_heap_oop(Register d, const Address& a, int offset = 0);
21d113ecbf6a 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 1
diff changeset
  2269
21d113ecbf6a 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 1
diff changeset
  2270
  void encode_heap_oop(Register src, Register dst);
21d113ecbf6a 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 1
diff changeset
  2271
  void encode_heap_oop(Register r) {
21d113ecbf6a 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 1
diff changeset
  2272
    encode_heap_oop(r, r);
21d113ecbf6a 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 1
diff changeset
  2273
  }
21d113ecbf6a 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 1
diff changeset
  2274
  void decode_heap_oop(Register src, Register dst);
21d113ecbf6a 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 1
diff changeset
  2275
  void decode_heap_oop(Register r) {
21d113ecbf6a 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 1
diff changeset
  2276
    decode_heap_oop(r, r);
21d113ecbf6a 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 1
diff changeset
  2277
  }
21d113ecbf6a 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 1
diff changeset
  2278
  void encode_heap_oop_not_null(Register r);
21d113ecbf6a 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 1
diff changeset
  2279
  void decode_heap_oop_not_null(Register r);
371
1aacedc9db7c 6689060: Escape Analysis does not work with Compressed Oops
kvn
parents: 360
diff changeset
  2280
  void encode_heap_oop_not_null(Register src, Register dst);
1aacedc9db7c 6689060: Escape Analysis does not work with Compressed Oops
kvn
parents: 360
diff changeset
  2281
  void decode_heap_oop_not_null(Register src, Register dst);
360
21d113ecbf6a 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 1
diff changeset
  2282
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2283
  // Support for managing the JavaThread pointer (i.e.; the reference to
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2284
  // thread-local information).
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2285
  void get_thread();                                // load G2_thread
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2286
  void verify_thread();                             // verify G2_thread contents
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2287
  void save_thread   (const Register threache); // save to cache
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2288
  void restore_thread(const Register thread_cache); // restore from cache
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2289
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2290
  // Support for last Java frame (but use call_VM instead where possible)
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2291
  void set_last_Java_frame(Register last_java_sp, Register last_Java_pc);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2292
  void reset_last_Java_frame(void);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2293
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2294
  // Call into the VM.
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2295
  // Passes the thread pointer (in O0) as a prepended argument.
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2296
  // Makes sure oop return values are visible to the GC.
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2297
  void call_VM(Register oop_result, address entry_point, int number_of_arguments = 0, bool check_exceptions = true);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2298
  void call_VM(Register oop_result, address entry_point, Register arg_1, bool check_exceptions = true);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2299
  void call_VM(Register oop_result, address entry_point, Register arg_1, Register arg_2, bool check_exceptions = true);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2300
  void call_VM(Register oop_result, address entry_point, Register arg_1, Register arg_2, Register arg_3, bool check_exceptions = true);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2301
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2302
  // these overloadings are not presently used on SPARC:
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2303
  void call_VM(Register oop_result, Register last_java_sp, address entry_point, int number_of_arguments = 0, bool check_exceptions = true);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2304
  void call_VM(Register oop_result, Register last_java_sp, address entry_point, Register arg_1, bool check_exceptions = true);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2305
  void call_VM(Register oop_result, Register last_java_sp, address entry_point, Register arg_1, Register arg_2, bool check_exceptions = true);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2306
  void call_VM(Register oop_result, Register last_java_sp, address entry_point, Register arg_1, Register arg_2, Register arg_3, bool check_exceptions = true);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2307
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2308
  void call_VM_leaf(Register thread_cache, address entry_point, int number_of_arguments = 0);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2309
  void call_VM_leaf(Register thread_cache, address entry_point, Register arg_1);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2310
  void call_VM_leaf(Register thread_cache, address entry_point, Register arg_1, Register arg_2);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2311
  void call_VM_leaf(Register thread_cache, address entry_point, Register arg_1, Register arg_2, Register arg_3);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2312
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2313
  void get_vm_result  (Register oop_result);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2314
  void get_vm_result_2(Register oop_result);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2315
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2316
  // vm result is currently getting hijacked to for oop preservation
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2317
  void set_vm_result(Register oop_result);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2318
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2319
  // if call_VM_base was called with check_exceptions=false, then call
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2320
  // check_and_forward_exception to handle exceptions when it is safe
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2321
  void check_and_forward_exception(Register scratch_reg);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2322
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2323
 private:
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2324
  // For V8
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2325
  void read_ccr_trap(Register ccr_save);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2326
  void write_ccr_trap(Register ccr_save1, Register scratch1, Register scratch2);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2327
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2328
#ifdef ASSERT
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2329
  // For V8 debugging.  Uses V8 instruction sequence and checks
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2330
  // result with V9 insturctions rdccr and wrccr.
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2331
  // Uses Gscatch and Gscatch2
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2332
  void read_ccr_v8_assert(Register ccr_save);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2333
  void write_ccr_v8_assert(Register ccr_save);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2334
#endif // ASSERT
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2335
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2336
 public:
1374
4c24294029a9 6711316: Open source the Garbage-First garbage collector
ysr
parents: 371
diff changeset
  2337
4c24294029a9 6711316: Open source the Garbage-First garbage collector
ysr
parents: 371
diff changeset
  2338
  // Write to card table for - register is destroyed afterwards.
4c24294029a9 6711316: Open source the Garbage-First garbage collector
ysr
parents: 371
diff changeset
  2339
  void card_table_write(jbyte* byte_map_base, Register tmp, Register obj);
4c24294029a9 6711316: Open source the Garbage-First garbage collector
ysr
parents: 371
diff changeset
  2340
4c24294029a9 6711316: Open source the Garbage-First garbage collector
ysr
parents: 371
diff changeset
  2341
  void card_write_barrier_post(Register store_addr, Register new_val, Register tmp);
4c24294029a9 6711316: Open source the Garbage-First garbage collector
ysr
parents: 371
diff changeset
  2342
4c24294029a9 6711316: Open source the Garbage-First garbage collector
ysr
parents: 371
diff changeset
  2343
#ifndef SERIALGC
9176
42d9d1010f38 7009266: G1: assert(obj->is_oop_or_null(true )) failed: Error
johnc
parents: 8328
diff changeset
  2344
  // General G1 pre-barrier generator.
42d9d1010f38 7009266: G1: assert(obj->is_oop_or_null(true )) failed: Error
johnc
parents: 8328
diff changeset
  2345
  void g1_write_barrier_pre(Register obj, Register index, int offset, Register pre_val, Register tmp, bool preserve_o_regs);
42d9d1010f38 7009266: G1: assert(obj->is_oop_or_null(true )) failed: Error
johnc
parents: 8328
diff changeset
  2346
42d9d1010f38 7009266: G1: assert(obj->is_oop_or_null(true )) failed: Error
johnc
parents: 8328
diff changeset
  2347
  // General G1 post-barrier generator
1374
4c24294029a9 6711316: Open source the Garbage-First garbage collector
ysr
parents: 371
diff changeset
  2348
  void g1_write_barrier_post(Register store_addr, Register new_val, Register tmp);
4c24294029a9 6711316: Open source the Garbage-First garbage collector
ysr
parents: 371
diff changeset
  2349
#endif // SERIALGC
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2350
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2351
  // pushes double TOS element of FPU stack on CPU stack; pops from FPU stack
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2352
  void push_fTOS();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2353
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2354
  // pops double TOS element from CPU stack and pushes on FPU stack
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2355
  void pop_fTOS();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2356
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2357
  void empty_FPU_stack();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2358
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2359
  void push_IU_state();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2360
  void pop_IU_state();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2361
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2362
  void push_FPU_state();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2363
  void pop_FPU_state();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2364
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2365
  void push_CPU_state();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2366
  void pop_CPU_state();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2367
360
21d113ecbf6a 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 1
diff changeset
  2368
  // if heap base register is used - reinit it with the correct value
21d113ecbf6a 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 1
diff changeset
  2369
  void reinit_heapbase();
21d113ecbf6a 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 1
diff changeset
  2370
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2371
  // Debugging
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2372
  void _verify_oop(Register reg, const char * msg, const char * file, int line);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2373
  void _verify_oop_addr(Address addr, const char * msg, const char * file, int line);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2374
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2375
#define verify_oop(reg) _verify_oop(reg, "broken oop " #reg, __FILE__, __LINE__)
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2376
#define verify_oop_addr(addr) _verify_oop_addr(addr, "broken oop addr ", __FILE__, __LINE__)
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2377
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2378
        // only if +VerifyOops
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2379
  void verify_FPU(int stack_depth, const char* s = "illegal FPU state");
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2380
        // only if +VerifyFPU
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2381
  void stop(const char* msg);                          // prints msg, dumps registers and stops execution
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2382
  void warn(const char* msg);                          // prints msg, but don't stop
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2383
  void untested(const char* what = "");
6772
2563324665d5 6829194: JSR 292 needs to support compressed oops
twisti
parents: 6175
diff changeset
  2384
  void unimplemented(const char* what = "")      { char* b = new char[1024];  jio_snprintf(b, 1024, "unimplemented: %s", what);  stop(b); }
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2385
  void should_not_reach_here()                   { stop("should not reach here"); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2386
  void print_CPU_state();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2387
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2388
  // oops in code
2571
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
  2389
  AddressLiteral allocate_oop_address(jobject obj);                          // allocate_index
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
  2390
  AddressLiteral constant_oop_address(jobject obj);                          // find_index
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
  2391
  inline void    set_oop             (jobject obj, Register d);              // uses allocate_oop_address
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
  2392
  inline void    set_oop_constant    (jobject obj, Register d);              // uses constant_oop_address
5542
be05c5ffe905 6951319: enable solaris builds using Sun Studio 12 update 1
jcoomes
parents: 5426
diff changeset
  2393
  inline void    set_oop             (const AddressLiteral& obj_addr, Register d); // same as load_address
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2394
590
2954744d7bba 6703890: Compressed Oops: add LoadNKlass node to generate narrow oops (32-bits) compare instructions
kvn
parents: 371
diff changeset
  2395
  void set_narrow_oop( jobject obj, Register d );
2954744d7bba 6703890: Compressed Oops: add LoadNKlass node to generate narrow oops (32-bits) compare instructions
kvn
parents: 371
diff changeset
  2396
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2397
  // nop padding
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2398
  void align(int modulus);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2399
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2400
  // declare a safepoint
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2401
  void safepoint();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2402
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2403
  // factor out part of stop into subroutine to save space
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2404
  void stop_subroutine();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2405
  // factor out part of verify_oop into subroutine to save space
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2406
  void verify_oop_subroutine();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2407
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2408
  // side-door communication with signalHandler in os_solaris.cpp
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2409
  static address _verify_oop_implicit_branch[3];
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2410
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2411
#ifndef PRODUCT
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2412
  static void test();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2413
#endif
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2414
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2415
  // convert an incoming arglist to varargs format; put the pointer in d
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2416
  void set_varargs( Argument a, Register d );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2417
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2418
  int total_frame_size_in_bytes(int extraWords);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2419
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2420
  // used when extraWords known statically
9976
6fef34e63df1 7045514: SPARC assembly code for JSR 292 ricochet frames
never
parents: 9176
diff changeset
  2421
  void save_frame(int extraWords = 0);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2422
  void save_frame_c1(int size_in_bytes);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2423
  // make a frame, and simultaneously pass up one or two register value
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2424
  // into the new register window
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2425
  void save_frame_and_mov(int extraWords, Register s1, Register d1, Register s2 = Register(), Register d2 = Register());
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2426
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2427
  // give no. (outgoing) params, calc # of words will need on frame
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2428
  void calc_mem_param_words(Register Rparam_words, Register Rresult);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2429
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2430
  // used to calculate frame size dynamically
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2431
  // result is in bytes and must be negated for save inst
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2432
  void calc_frame_size(Register extraWords, Register resultReg);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2433
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2434
  // calc and also save
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2435
  void calc_frame_size_and_save(Register extraWords, Register resultReg);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2436
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2437
  static void debug(char* msg, RegistersForDebugging* outWindow);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2438
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2439
  // implementations of bytecodes used by both interpreter and compiler
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2440
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2441
  void lcmp( Register Ra_hi, Register Ra_low,
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2442
             Register Rb_hi, Register Rb_low,
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2443
             Register Rresult);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2444
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2445
  void lneg( Register Rhi, Register Rlow );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2446
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2447
  void lshl(  Register Rin_high,  Register Rin_low,  Register Rcount,
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2448
              Register Rout_high, Register Rout_low, Register Rtemp );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2449
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2450
  void lshr(  Register Rin_high,  Register Rin_low,  Register Rcount,
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2451
              Register Rout_high, Register Rout_low, Register Rtemp );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2452
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2453
  void lushr( Register Rin_high,  Register Rin_low,  Register Rcount,
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2454
              Register Rout_high, Register Rout_low, Register Rtemp );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2455
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2456
#ifdef _LP64
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2457
  void lcmp( Register Ra, Register Rb, Register Rresult);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2458
#endif
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2459
8328
478a1d29e5a3 7018378: JSR 292: _bound_int_mh produces wrong result on 64-bit SPARC
twisti
parents: 7902
diff changeset
  2460
  // Load and store values by size and signed-ness
478a1d29e5a3 7018378: JSR 292: _bound_int_mh produces wrong result on 64-bit SPARC
twisti
parents: 7902
diff changeset
  2461
  void load_sized_value( Address src, Register dst, size_t size_in_bytes, bool is_signed);
478a1d29e5a3 7018378: JSR 292: _bound_int_mh produces wrong result on 64-bit SPARC
twisti
parents: 7902
diff changeset
  2462
  void store_sized_value(Register src, Address dst, size_t size_in_bytes);
5416
5f6377fcfd3e 6829193: JSR 292 needs to support SPARC
twisti
parents: 5352
diff changeset
  2463
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2464
  void float_cmp( bool is_float, int unordered_result,
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2465
                  FloatRegister Fa, FloatRegister Fb,
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2466
                  Register Rresult);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2467
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2468
  void fneg( FloatRegisterImpl::Width w, FloatRegister s, FloatRegister d);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2469
  void fneg( FloatRegisterImpl::Width w, FloatRegister sd ) { Assembler::fneg(w, sd); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2470
  void fmov( FloatRegisterImpl::Width w, FloatRegister s, FloatRegister d);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2471
  void fabs( FloatRegisterImpl::Width w, FloatRegister s, FloatRegister d);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2472
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2473
  void save_all_globals_into_locals();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2474
  void restore_globals_from_locals();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2475
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2476
  void casx_under_lock(Register top_ptr_reg, Register top_reg, Register ptr_reg,
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2477
    address lock_addr=0, bool use_call_vm=false);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2478
  void cas_under_lock(Register top_ptr_reg, Register top_reg, Register ptr_reg,
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2479
    address lock_addr=0, bool use_call_vm=false);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2480
  void casn (Register addr_reg, Register cmp_reg, Register set_reg) ;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2481
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2482
  // These set the icc condition code to equal if the lock succeeded
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2483
  // and notEqual if it failed and requires a slow case
1500
bea9a90f3e8f 6462850: generate biased locking code in C2 ideal graph
kvn
parents: 1388
diff changeset
  2484
  void compiler_lock_object(Register Roop, Register Rmark, Register Rbox,
bea9a90f3e8f 6462850: generate biased locking code in C2 ideal graph
kvn
parents: 1388
diff changeset
  2485
                            Register Rscratch,
bea9a90f3e8f 6462850: generate biased locking code in C2 ideal graph
kvn
parents: 1388
diff changeset
  2486
                            BiasedLockingCounters* counters = NULL,
bea9a90f3e8f 6462850: generate biased locking code in C2 ideal graph
kvn
parents: 1388
diff changeset
  2487
                            bool try_bias = UseBiasedLocking);
bea9a90f3e8f 6462850: generate biased locking code in C2 ideal graph
kvn
parents: 1388
diff changeset
  2488
  void compiler_unlock_object(Register Roop, Register Rmark, Register Rbox,
bea9a90f3e8f 6462850: generate biased locking code in C2 ideal graph
kvn
parents: 1388
diff changeset
  2489
                              Register Rscratch,
bea9a90f3e8f 6462850: generate biased locking code in C2 ideal graph
kvn
parents: 1388
diff changeset
  2490
                              bool try_bias = UseBiasedLocking);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2491
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2492
  // Biased locking support
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2493
  // Upon entry, lock_reg must point to the lock record on the stack,
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2494
  // obj_reg must contain the target object, and mark_reg must contain
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2495
  // the target object's header.
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2496
  // Destroys mark_reg if an attempt is made to bias an anonymously
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2497
  // biased lock. In this case a failure will go either to the slow
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2498
  // case or fall through with the notEqual condition code set with
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2499
  // the expectation that the slow case in the runtime will be called.
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2500
  // In the fall-through case where the CAS-based lock is done,
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2501
  // mark_reg is not destroyed.
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2502
  void biased_locking_enter(Register obj_reg, Register mark_reg, Register temp_reg,
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2503
                            Label& done, Label* slow_case = NULL,
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2504
                            BiasedLockingCounters* counters = NULL);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2505
  // Upon entry, the base register of mark_addr must contain the oop.
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2506
  // Destroys temp_reg.
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2507
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2508
  // If allow_delay_slot_filling is set to true, the next instruction
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2509
  // emitted after this one will go in an annulled delay slot if the
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2510
  // biased locking exit case failed.
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2511
  void biased_locking_exit(Address mark_addr, Register temp_reg, Label& done, bool allow_delay_slot_filling = false);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2512
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2513
  // allocation
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2514
  void eden_allocate(
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2515
    Register obj,                      // result: pointer to object after successful allocation
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2516
    Register var_size_in_bytes,        // object size in bytes if unknown at compile time; invalid otherwise
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2517
    int      con_size_in_bytes,        // object size in bytes if   known at compile time
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2518
    Register t1,                       // temp register
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2519
    Register t2,                       // temp register
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2520
    Label&   slow_case                 // continuation point if fast allocation fails
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2521
  );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2522
  void tlab_allocate(
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2523
    Register obj,                      // result: pointer to object after successful allocation
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2524
    Register var_size_in_bytes,        // object size in bytes if unknown at compile time; invalid otherwise
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2525
    int      con_size_in_bytes,        // object size in bytes if   known at compile time
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2526
    Register t1,                       // temp register
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2527
    Label&   slow_case                 // continuation point if fast allocation fails
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2528
  );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2529
  void tlab_refill(Label& retry_tlab, Label& try_eden, Label& slow_case);
7898
729a02451b8a 7011463: Sparc MacroAssembler::incr_allocated_bytes() needs a RegisterOrConstant argument
phh
parents: 7726
diff changeset
  2530
  void incr_allocated_bytes(RegisterOrConstant size_in_bytes,
729a02451b8a 7011463: Sparc MacroAssembler::incr_allocated_bytes() needs a RegisterOrConstant argument
phh
parents: 7726
diff changeset
  2531
                            Register t1, Register t2);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2532
2149
3d362637b307 6812831: factor duplicated assembly code for megamorphic invokeinterface (for 6655638)
jrose
parents: 2148
diff changeset
  2533
  // interface method calling
3d362637b307 6812831: factor duplicated assembly code for megamorphic invokeinterface (for 6655638)
jrose
parents: 2148
diff changeset
  2534
  void lookup_interface_method(Register recv_klass,
3d362637b307 6812831: factor duplicated assembly code for megamorphic invokeinterface (for 6655638)
jrose
parents: 2148
diff changeset
  2535
                               Register intf_klass,
2332
5c7b6f4ce0a1 6814659: separable cleanups and subroutines for 6655638
jrose
parents: 2256
diff changeset
  2536
                               RegisterOrConstant itable_index,
2149
3d362637b307 6812831: factor duplicated assembly code for megamorphic invokeinterface (for 6655638)
jrose
parents: 2148
diff changeset
  2537
                               Register method_result,
3d362637b307 6812831: factor duplicated assembly code for megamorphic invokeinterface (for 6655638)
jrose
parents: 2148
diff changeset
  2538
                               Register temp_reg, Register temp2_reg,
3d362637b307 6812831: factor duplicated assembly code for megamorphic invokeinterface (for 6655638)
jrose
parents: 2148
diff changeset
  2539
                               Label& no_such_interface);
3d362637b307 6812831: factor duplicated assembly code for megamorphic invokeinterface (for 6655638)
jrose
parents: 2148
diff changeset
  2540
13391
30245956af37 7023639: JSR 292 method handle invocation needs a fast path for compiled code
twisti
parents: 12103
diff changeset
  2541
  // virtual method calling
30245956af37 7023639: JSR 292 method handle invocation needs a fast path for compiled code
twisti
parents: 12103
diff changeset
  2542
  void lookup_virtual_method(Register recv_klass,
30245956af37 7023639: JSR 292 method handle invocation needs a fast path for compiled code
twisti
parents: 12103
diff changeset
  2543
                             RegisterOrConstant vtable_index,
30245956af37 7023639: JSR 292 method handle invocation needs a fast path for compiled code
twisti
parents: 12103
diff changeset
  2544
                             Register method_result);
30245956af37 7023639: JSR 292 method handle invocation needs a fast path for compiled code
twisti
parents: 12103
diff changeset
  2545
2256
82d4e10b7c6b 6813212: factor duplicated assembly code for general subclass check (for 6655638)
jrose
parents: 2149
diff changeset
  2546
  // Test sub_klass against super_klass, with fast and slow paths.
82d4e10b7c6b 6813212: factor duplicated assembly code for general subclass check (for 6655638)
jrose
parents: 2149
diff changeset
  2547
82d4e10b7c6b 6813212: factor duplicated assembly code for general subclass check (for 6655638)
jrose
parents: 2149
diff changeset
  2548
  // The fast path produces a tri-state answer: yes / no / maybe-slow.
82d4e10b7c6b 6813212: factor duplicated assembly code for general subclass check (for 6655638)
jrose
parents: 2149
diff changeset
  2549
  // One of the three labels can be NULL, meaning take the fall-through.
82d4e10b7c6b 6813212: factor duplicated assembly code for general subclass check (for 6655638)
jrose
parents: 2149
diff changeset
  2550
  // If super_check_offset is -1, the value is loaded up from super_klass.
82d4e10b7c6b 6813212: factor duplicated assembly code for general subclass check (for 6655638)
jrose
parents: 2149
diff changeset
  2551
  // No registers are killed, except temp_reg and temp2_reg.
82d4e10b7c6b 6813212: factor duplicated assembly code for general subclass check (for 6655638)
jrose
parents: 2149
diff changeset
  2552
  // If super_check_offset is not -1, temp2_reg is not used and can be noreg.
82d4e10b7c6b 6813212: factor duplicated assembly code for general subclass check (for 6655638)
jrose
parents: 2149
diff changeset
  2553
  void check_klass_subtype_fast_path(Register sub_klass,
82d4e10b7c6b 6813212: factor duplicated assembly code for general subclass check (for 6655638)
jrose
parents: 2149
diff changeset
  2554
                                     Register super_klass,
82d4e10b7c6b 6813212: factor duplicated assembly code for general subclass check (for 6655638)
jrose
parents: 2149
diff changeset
  2555
                                     Register temp_reg,
82d4e10b7c6b 6813212: factor duplicated assembly code for general subclass check (for 6655638)
jrose
parents: 2149
diff changeset
  2556
                                     Register temp2_reg,
82d4e10b7c6b 6813212: factor duplicated assembly code for general subclass check (for 6655638)
jrose
parents: 2149
diff changeset
  2557
                                     Label* L_success,
82d4e10b7c6b 6813212: factor duplicated assembly code for general subclass check (for 6655638)
jrose
parents: 2149
diff changeset
  2558
                                     Label* L_failure,
82d4e10b7c6b 6813212: factor duplicated assembly code for general subclass check (for 6655638)
jrose
parents: 2149
diff changeset
  2559
                                     Label* L_slow_path,
10252
0981ce1c3eef 7063628: Use cbcond on T4
kvn
parents: 10027
diff changeset
  2560
                RegisterOrConstant super_check_offset = RegisterOrConstant(-1));
2256
82d4e10b7c6b 6813212: factor duplicated assembly code for general subclass check (for 6655638)
jrose
parents: 2149
diff changeset
  2561
82d4e10b7c6b 6813212: factor duplicated assembly code for general subclass check (for 6655638)
jrose
parents: 2149
diff changeset
  2562
  // The rest of the type check; must be wired to a corresponding fast path.
82d4e10b7c6b 6813212: factor duplicated assembly code for general subclass check (for 6655638)
jrose
parents: 2149
diff changeset
  2563
  // It does not repeat the fast path logic, so don't use it standalone.
82d4e10b7c6b 6813212: factor duplicated assembly code for general subclass check (for 6655638)
jrose
parents: 2149
diff changeset
  2564
  // The temp_reg can be noreg, if no temps are available.
82d4e10b7c6b 6813212: factor duplicated assembly code for general subclass check (for 6655638)
jrose
parents: 2149
diff changeset
  2565
  // It can also be sub_klass or super_klass, meaning it's OK to kill that one.
82d4e10b7c6b 6813212: factor duplicated assembly code for general subclass check (for 6655638)
jrose
parents: 2149
diff changeset
  2566
  // Updates the sub's secondary super cache as necessary.
82d4e10b7c6b 6813212: factor duplicated assembly code for general subclass check (for 6655638)
jrose
parents: 2149
diff changeset
  2567
  void check_klass_subtype_slow_path(Register sub_klass,
82d4e10b7c6b 6813212: factor duplicated assembly code for general subclass check (for 6655638)
jrose
parents: 2149
diff changeset
  2568
                                     Register super_klass,
82d4e10b7c6b 6813212: factor duplicated assembly code for general subclass check (for 6655638)
jrose
parents: 2149
diff changeset
  2569
                                     Register temp_reg,
82d4e10b7c6b 6813212: factor duplicated assembly code for general subclass check (for 6655638)
jrose
parents: 2149
diff changeset
  2570
                                     Register temp2_reg,
82d4e10b7c6b 6813212: factor duplicated assembly code for general subclass check (for 6655638)
jrose
parents: 2149
diff changeset
  2571
                                     Register temp3_reg,
82d4e10b7c6b 6813212: factor duplicated assembly code for general subclass check (for 6655638)
jrose
parents: 2149
diff changeset
  2572
                                     Register temp4_reg,
82d4e10b7c6b 6813212: factor duplicated assembly code for general subclass check (for 6655638)
jrose
parents: 2149
diff changeset
  2573
                                     Label* L_success,
82d4e10b7c6b 6813212: factor duplicated assembly code for general subclass check (for 6655638)
jrose
parents: 2149
diff changeset
  2574
                                     Label* L_failure);
82d4e10b7c6b 6813212: factor duplicated assembly code for general subclass check (for 6655638)
jrose
parents: 2149
diff changeset
  2575
82d4e10b7c6b 6813212: factor duplicated assembly code for general subclass check (for 6655638)
jrose
parents: 2149
diff changeset
  2576
  // Simplified, combined version, good for typical uses.
82d4e10b7c6b 6813212: factor duplicated assembly code for general subclass check (for 6655638)
jrose
parents: 2149
diff changeset
  2577
  // Falls through on failure.
82d4e10b7c6b 6813212: factor duplicated assembly code for general subclass check (for 6655638)
jrose
parents: 2149
diff changeset
  2578
  void check_klass_subtype(Register sub_klass,
82d4e10b7c6b 6813212: factor duplicated assembly code for general subclass check (for 6655638)
jrose
parents: 2149
diff changeset
  2579
                           Register super_klass,
82d4e10b7c6b 6813212: factor duplicated assembly code for general subclass check (for 6655638)
jrose
parents: 2149
diff changeset
  2580
                           Register temp_reg,
82d4e10b7c6b 6813212: factor duplicated assembly code for general subclass check (for 6655638)
jrose
parents: 2149
diff changeset
  2581
                           Register temp2_reg,
82d4e10b7c6b 6813212: factor duplicated assembly code for general subclass check (for 6655638)
jrose
parents: 2149
diff changeset
  2582
                           Label& L_success);
82d4e10b7c6b 6813212: factor duplicated assembly code for general subclass check (for 6655638)
jrose
parents: 2149
diff changeset
  2583
2534
08dac9ce0cd7 6655638: dynamic languages need method handles
jrose
parents: 2332
diff changeset
  2584
  // method handles (JSR 292)
08dac9ce0cd7 6655638: dynamic languages need method handles
jrose
parents: 2332
diff changeset
  2585
  // offset relative to Gargs of argument at tos[arg_slot].
08dac9ce0cd7 6655638: dynamic languages need method handles
jrose
parents: 2332
diff changeset
  2586
  // (arg_slot == 0 means the last argument, not the first).
08dac9ce0cd7 6655638: dynamic languages need method handles
jrose
parents: 2332
diff changeset
  2587
  RegisterOrConstant argument_offset(RegisterOrConstant arg_slot,
9976
6fef34e63df1 7045514: SPARC assembly code for JSR 292 ricochet frames
never
parents: 9176
diff changeset
  2588
                                     Register temp_reg,
2534
08dac9ce0cd7 6655638: dynamic languages need method handles
jrose
parents: 2332
diff changeset
  2589
                                     int extra_slot_offset = 0);
5416
5f6377fcfd3e 6829193: JSR 292 needs to support SPARC
twisti
parents: 5352
diff changeset
  2590
  // Address of Gargs and argument_offset.
5f6377fcfd3e 6829193: JSR 292 needs to support SPARC
twisti
parents: 5352
diff changeset
  2591
  Address            argument_address(RegisterOrConstant arg_slot,
13391
30245956af37 7023639: JSR 292 method handle invocation needs a fast path for compiled code
twisti
parents: 12103
diff changeset
  2592
                                      Register temp_reg = noreg,
5416
5f6377fcfd3e 6829193: JSR 292 needs to support SPARC
twisti
parents: 5352
diff changeset
  2593
                                      int extra_slot_offset = 0);
2256
82d4e10b7c6b 6813212: factor duplicated assembly code for general subclass check (for 6655638)
jrose
parents: 2149
diff changeset
  2594
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2595
  // Stack overflow checking
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2596
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2597
  // Note: this clobbers G3_scratch
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2598
  void bang_stack_with_offset(int offset) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2599
    // stack grows down, caller passes positive offset
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2600
    assert(offset > 0, "must bang with negative offset");
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2601
    set((-offset)+STACK_BIAS, G3_scratch);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2602
    st(G0, SP, G3_scratch);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2603
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2604
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2605
  // Writes to stack successive pages until offset reached to check for
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2606
  // stack overflow + shadow pages.  Clobbers tsp and scratch registers.
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2607
  void bang_stack_size(Register Rsize, Register Rtsp, Register Rscratch);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2608
2332
5c7b6f4ce0a1 6814659: separable cleanups and subroutines for 6655638
jrose
parents: 2256
diff changeset
  2609
  virtual RegisterOrConstant delayed_value_impl(intptr_t* delayed_value_addr, Register tmp, int offset);
2148
09c7f703773b 6812678: macro assembler needs delayed binding of a few constants (for 6655638)
jrose
parents: 1500
diff changeset
  2610
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2611
  void verify_tlab();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2612
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2613
  Condition negate_condition(Condition cond);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2614
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2615
  // Helper functions for statistics gathering.
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2616
  // Conditionally (non-atomically) increments passed counter address, preserving condition codes.
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2617
  void cond_inc(Condition cond, address counter_addr, Register Rtemp1, Register Rtemp2);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2618
  // Unconditional increment.
2571
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
  2619
  void inc_counter(address counter_addr, Register Rtmp1, Register Rtmp2);
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
  2620
  void inc_counter(int*    counter_addr, Register Rtmp1, Register Rtmp2);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2621
3905
7d725029ac85 6827605: new String intrinsics may prevent EA scalar replacement
kvn
parents: 2571
diff changeset
  2622
  // Compare char[] arrays aligned to 4 bytes.
7d725029ac85 6827605: new String intrinsics may prevent EA scalar replacement
kvn
parents: 2571
diff changeset
  2623
  void char_arrays_equals(Register ary1, Register ary2,
7d725029ac85 6827605: new String intrinsics may prevent EA scalar replacement
kvn
parents: 2571
diff changeset
  2624
                          Register limit, Register result,
7d725029ac85 6827605: new String intrinsics may prevent EA scalar replacement
kvn
parents: 2571
diff changeset
  2625
                          Register chr1, Register chr2, Label& Ldone);
10501
5bce84af0883 7059037: Use BIS for zeroing on T4
kvn
parents: 10267
diff changeset
  2626
  // Use BIS for zeroing
5bce84af0883 7059037: Use BIS for zeroing on T4
kvn
parents: 10267
diff changeset
  2627
  void bis_zeroing(Register to, Register count, Register temp, Label& Ldone);
3905
7d725029ac85 6827605: new String intrinsics may prevent EA scalar replacement
kvn
parents: 2571
diff changeset
  2628
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2629
#undef VIRTUAL
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2630
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2631
};
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2632
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2633
/**
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2634
 * class SkipIfEqual:
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2635
 *
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2636
 * Instantiating this class will result in assembly code being output that will
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2637
 * jump around any code emitted between the creation of the instance and it's
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2638
 * automatic destruction at the end of a scope block, depending on the value of
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2639
 * the flag passed to the constructor, which will be checked at run-time.
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2640
 */
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2641
class SkipIfEqual : public StackObj {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2642
 private:
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2643
  MacroAssembler* _masm;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2644
  Label _label;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2645
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2646
 public:
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2647
   // 'temp' is a temp register that this object can use (and trash)
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2648
   SkipIfEqual(MacroAssembler*, Register temp,
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2649
               const bool* flag_addr, Assembler::Condition condition);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2650
   ~SkipIfEqual();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2651
};
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2652
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2653
#ifdef ASSERT
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2654
// On RISC, there's no benefit to verifying instruction boundaries.
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2655
inline bool AbstractAssembler::pd_check_instruction_mark() { return false; }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2656
#endif
7397
5b173b4ca846 6989984: Use standard include model for Hospot
stefank
parents: 7112
diff changeset
  2657
5b173b4ca846 6989984: Use standard include model for Hospot
stefank
parents: 7112
diff changeset
  2658
#endif // CPU_SPARC_VM_ASSEMBLER_SPARC_HPP