hotspot/src/cpu/x86/vm/c1_LIRAssembler_x86.cpp
author adlertz
Thu, 19 Sep 2013 18:01:39 +0200
changeset 20022 e6e3f5ff6d73
parent 19979 ebe1dbb6e1aa
parent 20021 633769a06320
child 20702 bbe0fcde6e13
permissions -rw-r--r--
Merge
Ignore whitespace changes - Everywhere: Within whitespace: At end of lines:
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
     1
/*
18507
61bfc8995bb3 7088419: Use x86 Hardware CRC32 Instruction with java.util.zip.CRC32
drchase
parents: 16611
diff changeset
     2
 * Copyright (c) 2000, 2013, Oracle and/or its affiliates. All rights reserved.
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
     3
 * DO NOT ALTER OR REMOVE COPYRIGHT NOTICES OR THIS FILE HEADER.
489c9b5090e2 Initial load
duke
parents:
diff changeset
     4
 *
489c9b5090e2 Initial load
duke
parents:
diff changeset
     5
 * This code is free software; you can redistribute it and/or modify it
489c9b5090e2 Initial load
duke
parents:
diff changeset
     6
 * under the terms of the GNU General Public License version 2 only, as
489c9b5090e2 Initial load
duke
parents:
diff changeset
     7
 * published by the Free Software Foundation.
489c9b5090e2 Initial load
duke
parents:
diff changeset
     8
 *
489c9b5090e2 Initial load
duke
parents:
diff changeset
     9
 * This code is distributed in the hope that it will be useful, but WITHOUT
489c9b5090e2 Initial load
duke
parents:
diff changeset
    10
 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
489c9b5090e2 Initial load
duke
parents:
diff changeset
    11
 * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License
489c9b5090e2 Initial load
duke
parents:
diff changeset
    12
 * version 2 for more details (a copy is included in the LICENSE file that
489c9b5090e2 Initial load
duke
parents:
diff changeset
    13
 * accompanied this code).
489c9b5090e2 Initial load
duke
parents:
diff changeset
    14
 *
489c9b5090e2 Initial load
duke
parents:
diff changeset
    15
 * You should have received a copy of the GNU General Public License version
489c9b5090e2 Initial load
duke
parents:
diff changeset
    16
 * 2 along with this work; if not, write to the Free Software Foundation,
489c9b5090e2 Initial load
duke
parents:
diff changeset
    17
 * Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA.
489c9b5090e2 Initial load
duke
parents:
diff changeset
    18
 *
5547
f4b087cbb361 6941466: Oracle rebranding changes for Hotspot repositories
trims
parents: 5404
diff changeset
    19
 * Please contact Oracle, 500 Oracle Parkway, Redwood Shores, CA 94065 USA
f4b087cbb361 6941466: Oracle rebranding changes for Hotspot repositories
trims
parents: 5404
diff changeset
    20
 * or visit www.oracle.com if you need additional information or have any
f4b087cbb361 6941466: Oracle rebranding changes for Hotspot repositories
trims
parents: 5404
diff changeset
    21
 * questions.
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
    22
 *
489c9b5090e2 Initial load
duke
parents:
diff changeset
    23
 */
489c9b5090e2 Initial load
duke
parents:
diff changeset
    24
7397
5b173b4ca846 6989984: Use standard include model for Hospot
stefank
parents: 6774
diff changeset
    25
#include "precompiled.hpp"
14626
0cf4eccf130f 8003240: x86: move MacroAssembler into separate file
twisti
parents: 13974
diff changeset
    26
#include "asm/macroAssembler.hpp"
0cf4eccf130f 8003240: x86: move MacroAssembler into separate file
twisti
parents: 13974
diff changeset
    27
#include "asm/macroAssembler.inline.hpp"
7397
5b173b4ca846 6989984: Use standard include model for Hospot
stefank
parents: 6774
diff changeset
    28
#include "c1/c1_Compilation.hpp"
5b173b4ca846 6989984: Use standard include model for Hospot
stefank
parents: 6774
diff changeset
    29
#include "c1/c1_LIRAssembler.hpp"
5b173b4ca846 6989984: Use standard include model for Hospot
stefank
parents: 6774
diff changeset
    30
#include "c1/c1_MacroAssembler.hpp"
5b173b4ca846 6989984: Use standard include model for Hospot
stefank
parents: 6774
diff changeset
    31
#include "c1/c1_Runtime1.hpp"
5b173b4ca846 6989984: Use standard include model for Hospot
stefank
parents: 6774
diff changeset
    32
#include "c1/c1_ValueStack.hpp"
5b173b4ca846 6989984: Use standard include model for Hospot
stefank
parents: 6774
diff changeset
    33
#include "ci/ciArrayKlass.hpp"
5b173b4ca846 6989984: Use standard include model for Hospot
stefank
parents: 6774
diff changeset
    34
#include "ci/ciInstance.hpp"
5b173b4ca846 6989984: Use standard include model for Hospot
stefank
parents: 6774
diff changeset
    35
#include "gc_interface/collectedHeap.hpp"
5b173b4ca846 6989984: Use standard include model for Hospot
stefank
parents: 6774
diff changeset
    36
#include "memory/barrierSet.hpp"
5b173b4ca846 6989984: Use standard include model for Hospot
stefank
parents: 6774
diff changeset
    37
#include "memory/cardTableModRefBS.hpp"
5b173b4ca846 6989984: Use standard include model for Hospot
stefank
parents: 6774
diff changeset
    38
#include "nativeInst_x86.hpp"
5b173b4ca846 6989984: Use standard include model for Hospot
stefank
parents: 6774
diff changeset
    39
#include "oops/objArrayKlass.hpp"
5b173b4ca846 6989984: Use standard include model for Hospot
stefank
parents: 6774
diff changeset
    40
#include "runtime/sharedRuntime.hpp"
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
    41
489c9b5090e2 Initial load
duke
parents:
diff changeset
    42
489c9b5090e2 Initial load
duke
parents:
diff changeset
    43
// These masks are used to provide 128-bit aligned bitmasks to the XMM
489c9b5090e2 Initial load
duke
parents:
diff changeset
    44
// instructions, to allow sign-masking or sign-bit flipping.  They allow
489c9b5090e2 Initial load
duke
parents:
diff changeset
    45
// fast versions of NegF/NegD and AbsF/AbsD.
489c9b5090e2 Initial load
duke
parents:
diff changeset
    46
489c9b5090e2 Initial load
duke
parents:
diff changeset
    47
// Note: 'double' and 'long long' have 32-bits alignment on x86.
489c9b5090e2 Initial load
duke
parents:
diff changeset
    48
static jlong* double_quadword(jlong *adr, jlong lo, jlong hi) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
    49
  // Use the expression (adr)&(~0xF) to provide 128-bits aligned address
489c9b5090e2 Initial load
duke
parents:
diff changeset
    50
  // of 128-bits operands for SSE instructions.
9958
dedfe67ddc58 7046893: LP64 problem with double_quadword in c1_LIRAssembler_x86.cpp
iveresov
parents: 9135
diff changeset
    51
  jlong *operand = (jlong*)(((intptr_t)adr) & ((intptr_t)(~0xF)));
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
    52
  // Store the value to a 128-bits operand.
489c9b5090e2 Initial load
duke
parents:
diff changeset
    53
  operand[0] = lo;
489c9b5090e2 Initial load
duke
parents:
diff changeset
    54
  operand[1] = hi;
489c9b5090e2 Initial load
duke
parents:
diff changeset
    55
  return operand;
489c9b5090e2 Initial load
duke
parents:
diff changeset
    56
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
    57
489c9b5090e2 Initial load
duke
parents:
diff changeset
    58
// Buffer for 128-bits masks used by SSE instructions.
489c9b5090e2 Initial load
duke
parents:
diff changeset
    59
static jlong fp_signmask_pool[(4+1)*2]; // 4*128bits(data) + 128bits(alignment)
489c9b5090e2 Initial load
duke
parents:
diff changeset
    60
489c9b5090e2 Initial load
duke
parents:
diff changeset
    61
// Static initialization during VM startup.
489c9b5090e2 Initial load
duke
parents:
diff changeset
    62
static jlong *float_signmask_pool  = double_quadword(&fp_signmask_pool[1*2], CONST64(0x7FFFFFFF7FFFFFFF), CONST64(0x7FFFFFFF7FFFFFFF));
489c9b5090e2 Initial load
duke
parents:
diff changeset
    63
static jlong *double_signmask_pool = double_quadword(&fp_signmask_pool[2*2], CONST64(0x7FFFFFFFFFFFFFFF), CONST64(0x7FFFFFFFFFFFFFFF));
489c9b5090e2 Initial load
duke
parents:
diff changeset
    64
static jlong *float_signflip_pool  = double_quadword(&fp_signmask_pool[3*2], CONST64(0x8000000080000000), CONST64(0x8000000080000000));
489c9b5090e2 Initial load
duke
parents:
diff changeset
    65
static jlong *double_signflip_pool = double_quadword(&fp_signmask_pool[4*2], CONST64(0x8000000000000000), CONST64(0x8000000000000000));
489c9b5090e2 Initial load
duke
parents:
diff changeset
    66
489c9b5090e2 Initial load
duke
parents:
diff changeset
    67
489c9b5090e2 Initial load
duke
parents:
diff changeset
    68
489c9b5090e2 Initial load
duke
parents:
diff changeset
    69
NEEDS_CLEANUP // remove this definitions ?
489c9b5090e2 Initial load
duke
parents:
diff changeset
    70
const Register IC_Klass    = rax;   // where the IC klass is cached
489c9b5090e2 Initial load
duke
parents:
diff changeset
    71
const Register SYNC_header = rax;   // synchronization header
489c9b5090e2 Initial load
duke
parents:
diff changeset
    72
const Register SHIFT_count = rcx;   // where count for shift operations must be
489c9b5090e2 Initial load
duke
parents:
diff changeset
    73
489c9b5090e2 Initial load
duke
parents:
diff changeset
    74
#define __ _masm->
489c9b5090e2 Initial load
duke
parents:
diff changeset
    75
489c9b5090e2 Initial load
duke
parents:
diff changeset
    76
489c9b5090e2 Initial load
duke
parents:
diff changeset
    77
static void select_different_registers(Register preserve,
489c9b5090e2 Initial load
duke
parents:
diff changeset
    78
                                       Register extra,
489c9b5090e2 Initial load
duke
parents:
diff changeset
    79
                                       Register &tmp1,
489c9b5090e2 Initial load
duke
parents:
diff changeset
    80
                                       Register &tmp2) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
    81
  if (tmp1 == preserve) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
    82
    assert_different_registers(tmp1, tmp2, extra);
489c9b5090e2 Initial load
duke
parents:
diff changeset
    83
    tmp1 = extra;
489c9b5090e2 Initial load
duke
parents:
diff changeset
    84
  } else if (tmp2 == preserve) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
    85
    assert_different_registers(tmp1, tmp2, extra);
489c9b5090e2 Initial load
duke
parents:
diff changeset
    86
    tmp2 = extra;
489c9b5090e2 Initial load
duke
parents:
diff changeset
    87
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
    88
  assert_different_registers(preserve, tmp1, tmp2);
489c9b5090e2 Initial load
duke
parents:
diff changeset
    89
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
    90
489c9b5090e2 Initial load
duke
parents:
diff changeset
    91
489c9b5090e2 Initial load
duke
parents:
diff changeset
    92
489c9b5090e2 Initial load
duke
parents:
diff changeset
    93
static void select_different_registers(Register preserve,
489c9b5090e2 Initial load
duke
parents:
diff changeset
    94
                                       Register extra,
489c9b5090e2 Initial load
duke
parents:
diff changeset
    95
                                       Register &tmp1,
489c9b5090e2 Initial load
duke
parents:
diff changeset
    96
                                       Register &tmp2,
489c9b5090e2 Initial load
duke
parents:
diff changeset
    97
                                       Register &tmp3) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
    98
  if (tmp1 == preserve) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
    99
    assert_different_registers(tmp1, tmp2, tmp3, extra);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   100
    tmp1 = extra;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   101
  } else if (tmp2 == preserve) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   102
    assert_different_registers(tmp1, tmp2, tmp3, extra);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   103
    tmp2 = extra;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   104
  } else if (tmp3 == preserve) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   105
    assert_different_registers(tmp1, tmp2, tmp3, extra);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   106
    tmp3 = extra;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   107
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   108
  assert_different_registers(preserve, tmp1, tmp2, tmp3);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   109
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   110
489c9b5090e2 Initial load
duke
parents:
diff changeset
   111
489c9b5090e2 Initial load
duke
parents:
diff changeset
   112
489c9b5090e2 Initial load
duke
parents:
diff changeset
   113
bool LIR_Assembler::is_small_constant(LIR_Opr opr) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   114
  if (opr->is_constant()) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   115
    LIR_Const* constant = opr->as_constant_ptr();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   116
    switch (constant->type()) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   117
      case T_INT: {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   118
        return true;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   119
      }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   120
489c9b5090e2 Initial load
duke
parents:
diff changeset
   121
      default:
489c9b5090e2 Initial load
duke
parents:
diff changeset
   122
        return false;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   123
    }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   124
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   125
  return false;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   126
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   127
489c9b5090e2 Initial load
duke
parents:
diff changeset
   128
489c9b5090e2 Initial load
duke
parents:
diff changeset
   129
LIR_Opr LIR_Assembler::receiverOpr() {
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   130
  return FrameMap::receiver_opr;
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   131
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   132
489c9b5090e2 Initial load
duke
parents:
diff changeset
   133
LIR_Opr LIR_Assembler::osrBufferPointer() {
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   134
  return FrameMap::as_pointer_opr(receiverOpr()->as_register());
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   135
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   136
489c9b5090e2 Initial load
duke
parents:
diff changeset
   137
//--------------fpu register translations-----------------------
489c9b5090e2 Initial load
duke
parents:
diff changeset
   138
489c9b5090e2 Initial load
duke
parents:
diff changeset
   139
489c9b5090e2 Initial load
duke
parents:
diff changeset
   140
address LIR_Assembler::float_constant(float f) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   141
  address const_addr = __ float_constant(f);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   142
  if (const_addr == NULL) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   143
    bailout("const section overflow");
489c9b5090e2 Initial load
duke
parents:
diff changeset
   144
    return __ code()->consts()->start();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   145
  } else {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   146
    return const_addr;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   147
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   148
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   149
489c9b5090e2 Initial load
duke
parents:
diff changeset
   150
489c9b5090e2 Initial load
duke
parents:
diff changeset
   151
address LIR_Assembler::double_constant(double d) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   152
  address const_addr = __ double_constant(d);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   153
  if (const_addr == NULL) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   154
    bailout("const section overflow");
489c9b5090e2 Initial load
duke
parents:
diff changeset
   155
    return __ code()->consts()->start();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   156
  } else {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   157
    return const_addr;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   158
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   159
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   160
489c9b5090e2 Initial load
duke
parents:
diff changeset
   161
489c9b5090e2 Initial load
duke
parents:
diff changeset
   162
void LIR_Assembler::set_24bit_FPU() {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   163
  __ fldcw(ExternalAddress(StubRoutines::addr_fpu_cntrl_wrd_24()));
489c9b5090e2 Initial load
duke
parents:
diff changeset
   164
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   165
489c9b5090e2 Initial load
duke
parents:
diff changeset
   166
void LIR_Assembler::reset_FPU() {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   167
  __ fldcw(ExternalAddress(StubRoutines::addr_fpu_cntrl_wrd_std()));
489c9b5090e2 Initial load
duke
parents:
diff changeset
   168
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   169
489c9b5090e2 Initial load
duke
parents:
diff changeset
   170
void LIR_Assembler::fpop() {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   171
  __ fpop();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   172
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   173
489c9b5090e2 Initial load
duke
parents:
diff changeset
   174
void LIR_Assembler::fxch(int i) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   175
  __ fxch(i);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   176
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   177
489c9b5090e2 Initial load
duke
parents:
diff changeset
   178
void LIR_Assembler::fld(int i) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   179
  __ fld_s(i);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   180
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   181
489c9b5090e2 Initial load
duke
parents:
diff changeset
   182
void LIR_Assembler::ffree(int i) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   183
  __ ffree(i);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   184
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   185
489c9b5090e2 Initial load
duke
parents:
diff changeset
   186
void LIR_Assembler::breakpoint() {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   187
  __ int3();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   188
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   189
489c9b5090e2 Initial load
duke
parents:
diff changeset
   190
void LIR_Assembler::push(LIR_Opr opr) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   191
  if (opr->is_single_cpu()) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   192
    __ push_reg(opr->as_register());
489c9b5090e2 Initial load
duke
parents:
diff changeset
   193
  } else if (opr->is_double_cpu()) {
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   194
    NOT_LP64(__ push_reg(opr->as_register_hi()));
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   195
    __ push_reg(opr->as_register_lo());
489c9b5090e2 Initial load
duke
parents:
diff changeset
   196
  } else if (opr->is_stack()) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   197
    __ push_addr(frame_map()->address_for_slot(opr->single_stack_ix()));
489c9b5090e2 Initial load
duke
parents:
diff changeset
   198
  } else if (opr->is_constant()) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   199
    LIR_Const* const_opr = opr->as_constant_ptr();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   200
    if (const_opr->type() == T_OBJECT) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   201
      __ push_oop(const_opr->as_jobject());
489c9b5090e2 Initial load
duke
parents:
diff changeset
   202
    } else if (const_opr->type() == T_INT) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   203
      __ push_jint(const_opr->as_jint());
489c9b5090e2 Initial load
duke
parents:
diff changeset
   204
    } else {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   205
      ShouldNotReachHere();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   206
    }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   207
489c9b5090e2 Initial load
duke
parents:
diff changeset
   208
  } else {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   209
    ShouldNotReachHere();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   210
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   211
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   212
489c9b5090e2 Initial load
duke
parents:
diff changeset
   213
void LIR_Assembler::pop(LIR_Opr opr) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   214
  if (opr->is_single_cpu()) {
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   215
    __ pop_reg(opr->as_register());
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   216
  } else {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   217
    ShouldNotReachHere();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   218
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   219
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   220
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   221
bool LIR_Assembler::is_literal_address(LIR_Address* addr) {
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   222
  return addr->base()->is_illegal() && addr->index()->is_illegal();
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   223
}
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   224
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   225
//-------------------------------------------
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   226
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   227
Address LIR_Assembler::as_Address(LIR_Address* addr) {
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   228
  return as_Address(addr, rscratch1);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   229
}
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   230
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   231
Address LIR_Assembler::as_Address(LIR_Address* addr, Register tmp) {
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   232
  if (addr->base()->is_illegal()) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   233
    assert(addr->index()->is_illegal(), "must be illegal too");
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   234
    AddressLiteral laddr((address)addr->disp(), relocInfo::none);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   235
    if (! __ reachable(laddr)) {
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   236
      __ movptr(tmp, laddr.addr());
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   237
      Address res(tmp, 0);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   238
      return res;
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   239
    } else {
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   240
      return __ as_Address(laddr);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   241
    }
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   242
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   243
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   244
  Register base = addr->base()->as_pointer_register();
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   245
489c9b5090e2 Initial load
duke
parents:
diff changeset
   246
  if (addr->index()->is_illegal()) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   247
    return Address( base, addr->disp());
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   248
  } else if (addr->index()->is_cpu_register()) {
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   249
    Register index = addr->index()->as_pointer_register();
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   250
    return Address(base, index, (Address::ScaleFactor) addr->scale(), addr->disp());
489c9b5090e2 Initial load
duke
parents:
diff changeset
   251
  } else if (addr->index()->is_constant()) {
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   252
    intptr_t addr_offset = (addr->index()->as_constant_ptr()->as_jint() << addr->scale()) + addr->disp();
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   253
    assert(Assembler::is_simm32(addr_offset), "must be");
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   254
489c9b5090e2 Initial load
duke
parents:
diff changeset
   255
    return Address(base, addr_offset);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   256
  } else {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   257
    Unimplemented();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   258
    return Address();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   259
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   260
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   261
489c9b5090e2 Initial load
duke
parents:
diff changeset
   262
489c9b5090e2 Initial load
duke
parents:
diff changeset
   263
Address LIR_Assembler::as_Address_hi(LIR_Address* addr) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   264
  Address base = as_Address(addr);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   265
  return Address(base._base, base._index, base._scale, base._disp + BytesPerWord);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   266
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   267
489c9b5090e2 Initial load
duke
parents:
diff changeset
   268
489c9b5090e2 Initial load
duke
parents:
diff changeset
   269
Address LIR_Assembler::as_Address_lo(LIR_Address* addr) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   270
  return as_Address(addr);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   271
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   272
489c9b5090e2 Initial load
duke
parents:
diff changeset
   273
489c9b5090e2 Initial load
duke
parents:
diff changeset
   274
void LIR_Assembler::osr_entry() {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   275
  offsets()->set_value(CodeOffsets::OSR_Entry, code_offset());
489c9b5090e2 Initial load
duke
parents:
diff changeset
   276
  BlockBegin* osr_entry = compilation()->hir()->osr_entry();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   277
  ValueStack* entry_state = osr_entry->state();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   278
  int number_of_locks = entry_state->locks_size();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   279
489c9b5090e2 Initial load
duke
parents:
diff changeset
   280
  // we jump here if osr happens with the interpreter
489c9b5090e2 Initial load
duke
parents:
diff changeset
   281
  // state set up to continue at the beginning of the
489c9b5090e2 Initial load
duke
parents:
diff changeset
   282
  // loop that triggered osr - in particular, we have
489c9b5090e2 Initial load
duke
parents:
diff changeset
   283
  // the following registers setup:
489c9b5090e2 Initial load
duke
parents:
diff changeset
   284
  //
489c9b5090e2 Initial load
duke
parents:
diff changeset
   285
  // rcx: osr buffer
489c9b5090e2 Initial load
duke
parents:
diff changeset
   286
  //
489c9b5090e2 Initial load
duke
parents:
diff changeset
   287
489c9b5090e2 Initial load
duke
parents:
diff changeset
   288
  // build frame
489c9b5090e2 Initial load
duke
parents:
diff changeset
   289
  ciMethod* m = compilation()->method();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   290
  __ build_frame(initial_frame_size_in_bytes());
489c9b5090e2 Initial load
duke
parents:
diff changeset
   291
489c9b5090e2 Initial load
duke
parents:
diff changeset
   292
  // OSR buffer is
489c9b5090e2 Initial load
duke
parents:
diff changeset
   293
  //
489c9b5090e2 Initial load
duke
parents:
diff changeset
   294
  // locals[nlocals-1..0]
489c9b5090e2 Initial load
duke
parents:
diff changeset
   295
  // monitors[0..number_of_locks]
489c9b5090e2 Initial load
duke
parents:
diff changeset
   296
  //
489c9b5090e2 Initial load
duke
parents:
diff changeset
   297
  // locals is a direct copy of the interpreter frame so in the osr buffer
489c9b5090e2 Initial load
duke
parents:
diff changeset
   298
  // so first slot in the local array is the last local from the interpreter
489c9b5090e2 Initial load
duke
parents:
diff changeset
   299
  // and last slot is local[0] (receiver) from the interpreter
489c9b5090e2 Initial load
duke
parents:
diff changeset
   300
  //
489c9b5090e2 Initial load
duke
parents:
diff changeset
   301
  // Similarly with locks. The first lock slot in the osr buffer is the nth lock
489c9b5090e2 Initial load
duke
parents:
diff changeset
   302
  // from the interpreter frame, the nth lock slot in the osr buffer is 0th lock
489c9b5090e2 Initial load
duke
parents:
diff changeset
   303
  // in the interpreter frame (the method lock if a sync method)
489c9b5090e2 Initial load
duke
parents:
diff changeset
   304
489c9b5090e2 Initial load
duke
parents:
diff changeset
   305
  // Initialize monitors in the compiled activation.
489c9b5090e2 Initial load
duke
parents:
diff changeset
   306
  //   rcx: pointer to osr buffer
489c9b5090e2 Initial load
duke
parents:
diff changeset
   307
  //
489c9b5090e2 Initial load
duke
parents:
diff changeset
   308
  // All other registers are dead at this point and the locals will be
489c9b5090e2 Initial load
duke
parents:
diff changeset
   309
  // copied into place by code emitted in the IR.
489c9b5090e2 Initial load
duke
parents:
diff changeset
   310
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   311
  Register OSR_buf = osrBufferPointer()->as_pointer_register();
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   312
  { assert(frame::interpreter_frame_monitor_size() == BasicObjectLock::size(), "adjust code below");
489c9b5090e2 Initial load
duke
parents:
diff changeset
   313
    int monitor_offset = BytesPerWord * method()->max_locals() +
4430
95b539dfa1e8 6769124: various 64-bit fixes for c1
roland
parents: 3908
diff changeset
   314
      (2 * BytesPerWord) * (number_of_locks - 1);
95b539dfa1e8 6769124: various 64-bit fixes for c1
roland
parents: 3908
diff changeset
   315
    // SharedRuntime::OSR_migration_begin() packs BasicObjectLocks in
95b539dfa1e8 6769124: various 64-bit fixes for c1
roland
parents: 3908
diff changeset
   316
    // the OSR buffer using 2 word entries: first the lock and then
95b539dfa1e8 6769124: various 64-bit fixes for c1
roland
parents: 3908
diff changeset
   317
    // the oop.
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   318
    for (int i = 0; i < number_of_locks; i++) {
4430
95b539dfa1e8 6769124: various 64-bit fixes for c1
roland
parents: 3908
diff changeset
   319
      int slot_offset = monitor_offset - ((i * 2) * BytesPerWord);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   320
#ifdef ASSERT
489c9b5090e2 Initial load
duke
parents:
diff changeset
   321
      // verify the interpreter's monitor has a non-null object
489c9b5090e2 Initial load
duke
parents:
diff changeset
   322
      {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   323
        Label L;
4430
95b539dfa1e8 6769124: various 64-bit fixes for c1
roland
parents: 3908
diff changeset
   324
        __ cmpptr(Address(OSR_buf, slot_offset + 1*BytesPerWord), (int32_t)NULL_WORD);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   325
        __ jcc(Assembler::notZero, L);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   326
        __ stop("locked object is NULL");
489c9b5090e2 Initial load
duke
parents:
diff changeset
   327
        __ bind(L);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   328
      }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   329
#endif
4430
95b539dfa1e8 6769124: various 64-bit fixes for c1
roland
parents: 3908
diff changeset
   330
      __ movptr(rbx, Address(OSR_buf, slot_offset + 0));
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   331
      __ movptr(frame_map()->address_for_monitor_lock(i), rbx);
4430
95b539dfa1e8 6769124: various 64-bit fixes for c1
roland
parents: 3908
diff changeset
   332
      __ movptr(rbx, Address(OSR_buf, slot_offset + 1*BytesPerWord));
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   333
      __ movptr(frame_map()->address_for_monitor_object(i), rbx);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   334
    }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   335
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   336
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   337
489c9b5090e2 Initial load
duke
parents:
diff changeset
   338
489c9b5090e2 Initial load
duke
parents:
diff changeset
   339
// inline cache check; done before the frame is built.
489c9b5090e2 Initial load
duke
parents:
diff changeset
   340
int LIR_Assembler::check_icache() {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   341
  Register receiver = FrameMap::receiver_opr->as_register();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   342
  Register ic_klass = IC_Klass;
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   343
  const int ic_cmp_size = LP64_ONLY(10) NOT_LP64(9);
19979
ebe1dbb6e1aa 8015107: NPG: Use consistent naming for metaspace concepts
ehelin
parents: 19710
diff changeset
   344
  const bool do_post_padding = VerifyOops || UseCompressedClassPointers;
7427
d7b79a367474 6985015: C1 needs to support compressed oops
iveresov
parents: 7397
diff changeset
   345
  if (!do_post_padding) {
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   346
    // insert some nops so that the verified entry point is aligned on CodeEntryAlignment
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   347
    while ((__ offset() + ic_cmp_size) % CodeEntryAlignment != 0) {
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   348
      __ nop();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   349
    }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   350
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   351
  int offset = __ offset();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   352
  __ inline_cache_check(receiver, IC_Klass);
7427
d7b79a367474 6985015: C1 needs to support compressed oops
iveresov
parents: 7397
diff changeset
   353
  assert(__ offset() % CodeEntryAlignment == 0 || do_post_padding, "alignment must be correct");
d7b79a367474 6985015: C1 needs to support compressed oops
iveresov
parents: 7397
diff changeset
   354
  if (do_post_padding) {
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   355
    // force alignment after the cache check.
489c9b5090e2 Initial load
duke
parents:
diff changeset
   356
    // It's been verified to be aligned if !VerifyOops
489c9b5090e2 Initial load
duke
parents:
diff changeset
   357
    __ align(CodeEntryAlignment);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   358
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   359
  return offset;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   360
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   361
489c9b5090e2 Initial load
duke
parents:
diff changeset
   362
489c9b5090e2 Initial load
duke
parents:
diff changeset
   363
void LIR_Assembler::jobject2reg_with_patching(Register reg, CodeEmitInfo* info) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   364
  jobject o = NULL;
19710
2f8ca425504e 7199175: JSR 292: C1 needs patching when invokedynamic/invokehandle call site is not linked
roland
parents: 18507
diff changeset
   365
  PatchingStub* patch = new PatchingStub(_masm, patching_id(info));
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   366
  __ movoop(reg, o);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   367
  patching_epilog(patch, lir_patch_normal, reg, info);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   368
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   369
13728
882756847a04 6964458: Reimplement class meta-data storage to use native memory
coleenp
parents: 13391
diff changeset
   370
void LIR_Assembler::klass2reg_with_patching(Register reg, CodeEmitInfo* info) {
882756847a04 6964458: Reimplement class meta-data storage to use native memory
coleenp
parents: 13391
diff changeset
   371
  Metadata* o = NULL;
882756847a04 6964458: Reimplement class meta-data storage to use native memory
coleenp
parents: 13391
diff changeset
   372
  PatchingStub* patch = new PatchingStub(_masm, PatchingStub::load_klass_id);
882756847a04 6964458: Reimplement class meta-data storage to use native memory
coleenp
parents: 13391
diff changeset
   373
  __ mov_metadata(reg, o);
882756847a04 6964458: Reimplement class meta-data storage to use native memory
coleenp
parents: 13391
diff changeset
   374
  patching_epilog(patch, lir_patch_normal, reg, info);
882756847a04 6964458: Reimplement class meta-data storage to use native memory
coleenp
parents: 13391
diff changeset
   375
}
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   376
489c9b5090e2 Initial load
duke
parents:
diff changeset
   377
// This specifies the rsp decrement needed to build the frame
489c9b5090e2 Initial load
duke
parents:
diff changeset
   378
int LIR_Assembler::initial_frame_size_in_bytes() {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   379
  // if rounding, must let FrameMap know!
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   380
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   381
  // The frame_map records size in slots (32bit word)
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   382
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   383
  // subtract two words to account for return address and link
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   384
  return (frame_map()->framesize() - (2*VMRegImpl::slots_per_word))  * VMRegImpl::stack_slot_size;
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   385
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   386
489c9b5090e2 Initial load
duke
parents:
diff changeset
   387
4752
67a506670cd0 6921352: JSR 292 needs its own deopt handler
twisti
parents: 4749
diff changeset
   388
int LIR_Assembler::emit_exception_handler() {
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   389
  // if the last instruction is a call (typically to do a throw which
489c9b5090e2 Initial load
duke
parents:
diff changeset
   390
  // is coming at the end after block reordering) the return address
489c9b5090e2 Initial load
duke
parents:
diff changeset
   391
  // must still point into the code area in order to avoid assertion
489c9b5090e2 Initial load
duke
parents:
diff changeset
   392
  // failures when searching for the corresponding bci => add a nop
489c9b5090e2 Initial load
duke
parents:
diff changeset
   393
  // (was bug 5/14/1999 - gri)
489c9b5090e2 Initial load
duke
parents:
diff changeset
   394
  __ nop();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   395
489c9b5090e2 Initial load
duke
parents:
diff changeset
   396
  // generate code for exception handler
489c9b5090e2 Initial load
duke
parents:
diff changeset
   397
  address handler_base = __ start_a_stub(exception_handler_size);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   398
  if (handler_base == NULL) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   399
    // not enough space left for the handler
489c9b5090e2 Initial load
duke
parents:
diff changeset
   400
    bailout("exception handler overflow");
4752
67a506670cd0 6921352: JSR 292 needs its own deopt handler
twisti
parents: 4749
diff changeset
   401
    return -1;
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   402
  }
4752
67a506670cd0 6921352: JSR 292 needs its own deopt handler
twisti
parents: 4749
diff changeset
   403
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   404
  int offset = code_offset();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   405
5046
27e801a857cb 6919934: JSR 292 needs to support x86 C1
twisti
parents: 4898
diff changeset
   406
  // the exception oop and pc are in rax, and rdx
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   407
  // no other registers need to be preserved, so invalidate them
5046
27e801a857cb 6919934: JSR 292 needs to support x86 C1
twisti
parents: 4898
diff changeset
   408
  __ invalidate_registers(false, true, true, false, true, true);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   409
489c9b5090e2 Initial load
duke
parents:
diff changeset
   410
  // check that there is really an exception
489c9b5090e2 Initial load
duke
parents:
diff changeset
   411
  __ verify_not_null_oop(rax);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   412
5046
27e801a857cb 6919934: JSR 292 needs to support x86 C1
twisti
parents: 4898
diff changeset
   413
  // search an exception handler (rax: exception oop, rdx: throwing pc)
8495
a4959965eaa3 7012914: JSR 292 MethodHandlesTest C1: frame::verify_return_pc(return_address) failed: must be a return pc
twisti
parents: 7883
diff changeset
   414
  __ call(RuntimeAddress(Runtime1::entry_for(Runtime1::handle_exception_from_callee_id)));
a4959965eaa3 7012914: JSR 292 MethodHandlesTest C1: frame::verify_return_pc(return_address) failed: must be a return pc
twisti
parents: 7883
diff changeset
   415
  __ should_not_reach_here();
11488
364a6c04b8e5 7131288: COMPILE SKIPPED: deopt handler overflow (retry at different tier)
iveresov
parents: 11439
diff changeset
   416
  guarantee(code_offset() - offset <= exception_handler_size, "overflow");
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   417
  __ end_a_stub();
4752
67a506670cd0 6921352: JSR 292 needs its own deopt handler
twisti
parents: 4749
diff changeset
   418
67a506670cd0 6921352: JSR 292 needs its own deopt handler
twisti
parents: 4749
diff changeset
   419
  return offset;
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   420
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   421
4752
67a506670cd0 6921352: JSR 292 needs its own deopt handler
twisti
parents: 4749
diff changeset
   422
5334
b2d040a8d375 6939930: exception unwind changes in 6919934 hurts compilation speed
never
parents: 5253
diff changeset
   423
// Emit the code to remove the frame from the stack in the exception
b2d040a8d375 6939930: exception unwind changes in 6919934 hurts compilation speed
never
parents: 5253
diff changeset
   424
// unwind path.
b2d040a8d375 6939930: exception unwind changes in 6919934 hurts compilation speed
never
parents: 5253
diff changeset
   425
int LIR_Assembler::emit_unwind_handler() {
b2d040a8d375 6939930: exception unwind changes in 6919934 hurts compilation speed
never
parents: 5253
diff changeset
   426
#ifndef PRODUCT
b2d040a8d375 6939930: exception unwind changes in 6919934 hurts compilation speed
never
parents: 5253
diff changeset
   427
  if (CommentedAssembly) {
b2d040a8d375 6939930: exception unwind changes in 6919934 hurts compilation speed
never
parents: 5253
diff changeset
   428
    _masm->block_comment("Unwind handler");
b2d040a8d375 6939930: exception unwind changes in 6919934 hurts compilation speed
never
parents: 5253
diff changeset
   429
  }
b2d040a8d375 6939930: exception unwind changes in 6919934 hurts compilation speed
never
parents: 5253
diff changeset
   430
#endif
b2d040a8d375 6939930: exception unwind changes in 6919934 hurts compilation speed
never
parents: 5253
diff changeset
   431
b2d040a8d375 6939930: exception unwind changes in 6919934 hurts compilation speed
never
parents: 5253
diff changeset
   432
  int offset = code_offset();
b2d040a8d375 6939930: exception unwind changes in 6919934 hurts compilation speed
never
parents: 5253
diff changeset
   433
b2d040a8d375 6939930: exception unwind changes in 6919934 hurts compilation speed
never
parents: 5253
diff changeset
   434
  // Fetch the exception from TLS and clear out exception related thread state
b2d040a8d375 6939930: exception unwind changes in 6919934 hurts compilation speed
never
parents: 5253
diff changeset
   435
  __ get_thread(rsi);
b2d040a8d375 6939930: exception unwind changes in 6919934 hurts compilation speed
never
parents: 5253
diff changeset
   436
  __ movptr(rax, Address(rsi, JavaThread::exception_oop_offset()));
10565
dc90c239f4ec 7089790: integrate bsd-port changes
never
parents: 10508
diff changeset
   437
  __ movptr(Address(rsi, JavaThread::exception_oop_offset()), (intptr_t)NULL_WORD);
dc90c239f4ec 7089790: integrate bsd-port changes
never
parents: 10508
diff changeset
   438
  __ movptr(Address(rsi, JavaThread::exception_pc_offset()), (intptr_t)NULL_WORD);
5334
b2d040a8d375 6939930: exception unwind changes in 6919934 hurts compilation speed
never
parents: 5253
diff changeset
   439
b2d040a8d375 6939930: exception unwind changes in 6919934 hurts compilation speed
never
parents: 5253
diff changeset
   440
  __ bind(_unwind_handler_entry);
b2d040a8d375 6939930: exception unwind changes in 6919934 hurts compilation speed
never
parents: 5253
diff changeset
   441
  __ verify_not_null_oop(rax);
b2d040a8d375 6939930: exception unwind changes in 6919934 hurts compilation speed
never
parents: 5253
diff changeset
   442
  if (method()->is_synchronized() || compilation()->env()->dtrace_method_probes()) {
b2d040a8d375 6939930: exception unwind changes in 6919934 hurts compilation speed
never
parents: 5253
diff changeset
   443
    __ mov(rsi, rax);  // Preserve the exception
b2d040a8d375 6939930: exception unwind changes in 6919934 hurts compilation speed
never
parents: 5253
diff changeset
   444
  }
b2d040a8d375 6939930: exception unwind changes in 6919934 hurts compilation speed
never
parents: 5253
diff changeset
   445
b2d040a8d375 6939930: exception unwind changes in 6919934 hurts compilation speed
never
parents: 5253
diff changeset
   446
  // Preform needed unlocking
b2d040a8d375 6939930: exception unwind changes in 6919934 hurts compilation speed
never
parents: 5253
diff changeset
   447
  MonitorExitStub* stub = NULL;
b2d040a8d375 6939930: exception unwind changes in 6919934 hurts compilation speed
never
parents: 5253
diff changeset
   448
  if (method()->is_synchronized()) {
b2d040a8d375 6939930: exception unwind changes in 6919934 hurts compilation speed
never
parents: 5253
diff changeset
   449
    monitor_address(0, FrameMap::rax_opr);
b2d040a8d375 6939930: exception unwind changes in 6919934 hurts compilation speed
never
parents: 5253
diff changeset
   450
    stub = new MonitorExitStub(FrameMap::rax_opr, true, 0);
b2d040a8d375 6939930: exception unwind changes in 6919934 hurts compilation speed
never
parents: 5253
diff changeset
   451
    __ unlock_object(rdi, rbx, rax, *stub->entry());
b2d040a8d375 6939930: exception unwind changes in 6919934 hurts compilation speed
never
parents: 5253
diff changeset
   452
    __ bind(*stub->continuation());
b2d040a8d375 6939930: exception unwind changes in 6919934 hurts compilation speed
never
parents: 5253
diff changeset
   453
  }
b2d040a8d375 6939930: exception unwind changes in 6919934 hurts compilation speed
never
parents: 5253
diff changeset
   454
b2d040a8d375 6939930: exception unwind changes in 6919934 hurts compilation speed
never
parents: 5253
diff changeset
   455
  if (compilation()->env()->dtrace_method_probes()) {
6756
01ac7b1701eb 6988018: dtrace/hotspot/MethodInvocation/MethodInvocation002 crashes with client compiler
never
parents: 6461
diff changeset
   456
    __ get_thread(rax);
01ac7b1701eb 6988018: dtrace/hotspot/MethodInvocation/MethodInvocation002 crashes with client compiler
never
parents: 6461
diff changeset
   457
    __ movptr(Address(rsp, 0), rax);
13728
882756847a04 6964458: Reimplement class meta-data storage to use native memory
coleenp
parents: 13391
diff changeset
   458
    __ mov_metadata(Address(rsp, sizeof(void*)), method()->constant_encoding());
5334
b2d040a8d375 6939930: exception unwind changes in 6919934 hurts compilation speed
never
parents: 5253
diff changeset
   459
    __ call(RuntimeAddress(CAST_FROM_FN_PTR(address, SharedRuntime::dtrace_method_exit)));
b2d040a8d375 6939930: exception unwind changes in 6919934 hurts compilation speed
never
parents: 5253
diff changeset
   460
  }
b2d040a8d375 6939930: exception unwind changes in 6919934 hurts compilation speed
never
parents: 5253
diff changeset
   461
b2d040a8d375 6939930: exception unwind changes in 6919934 hurts compilation speed
never
parents: 5253
diff changeset
   462
  if (method()->is_synchronized() || compilation()->env()->dtrace_method_probes()) {
b2d040a8d375 6939930: exception unwind changes in 6919934 hurts compilation speed
never
parents: 5253
diff changeset
   463
    __ mov(rax, rsi);  // Restore the exception
b2d040a8d375 6939930: exception unwind changes in 6919934 hurts compilation speed
never
parents: 5253
diff changeset
   464
  }
b2d040a8d375 6939930: exception unwind changes in 6919934 hurts compilation speed
never
parents: 5253
diff changeset
   465
b2d040a8d375 6939930: exception unwind changes in 6919934 hurts compilation speed
never
parents: 5253
diff changeset
   466
  // remove the activation and dispatch to the unwind handler
b2d040a8d375 6939930: exception unwind changes in 6919934 hurts compilation speed
never
parents: 5253
diff changeset
   467
  __ remove_frame(initial_frame_size_in_bytes());
b2d040a8d375 6939930: exception unwind changes in 6919934 hurts compilation speed
never
parents: 5253
diff changeset
   468
  __ jump(RuntimeAddress(Runtime1::entry_for(Runtime1::unwind_exception_id)));
b2d040a8d375 6939930: exception unwind changes in 6919934 hurts compilation speed
never
parents: 5253
diff changeset
   469
b2d040a8d375 6939930: exception unwind changes in 6919934 hurts compilation speed
never
parents: 5253
diff changeset
   470
  // Emit the slow path assembly
b2d040a8d375 6939930: exception unwind changes in 6919934 hurts compilation speed
never
parents: 5253
diff changeset
   471
  if (stub != NULL) {
b2d040a8d375 6939930: exception unwind changes in 6919934 hurts compilation speed
never
parents: 5253
diff changeset
   472
    stub->emit_code(this);
b2d040a8d375 6939930: exception unwind changes in 6919934 hurts compilation speed
never
parents: 5253
diff changeset
   473
  }
b2d040a8d375 6939930: exception unwind changes in 6919934 hurts compilation speed
never
parents: 5253
diff changeset
   474
b2d040a8d375 6939930: exception unwind changes in 6919934 hurts compilation speed
never
parents: 5253
diff changeset
   475
  return offset;
b2d040a8d375 6939930: exception unwind changes in 6919934 hurts compilation speed
never
parents: 5253
diff changeset
   476
}
b2d040a8d375 6939930: exception unwind changes in 6919934 hurts compilation speed
never
parents: 5253
diff changeset
   477
b2d040a8d375 6939930: exception unwind changes in 6919934 hurts compilation speed
never
parents: 5253
diff changeset
   478
4752
67a506670cd0 6921352: JSR 292 needs its own deopt handler
twisti
parents: 4749
diff changeset
   479
int LIR_Assembler::emit_deopt_handler() {
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   480
  // if the last instruction is a call (typically to do a throw which
489c9b5090e2 Initial load
duke
parents:
diff changeset
   481
  // is coming at the end after block reordering) the return address
489c9b5090e2 Initial load
duke
parents:
diff changeset
   482
  // must still point into the code area in order to avoid assertion
489c9b5090e2 Initial load
duke
parents:
diff changeset
   483
  // failures when searching for the corresponding bci => add a nop
489c9b5090e2 Initial load
duke
parents:
diff changeset
   484
  // (was bug 5/14/1999 - gri)
489c9b5090e2 Initial load
duke
parents:
diff changeset
   485
  __ nop();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   486
489c9b5090e2 Initial load
duke
parents:
diff changeset
   487
  // generate code for exception handler
489c9b5090e2 Initial load
duke
parents:
diff changeset
   488
  address handler_base = __ start_a_stub(deopt_handler_size);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   489
  if (handler_base == NULL) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   490
    // not enough space left for the handler
489c9b5090e2 Initial load
duke
parents:
diff changeset
   491
    bailout("deopt handler overflow");
4752
67a506670cd0 6921352: JSR 292 needs its own deopt handler
twisti
parents: 4749
diff changeset
   492
    return -1;
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   493
  }
4752
67a506670cd0 6921352: JSR 292 needs its own deopt handler
twisti
parents: 4749
diff changeset
   494
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   495
  int offset = code_offset();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   496
  InternalAddress here(__ pc());
5046
27e801a857cb 6919934: JSR 292 needs to support x86 C1
twisti
parents: 4898
diff changeset
   497
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   498
  __ pushptr(here.addr());
489c9b5090e2 Initial load
duke
parents:
diff changeset
   499
  __ jump(RuntimeAddress(SharedRuntime::deopt_blob()->unpack()));
11488
364a6c04b8e5 7131288: COMPILE SKIPPED: deopt handler overflow (retry at different tier)
iveresov
parents: 11439
diff changeset
   500
  guarantee(code_offset() - offset <= deopt_handler_size, "overflow");
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   501
  __ end_a_stub();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   502
4752
67a506670cd0 6921352: JSR 292 needs its own deopt handler
twisti
parents: 4749
diff changeset
   503
  return offset;
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   504
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   505
489c9b5090e2 Initial load
duke
parents:
diff changeset
   506
489c9b5090e2 Initial load
duke
parents:
diff changeset
   507
// This is the fast version of java.lang.String.compare; it has not
489c9b5090e2 Initial load
duke
parents:
diff changeset
   508
// OSR-entry and therefore, we generate a slow version for OSR's
489c9b5090e2 Initial load
duke
parents:
diff changeset
   509
void LIR_Assembler::emit_string_compare(LIR_Opr arg0, LIR_Opr arg1, LIR_Opr dst, CodeEmitInfo* info) {
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   510
  __ movptr (rbx, rcx); // receiver is in rcx
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   511
  __ movptr (rax, arg1->as_register());
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   512
489c9b5090e2 Initial load
duke
parents:
diff changeset
   513
  // Get addresses of first characters from both Strings
7427
d7b79a367474 6985015: C1 needs to support compressed oops
iveresov
parents: 7397
diff changeset
   514
  __ load_heap_oop(rsi, Address(rax, java_lang_String::value_offset_in_bytes()));
12623
09fcb0dc71ad 6924259: Remove String.count/String.offset
kvn
parents: 12590
diff changeset
   515
  if (java_lang_String::has_offset_field()) {
09fcb0dc71ad 6924259: Remove String.count/String.offset
kvn
parents: 12590
diff changeset
   516
    __ movptr     (rcx, Address(rax, java_lang_String::offset_offset_in_bytes()));
09fcb0dc71ad 6924259: Remove String.count/String.offset
kvn
parents: 12590
diff changeset
   517
    __ movl       (rax, Address(rax, java_lang_String::count_offset_in_bytes()));
09fcb0dc71ad 6924259: Remove String.count/String.offset
kvn
parents: 12590
diff changeset
   518
    __ lea        (rsi, Address(rsi, rcx, Address::times_2, arrayOopDesc::base_offset_in_bytes(T_CHAR)));
09fcb0dc71ad 6924259: Remove String.count/String.offset
kvn
parents: 12590
diff changeset
   519
  } else {
09fcb0dc71ad 6924259: Remove String.count/String.offset
kvn
parents: 12590
diff changeset
   520
    __ movl       (rax, Address(rsi, arrayOopDesc::length_offset_in_bytes()));
09fcb0dc71ad 6924259: Remove String.count/String.offset
kvn
parents: 12590
diff changeset
   521
    __ lea        (rsi, Address(rsi, arrayOopDesc::base_offset_in_bytes(T_CHAR)));
09fcb0dc71ad 6924259: Remove String.count/String.offset
kvn
parents: 12590
diff changeset
   522
  }
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   523
489c9b5090e2 Initial load
duke
parents:
diff changeset
   524
  // rbx, may be NULL
489c9b5090e2 Initial load
duke
parents:
diff changeset
   525
  add_debug_info_for_null_check_here(info);
7427
d7b79a367474 6985015: C1 needs to support compressed oops
iveresov
parents: 7397
diff changeset
   526
  __ load_heap_oop(rdi, Address(rbx, java_lang_String::value_offset_in_bytes()));
12623
09fcb0dc71ad 6924259: Remove String.count/String.offset
kvn
parents: 12590
diff changeset
   527
  if (java_lang_String::has_offset_field()) {
09fcb0dc71ad 6924259: Remove String.count/String.offset
kvn
parents: 12590
diff changeset
   528
    __ movptr     (rcx, Address(rbx, java_lang_String::offset_offset_in_bytes()));
09fcb0dc71ad 6924259: Remove String.count/String.offset
kvn
parents: 12590
diff changeset
   529
    __ movl       (rbx, Address(rbx, java_lang_String::count_offset_in_bytes()));
09fcb0dc71ad 6924259: Remove String.count/String.offset
kvn
parents: 12590
diff changeset
   530
    __ lea        (rdi, Address(rdi, rcx, Address::times_2, arrayOopDesc::base_offset_in_bytes(T_CHAR)));
09fcb0dc71ad 6924259: Remove String.count/String.offset
kvn
parents: 12590
diff changeset
   531
  } else {
09fcb0dc71ad 6924259: Remove String.count/String.offset
kvn
parents: 12590
diff changeset
   532
    __ movl       (rbx, Address(rdi, arrayOopDesc::length_offset_in_bytes()));
09fcb0dc71ad 6924259: Remove String.count/String.offset
kvn
parents: 12590
diff changeset
   533
    __ lea        (rdi, Address(rdi, arrayOopDesc::base_offset_in_bytes(T_CHAR)));
09fcb0dc71ad 6924259: Remove String.count/String.offset
kvn
parents: 12590
diff changeset
   534
  }
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   535
489c9b5090e2 Initial load
duke
parents:
diff changeset
   536
  // compute minimum length (in rax) and difference of lengths (on top of stack)
8882
f852635a6383 7032388: guarantee(VM_Version::supports_cmov()) failed: illegal instruction on i586 after 6919934
twisti
parents: 8871
diff changeset
   537
  __ mov   (rcx, rbx);
f852635a6383 7032388: guarantee(VM_Version::supports_cmov()) failed: illegal instruction on i586 after 6919934
twisti
parents: 8871
diff changeset
   538
  __ subptr(rbx, rax); // subtract lengths
f852635a6383 7032388: guarantee(VM_Version::supports_cmov()) failed: illegal instruction on i586 after 6919934
twisti
parents: 8871
diff changeset
   539
  __ push  (rbx);      // result
f852635a6383 7032388: guarantee(VM_Version::supports_cmov()) failed: illegal instruction on i586 after 6919934
twisti
parents: 8871
diff changeset
   540
  __ cmov  (Assembler::lessEqual, rax, rcx);
f852635a6383 7032388: guarantee(VM_Version::supports_cmov()) failed: illegal instruction on i586 after 6919934
twisti
parents: 8871
diff changeset
   541
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   542
  // is minimum length 0?
489c9b5090e2 Initial load
duke
parents:
diff changeset
   543
  Label noLoop, haveResult;
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   544
  __ testptr (rax, rax);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   545
  __ jcc (Assembler::zero, noLoop);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   546
489c9b5090e2 Initial load
duke
parents:
diff changeset
   547
  // compare first characters
2148
09c7f703773b 6812678: macro assembler needs delayed binding of a few constants (for 6655638)
jrose
parents: 1888
diff changeset
   548
  __ load_unsigned_short(rcx, Address(rdi, 0));
09c7f703773b 6812678: macro assembler needs delayed binding of a few constants (for 6655638)
jrose
parents: 1888
diff changeset
   549
  __ load_unsigned_short(rbx, Address(rsi, 0));
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   550
  __ subl(rcx, rbx);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   551
  __ jcc(Assembler::notZero, haveResult);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   552
  // starting loop
489c9b5090e2 Initial load
duke
parents:
diff changeset
   553
  __ decrement(rax); // we already tested index: skip one
489c9b5090e2 Initial load
duke
parents:
diff changeset
   554
  __ jcc(Assembler::zero, noLoop);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   555
489c9b5090e2 Initial load
duke
parents:
diff changeset
   556
  // set rsi.edi to the end of the arrays (arrays have same length)
489c9b5090e2 Initial load
duke
parents:
diff changeset
   557
  // negate the index
489c9b5090e2 Initial load
duke
parents:
diff changeset
   558
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   559
  __ lea(rsi, Address(rsi, rax, Address::times_2, type2aelembytes(T_CHAR)));
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   560
  __ lea(rdi, Address(rdi, rax, Address::times_2, type2aelembytes(T_CHAR)));
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   561
  __ negptr(rax);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   562
489c9b5090e2 Initial load
duke
parents:
diff changeset
   563
  // compare the strings in a loop
489c9b5090e2 Initial load
duke
parents:
diff changeset
   564
489c9b5090e2 Initial load
duke
parents:
diff changeset
   565
  Label loop;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   566
  __ align(wordSize);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   567
  __ bind(loop);
2148
09c7f703773b 6812678: macro assembler needs delayed binding of a few constants (for 6655638)
jrose
parents: 1888
diff changeset
   568
  __ load_unsigned_short(rcx, Address(rdi, rax, Address::times_2, 0));
09c7f703773b 6812678: macro assembler needs delayed binding of a few constants (for 6655638)
jrose
parents: 1888
diff changeset
   569
  __ load_unsigned_short(rbx, Address(rsi, rax, Address::times_2, 0));
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   570
  __ subl(rcx, rbx);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   571
  __ jcc(Assembler::notZero, haveResult);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   572
  __ increment(rax);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   573
  __ jcc(Assembler::notZero, loop);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   574
489c9b5090e2 Initial load
duke
parents:
diff changeset
   575
  // strings are equal up to min length
489c9b5090e2 Initial load
duke
parents:
diff changeset
   576
489c9b5090e2 Initial load
duke
parents:
diff changeset
   577
  __ bind(noLoop);
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   578
  __ pop(rax);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   579
  return_op(LIR_OprFact::illegalOpr);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   580
489c9b5090e2 Initial load
duke
parents:
diff changeset
   581
  __ bind(haveResult);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   582
  // leave instruction is going to discard the TOS value
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   583
  __ mov (rax, rcx); // result of call is in rax,
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   584
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   585
489c9b5090e2 Initial load
duke
parents:
diff changeset
   586
489c9b5090e2 Initial load
duke
parents:
diff changeset
   587
void LIR_Assembler::return_op(LIR_Opr result) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   588
  assert(result->is_illegal() || !result->is_single_cpu() || result->as_register() == rax, "word returns are in rax,");
489c9b5090e2 Initial load
duke
parents:
diff changeset
   589
  if (!result->is_illegal() && result->is_float_kind() && !result->is_xmm_register()) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   590
    assert(result->fpu() == 0, "result must already be on TOS");
489c9b5090e2 Initial load
duke
parents:
diff changeset
   591
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   592
489c9b5090e2 Initial load
duke
parents:
diff changeset
   593
  // Pop the stack before the safepoint code
5046
27e801a857cb 6919934: JSR 292 needs to support x86 C1
twisti
parents: 4898
diff changeset
   594
  __ remove_frame(initial_frame_size_in_bytes());
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   595
489c9b5090e2 Initial load
duke
parents:
diff changeset
   596
  bool result_is_oop = result->is_valid() ? result->is_oop() : false;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   597
489c9b5090e2 Initial load
duke
parents:
diff changeset
   598
  // Note: we do not need to round double result; float result has the right precision
489c9b5090e2 Initial load
duke
parents:
diff changeset
   599
  // the poll sets the condition code, but no data registers
489c9b5090e2 Initial load
duke
parents:
diff changeset
   600
  AddressLiteral polling_page(os::get_polling_page() + (SafepointPollOffset % os::vm_page_size()),
489c9b5090e2 Initial load
duke
parents:
diff changeset
   601
                              relocInfo::poll_return_type);
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   602
8871
5c3b26c4119e 6964776: c2 should ensure the polling page is reachable on 64 bit
iveresov
parents: 8495
diff changeset
   603
  if (Assembler::is_polling_page_far()) {
5c3b26c4119e 6964776: c2 should ensure the polling page is reachable on 64 bit
iveresov
parents: 8495
diff changeset
   604
    __ lea(rscratch1, polling_page);
5c3b26c4119e 6964776: c2 should ensure the polling page is reachable on 64 bit
iveresov
parents: 8495
diff changeset
   605
    __ relocate(relocInfo::poll_return_type);
5c3b26c4119e 6964776: c2 should ensure the polling page is reachable on 64 bit
iveresov
parents: 8495
diff changeset
   606
    __ testl(rax, Address(rscratch1, 0));
5c3b26c4119e 6964776: c2 should ensure the polling page is reachable on 64 bit
iveresov
parents: 8495
diff changeset
   607
  } else {
5c3b26c4119e 6964776: c2 should ensure the polling page is reachable on 64 bit
iveresov
parents: 8495
diff changeset
   608
    __ testl(rax, polling_page);
5c3b26c4119e 6964776: c2 should ensure the polling page is reachable on 64 bit
iveresov
parents: 8495
diff changeset
   609
  }
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   610
  __ ret(0);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   611
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   612
489c9b5090e2 Initial load
duke
parents:
diff changeset
   613
489c9b5090e2 Initial load
duke
parents:
diff changeset
   614
int LIR_Assembler::safepoint_poll(LIR_Opr tmp, CodeEmitInfo* info) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   615
  AddressLiteral polling_page(os::get_polling_page() + (SafepointPollOffset % os::vm_page_size()),
489c9b5090e2 Initial load
duke
parents:
diff changeset
   616
                              relocInfo::poll_type);
8871
5c3b26c4119e 6964776: c2 should ensure the polling page is reachable on 64 bit
iveresov
parents: 8495
diff changeset
   617
  guarantee(info != NULL, "Shouldn't be NULL");
5c3b26c4119e 6964776: c2 should ensure the polling page is reachable on 64 bit
iveresov
parents: 8495
diff changeset
   618
  int offset = __ offset();
5c3b26c4119e 6964776: c2 should ensure the polling page is reachable on 64 bit
iveresov
parents: 8495
diff changeset
   619
  if (Assembler::is_polling_page_far()) {
5c3b26c4119e 6964776: c2 should ensure the polling page is reachable on 64 bit
iveresov
parents: 8495
diff changeset
   620
    __ lea(rscratch1, polling_page);
5c3b26c4119e 6964776: c2 should ensure the polling page is reachable on 64 bit
iveresov
parents: 8495
diff changeset
   621
    offset = __ offset();
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   622
    add_debug_info_for_branch(info);
8871
5c3b26c4119e 6964776: c2 should ensure the polling page is reachable on 64 bit
iveresov
parents: 8495
diff changeset
   623
    __ testl(rax, Address(rscratch1, 0));
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   624
  } else {
8871
5c3b26c4119e 6964776: c2 should ensure the polling page is reachable on 64 bit
iveresov
parents: 8495
diff changeset
   625
    add_debug_info_for_branch(info);
5c3b26c4119e 6964776: c2 should ensure the polling page is reachable on 64 bit
iveresov
parents: 8495
diff changeset
   626
    __ testl(rax, polling_page);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   627
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   628
  return offset;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   629
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   630
489c9b5090e2 Initial load
duke
parents:
diff changeset
   631
489c9b5090e2 Initial load
duke
parents:
diff changeset
   632
void LIR_Assembler::move_regs(Register from_reg, Register to_reg) {
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   633
  if (from_reg != to_reg) __ mov(to_reg, from_reg);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   634
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   635
489c9b5090e2 Initial load
duke
parents:
diff changeset
   636
void LIR_Assembler::swap_reg(Register a, Register b) {
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   637
  __ xchgptr(a, b);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   638
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   639
489c9b5090e2 Initial load
duke
parents:
diff changeset
   640
489c9b5090e2 Initial load
duke
parents:
diff changeset
   641
void LIR_Assembler::const2reg(LIR_Opr src, LIR_Opr dest, LIR_PatchCode patch_code, CodeEmitInfo* info) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   642
  assert(src->is_constant(), "should not call otherwise");
489c9b5090e2 Initial load
duke
parents:
diff changeset
   643
  assert(dest->is_register(), "should not call otherwise");
489c9b5090e2 Initial load
duke
parents:
diff changeset
   644
  LIR_Const* c = src->as_constant_ptr();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   645
489c9b5090e2 Initial load
duke
parents:
diff changeset
   646
  switch (c->type()) {
7427
d7b79a367474 6985015: C1 needs to support compressed oops
iveresov
parents: 7397
diff changeset
   647
    case T_INT: {
d7b79a367474 6985015: C1 needs to support compressed oops
iveresov
parents: 7397
diff changeset
   648
      assert(patch_code == lir_patch_none, "no patching handled here");
d7b79a367474 6985015: C1 needs to support compressed oops
iveresov
parents: 7397
diff changeset
   649
      __ movl(dest->as_register(), c->as_jint());
d7b79a367474 6985015: C1 needs to support compressed oops
iveresov
parents: 7397
diff changeset
   650
      break;
d7b79a367474 6985015: C1 needs to support compressed oops
iveresov
parents: 7397
diff changeset
   651
    }
d7b79a367474 6985015: C1 needs to support compressed oops
iveresov
parents: 7397
diff changeset
   652
5048
c31b6243f37e 6932496: c1: deoptimization of jsr subroutine fails on sparcv9
roland
parents: 5046
diff changeset
   653
    case T_ADDRESS: {
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   654
      assert(patch_code == lir_patch_none, "no patching handled here");
7427
d7b79a367474 6985015: C1 needs to support compressed oops
iveresov
parents: 7397
diff changeset
   655
      __ movptr(dest->as_register(), c->as_jint());
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   656
      break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   657
    }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   658
489c9b5090e2 Initial load
duke
parents:
diff changeset
   659
    case T_LONG: {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   660
      assert(patch_code == lir_patch_none, "no patching handled here");
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   661
#ifdef _LP64
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   662
      __ movptr(dest->as_register_lo(), (intptr_t)c->as_jlong());
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   663
#else
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   664
      __ movptr(dest->as_register_lo(), c->as_jint_lo());
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   665
      __ movptr(dest->as_register_hi(), c->as_jint_hi());
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   666
#endif // _LP64
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   667
      break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   668
    }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   669
489c9b5090e2 Initial load
duke
parents:
diff changeset
   670
    case T_OBJECT: {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   671
      if (patch_code != lir_patch_none) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   672
        jobject2reg_with_patching(dest->as_register(), info);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   673
      } else {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   674
        __ movoop(dest->as_register(), c->as_jobject());
489c9b5090e2 Initial load
duke
parents:
diff changeset
   675
      }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   676
      break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   677
    }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   678
13728
882756847a04 6964458: Reimplement class meta-data storage to use native memory
coleenp
parents: 13391
diff changeset
   679
    case T_METADATA: {
882756847a04 6964458: Reimplement class meta-data storage to use native memory
coleenp
parents: 13391
diff changeset
   680
      if (patch_code != lir_patch_none) {
882756847a04 6964458: Reimplement class meta-data storage to use native memory
coleenp
parents: 13391
diff changeset
   681
        klass2reg_with_patching(dest->as_register(), info);
882756847a04 6964458: Reimplement class meta-data storage to use native memory
coleenp
parents: 13391
diff changeset
   682
      } else {
882756847a04 6964458: Reimplement class meta-data storage to use native memory
coleenp
parents: 13391
diff changeset
   683
        __ mov_metadata(dest->as_register(), c->as_metadata());
882756847a04 6964458: Reimplement class meta-data storage to use native memory
coleenp
parents: 13391
diff changeset
   684
      }
882756847a04 6964458: Reimplement class meta-data storage to use native memory
coleenp
parents: 13391
diff changeset
   685
      break;
882756847a04 6964458: Reimplement class meta-data storage to use native memory
coleenp
parents: 13391
diff changeset
   686
    }
882756847a04 6964458: Reimplement class meta-data storage to use native memory
coleenp
parents: 13391
diff changeset
   687
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   688
    case T_FLOAT: {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   689
      if (dest->is_single_xmm()) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   690
        if (c->is_zero_float()) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   691
          __ xorps(dest->as_xmm_float_reg(), dest->as_xmm_float_reg());
489c9b5090e2 Initial load
duke
parents:
diff changeset
   692
        } else {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   693
          __ movflt(dest->as_xmm_float_reg(),
489c9b5090e2 Initial load
duke
parents:
diff changeset
   694
                   InternalAddress(float_constant(c->as_jfloat())));
489c9b5090e2 Initial load
duke
parents:
diff changeset
   695
        }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   696
      } else {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   697
        assert(dest->is_single_fpu(), "must be");
489c9b5090e2 Initial load
duke
parents:
diff changeset
   698
        assert(dest->fpu_regnr() == 0, "dest must be TOS");
489c9b5090e2 Initial load
duke
parents:
diff changeset
   699
        if (c->is_zero_float()) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   700
          __ fldz();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   701
        } else if (c->is_one_float()) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   702
          __ fld1();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   703
        } else {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   704
          __ fld_s (InternalAddress(float_constant(c->as_jfloat())));
489c9b5090e2 Initial load
duke
parents:
diff changeset
   705
        }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   706
      }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   707
      break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   708
    }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   709
489c9b5090e2 Initial load
duke
parents:
diff changeset
   710
    case T_DOUBLE: {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   711
      if (dest->is_double_xmm()) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   712
        if (c->is_zero_double()) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   713
          __ xorpd(dest->as_xmm_double_reg(), dest->as_xmm_double_reg());
489c9b5090e2 Initial load
duke
parents:
diff changeset
   714
        } else {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   715
          __ movdbl(dest->as_xmm_double_reg(),
489c9b5090e2 Initial load
duke
parents:
diff changeset
   716
                    InternalAddress(double_constant(c->as_jdouble())));
489c9b5090e2 Initial load
duke
parents:
diff changeset
   717
        }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   718
      } else {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   719
        assert(dest->is_double_fpu(), "must be");
489c9b5090e2 Initial load
duke
parents:
diff changeset
   720
        assert(dest->fpu_regnrLo() == 0, "dest must be TOS");
489c9b5090e2 Initial load
duke
parents:
diff changeset
   721
        if (c->is_zero_double()) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   722
          __ fldz();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   723
        } else if (c->is_one_double()) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   724
          __ fld1();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   725
        } else {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   726
          __ fld_d (InternalAddress(double_constant(c->as_jdouble())));
489c9b5090e2 Initial load
duke
parents:
diff changeset
   727
        }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   728
      }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   729
      break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   730
    }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   731
489c9b5090e2 Initial load
duke
parents:
diff changeset
   732
    default:
489c9b5090e2 Initial load
duke
parents:
diff changeset
   733
      ShouldNotReachHere();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   734
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   735
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   736
489c9b5090e2 Initial load
duke
parents:
diff changeset
   737
void LIR_Assembler::const2stack(LIR_Opr src, LIR_Opr dest) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   738
  assert(src->is_constant(), "should not call otherwise");
489c9b5090e2 Initial load
duke
parents:
diff changeset
   739
  assert(dest->is_stack(), "should not call otherwise");
489c9b5090e2 Initial load
duke
parents:
diff changeset
   740
  LIR_Const* c = src->as_constant_ptr();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   741
489c9b5090e2 Initial load
duke
parents:
diff changeset
   742
  switch (c->type()) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   743
    case T_INT:  // fall through
489c9b5090e2 Initial load
duke
parents:
diff changeset
   744
    case T_FLOAT:
7427
d7b79a367474 6985015: C1 needs to support compressed oops
iveresov
parents: 7397
diff changeset
   745
      __ movl(frame_map()->address_for_slot(dest->single_stack_ix()), c->as_jint_bits());
d7b79a367474 6985015: C1 needs to support compressed oops
iveresov
parents: 7397
diff changeset
   746
      break;
d7b79a367474 6985015: C1 needs to support compressed oops
iveresov
parents: 7397
diff changeset
   747
5048
c31b6243f37e 6932496: c1: deoptimization of jsr subroutine fails on sparcv9
roland
parents: 5046
diff changeset
   748
    case T_ADDRESS:
7427
d7b79a367474 6985015: C1 needs to support compressed oops
iveresov
parents: 7397
diff changeset
   749
      __ movptr(frame_map()->address_for_slot(dest->single_stack_ix()), c->as_jint_bits());
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   750
      break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   751
489c9b5090e2 Initial load
duke
parents:
diff changeset
   752
    case T_OBJECT:
489c9b5090e2 Initial load
duke
parents:
diff changeset
   753
      __ movoop(frame_map()->address_for_slot(dest->single_stack_ix()), c->as_jobject());
489c9b5090e2 Initial load
duke
parents:
diff changeset
   754
      break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   755
489c9b5090e2 Initial load
duke
parents:
diff changeset
   756
    case T_LONG:  // fall through
489c9b5090e2 Initial load
duke
parents:
diff changeset
   757
    case T_DOUBLE:
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   758
#ifdef _LP64
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   759
      __ movptr(frame_map()->address_for_slot(dest->double_stack_ix(),
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   760
                                            lo_word_offset_in_bytes), (intptr_t)c->as_jlong_bits());
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   761
#else
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   762
      __ movptr(frame_map()->address_for_slot(dest->double_stack_ix(),
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   763
                                              lo_word_offset_in_bytes), c->as_jint_lo_bits());
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   764
      __ movptr(frame_map()->address_for_slot(dest->double_stack_ix(),
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   765
                                              hi_word_offset_in_bytes), c->as_jint_hi_bits());
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   766
#endif // _LP64
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   767
      break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   768
489c9b5090e2 Initial load
duke
parents:
diff changeset
   769
    default:
489c9b5090e2 Initial load
duke
parents:
diff changeset
   770
      ShouldNotReachHere();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   771
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   772
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   773
7427
d7b79a367474 6985015: C1 needs to support compressed oops
iveresov
parents: 7397
diff changeset
   774
void LIR_Assembler::const2mem(LIR_Opr src, LIR_Opr dest, BasicType type, CodeEmitInfo* info, bool wide) {
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   775
  assert(src->is_constant(), "should not call otherwise");
489c9b5090e2 Initial load
duke
parents:
diff changeset
   776
  assert(dest->is_address(), "should not call otherwise");
489c9b5090e2 Initial load
duke
parents:
diff changeset
   777
  LIR_Const* c = src->as_constant_ptr();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   778
  LIR_Address* addr = dest->as_address_ptr();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   779
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   780
  int null_check_here = code_offset();
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   781
  switch (type) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   782
    case T_INT:    // fall through
489c9b5090e2 Initial load
duke
parents:
diff changeset
   783
    case T_FLOAT:
7427
d7b79a367474 6985015: C1 needs to support compressed oops
iveresov
parents: 7397
diff changeset
   784
      __ movl(as_Address(addr), c->as_jint_bits());
d7b79a367474 6985015: C1 needs to support compressed oops
iveresov
parents: 7397
diff changeset
   785
      break;
d7b79a367474 6985015: C1 needs to support compressed oops
iveresov
parents: 7397
diff changeset
   786
5048
c31b6243f37e 6932496: c1: deoptimization of jsr subroutine fails on sparcv9
roland
parents: 5046
diff changeset
   787
    case T_ADDRESS:
7427
d7b79a367474 6985015: C1 needs to support compressed oops
iveresov
parents: 7397
diff changeset
   788
      __ movptr(as_Address(addr), c->as_jint_bits());
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   789
      break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   790
489c9b5090e2 Initial load
duke
parents:
diff changeset
   791
    case T_OBJECT:  // fall through
489c9b5090e2 Initial load
duke
parents:
diff changeset
   792
    case T_ARRAY:
489c9b5090e2 Initial load
duke
parents:
diff changeset
   793
      if (c->as_jobject() == NULL) {
7427
d7b79a367474 6985015: C1 needs to support compressed oops
iveresov
parents: 7397
diff changeset
   794
        if (UseCompressedOops && !wide) {
d7b79a367474 6985015: C1 needs to support compressed oops
iveresov
parents: 7397
diff changeset
   795
          __ movl(as_Address(addr), (int32_t)NULL_WORD);
d7b79a367474 6985015: C1 needs to support compressed oops
iveresov
parents: 7397
diff changeset
   796
        } else {
d7b79a367474 6985015: C1 needs to support compressed oops
iveresov
parents: 7397
diff changeset
   797
          __ movptr(as_Address(addr), NULL_WORD);
d7b79a367474 6985015: C1 needs to support compressed oops
iveresov
parents: 7397
diff changeset
   798
        }
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   799
      } else {
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   800
        if (is_literal_address(addr)) {
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   801
          ShouldNotReachHere();
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   802
          __ movoop(as_Address(addr, noreg), c->as_jobject());
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   803
        } else {
4430
95b539dfa1e8 6769124: various 64-bit fixes for c1
roland
parents: 3908
diff changeset
   804
#ifdef _LP64
95b539dfa1e8 6769124: various 64-bit fixes for c1
roland
parents: 3908
diff changeset
   805
          __ movoop(rscratch1, c->as_jobject());
7427
d7b79a367474 6985015: C1 needs to support compressed oops
iveresov
parents: 7397
diff changeset
   806
          if (UseCompressedOops && !wide) {
d7b79a367474 6985015: C1 needs to support compressed oops
iveresov
parents: 7397
diff changeset
   807
            __ encode_heap_oop(rscratch1);
d7b79a367474 6985015: C1 needs to support compressed oops
iveresov
parents: 7397
diff changeset
   808
            null_check_here = code_offset();
d7b79a367474 6985015: C1 needs to support compressed oops
iveresov
parents: 7397
diff changeset
   809
            __ movl(as_Address_lo(addr), rscratch1);
d7b79a367474 6985015: C1 needs to support compressed oops
iveresov
parents: 7397
diff changeset
   810
          } else {
d7b79a367474 6985015: C1 needs to support compressed oops
iveresov
parents: 7397
diff changeset
   811
            null_check_here = code_offset();
d7b79a367474 6985015: C1 needs to support compressed oops
iveresov
parents: 7397
diff changeset
   812
            __ movptr(as_Address_lo(addr), rscratch1);
d7b79a367474 6985015: C1 needs to support compressed oops
iveresov
parents: 7397
diff changeset
   813
          }
4430
95b539dfa1e8 6769124: various 64-bit fixes for c1
roland
parents: 3908
diff changeset
   814
#else
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   815
          __ movoop(as_Address(addr), c->as_jobject());
4430
95b539dfa1e8 6769124: various 64-bit fixes for c1
roland
parents: 3908
diff changeset
   816
#endif
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   817
        }
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   818
      }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   819
      break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   820
489c9b5090e2 Initial load
duke
parents:
diff changeset
   821
    case T_LONG:    // fall through
489c9b5090e2 Initial load
duke
parents:
diff changeset
   822
    case T_DOUBLE:
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   823
#ifdef _LP64
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   824
      if (is_literal_address(addr)) {
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   825
        ShouldNotReachHere();
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   826
        __ movptr(as_Address(addr, r15_thread), (intptr_t)c->as_jlong_bits());
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   827
      } else {
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   828
        __ movptr(r10, (intptr_t)c->as_jlong_bits());
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   829
        null_check_here = code_offset();
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   830
        __ movptr(as_Address_lo(addr), r10);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   831
      }
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   832
#else
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   833
      // Always reachable in 32bit so this doesn't produce useless move literal
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   834
      __ movptr(as_Address_hi(addr), c->as_jint_hi_bits());
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   835
      __ movptr(as_Address_lo(addr), c->as_jint_lo_bits());
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   836
#endif // _LP64
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   837
      break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   838
489c9b5090e2 Initial load
duke
parents:
diff changeset
   839
    case T_BOOLEAN: // fall through
489c9b5090e2 Initial load
duke
parents:
diff changeset
   840
    case T_BYTE:
489c9b5090e2 Initial load
duke
parents:
diff changeset
   841
      __ movb(as_Address(addr), c->as_jint() & 0xFF);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   842
      break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   843
489c9b5090e2 Initial load
duke
parents:
diff changeset
   844
    case T_CHAR:    // fall through
489c9b5090e2 Initial load
duke
parents:
diff changeset
   845
    case T_SHORT:
489c9b5090e2 Initial load
duke
parents:
diff changeset
   846
      __ movw(as_Address(addr), c->as_jint() & 0xFFFF);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   847
      break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   848
489c9b5090e2 Initial load
duke
parents:
diff changeset
   849
    default:
489c9b5090e2 Initial load
duke
parents:
diff changeset
   850
      ShouldNotReachHere();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   851
  };
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   852
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   853
  if (info != NULL) {
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   854
    add_debug_info_for_null_check(null_check_here, info);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   855
  }
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   856
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   857
489c9b5090e2 Initial load
duke
parents:
diff changeset
   858
489c9b5090e2 Initial load
duke
parents:
diff changeset
   859
void LIR_Assembler::reg2reg(LIR_Opr src, LIR_Opr dest) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   860
  assert(src->is_register(), "should not call otherwise");
489c9b5090e2 Initial load
duke
parents:
diff changeset
   861
  assert(dest->is_register(), "should not call otherwise");
489c9b5090e2 Initial load
duke
parents:
diff changeset
   862
489c9b5090e2 Initial load
duke
parents:
diff changeset
   863
  // move between cpu-registers
489c9b5090e2 Initial load
duke
parents:
diff changeset
   864
  if (dest->is_single_cpu()) {
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   865
#ifdef _LP64
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   866
    if (src->type() == T_LONG) {
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   867
      // Can do LONG -> OBJECT
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   868
      move_regs(src->as_register_lo(), dest->as_register());
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   869
      return;
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   870
    }
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   871
#endif
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   872
    assert(src->is_single_cpu(), "must match");
489c9b5090e2 Initial load
duke
parents:
diff changeset
   873
    if (src->type() == T_OBJECT) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   874
      __ verify_oop(src->as_register());
489c9b5090e2 Initial load
duke
parents:
diff changeset
   875
    }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   876
    move_regs(src->as_register(), dest->as_register());
489c9b5090e2 Initial load
duke
parents:
diff changeset
   877
489c9b5090e2 Initial load
duke
parents:
diff changeset
   878
  } else if (dest->is_double_cpu()) {
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   879
#ifdef _LP64
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   880
    if (src->type() == T_OBJECT || src->type() == T_ARRAY) {
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   881
      // Surprising to me but we can see move of a long to t_object
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   882
      __ verify_oop(src->as_register());
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   883
      move_regs(src->as_register(), dest->as_register_lo());
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   884
      return;
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   885
    }
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   886
#endif
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   887
    assert(src->is_double_cpu(), "must match");
489c9b5090e2 Initial load
duke
parents:
diff changeset
   888
    Register f_lo = src->as_register_lo();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   889
    Register f_hi = src->as_register_hi();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   890
    Register t_lo = dest->as_register_lo();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   891
    Register t_hi = dest->as_register_hi();
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   892
#ifdef _LP64
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   893
    assert(f_hi == f_lo, "must be same");
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   894
    assert(t_hi == t_lo, "must be same");
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   895
    move_regs(f_lo, t_lo);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   896
#else
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   897
    assert(f_lo != f_hi && t_lo != t_hi, "invalid register allocation");
489c9b5090e2 Initial load
duke
parents:
diff changeset
   898
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   899
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   900
    if (f_lo == t_hi && f_hi == t_lo) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   901
      swap_reg(f_lo, f_hi);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   902
    } else if (f_hi == t_lo) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   903
      assert(f_lo != t_hi, "overwriting register");
489c9b5090e2 Initial load
duke
parents:
diff changeset
   904
      move_regs(f_hi, t_hi);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   905
      move_regs(f_lo, t_lo);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   906
    } else {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   907
      assert(f_hi != t_lo, "overwriting register");
489c9b5090e2 Initial load
duke
parents:
diff changeset
   908
      move_regs(f_lo, t_lo);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   909
      move_regs(f_hi, t_hi);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   910
    }
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   911
#endif // LP64
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   912
489c9b5090e2 Initial load
duke
parents:
diff changeset
   913
    // special moves from fpu-register to xmm-register
489c9b5090e2 Initial load
duke
parents:
diff changeset
   914
    // necessary for method results
489c9b5090e2 Initial load
duke
parents:
diff changeset
   915
  } else if (src->is_single_xmm() && !dest->is_single_xmm()) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   916
    __ movflt(Address(rsp, 0), src->as_xmm_float_reg());
489c9b5090e2 Initial load
duke
parents:
diff changeset
   917
    __ fld_s(Address(rsp, 0));
489c9b5090e2 Initial load
duke
parents:
diff changeset
   918
  } else if (src->is_double_xmm() && !dest->is_double_xmm()) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   919
    __ movdbl(Address(rsp, 0), src->as_xmm_double_reg());
489c9b5090e2 Initial load
duke
parents:
diff changeset
   920
    __ fld_d(Address(rsp, 0));
489c9b5090e2 Initial load
duke
parents:
diff changeset
   921
  } else if (dest->is_single_xmm() && !src->is_single_xmm()) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   922
    __ fstp_s(Address(rsp, 0));
489c9b5090e2 Initial load
duke
parents:
diff changeset
   923
    __ movflt(dest->as_xmm_float_reg(), Address(rsp, 0));
489c9b5090e2 Initial load
duke
parents:
diff changeset
   924
  } else if (dest->is_double_xmm() && !src->is_double_xmm()) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   925
    __ fstp_d(Address(rsp, 0));
489c9b5090e2 Initial load
duke
parents:
diff changeset
   926
    __ movdbl(dest->as_xmm_double_reg(), Address(rsp, 0));
489c9b5090e2 Initial load
duke
parents:
diff changeset
   927
489c9b5090e2 Initial load
duke
parents:
diff changeset
   928
    // move between xmm-registers
489c9b5090e2 Initial load
duke
parents:
diff changeset
   929
  } else if (dest->is_single_xmm()) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   930
    assert(src->is_single_xmm(), "must match");
489c9b5090e2 Initial load
duke
parents:
diff changeset
   931
    __ movflt(dest->as_xmm_float_reg(), src->as_xmm_float_reg());
489c9b5090e2 Initial load
duke
parents:
diff changeset
   932
  } else if (dest->is_double_xmm()) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   933
    assert(src->is_double_xmm(), "must match");
489c9b5090e2 Initial load
duke
parents:
diff changeset
   934
    __ movdbl(dest->as_xmm_double_reg(), src->as_xmm_double_reg());
489c9b5090e2 Initial load
duke
parents:
diff changeset
   935
489c9b5090e2 Initial load
duke
parents:
diff changeset
   936
    // move between fpu-registers (no instruction necessary because of fpu-stack)
489c9b5090e2 Initial load
duke
parents:
diff changeset
   937
  } else if (dest->is_single_fpu() || dest->is_double_fpu()) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   938
    assert(src->is_single_fpu() || src->is_double_fpu(), "must match");
489c9b5090e2 Initial load
duke
parents:
diff changeset
   939
    assert(src->fpu() == dest->fpu(), "currently should be nothing to do");
489c9b5090e2 Initial load
duke
parents:
diff changeset
   940
  } else {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   941
    ShouldNotReachHere();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   942
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   943
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   944
489c9b5090e2 Initial load
duke
parents:
diff changeset
   945
void LIR_Assembler::reg2stack(LIR_Opr src, LIR_Opr dest, BasicType type, bool pop_fpu_stack) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   946
  assert(src->is_register(), "should not call otherwise");
489c9b5090e2 Initial load
duke
parents:
diff changeset
   947
  assert(dest->is_stack(), "should not call otherwise");
489c9b5090e2 Initial load
duke
parents:
diff changeset
   948
489c9b5090e2 Initial load
duke
parents:
diff changeset
   949
  if (src->is_single_cpu()) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   950
    Address dst = frame_map()->address_for_slot(dest->single_stack_ix());
489c9b5090e2 Initial load
duke
parents:
diff changeset
   951
    if (type == T_OBJECT || type == T_ARRAY) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   952
      __ verify_oop(src->as_register());
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   953
      __ movptr (dst, src->as_register());
13742
9180987e305d 7195816: NPG: Crash in c1_ValueType - ShouldNotReachHere
roland
parents: 13728
diff changeset
   954
    } else if (type == T_METADATA) {
9180987e305d 7195816: NPG: Crash in c1_ValueType - ShouldNotReachHere
roland
parents: 13728
diff changeset
   955
      __ movptr (dst, src->as_register());
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   956
    } else {
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   957
      __ movl (dst, src->as_register());
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   958
    }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   959
489c9b5090e2 Initial load
duke
parents:
diff changeset
   960
  } else if (src->is_double_cpu()) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   961
    Address dstLO = frame_map()->address_for_slot(dest->double_stack_ix(), lo_word_offset_in_bytes);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   962
    Address dstHI = frame_map()->address_for_slot(dest->double_stack_ix(), hi_word_offset_in_bytes);
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   963
    __ movptr (dstLO, src->as_register_lo());
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   964
    NOT_LP64(__ movptr (dstHI, src->as_register_hi()));
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   965
489c9b5090e2 Initial load
duke
parents:
diff changeset
   966
  } else if (src->is_single_xmm()) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   967
    Address dst_addr = frame_map()->address_for_slot(dest->single_stack_ix());
489c9b5090e2 Initial load
duke
parents:
diff changeset
   968
    __ movflt(dst_addr, src->as_xmm_float_reg());
489c9b5090e2 Initial load
duke
parents:
diff changeset
   969
489c9b5090e2 Initial load
duke
parents:
diff changeset
   970
  } else if (src->is_double_xmm()) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   971
    Address dst_addr = frame_map()->address_for_slot(dest->double_stack_ix());
489c9b5090e2 Initial load
duke
parents:
diff changeset
   972
    __ movdbl(dst_addr, src->as_xmm_double_reg());
489c9b5090e2 Initial load
duke
parents:
diff changeset
   973
489c9b5090e2 Initial load
duke
parents:
diff changeset
   974
  } else if (src->is_single_fpu()) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   975
    assert(src->fpu_regnr() == 0, "argument must be on TOS");
489c9b5090e2 Initial load
duke
parents:
diff changeset
   976
    Address dst_addr = frame_map()->address_for_slot(dest->single_stack_ix());
489c9b5090e2 Initial load
duke
parents:
diff changeset
   977
    if (pop_fpu_stack)     __ fstp_s (dst_addr);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   978
    else                   __ fst_s  (dst_addr);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   979
489c9b5090e2 Initial load
duke
parents:
diff changeset
   980
  } else if (src->is_double_fpu()) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   981
    assert(src->fpu_regnrLo() == 0, "argument must be on TOS");
489c9b5090e2 Initial load
duke
parents:
diff changeset
   982
    Address dst_addr = frame_map()->address_for_slot(dest->double_stack_ix());
489c9b5090e2 Initial load
duke
parents:
diff changeset
   983
    if (pop_fpu_stack)     __ fstp_d (dst_addr);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   984
    else                   __ fst_d  (dst_addr);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   985
489c9b5090e2 Initial load
duke
parents:
diff changeset
   986
  } else {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   987
    ShouldNotReachHere();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   988
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   989
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   990
489c9b5090e2 Initial load
duke
parents:
diff changeset
   991
7427
d7b79a367474 6985015: C1 needs to support compressed oops
iveresov
parents: 7397
diff changeset
   992
void LIR_Assembler::reg2mem(LIR_Opr src, LIR_Opr dest, BasicType type, LIR_PatchCode patch_code, CodeEmitInfo* info, bool pop_fpu_stack, bool wide, bool /* unaligned */) {
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   993
  LIR_Address* to_addr = dest->as_address_ptr();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   994
  PatchingStub* patch = NULL;
7427
d7b79a367474 6985015: C1 needs to support compressed oops
iveresov
parents: 7397
diff changeset
   995
  Register compressed_src = rscratch1;
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   996
489c9b5090e2 Initial load
duke
parents:
diff changeset
   997
  if (type == T_ARRAY || type == T_OBJECT) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   998
    __ verify_oop(src->as_register());
7427
d7b79a367474 6985015: C1 needs to support compressed oops
iveresov
parents: 7397
diff changeset
   999
#ifdef _LP64
d7b79a367474 6985015: C1 needs to support compressed oops
iveresov
parents: 7397
diff changeset
  1000
    if (UseCompressedOops && !wide) {
d7b79a367474 6985015: C1 needs to support compressed oops
iveresov
parents: 7397
diff changeset
  1001
      __ movptr(compressed_src, src->as_register());
d7b79a367474 6985015: C1 needs to support compressed oops
iveresov
parents: 7397
diff changeset
  1002
      __ encode_heap_oop(compressed_src);
d7b79a367474 6985015: C1 needs to support compressed oops
iveresov
parents: 7397
diff changeset
  1003
    }
d7b79a367474 6985015: C1 needs to support compressed oops
iveresov
parents: 7397
diff changeset
  1004
#endif
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1005
  }
7427
d7b79a367474 6985015: C1 needs to support compressed oops
iveresov
parents: 7397
diff changeset
  1006
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1007
  if (patch_code != lir_patch_none) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1008
    patch = new PatchingStub(_masm, PatchingStub::access_field_id);
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1009
    Address toa = as_Address(to_addr);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1010
    assert(toa.disp() != 0, "must have");
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1011
  }
7427
d7b79a367474 6985015: C1 needs to support compressed oops
iveresov
parents: 7397
diff changeset
  1012
d7b79a367474 6985015: C1 needs to support compressed oops
iveresov
parents: 7397
diff changeset
  1013
  int null_check_here = code_offset();
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1014
  switch (type) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1015
    case T_FLOAT: {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1016
      if (src->is_single_xmm()) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1017
        __ movflt(as_Address(to_addr), src->as_xmm_float_reg());
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1018
      } else {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1019
        assert(src->is_single_fpu(), "must be");
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1020
        assert(src->fpu_regnr() == 0, "argument must be on TOS");
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1021
        if (pop_fpu_stack)      __ fstp_s(as_Address(to_addr));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1022
        else                    __ fst_s (as_Address(to_addr));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1023
      }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1024
      break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1025
    }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1026
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1027
    case T_DOUBLE: {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1028
      if (src->is_double_xmm()) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1029
        __ movdbl(as_Address(to_addr), src->as_xmm_double_reg());
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1030
      } else {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1031
        assert(src->is_double_fpu(), "must be");
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1032
        assert(src->fpu_regnrLo() == 0, "argument must be on TOS");
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1033
        if (pop_fpu_stack)      __ fstp_d(as_Address(to_addr));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1034
        else                    __ fst_d (as_Address(to_addr));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1035
      }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1036
      break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1037
    }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1038
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1039
    case T_ARRAY:   // fall through
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1040
    case T_OBJECT:  // fall through
7427
d7b79a367474 6985015: C1 needs to support compressed oops
iveresov
parents: 7397
diff changeset
  1041
      if (UseCompressedOops && !wide) {
d7b79a367474 6985015: C1 needs to support compressed oops
iveresov
parents: 7397
diff changeset
  1042
        __ movl(as_Address(to_addr), compressed_src);
d7b79a367474 6985015: C1 needs to support compressed oops
iveresov
parents: 7397
diff changeset
  1043
      } else {
d7b79a367474 6985015: C1 needs to support compressed oops
iveresov
parents: 7397
diff changeset
  1044
        __ movptr(as_Address(to_addr), src->as_register());
d7b79a367474 6985015: C1 needs to support compressed oops
iveresov
parents: 7397
diff changeset
  1045
      }
d7b79a367474 6985015: C1 needs to support compressed oops
iveresov
parents: 7397
diff changeset
  1046
      break;
13742
9180987e305d 7195816: NPG: Crash in c1_ValueType - ShouldNotReachHere
roland
parents: 13728
diff changeset
  1047
    case T_METADATA:
9180987e305d 7195816: NPG: Crash in c1_ValueType - ShouldNotReachHere
roland
parents: 13728
diff changeset
  1048
      // We get here to store a method pointer to the stack to pass to
9180987e305d 7195816: NPG: Crash in c1_ValueType - ShouldNotReachHere
roland
parents: 13728
diff changeset
  1049
      // a dtrace runtime call. This can't work on 64 bit with
9180987e305d 7195816: NPG: Crash in c1_ValueType - ShouldNotReachHere
roland
parents: 13728
diff changeset
  1050
      // compressed klass ptrs: T_METADATA can be a compressed klass
9180987e305d 7195816: NPG: Crash in c1_ValueType - ShouldNotReachHere
roland
parents: 13728
diff changeset
  1051
      // ptr or a 64 bit method pointer.
9180987e305d 7195816: NPG: Crash in c1_ValueType - ShouldNotReachHere
roland
parents: 13728
diff changeset
  1052
      LP64_ONLY(ShouldNotReachHere());
9180987e305d 7195816: NPG: Crash in c1_ValueType - ShouldNotReachHere
roland
parents: 13728
diff changeset
  1053
      __ movptr(as_Address(to_addr), src->as_register());
9180987e305d 7195816: NPG: Crash in c1_ValueType - ShouldNotReachHere
roland
parents: 13728
diff changeset
  1054
      break;
7427
d7b79a367474 6985015: C1 needs to support compressed oops
iveresov
parents: 7397
diff changeset
  1055
    case T_ADDRESS:
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1056
      __ movptr(as_Address(to_addr), src->as_register());
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1057
      break;
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1058
    case T_INT:
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1059
      __ movl(as_Address(to_addr), src->as_register());
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1060
      break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1061
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1062
    case T_LONG: {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1063
      Register from_lo = src->as_register_lo();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1064
      Register from_hi = src->as_register_hi();
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1065
#ifdef _LP64
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1066
      __ movptr(as_Address_lo(to_addr), from_lo);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1067
#else
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1068
      Register base = to_addr->base()->as_register();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1069
      Register index = noreg;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1070
      if (to_addr->index()->is_register()) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1071
        index = to_addr->index()->as_register();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1072
      }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1073
      if (base == from_lo || index == from_lo) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1074
        assert(base != from_hi, "can't be");
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1075
        assert(index == noreg || (index != base && index != from_hi), "can't handle this");
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1076
        __ movl(as_Address_hi(to_addr), from_hi);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1077
        if (patch != NULL) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1078
          patching_epilog(patch, lir_patch_high, base, info);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1079
          patch = new PatchingStub(_masm, PatchingStub::access_field_id);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1080
          patch_code = lir_patch_low;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1081
        }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1082
        __ movl(as_Address_lo(to_addr), from_lo);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1083
      } else {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1084
        assert(index == noreg || (index != base && index != from_lo), "can't handle this");
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1085
        __ movl(as_Address_lo(to_addr), from_lo);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1086
        if (patch != NULL) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1087
          patching_epilog(patch, lir_patch_low, base, info);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1088
          patch = new PatchingStub(_masm, PatchingStub::access_field_id);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1089
          patch_code = lir_patch_high;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1090
        }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1091
        __ movl(as_Address_hi(to_addr), from_hi);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1092
      }
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1093
#endif // _LP64
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1094
      break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1095
    }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1096
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1097
    case T_BYTE:    // fall through
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1098
    case T_BOOLEAN: {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1099
      Register src_reg = src->as_register();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1100
      Address dst_addr = as_Address(to_addr);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1101
      assert(VM_Version::is_P6() || src_reg->has_byte_register(), "must use byte registers if not P6");
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1102
      __ movb(dst_addr, src_reg);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1103
      break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1104
    }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1105
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1106
    case T_CHAR:    // fall through
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1107
    case T_SHORT:
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1108
      __ movw(as_Address(to_addr), src->as_register());
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1109
      break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1110
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1111
    default:
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1112
      ShouldNotReachHere();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1113
  }
7427
d7b79a367474 6985015: C1 needs to support compressed oops
iveresov
parents: 7397
diff changeset
  1114
  if (info != NULL) {
d7b79a367474 6985015: C1 needs to support compressed oops
iveresov
parents: 7397
diff changeset
  1115
    add_debug_info_for_null_check(null_check_here, info);
d7b79a367474 6985015: C1 needs to support compressed oops
iveresov
parents: 7397
diff changeset
  1116
  }
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1117
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1118
  if (patch_code != lir_patch_none) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1119
    patching_epilog(patch, patch_code, to_addr->base()->as_register(), info);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1120
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1121
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1122
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1123
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1124
void LIR_Assembler::stack2reg(LIR_Opr src, LIR_Opr dest, BasicType type) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1125
  assert(src->is_stack(), "should not call otherwise");
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1126
  assert(dest->is_register(), "should not call otherwise");
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1127
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1128
  if (dest->is_single_cpu()) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1129
    if (type == T_ARRAY || type == T_OBJECT) {
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1130
      __ movptr(dest->as_register(), frame_map()->address_for_slot(src->single_stack_ix()));
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1131
      __ verify_oop(dest->as_register());
13742
9180987e305d 7195816: NPG: Crash in c1_ValueType - ShouldNotReachHere
roland
parents: 13728
diff changeset
  1132
    } else if (type == T_METADATA) {
9180987e305d 7195816: NPG: Crash in c1_ValueType - ShouldNotReachHere
roland
parents: 13728
diff changeset
  1133
      __ movptr(dest->as_register(), frame_map()->address_for_slot(src->single_stack_ix()));
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1134
    } else {
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1135
      __ movl(dest->as_register(), frame_map()->address_for_slot(src->single_stack_ix()));
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1136
    }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1137
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1138
  } else if (dest->is_double_cpu()) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1139
    Address src_addr_LO = frame_map()->address_for_slot(src->double_stack_ix(), lo_word_offset_in_bytes);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1140
    Address src_addr_HI = frame_map()->address_for_slot(src->double_stack_ix(), hi_word_offset_in_bytes);
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1141
    __ movptr(dest->as_register_lo(), src_addr_LO);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1142
    NOT_LP64(__ movptr(dest->as_register_hi(), src_addr_HI));
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1143
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1144
  } else if (dest->is_single_xmm()) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1145
    Address src_addr = frame_map()->address_for_slot(src->single_stack_ix());
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1146
    __ movflt(dest->as_xmm_float_reg(), src_addr);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1147
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1148
  } else if (dest->is_double_xmm()) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1149
    Address src_addr = frame_map()->address_for_slot(src->double_stack_ix());
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1150
    __ movdbl(dest->as_xmm_double_reg(), src_addr);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1151
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1152
  } else if (dest->is_single_fpu()) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1153
    assert(dest->fpu_regnr() == 0, "dest must be TOS");
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1154
    Address src_addr = frame_map()->address_for_slot(src->single_stack_ix());
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1155
    __ fld_s(src_addr);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1156
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1157
  } else if (dest->is_double_fpu()) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1158
    assert(dest->fpu_regnrLo() == 0, "dest must be TOS");
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1159
    Address src_addr = frame_map()->address_for_slot(src->double_stack_ix());
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1160
    __ fld_d(src_addr);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1161
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1162
  } else {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1163
    ShouldNotReachHere();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1164
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1165
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1166
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1167
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1168
void LIR_Assembler::stack2stack(LIR_Opr src, LIR_Opr dest, BasicType type) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1169
  if (src->is_single_stack()) {
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1170
    if (type == T_OBJECT || type == T_ARRAY) {
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1171
      __ pushptr(frame_map()->address_for_slot(src ->single_stack_ix()));
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1172
      __ popptr (frame_map()->address_for_slot(dest->single_stack_ix()));
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1173
    } else {
4430
95b539dfa1e8 6769124: various 64-bit fixes for c1
roland
parents: 3908
diff changeset
  1174
#ifndef _LP64
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1175
      __ pushl(frame_map()->address_for_slot(src ->single_stack_ix()));
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1176
      __ popl (frame_map()->address_for_slot(dest->single_stack_ix()));
4430
95b539dfa1e8 6769124: various 64-bit fixes for c1
roland
parents: 3908
diff changeset
  1177
#else
95b539dfa1e8 6769124: various 64-bit fixes for c1
roland
parents: 3908
diff changeset
  1178
      //no pushl on 64bits
95b539dfa1e8 6769124: various 64-bit fixes for c1
roland
parents: 3908
diff changeset
  1179
      __ movl(rscratch1, frame_map()->address_for_slot(src ->single_stack_ix()));
95b539dfa1e8 6769124: various 64-bit fixes for c1
roland
parents: 3908
diff changeset
  1180
      __ movl(frame_map()->address_for_slot(dest->single_stack_ix()), rscratch1);
95b539dfa1e8 6769124: various 64-bit fixes for c1
roland
parents: 3908
diff changeset
  1181
#endif
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1182
    }
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1183
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1184
  } else if (src->is_double_stack()) {
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1185
#ifdef _LP64
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1186
    __ pushptr(frame_map()->address_for_slot(src ->double_stack_ix()));
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1187
    __ popptr (frame_map()->address_for_slot(dest->double_stack_ix()));
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1188
#else
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1189
    __ pushl(frame_map()->address_for_slot(src ->double_stack_ix(), 0));
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1190
    // push and pop the part at src + wordSize, adding wordSize for the previous push
1125
0e9a5f36b566 6746320: Hotspot regression test for 6512111 fails in -Xmixed mode
never
parents: 1066
diff changeset
  1191
    __ pushl(frame_map()->address_for_slot(src ->double_stack_ix(), 2 * wordSize));
0e9a5f36b566 6746320: Hotspot regression test for 6512111 fails in -Xmixed mode
never
parents: 1066
diff changeset
  1192
    __ popl (frame_map()->address_for_slot(dest->double_stack_ix(), 2 * wordSize));
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1193
    __ popl (frame_map()->address_for_slot(dest->double_stack_ix(), 0));
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1194
#endif // _LP64
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1195
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1196
  } else {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1197
    ShouldNotReachHere();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1198
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1199
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1200
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1201
7427
d7b79a367474 6985015: C1 needs to support compressed oops
iveresov
parents: 7397
diff changeset
  1202
void LIR_Assembler::mem2reg(LIR_Opr src, LIR_Opr dest, BasicType type, LIR_PatchCode patch_code, CodeEmitInfo* info, bool wide, bool /* unaligned */) {
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1203
  assert(src->is_address(), "should not call otherwise");
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1204
  assert(dest->is_register(), "should not call otherwise");
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1205
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1206
  LIR_Address* addr = src->as_address_ptr();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1207
  Address from_addr = as_Address(addr);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1208
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1209
  switch (type) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1210
    case T_BOOLEAN: // fall through
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1211
    case T_BYTE:    // fall through
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1212
    case T_CHAR:    // fall through
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1213
    case T_SHORT:
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1214
      if (!VM_Version::is_P6() && !from_addr.uses(dest->as_register())) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1215
        // on pre P6 processors we may get partial register stalls
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1216
        // so blow away the value of to_rinfo before loading a
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1217
        // partial word into it.  Do it here so that it precedes
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1218
        // the potential patch point below.
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1219
        __ xorptr(dest->as_register(), dest->as_register());
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1220
      }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1221
      break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1222
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1223
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1224
  PatchingStub* patch = NULL;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1225
  if (patch_code != lir_patch_none) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1226
    patch = new PatchingStub(_masm, PatchingStub::access_field_id);
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1227
    assert(from_addr.disp() != 0, "must have");
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1228
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1229
  if (info != NULL) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1230
    add_debug_info_for_null_check_here(info);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1231
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1232
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1233
  switch (type) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1234
    case T_FLOAT: {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1235
      if (dest->is_single_xmm()) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1236
        __ movflt(dest->as_xmm_float_reg(), from_addr);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1237
      } else {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1238
        assert(dest->is_single_fpu(), "must be");
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1239
        assert(dest->fpu_regnr() == 0, "dest must be TOS");
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1240
        __ fld_s(from_addr);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1241
      }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1242
      break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1243
    }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1244
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1245
    case T_DOUBLE: {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1246
      if (dest->is_double_xmm()) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1247
        __ movdbl(dest->as_xmm_double_reg(), from_addr);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1248
      } else {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1249
        assert(dest->is_double_fpu(), "must be");
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1250
        assert(dest->fpu_regnrLo() == 0, "dest must be TOS");
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1251
        __ fld_d(from_addr);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1252
      }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1253
      break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1254
    }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1255
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1256
    case T_OBJECT:  // fall through
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1257
    case T_ARRAY:   // fall through
7427
d7b79a367474 6985015: C1 needs to support compressed oops
iveresov
parents: 7397
diff changeset
  1258
      if (UseCompressedOops && !wide) {
d7b79a367474 6985015: C1 needs to support compressed oops
iveresov
parents: 7397
diff changeset
  1259
        __ movl(dest->as_register(), from_addr);
d7b79a367474 6985015: C1 needs to support compressed oops
iveresov
parents: 7397
diff changeset
  1260
      } else {
d7b79a367474 6985015: C1 needs to support compressed oops
iveresov
parents: 7397
diff changeset
  1261
        __ movptr(dest->as_register(), from_addr);
d7b79a367474 6985015: C1 needs to support compressed oops
iveresov
parents: 7397
diff changeset
  1262
      }
d7b79a367474 6985015: C1 needs to support compressed oops
iveresov
parents: 7397
diff changeset
  1263
      break;
d7b79a367474 6985015: C1 needs to support compressed oops
iveresov
parents: 7397
diff changeset
  1264
d7b79a367474 6985015: C1 needs to support compressed oops
iveresov
parents: 7397
diff changeset
  1265
    case T_ADDRESS:
19979
ebe1dbb6e1aa 8015107: NPG: Use consistent naming for metaspace concepts
ehelin
parents: 19710
diff changeset
  1266
      if (UseCompressedClassPointers && addr->disp() == oopDesc::klass_offset_in_bytes()) {
13969
d2a189b83b87 7054512: Compress class pointers after perm gen removal
roland
parents: 13886
diff changeset
  1267
        __ movl(dest->as_register(), from_addr);
d2a189b83b87 7054512: Compress class pointers after perm gen removal
roland
parents: 13886
diff changeset
  1268
      } else {
d2a189b83b87 7054512: Compress class pointers after perm gen removal
roland
parents: 13886
diff changeset
  1269
        __ movptr(dest->as_register(), from_addr);
d2a189b83b87 7054512: Compress class pointers after perm gen removal
roland
parents: 13886
diff changeset
  1270
      }
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1271
      break;
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1272
    case T_INT:
5354
30df1bf62cca 6946892: c1 shouldn't sign-extend to upper 32bits on x64
iveresov
parents: 5334
diff changeset
  1273
      __ movl(dest->as_register(), from_addr);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1274
      break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1275
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1276
    case T_LONG: {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1277
      Register to_lo = dest->as_register_lo();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1278
      Register to_hi = dest->as_register_hi();
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1279
#ifdef _LP64
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1280
      __ movptr(to_lo, as_Address_lo(addr));
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1281
#else
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1282
      Register base = addr->base()->as_register();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1283
      Register index = noreg;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1284
      if (addr->index()->is_register()) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1285
        index = addr->index()->as_register();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1286
      }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1287
      if ((base == to_lo && index == to_hi) ||
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1288
          (base == to_hi && index == to_lo)) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1289
        // addresses with 2 registers are only formed as a result of
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1290
        // array access so this code will never have to deal with
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1291
        // patches or null checks.
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1292
        assert(info == NULL && patch == NULL, "must be");
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1293
        __ lea(to_hi, as_Address(addr));
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1294
        __ movl(to_lo, Address(to_hi, 0));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1295
        __ movl(to_hi, Address(to_hi, BytesPerWord));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1296
      } else if (base == to_lo || index == to_lo) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1297
        assert(base != to_hi, "can't be");
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1298
        assert(index == noreg || (index != base && index != to_hi), "can't handle this");
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1299
        __ movl(to_hi, as_Address_hi(addr));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1300
        if (patch != NULL) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1301
          patching_epilog(patch, lir_patch_high, base, info);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1302
          patch = new PatchingStub(_masm, PatchingStub::access_field_id);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1303
          patch_code = lir_patch_low;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1304
        }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1305
        __ movl(to_lo, as_Address_lo(addr));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1306
      } else {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1307
        assert(index == noreg || (index != base && index != to_lo), "can't handle this");
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1308
        __ movl(to_lo, as_Address_lo(addr));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1309
        if (patch != NULL) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1310
          patching_epilog(patch, lir_patch_low, base, info);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1311
          patch = new PatchingStub(_masm, PatchingStub::access_field_id);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1312
          patch_code = lir_patch_high;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1313
        }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1314
        __ movl(to_hi, as_Address_hi(addr));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1315
      }
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1316
#endif // _LP64
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1317
      break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1318
    }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1319
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1320
    case T_BOOLEAN: // fall through
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1321
    case T_BYTE: {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1322
      Register dest_reg = dest->as_register();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1323
      assert(VM_Version::is_P6() || dest_reg->has_byte_register(), "must use byte registers if not P6");
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1324
      if (VM_Version::is_P6() || from_addr.uses(dest_reg)) {
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1325
        __ movsbl(dest_reg, from_addr);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1326
      } else {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1327
        __ movb(dest_reg, from_addr);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1328
        __ shll(dest_reg, 24);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1329
        __ sarl(dest_reg, 24);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1330
      }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1331
      break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1332
    }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1333
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1334
    case T_CHAR: {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1335
      Register dest_reg = dest->as_register();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1336
      assert(VM_Version::is_P6() || dest_reg->has_byte_register(), "must use byte registers if not P6");
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1337
      if (VM_Version::is_P6() || from_addr.uses(dest_reg)) {
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1338
        __ movzwl(dest_reg, from_addr);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1339
      } else {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1340
        __ movw(dest_reg, from_addr);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1341
      }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1342
      break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1343
    }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1344
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1345
    case T_SHORT: {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1346
      Register dest_reg = dest->as_register();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1347
      if (VM_Version::is_P6() || from_addr.uses(dest_reg)) {
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1348
        __ movswl(dest_reg, from_addr);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1349
      } else {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1350
        __ movw(dest_reg, from_addr);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1351
        __ shll(dest_reg, 16);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1352
        __ sarl(dest_reg, 16);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1353
      }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1354
      break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1355
    }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1356
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1357
    default:
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1358
      ShouldNotReachHere();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1359
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1360
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1361
  if (patch != NULL) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1362
    patching_epilog(patch, patch_code, addr->base()->as_register(), info);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1363
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1364
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1365
  if (type == T_ARRAY || type == T_OBJECT) {
7427
d7b79a367474 6985015: C1 needs to support compressed oops
iveresov
parents: 7397
diff changeset
  1366
#ifdef _LP64
d7b79a367474 6985015: C1 needs to support compressed oops
iveresov
parents: 7397
diff changeset
  1367
    if (UseCompressedOops && !wide) {
d7b79a367474 6985015: C1 needs to support compressed oops
iveresov
parents: 7397
diff changeset
  1368
      __ decode_heap_oop(dest->as_register());
d7b79a367474 6985015: C1 needs to support compressed oops
iveresov
parents: 7397
diff changeset
  1369
    }
d7b79a367474 6985015: C1 needs to support compressed oops
iveresov
parents: 7397
diff changeset
  1370
#endif
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1371
    __ verify_oop(dest->as_register());
13969
d2a189b83b87 7054512: Compress class pointers after perm gen removal
roland
parents: 13886
diff changeset
  1372
  } else if (type == T_ADDRESS && addr->disp() == oopDesc::klass_offset_in_bytes()) {
d2a189b83b87 7054512: Compress class pointers after perm gen removal
roland
parents: 13886
diff changeset
  1373
#ifdef _LP64
19979
ebe1dbb6e1aa 8015107: NPG: Use consistent naming for metaspace concepts
ehelin
parents: 19710
diff changeset
  1374
    if (UseCompressedClassPointers) {
13969
d2a189b83b87 7054512: Compress class pointers after perm gen removal
roland
parents: 13886
diff changeset
  1375
      __ decode_klass_not_null(dest->as_register());
d2a189b83b87 7054512: Compress class pointers after perm gen removal
roland
parents: 13886
diff changeset
  1376
    }
d2a189b83b87 7054512: Compress class pointers after perm gen removal
roland
parents: 13886
diff changeset
  1377
#endif
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1378
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1379
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1380
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1381
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1382
void LIR_Assembler::prefetchr(LIR_Opr src) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1383
  LIR_Address* addr = src->as_address_ptr();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1384
  Address from_addr = as_Address(addr);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1385
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1386
  if (VM_Version::supports_sse()) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1387
    switch (ReadPrefetchInstr) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1388
      case 0:
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1389
        __ prefetchnta(from_addr); break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1390
      case 1:
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1391
        __ prefetcht0(from_addr); break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1392
      case 2:
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1393
        __ prefetcht2(from_addr); break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1394
      default:
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1395
        ShouldNotReachHere(); break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1396
    }
9135
f76543993e9d 7035713: 3DNow Prefetch Instruction Support
kvn
parents: 9102
diff changeset
  1397
  } else if (VM_Version::supports_3dnow_prefetch()) {
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1398
    __ prefetchr(from_addr);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1399
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1400
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1401
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1402
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1403
void LIR_Assembler::prefetchw(LIR_Opr src) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1404
  LIR_Address* addr = src->as_address_ptr();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1405
  Address from_addr = as_Address(addr);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1406
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1407
  if (VM_Version::supports_sse()) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1408
    switch (AllocatePrefetchInstr) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1409
      case 0:
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1410
        __ prefetchnta(from_addr); break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1411
      case 1:
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1412
        __ prefetcht0(from_addr); break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1413
      case 2:
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1414
        __ prefetcht2(from_addr); break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1415
      case 3:
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1416
        __ prefetchw(from_addr); break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1417
      default:
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1418
        ShouldNotReachHere(); break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1419
    }
9135
f76543993e9d 7035713: 3DNow Prefetch Instruction Support
kvn
parents: 9102
diff changeset
  1420
  } else if (VM_Version::supports_3dnow_prefetch()) {
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1421
    __ prefetchw(from_addr);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1422
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1423
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1424
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1425
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1426
NEEDS_CLEANUP; // This could be static?
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1427
Address::ScaleFactor LIR_Assembler::array_element_size(BasicType type) const {
202
dc13bf0e5d5d 6633953: type2aelembytes{T_ADDRESS} should be 8 bytes in 64 bit VM
kvn
parents: 1
diff changeset
  1428
  int elem_size = type2aelembytes(type);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1429
  switch (elem_size) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1430
    case 1: return Address::times_1;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1431
    case 2: return Address::times_2;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1432
    case 4: return Address::times_4;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1433
    case 8: return Address::times_8;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1434
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1435
  ShouldNotReachHere();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1436
  return Address::no_scale;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1437
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1438
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1439
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1440
void LIR_Assembler::emit_op3(LIR_Op3* op) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1441
  switch (op->code()) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1442
    case lir_idiv:
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1443
    case lir_irem:
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1444
      arithmetic_idiv(op->code(),
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1445
                      op->in_opr1(),
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1446
                      op->in_opr2(),
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1447
                      op->in_opr3(),
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1448
                      op->result_opr(),
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1449
                      op->info());
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1450
      break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1451
    default:      ShouldNotReachHere(); break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1452
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1453
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1454
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1455
void LIR_Assembler::emit_opBranch(LIR_OpBranch* op) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1456
#ifdef ASSERT
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1457
  assert(op->block() == NULL || op->block()->label() == op->label(), "wrong label");
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1458
  if (op->block() != NULL)  _branch_target_blocks.append(op->block());
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1459
  if (op->ublock() != NULL) _branch_target_blocks.append(op->ublock());
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1460
#endif
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1461
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1462
  if (op->cond() == lir_cond_always) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1463
    if (op->info() != NULL) add_debug_info_for_branch(op->info());
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1464
    __ jmp (*(op->label()));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1465
  } else {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1466
    Assembler::Condition acond = Assembler::zero;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1467
    if (op->code() == lir_cond_float_branch) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1468
      assert(op->ublock() != NULL, "must have unordered successor");
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1469
      __ jcc(Assembler::parity, *(op->ublock()->label()));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1470
      switch(op->cond()) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1471
        case lir_cond_equal:        acond = Assembler::equal;      break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1472
        case lir_cond_notEqual:     acond = Assembler::notEqual;   break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1473
        case lir_cond_less:         acond = Assembler::below;      break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1474
        case lir_cond_lessEqual:    acond = Assembler::belowEqual; break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1475
        case lir_cond_greaterEqual: acond = Assembler::aboveEqual; break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1476
        case lir_cond_greater:      acond = Assembler::above;      break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1477
        default:                         ShouldNotReachHere();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1478
      }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1479
    } else {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1480
      switch (op->cond()) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1481
        case lir_cond_equal:        acond = Assembler::equal;       break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1482
        case lir_cond_notEqual:     acond = Assembler::notEqual;    break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1483
        case lir_cond_less:         acond = Assembler::less;        break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1484
        case lir_cond_lessEqual:    acond = Assembler::lessEqual;   break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1485
        case lir_cond_greaterEqual: acond = Assembler::greaterEqual;break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1486
        case lir_cond_greater:      acond = Assembler::greater;     break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1487
        case lir_cond_belowEqual:   acond = Assembler::belowEqual;  break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1488
        case lir_cond_aboveEqual:   acond = Assembler::aboveEqual;  break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1489
        default:                         ShouldNotReachHere();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1490
      }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1491
    }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1492
    __ jcc(acond,*(op->label()));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1493
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1494
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1495
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1496
void LIR_Assembler::emit_opConvert(LIR_OpConvert* op) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1497
  LIR_Opr src  = op->in_opr();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1498
  LIR_Opr dest = op->result_opr();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1499
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1500
  switch (op->bytecode()) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1501
    case Bytecodes::_i2l:
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1502
#ifdef _LP64
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1503
      __ movl2ptr(dest->as_register_lo(), src->as_register());
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1504
#else
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1505
      move_regs(src->as_register(), dest->as_register_lo());
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1506
      move_regs(src->as_register(), dest->as_register_hi());
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1507
      __ sarl(dest->as_register_hi(), 31);
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1508
#endif // LP64
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1509
      break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1510
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1511
    case Bytecodes::_l2i:
12590
ab8c85fc52ea 7160539: JDeveloper crashes on 64-bit Windows
iveresov
parents: 11886
diff changeset
  1512
#ifdef _LP64
ab8c85fc52ea 7160539: JDeveloper crashes on 64-bit Windows
iveresov
parents: 11886
diff changeset
  1513
      __ movl(dest->as_register(), src->as_register_lo());
ab8c85fc52ea 7160539: JDeveloper crashes on 64-bit Windows
iveresov
parents: 11886
diff changeset
  1514
#else
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1515
      move_regs(src->as_register_lo(), dest->as_register());
12590
ab8c85fc52ea 7160539: JDeveloper crashes on 64-bit Windows
iveresov
parents: 11886
diff changeset
  1516
#endif
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1517
      break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1518
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1519
    case Bytecodes::_i2b:
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1520
      move_regs(src->as_register(), dest->as_register());
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1521
      __ sign_extend_byte(dest->as_register());
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1522
      break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1523
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1524
    case Bytecodes::_i2c:
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1525
      move_regs(src->as_register(), dest->as_register());
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1526
      __ andl(dest->as_register(), 0xFFFF);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1527
      break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1528
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1529
    case Bytecodes::_i2s:
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1530
      move_regs(src->as_register(), dest->as_register());
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1531
      __ sign_extend_short(dest->as_register());
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1532
      break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1533
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1534
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1535
    case Bytecodes::_f2d:
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1536
    case Bytecodes::_d2f:
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1537
      if (dest->is_single_xmm()) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1538
        __ cvtsd2ss(dest->as_xmm_float_reg(), src->as_xmm_double_reg());
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1539
      } else if (dest->is_double_xmm()) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1540
        __ cvtss2sd(dest->as_xmm_double_reg(), src->as_xmm_float_reg());
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1541
      } else {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1542
        assert(src->fpu() == dest->fpu(), "register must be equal");
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1543
        // do nothing (float result is rounded later through spilling)
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1544
      }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1545
      break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1546
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1547
    case Bytecodes::_i2f:
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1548
    case Bytecodes::_i2d:
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1549
      if (dest->is_single_xmm()) {
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1550
        __ cvtsi2ssl(dest->as_xmm_float_reg(), src->as_register());
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1551
      } else if (dest->is_double_xmm()) {
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1552
        __ cvtsi2sdl(dest->as_xmm_double_reg(), src->as_register());
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1553
      } else {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1554
        assert(dest->fpu() == 0, "result must be on TOS");
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1555
        __ movl(Address(rsp, 0), src->as_register());
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1556
        __ fild_s(Address(rsp, 0));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1557
      }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1558
      break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1559
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1560
    case Bytecodes::_f2i:
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1561
    case Bytecodes::_d2i:
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1562
      if (src->is_single_xmm()) {
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1563
        __ cvttss2sil(dest->as_register(), src->as_xmm_float_reg());
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1564
      } else if (src->is_double_xmm()) {
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1565
        __ cvttsd2sil(dest->as_register(), src->as_xmm_double_reg());
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1566
      } else {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1567
        assert(src->fpu() == 0, "input must be on TOS");
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1568
        __ fldcw(ExternalAddress(StubRoutines::addr_fpu_cntrl_wrd_trunc()));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1569
        __ fist_s(Address(rsp, 0));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1570
        __ movl(dest->as_register(), Address(rsp, 0));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1571
        __ fldcw(ExternalAddress(StubRoutines::addr_fpu_cntrl_wrd_std()));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1572
      }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1573
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1574
      // IA32 conversion instructions do not match JLS for overflow, underflow and NaN -> fixup in stub
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1575
      assert(op->stub() != NULL, "stub required");
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1576
      __ cmpl(dest->as_register(), 0x80000000);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1577
      __ jcc(Assembler::equal, *op->stub()->entry());
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1578
      __ bind(*op->stub()->continuation());
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1579
      break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1580
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1581
    case Bytecodes::_l2f:
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1582
    case Bytecodes::_l2d:
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1583
      assert(!dest->is_xmm_register(), "result in xmm register not supported (no SSE instruction present)");
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1584
      assert(dest->fpu() == 0, "result must be on TOS");
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1585
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1586
      __ movptr(Address(rsp, 0),            src->as_register_lo());
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1587
      NOT_LP64(__ movl(Address(rsp, BytesPerWord), src->as_register_hi()));
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1588
      __ fild_d(Address(rsp, 0));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1589
      // float result is rounded later through spilling
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1590
      break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1591
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1592
    case Bytecodes::_f2l:
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1593
    case Bytecodes::_d2l:
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1594
      assert(!src->is_xmm_register(), "input in xmm register not supported (no SSE instruction present)");
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1595
      assert(src->fpu() == 0, "input must be on TOS");
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1596
      assert(dest == FrameMap::long0_opr, "runtime stub places result in these registers");
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1597
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1598
      // instruction sequence too long to inline it here
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1599
      {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1600
        __ call(RuntimeAddress(Runtime1::entry_for(Runtime1::fpu2long_stub_id)));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1601
      }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1602
      break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1603
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1604
    default: ShouldNotReachHere();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1605
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1606
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1607
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1608
void LIR_Assembler::emit_alloc_obj(LIR_OpAllocObj* op) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1609
  if (op->init_check()) {
11407
5399831730cd 7117052: instanceKlass::_init_state can be u1 type
coleenp
parents: 10565
diff changeset
  1610
    __ cmpb(Address(op->klass()->as_register(),
13728
882756847a04 6964458: Reimplement class meta-data storage to use native memory
coleenp
parents: 13391
diff changeset
  1611
                    InstanceKlass::init_state_offset()),
882756847a04 6964458: Reimplement class meta-data storage to use native memory
coleenp
parents: 13391
diff changeset
  1612
                    InstanceKlass::fully_initialized);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1613
    add_debug_info_for_null_check_here(op->stub()->info());
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1614
    __ jcc(Assembler::notEqual, *op->stub()->entry());
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1615
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1616
  __ allocate_object(op->obj()->as_register(),
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1617
                     op->tmp1()->as_register(),
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1618
                     op->tmp2()->as_register(),
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1619
                     op->header_size(),
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1620
                     op->object_size(),
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1621
                     op->klass()->as_register(),
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1622
                     *op->stub()->entry());
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1623
  __ bind(*op->stub()->continuation());
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1624
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1625
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1626
void LIR_Assembler::emit_alloc_array(LIR_OpAllocArray* op) {
7883
f29abf6b3466 7010618: C1: array length should be treated at int on 64bit during array allocation
iveresov
parents: 7713
diff changeset
  1627
  Register len =  op->len()->as_register();
f29abf6b3466 7010618: C1: array length should be treated at int on 64bit during array allocation
iveresov
parents: 7713
diff changeset
  1628
  LP64_ONLY( __ movslq(len, len); )
f29abf6b3466 7010618: C1: array length should be treated at int on 64bit during array allocation
iveresov
parents: 7713
diff changeset
  1629
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1630
  if (UseSlowPath ||
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1631
      (!UseFastNewObjectArray && (op->type() == T_OBJECT || op->type() == T_ARRAY)) ||
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1632
      (!UseFastNewTypeArray   && (op->type() != T_OBJECT && op->type() != T_ARRAY))) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1633
    __ jmp(*op->stub()->entry());
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1634
  } else {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1635
    Register tmp1 = op->tmp1()->as_register();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1636
    Register tmp2 = op->tmp2()->as_register();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1637
    Register tmp3 = op->tmp3()->as_register();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1638
    if (len == tmp1) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1639
      tmp1 = tmp3;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1640
    } else if (len == tmp2) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1641
      tmp2 = tmp3;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1642
    } else if (len == tmp3) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1643
      // everything is ok
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1644
    } else {
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1645
      __ mov(tmp3, len);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1646
    }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1647
    __ allocate_array(op->obj()->as_register(),
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1648
                      len,
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1649
                      tmp1,
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1650
                      tmp2,
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1651
                      arrayOopDesc::header_size(op->type()),
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1652
                      array_element_size(op->type()),
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1653
                      op->klass()->as_register(),
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1654
                      *op->stub()->entry());
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1655
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1656
  __ bind(*op->stub()->continuation());
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1657
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1658
6453
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  1659
void LIR_Assembler::type_profile_helper(Register mdo,
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  1660
                                        ciMethodData *md, ciProfileData *data,
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  1661
                                        Register recv, Label* update_done) {
6478
75ef8813e3e2 6988779: c1_LIRAssembler_x86.cpp crashes VS2010 compiler
iveresov
parents: 6461
diff changeset
  1662
  for (uint i = 0; i < ReceiverTypeData::row_limit(); i++) {
6453
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  1663
    Label next_test;
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  1664
    // See if the receiver is receiver[n].
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  1665
    __ cmpptr(recv, Address(mdo, md->byte_offset_of_slot(data, ReceiverTypeData::receiver_offset(i))));
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  1666
    __ jccb(Assembler::notEqual, next_test);
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  1667
    Address data_addr(mdo, md->byte_offset_of_slot(data, ReceiverTypeData::receiver_count_offset(i)));
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  1668
    __ addptr(data_addr, DataLayout::counter_increment);
6461
cfc616b49f58 6919069: client compiler needs to capture more profile information for tiered work
iveresov
parents: 6460
diff changeset
  1669
    __ jmp(*update_done);
6453
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  1670
    __ bind(next_test);
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  1671
  }
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  1672
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  1673
  // Didn't find receiver; find next empty slot and fill it in
6478
75ef8813e3e2 6988779: c1_LIRAssembler_x86.cpp crashes VS2010 compiler
iveresov
parents: 6461
diff changeset
  1674
  for (uint i = 0; i < ReceiverTypeData::row_limit(); i++) {
6453
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  1675
    Label next_test;
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  1676
    Address recv_addr(mdo, md->byte_offset_of_slot(data, ReceiverTypeData::receiver_offset(i)));
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  1677
    __ cmpptr(recv_addr, (intptr_t)NULL_WORD);
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  1678
    __ jccb(Assembler::notEqual, next_test);
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  1679
    __ movptr(recv_addr, recv);
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  1680
    __ movptr(Address(mdo, md->byte_offset_of_slot(data, ReceiverTypeData::receiver_count_offset(i))), DataLayout::counter_increment);
6461
cfc616b49f58 6919069: client compiler needs to capture more profile information for tiered work
iveresov
parents: 6460
diff changeset
  1681
    __ jmp(*update_done);
6453
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  1682
    __ bind(next_test);
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  1683
  }
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  1684
}
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  1685
6461
cfc616b49f58 6919069: client compiler needs to capture more profile information for tiered work
iveresov
parents: 6460
diff changeset
  1686
void LIR_Assembler::emit_typecheck_helper(LIR_OpTypeCheck *op, Label* success, Label* failure, Label* obj_is_null) {
6453
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  1687
  // we always need a stub for the failure case.
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  1688
  CodeStub* stub = op->stub();
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  1689
  Register obj = op->object()->as_register();
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  1690
  Register k_RInfo = op->tmp1()->as_register();
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  1691
  Register klass_RInfo = op->tmp2()->as_register();
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  1692
  Register dst = op->result_opr()->as_register();
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  1693
  ciKlass* k = op->klass();
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  1694
  Register Rtmp1 = noreg;
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  1695
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  1696
  // check if it needs to be profiled
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  1697
  ciMethodData* md;
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  1698
  ciProfileData* data;
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  1699
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  1700
  if (op->should_profile()) {
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  1701
    ciMethod* method = op->profiled_method();
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  1702
    assert(method != NULL, "Should have method");
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  1703
    int bci = op->profiled_bci();
7432
f06f1253c317 7003554: (tiered) assert(is_null_object() || handle() != NULL) failed: cannot embed null pointer
iveresov
parents: 7427
diff changeset
  1704
    md = method->method_data_or_null();
f06f1253c317 7003554: (tiered) assert(is_null_object() || handle() != NULL) failed: cannot embed null pointer
iveresov
parents: 7427
diff changeset
  1705
    assert(md != NULL, "Sanity");
6453
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  1706
    data = md->bci_to_data(bci);
6461
cfc616b49f58 6919069: client compiler needs to capture more profile information for tiered work
iveresov
parents: 6460
diff changeset
  1707
    assert(data != NULL,                "need data for type check");
cfc616b49f58 6919069: client compiler needs to capture more profile information for tiered work
iveresov
parents: 6460
diff changeset
  1708
    assert(data->is_ReceiverTypeData(), "need ReceiverTypeData for type check");
6453
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  1709
  }
6461
cfc616b49f58 6919069: client compiler needs to capture more profile information for tiered work
iveresov
parents: 6460
diff changeset
  1710
  Label profile_cast_success, profile_cast_failure;
cfc616b49f58 6919069: client compiler needs to capture more profile information for tiered work
iveresov
parents: 6460
diff changeset
  1711
  Label *success_target = op->should_profile() ? &profile_cast_success : success;
cfc616b49f58 6919069: client compiler needs to capture more profile information for tiered work
iveresov
parents: 6460
diff changeset
  1712
  Label *failure_target = op->should_profile() ? &profile_cast_failure : failure;
6453
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  1713
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  1714
  if (obj == k_RInfo) {
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  1715
    k_RInfo = dst;
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  1716
  } else if (obj == klass_RInfo) {
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  1717
    klass_RInfo = dst;
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  1718
  }
19979
ebe1dbb6e1aa 8015107: NPG: Use consistent naming for metaspace concepts
ehelin
parents: 19710
diff changeset
  1719
  if (k->is_loaded() && !UseCompressedClassPointers) {
6453
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  1720
    select_different_registers(obj, dst, k_RInfo, klass_RInfo);
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  1721
  } else {
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  1722
    Rtmp1 = op->tmp3()->as_register();
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  1723
    select_different_registers(obj, dst, k_RInfo, klass_RInfo, Rtmp1);
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  1724
  }
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  1725
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  1726
  assert_different_registers(obj, k_RInfo, klass_RInfo);
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  1727
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  1728
  __ cmpptr(obj, (int32_t)NULL_WORD);
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  1729
  if (op->should_profile()) {
6461
cfc616b49f58 6919069: client compiler needs to capture more profile information for tiered work
iveresov
parents: 6460
diff changeset
  1730
    Label not_null;
cfc616b49f58 6919069: client compiler needs to capture more profile information for tiered work
iveresov
parents: 6460
diff changeset
  1731
    __ jccb(Assembler::notEqual, not_null);
cfc616b49f58 6919069: client compiler needs to capture more profile information for tiered work
iveresov
parents: 6460
diff changeset
  1732
    // Object is null; update MDO and exit
6453
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  1733
    Register mdo  = klass_RInfo;
13728
882756847a04 6964458: Reimplement class meta-data storage to use native memory
coleenp
parents: 13391
diff changeset
  1734
    __ mov_metadata(mdo, md->constant_encoding());
6453
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  1735
    Address data_addr(mdo, md->byte_offset_of_slot(data, DataLayout::header_offset()));
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  1736
    int header_bits = DataLayout::flag_mask_to_header_mask(BitData::null_seen_byte_constant());
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  1737
    __ orl(data_addr, header_bits);
6461
cfc616b49f58 6919069: client compiler needs to capture more profile information for tiered work
iveresov
parents: 6460
diff changeset
  1738
    __ jmp(*obj_is_null);
cfc616b49f58 6919069: client compiler needs to capture more profile information for tiered work
iveresov
parents: 6460
diff changeset
  1739
    __ bind(not_null);
6453
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  1740
  } else {
6461
cfc616b49f58 6919069: client compiler needs to capture more profile information for tiered work
iveresov
parents: 6460
diff changeset
  1741
    __ jcc(Assembler::equal, *obj_is_null);
6453
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  1742
  }
20021
633769a06320 8023542: Test java/io/File/CheckPermission.java fails due to unfinished recursion (java.lang.StackOverflowError) when JIT'ed code (-client,-server) is running
iveresov
parents: 19710
diff changeset
  1743
633769a06320 8023542: Test java/io/File/CheckPermission.java fails due to unfinished recursion (java.lang.StackOverflowError) when JIT'ed code (-client,-server) is running
iveresov
parents: 19710
diff changeset
  1744
  if (!k->is_loaded()) {
633769a06320 8023542: Test java/io/File/CheckPermission.java fails due to unfinished recursion (java.lang.StackOverflowError) when JIT'ed code (-client,-server) is running
iveresov
parents: 19710
diff changeset
  1745
    klass2reg_with_patching(k_RInfo, op->info_for_patch());
633769a06320 8023542: Test java/io/File/CheckPermission.java fails due to unfinished recursion (java.lang.StackOverflowError) when JIT'ed code (-client,-server) is running
iveresov
parents: 19710
diff changeset
  1746
  } else {
633769a06320 8023542: Test java/io/File/CheckPermission.java fails due to unfinished recursion (java.lang.StackOverflowError) when JIT'ed code (-client,-server) is running
iveresov
parents: 19710
diff changeset
  1747
#ifdef _LP64
633769a06320 8023542: Test java/io/File/CheckPermission.java fails due to unfinished recursion (java.lang.StackOverflowError) when JIT'ed code (-client,-server) is running
iveresov
parents: 19710
diff changeset
  1748
    __ mov_metadata(k_RInfo, k->constant_encoding());
633769a06320 8023542: Test java/io/File/CheckPermission.java fails due to unfinished recursion (java.lang.StackOverflowError) when JIT'ed code (-client,-server) is running
iveresov
parents: 19710
diff changeset
  1749
#endif // _LP64
633769a06320 8023542: Test java/io/File/CheckPermission.java fails due to unfinished recursion (java.lang.StackOverflowError) when JIT'ed code (-client,-server) is running
iveresov
parents: 19710
diff changeset
  1750
  }
6453
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  1751
  __ verify_oop(obj);
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  1752
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  1753
  if (op->fast_check()) {
6461
cfc616b49f58 6919069: client compiler needs to capture more profile information for tiered work
iveresov
parents: 6460
diff changeset
  1754
    // get object class
6453
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  1755
    // not a safepoint as obj null check happens earlier
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  1756
#ifdef _LP64
19979
ebe1dbb6e1aa 8015107: NPG: Use consistent naming for metaspace concepts
ehelin
parents: 19710
diff changeset
  1757
    if (UseCompressedClassPointers) {
7427
d7b79a367474 6985015: C1 needs to support compressed oops
iveresov
parents: 7397
diff changeset
  1758
      __ load_klass(Rtmp1, obj);
d7b79a367474 6985015: C1 needs to support compressed oops
iveresov
parents: 7397
diff changeset
  1759
      __ cmpptr(k_RInfo, Rtmp1);
6453
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  1760
    } else {
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  1761
      __ cmpptr(k_RInfo, Address(obj, oopDesc::klass_offset_in_bytes()));
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  1762
    }
7427
d7b79a367474 6985015: C1 needs to support compressed oops
iveresov
parents: 7397
diff changeset
  1763
#else
d7b79a367474 6985015: C1 needs to support compressed oops
iveresov
parents: 7397
diff changeset
  1764
    if (k->is_loaded()) {
13728
882756847a04 6964458: Reimplement class meta-data storage to use native memory
coleenp
parents: 13391
diff changeset
  1765
      __ cmpklass(Address(obj, oopDesc::klass_offset_in_bytes()), k->constant_encoding());
7427
d7b79a367474 6985015: C1 needs to support compressed oops
iveresov
parents: 7397
diff changeset
  1766
    } else {
d7b79a367474 6985015: C1 needs to support compressed oops
iveresov
parents: 7397
diff changeset
  1767
      __ cmpptr(k_RInfo, Address(obj, oopDesc::klass_offset_in_bytes()));
d7b79a367474 6985015: C1 needs to support compressed oops
iveresov
parents: 7397
diff changeset
  1768
    }
d7b79a367474 6985015: C1 needs to support compressed oops
iveresov
parents: 7397
diff changeset
  1769
#endif
6453
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  1770
    __ jcc(Assembler::notEqual, *failure_target);
6461
cfc616b49f58 6919069: client compiler needs to capture more profile information for tiered work
iveresov
parents: 6460
diff changeset
  1771
    // successful cast, fall through to profile or jump
6453
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  1772
  } else {
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  1773
    // get object class
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  1774
    // not a safepoint as obj null check happens earlier
7427
d7b79a367474 6985015: C1 needs to support compressed oops
iveresov
parents: 7397
diff changeset
  1775
    __ load_klass(klass_RInfo, obj);
6453
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  1776
    if (k->is_loaded()) {
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  1777
      // See if we get an immediate positive hit
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  1778
#ifdef _LP64
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  1779
      __ cmpptr(k_RInfo, Address(klass_RInfo, k->super_check_offset()));
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  1780
#else
13728
882756847a04 6964458: Reimplement class meta-data storage to use native memory
coleenp
parents: 13391
diff changeset
  1781
      __ cmpklass(Address(klass_RInfo, k->super_check_offset()), k->constant_encoding());
6453
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  1782
#endif // _LP64
11430
718fc06da49a 7118863: Move sizeof(klassOopDesc) into the *Klass::*_offset_in_bytes() functions
stefank
parents: 10565
diff changeset
  1783
      if ((juint)in_bytes(Klass::secondary_super_cache_offset()) != k->super_check_offset()) {
6453
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  1784
        __ jcc(Assembler::notEqual, *failure_target);
6461
cfc616b49f58 6919069: client compiler needs to capture more profile information for tiered work
iveresov
parents: 6460
diff changeset
  1785
        // successful cast, fall through to profile or jump
6453
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  1786
      } else {
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  1787
        // See if we get an immediate positive hit
6461
cfc616b49f58 6919069: client compiler needs to capture more profile information for tiered work
iveresov
parents: 6460
diff changeset
  1788
        __ jcc(Assembler::equal, *success_target);
6453
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  1789
        // check for self
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  1790
#ifdef _LP64
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  1791
        __ cmpptr(klass_RInfo, k_RInfo);
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  1792
#else
13728
882756847a04 6964458: Reimplement class meta-data storage to use native memory
coleenp
parents: 13391
diff changeset
  1793
        __ cmpklass(klass_RInfo, k->constant_encoding());
6453
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  1794
#endif // _LP64
6461
cfc616b49f58 6919069: client compiler needs to capture more profile information for tiered work
iveresov
parents: 6460
diff changeset
  1795
        __ jcc(Assembler::equal, *success_target);
6453
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  1796
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  1797
        __ push(klass_RInfo);
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  1798
#ifdef _LP64
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  1799
        __ push(k_RInfo);
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  1800
#else
13728
882756847a04 6964458: Reimplement class meta-data storage to use native memory
coleenp
parents: 13391
diff changeset
  1801
        __ pushklass(k->constant_encoding());
6453
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  1802
#endif // _LP64
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  1803
        __ call(RuntimeAddress(Runtime1::entry_for(Runtime1::slow_subtype_check_id)));
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  1804
        __ pop(klass_RInfo);
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  1805
        __ pop(klass_RInfo);
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  1806
        // result is a boolean
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  1807
        __ cmpl(klass_RInfo, 0);
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  1808
        __ jcc(Assembler::equal, *failure_target);
6461
cfc616b49f58 6919069: client compiler needs to capture more profile information for tiered work
iveresov
parents: 6460
diff changeset
  1809
        // successful cast, fall through to profile or jump
6453
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  1810
      }
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  1811
    } else {
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  1812
      // perform the fast part of the checking logic
6461
cfc616b49f58 6919069: client compiler needs to capture more profile information for tiered work
iveresov
parents: 6460
diff changeset
  1813
      __ check_klass_subtype_fast_path(klass_RInfo, k_RInfo, Rtmp1, success_target, failure_target, NULL);
6453
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  1814
      // call out-of-line instance of __ check_klass_subtype_slow_path(...):
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  1815
      __ push(klass_RInfo);
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  1816
      __ push(k_RInfo);
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  1817
      __ call(RuntimeAddress(Runtime1::entry_for(Runtime1::slow_subtype_check_id)));
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  1818
      __ pop(klass_RInfo);
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  1819
      __ pop(k_RInfo);
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  1820
      // result is a boolean
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  1821
      __ cmpl(k_RInfo, 0);
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  1822
      __ jcc(Assembler::equal, *failure_target);
6461
cfc616b49f58 6919069: client compiler needs to capture more profile information for tiered work
iveresov
parents: 6460
diff changeset
  1823
      // successful cast, fall through to profile or jump
6453
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  1824
    }
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  1825
  }
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  1826
  if (op->should_profile()) {
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  1827
    Register mdo  = klass_RInfo, recv = k_RInfo;
6461
cfc616b49f58 6919069: client compiler needs to capture more profile information for tiered work
iveresov
parents: 6460
diff changeset
  1828
    __ bind(profile_cast_success);
13728
882756847a04 6964458: Reimplement class meta-data storage to use native memory
coleenp
parents: 13391
diff changeset
  1829
    __ mov_metadata(mdo, md->constant_encoding());
7427
d7b79a367474 6985015: C1 needs to support compressed oops
iveresov
parents: 7397
diff changeset
  1830
    __ load_klass(recv, obj);
6453
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  1831
    Label update_done;
6461
cfc616b49f58 6919069: client compiler needs to capture more profile information for tiered work
iveresov
parents: 6460
diff changeset
  1832
    type_profile_helper(mdo, md, data, recv, success);
cfc616b49f58 6919069: client compiler needs to capture more profile information for tiered work
iveresov
parents: 6460
diff changeset
  1833
    __ jmp(*success);
6453
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  1834
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  1835
    __ bind(profile_cast_failure);
13728
882756847a04 6964458: Reimplement class meta-data storage to use native memory
coleenp
parents: 13391
diff changeset
  1836
    __ mov_metadata(mdo, md->constant_encoding());
6453
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  1837
    Address counter_addr(mdo, md->byte_offset_of_slot(data, CounterData::count_offset()));
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  1838
    __ subptr(counter_addr, DataLayout::counter_increment);
6461
cfc616b49f58 6919069: client compiler needs to capture more profile information for tiered work
iveresov
parents: 6460
diff changeset
  1839
    __ jmp(*failure);
6453
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  1840
  }
6461
cfc616b49f58 6919069: client compiler needs to capture more profile information for tiered work
iveresov
parents: 6460
diff changeset
  1841
  __ jmp(*success);
6453
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  1842
}
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1843
6461
cfc616b49f58 6919069: client compiler needs to capture more profile information for tiered work
iveresov
parents: 6460
diff changeset
  1844
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1845
void LIR_Assembler::emit_opTypeCheck(LIR_OpTypeCheck* op) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1846
  LIR_Code code = op->code();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1847
  if (code == lir_store_check) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1848
    Register value = op->object()->as_register();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1849
    Register array = op->array()->as_register();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1850
    Register k_RInfo = op->tmp1()->as_register();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1851
    Register klass_RInfo = op->tmp2()->as_register();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1852
    Register Rtmp1 = op->tmp3()->as_register();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1853
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1854
    CodeStub* stub = op->stub();
6461
cfc616b49f58 6919069: client compiler needs to capture more profile information for tiered work
iveresov
parents: 6460
diff changeset
  1855
cfc616b49f58 6919069: client compiler needs to capture more profile information for tiered work
iveresov
parents: 6460
diff changeset
  1856
    // check if it needs to be profiled
cfc616b49f58 6919069: client compiler needs to capture more profile information for tiered work
iveresov
parents: 6460
diff changeset
  1857
    ciMethodData* md;
cfc616b49f58 6919069: client compiler needs to capture more profile information for tiered work
iveresov
parents: 6460
diff changeset
  1858
    ciProfileData* data;
cfc616b49f58 6919069: client compiler needs to capture more profile information for tiered work
iveresov
parents: 6460
diff changeset
  1859
cfc616b49f58 6919069: client compiler needs to capture more profile information for tiered work
iveresov
parents: 6460
diff changeset
  1860
    if (op->should_profile()) {
cfc616b49f58 6919069: client compiler needs to capture more profile information for tiered work
iveresov
parents: 6460
diff changeset
  1861
      ciMethod* method = op->profiled_method();
cfc616b49f58 6919069: client compiler needs to capture more profile information for tiered work
iveresov
parents: 6460
diff changeset
  1862
      assert(method != NULL, "Should have method");
cfc616b49f58 6919069: client compiler needs to capture more profile information for tiered work
iveresov
parents: 6460
diff changeset
  1863
      int bci = op->profiled_bci();
7432
f06f1253c317 7003554: (tiered) assert(is_null_object() || handle() != NULL) failed: cannot embed null pointer
iveresov
parents: 7427
diff changeset
  1864
      md = method->method_data_or_null();
f06f1253c317 7003554: (tiered) assert(is_null_object() || handle() != NULL) failed: cannot embed null pointer
iveresov
parents: 7427
diff changeset
  1865
      assert(md != NULL, "Sanity");
6461
cfc616b49f58 6919069: client compiler needs to capture more profile information for tiered work
iveresov
parents: 6460
diff changeset
  1866
      data = md->bci_to_data(bci);
cfc616b49f58 6919069: client compiler needs to capture more profile information for tiered work
iveresov
parents: 6460
diff changeset
  1867
      assert(data != NULL,                "need data for type check");
cfc616b49f58 6919069: client compiler needs to capture more profile information for tiered work
iveresov
parents: 6460
diff changeset
  1868
      assert(data->is_ReceiverTypeData(), "need ReceiverTypeData for type check");
cfc616b49f58 6919069: client compiler needs to capture more profile information for tiered work
iveresov
parents: 6460
diff changeset
  1869
    }
cfc616b49f58 6919069: client compiler needs to capture more profile information for tiered work
iveresov
parents: 6460
diff changeset
  1870
    Label profile_cast_success, profile_cast_failure, done;
cfc616b49f58 6919069: client compiler needs to capture more profile information for tiered work
iveresov
parents: 6460
diff changeset
  1871
    Label *success_target = op->should_profile() ? &profile_cast_success : &done;
cfc616b49f58 6919069: client compiler needs to capture more profile information for tiered work
iveresov
parents: 6460
diff changeset
  1872
    Label *failure_target = op->should_profile() ? &profile_cast_failure : stub->entry();
cfc616b49f58 6919069: client compiler needs to capture more profile information for tiered work
iveresov
parents: 6460
diff changeset
  1873
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1874
    __ cmpptr(value, (int32_t)NULL_WORD);
6461
cfc616b49f58 6919069: client compiler needs to capture more profile information for tiered work
iveresov
parents: 6460
diff changeset
  1875
    if (op->should_profile()) {
cfc616b49f58 6919069: client compiler needs to capture more profile information for tiered work
iveresov
parents: 6460
diff changeset
  1876
      Label not_null;
cfc616b49f58 6919069: client compiler needs to capture more profile information for tiered work
iveresov
parents: 6460
diff changeset
  1877
      __ jccb(Assembler::notEqual, not_null);
cfc616b49f58 6919069: client compiler needs to capture more profile information for tiered work
iveresov
parents: 6460
diff changeset
  1878
      // Object is null; update MDO and exit
cfc616b49f58 6919069: client compiler needs to capture more profile information for tiered work
iveresov
parents: 6460
diff changeset
  1879
      Register mdo  = klass_RInfo;
13728
882756847a04 6964458: Reimplement class meta-data storage to use native memory
coleenp
parents: 13391
diff changeset
  1880
      __ mov_metadata(mdo, md->constant_encoding());
6461
cfc616b49f58 6919069: client compiler needs to capture more profile information for tiered work
iveresov
parents: 6460
diff changeset
  1881
      Address data_addr(mdo, md->byte_offset_of_slot(data, DataLayout::header_offset()));
cfc616b49f58 6919069: client compiler needs to capture more profile information for tiered work
iveresov
parents: 6460
diff changeset
  1882
      int header_bits = DataLayout::flag_mask_to_header_mask(BitData::null_seen_byte_constant());
cfc616b49f58 6919069: client compiler needs to capture more profile information for tiered work
iveresov
parents: 6460
diff changeset
  1883
      __ orl(data_addr, header_bits);
cfc616b49f58 6919069: client compiler needs to capture more profile information for tiered work
iveresov
parents: 6460
diff changeset
  1884
      __ jmp(done);
cfc616b49f58 6919069: client compiler needs to capture more profile information for tiered work
iveresov
parents: 6460
diff changeset
  1885
      __ bind(not_null);
cfc616b49f58 6919069: client compiler needs to capture more profile information for tiered work
iveresov
parents: 6460
diff changeset
  1886
    } else {
cfc616b49f58 6919069: client compiler needs to capture more profile information for tiered work
iveresov
parents: 6460
diff changeset
  1887
      __ jcc(Assembler::equal, done);
cfc616b49f58 6919069: client compiler needs to capture more profile information for tiered work
iveresov
parents: 6460
diff changeset
  1888
    }
cfc616b49f58 6919069: client compiler needs to capture more profile information for tiered work
iveresov
parents: 6460
diff changeset
  1889
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1890
    add_debug_info_for_null_check_here(op->info_for_exception());
7427
d7b79a367474 6985015: C1 needs to support compressed oops
iveresov
parents: 7397
diff changeset
  1891
    __ load_klass(k_RInfo, array);
d7b79a367474 6985015: C1 needs to support compressed oops
iveresov
parents: 7397
diff changeset
  1892
    __ load_klass(klass_RInfo, value);
d7b79a367474 6985015: C1 needs to support compressed oops
iveresov
parents: 7397
diff changeset
  1893
d7b79a367474 6985015: C1 needs to support compressed oops
iveresov
parents: 7397
diff changeset
  1894
    // get instance klass (it's already uncompressed)
13952
e3cf184080bc 8000213: NPG: Should have renamed arrayKlass and typeArrayKlass
coleenp
parents: 13886
diff changeset
  1895
    __ movptr(k_RInfo, Address(k_RInfo, ObjArrayKlass::element_klass_offset()));
2256
82d4e10b7c6b 6813212: factor duplicated assembly code for general subclass check (for 6655638)
jrose
parents: 2148
diff changeset
  1896
    // perform the fast part of the checking logic
6461
cfc616b49f58 6919069: client compiler needs to capture more profile information for tiered work
iveresov
parents: 6460
diff changeset
  1897
    __ check_klass_subtype_fast_path(klass_RInfo, k_RInfo, Rtmp1, success_target, failure_target, NULL);
2256
82d4e10b7c6b 6813212: factor duplicated assembly code for general subclass check (for 6655638)
jrose
parents: 2148
diff changeset
  1898
    // call out-of-line instance of __ check_klass_subtype_slow_path(...):
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1899
    __ push(klass_RInfo);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1900
    __ push(k_RInfo);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1901
    __ call(RuntimeAddress(Runtime1::entry_for(Runtime1::slow_subtype_check_id)));
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1902
    __ pop(klass_RInfo);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1903
    __ pop(k_RInfo);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1904
    // result is a boolean
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1905
    __ cmpl(k_RInfo, 0);
6461
cfc616b49f58 6919069: client compiler needs to capture more profile information for tiered work
iveresov
parents: 6460
diff changeset
  1906
    __ jcc(Assembler::equal, *failure_target);
cfc616b49f58 6919069: client compiler needs to capture more profile information for tiered work
iveresov
parents: 6460
diff changeset
  1907
    // fall through to the success case
cfc616b49f58 6919069: client compiler needs to capture more profile information for tiered work
iveresov
parents: 6460
diff changeset
  1908
cfc616b49f58 6919069: client compiler needs to capture more profile information for tiered work
iveresov
parents: 6460
diff changeset
  1909
    if (op->should_profile()) {
cfc616b49f58 6919069: client compiler needs to capture more profile information for tiered work
iveresov
parents: 6460
diff changeset
  1910
      Register mdo  = klass_RInfo, recv = k_RInfo;
cfc616b49f58 6919069: client compiler needs to capture more profile information for tiered work
iveresov
parents: 6460
diff changeset
  1911
      __ bind(profile_cast_success);
13728
882756847a04 6964458: Reimplement class meta-data storage to use native memory
coleenp
parents: 13391
diff changeset
  1912
      __ mov_metadata(mdo, md->constant_encoding());
7427
d7b79a367474 6985015: C1 needs to support compressed oops
iveresov
parents: 7397
diff changeset
  1913
      __ load_klass(recv, value);
6461
cfc616b49f58 6919069: client compiler needs to capture more profile information for tiered work
iveresov
parents: 6460
diff changeset
  1914
      Label update_done;
cfc616b49f58 6919069: client compiler needs to capture more profile information for tiered work
iveresov
parents: 6460
diff changeset
  1915
      type_profile_helper(mdo, md, data, recv, &done);
cfc616b49f58 6919069: client compiler needs to capture more profile information for tiered work
iveresov
parents: 6460
diff changeset
  1916
      __ jmpb(done);
cfc616b49f58 6919069: client compiler needs to capture more profile information for tiered work
iveresov
parents: 6460
diff changeset
  1917
cfc616b49f58 6919069: client compiler needs to capture more profile information for tiered work
iveresov
parents: 6460
diff changeset
  1918
      __ bind(profile_cast_failure);
13728
882756847a04 6964458: Reimplement class meta-data storage to use native memory
coleenp
parents: 13391
diff changeset
  1919
      __ mov_metadata(mdo, md->constant_encoding());
6461
cfc616b49f58 6919069: client compiler needs to capture more profile information for tiered work
iveresov
parents: 6460
diff changeset
  1920
      Address counter_addr(mdo, md->byte_offset_of_slot(data, CounterData::count_offset()));
cfc616b49f58 6919069: client compiler needs to capture more profile information for tiered work
iveresov
parents: 6460
diff changeset
  1921
      __ subptr(counter_addr, DataLayout::counter_increment);
cfc616b49f58 6919069: client compiler needs to capture more profile information for tiered work
iveresov
parents: 6460
diff changeset
  1922
      __ jmp(*stub->entry());
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1923
    }
6461
cfc616b49f58 6919069: client compiler needs to capture more profile information for tiered work
iveresov
parents: 6460
diff changeset
  1924
cfc616b49f58 6919069: client compiler needs to capture more profile information for tiered work
iveresov
parents: 6460
diff changeset
  1925
    __ bind(done);
cfc616b49f58 6919069: client compiler needs to capture more profile information for tiered work
iveresov
parents: 6460
diff changeset
  1926
  } else
cfc616b49f58 6919069: client compiler needs to capture more profile information for tiered work
iveresov
parents: 6460
diff changeset
  1927
    if (code == lir_checkcast) {
cfc616b49f58 6919069: client compiler needs to capture more profile information for tiered work
iveresov
parents: 6460
diff changeset
  1928
      Register obj = op->object()->as_register();
cfc616b49f58 6919069: client compiler needs to capture more profile information for tiered work
iveresov
parents: 6460
diff changeset
  1929
      Register dst = op->result_opr()->as_register();
cfc616b49f58 6919069: client compiler needs to capture more profile information for tiered work
iveresov
parents: 6460
diff changeset
  1930
      Label success;
cfc616b49f58 6919069: client compiler needs to capture more profile information for tiered work
iveresov
parents: 6460
diff changeset
  1931
      emit_typecheck_helper(op, &success, op->stub()->entry(), &success);
cfc616b49f58 6919069: client compiler needs to capture more profile information for tiered work
iveresov
parents: 6460
diff changeset
  1932
      __ bind(success);
cfc616b49f58 6919069: client compiler needs to capture more profile information for tiered work
iveresov
parents: 6460
diff changeset
  1933
      if (dst != obj) {
cfc616b49f58 6919069: client compiler needs to capture more profile information for tiered work
iveresov
parents: 6460
diff changeset
  1934
        __ mov(dst, obj);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1935
      }
6461
cfc616b49f58 6919069: client compiler needs to capture more profile information for tiered work
iveresov
parents: 6460
diff changeset
  1936
    } else
cfc616b49f58 6919069: client compiler needs to capture more profile information for tiered work
iveresov
parents: 6460
diff changeset
  1937
      if (code == lir_instanceof) {
cfc616b49f58 6919069: client compiler needs to capture more profile information for tiered work
iveresov
parents: 6460
diff changeset
  1938
        Register obj = op->object()->as_register();
cfc616b49f58 6919069: client compiler needs to capture more profile information for tiered work
iveresov
parents: 6460
diff changeset
  1939
        Register dst = op->result_opr()->as_register();
cfc616b49f58 6919069: client compiler needs to capture more profile information for tiered work
iveresov
parents: 6460
diff changeset
  1940
        Label success, failure, done;
cfc616b49f58 6919069: client compiler needs to capture more profile information for tiered work
iveresov
parents: 6460
diff changeset
  1941
        emit_typecheck_helper(op, &success, &failure, &failure);
cfc616b49f58 6919069: client compiler needs to capture more profile information for tiered work
iveresov
parents: 6460
diff changeset
  1942
        __ bind(failure);
cfc616b49f58 6919069: client compiler needs to capture more profile information for tiered work
iveresov
parents: 6460
diff changeset
  1943
        __ xorptr(dst, dst);
cfc616b49f58 6919069: client compiler needs to capture more profile information for tiered work
iveresov
parents: 6460
diff changeset
  1944
        __ jmpb(done);
cfc616b49f58 6919069: client compiler needs to capture more profile information for tiered work
iveresov
parents: 6460
diff changeset
  1945
        __ bind(success);
cfc616b49f58 6919069: client compiler needs to capture more profile information for tiered work
iveresov
parents: 6460
diff changeset
  1946
        __ movptr(dst, 1);
cfc616b49f58 6919069: client compiler needs to capture more profile information for tiered work
iveresov
parents: 6460
diff changeset
  1947
        __ bind(done);
cfc616b49f58 6919069: client compiler needs to capture more profile information for tiered work
iveresov
parents: 6460
diff changeset
  1948
      } else {
cfc616b49f58 6919069: client compiler needs to capture more profile information for tiered work
iveresov
parents: 6460
diff changeset
  1949
        ShouldNotReachHere();
2256
82d4e10b7c6b 6813212: factor duplicated assembly code for general subclass check (for 6655638)
jrose
parents: 2148
diff changeset
  1950
      }
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1951
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1952
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1953
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1954
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1955
void LIR_Assembler::emit_compare_and_swap(LIR_OpCompareAndSwap* op) {
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1956
  if (LP64_ONLY(false &&) op->code() == lir_cas_long && VM_Version::supports_cx8()) {
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1957
    assert(op->cmp_value()->as_register_lo() == rax, "wrong register");
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1958
    assert(op->cmp_value()->as_register_hi() == rdx, "wrong register");
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1959
    assert(op->new_value()->as_register_lo() == rbx, "wrong register");
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1960
    assert(op->new_value()->as_register_hi() == rcx, "wrong register");
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1961
    Register addr = op->addr()->as_register();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1962
    if (os::is_MP()) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1963
      __ lock();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1964
    }
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1965
    NOT_LP64(__ cmpxchg8(Address(addr, 0)));
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1966
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1967
  } else if (op->code() == lir_cas_int || op->code() == lir_cas_obj ) {
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1968
    NOT_LP64(assert(op->addr()->is_single_cpu(), "must be single");)
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1969
    Register addr = (op->addr()->is_single_cpu() ? op->addr()->as_register() : op->addr()->as_register_lo());
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1970
    Register newval = op->new_value()->as_register();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1971
    Register cmpval = op->cmp_value()->as_register();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1972
    assert(cmpval == rax, "wrong register");
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1973
    assert(newval != NULL, "new val must be register");
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1974
    assert(cmpval != newval, "cmp and new values must be in different registers");
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1975
    assert(cmpval != addr, "cmp and addr must be in different registers");
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1976
    assert(newval != addr, "new value and addr must be in different registers");
7427
d7b79a367474 6985015: C1 needs to support compressed oops
iveresov
parents: 7397
diff changeset
  1977
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1978
    if ( op->code() == lir_cas_obj) {
7427
d7b79a367474 6985015: C1 needs to support compressed oops
iveresov
parents: 7397
diff changeset
  1979
#ifdef _LP64
d7b79a367474 6985015: C1 needs to support compressed oops
iveresov
parents: 7397
diff changeset
  1980
      if (UseCompressedOops) {
d7b79a367474 6985015: C1 needs to support compressed oops
iveresov
parents: 7397
diff changeset
  1981
        __ encode_heap_oop(cmpval);
7438
6e2a9ad88dba 7005241: C1: SEGV in java.util.concurrent.LinkedTransferQueue.xfer() with compressed oops
iveresov
parents: 7432
diff changeset
  1982
        __ mov(rscratch1, newval);
6e2a9ad88dba 7005241: C1: SEGV in java.util.concurrent.LinkedTransferQueue.xfer() with compressed oops
iveresov
parents: 7432
diff changeset
  1983
        __ encode_heap_oop(rscratch1);
7427
d7b79a367474 6985015: C1 needs to support compressed oops
iveresov
parents: 7397
diff changeset
  1984
        if (os::is_MP()) {
d7b79a367474 6985015: C1 needs to support compressed oops
iveresov
parents: 7397
diff changeset
  1985
          __ lock();
d7b79a367474 6985015: C1 needs to support compressed oops
iveresov
parents: 7397
diff changeset
  1986
        }
7438
6e2a9ad88dba 7005241: C1: SEGV in java.util.concurrent.LinkedTransferQueue.xfer() with compressed oops
iveresov
parents: 7432
diff changeset
  1987
        // cmpval (rax) is implicitly used by this instruction
6e2a9ad88dba 7005241: C1: SEGV in java.util.concurrent.LinkedTransferQueue.xfer() with compressed oops
iveresov
parents: 7432
diff changeset
  1988
        __ cmpxchgl(rscratch1, Address(addr, 0));
7427
d7b79a367474 6985015: C1 needs to support compressed oops
iveresov
parents: 7397
diff changeset
  1989
      } else
d7b79a367474 6985015: C1 needs to support compressed oops
iveresov
parents: 7397
diff changeset
  1990
#endif
d7b79a367474 6985015: C1 needs to support compressed oops
iveresov
parents: 7397
diff changeset
  1991
      {
d7b79a367474 6985015: C1 needs to support compressed oops
iveresov
parents: 7397
diff changeset
  1992
        if (os::is_MP()) {
d7b79a367474 6985015: C1 needs to support compressed oops
iveresov
parents: 7397
diff changeset
  1993
          __ lock();
d7b79a367474 6985015: C1 needs to support compressed oops
iveresov
parents: 7397
diff changeset
  1994
        }
d7b79a367474 6985015: C1 needs to support compressed oops
iveresov
parents: 7397
diff changeset
  1995
        __ cmpxchgptr(newval, Address(addr, 0));
d7b79a367474 6985015: C1 needs to support compressed oops
iveresov
parents: 7397
diff changeset
  1996
      }
d7b79a367474 6985015: C1 needs to support compressed oops
iveresov
parents: 7397
diff changeset
  1997
    } else {
d7b79a367474 6985015: C1 needs to support compressed oops
iveresov
parents: 7397
diff changeset
  1998
      assert(op->code() == lir_cas_int, "lir_cas_int expected");
d7b79a367474 6985015: C1 needs to support compressed oops
iveresov
parents: 7397
diff changeset
  1999
      if (os::is_MP()) {
d7b79a367474 6985015: C1 needs to support compressed oops
iveresov
parents: 7397
diff changeset
  2000
        __ lock();
d7b79a367474 6985015: C1 needs to support compressed oops
iveresov
parents: 7397
diff changeset
  2001
      }
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2002
      __ cmpxchgl(newval, Address(addr, 0));
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2003
    }
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2004
#ifdef _LP64
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2005
  } else if (op->code() == lir_cas_long) {
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2006
    Register addr = (op->addr()->is_single_cpu() ? op->addr()->as_register() : op->addr()->as_register_lo());
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2007
    Register newval = op->new_value()->as_register_lo();
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2008
    Register cmpval = op->cmp_value()->as_register_lo();
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2009
    assert(cmpval == rax, "wrong register");
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2010
    assert(newval != NULL, "new val must be register");
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2011
    assert(cmpval != newval, "cmp and new values must be in different registers");
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2012
    assert(cmpval != addr, "cmp and addr must be in different registers");
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2013
    assert(newval != addr, "new value and addr must be in different registers");
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2014
    if (os::is_MP()) {
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2015
      __ lock();
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2016
    }
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2017
    __ cmpxchgq(newval, Address(addr, 0));
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2018
#endif // _LP64
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2019
  } else {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2020
    Unimplemented();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2021
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2022
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2023
7713
1e06d2419258 7009231: C1: Incorrect CAS code for longs on SPARC 32bit
iveresov
parents: 7438
diff changeset
  2024
void LIR_Assembler::cmove(LIR_Condition condition, LIR_Opr opr1, LIR_Opr opr2, LIR_Opr result, BasicType type) {
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2025
  Assembler::Condition acond, ncond;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2026
  switch (condition) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2027
    case lir_cond_equal:        acond = Assembler::equal;        ncond = Assembler::notEqual;     break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2028
    case lir_cond_notEqual:     acond = Assembler::notEqual;     ncond = Assembler::equal;        break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2029
    case lir_cond_less:         acond = Assembler::less;         ncond = Assembler::greaterEqual; break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2030
    case lir_cond_lessEqual:    acond = Assembler::lessEqual;    ncond = Assembler::greater;      break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2031
    case lir_cond_greaterEqual: acond = Assembler::greaterEqual; ncond = Assembler::less;         break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2032
    case lir_cond_greater:      acond = Assembler::greater;      ncond = Assembler::lessEqual;    break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2033
    case lir_cond_belowEqual:   acond = Assembler::belowEqual;   ncond = Assembler::above;        break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2034
    case lir_cond_aboveEqual:   acond = Assembler::aboveEqual;   ncond = Assembler::below;        break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2035
    default:                    ShouldNotReachHere();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2036
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2037
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2038
  if (opr1->is_cpu_register()) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2039
    reg2reg(opr1, result);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2040
  } else if (opr1->is_stack()) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2041
    stack2reg(opr1, result, result->type());
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2042
  } else if (opr1->is_constant()) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2043
    const2reg(opr1, result, lir_patch_none, NULL);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2044
  } else {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2045
    ShouldNotReachHere();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2046
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2047
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2048
  if (VM_Version::supports_cmov() && !opr2->is_constant()) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2049
    // optimized version that does not require a branch
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2050
    if (opr2->is_single_cpu()) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2051
      assert(opr2->cpu_regnr() != result->cpu_regnr(), "opr2 already overwritten by previous move");
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2052
      __ cmov(ncond, result->as_register(), opr2->as_register());
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2053
    } else if (opr2->is_double_cpu()) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2054
      assert(opr2->cpu_regnrLo() != result->cpu_regnrLo() && opr2->cpu_regnrLo() != result->cpu_regnrHi(), "opr2 already overwritten by previous move");
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2055
      assert(opr2->cpu_regnrHi() != result->cpu_regnrLo() && opr2->cpu_regnrHi() != result->cpu_regnrHi(), "opr2 already overwritten by previous move");
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2056
      __ cmovptr(ncond, result->as_register_lo(), opr2->as_register_lo());
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2057
      NOT_LP64(__ cmovptr(ncond, result->as_register_hi(), opr2->as_register_hi());)
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2058
    } else if (opr2->is_single_stack()) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2059
      __ cmovl(ncond, result->as_register(), frame_map()->address_for_slot(opr2->single_stack_ix()));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2060
    } else if (opr2->is_double_stack()) {
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2061
      __ cmovptr(ncond, result->as_register_lo(), frame_map()->address_for_slot(opr2->double_stack_ix(), lo_word_offset_in_bytes));
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2062
      NOT_LP64(__ cmovptr(ncond, result->as_register_hi(), frame_map()->address_for_slot(opr2->double_stack_ix(), hi_word_offset_in_bytes));)
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2063
    } else {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2064
      ShouldNotReachHere();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2065
    }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2066
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2067
  } else {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2068
    Label skip;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2069
    __ jcc (acond, skip);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2070
    if (opr2->is_cpu_register()) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2071
      reg2reg(opr2, result);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2072
    } else if (opr2->is_stack()) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2073
      stack2reg(opr2, result, result->type());
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2074
    } else if (opr2->is_constant()) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2075
      const2reg(opr2, result, lir_patch_none, NULL);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2076
    } else {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2077
      ShouldNotReachHere();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2078
    }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2079
    __ bind(skip);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2080
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2081
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2082
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2083
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2084
void LIR_Assembler::arith_op(LIR_Code code, LIR_Opr left, LIR_Opr right, LIR_Opr dest, CodeEmitInfo* info, bool pop_fpu_stack) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2085
  assert(info == NULL, "should never be used, idiv/irem and ldiv/lrem not handled by this method");
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2086
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2087
  if (left->is_single_cpu()) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2088
    assert(left == dest, "left and dest must be equal");
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2089
    Register lreg = left->as_register();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2090
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2091
    if (right->is_single_cpu()) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2092
      // cpu register - cpu register
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2093
      Register rreg = right->as_register();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2094
      switch (code) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2095
        case lir_add: __ addl (lreg, rreg); break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2096
        case lir_sub: __ subl (lreg, rreg); break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2097
        case lir_mul: __ imull(lreg, rreg); break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2098
        default:      ShouldNotReachHere();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2099
      }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2100
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2101
    } else if (right->is_stack()) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2102
      // cpu register - stack
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2103
      Address raddr = frame_map()->address_for_slot(right->single_stack_ix());
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2104
      switch (code) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2105
        case lir_add: __ addl(lreg, raddr); break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2106
        case lir_sub: __ subl(lreg, raddr); break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2107
        default:      ShouldNotReachHere();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2108
      }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2109
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2110
    } else if (right->is_constant()) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2111
      // cpu register - constant
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2112
      jint c = right->as_constant_ptr()->as_jint();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2113
      switch (code) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2114
        case lir_add: {
6460
6f5143b00f4c 6984056: C1: incorrect code for integer constant addition on x64
iveresov
parents: 6453
diff changeset
  2115
          __ incrementl(lreg, c);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2116
          break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2117
        }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2118
        case lir_sub: {
6460
6f5143b00f4c 6984056: C1: incorrect code for integer constant addition on x64
iveresov
parents: 6453
diff changeset
  2119
          __ decrementl(lreg, c);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2120
          break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2121
        }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2122
        default: ShouldNotReachHere();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2123
      }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2124
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2125
    } else {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2126
      ShouldNotReachHere();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2127
    }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2128
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2129
  } else if (left->is_double_cpu()) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2130
    assert(left == dest, "left and dest must be equal");
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2131
    Register lreg_lo = left->as_register_lo();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2132
    Register lreg_hi = left->as_register_hi();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2133
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2134
    if (right->is_double_cpu()) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2135
      // cpu register - cpu register
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2136
      Register rreg_lo = right->as_register_lo();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2137
      Register rreg_hi = right->as_register_hi();
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2138
      NOT_LP64(assert_different_registers(lreg_lo, lreg_hi, rreg_lo, rreg_hi));
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2139
      LP64_ONLY(assert_different_registers(lreg_lo, rreg_lo));
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2140
      switch (code) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2141
        case lir_add:
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2142
          __ addptr(lreg_lo, rreg_lo);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2143
          NOT_LP64(__ adcl(lreg_hi, rreg_hi));
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2144
          break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2145
        case lir_sub:
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2146
          __ subptr(lreg_lo, rreg_lo);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2147
          NOT_LP64(__ sbbl(lreg_hi, rreg_hi));
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2148
          break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2149
        case lir_mul:
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2150
#ifdef _LP64
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2151
          __ imulq(lreg_lo, rreg_lo);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2152
#else
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2153
          assert(lreg_lo == rax && lreg_hi == rdx, "must be");
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2154
          __ imull(lreg_hi, rreg_lo);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2155
          __ imull(rreg_hi, lreg_lo);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2156
          __ addl (rreg_hi, lreg_hi);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2157
          __ mull (rreg_lo);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2158
          __ addl (lreg_hi, rreg_hi);
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2159
#endif // _LP64
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2160
          break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2161
        default:
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2162
          ShouldNotReachHere();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2163
      }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2164
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2165
    } else if (right->is_constant()) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2166
      // cpu register - constant
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2167
#ifdef _LP64
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2168
      jlong c = right->as_constant_ptr()->as_jlong_bits();
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2169
      __ movptr(r10, (intptr_t) c);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2170
      switch (code) {
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2171
        case lir_add:
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2172
          __ addptr(lreg_lo, r10);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2173
          break;
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2174
        case lir_sub:
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2175
          __ subptr(lreg_lo, r10);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2176
          break;
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2177
        default:
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2178
          ShouldNotReachHere();
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2179
      }
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2180
#else
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2181
      jint c_lo = right->as_constant_ptr()->as_jint_lo();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2182
      jint c_hi = right->as_constant_ptr()->as_jint_hi();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2183
      switch (code) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2184
        case lir_add:
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2185
          __ addptr(lreg_lo, c_lo);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2186
          __ adcl(lreg_hi, c_hi);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2187
          break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2188
        case lir_sub:
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2189
          __ subptr(lreg_lo, c_lo);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2190
          __ sbbl(lreg_hi, c_hi);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2191
          break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2192
        default:
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2193
          ShouldNotReachHere();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2194
      }
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2195
#endif // _LP64
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2196
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2197
    } else {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2198
      ShouldNotReachHere();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2199
    }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2200
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2201
  } else if (left->is_single_xmm()) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2202
    assert(left == dest, "left and dest must be equal");
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2203
    XMMRegister lreg = left->as_xmm_float_reg();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2204
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2205
    if (right->is_single_xmm()) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2206
      XMMRegister rreg = right->as_xmm_float_reg();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2207
      switch (code) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2208
        case lir_add: __ addss(lreg, rreg);  break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2209
        case lir_sub: __ subss(lreg, rreg);  break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2210
        case lir_mul_strictfp: // fall through
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2211
        case lir_mul: __ mulss(lreg, rreg);  break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2212
        case lir_div_strictfp: // fall through
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2213
        case lir_div: __ divss(lreg, rreg);  break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2214
        default: ShouldNotReachHere();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2215
      }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2216
    } else {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2217
      Address raddr;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2218
      if (right->is_single_stack()) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2219
        raddr = frame_map()->address_for_slot(right->single_stack_ix());
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2220
      } else if (right->is_constant()) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2221
        // hack for now
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2222
        raddr = __ as_Address(InternalAddress(float_constant(right->as_jfloat())));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2223
      } else {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2224
        ShouldNotReachHere();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2225
      }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2226
      switch (code) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2227
        case lir_add: __ addss(lreg, raddr);  break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2228
        case lir_sub: __ subss(lreg, raddr);  break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2229
        case lir_mul_strictfp: // fall through
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2230
        case lir_mul: __ mulss(lreg, raddr);  break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2231
        case lir_div_strictfp: // fall through
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2232
        case lir_div: __ divss(lreg, raddr);  break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2233
        default: ShouldNotReachHere();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2234
      }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2235
    }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2236
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2237
  } else if (left->is_double_xmm()) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2238
    assert(left == dest, "left and dest must be equal");
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2239
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2240
    XMMRegister lreg = left->as_xmm_double_reg();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2241
    if (right->is_double_xmm()) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2242
      XMMRegister rreg = right->as_xmm_double_reg();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2243
      switch (code) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2244
        case lir_add: __ addsd(lreg, rreg);  break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2245
        case lir_sub: __ subsd(lreg, rreg);  break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2246
        case lir_mul_strictfp: // fall through
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2247
        case lir_mul: __ mulsd(lreg, rreg);  break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2248
        case lir_div_strictfp: // fall through
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2249
        case lir_div: __ divsd(lreg, rreg);  break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2250
        default: ShouldNotReachHere();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2251
      }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2252
    } else {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2253
      Address raddr;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2254
      if (right->is_double_stack()) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2255
        raddr = frame_map()->address_for_slot(right->double_stack_ix());
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2256
      } else if (right->is_constant()) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2257
        // hack for now
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2258
        raddr = __ as_Address(InternalAddress(double_constant(right->as_jdouble())));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2259
      } else {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2260
        ShouldNotReachHere();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2261
      }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2262
      switch (code) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2263
        case lir_add: __ addsd(lreg, raddr);  break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2264
        case lir_sub: __ subsd(lreg, raddr);  break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2265
        case lir_mul_strictfp: // fall through
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2266
        case lir_mul: __ mulsd(lreg, raddr);  break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2267
        case lir_div_strictfp: // fall through
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2268
        case lir_div: __ divsd(lreg, raddr);  break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2269
        default: ShouldNotReachHere();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2270
      }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2271
    }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2272
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2273
  } else if (left->is_single_fpu()) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2274
    assert(dest->is_single_fpu(),  "fpu stack allocation required");
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2275
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2276
    if (right->is_single_fpu()) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2277
      arith_fpu_implementation(code, left->fpu_regnr(), right->fpu_regnr(), dest->fpu_regnr(), pop_fpu_stack);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2278
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2279
    } else {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2280
      assert(left->fpu_regnr() == 0, "left must be on TOS");
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2281
      assert(dest->fpu_regnr() == 0, "dest must be on TOS");
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2282
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2283
      Address raddr;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2284
      if (right->is_single_stack()) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2285
        raddr = frame_map()->address_for_slot(right->single_stack_ix());
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2286
      } else if (right->is_constant()) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2287
        address const_addr = float_constant(right->as_jfloat());
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2288
        assert(const_addr != NULL, "incorrect float/double constant maintainance");
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2289
        // hack for now
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2290
        raddr = __ as_Address(InternalAddress(const_addr));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2291
      } else {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2292
        ShouldNotReachHere();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2293
      }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2294
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2295
      switch (code) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2296
        case lir_add: __ fadd_s(raddr); break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2297
        case lir_sub: __ fsub_s(raddr); break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2298
        case lir_mul_strictfp: // fall through
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2299
        case lir_mul: __ fmul_s(raddr); break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2300
        case lir_div_strictfp: // fall through
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2301
        case lir_div: __ fdiv_s(raddr); break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2302
        default:      ShouldNotReachHere();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2303
      }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2304
    }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2305
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2306
  } else if (left->is_double_fpu()) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2307
    assert(dest->is_double_fpu(),  "fpu stack allocation required");
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2308
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2309
    if (code == lir_mul_strictfp || code == lir_div_strictfp) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2310
      // Double values require special handling for strictfp mul/div on x86
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2311
      __ fld_x(ExternalAddress(StubRoutines::addr_fpu_subnormal_bias1()));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2312
      __ fmulp(left->fpu_regnrLo() + 1);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2313
    }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2314
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2315
    if (right->is_double_fpu()) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2316
      arith_fpu_implementation(code, left->fpu_regnrLo(), right->fpu_regnrLo(), dest->fpu_regnrLo(), pop_fpu_stack);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2317
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2318
    } else {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2319
      assert(left->fpu_regnrLo() == 0, "left must be on TOS");
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2320
      assert(dest->fpu_regnrLo() == 0, "dest must be on TOS");
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2321
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2322
      Address raddr;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2323
      if (right->is_double_stack()) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2324
        raddr = frame_map()->address_for_slot(right->double_stack_ix());
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2325
      } else if (right->is_constant()) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2326
        // hack for now
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2327
        raddr = __ as_Address(InternalAddress(double_constant(right->as_jdouble())));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2328
      } else {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2329
        ShouldNotReachHere();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2330
      }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2331
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2332
      switch (code) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2333
        case lir_add: __ fadd_d(raddr); break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2334
        case lir_sub: __ fsub_d(raddr); break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2335
        case lir_mul_strictfp: // fall through
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2336
        case lir_mul: __ fmul_d(raddr); break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2337
        case lir_div_strictfp: // fall through
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2338
        case lir_div: __ fdiv_d(raddr); break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2339
        default: ShouldNotReachHere();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2340
      }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2341
    }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2342
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2343
    if (code == lir_mul_strictfp || code == lir_div_strictfp) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2344
      // Double values require special handling for strictfp mul/div on x86
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2345
      __ fld_x(ExternalAddress(StubRoutines::addr_fpu_subnormal_bias2()));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2346
      __ fmulp(dest->fpu_regnrLo() + 1);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2347
    }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2348
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2349
  } else if (left->is_single_stack() || left->is_address()) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2350
    assert(left == dest, "left and dest must be equal");
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2351
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2352
    Address laddr;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2353
    if (left->is_single_stack()) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2354
      laddr = frame_map()->address_for_slot(left->single_stack_ix());
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2355
    } else if (left->is_address()) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2356
      laddr = as_Address(left->as_address_ptr());
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2357
    } else {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2358
      ShouldNotReachHere();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2359
    }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2360
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2361
    if (right->is_single_cpu()) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2362
      Register rreg = right->as_register();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2363
      switch (code) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2364
        case lir_add: __ addl(laddr, rreg); break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2365
        case lir_sub: __ subl(laddr, rreg); break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2366
        default:      ShouldNotReachHere();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2367
      }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2368
    } else if (right->is_constant()) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2369
      jint c = right->as_constant_ptr()->as_jint();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2370
      switch (code) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2371
        case lir_add: {
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2372
          __ incrementl(laddr, c);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2373
          break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2374
        }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2375
        case lir_sub: {
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2376
          __ decrementl(laddr, c);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2377
          break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2378
        }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2379
        default: ShouldNotReachHere();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2380
      }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2381
    } else {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2382
      ShouldNotReachHere();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2383
    }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2384
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2385
  } else {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2386
    ShouldNotReachHere();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2387
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2388
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2389
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2390
void LIR_Assembler::arith_fpu_implementation(LIR_Code code, int left_index, int right_index, int dest_index, bool pop_fpu_stack) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2391
  assert(pop_fpu_stack  || (left_index     == dest_index || right_index     == dest_index), "invalid LIR");
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2392
  assert(!pop_fpu_stack || (left_index - 1 == dest_index || right_index - 1 == dest_index), "invalid LIR");
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2393
  assert(left_index == 0 || right_index == 0, "either must be on top of stack");
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2394
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2395
  bool left_is_tos = (left_index == 0);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2396
  bool dest_is_tos = (dest_index == 0);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2397
  int non_tos_index = (left_is_tos ? right_index : left_index);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2398
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2399
  switch (code) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2400
    case lir_add:
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2401
      if (pop_fpu_stack)       __ faddp(non_tos_index);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2402
      else if (dest_is_tos)    __ fadd (non_tos_index);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2403
      else                     __ fadda(non_tos_index);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2404
      break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2405
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2406
    case lir_sub:
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2407
      if (left_is_tos) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2408
        if (pop_fpu_stack)     __ fsubrp(non_tos_index);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2409
        else if (dest_is_tos)  __ fsub  (non_tos_index);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2410
        else                   __ fsubra(non_tos_index);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2411
      } else {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2412
        if (pop_fpu_stack)     __ fsubp (non_tos_index);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2413
        else if (dest_is_tos)  __ fsubr (non_tos_index);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2414
        else                   __ fsuba (non_tos_index);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2415
      }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2416
      break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2417
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2418
    case lir_mul_strictfp: // fall through
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2419
    case lir_mul:
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2420
      if (pop_fpu_stack)       __ fmulp(non_tos_index);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2421
      else if (dest_is_tos)    __ fmul (non_tos_index);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2422
      else                     __ fmula(non_tos_index);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2423
      break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2424
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2425
    case lir_div_strictfp: // fall through
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2426
    case lir_div:
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2427
      if (left_is_tos) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2428
        if (pop_fpu_stack)     __ fdivrp(non_tos_index);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2429
        else if (dest_is_tos)  __ fdiv  (non_tos_index);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2430
        else                   __ fdivra(non_tos_index);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2431
      } else {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2432
        if (pop_fpu_stack)     __ fdivp (non_tos_index);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2433
        else if (dest_is_tos)  __ fdivr (non_tos_index);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2434
        else                   __ fdiva (non_tos_index);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2435
      }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2436
      break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2437
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2438
    case lir_rem:
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2439
      assert(left_is_tos && dest_is_tos && right_index == 1, "must be guaranteed by FPU stack allocation");
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2440
      __ fremr(noreg);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2441
      break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2442
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2443
    default:
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2444
      ShouldNotReachHere();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2445
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2446
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2447
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2448
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2449
void LIR_Assembler::intrinsic_op(LIR_Code code, LIR_Opr value, LIR_Opr unused, LIR_Opr dest, LIR_Op* op) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2450
  if (value->is_double_xmm()) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2451
    switch(code) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2452
      case lir_abs :
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2453
        {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2454
          if (dest->as_xmm_double_reg() != value->as_xmm_double_reg()) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2455
            __ movdbl(dest->as_xmm_double_reg(), value->as_xmm_double_reg());
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2456
          }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2457
          __ andpd(dest->as_xmm_double_reg(),
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2458
                    ExternalAddress((address)double_signmask_pool));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2459
        }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2460
        break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2461
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2462
      case lir_sqrt: __ sqrtsd(dest->as_xmm_double_reg(), value->as_xmm_double_reg()); break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2463
      // all other intrinsics are not available in the SSE instruction set, so FPU is used
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2464
      default      : ShouldNotReachHere();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2465
    }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2466
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2467
  } else if (value->is_double_fpu()) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2468
    assert(value->fpu_regnrLo() == 0 && dest->fpu_regnrLo() == 0, "both must be on TOS");
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2469
    switch(code) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2470
      case lir_log   : __ flog() ; break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2471
      case lir_log10 : __ flog10() ; break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2472
      case lir_abs   : __ fabs() ; break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2473
      case lir_sqrt  : __ fsqrt(); break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2474
      case lir_sin   :
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2475
        // Should consider not saving rbx, if not necessary
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2476
        __ trigfunc('s', op->as_Op2()->fpu_stack_size());
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2477
        break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2478
      case lir_cos :
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2479
        // Should consider not saving rbx, if not necessary
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2480
        assert(op->as_Op2()->fpu_stack_size() <= 6, "sin and cos need two free stack slots");
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2481
        __ trigfunc('c', op->as_Op2()->fpu_stack_size());
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2482
        break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2483
      case lir_tan :
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2484
        // Should consider not saving rbx, if not necessary
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2485
        __ trigfunc('t', op->as_Op2()->fpu_stack_size());
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2486
        break;
12739
09f26b73ae66 7133857: exp() and pow() should use the x87 ISA on x86
roland
parents: 12623
diff changeset
  2487
      case lir_exp :
09f26b73ae66 7133857: exp() and pow() should use the x87 ISA on x86
roland
parents: 12623
diff changeset
  2488
        __ exp_with_fallback(op->as_Op2()->fpu_stack_size());
09f26b73ae66 7133857: exp() and pow() should use the x87 ISA on x86
roland
parents: 12623
diff changeset
  2489
        break;
09f26b73ae66 7133857: exp() and pow() should use the x87 ISA on x86
roland
parents: 12623
diff changeset
  2490
      case lir_pow :
09f26b73ae66 7133857: exp() and pow() should use the x87 ISA on x86
roland
parents: 12623
diff changeset
  2491
        __ pow_with_fallback(op->as_Op2()->fpu_stack_size());
09f26b73ae66 7133857: exp() and pow() should use the x87 ISA on x86
roland
parents: 12623
diff changeset
  2492
        break;
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2493
      default      : ShouldNotReachHere();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2494
    }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2495
  } else {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2496
    Unimplemented();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2497
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2498
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2499
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2500
void LIR_Assembler::logic_op(LIR_Code code, LIR_Opr left, LIR_Opr right, LIR_Opr dst) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2501
  // assert(left->destroys_register(), "check");
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2502
  if (left->is_single_cpu()) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2503
    Register reg = left->as_register();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2504
    if (right->is_constant()) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2505
      int val = right->as_constant_ptr()->as_jint();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2506
      switch (code) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2507
        case lir_logic_and: __ andl (reg, val); break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2508
        case lir_logic_or:  __ orl  (reg, val); break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2509
        case lir_logic_xor: __ xorl (reg, val); break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2510
        default: ShouldNotReachHere();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2511
      }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2512
    } else if (right->is_stack()) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2513
      // added support for stack operands
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2514
      Address raddr = frame_map()->address_for_slot(right->single_stack_ix());
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2515
      switch (code) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2516
        case lir_logic_and: __ andl (reg, raddr); break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2517
        case lir_logic_or:  __ orl  (reg, raddr); break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2518
        case lir_logic_xor: __ xorl (reg, raddr); break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2519
        default: ShouldNotReachHere();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2520
      }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2521
    } else {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2522
      Register rright = right->as_register();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2523
      switch (code) {
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2524
        case lir_logic_and: __ andptr (reg, rright); break;
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2525
        case lir_logic_or : __ orptr  (reg, rright); break;
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2526
        case lir_logic_xor: __ xorptr (reg, rright); break;
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2527
        default: ShouldNotReachHere();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2528
      }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2529
    }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2530
    move_regs(reg, dst->as_register());
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2531
  } else {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2532
    Register l_lo = left->as_register_lo();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2533
    Register l_hi = left->as_register_hi();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2534
    if (right->is_constant()) {
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2535
#ifdef _LP64
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2536
      __ mov64(rscratch1, right->as_constant_ptr()->as_jlong());
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2537
      switch (code) {
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2538
        case lir_logic_and:
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2539
          __ andq(l_lo, rscratch1);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2540
          break;
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2541
        case lir_logic_or:
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2542
          __ orq(l_lo, rscratch1);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2543
          break;
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2544
        case lir_logic_xor:
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2545
          __ xorq(l_lo, rscratch1);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2546
          break;
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2547
        default: ShouldNotReachHere();
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2548
      }
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2549
#else
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2550
      int r_lo = right->as_constant_ptr()->as_jint_lo();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2551
      int r_hi = right->as_constant_ptr()->as_jint_hi();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2552
      switch (code) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2553
        case lir_logic_and:
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2554
          __ andl(l_lo, r_lo);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2555
          __ andl(l_hi, r_hi);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2556
          break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2557
        case lir_logic_or:
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2558
          __ orl(l_lo, r_lo);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2559
          __ orl(l_hi, r_hi);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2560
          break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2561
        case lir_logic_xor:
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2562
          __ xorl(l_lo, r_lo);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2563
          __ xorl(l_hi, r_hi);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2564
          break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2565
        default: ShouldNotReachHere();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2566
      }
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2567
#endif // _LP64
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2568
    } else {
5695
7fbbde5b4e3e 6955349: C1: Make G1 barriers work with x64
iveresov
parents: 5687
diff changeset
  2569
#ifdef _LP64
7fbbde5b4e3e 6955349: C1: Make G1 barriers work with x64
iveresov
parents: 5687
diff changeset
  2570
      Register r_lo;
7fbbde5b4e3e 6955349: C1: Make G1 barriers work with x64
iveresov
parents: 5687
diff changeset
  2571
      if (right->type() == T_OBJECT || right->type() == T_ARRAY) {
7fbbde5b4e3e 6955349: C1: Make G1 barriers work with x64
iveresov
parents: 5687
diff changeset
  2572
        r_lo = right->as_register();
7fbbde5b4e3e 6955349: C1: Make G1 barriers work with x64
iveresov
parents: 5687
diff changeset
  2573
      } else {
7fbbde5b4e3e 6955349: C1: Make G1 barriers work with x64
iveresov
parents: 5687
diff changeset
  2574
        r_lo = right->as_register_lo();
7fbbde5b4e3e 6955349: C1: Make G1 barriers work with x64
iveresov
parents: 5687
diff changeset
  2575
      }
7fbbde5b4e3e 6955349: C1: Make G1 barriers work with x64
iveresov
parents: 5687
diff changeset
  2576
#else
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2577
      Register r_lo = right->as_register_lo();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2578
      Register r_hi = right->as_register_hi();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2579
      assert(l_lo != r_hi, "overwriting registers");
5695
7fbbde5b4e3e 6955349: C1: Make G1 barriers work with x64
iveresov
parents: 5687
diff changeset
  2580
#endif
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2581
      switch (code) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2582
        case lir_logic_and:
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2583
          __ andptr(l_lo, r_lo);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2584
          NOT_LP64(__ andptr(l_hi, r_hi);)
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2585
          break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2586
        case lir_logic_or:
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2587
          __ orptr(l_lo, r_lo);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2588
          NOT_LP64(__ orptr(l_hi, r_hi);)
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2589
          break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2590
        case lir_logic_xor:
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2591
          __ xorptr(l_lo, r_lo);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2592
          NOT_LP64(__ xorptr(l_hi, r_hi);)
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2593
          break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2594
        default: ShouldNotReachHere();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2595
      }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2596
    }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2597
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2598
    Register dst_lo = dst->as_register_lo();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2599
    Register dst_hi = dst->as_register_hi();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2600
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2601
#ifdef _LP64
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2602
    move_regs(l_lo, dst_lo);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2603
#else
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2604
    if (dst_lo == l_hi) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2605
      assert(dst_hi != l_lo, "overwriting registers");
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2606
      move_regs(l_hi, dst_hi);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2607
      move_regs(l_lo, dst_lo);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2608
    } else {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2609
      assert(dst_lo != l_hi, "overwriting registers");
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2610
      move_regs(l_lo, dst_lo);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2611
      move_regs(l_hi, dst_hi);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2612
    }
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2613
#endif // _LP64
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2614
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2615
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2616
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2617
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2618
// we assume that rax, and rdx can be overwritten
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2619
void LIR_Assembler::arithmetic_idiv(LIR_Code code, LIR_Opr left, LIR_Opr right, LIR_Opr temp, LIR_Opr result, CodeEmitInfo* info) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2620
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2621
  assert(left->is_single_cpu(),   "left must be register");
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2622
  assert(right->is_single_cpu() || right->is_constant(),  "right must be register or constant");
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2623
  assert(result->is_single_cpu(), "result must be register");
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2624
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2625
  //  assert(left->destroys_register(), "check");
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2626
  //  assert(right->destroys_register(), "check");
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2627
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2628
  Register lreg = left->as_register();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2629
  Register dreg = result->as_register();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2630
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2631
  if (right->is_constant()) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2632
    int divisor = right->as_constant_ptr()->as_jint();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2633
    assert(divisor > 0 && is_power_of_2(divisor), "must be");
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2634
    if (code == lir_idiv) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2635
      assert(lreg == rax, "must be rax,");
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2636
      assert(temp->as_register() == rdx, "tmp register must be rdx");
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2637
      __ cdql(); // sign extend into rdx:rax
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2638
      if (divisor == 2) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2639
        __ subl(lreg, rdx);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2640
      } else {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2641
        __ andl(rdx, divisor - 1);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2642
        __ addl(lreg, rdx);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2643
      }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2644
      __ sarl(lreg, log2_intptr(divisor));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2645
      move_regs(lreg, dreg);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2646
    } else if (code == lir_irem) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2647
      Label done;
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2648
      __ mov(dreg, lreg);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2649
      __ andl(dreg, 0x80000000 | (divisor - 1));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2650
      __ jcc(Assembler::positive, done);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2651
      __ decrement(dreg);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2652
      __ orl(dreg, ~(divisor - 1));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2653
      __ increment(dreg);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2654
      __ bind(done);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2655
    } else {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2656
      ShouldNotReachHere();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2657
    }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2658
  } else {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2659
    Register rreg = right->as_register();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2660
    assert(lreg == rax, "left register must be rax,");
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2661
    assert(rreg != rdx, "right register must not be rdx");
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2662
    assert(temp->as_register() == rdx, "tmp register must be rdx");
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2663
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2664
    move_regs(lreg, rax);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2665
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2666
    int idivl_offset = __ corrected_idivl(rreg);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2667
    add_debug_info_for_div0(idivl_offset, info);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2668
    if (code == lir_irem) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2669
      move_regs(rdx, dreg); // result is in rdx
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2670
    } else {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2671
      move_regs(rax, dreg);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2672
    }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2673
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2674
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2675
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2676
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2677
void LIR_Assembler::comp_op(LIR_Condition condition, LIR_Opr opr1, LIR_Opr opr2, LIR_Op2* op) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2678
  if (opr1->is_single_cpu()) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2679
    Register reg1 = opr1->as_register();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2680
    if (opr2->is_single_cpu()) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2681
      // cpu register - cpu register
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2682
      if (opr1->type() == T_OBJECT || opr1->type() == T_ARRAY) {
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2683
        __ cmpptr(reg1, opr2->as_register());
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2684
      } else {
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2685
        assert(opr2->type() != T_OBJECT && opr2->type() != T_ARRAY, "cmp int, oop?");
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2686
        __ cmpl(reg1, opr2->as_register());
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2687
      }
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2688
    } else if (opr2->is_stack()) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2689
      // cpu register - stack
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2690
      if (opr1->type() == T_OBJECT || opr1->type() == T_ARRAY) {
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2691
        __ cmpptr(reg1, frame_map()->address_for_slot(opr2->single_stack_ix()));
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2692
      } else {
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2693
        __ cmpl(reg1, frame_map()->address_for_slot(opr2->single_stack_ix()));
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2694
      }
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2695
    } else if (opr2->is_constant()) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2696
      // cpu register - constant
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2697
      LIR_Const* c = opr2->as_constant_ptr();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2698
      if (c->type() == T_INT) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2699
        __ cmpl(reg1, c->as_jint());
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2700
      } else if (c->type() == T_OBJECT || c->type() == T_ARRAY) {
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2701
        // In 64bit oops are single register
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2702
        jobject o = c->as_jobject();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2703
        if (o == NULL) {
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2704
          __ cmpptr(reg1, (int32_t)NULL_WORD);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2705
        } else {
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2706
#ifdef _LP64
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2707
          __ movoop(rscratch1, o);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2708
          __ cmpptr(reg1, rscratch1);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2709
#else
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2710
          __ cmpoop(reg1, c->as_jobject());
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2711
#endif // _LP64
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2712
        }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2713
      } else {
12959
4d33f9be7e87 7174928: JSR 292: unresolved invokedynamic call sites deopt and osr infinitely
twisti
parents: 12739
diff changeset
  2714
        fatal(err_msg("unexpected type: %s", basictype_to_str(c->type())));
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2715
      }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2716
      // cpu register - address
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2717
    } else if (opr2->is_address()) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2718
      if (op->info() != NULL) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2719
        add_debug_info_for_null_check_here(op->info());
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2720
      }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2721
      __ cmpl(reg1, as_Address(opr2->as_address_ptr()));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2722
    } else {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2723
      ShouldNotReachHere();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2724
    }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2725
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2726
  } else if(opr1->is_double_cpu()) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2727
    Register xlo = opr1->as_register_lo();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2728
    Register xhi = opr1->as_register_hi();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2729
    if (opr2->is_double_cpu()) {
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2730
#ifdef _LP64
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2731
      __ cmpptr(xlo, opr2->as_register_lo());
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2732
#else
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2733
      // cpu register - cpu register
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2734
      Register ylo = opr2->as_register_lo();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2735
      Register yhi = opr2->as_register_hi();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2736
      __ subl(xlo, ylo);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2737
      __ sbbl(xhi, yhi);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2738
      if (condition == lir_cond_equal || condition == lir_cond_notEqual) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2739
        __ orl(xhi, xlo);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2740
      }
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2741
#endif // _LP64
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2742
    } else if (opr2->is_constant()) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2743
      // cpu register - constant 0
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2744
      assert(opr2->as_jlong() == (jlong)0, "only handles zero");
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2745
#ifdef _LP64
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2746
      __ cmpptr(xlo, (int32_t)opr2->as_jlong());
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2747
#else
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2748
      assert(condition == lir_cond_equal || condition == lir_cond_notEqual, "only handles equals case");
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2749
      __ orl(xhi, xlo);
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2750
#endif // _LP64
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2751
    } else {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2752
      ShouldNotReachHere();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2753
    }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2754
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2755
  } else if (opr1->is_single_xmm()) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2756
    XMMRegister reg1 = opr1->as_xmm_float_reg();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2757
    if (opr2->is_single_xmm()) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2758
      // xmm register - xmm register
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2759
      __ ucomiss(reg1, opr2->as_xmm_float_reg());
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2760
    } else if (opr2->is_stack()) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2761
      // xmm register - stack
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2762
      __ ucomiss(reg1, frame_map()->address_for_slot(opr2->single_stack_ix()));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2763
    } else if (opr2->is_constant()) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2764
      // xmm register - constant
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2765
      __ ucomiss(reg1, InternalAddress(float_constant(opr2->as_jfloat())));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2766
    } else if (opr2->is_address()) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2767
      // xmm register - address
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2768
      if (op->info() != NULL) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2769
        add_debug_info_for_null_check_here(op->info());
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2770
      }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2771
      __ ucomiss(reg1, as_Address(opr2->as_address_ptr()));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2772
    } else {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2773
      ShouldNotReachHere();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2774
    }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2775
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2776
  } else if (opr1->is_double_xmm()) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2777
    XMMRegister reg1 = opr1->as_xmm_double_reg();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2778
    if (opr2->is_double_xmm()) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2779
      // xmm register - xmm register
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2780
      __ ucomisd(reg1, opr2->as_xmm_double_reg());
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2781
    } else if (opr2->is_stack()) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2782
      // xmm register - stack
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2783
      __ ucomisd(reg1, frame_map()->address_for_slot(opr2->double_stack_ix()));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2784
    } else if (opr2->is_constant()) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2785
      // xmm register - constant
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2786
      __ ucomisd(reg1, InternalAddress(double_constant(opr2->as_jdouble())));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2787
    } else if (opr2->is_address()) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2788
      // xmm register - address
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2789
      if (op->info() != NULL) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2790
        add_debug_info_for_null_check_here(op->info());
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2791
      }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2792
      __ ucomisd(reg1, as_Address(opr2->pointer()->as_address()));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2793
    } else {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2794
      ShouldNotReachHere();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2795
    }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2796
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2797
  } else if(opr1->is_single_fpu() || opr1->is_double_fpu()) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2798
    assert(opr1->is_fpu_register() && opr1->fpu() == 0, "currently left-hand side must be on TOS (relax this restriction)");
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2799
    assert(opr2->is_fpu_register(), "both must be registers");
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2800
    __ fcmp(noreg, opr2->fpu(), op->fpu_pop_count() > 0, op->fpu_pop_count() > 1);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2801
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2802
  } else if (opr1->is_address() && opr2->is_constant()) {
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2803
    LIR_Const* c = opr2->as_constant_ptr();
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2804
#ifdef _LP64
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2805
    if (c->type() == T_OBJECT || c->type() == T_ARRAY) {
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2806
      assert(condition == lir_cond_equal || condition == lir_cond_notEqual, "need to reverse");
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2807
      __ movoop(rscratch1, c->as_jobject());
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2808
    }
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2809
#endif // LP64
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2810
    if (op->info() != NULL) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2811
      add_debug_info_for_null_check_here(op->info());
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2812
    }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2813
    // special case: address - constant
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2814
    LIR_Address* addr = opr1->as_address_ptr();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2815
    if (c->type() == T_INT) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2816
      __ cmpl(as_Address(addr), c->as_jint());
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2817
    } else if (c->type() == T_OBJECT || c->type() == T_ARRAY) {
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2818
#ifdef _LP64
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2819
      // %%% Make this explode if addr isn't reachable until we figure out a
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2820
      // better strategy by giving noreg as the temp for as_Address
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2821
      __ cmpptr(rscratch1, as_Address(addr, noreg));
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2822
#else
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2823
      __ cmpoop(as_Address(addr), c->as_jobject());
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2824
#endif // _LP64
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2825
    } else {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2826
      ShouldNotReachHere();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2827
    }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2828
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2829
  } else {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2830
    ShouldNotReachHere();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2831
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2832
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2833
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2834
void LIR_Assembler::comp_fl2i(LIR_Code code, LIR_Opr left, LIR_Opr right, LIR_Opr dst, LIR_Op2* op) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2835
  if (code == lir_cmp_fd2i || code == lir_ucmp_fd2i) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2836
    if (left->is_single_xmm()) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2837
      assert(right->is_single_xmm(), "must match");
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2838
      __ cmpss2int(left->as_xmm_float_reg(), right->as_xmm_float_reg(), dst->as_register(), code == lir_ucmp_fd2i);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2839
    } else if (left->is_double_xmm()) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2840
      assert(right->is_double_xmm(), "must match");
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2841
      __ cmpsd2int(left->as_xmm_double_reg(), right->as_xmm_double_reg(), dst->as_register(), code == lir_ucmp_fd2i);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2842
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2843
    } else {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2844
      assert(left->is_single_fpu() || left->is_double_fpu(), "must be");
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2845
      assert(right->is_single_fpu() || right->is_double_fpu(), "must match");
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2846
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2847
      assert(left->fpu() == 0, "left must be on TOS");
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2848
      __ fcmp2int(dst->as_register(), code == lir_ucmp_fd2i, right->fpu(),
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2849
                  op->fpu_pop_count() > 0, op->fpu_pop_count() > 1);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2850
    }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2851
  } else {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2852
    assert(code == lir_cmp_l2i, "check");
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2853
#ifdef _LP64
5253
d2c37eee9a65 6942223: c1 64 bit fixes
iveresov
parents: 5052
diff changeset
  2854
    Label done;
d2c37eee9a65 6942223: c1 64 bit fixes
iveresov
parents: 5052
diff changeset
  2855
    Register dest = dst->as_register();
d2c37eee9a65 6942223: c1 64 bit fixes
iveresov
parents: 5052
diff changeset
  2856
    __ cmpptr(left->as_register_lo(), right->as_register_lo());
d2c37eee9a65 6942223: c1 64 bit fixes
iveresov
parents: 5052
diff changeset
  2857
    __ movl(dest, -1);
d2c37eee9a65 6942223: c1 64 bit fixes
iveresov
parents: 5052
diff changeset
  2858
    __ jccb(Assembler::less, done);
d2c37eee9a65 6942223: c1 64 bit fixes
iveresov
parents: 5052
diff changeset
  2859
    __ set_byte_if_not_zero(dest);
d2c37eee9a65 6942223: c1 64 bit fixes
iveresov
parents: 5052
diff changeset
  2860
    __ movzbl(dest, dest);
d2c37eee9a65 6942223: c1 64 bit fixes
iveresov
parents: 5052
diff changeset
  2861
    __ bind(done);
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2862
#else
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2863
    __ lcmp2int(left->as_register_hi(),
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2864
                left->as_register_lo(),
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2865
                right->as_register_hi(),
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2866
                right->as_register_lo());
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2867
    move_regs(left->as_register_hi(), dst->as_register());
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2868
#endif // _LP64
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2869
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2870
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2871
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2872
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2873
void LIR_Assembler::align_call(LIR_Code code) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2874
  if (os::is_MP()) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2875
    // make sure that the displacement word of the call ends up word aligned
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2876
    int offset = __ offset();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2877
    switch (code) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2878
      case lir_static_call:
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2879
      case lir_optvirtual_call:
5046
27e801a857cb 6919934: JSR 292 needs to support x86 C1
twisti
parents: 4898
diff changeset
  2880
      case lir_dynamic_call:
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2881
        offset += NativeCall::displacement_offset;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2882
        break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2883
      case lir_icvirtual_call:
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2884
        offset += NativeCall::displacement_offset + NativeMovConstReg::instruction_size;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2885
      break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2886
      case lir_virtual_call:  // currently, sparc-specific for niagara
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2887
      default: ShouldNotReachHere();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2888
    }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2889
    while (offset++ % BytesPerWord != 0) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2890
      __ nop();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2891
    }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2892
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2893
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2894
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2895
5046
27e801a857cb 6919934: JSR 292 needs to support x86 C1
twisti
parents: 4898
diff changeset
  2896
void LIR_Assembler::call(LIR_OpJavaCall* op, relocInfo::relocType rtype) {
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2897
  assert(!os::is_MP() || (__ offset() + NativeCall::displacement_offset) % BytesPerWord == 0,
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2898
         "must be aligned");
5046
27e801a857cb 6919934: JSR 292 needs to support x86 C1
twisti
parents: 4898
diff changeset
  2899
  __ call(AddressLiteral(op->addr(), rtype));
5687
b862d1f189bd 6930772: JSR 292 needs to support SPARC C1
twisti
parents: 5404
diff changeset
  2900
  add_call_info(code_offset(), op->info());
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2901
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2902
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2903
5046
27e801a857cb 6919934: JSR 292 needs to support x86 C1
twisti
parents: 4898
diff changeset
  2904
void LIR_Assembler::ic_call(LIR_OpJavaCall* op) {
13728
882756847a04 6964458: Reimplement class meta-data storage to use native memory
coleenp
parents: 13391
diff changeset
  2905
  __ ic_call(op->addr());
882756847a04 6964458: Reimplement class meta-data storage to use native memory
coleenp
parents: 13391
diff changeset
  2906
  add_call_info(code_offset(), op->info());
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2907
  assert(!os::is_MP() ||
13728
882756847a04 6964458: Reimplement class meta-data storage to use native memory
coleenp
parents: 13391
diff changeset
  2908
         (__ offset() - NativeCall::instruction_size + NativeCall::displacement_offset) % BytesPerWord == 0,
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2909
         "must be aligned");
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2910
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2911
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2912
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2913
/* Currently, vtable-dispatch is only enabled for sparc platforms */
5046
27e801a857cb 6919934: JSR 292 needs to support x86 C1
twisti
parents: 4898
diff changeset
  2914
void LIR_Assembler::vtable_call(LIR_OpJavaCall* op) {
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2915
  ShouldNotReachHere();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2916
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2917
5046
27e801a857cb 6919934: JSR 292 needs to support x86 C1
twisti
parents: 4898
diff changeset
  2918
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2919
void LIR_Assembler::emit_static_call_stub() {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2920
  address call_pc = __ pc();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2921
  address stub = __ start_a_stub(call_stub_size);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2922
  if (stub == NULL) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2923
    bailout("static call stub overflow");
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2924
    return;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2925
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2926
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2927
  int start = __ offset();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2928
  if (os::is_MP()) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2929
    // make sure that the displacement word of the call ends up word aligned
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2930
    int offset = __ offset() + NativeMovConstReg::instruction_size + NativeCall::displacement_offset;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2931
    while (offset++ % BytesPerWord != 0) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2932
      __ nop();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2933
    }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2934
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2935
  __ relocate(static_stub_Relocation::spec(call_pc));
13728
882756847a04 6964458: Reimplement class meta-data storage to use native memory
coleenp
parents: 13391
diff changeset
  2936
  __ mov_metadata(rbx, (Metadata*)NULL);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2937
  // must be set to -1 at code generation time
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2938
  assert(!os::is_MP() || ((__ offset() + 1) % BytesPerWord) == 0, "must be aligned on MP");
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2939
  // On 64bit this will die since it will take a movq & jmp, must be only a jmp
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  2940
  __ jump(RuntimeAddress(__ pc()));
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2941
5402
c51fd0c1d005 6888953: some calls to function-like macros are missing semicolons
jcoomes
parents: 5334
diff changeset
  2942
  assert(__ offset() - start <= call_stub_size, "stub too big");
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2943
  __ end_a_stub();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2944
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2945
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2946
5334
b2d040a8d375 6939930: exception unwind changes in 6919934 hurts compilation speed
never
parents: 5253
diff changeset
  2947
void LIR_Assembler::throw_op(LIR_Opr exceptionPC, LIR_Opr exceptionOop, CodeEmitInfo* info) {
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2948
  assert(exceptionOop->as_register() == rax, "must match");
5334
b2d040a8d375 6939930: exception unwind changes in 6919934 hurts compilation speed
never
parents: 5253
diff changeset
  2949
  assert(exceptionPC->as_register() == rdx, "must match");
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2950
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2951
  // exception object is not added to oop map by LinearScan
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2952
  // (LinearScan assumes that no oops are in fixed registers)
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2953
  info->add_register_oop(exceptionOop);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2954
  Runtime1::StubID unwind_id;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2955
5334
b2d040a8d375 6939930: exception unwind changes in 6919934 hurts compilation speed
never
parents: 5253
diff changeset
  2956
  // get current pc information
b2d040a8d375 6939930: exception unwind changes in 6919934 hurts compilation speed
never
parents: 5253
diff changeset
  2957
  // pc is only needed if the method has an exception handler, the unwind code does not need it.
b2d040a8d375 6939930: exception unwind changes in 6919934 hurts compilation speed
never
parents: 5253
diff changeset
  2958
  int pc_for_athrow_offset = __ offset();
b2d040a8d375 6939930: exception unwind changes in 6919934 hurts compilation speed
never
parents: 5253
diff changeset
  2959
  InternalAddress pc_for_athrow(__ pc());
b2d040a8d375 6939930: exception unwind changes in 6919934 hurts compilation speed
never
parents: 5253
diff changeset
  2960
  __ lea(exceptionPC->as_register(), pc_for_athrow);
b2d040a8d375 6939930: exception unwind changes in 6919934 hurts compilation speed
never
parents: 5253
diff changeset
  2961
  add_call_info(pc_for_athrow_offset, info); // for exception handler
b2d040a8d375 6939930: exception unwind changes in 6919934 hurts compilation speed
never
parents: 5253
diff changeset
  2962
b2d040a8d375 6939930: exception unwind changes in 6919934 hurts compilation speed
never
parents: 5253
diff changeset
  2963
  __ verify_not_null_oop(rax);
b2d040a8d375 6939930: exception unwind changes in 6919934 hurts compilation speed
never
parents: 5253
diff changeset
  2964
  // search an exception handler (rax: exception oop, rdx: throwing pc)
b2d040a8d375 6939930: exception unwind changes in 6919934 hurts compilation speed
never
parents: 5253
diff changeset
  2965
  if (compilation()->has_fpu_code()) {
b2d040a8d375 6939930: exception unwind changes in 6919934 hurts compilation speed
never
parents: 5253
diff changeset
  2966
    unwind_id = Runtime1::handle_exception_id;
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2967
  } else {
5334
b2d040a8d375 6939930: exception unwind changes in 6919934 hurts compilation speed
never
parents: 5253
diff changeset
  2968
    unwind_id = Runtime1::handle_exception_nofpu_id;
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2969
  }
5334
b2d040a8d375 6939930: exception unwind changes in 6919934 hurts compilation speed
never
parents: 5253
diff changeset
  2970
  __ call(RuntimeAddress(Runtime1::entry_for(unwind_id)));
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2971
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2972
  // enough room for two byte trap
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2973
  __ nop();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2974
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2975
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2976
5334
b2d040a8d375 6939930: exception unwind changes in 6919934 hurts compilation speed
never
parents: 5253
diff changeset
  2977
void LIR_Assembler::unwind_op(LIR_Opr exceptionOop) {
b2d040a8d375 6939930: exception unwind changes in 6919934 hurts compilation speed
never
parents: 5253
diff changeset
  2978
  assert(exceptionOop->as_register() == rax, "must match");
b2d040a8d375 6939930: exception unwind changes in 6919934 hurts compilation speed
never
parents: 5253
diff changeset
  2979
b2d040a8d375 6939930: exception unwind changes in 6919934 hurts compilation speed
never
parents: 5253
diff changeset
  2980
  __ jmp(_unwind_handler_entry);
b2d040a8d375 6939930: exception unwind changes in 6919934 hurts compilation speed
never
parents: 5253
diff changeset
  2981
}
b2d040a8d375 6939930: exception unwind changes in 6919934 hurts compilation speed
never
parents: 5253
diff changeset
  2982
b2d040a8d375 6939930: exception unwind changes in 6919934 hurts compilation speed
never
parents: 5253
diff changeset
  2983
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2984
void LIR_Assembler::shift_op(LIR_Code code, LIR_Opr left, LIR_Opr count, LIR_Opr dest, LIR_Opr tmp) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2985
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2986
  // optimized version for linear scan:
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2987
  // * count must be already in ECX (guaranteed by LinearScan)
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2988
  // * left and dest must be equal
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2989
  // * tmp must be unused
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2990
  assert(count->as_register() == SHIFT_count, "count must be in ECX");
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2991
  assert(left == dest, "left and dest must be equal");
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2992
  assert(tmp->is_illegal(), "wasting a register if tmp is allocated");
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2993
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2994
  if (left->is_single_cpu()) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2995
    Register value = left->as_register();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2996
    assert(value != SHIFT_count, "left cannot be ECX");
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2997
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2998
    switch (code) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2999
      case lir_shl:  __ shll(value); break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3000
      case lir_shr:  __ sarl(value); break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3001
      case lir_ushr: __ shrl(value); break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3002
      default: ShouldNotReachHere();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3003
    }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3004
  } else if (left->is_double_cpu()) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3005
    Register lo = left->as_register_lo();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3006
    Register hi = left->as_register_hi();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3007
    assert(lo != SHIFT_count && hi != SHIFT_count, "left cannot be ECX");
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  3008
#ifdef _LP64
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  3009
    switch (code) {
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  3010
      case lir_shl:  __ shlptr(lo);        break;
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  3011
      case lir_shr:  __ sarptr(lo);        break;
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  3012
      case lir_ushr: __ shrptr(lo);        break;
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  3013
      default: ShouldNotReachHere();
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  3014
    }
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  3015
#else
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3016
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3017
    switch (code) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3018
      case lir_shl:  __ lshl(hi, lo);        break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3019
      case lir_shr:  __ lshr(hi, lo, true);  break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3020
      case lir_ushr: __ lshr(hi, lo, false); break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3021
      default: ShouldNotReachHere();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3022
    }
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  3023
#endif // LP64
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3024
  } else {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3025
    ShouldNotReachHere();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3026
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3027
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3028
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3029
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3030
void LIR_Assembler::shift_op(LIR_Code code, LIR_Opr left, jint count, LIR_Opr dest) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3031
  if (dest->is_single_cpu()) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3032
    // first move left into dest so that left is not destroyed by the shift
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3033
    Register value = dest->as_register();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3034
    count = count & 0x1F; // Java spec
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3035
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3036
    move_regs(left->as_register(), value);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3037
    switch (code) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3038
      case lir_shl:  __ shll(value, count); break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3039
      case lir_shr:  __ sarl(value, count); break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3040
      case lir_ushr: __ shrl(value, count); break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3041
      default: ShouldNotReachHere();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3042
    }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3043
  } else if (dest->is_double_cpu()) {
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  3044
#ifndef _LP64
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3045
    Unimplemented();
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  3046
#else
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  3047
    // first move left into dest so that left is not destroyed by the shift
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  3048
    Register value = dest->as_register_lo();
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  3049
    count = count & 0x1F; // Java spec
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  3050
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  3051
    move_regs(left->as_register_lo(), value);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  3052
    switch (code) {
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  3053
      case lir_shl:  __ shlptr(value, count); break;
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  3054
      case lir_shr:  __ sarptr(value, count); break;
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  3055
      case lir_ushr: __ shrptr(value, count); break;
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  3056
      default: ShouldNotReachHere();
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  3057
    }
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  3058
#endif // _LP64
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3059
  } else {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3060
    ShouldNotReachHere();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3061
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3062
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3063
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3064
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3065
void LIR_Assembler::store_parameter(Register r, int offset_from_rsp_in_words) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3066
  assert(offset_from_rsp_in_words >= 0, "invalid offset from rsp");
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3067
  int offset_from_rsp_in_bytes = offset_from_rsp_in_words * BytesPerWord;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3068
  assert(offset_from_rsp_in_bytes < frame_map()->reserved_argument_area_size(), "invalid offset");
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  3069
  __ movptr (Address(rsp, offset_from_rsp_in_bytes), r);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3070
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3071
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3072
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3073
void LIR_Assembler::store_parameter(jint c,     int offset_from_rsp_in_words) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3074
  assert(offset_from_rsp_in_words >= 0, "invalid offset from rsp");
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3075
  int offset_from_rsp_in_bytes = offset_from_rsp_in_words * BytesPerWord;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3076
  assert(offset_from_rsp_in_bytes < frame_map()->reserved_argument_area_size(), "invalid offset");
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  3077
  __ movptr (Address(rsp, offset_from_rsp_in_bytes), c);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3078
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3079
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3080
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3081
void LIR_Assembler::store_parameter(jobject o,  int offset_from_rsp_in_words) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3082
  assert(offset_from_rsp_in_words >= 0, "invalid offset from rsp");
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3083
  int offset_from_rsp_in_bytes = offset_from_rsp_in_words * BytesPerWord;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3084
  assert(offset_from_rsp_in_bytes < frame_map()->reserved_argument_area_size(), "invalid offset");
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3085
  __ movoop (Address(rsp, offset_from_rsp_in_bytes), o);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3086
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3087
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3088
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3089
// This code replaces a call to arraycopy; no exception may
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3090
// be thrown in this code, they must be thrown in the System.arraycopy
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3091
// activation frame; we could save some checks if this would not be the case
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3092
void LIR_Assembler::emit_arraycopy(LIR_OpArrayCopy* op) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3093
  ciArrayKlass* default_type = op->expected_type();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3094
  Register src = op->src()->as_register();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3095
  Register dst = op->dst()->as_register();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3096
  Register src_pos = op->src_pos()->as_register();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3097
  Register dst_pos = op->dst_pos()->as_register();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3098
  Register length  = op->length()->as_register();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3099
  Register tmp = op->tmp()->as_register();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3100
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3101
  CodeStub* stub = op->stub();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3102
  int flags = op->flags();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3103
  BasicType basic_type = default_type != NULL ? default_type->element_type()->basic_type() : T_ILLEGAL;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3104
  if (basic_type == T_ARRAY) basic_type = T_OBJECT;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3105
9102
4708a4aefb33 7033154: Improve C1 arraycopy performance
roland
parents: 8882
diff changeset
  3106
  // if we don't know anything, just go through the generic arraycopy
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3107
  if (default_type == NULL) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3108
    Label done;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3109
    // save outgoing arguments on stack in case call to System.arraycopy is needed
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3110
    // HACK ALERT. This code used to push the parameters in a hardwired fashion
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3111
    // for interpreter calling conventions. Now we have to do it in new style conventions.
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3112
    // For the moment until C1 gets the new register allocator I just force all the
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3113
    // args to the right place (except the register args) and then on the back side
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3114
    // reload the register args properly if we go slow path. Yuck
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3115
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3116
    // These are proper for the calling convention
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3117
    store_parameter(length, 2);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3118
    store_parameter(dst_pos, 1);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3119
    store_parameter(dst, 0);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3120
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3121
    // these are just temporary placements until we need to reload
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3122
    store_parameter(src_pos, 3);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3123
    store_parameter(src, 4);
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  3124
    NOT_LP64(assert(src == rcx && src_pos == rdx, "mismatch in calling convention");)
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  3125
9102
4708a4aefb33 7033154: Improve C1 arraycopy performance
roland
parents: 8882
diff changeset
  3126
    address C_entry = CAST_FROM_FN_PTR(address, Runtime1::arraycopy);
4708a4aefb33 7033154: Improve C1 arraycopy performance
roland
parents: 8882
diff changeset
  3127
4708a4aefb33 7033154: Improve C1 arraycopy performance
roland
parents: 8882
diff changeset
  3128
    address copyfunc_addr = StubRoutines::generic_arraycopy();
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3129
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3130
    // pass arguments: may push as this is not a safepoint; SP must be fix at each safepoint
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  3131
#ifdef _LP64
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  3132
    // The arguments are in java calling convention so we can trivially shift them to C
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  3133
    // convention
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  3134
    assert_different_registers(c_rarg0, j_rarg1, j_rarg2, j_rarg3, j_rarg4);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  3135
    __ mov(c_rarg0, j_rarg0);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  3136
    assert_different_registers(c_rarg1, j_rarg2, j_rarg3, j_rarg4);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  3137
    __ mov(c_rarg1, j_rarg1);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  3138
    assert_different_registers(c_rarg2, j_rarg3, j_rarg4);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  3139
    __ mov(c_rarg2, j_rarg2);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  3140
    assert_different_registers(c_rarg3, j_rarg4);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  3141
    __ mov(c_rarg3, j_rarg3);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  3142
#ifdef _WIN64
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  3143
    // Allocate abi space for args but be sure to keep stack aligned
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  3144
    __ subptr(rsp, 6*wordSize);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  3145
    store_parameter(j_rarg4, 4);
9102
4708a4aefb33 7033154: Improve C1 arraycopy performance
roland
parents: 8882
diff changeset
  3146
    if (copyfunc_addr == NULL) { // Use C version if stub was not generated
4708a4aefb33 7033154: Improve C1 arraycopy performance
roland
parents: 8882
diff changeset
  3147
      __ call(RuntimeAddress(C_entry));
4708a4aefb33 7033154: Improve C1 arraycopy performance
roland
parents: 8882
diff changeset
  3148
    } else {
4708a4aefb33 7033154: Improve C1 arraycopy performance
roland
parents: 8882
diff changeset
  3149
#ifndef PRODUCT
4708a4aefb33 7033154: Improve C1 arraycopy performance
roland
parents: 8882
diff changeset
  3150
      if (PrintC1Statistics) {
4708a4aefb33 7033154: Improve C1 arraycopy performance
roland
parents: 8882
diff changeset
  3151
        __ incrementl(ExternalAddress((address)&Runtime1::_generic_arraycopystub_cnt));
4708a4aefb33 7033154: Improve C1 arraycopy performance
roland
parents: 8882
diff changeset
  3152
      }
4708a4aefb33 7033154: Improve C1 arraycopy performance
roland
parents: 8882
diff changeset
  3153
#endif
4708a4aefb33 7033154: Improve C1 arraycopy performance
roland
parents: 8882
diff changeset
  3154
      __ call(RuntimeAddress(copyfunc_addr));
4708a4aefb33 7033154: Improve C1 arraycopy performance
roland
parents: 8882
diff changeset
  3155
    }
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  3156
    __ addptr(rsp, 6*wordSize);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  3157
#else
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  3158
    __ mov(c_rarg4, j_rarg4);
9102
4708a4aefb33 7033154: Improve C1 arraycopy performance
roland
parents: 8882
diff changeset
  3159
    if (copyfunc_addr == NULL) { // Use C version if stub was not generated
4708a4aefb33 7033154: Improve C1 arraycopy performance
roland
parents: 8882
diff changeset
  3160
      __ call(RuntimeAddress(C_entry));
4708a4aefb33 7033154: Improve C1 arraycopy performance
roland
parents: 8882
diff changeset
  3161
    } else {
4708a4aefb33 7033154: Improve C1 arraycopy performance
roland
parents: 8882
diff changeset
  3162
#ifndef PRODUCT
4708a4aefb33 7033154: Improve C1 arraycopy performance
roland
parents: 8882
diff changeset
  3163
      if (PrintC1Statistics) {
4708a4aefb33 7033154: Improve C1 arraycopy performance
roland
parents: 8882
diff changeset
  3164
        __ incrementl(ExternalAddress((address)&Runtime1::_generic_arraycopystub_cnt));
4708a4aefb33 7033154: Improve C1 arraycopy performance
roland
parents: 8882
diff changeset
  3165
      }
4708a4aefb33 7033154: Improve C1 arraycopy performance
roland
parents: 8882
diff changeset
  3166
#endif
4708a4aefb33 7033154: Improve C1 arraycopy performance
roland
parents: 8882
diff changeset
  3167
      __ call(RuntimeAddress(copyfunc_addr));
4708a4aefb33 7033154: Improve C1 arraycopy performance
roland
parents: 8882
diff changeset
  3168
    }
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  3169
#endif // _WIN64
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  3170
#else
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  3171
    __ push(length);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  3172
    __ push(dst_pos);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  3173
    __ push(dst);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  3174
    __ push(src_pos);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  3175
    __ push(src);
9102
4708a4aefb33 7033154: Improve C1 arraycopy performance
roland
parents: 8882
diff changeset
  3176
4708a4aefb33 7033154: Improve C1 arraycopy performance
roland
parents: 8882
diff changeset
  3177
    if (copyfunc_addr == NULL) { // Use C version if stub was not generated
4708a4aefb33 7033154: Improve C1 arraycopy performance
roland
parents: 8882
diff changeset
  3178
      __ call_VM_leaf(C_entry, 5); // removes pushed parameter from the stack
4708a4aefb33 7033154: Improve C1 arraycopy performance
roland
parents: 8882
diff changeset
  3179
    } else {
4708a4aefb33 7033154: Improve C1 arraycopy performance
roland
parents: 8882
diff changeset
  3180
#ifndef PRODUCT
4708a4aefb33 7033154: Improve C1 arraycopy performance
roland
parents: 8882
diff changeset
  3181
      if (PrintC1Statistics) {
4708a4aefb33 7033154: Improve C1 arraycopy performance
roland
parents: 8882
diff changeset
  3182
        __ incrementl(ExternalAddress((address)&Runtime1::_generic_arraycopystub_cnt));
4708a4aefb33 7033154: Improve C1 arraycopy performance
roland
parents: 8882
diff changeset
  3183
      }
4708a4aefb33 7033154: Improve C1 arraycopy performance
roland
parents: 8882
diff changeset
  3184
#endif
4708a4aefb33 7033154: Improve C1 arraycopy performance
roland
parents: 8882
diff changeset
  3185
      __ call_VM_leaf(copyfunc_addr, 5); // removes pushed parameter from the stack
4708a4aefb33 7033154: Improve C1 arraycopy performance
roland
parents: 8882
diff changeset
  3186
    }
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3187
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  3188
#endif // _LP64
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  3189
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3190
    __ cmpl(rax, 0);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3191
    __ jcc(Assembler::equal, *stub->continuation());
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3192
9102
4708a4aefb33 7033154: Improve C1 arraycopy performance
roland
parents: 8882
diff changeset
  3193
    if (copyfunc_addr != NULL) {
4708a4aefb33 7033154: Improve C1 arraycopy performance
roland
parents: 8882
diff changeset
  3194
      __ mov(tmp, rax);
4708a4aefb33 7033154: Improve C1 arraycopy performance
roland
parents: 8882
diff changeset
  3195
      __ xorl(tmp, -1);
4708a4aefb33 7033154: Improve C1 arraycopy performance
roland
parents: 8882
diff changeset
  3196
    }
4708a4aefb33 7033154: Improve C1 arraycopy performance
roland
parents: 8882
diff changeset
  3197
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3198
    // Reload values from the stack so they are where the stub
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3199
    // expects them.
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  3200
    __ movptr   (dst,     Address(rsp, 0*BytesPerWord));
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  3201
    __ movptr   (dst_pos, Address(rsp, 1*BytesPerWord));
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  3202
    __ movptr   (length,  Address(rsp, 2*BytesPerWord));
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  3203
    __ movptr   (src_pos, Address(rsp, 3*BytesPerWord));
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  3204
    __ movptr   (src,     Address(rsp, 4*BytesPerWord));
9102
4708a4aefb33 7033154: Improve C1 arraycopy performance
roland
parents: 8882
diff changeset
  3205
4708a4aefb33 7033154: Improve C1 arraycopy performance
roland
parents: 8882
diff changeset
  3206
    if (copyfunc_addr != NULL) {
4708a4aefb33 7033154: Improve C1 arraycopy performance
roland
parents: 8882
diff changeset
  3207
      __ subl(length, tmp);
4708a4aefb33 7033154: Improve C1 arraycopy performance
roland
parents: 8882
diff changeset
  3208
      __ addl(src_pos, tmp);
4708a4aefb33 7033154: Improve C1 arraycopy performance
roland
parents: 8882
diff changeset
  3209
      __ addl(dst_pos, tmp);
4708a4aefb33 7033154: Improve C1 arraycopy performance
roland
parents: 8882
diff changeset
  3210
    }
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3211
    __ jmp(*stub->entry());
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3212
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3213
    __ bind(*stub->continuation());
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3214
    return;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3215
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3216
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3217
  assert(default_type != NULL && default_type->is_array_klass() && default_type->is_loaded(), "must be true at this point");
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3218
202
dc13bf0e5d5d 6633953: type2aelembytes{T_ADDRESS} should be 8 bytes in 64 bit VM
kvn
parents: 1
diff changeset
  3219
  int elem_size = type2aelembytes(basic_type);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3220
  int shift_amount;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3221
  Address::ScaleFactor scale;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3222
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3223
  switch (elem_size) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3224
    case 1 :
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3225
      shift_amount = 0;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3226
      scale = Address::times_1;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3227
      break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3228
    case 2 :
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3229
      shift_amount = 1;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3230
      scale = Address::times_2;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3231
      break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3232
    case 4 :
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3233
      shift_amount = 2;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3234
      scale = Address::times_4;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3235
      break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3236
    case 8 :
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3237
      shift_amount = 3;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3238
      scale = Address::times_8;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3239
      break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3240
    default:
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3241
      ShouldNotReachHere();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3242
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3243
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3244
  Address src_length_addr = Address(src, arrayOopDesc::length_offset_in_bytes());
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3245
  Address dst_length_addr = Address(dst, arrayOopDesc::length_offset_in_bytes());
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3246
  Address src_klass_addr = Address(src, oopDesc::klass_offset_in_bytes());
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3247
  Address dst_klass_addr = Address(dst, oopDesc::klass_offset_in_bytes());
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3248
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  3249
  // length and pos's are all sign extended at this point on 64bit
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  3250
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3251
  // test for NULL
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3252
  if (flags & LIR_OpArrayCopy::src_null_check) {
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  3253
    __ testptr(src, src);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3254
    __ jcc(Assembler::zero, *stub->entry());
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3255
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3256
  if (flags & LIR_OpArrayCopy::dst_null_check) {
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  3257
    __ testptr(dst, dst);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3258
    __ jcc(Assembler::zero, *stub->entry());
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3259
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3260
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3261
  // check if negative
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3262
  if (flags & LIR_OpArrayCopy::src_pos_positive_check) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3263
    __ testl(src_pos, src_pos);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3264
    __ jcc(Assembler::less, *stub->entry());
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3265
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3266
  if (flags & LIR_OpArrayCopy::dst_pos_positive_check) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3267
    __ testl(dst_pos, dst_pos);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3268
    __ jcc(Assembler::less, *stub->entry());
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3269
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3270
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3271
  if (flags & LIR_OpArrayCopy::src_range_check) {
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  3272
    __ lea(tmp, Address(src_pos, length, Address::times_1, 0));
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3273
    __ cmpl(tmp, src_length_addr);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3274
    __ jcc(Assembler::above, *stub->entry());
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3275
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3276
  if (flags & LIR_OpArrayCopy::dst_range_check) {
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  3277
    __ lea(tmp, Address(dst_pos, length, Address::times_1, 0));
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3278
    __ cmpl(tmp, dst_length_addr);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3279
    __ jcc(Assembler::above, *stub->entry());
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3280
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3281
9102
4708a4aefb33 7033154: Improve C1 arraycopy performance
roland
parents: 8882
diff changeset
  3282
  if (flags & LIR_OpArrayCopy::length_positive_check) {
4708a4aefb33 7033154: Improve C1 arraycopy performance
roland
parents: 8882
diff changeset
  3283
    __ testl(length, length);
4708a4aefb33 7033154: Improve C1 arraycopy performance
roland
parents: 8882
diff changeset
  3284
    __ jcc(Assembler::less, *stub->entry());
4708a4aefb33 7033154: Improve C1 arraycopy performance
roland
parents: 8882
diff changeset
  3285
    __ jcc(Assembler::zero, *stub->continuation());
4708a4aefb33 7033154: Improve C1 arraycopy performance
roland
parents: 8882
diff changeset
  3286
  }
4708a4aefb33 7033154: Improve C1 arraycopy performance
roland
parents: 8882
diff changeset
  3287
4708a4aefb33 7033154: Improve C1 arraycopy performance
roland
parents: 8882
diff changeset
  3288
#ifdef _LP64
4708a4aefb33 7033154: Improve C1 arraycopy performance
roland
parents: 8882
diff changeset
  3289
  __ movl2ptr(src_pos, src_pos); //higher 32bits must be null
4708a4aefb33 7033154: Improve C1 arraycopy performance
roland
parents: 8882
diff changeset
  3290
  __ movl2ptr(dst_pos, dst_pos); //higher 32bits must be null
4708a4aefb33 7033154: Improve C1 arraycopy performance
roland
parents: 8882
diff changeset
  3291
#endif
4708a4aefb33 7033154: Improve C1 arraycopy performance
roland
parents: 8882
diff changeset
  3292
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3293
  if (flags & LIR_OpArrayCopy::type_check) {
9102
4708a4aefb33 7033154: Improve C1 arraycopy performance
roland
parents: 8882
diff changeset
  3294
    // We don't know the array types are compatible
4708a4aefb33 7033154: Improve C1 arraycopy performance
roland
parents: 8882
diff changeset
  3295
    if (basic_type != T_OBJECT) {
4708a4aefb33 7033154: Improve C1 arraycopy performance
roland
parents: 8882
diff changeset
  3296
      // Simple test for basic type arrays
19979
ebe1dbb6e1aa 8015107: NPG: Use consistent naming for metaspace concepts
ehelin
parents: 19710
diff changeset
  3297
      if (UseCompressedClassPointers) {
9102
4708a4aefb33 7033154: Improve C1 arraycopy performance
roland
parents: 8882
diff changeset
  3298
        __ movl(tmp, src_klass_addr);
4708a4aefb33 7033154: Improve C1 arraycopy performance
roland
parents: 8882
diff changeset
  3299
        __ cmpl(tmp, dst_klass_addr);
4708a4aefb33 7033154: Improve C1 arraycopy performance
roland
parents: 8882
diff changeset
  3300
      } else {
4708a4aefb33 7033154: Improve C1 arraycopy performance
roland
parents: 8882
diff changeset
  3301
        __ movptr(tmp, src_klass_addr);
4708a4aefb33 7033154: Improve C1 arraycopy performance
roland
parents: 8882
diff changeset
  3302
        __ cmpptr(tmp, dst_klass_addr);
4708a4aefb33 7033154: Improve C1 arraycopy performance
roland
parents: 8882
diff changeset
  3303
      }
4708a4aefb33 7033154: Improve C1 arraycopy performance
roland
parents: 8882
diff changeset
  3304
      __ jcc(Assembler::notEqual, *stub->entry());
7427
d7b79a367474 6985015: C1 needs to support compressed oops
iveresov
parents: 7397
diff changeset
  3305
    } else {
9102
4708a4aefb33 7033154: Improve C1 arraycopy performance
roland
parents: 8882
diff changeset
  3306
      // For object arrays, if src is a sub class of dst then we can
4708a4aefb33 7033154: Improve C1 arraycopy performance
roland
parents: 8882
diff changeset
  3307
      // safely do the copy.
4708a4aefb33 7033154: Improve C1 arraycopy performance
roland
parents: 8882
diff changeset
  3308
      Label cont, slow;
4708a4aefb33 7033154: Improve C1 arraycopy performance
roland
parents: 8882
diff changeset
  3309
4708a4aefb33 7033154: Improve C1 arraycopy performance
roland
parents: 8882
diff changeset
  3310
      __ push(src);
4708a4aefb33 7033154: Improve C1 arraycopy performance
roland
parents: 8882
diff changeset
  3311
      __ push(dst);
4708a4aefb33 7033154: Improve C1 arraycopy performance
roland
parents: 8882
diff changeset
  3312
4708a4aefb33 7033154: Improve C1 arraycopy performance
roland
parents: 8882
diff changeset
  3313
      __ load_klass(src, src);
4708a4aefb33 7033154: Improve C1 arraycopy performance
roland
parents: 8882
diff changeset
  3314
      __ load_klass(dst, dst);
4708a4aefb33 7033154: Improve C1 arraycopy performance
roland
parents: 8882
diff changeset
  3315
4708a4aefb33 7033154: Improve C1 arraycopy performance
roland
parents: 8882
diff changeset
  3316
      __ check_klass_subtype_fast_path(src, dst, tmp, &cont, &slow, NULL);
4708a4aefb33 7033154: Improve C1 arraycopy performance
roland
parents: 8882
diff changeset
  3317
4708a4aefb33 7033154: Improve C1 arraycopy performance
roland
parents: 8882
diff changeset
  3318
      __ push(src);
4708a4aefb33 7033154: Improve C1 arraycopy performance
roland
parents: 8882
diff changeset
  3319
      __ push(dst);
4708a4aefb33 7033154: Improve C1 arraycopy performance
roland
parents: 8882
diff changeset
  3320
      __ call(RuntimeAddress(Runtime1::entry_for(Runtime1::slow_subtype_check_id)));
4708a4aefb33 7033154: Improve C1 arraycopy performance
roland
parents: 8882
diff changeset
  3321
      __ pop(dst);
4708a4aefb33 7033154: Improve C1 arraycopy performance
roland
parents: 8882
diff changeset
  3322
      __ pop(src);
4708a4aefb33 7033154: Improve C1 arraycopy performance
roland
parents: 8882
diff changeset
  3323
4708a4aefb33 7033154: Improve C1 arraycopy performance
roland
parents: 8882
diff changeset
  3324
      __ cmpl(src, 0);
4708a4aefb33 7033154: Improve C1 arraycopy performance
roland
parents: 8882
diff changeset
  3325
      __ jcc(Assembler::notEqual, cont);
4708a4aefb33 7033154: Improve C1 arraycopy performance
roland
parents: 8882
diff changeset
  3326
4708a4aefb33 7033154: Improve C1 arraycopy performance
roland
parents: 8882
diff changeset
  3327
      __ bind(slow);
4708a4aefb33 7033154: Improve C1 arraycopy performance
roland
parents: 8882
diff changeset
  3328
      __ pop(dst);
4708a4aefb33 7033154: Improve C1 arraycopy performance
roland
parents: 8882
diff changeset
  3329
      __ pop(src);
4708a4aefb33 7033154: Improve C1 arraycopy performance
roland
parents: 8882
diff changeset
  3330
4708a4aefb33 7033154: Improve C1 arraycopy performance
roland
parents: 8882
diff changeset
  3331
      address copyfunc_addr = StubRoutines::checkcast_arraycopy();
4708a4aefb33 7033154: Improve C1 arraycopy performance
roland
parents: 8882
diff changeset
  3332
      if (copyfunc_addr != NULL) { // use stub if available
4708a4aefb33 7033154: Improve C1 arraycopy performance
roland
parents: 8882
diff changeset
  3333
        // src is not a sub class of dst so we have to do a
4708a4aefb33 7033154: Improve C1 arraycopy performance
roland
parents: 8882
diff changeset
  3334
        // per-element check.
4708a4aefb33 7033154: Improve C1 arraycopy performance
roland
parents: 8882
diff changeset
  3335
4708a4aefb33 7033154: Improve C1 arraycopy performance
roland
parents: 8882
diff changeset
  3336
        int mask = LIR_OpArrayCopy::src_objarray|LIR_OpArrayCopy::dst_objarray;
4708a4aefb33 7033154: Improve C1 arraycopy performance
roland
parents: 8882
diff changeset
  3337
        if ((flags & mask) != mask) {
4708a4aefb33 7033154: Improve C1 arraycopy performance
roland
parents: 8882
diff changeset
  3338
          // Check that at least both of them object arrays.
4708a4aefb33 7033154: Improve C1 arraycopy performance
roland
parents: 8882
diff changeset
  3339
          assert(flags & mask, "one of the two should be known to be an object array");
4708a4aefb33 7033154: Improve C1 arraycopy performance
roland
parents: 8882
diff changeset
  3340
4708a4aefb33 7033154: Improve C1 arraycopy performance
roland
parents: 8882
diff changeset
  3341
          if (!(flags & LIR_OpArrayCopy::src_objarray)) {
4708a4aefb33 7033154: Improve C1 arraycopy performance
roland
parents: 8882
diff changeset
  3342
            __ load_klass(tmp, src);
4708a4aefb33 7033154: Improve C1 arraycopy performance
roland
parents: 8882
diff changeset
  3343
          } else if (!(flags & LIR_OpArrayCopy::dst_objarray)) {
4708a4aefb33 7033154: Improve C1 arraycopy performance
roland
parents: 8882
diff changeset
  3344
            __ load_klass(tmp, dst);
4708a4aefb33 7033154: Improve C1 arraycopy performance
roland
parents: 8882
diff changeset
  3345
          }
11430
718fc06da49a 7118863: Move sizeof(klassOopDesc) into the *Klass::*_offset_in_bytes() functions
stefank
parents: 10565
diff changeset
  3346
          int lh_offset = in_bytes(Klass::layout_helper_offset());
9102
4708a4aefb33 7033154: Improve C1 arraycopy performance
roland
parents: 8882
diff changeset
  3347
          Address klass_lh_addr(tmp, lh_offset);
4708a4aefb33 7033154: Improve C1 arraycopy performance
roland
parents: 8882
diff changeset
  3348
          jint objArray_lh = Klass::array_layout_helper(T_OBJECT);
4708a4aefb33 7033154: Improve C1 arraycopy performance
roland
parents: 8882
diff changeset
  3349
          __ cmpl(klass_lh_addr, objArray_lh);
4708a4aefb33 7033154: Improve C1 arraycopy performance
roland
parents: 8882
diff changeset
  3350
          __ jcc(Assembler::notEqual, *stub->entry());
4708a4aefb33 7033154: Improve C1 arraycopy performance
roland
parents: 8882
diff changeset
  3351
        }
4708a4aefb33 7033154: Improve C1 arraycopy performance
roland
parents: 8882
diff changeset
  3352
9962
8d04042c0547 7047491: C1: registers saved incorrectly when calling checkcast_arraycopy stub
iveresov
parents: 9958
diff changeset
  3353
       // Spill because stubs can use any register they like and it's
8d04042c0547 7047491: C1: registers saved incorrectly when calling checkcast_arraycopy stub
iveresov
parents: 9958
diff changeset
  3354
       // easier to restore just those that we care about.
8d04042c0547 7047491: C1: registers saved incorrectly when calling checkcast_arraycopy stub
iveresov
parents: 9958
diff changeset
  3355
       store_parameter(dst, 0);
8d04042c0547 7047491: C1: registers saved incorrectly when calling checkcast_arraycopy stub
iveresov
parents: 9958
diff changeset
  3356
       store_parameter(dst_pos, 1);
8d04042c0547 7047491: C1: registers saved incorrectly when calling checkcast_arraycopy stub
iveresov
parents: 9958
diff changeset
  3357
       store_parameter(length, 2);
8d04042c0547 7047491: C1: registers saved incorrectly when calling checkcast_arraycopy stub
iveresov
parents: 9958
diff changeset
  3358
       store_parameter(src_pos, 3);
8d04042c0547 7047491: C1: registers saved incorrectly when calling checkcast_arraycopy stub
iveresov
parents: 9958
diff changeset
  3359
       store_parameter(src, 4);
8d04042c0547 7047491: C1: registers saved incorrectly when calling checkcast_arraycopy stub
iveresov
parents: 9958
diff changeset
  3360
9102
4708a4aefb33 7033154: Improve C1 arraycopy performance
roland
parents: 8882
diff changeset
  3361
#ifndef _LP64
4708a4aefb33 7033154: Improve C1 arraycopy performance
roland
parents: 8882
diff changeset
  3362
        __ movptr(tmp, dst_klass_addr);
13952
e3cf184080bc 8000213: NPG: Should have renamed arrayKlass and typeArrayKlass
coleenp
parents: 13886
diff changeset
  3363
        __ movptr(tmp, Address(tmp, ObjArrayKlass::element_klass_offset()));
9102
4708a4aefb33 7033154: Improve C1 arraycopy performance
roland
parents: 8882
diff changeset
  3364
        __ push(tmp);
11430
718fc06da49a 7118863: Move sizeof(klassOopDesc) into the *Klass::*_offset_in_bytes() functions
stefank
parents: 10565
diff changeset
  3365
        __ movl(tmp, Address(tmp, Klass::super_check_offset_offset()));
9102
4708a4aefb33 7033154: Improve C1 arraycopy performance
roland
parents: 8882
diff changeset
  3366
        __ push(tmp);
4708a4aefb33 7033154: Improve C1 arraycopy performance
roland
parents: 8882
diff changeset
  3367
        __ push(length);
4708a4aefb33 7033154: Improve C1 arraycopy performance
roland
parents: 8882
diff changeset
  3368
        __ lea(tmp, Address(dst, dst_pos, scale, arrayOopDesc::base_offset_in_bytes(basic_type)));
4708a4aefb33 7033154: Improve C1 arraycopy performance
roland
parents: 8882
diff changeset
  3369
        __ push(tmp);
4708a4aefb33 7033154: Improve C1 arraycopy performance
roland
parents: 8882
diff changeset
  3370
        __ lea(tmp, Address(src, src_pos, scale, arrayOopDesc::base_offset_in_bytes(basic_type)));
4708a4aefb33 7033154: Improve C1 arraycopy performance
roland
parents: 8882
diff changeset
  3371
        __ push(tmp);
4708a4aefb33 7033154: Improve C1 arraycopy performance
roland
parents: 8882
diff changeset
  3372
4708a4aefb33 7033154: Improve C1 arraycopy performance
roland
parents: 8882
diff changeset
  3373
        __ call_VM_leaf(copyfunc_addr, 5);
4708a4aefb33 7033154: Improve C1 arraycopy performance
roland
parents: 8882
diff changeset
  3374
#else
4708a4aefb33 7033154: Improve C1 arraycopy performance
roland
parents: 8882
diff changeset
  3375
        __ movl2ptr(length, length); //higher 32bits must be null
4708a4aefb33 7033154: Improve C1 arraycopy performance
roland
parents: 8882
diff changeset
  3376
4708a4aefb33 7033154: Improve C1 arraycopy performance
roland
parents: 8882
diff changeset
  3377
        __ lea(c_rarg0, Address(src, src_pos, scale, arrayOopDesc::base_offset_in_bytes(basic_type)));
4708a4aefb33 7033154: Improve C1 arraycopy performance
roland
parents: 8882
diff changeset
  3378
        assert_different_registers(c_rarg0, dst, dst_pos, length);
4708a4aefb33 7033154: Improve C1 arraycopy performance
roland
parents: 8882
diff changeset
  3379
        __ lea(c_rarg1, Address(dst, dst_pos, scale, arrayOopDesc::base_offset_in_bytes(basic_type)));
4708a4aefb33 7033154: Improve C1 arraycopy performance
roland
parents: 8882
diff changeset
  3380
        assert_different_registers(c_rarg1, dst, length);
4708a4aefb33 7033154: Improve C1 arraycopy performance
roland
parents: 8882
diff changeset
  3381
4708a4aefb33 7033154: Improve C1 arraycopy performance
roland
parents: 8882
diff changeset
  3382
        __ mov(c_rarg2, length);
4708a4aefb33 7033154: Improve C1 arraycopy performance
roland
parents: 8882
diff changeset
  3383
        assert_different_registers(c_rarg2, dst);
4708a4aefb33 7033154: Improve C1 arraycopy performance
roland
parents: 8882
diff changeset
  3384
4708a4aefb33 7033154: Improve C1 arraycopy performance
roland
parents: 8882
diff changeset
  3385
#ifdef _WIN64
4708a4aefb33 7033154: Improve C1 arraycopy performance
roland
parents: 8882
diff changeset
  3386
        // Allocate abi space for args but be sure to keep stack aligned
4708a4aefb33 7033154: Improve C1 arraycopy performance
roland
parents: 8882
diff changeset
  3387
        __ subptr(rsp, 6*wordSize);
4708a4aefb33 7033154: Improve C1 arraycopy performance
roland
parents: 8882
diff changeset
  3388
        __ load_klass(c_rarg3, dst);
13952
e3cf184080bc 8000213: NPG: Should have renamed arrayKlass and typeArrayKlass
coleenp
parents: 13886
diff changeset
  3389
        __ movptr(c_rarg3, Address(c_rarg3, ObjArrayKlass::element_klass_offset()));
9102
4708a4aefb33 7033154: Improve C1 arraycopy performance
roland
parents: 8882
diff changeset
  3390
        store_parameter(c_rarg3, 4);
11430
718fc06da49a 7118863: Move sizeof(klassOopDesc) into the *Klass::*_offset_in_bytes() functions
stefank
parents: 10565
diff changeset
  3391
        __ movl(c_rarg3, Address(c_rarg3, Klass::super_check_offset_offset()));
9102
4708a4aefb33 7033154: Improve C1 arraycopy performance
roland
parents: 8882
diff changeset
  3392
        __ call(RuntimeAddress(copyfunc_addr));
4708a4aefb33 7033154: Improve C1 arraycopy performance
roland
parents: 8882
diff changeset
  3393
        __ addptr(rsp, 6*wordSize);
4708a4aefb33 7033154: Improve C1 arraycopy performance
roland
parents: 8882
diff changeset
  3394
#else
4708a4aefb33 7033154: Improve C1 arraycopy performance
roland
parents: 8882
diff changeset
  3395
        __ load_klass(c_rarg4, dst);
13952
e3cf184080bc 8000213: NPG: Should have renamed arrayKlass and typeArrayKlass
coleenp
parents: 13886
diff changeset
  3396
        __ movptr(c_rarg4, Address(c_rarg4, ObjArrayKlass::element_klass_offset()));
11430
718fc06da49a 7118863: Move sizeof(klassOopDesc) into the *Klass::*_offset_in_bytes() functions
stefank
parents: 10565
diff changeset
  3397
        __ movl(c_rarg3, Address(c_rarg4, Klass::super_check_offset_offset()));
9102
4708a4aefb33 7033154: Improve C1 arraycopy performance
roland
parents: 8882
diff changeset
  3398
        __ call(RuntimeAddress(copyfunc_addr));
4708a4aefb33 7033154: Improve C1 arraycopy performance
roland
parents: 8882
diff changeset
  3399
#endif
4708a4aefb33 7033154: Improve C1 arraycopy performance
roland
parents: 8882
diff changeset
  3400
4708a4aefb33 7033154: Improve C1 arraycopy performance
roland
parents: 8882
diff changeset
  3401
#endif
4708a4aefb33 7033154: Improve C1 arraycopy performance
roland
parents: 8882
diff changeset
  3402
4708a4aefb33 7033154: Improve C1 arraycopy performance
roland
parents: 8882
diff changeset
  3403
#ifndef PRODUCT
4708a4aefb33 7033154: Improve C1 arraycopy performance
roland
parents: 8882
diff changeset
  3404
        if (PrintC1Statistics) {
4708a4aefb33 7033154: Improve C1 arraycopy performance
roland
parents: 8882
diff changeset
  3405
          Label failed;
4708a4aefb33 7033154: Improve C1 arraycopy performance
roland
parents: 8882
diff changeset
  3406
          __ testl(rax, rax);
4708a4aefb33 7033154: Improve C1 arraycopy performance
roland
parents: 8882
diff changeset
  3407
          __ jcc(Assembler::notZero, failed);
4708a4aefb33 7033154: Improve C1 arraycopy performance
roland
parents: 8882
diff changeset
  3408
          __ incrementl(ExternalAddress((address)&Runtime1::_arraycopy_checkcast_cnt));
4708a4aefb33 7033154: Improve C1 arraycopy performance
roland
parents: 8882
diff changeset
  3409
          __ bind(failed);
4708a4aefb33 7033154: Improve C1 arraycopy performance
roland
parents: 8882
diff changeset
  3410
        }
4708a4aefb33 7033154: Improve C1 arraycopy performance
roland
parents: 8882
diff changeset
  3411
#endif
4708a4aefb33 7033154: Improve C1 arraycopy performance
roland
parents: 8882
diff changeset
  3412
4708a4aefb33 7033154: Improve C1 arraycopy performance
roland
parents: 8882
diff changeset
  3413
        __ testl(rax, rax);
4708a4aefb33 7033154: Improve C1 arraycopy performance
roland
parents: 8882
diff changeset
  3414
        __ jcc(Assembler::zero, *stub->continuation());
4708a4aefb33 7033154: Improve C1 arraycopy performance
roland
parents: 8882
diff changeset
  3415
4708a4aefb33 7033154: Improve C1 arraycopy performance
roland
parents: 8882
diff changeset
  3416
#ifndef PRODUCT
4708a4aefb33 7033154: Improve C1 arraycopy performance
roland
parents: 8882
diff changeset
  3417
        if (PrintC1Statistics) {
4708a4aefb33 7033154: Improve C1 arraycopy performance
roland
parents: 8882
diff changeset
  3418
          __ incrementl(ExternalAddress((address)&Runtime1::_arraycopy_checkcast_attempt_cnt));
4708a4aefb33 7033154: Improve C1 arraycopy performance
roland
parents: 8882
diff changeset
  3419
        }
4708a4aefb33 7033154: Improve C1 arraycopy performance
roland
parents: 8882
diff changeset
  3420
#endif
4708a4aefb33 7033154: Improve C1 arraycopy performance
roland
parents: 8882
diff changeset
  3421
4708a4aefb33 7033154: Improve C1 arraycopy performance
roland
parents: 8882
diff changeset
  3422
        __ mov(tmp, rax);
4708a4aefb33 7033154: Improve C1 arraycopy performance
roland
parents: 8882
diff changeset
  3423
4708a4aefb33 7033154: Improve C1 arraycopy performance
roland
parents: 8882
diff changeset
  3424
        __ xorl(tmp, -1);
4708a4aefb33 7033154: Improve C1 arraycopy performance
roland
parents: 8882
diff changeset
  3425
9962
8d04042c0547 7047491: C1: registers saved incorrectly when calling checkcast_arraycopy stub
iveresov
parents: 9958
diff changeset
  3426
        // Restore previously spilled arguments
8d04042c0547 7047491: C1: registers saved incorrectly when calling checkcast_arraycopy stub
iveresov
parents: 9958
diff changeset
  3427
        __ movptr   (dst,     Address(rsp, 0*BytesPerWord));
8d04042c0547 7047491: C1: registers saved incorrectly when calling checkcast_arraycopy stub
iveresov
parents: 9958
diff changeset
  3428
        __ movptr   (dst_pos, Address(rsp, 1*BytesPerWord));
8d04042c0547 7047491: C1: registers saved incorrectly when calling checkcast_arraycopy stub
iveresov
parents: 9958
diff changeset
  3429
        __ movptr   (length,  Address(rsp, 2*BytesPerWord));
8d04042c0547 7047491: C1: registers saved incorrectly when calling checkcast_arraycopy stub
iveresov
parents: 9958
diff changeset
  3430
        __ movptr   (src_pos, Address(rsp, 3*BytesPerWord));
8d04042c0547 7047491: C1: registers saved incorrectly when calling checkcast_arraycopy stub
iveresov
parents: 9958
diff changeset
  3431
        __ movptr   (src,     Address(rsp, 4*BytesPerWord));
8d04042c0547 7047491: C1: registers saved incorrectly when calling checkcast_arraycopy stub
iveresov
parents: 9958
diff changeset
  3432
9102
4708a4aefb33 7033154: Improve C1 arraycopy performance
roland
parents: 8882
diff changeset
  3433
4708a4aefb33 7033154: Improve C1 arraycopy performance
roland
parents: 8882
diff changeset
  3434
        __ subl(length, tmp);
4708a4aefb33 7033154: Improve C1 arraycopy performance
roland
parents: 8882
diff changeset
  3435
        __ addl(src_pos, tmp);
4708a4aefb33 7033154: Improve C1 arraycopy performance
roland
parents: 8882
diff changeset
  3436
        __ addl(dst_pos, tmp);
4708a4aefb33 7033154: Improve C1 arraycopy performance
roland
parents: 8882
diff changeset
  3437
      }
4708a4aefb33 7033154: Improve C1 arraycopy performance
roland
parents: 8882
diff changeset
  3438
4708a4aefb33 7033154: Improve C1 arraycopy performance
roland
parents: 8882
diff changeset
  3439
      __ jmp(*stub->entry());
4708a4aefb33 7033154: Improve C1 arraycopy performance
roland
parents: 8882
diff changeset
  3440
4708a4aefb33 7033154: Improve C1 arraycopy performance
roland
parents: 8882
diff changeset
  3441
      __ bind(cont);
4708a4aefb33 7033154: Improve C1 arraycopy performance
roland
parents: 8882
diff changeset
  3442
      __ pop(dst);
4708a4aefb33 7033154: Improve C1 arraycopy performance
roland
parents: 8882
diff changeset
  3443
      __ pop(src);
7427
d7b79a367474 6985015: C1 needs to support compressed oops
iveresov
parents: 7397
diff changeset
  3444
    }
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3445
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3446
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3447
#ifdef ASSERT
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3448
  if (basic_type != T_OBJECT || !(flags & LIR_OpArrayCopy::type_check)) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3449
    // Sanity check the known type with the incoming class.  For the
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3450
    // primitive case the types must match exactly with src.klass and
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3451
    // dst.klass each exactly matching the default type.  For the
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3452
    // object array case, if no type check is needed then either the
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3453
    // dst type is exactly the expected type and the src type is a
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3454
    // subtype which we can't check or src is the same array as dst
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3455
    // but not necessarily exactly of type default_type.
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3456
    Label known_ok, halt;
13728
882756847a04 6964458: Reimplement class meta-data storage to use native memory
coleenp
parents: 13391
diff changeset
  3457
    __ mov_metadata(tmp, default_type->constant_encoding());
7427
d7b79a367474 6985015: C1 needs to support compressed oops
iveresov
parents: 7397
diff changeset
  3458
#ifdef _LP64
19979
ebe1dbb6e1aa 8015107: NPG: Use consistent naming for metaspace concepts
ehelin
parents: 19710
diff changeset
  3459
    if (UseCompressedClassPointers) {
13969
d2a189b83b87 7054512: Compress class pointers after perm gen removal
roland
parents: 13886
diff changeset
  3460
      __ encode_klass_not_null(tmp);
7427
d7b79a367474 6985015: C1 needs to support compressed oops
iveresov
parents: 7397
diff changeset
  3461
    }
d7b79a367474 6985015: C1 needs to support compressed oops
iveresov
parents: 7397
diff changeset
  3462
#endif
d7b79a367474 6985015: C1 needs to support compressed oops
iveresov
parents: 7397
diff changeset
  3463
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3464
    if (basic_type != T_OBJECT) {
7427
d7b79a367474 6985015: C1 needs to support compressed oops
iveresov
parents: 7397
diff changeset
  3465
19979
ebe1dbb6e1aa 8015107: NPG: Use consistent naming for metaspace concepts
ehelin
parents: 19710
diff changeset
  3466
      if (UseCompressedClassPointers)          __ cmpl(tmp, dst_klass_addr);
7427
d7b79a367474 6985015: C1 needs to support compressed oops
iveresov
parents: 7397
diff changeset
  3467
      else                   __ cmpptr(tmp, dst_klass_addr);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3468
      __ jcc(Assembler::notEqual, halt);
19979
ebe1dbb6e1aa 8015107: NPG: Use consistent naming for metaspace concepts
ehelin
parents: 19710
diff changeset
  3469
      if (UseCompressedClassPointers)          __ cmpl(tmp, src_klass_addr);
7427
d7b79a367474 6985015: C1 needs to support compressed oops
iveresov
parents: 7397
diff changeset
  3470
      else                   __ cmpptr(tmp, src_klass_addr);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3471
      __ jcc(Assembler::equal, known_ok);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3472
    } else {
19979
ebe1dbb6e1aa 8015107: NPG: Use consistent naming for metaspace concepts
ehelin
parents: 19710
diff changeset
  3473
      if (UseCompressedClassPointers)          __ cmpl(tmp, dst_klass_addr);
7427
d7b79a367474 6985015: C1 needs to support compressed oops
iveresov
parents: 7397
diff changeset
  3474
      else                   __ cmpptr(tmp, dst_klass_addr);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3475
      __ jcc(Assembler::equal, known_ok);
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  3476
      __ cmpptr(src, dst);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3477
      __ jcc(Assembler::equal, known_ok);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3478
    }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3479
    __ bind(halt);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3480
    __ stop("incorrect type information in arraycopy");
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3481
    __ bind(known_ok);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3482
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3483
#endif
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3484
9102
4708a4aefb33 7033154: Improve C1 arraycopy performance
roland
parents: 8882
diff changeset
  3485
#ifndef PRODUCT
4708a4aefb33 7033154: Improve C1 arraycopy performance
roland
parents: 8882
diff changeset
  3486
  if (PrintC1Statistics) {
4708a4aefb33 7033154: Improve C1 arraycopy performance
roland
parents: 8882
diff changeset
  3487
    __ incrementl(ExternalAddress(Runtime1::arraycopy_count_address(basic_type)));
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  3488
  }
9102
4708a4aefb33 7033154: Improve C1 arraycopy performance
roland
parents: 8882
diff changeset
  3489
#endif
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  3490
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  3491
#ifdef _LP64
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  3492
  assert_different_registers(c_rarg0, dst, dst_pos, length);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  3493
  __ lea(c_rarg0, Address(src, src_pos, scale, arrayOopDesc::base_offset_in_bytes(basic_type)));
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  3494
  assert_different_registers(c_rarg1, length);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  3495
  __ lea(c_rarg1, Address(dst, dst_pos, scale, arrayOopDesc::base_offset_in_bytes(basic_type)));
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  3496
  __ mov(c_rarg2, length);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  3497
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  3498
#else
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  3499
  __ lea(tmp, Address(src, src_pos, scale, arrayOopDesc::base_offset_in_bytes(basic_type)));
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3500
  store_parameter(tmp, 0);
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  3501
  __ lea(tmp, Address(dst, dst_pos, scale, arrayOopDesc::base_offset_in_bytes(basic_type)));
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3502
  store_parameter(tmp, 1);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3503
  store_parameter(length, 2);
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  3504
#endif // _LP64
9102
4708a4aefb33 7033154: Improve C1 arraycopy performance
roland
parents: 8882
diff changeset
  3505
4708a4aefb33 7033154: Improve C1 arraycopy performance
roland
parents: 8882
diff changeset
  3506
  bool disjoint = (flags & LIR_OpArrayCopy::overlapping) == 0;
4708a4aefb33 7033154: Improve C1 arraycopy performance
roland
parents: 8882
diff changeset
  3507
  bool aligned = (flags & LIR_OpArrayCopy::unaligned) == 0;
4708a4aefb33 7033154: Improve C1 arraycopy performance
roland
parents: 8882
diff changeset
  3508
  const char *name;
4708a4aefb33 7033154: Improve C1 arraycopy performance
roland
parents: 8882
diff changeset
  3509
  address entry = StubRoutines::select_arraycopy_function(basic_type, aligned, disjoint, name, false);
4708a4aefb33 7033154: Improve C1 arraycopy performance
roland
parents: 8882
diff changeset
  3510
  __ call_VM_leaf(entry, 0);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3511
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3512
  __ bind(*stub->continuation());
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3513
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3514
18507
61bfc8995bb3 7088419: Use x86 Hardware CRC32 Instruction with java.util.zip.CRC32
drchase
parents: 16611
diff changeset
  3515
void LIR_Assembler::emit_updatecrc32(LIR_OpUpdateCRC32* op) {
61bfc8995bb3 7088419: Use x86 Hardware CRC32 Instruction with java.util.zip.CRC32
drchase
parents: 16611
diff changeset
  3516
  assert(op->crc()->is_single_cpu(),  "crc must be register");
61bfc8995bb3 7088419: Use x86 Hardware CRC32 Instruction with java.util.zip.CRC32
drchase
parents: 16611
diff changeset
  3517
  assert(op->val()->is_single_cpu(),  "byte value must be register");
61bfc8995bb3 7088419: Use x86 Hardware CRC32 Instruction with java.util.zip.CRC32
drchase
parents: 16611
diff changeset
  3518
  assert(op->result_opr()->is_single_cpu(), "result must be register");
61bfc8995bb3 7088419: Use x86 Hardware CRC32 Instruction with java.util.zip.CRC32
drchase
parents: 16611
diff changeset
  3519
  Register crc = op->crc()->as_register();
61bfc8995bb3 7088419: Use x86 Hardware CRC32 Instruction with java.util.zip.CRC32
drchase
parents: 16611
diff changeset
  3520
  Register val = op->val()->as_register();
61bfc8995bb3 7088419: Use x86 Hardware CRC32 Instruction with java.util.zip.CRC32
drchase
parents: 16611
diff changeset
  3521
  Register res = op->result_opr()->as_register();
61bfc8995bb3 7088419: Use x86 Hardware CRC32 Instruction with java.util.zip.CRC32
drchase
parents: 16611
diff changeset
  3522
61bfc8995bb3 7088419: Use x86 Hardware CRC32 Instruction with java.util.zip.CRC32
drchase
parents: 16611
diff changeset
  3523
  assert_different_registers(val, crc, res);
61bfc8995bb3 7088419: Use x86 Hardware CRC32 Instruction with java.util.zip.CRC32
drchase
parents: 16611
diff changeset
  3524
61bfc8995bb3 7088419: Use x86 Hardware CRC32 Instruction with java.util.zip.CRC32
drchase
parents: 16611
diff changeset
  3525
  __ lea(res, ExternalAddress(StubRoutines::crc_table_addr()));
61bfc8995bb3 7088419: Use x86 Hardware CRC32 Instruction with java.util.zip.CRC32
drchase
parents: 16611
diff changeset
  3526
  __ notl(crc); // ~crc
61bfc8995bb3 7088419: Use x86 Hardware CRC32 Instruction with java.util.zip.CRC32
drchase
parents: 16611
diff changeset
  3527
  __ update_byte_crc32(crc, val, res);
61bfc8995bb3 7088419: Use x86 Hardware CRC32 Instruction with java.util.zip.CRC32
drchase
parents: 16611
diff changeset
  3528
  __ notl(crc); // ~crc
61bfc8995bb3 7088419: Use x86 Hardware CRC32 Instruction with java.util.zip.CRC32
drchase
parents: 16611
diff changeset
  3529
  __ mov(res, crc);
61bfc8995bb3 7088419: Use x86 Hardware CRC32 Instruction with java.util.zip.CRC32
drchase
parents: 16611
diff changeset
  3530
}
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3531
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3532
void LIR_Assembler::emit_lock(LIR_OpLock* op) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3533
  Register obj = op->obj_opr()->as_register();  // may not be an oop
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3534
  Register hdr = op->hdr_opr()->as_register();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3535
  Register lock = op->lock_opr()->as_register();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3536
  if (!UseFastLocking) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3537
    __ jmp(*op->stub()->entry());
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3538
  } else if (op->code() == lir_lock) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3539
    Register scratch = noreg;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3540
    if (UseBiasedLocking) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3541
      scratch = op->scratch_opr()->as_register();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3542
    }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3543
    assert(BasicLock::displaced_header_offset_in_bytes() == 0, "lock_reg must point to the displaced header");
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3544
    // add debug info for NullPointerException only if one is possible
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3545
    int null_check_offset = __ lock_object(hdr, obj, lock, scratch, *op->stub()->entry());
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3546
    if (op->info() != NULL) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3547
      add_debug_info_for_null_check(null_check_offset, op->info());
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3548
    }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3549
    // done
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3550
  } else if (op->code() == lir_unlock) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3551
    assert(BasicLock::displaced_header_offset_in_bytes() == 0, "lock_reg must point to the displaced header");
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3552
    __ unlock_object(hdr, obj, lock, *op->stub()->entry());
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3553
  } else {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3554
    Unimplemented();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3555
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3556
  __ bind(*op->stub()->continuation());
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3557
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3558
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3559
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3560
void LIR_Assembler::emit_profile_call(LIR_OpProfileCall* op) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3561
  ciMethod* method = op->profiled_method();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3562
  int bci          = op->profiled_bci();
13391
30245956af37 7023639: JSR 292 method handle invocation needs a fast path for compiled code
twisti
parents: 12959
diff changeset
  3563
  ciMethod* callee = op->profiled_callee();
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3564
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3565
  // Update counter for all call types
7432
f06f1253c317 7003554: (tiered) assert(is_null_object() || handle() != NULL) failed: cannot embed null pointer
iveresov
parents: 7427
diff changeset
  3566
  ciMethodData* md = method->method_data_or_null();
f06f1253c317 7003554: (tiered) assert(is_null_object() || handle() != NULL) failed: cannot embed null pointer
iveresov
parents: 7427
diff changeset
  3567
  assert(md != NULL, "Sanity");
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3568
  ciProfileData* data = md->bci_to_data(bci);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3569
  assert(data->is_CounterData(), "need CounterData for calls");
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3570
  assert(op->mdo()->is_single_cpu(),  "mdo must be allocated");
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3571
  Register mdo  = op->mdo()->as_register();
13728
882756847a04 6964458: Reimplement class meta-data storage to use native memory
coleenp
parents: 13391
diff changeset
  3572
  __ mov_metadata(mdo, md->constant_encoding());
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3573
  Address counter_addr(mdo, md->byte_offset_of_slot(data, CounterData::count_offset()));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3574
  Bytecodes::Code bc = method->java_code_at_bci(bci);
13391
30245956af37 7023639: JSR 292 method handle invocation needs a fast path for compiled code
twisti
parents: 12959
diff changeset
  3575
  const bool callee_is_static = callee->is_loaded() && callee->is_static();
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3576
  // Perform additional virtual call profiling for invokevirtual and
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3577
  // invokeinterface bytecodes
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3578
  if ((bc == Bytecodes::_invokevirtual || bc == Bytecodes::_invokeinterface) &&
13391
30245956af37 7023639: JSR 292 method handle invocation needs a fast path for compiled code
twisti
parents: 12959
diff changeset
  3579
      !callee_is_static &&  // required for optimized MH invokes
6453
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  3580
      C1ProfileVirtualCalls) {
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3581
    assert(op->recv()->is_single_cpu(), "recv must be allocated");
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3582
    Register recv = op->recv()->as_register();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3583
    assert_different_registers(mdo, recv);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3584
    assert(data->is_VirtualCallData(), "need VirtualCallData for virtual calls");
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3585
    ciKlass* known_klass = op->known_holder();
6453
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  3586
    if (C1OptimizeVirtualCallProfiling && known_klass != NULL) {
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3587
      // We know the type that will be seen at this call site; we can
13728
882756847a04 6964458: Reimplement class meta-data storage to use native memory
coleenp
parents: 13391
diff changeset
  3588
      // statically update the MethodData* rather than needing to do
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3589
      // dynamic tests on the receiver type
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3590
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3591
      // NOTE: we should probably put a lock around this search to
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3592
      // avoid collisions by concurrent compilations
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3593
      ciVirtualCallData* vc_data = (ciVirtualCallData*) data;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3594
      uint i;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3595
      for (i = 0; i < VirtualCallData::row_limit(); i++) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3596
        ciKlass* receiver = vc_data->receiver(i);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3597
        if (known_klass->equals(receiver)) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3598
          Address data_addr(mdo, md->byte_offset_of_slot(data, VirtualCallData::receiver_count_offset(i)));
6453
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  3599
          __ addptr(data_addr, DataLayout::counter_increment);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3600
          return;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3601
        }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3602
      }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3603
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3604
      // Receiver type not found in profile data; select an empty slot
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3605
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3606
      // Note that this is less efficient than it should be because it
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3607
      // always does a write to the receiver part of the
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3608
      // VirtualCallData rather than just the first time
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3609
      for (i = 0; i < VirtualCallData::row_limit(); i++) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3610
        ciKlass* receiver = vc_data->receiver(i);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3611
        if (receiver == NULL) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3612
          Address recv_addr(mdo, md->byte_offset_of_slot(data, VirtualCallData::receiver_offset(i)));
13728
882756847a04 6964458: Reimplement class meta-data storage to use native memory
coleenp
parents: 13391
diff changeset
  3613
          __ mov_metadata(recv_addr, known_klass->constant_encoding());
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3614
          Address data_addr(mdo, md->byte_offset_of_slot(data, VirtualCallData::receiver_count_offset(i)));
6453
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  3615
          __ addptr(data_addr, DataLayout::counter_increment);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3616
          return;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3617
        }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3618
      }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3619
    } else {
7427
d7b79a367474 6985015: C1 needs to support compressed oops
iveresov
parents: 7397
diff changeset
  3620
      __ load_klass(recv, recv);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3621
      Label update_done;
6453
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  3622
      type_profile_helper(mdo, md, data, recv, &update_done);
4754
8aef16f24e16 6614597: Performance variability in jvm2008 xml.validation
kvn
parents: 4752
diff changeset
  3623
      // Receiver did not match any saved receiver and there is no empty row for it.
4892
e977b527544a 6923002: assert(false,"this call site should not be polymorphic")
kvn
parents: 4754
diff changeset
  3624
      // Increment total counter to indicate polymorphic case.
6453
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  3625
      __ addptr(counter_addr, DataLayout::counter_increment);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3626
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3627
      __ bind(update_done);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3628
    }
4754
8aef16f24e16 6614597: Performance variability in jvm2008 xml.validation
kvn
parents: 4752
diff changeset
  3629
  } else {
8aef16f24e16 6614597: Performance variability in jvm2008 xml.validation
kvn
parents: 4752
diff changeset
  3630
    // Static call
6453
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 5702
diff changeset
  3631
    __ addptr(counter_addr, DataLayout::counter_increment);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3632
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3633
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3634
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3635
void LIR_Assembler::emit_delay(LIR_OpDelay*) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3636
  Unimplemented();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3637
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3638
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3639
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3640
void LIR_Assembler::monitor_address(int monitor_no, LIR_Opr dst) {
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  3641
  __ lea(dst->as_register(), frame_map()->address_for_monitor_lock(monitor_no));
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3642
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3643
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3644
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3645
void LIR_Assembler::align_backward_branch_target() {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3646
  __ align(BytesPerWord);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3647
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3648
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3649
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3650
void LIR_Assembler::negate(LIR_Opr left, LIR_Opr dest) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3651
  if (left->is_single_cpu()) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3652
    __ negl(left->as_register());
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3653
    move_regs(left->as_register(), dest->as_register());
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3654
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3655
  } else if (left->is_double_cpu()) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3656
    Register lo = left->as_register_lo();
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  3657
#ifdef _LP64
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  3658
    Register dst = dest->as_register_lo();
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  3659
    __ movptr(dst, lo);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  3660
    __ negptr(dst);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  3661
#else
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3662
    Register hi = left->as_register_hi();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3663
    __ lneg(hi, lo);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3664
    if (dest->as_register_lo() == hi) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3665
      assert(dest->as_register_hi() != lo, "destroying register");
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3666
      move_regs(hi, dest->as_register_hi());
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3667
      move_regs(lo, dest->as_register_lo());
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3668
    } else {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3669
      move_regs(lo, dest->as_register_lo());
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3670
      move_regs(hi, dest->as_register_hi());
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3671
    }
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  3672
#endif // _LP64
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3673
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3674
  } else if (dest->is_single_xmm()) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3675
    if (left->as_xmm_float_reg() != dest->as_xmm_float_reg()) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3676
      __ movflt(dest->as_xmm_float_reg(), left->as_xmm_float_reg());
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3677
    }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3678
    __ xorps(dest->as_xmm_float_reg(),
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3679
             ExternalAddress((address)float_signflip_pool));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3680
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3681
  } else if (dest->is_double_xmm()) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3682
    if (left->as_xmm_double_reg() != dest->as_xmm_double_reg()) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3683
      __ movdbl(dest->as_xmm_double_reg(), left->as_xmm_double_reg());
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3684
    }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3685
    __ xorpd(dest->as_xmm_double_reg(),
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3686
             ExternalAddress((address)double_signflip_pool));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3687
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3688
  } else if (left->is_single_fpu() || left->is_double_fpu()) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3689
    assert(left->fpu() == 0, "arg must be on TOS");
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3690
    assert(dest->fpu() == 0, "dest must be TOS");
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3691
    __ fchs();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3692
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3693
  } else {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3694
    ShouldNotReachHere();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3695
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3696
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3697
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3698
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3699
void LIR_Assembler::leal(LIR_Opr addr, LIR_Opr dest) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3700
  assert(addr->is_address() && dest->is_register(), "check");
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  3701
  Register reg;
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  3702
  reg = dest->as_pointer_register();
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  3703
  __ lea(reg, as_Address(addr->as_address_ptr()));
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3704
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3705
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3706
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3707
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3708
void LIR_Assembler::rt_call(LIR_Opr result, address dest, const LIR_OprList* args, LIR_Opr tmp, CodeEmitInfo* info) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3709
  assert(!tmp->is_valid(), "don't need temporary");
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3710
  __ call(RuntimeAddress(dest));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3711
  if (info != NULL) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3712
    add_call_info_here(info);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3713
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3714
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3715
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3716
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3717
void LIR_Assembler::volatile_move_op(LIR_Opr src, LIR_Opr dest, BasicType type, CodeEmitInfo* info) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3718
  assert(type == T_LONG, "only for volatile long fields");
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3719
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3720
  if (info != NULL) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3721
    add_debug_info_for_null_check_here(info);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3722
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3723
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3724
  if (src->is_double_xmm()) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3725
    if (dest->is_double_cpu()) {
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  3726
#ifdef _LP64
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  3727
      __ movdq(dest->as_register_lo(), src->as_xmm_double_reg());
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  3728
#else
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  3729
      __ movdl(dest->as_register_lo(), src->as_xmm_double_reg());
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3730
      __ psrlq(src->as_xmm_double_reg(), 32);
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  3731
      __ movdl(dest->as_register_hi(), src->as_xmm_double_reg());
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  3732
#endif // _LP64
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3733
    } else if (dest->is_double_stack()) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3734
      __ movdbl(frame_map()->address_for_slot(dest->double_stack_ix()), src->as_xmm_double_reg());
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3735
    } else if (dest->is_address()) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3736
      __ movdbl(as_Address(dest->as_address_ptr()), src->as_xmm_double_reg());
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3737
    } else {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3738
      ShouldNotReachHere();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3739
    }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3740
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3741
  } else if (dest->is_double_xmm()) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3742
    if (src->is_double_stack()) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3743
      __ movdbl(dest->as_xmm_double_reg(), frame_map()->address_for_slot(src->double_stack_ix()));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3744
    } else if (src->is_address()) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3745
      __ movdbl(dest->as_xmm_double_reg(), as_Address(src->as_address_ptr()));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3746
    } else {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3747
      ShouldNotReachHere();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3748
    }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3749
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3750
  } else if (src->is_double_fpu()) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3751
    assert(src->fpu_regnrLo() == 0, "must be TOS");
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3752
    if (dest->is_double_stack()) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3753
      __ fistp_d(frame_map()->address_for_slot(dest->double_stack_ix()));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3754
    } else if (dest->is_address()) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3755
      __ fistp_d(as_Address(dest->as_address_ptr()));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3756
    } else {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3757
      ShouldNotReachHere();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3758
    }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3759
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3760
  } else if (dest->is_double_fpu()) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3761
    assert(dest->fpu_regnrLo() == 0, "must be TOS");
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3762
    if (src->is_double_stack()) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3763
      __ fild_d(frame_map()->address_for_slot(src->double_stack_ix()));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3764
    } else if (src->is_address()) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3765
      __ fild_d(as_Address(src->as_address_ptr()));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3766
    } else {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3767
      ShouldNotReachHere();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3768
    }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3769
  } else {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3770
    ShouldNotReachHere();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3771
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3772
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3773
16611
6807a703dd6b 7153771: array bound check elimination for c1
roland
parents: 14626
diff changeset
  3774
#ifdef ASSERT
6807a703dd6b 7153771: array bound check elimination for c1
roland
parents: 14626
diff changeset
  3775
// emit run-time assertion
6807a703dd6b 7153771: array bound check elimination for c1
roland
parents: 14626
diff changeset
  3776
void LIR_Assembler::emit_assert(LIR_OpAssert* op) {
6807a703dd6b 7153771: array bound check elimination for c1
roland
parents: 14626
diff changeset
  3777
  assert(op->code() == lir_assert, "must be");
6807a703dd6b 7153771: array bound check elimination for c1
roland
parents: 14626
diff changeset
  3778
6807a703dd6b 7153771: array bound check elimination for c1
roland
parents: 14626
diff changeset
  3779
  if (op->in_opr1()->is_valid()) {
6807a703dd6b 7153771: array bound check elimination for c1
roland
parents: 14626
diff changeset
  3780
    assert(op->in_opr2()->is_valid(), "both operands must be valid");
6807a703dd6b 7153771: array bound check elimination for c1
roland
parents: 14626
diff changeset
  3781
    comp_op(op->condition(), op->in_opr1(), op->in_opr2(), op);
6807a703dd6b 7153771: array bound check elimination for c1
roland
parents: 14626
diff changeset
  3782
  } else {
6807a703dd6b 7153771: array bound check elimination for c1
roland
parents: 14626
diff changeset
  3783
    assert(op->in_opr2()->is_illegal(), "both operands must be illegal");
6807a703dd6b 7153771: array bound check elimination for c1
roland
parents: 14626
diff changeset
  3784
    assert(op->condition() == lir_cond_always, "no other conditions allowed");
6807a703dd6b 7153771: array bound check elimination for c1
roland
parents: 14626
diff changeset
  3785
  }
6807a703dd6b 7153771: array bound check elimination for c1
roland
parents: 14626
diff changeset
  3786
6807a703dd6b 7153771: array bound check elimination for c1
roland
parents: 14626
diff changeset
  3787
  Label ok;
6807a703dd6b 7153771: array bound check elimination for c1
roland
parents: 14626
diff changeset
  3788
  if (op->condition() != lir_cond_always) {
6807a703dd6b 7153771: array bound check elimination for c1
roland
parents: 14626
diff changeset
  3789
    Assembler::Condition acond = Assembler::zero;
6807a703dd6b 7153771: array bound check elimination for c1
roland
parents: 14626
diff changeset
  3790
    switch (op->condition()) {
6807a703dd6b 7153771: array bound check elimination for c1
roland
parents: 14626
diff changeset
  3791
      case lir_cond_equal:        acond = Assembler::equal;       break;
6807a703dd6b 7153771: array bound check elimination for c1
roland
parents: 14626
diff changeset
  3792
      case lir_cond_notEqual:     acond = Assembler::notEqual;    break;
6807a703dd6b 7153771: array bound check elimination for c1
roland
parents: 14626
diff changeset
  3793
      case lir_cond_less:         acond = Assembler::less;        break;
6807a703dd6b 7153771: array bound check elimination for c1
roland
parents: 14626
diff changeset
  3794
      case lir_cond_lessEqual:    acond = Assembler::lessEqual;   break;
6807a703dd6b 7153771: array bound check elimination for c1
roland
parents: 14626
diff changeset
  3795
      case lir_cond_greaterEqual: acond = Assembler::greaterEqual;break;
6807a703dd6b 7153771: array bound check elimination for c1
roland
parents: 14626
diff changeset
  3796
      case lir_cond_greater:      acond = Assembler::greater;     break;
6807a703dd6b 7153771: array bound check elimination for c1
roland
parents: 14626
diff changeset
  3797
      case lir_cond_belowEqual:   acond = Assembler::belowEqual;  break;
6807a703dd6b 7153771: array bound check elimination for c1
roland
parents: 14626
diff changeset
  3798
      case lir_cond_aboveEqual:   acond = Assembler::aboveEqual;  break;
6807a703dd6b 7153771: array bound check elimination for c1
roland
parents: 14626
diff changeset
  3799
      default:                    ShouldNotReachHere();
6807a703dd6b 7153771: array bound check elimination for c1
roland
parents: 14626
diff changeset
  3800
    }
6807a703dd6b 7153771: array bound check elimination for c1
roland
parents: 14626
diff changeset
  3801
    __ jcc(acond, ok);
6807a703dd6b 7153771: array bound check elimination for c1
roland
parents: 14626
diff changeset
  3802
  }
6807a703dd6b 7153771: array bound check elimination for c1
roland
parents: 14626
diff changeset
  3803
  if (op->halt()) {
6807a703dd6b 7153771: array bound check elimination for c1
roland
parents: 14626
diff changeset
  3804
    const char* str = __ code_string(op->msg());
6807a703dd6b 7153771: array bound check elimination for c1
roland
parents: 14626
diff changeset
  3805
    __ stop(str);
6807a703dd6b 7153771: array bound check elimination for c1
roland
parents: 14626
diff changeset
  3806
  } else {
6807a703dd6b 7153771: array bound check elimination for c1
roland
parents: 14626
diff changeset
  3807
    breakpoint();
6807a703dd6b 7153771: array bound check elimination for c1
roland
parents: 14626
diff changeset
  3808
  }
6807a703dd6b 7153771: array bound check elimination for c1
roland
parents: 14626
diff changeset
  3809
  __ bind(ok);
6807a703dd6b 7153771: array bound check elimination for c1
roland
parents: 14626
diff changeset
  3810
}
6807a703dd6b 7153771: array bound check elimination for c1
roland
parents: 14626
diff changeset
  3811
#endif
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3812
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3813
void LIR_Assembler::membar() {
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  3814
  // QQQ sparc TSO uses this,
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  3815
  __ membar( Assembler::Membar_mask_bits(Assembler::StoreLoad));
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3816
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3817
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3818
void LIR_Assembler::membar_acquire() {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3819
  // No x86 machines currently require load fences
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3820
  // __ load_fence();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3821
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3822
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3823
void LIR_Assembler::membar_release() {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3824
  // No x86 machines currently require store fences
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3825
  // __ store_fence();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3826
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3827
11886
feebf5c9f40c 7120481: storeStore barrier in constructor with final field
jiangli
parents: 11488
diff changeset
  3828
void LIR_Assembler::membar_loadload() {
feebf5c9f40c 7120481: storeStore barrier in constructor with final field
jiangli
parents: 11488
diff changeset
  3829
  // no-op
feebf5c9f40c 7120481: storeStore barrier in constructor with final field
jiangli
parents: 11488
diff changeset
  3830
  //__ membar(Assembler::Membar_mask_bits(Assembler::loadload));
feebf5c9f40c 7120481: storeStore barrier in constructor with final field
jiangli
parents: 11488
diff changeset
  3831
}
feebf5c9f40c 7120481: storeStore barrier in constructor with final field
jiangli
parents: 11488
diff changeset
  3832
feebf5c9f40c 7120481: storeStore barrier in constructor with final field
jiangli
parents: 11488
diff changeset
  3833
void LIR_Assembler::membar_storestore() {
feebf5c9f40c 7120481: storeStore barrier in constructor with final field
jiangli
parents: 11488
diff changeset
  3834
  // no-op
feebf5c9f40c 7120481: storeStore barrier in constructor with final field
jiangli
parents: 11488
diff changeset
  3835
  //__ membar(Assembler::Membar_mask_bits(Assembler::storestore));
feebf5c9f40c 7120481: storeStore barrier in constructor with final field
jiangli
parents: 11488
diff changeset
  3836
}
feebf5c9f40c 7120481: storeStore barrier in constructor with final field
jiangli
parents: 11488
diff changeset
  3837
feebf5c9f40c 7120481: storeStore barrier in constructor with final field
jiangli
parents: 11488
diff changeset
  3838
void LIR_Assembler::membar_loadstore() {
feebf5c9f40c 7120481: storeStore barrier in constructor with final field
jiangli
parents: 11488
diff changeset
  3839
  // no-op
feebf5c9f40c 7120481: storeStore barrier in constructor with final field
jiangli
parents: 11488
diff changeset
  3840
  //__ membar(Assembler::Membar_mask_bits(Assembler::loadstore));
feebf5c9f40c 7120481: storeStore barrier in constructor with final field
jiangli
parents: 11488
diff changeset
  3841
}
feebf5c9f40c 7120481: storeStore barrier in constructor with final field
jiangli
parents: 11488
diff changeset
  3842
feebf5c9f40c 7120481: storeStore barrier in constructor with final field
jiangli
parents: 11488
diff changeset
  3843
void LIR_Assembler::membar_storeload() {
feebf5c9f40c 7120481: storeStore barrier in constructor with final field
jiangli
parents: 11488
diff changeset
  3844
  __ membar(Assembler::Membar_mask_bits(Assembler::StoreLoad));
feebf5c9f40c 7120481: storeStore barrier in constructor with final field
jiangli
parents: 11488
diff changeset
  3845
}
feebf5c9f40c 7120481: storeStore barrier in constructor with final field
jiangli
parents: 11488
diff changeset
  3846
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3847
void LIR_Assembler::get_thread(LIR_Opr result_reg) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3848
  assert(result_reg->is_register(), "check");
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  3849
#ifdef _LP64
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  3850
  // __ get_thread(result_reg->as_register_lo());
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  3851
  __ mov(result_reg->as_register(), r15_thread);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  3852
#else
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3853
  __ get_thread(result_reg->as_register());
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  3854
#endif // _LP64
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3855
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3856
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3857
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3858
void LIR_Assembler::peephole(LIR_List*) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3859
  // do nothing for now
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3860
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3861
13886
8d82c4dfa722 7023898: Intrinsify AtomicLongFieldUpdater.getAndIncrement()
roland
parents: 13742
diff changeset
  3862
void LIR_Assembler::atomic_op(LIR_Code code, LIR_Opr src, LIR_Opr data, LIR_Opr dest, LIR_Opr tmp) {
8d82c4dfa722 7023898: Intrinsify AtomicLongFieldUpdater.getAndIncrement()
roland
parents: 13742
diff changeset
  3863
  assert(data == dest, "xchg/xadd uses only 2 operands");
8d82c4dfa722 7023898: Intrinsify AtomicLongFieldUpdater.getAndIncrement()
roland
parents: 13742
diff changeset
  3864
8d82c4dfa722 7023898: Intrinsify AtomicLongFieldUpdater.getAndIncrement()
roland
parents: 13742
diff changeset
  3865
  if (data->type() == T_INT) {
8d82c4dfa722 7023898: Intrinsify AtomicLongFieldUpdater.getAndIncrement()
roland
parents: 13742
diff changeset
  3866
    if (code == lir_xadd) {
8d82c4dfa722 7023898: Intrinsify AtomicLongFieldUpdater.getAndIncrement()
roland
parents: 13742
diff changeset
  3867
      if (os::is_MP()) {
8d82c4dfa722 7023898: Intrinsify AtomicLongFieldUpdater.getAndIncrement()
roland
parents: 13742
diff changeset
  3868
        __ lock();
8d82c4dfa722 7023898: Intrinsify AtomicLongFieldUpdater.getAndIncrement()
roland
parents: 13742
diff changeset
  3869
      }
8d82c4dfa722 7023898: Intrinsify AtomicLongFieldUpdater.getAndIncrement()
roland
parents: 13742
diff changeset
  3870
      __ xaddl(as_Address(src->as_address_ptr()), data->as_register());
8d82c4dfa722 7023898: Intrinsify AtomicLongFieldUpdater.getAndIncrement()
roland
parents: 13742
diff changeset
  3871
    } else {
8d82c4dfa722 7023898: Intrinsify AtomicLongFieldUpdater.getAndIncrement()
roland
parents: 13742
diff changeset
  3872
      __ xchgl(data->as_register(), as_Address(src->as_address_ptr()));
8d82c4dfa722 7023898: Intrinsify AtomicLongFieldUpdater.getAndIncrement()
roland
parents: 13742
diff changeset
  3873
    }
8d82c4dfa722 7023898: Intrinsify AtomicLongFieldUpdater.getAndIncrement()
roland
parents: 13742
diff changeset
  3874
  } else if (data->is_oop()) {
8d82c4dfa722 7023898: Intrinsify AtomicLongFieldUpdater.getAndIncrement()
roland
parents: 13742
diff changeset
  3875
    assert (code == lir_xchg, "xadd for oops");
8d82c4dfa722 7023898: Intrinsify AtomicLongFieldUpdater.getAndIncrement()
roland
parents: 13742
diff changeset
  3876
    Register obj = data->as_register();
8d82c4dfa722 7023898: Intrinsify AtomicLongFieldUpdater.getAndIncrement()
roland
parents: 13742
diff changeset
  3877
#ifdef _LP64
8d82c4dfa722 7023898: Intrinsify AtomicLongFieldUpdater.getAndIncrement()
roland
parents: 13742
diff changeset
  3878
    if (UseCompressedOops) {
8d82c4dfa722 7023898: Intrinsify AtomicLongFieldUpdater.getAndIncrement()
roland
parents: 13742
diff changeset
  3879
      __ encode_heap_oop(obj);
8d82c4dfa722 7023898: Intrinsify AtomicLongFieldUpdater.getAndIncrement()
roland
parents: 13742
diff changeset
  3880
      __ xchgl(obj, as_Address(src->as_address_ptr()));
8d82c4dfa722 7023898: Intrinsify AtomicLongFieldUpdater.getAndIncrement()
roland
parents: 13742
diff changeset
  3881
      __ decode_heap_oop(obj);
8d82c4dfa722 7023898: Intrinsify AtomicLongFieldUpdater.getAndIncrement()
roland
parents: 13742
diff changeset
  3882
    } else {
8d82c4dfa722 7023898: Intrinsify AtomicLongFieldUpdater.getAndIncrement()
roland
parents: 13742
diff changeset
  3883
      __ xchgptr(obj, as_Address(src->as_address_ptr()));
8d82c4dfa722 7023898: Intrinsify AtomicLongFieldUpdater.getAndIncrement()
roland
parents: 13742
diff changeset
  3884
    }
8d82c4dfa722 7023898: Intrinsify AtomicLongFieldUpdater.getAndIncrement()
roland
parents: 13742
diff changeset
  3885
#else
8d82c4dfa722 7023898: Intrinsify AtomicLongFieldUpdater.getAndIncrement()
roland
parents: 13742
diff changeset
  3886
    __ xchgl(obj, as_Address(src->as_address_ptr()));
8d82c4dfa722 7023898: Intrinsify AtomicLongFieldUpdater.getAndIncrement()
roland
parents: 13742
diff changeset
  3887
#endif
8d82c4dfa722 7023898: Intrinsify AtomicLongFieldUpdater.getAndIncrement()
roland
parents: 13742
diff changeset
  3888
  } else if (data->type() == T_LONG) {
8d82c4dfa722 7023898: Intrinsify AtomicLongFieldUpdater.getAndIncrement()
roland
parents: 13742
diff changeset
  3889
#ifdef _LP64
8d82c4dfa722 7023898: Intrinsify AtomicLongFieldUpdater.getAndIncrement()
roland
parents: 13742
diff changeset
  3890
    assert(data->as_register_lo() == data->as_register_hi(), "should be a single register");
8d82c4dfa722 7023898: Intrinsify AtomicLongFieldUpdater.getAndIncrement()
roland
parents: 13742
diff changeset
  3891
    if (code == lir_xadd) {
8d82c4dfa722 7023898: Intrinsify AtomicLongFieldUpdater.getAndIncrement()
roland
parents: 13742
diff changeset
  3892
      if (os::is_MP()) {
8d82c4dfa722 7023898: Intrinsify AtomicLongFieldUpdater.getAndIncrement()
roland
parents: 13742
diff changeset
  3893
        __ lock();
8d82c4dfa722 7023898: Intrinsify AtomicLongFieldUpdater.getAndIncrement()
roland
parents: 13742
diff changeset
  3894
      }
8d82c4dfa722 7023898: Intrinsify AtomicLongFieldUpdater.getAndIncrement()
roland
parents: 13742
diff changeset
  3895
      __ xaddq(as_Address(src->as_address_ptr()), data->as_register_lo());
8d82c4dfa722 7023898: Intrinsify AtomicLongFieldUpdater.getAndIncrement()
roland
parents: 13742
diff changeset
  3896
    } else {
8d82c4dfa722 7023898: Intrinsify AtomicLongFieldUpdater.getAndIncrement()
roland
parents: 13742
diff changeset
  3897
      __ xchgq(data->as_register_lo(), as_Address(src->as_address_ptr()));
8d82c4dfa722 7023898: Intrinsify AtomicLongFieldUpdater.getAndIncrement()
roland
parents: 13742
diff changeset
  3898
    }
8d82c4dfa722 7023898: Intrinsify AtomicLongFieldUpdater.getAndIncrement()
roland
parents: 13742
diff changeset
  3899
#else
8d82c4dfa722 7023898: Intrinsify AtomicLongFieldUpdater.getAndIncrement()
roland
parents: 13742
diff changeset
  3900
    ShouldNotReachHere();
8d82c4dfa722 7023898: Intrinsify AtomicLongFieldUpdater.getAndIncrement()
roland
parents: 13742
diff changeset
  3901
#endif
8d82c4dfa722 7023898: Intrinsify AtomicLongFieldUpdater.getAndIncrement()
roland
parents: 13742
diff changeset
  3902
  } else {
8d82c4dfa722 7023898: Intrinsify AtomicLongFieldUpdater.getAndIncrement()
roland
parents: 13742
diff changeset
  3903
    ShouldNotReachHere();
8d82c4dfa722 7023898: Intrinsify AtomicLongFieldUpdater.getAndIncrement()
roland
parents: 13742
diff changeset
  3904
  }
8d82c4dfa722 7023898: Intrinsify AtomicLongFieldUpdater.getAndIncrement()
roland
parents: 13742
diff changeset
  3905
}
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3906
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3907
#undef __