hotspot/src/cpu/x86/vm/c1_LIRGenerator_x86.cpp
author fzhinkin
Wed, 06 Apr 2016 18:51:03 +0300
changeset 38031 e0b822facc03
parent 38018 1dc6c6f21231
child 38237 d972e3a2df53
child 38060 954c9575f653
permissions -rw-r--r--
8149374: Replace C1-specific collection classes with universal collection classes Reviewed-by: kvn, mgerdin, coleenp
Ignore whitespace changes - Everywhere: Within whitespace: At end of lines:
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
     1
/*
38031
e0b822facc03 8149374: Replace C1-specific collection classes with universal collection classes
fzhinkin
parents: 38018
diff changeset
     2
 * Copyright (c) 2005, 2016, Oracle and/or its affiliates. All rights reserved.
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
     3
 * DO NOT ALTER OR REMOVE COPYRIGHT NOTICES OR THIS FILE HEADER.
489c9b5090e2 Initial load
duke
parents:
diff changeset
     4
 *
489c9b5090e2 Initial load
duke
parents:
diff changeset
     5
 * This code is free software; you can redistribute it and/or modify it
489c9b5090e2 Initial load
duke
parents:
diff changeset
     6
 * under the terms of the GNU General Public License version 2 only, as
489c9b5090e2 Initial load
duke
parents:
diff changeset
     7
 * published by the Free Software Foundation.
489c9b5090e2 Initial load
duke
parents:
diff changeset
     8
 *
489c9b5090e2 Initial load
duke
parents:
diff changeset
     9
 * This code is distributed in the hope that it will be useful, but WITHOUT
489c9b5090e2 Initial load
duke
parents:
diff changeset
    10
 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
489c9b5090e2 Initial load
duke
parents:
diff changeset
    11
 * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License
489c9b5090e2 Initial load
duke
parents:
diff changeset
    12
 * version 2 for more details (a copy is included in the LICENSE file that
489c9b5090e2 Initial load
duke
parents:
diff changeset
    13
 * accompanied this code).
489c9b5090e2 Initial load
duke
parents:
diff changeset
    14
 *
489c9b5090e2 Initial load
duke
parents:
diff changeset
    15
 * You should have received a copy of the GNU General Public License version
489c9b5090e2 Initial load
duke
parents:
diff changeset
    16
 * 2 along with this work; if not, write to the Free Software Foundation,
489c9b5090e2 Initial load
duke
parents:
diff changeset
    17
 * Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA.
489c9b5090e2 Initial load
duke
parents:
diff changeset
    18
 *
5547
f4b087cbb361 6941466: Oracle rebranding changes for Hotspot repositories
trims
parents: 4430
diff changeset
    19
 * Please contact Oracle, 500 Oracle Parkway, Redwood Shores, CA 94065 USA
f4b087cbb361 6941466: Oracle rebranding changes for Hotspot repositories
trims
parents: 4430
diff changeset
    20
 * or visit www.oracle.com if you need additional information or have any
f4b087cbb361 6941466: Oracle rebranding changes for Hotspot repositories
trims
parents: 4430
diff changeset
    21
 * questions.
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
    22
 *
489c9b5090e2 Initial load
duke
parents:
diff changeset
    23
 */
489c9b5090e2 Initial load
duke
parents:
diff changeset
    24
7397
5b173b4ca846 6989984: Use standard include model for Hospot
stefank
parents: 6970
diff changeset
    25
#include "precompiled.hpp"
5b173b4ca846 6989984: Use standard include model for Hospot
stefank
parents: 6970
diff changeset
    26
#include "c1/c1_Compilation.hpp"
5b173b4ca846 6989984: Use standard include model for Hospot
stefank
parents: 6970
diff changeset
    27
#include "c1/c1_FrameMap.hpp"
5b173b4ca846 6989984: Use standard include model for Hospot
stefank
parents: 6970
diff changeset
    28
#include "c1/c1_Instruction.hpp"
5b173b4ca846 6989984: Use standard include model for Hospot
stefank
parents: 6970
diff changeset
    29
#include "c1/c1_LIRAssembler.hpp"
5b173b4ca846 6989984: Use standard include model for Hospot
stefank
parents: 6970
diff changeset
    30
#include "c1/c1_LIRGenerator.hpp"
5b173b4ca846 6989984: Use standard include model for Hospot
stefank
parents: 6970
diff changeset
    31
#include "c1/c1_Runtime1.hpp"
5b173b4ca846 6989984: Use standard include model for Hospot
stefank
parents: 6970
diff changeset
    32
#include "c1/c1_ValueStack.hpp"
5b173b4ca846 6989984: Use standard include model for Hospot
stefank
parents: 6970
diff changeset
    33
#include "ci/ciArray.hpp"
5b173b4ca846 6989984: Use standard include model for Hospot
stefank
parents: 6970
diff changeset
    34
#include "ci/ciObjArrayKlass.hpp"
5b173b4ca846 6989984: Use standard include model for Hospot
stefank
parents: 6970
diff changeset
    35
#include "ci/ciTypeArrayKlass.hpp"
5b173b4ca846 6989984: Use standard include model for Hospot
stefank
parents: 6970
diff changeset
    36
#include "runtime/sharedRuntime.hpp"
5b173b4ca846 6989984: Use standard include model for Hospot
stefank
parents: 6970
diff changeset
    37
#include "runtime/stubRoutines.hpp"
5b173b4ca846 6989984: Use standard include model for Hospot
stefank
parents: 6970
diff changeset
    38
#include "vmreg_x86.inline.hpp"
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
    39
489c9b5090e2 Initial load
duke
parents:
diff changeset
    40
#ifdef ASSERT
489c9b5090e2 Initial load
duke
parents:
diff changeset
    41
#define __ gen()->lir(__FILE__, __LINE__)->
489c9b5090e2 Initial load
duke
parents:
diff changeset
    42
#else
489c9b5090e2 Initial load
duke
parents:
diff changeset
    43
#define __ gen()->lir()->
489c9b5090e2 Initial load
duke
parents:
diff changeset
    44
#endif
489c9b5090e2 Initial load
duke
parents:
diff changeset
    45
489c9b5090e2 Initial load
duke
parents:
diff changeset
    46
// Item will be loaded into a byte register; Intel only
489c9b5090e2 Initial load
duke
parents:
diff changeset
    47
void LIRItem::load_byte_item() {
489c9b5090e2 Initial load
duke
parents:
diff changeset
    48
  load_item();
489c9b5090e2 Initial load
duke
parents:
diff changeset
    49
  LIR_Opr res = result();
489c9b5090e2 Initial load
duke
parents:
diff changeset
    50
489c9b5090e2 Initial load
duke
parents:
diff changeset
    51
  if (!res->is_virtual() || !_gen->is_vreg_flag_set(res, LIRGenerator::byte_reg)) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
    52
    // make sure that it is a byte register
489c9b5090e2 Initial load
duke
parents:
diff changeset
    53
    assert(!value()->type()->is_float() && !value()->type()->is_double(),
489c9b5090e2 Initial load
duke
parents:
diff changeset
    54
           "can't load floats in byte register");
489c9b5090e2 Initial load
duke
parents:
diff changeset
    55
    LIR_Opr reg = _gen->rlock_byte(T_BYTE);
489c9b5090e2 Initial load
duke
parents:
diff changeset
    56
    __ move(res, reg);
489c9b5090e2 Initial load
duke
parents:
diff changeset
    57
489c9b5090e2 Initial load
duke
parents:
diff changeset
    58
    _result = reg;
489c9b5090e2 Initial load
duke
parents:
diff changeset
    59
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
    60
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
    61
489c9b5090e2 Initial load
duke
parents:
diff changeset
    62
489c9b5090e2 Initial load
duke
parents:
diff changeset
    63
void LIRItem::load_nonconstant() {
489c9b5090e2 Initial load
duke
parents:
diff changeset
    64
  LIR_Opr r = value()->operand();
489c9b5090e2 Initial load
duke
parents:
diff changeset
    65
  if (r->is_constant()) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
    66
    _result = r;
489c9b5090e2 Initial load
duke
parents:
diff changeset
    67
  } else {
489c9b5090e2 Initial load
duke
parents:
diff changeset
    68
    load_item();
489c9b5090e2 Initial load
duke
parents:
diff changeset
    69
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
    70
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
    71
489c9b5090e2 Initial load
duke
parents:
diff changeset
    72
//--------------------------------------------------------------
489c9b5090e2 Initial load
duke
parents:
diff changeset
    73
//               LIRGenerator
489c9b5090e2 Initial load
duke
parents:
diff changeset
    74
//--------------------------------------------------------------
489c9b5090e2 Initial load
duke
parents:
diff changeset
    75
489c9b5090e2 Initial load
duke
parents:
diff changeset
    76
489c9b5090e2 Initial load
duke
parents:
diff changeset
    77
LIR_Opr LIRGenerator::exceptionOopOpr() { return FrameMap::rax_oop_opr; }
489c9b5090e2 Initial load
duke
parents:
diff changeset
    78
LIR_Opr LIRGenerator::exceptionPcOpr()  { return FrameMap::rdx_opr; }
489c9b5090e2 Initial load
duke
parents:
diff changeset
    79
LIR_Opr LIRGenerator::divInOpr()        { return FrameMap::rax_opr; }
489c9b5090e2 Initial load
duke
parents:
diff changeset
    80
LIR_Opr LIRGenerator::divOutOpr()       { return FrameMap::rax_opr; }
489c9b5090e2 Initial load
duke
parents:
diff changeset
    81
LIR_Opr LIRGenerator::remOutOpr()       { return FrameMap::rdx_opr; }
489c9b5090e2 Initial load
duke
parents:
diff changeset
    82
LIR_Opr LIRGenerator::shiftCountOpr()   { return FrameMap::rcx_opr; }
34201
2de6f3566659 8138895: C1: PPC64 Port needs special register for Locks in synchronization code
mdoerr
parents: 33626
diff changeset
    83
LIR_Opr LIRGenerator::syncLockOpr()     { return new_register(T_INT); }
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
    84
LIR_Opr LIRGenerator::syncTempOpr()     { return FrameMap::rax_opr; }
489c9b5090e2 Initial load
duke
parents:
diff changeset
    85
LIR_Opr LIRGenerator::getThreadTemp()   { return LIR_OprFact::illegalOpr; }
489c9b5090e2 Initial load
duke
parents:
diff changeset
    86
489c9b5090e2 Initial load
duke
parents:
diff changeset
    87
489c9b5090e2 Initial load
duke
parents:
diff changeset
    88
LIR_Opr LIRGenerator::result_register_for(ValueType* type, bool callee) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
    89
  LIR_Opr opr;
489c9b5090e2 Initial load
duke
parents:
diff changeset
    90
  switch (type->tag()) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
    91
    case intTag:     opr = FrameMap::rax_opr;          break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
    92
    case objectTag:  opr = FrameMap::rax_oop_opr;      break;
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
    93
    case longTag:    opr = FrameMap::long0_opr;        break;
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
    94
    case floatTag:   opr = UseSSE >= 1 ? FrameMap::xmm0_float_opr  : FrameMap::fpu0_float_opr;  break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
    95
    case doubleTag:  opr = UseSSE >= 2 ? FrameMap::xmm0_double_opr : FrameMap::fpu0_double_opr;  break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
    96
489c9b5090e2 Initial load
duke
parents:
diff changeset
    97
    case addressTag:
489c9b5090e2 Initial load
duke
parents:
diff changeset
    98
    default: ShouldNotReachHere(); return LIR_OprFact::illegalOpr;
489c9b5090e2 Initial load
duke
parents:
diff changeset
    99
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   100
489c9b5090e2 Initial load
duke
parents:
diff changeset
   101
  assert(opr->type_field() == as_OprType(as_BasicType(type)), "type mismatch");
489c9b5090e2 Initial load
duke
parents:
diff changeset
   102
  return opr;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   103
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   104
489c9b5090e2 Initial load
duke
parents:
diff changeset
   105
489c9b5090e2 Initial load
duke
parents:
diff changeset
   106
LIR_Opr LIRGenerator::rlock_byte(BasicType type) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   107
  LIR_Opr reg = new_register(T_INT);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   108
  set_vreg_flag(reg, LIRGenerator::byte_reg);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   109
  return reg;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   110
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   111
489c9b5090e2 Initial load
duke
parents:
diff changeset
   112
489c9b5090e2 Initial load
duke
parents:
diff changeset
   113
//--------- loading items into registers --------------------------------
489c9b5090e2 Initial load
duke
parents:
diff changeset
   114
489c9b5090e2 Initial load
duke
parents:
diff changeset
   115
489c9b5090e2 Initial load
duke
parents:
diff changeset
   116
// i486 instructions can inline constants
489c9b5090e2 Initial load
duke
parents:
diff changeset
   117
bool LIRGenerator::can_store_as_constant(Value v, BasicType type) const {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   118
  if (type == T_SHORT || type == T_CHAR) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   119
    // there is no immediate move of word values in asembler_i486.?pp
489c9b5090e2 Initial load
duke
parents:
diff changeset
   120
    return false;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   121
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   122
  Constant* c = v->as_Constant();
6745
a34ef8968a84 6986046: C1 valuestack cleanup
roland
parents: 6461
diff changeset
   123
  if (c && c->state_before() == NULL) {
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   124
    // constants of any type can be stored directly, except for
489c9b5090e2 Initial load
duke
parents:
diff changeset
   125
    // unloaded object constants.
489c9b5090e2 Initial load
duke
parents:
diff changeset
   126
    return true;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   127
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   128
  return false;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   129
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   130
489c9b5090e2 Initial load
duke
parents:
diff changeset
   131
489c9b5090e2 Initial load
duke
parents:
diff changeset
   132
bool LIRGenerator::can_inline_as_constant(Value v) const {
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   133
  if (v->type()->tag() == longTag) return false;
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   134
  return v->type()->tag() != objectTag ||
489c9b5090e2 Initial load
duke
parents:
diff changeset
   135
    (v->type()->is_constant() && v->type()->as_ObjectType()->constant_value()->is_null_object());
489c9b5090e2 Initial load
duke
parents:
diff changeset
   136
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   137
489c9b5090e2 Initial load
duke
parents:
diff changeset
   138
489c9b5090e2 Initial load
duke
parents:
diff changeset
   139
bool LIRGenerator::can_inline_as_constant(LIR_Const* c) const {
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   140
  if (c->type() == T_LONG) return false;
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   141
  return c->type() != T_OBJECT || c->as_jobject() == NULL;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   142
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   143
489c9b5090e2 Initial load
duke
parents:
diff changeset
   144
489c9b5090e2 Initial load
duke
parents:
diff changeset
   145
LIR_Opr LIRGenerator::safepoint_poll_register() {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   146
  return LIR_OprFact::illegalOpr;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   147
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   148
489c9b5090e2 Initial load
duke
parents:
diff changeset
   149
489c9b5090e2 Initial load
duke
parents:
diff changeset
   150
LIR_Address* LIRGenerator::generate_address(LIR_Opr base, LIR_Opr index,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   151
                                            int shift, int disp, BasicType type) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   152
  assert(base->is_register(), "must be");
489c9b5090e2 Initial load
duke
parents:
diff changeset
   153
  if (index->is_constant()) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   154
    return new LIR_Address(base,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   155
                           (index->as_constant_ptr()->as_jint() << shift) + disp,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   156
                           type);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   157
  } else {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   158
    return new LIR_Address(base, index, (LIR_Address::Scale)shift, disp, type);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   159
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   160
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   161
489c9b5090e2 Initial load
duke
parents:
diff changeset
   162
489c9b5090e2 Initial load
duke
parents:
diff changeset
   163
LIR_Address* LIRGenerator::emit_array_address(LIR_Opr array_opr, LIR_Opr index_opr,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   164
                                              BasicType type, bool needs_card_mark) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   165
  int offset_in_bytes = arrayOopDesc::base_offset_in_bytes(type);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   166
489c9b5090e2 Initial load
duke
parents:
diff changeset
   167
  LIR_Address* addr;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   168
  if (index_opr->is_constant()) {
202
dc13bf0e5d5d 6633953: type2aelembytes{T_ADDRESS} should be 8 bytes in 64 bit VM
kvn
parents: 1
diff changeset
   169
    int elem_size = type2aelembytes(type);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   170
    addr = new LIR_Address(array_opr,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   171
                           offset_in_bytes + index_opr->as_jint() * elem_size, type);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   172
  } else {
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   173
#ifdef _LP64
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   174
    if (index_opr->type() == T_INT) {
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   175
      LIR_Opr tmp = new_register(T_LONG);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   176
      __ convert(Bytecodes::_i2l, index_opr, tmp);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   177
      index_opr = tmp;
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   178
    }
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   179
#endif // _LP64
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   180
    addr =  new LIR_Address(array_opr,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   181
                            index_opr,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   182
                            LIR_Address::scale(type),
489c9b5090e2 Initial load
duke
parents:
diff changeset
   183
                            offset_in_bytes, type);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   184
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   185
  if (needs_card_mark) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   186
    // This store will need a precise card mark, so go ahead and
489c9b5090e2 Initial load
duke
parents:
diff changeset
   187
    // compute the full adddres instead of computing once for the
489c9b5090e2 Initial load
duke
parents:
diff changeset
   188
    // store and again for the card mark.
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   189
    LIR_Opr tmp = new_pointer_register();
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   190
    __ leal(LIR_OprFact::address(addr), tmp);
5695
7fbbde5b4e3e 6955349: C1: Make G1 barriers work with x64
iveresov
parents: 4430
diff changeset
   191
    return new LIR_Address(tmp, type);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   192
  } else {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   193
    return addr;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   194
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   195
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   196
489c9b5090e2 Initial load
duke
parents:
diff changeset
   197
6453
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 6176
diff changeset
   198
LIR_Opr LIRGenerator::load_immediate(int x, BasicType type) {
33589
7cbd1b2c139b 8139040: Fix initializations before ShouldNotReachHere() etc. and enable -Wuninitialized on linux.
goetz
parents: 33089
diff changeset
   199
  LIR_Opr r = NULL;
6453
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 6176
diff changeset
   200
  if (type == T_LONG) {
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 6176
diff changeset
   201
    r = LIR_OprFact::longConst(x);
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 6176
diff changeset
   202
  } else if (type == T_INT) {
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 6176
diff changeset
   203
    r = LIR_OprFact::intConst(x);
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 6176
diff changeset
   204
  } else {
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 6176
diff changeset
   205
    ShouldNotReachHere();
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 6176
diff changeset
   206
  }
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 6176
diff changeset
   207
  return r;
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 6176
diff changeset
   208
}
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 6176
diff changeset
   209
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 6176
diff changeset
   210
void LIRGenerator::increment_counter(address counter, BasicType type, int step) {
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   211
  LIR_Opr pointer = new_pointer_register();
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   212
  __ move(LIR_OprFact::intptrConst(counter), pointer);
6453
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 6176
diff changeset
   213
  LIR_Address* addr = new LIR_Address(pointer, type);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   214
  increment_counter(addr, step);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   215
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   216
489c9b5090e2 Initial load
duke
parents:
diff changeset
   217
489c9b5090e2 Initial load
duke
parents:
diff changeset
   218
void LIRGenerator::increment_counter(LIR_Address* addr, int step) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   219
  __ add((LIR_Opr)addr, LIR_OprFact::intConst(step), (LIR_Opr)addr);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   220
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   221
489c9b5090e2 Initial load
duke
parents:
diff changeset
   222
void LIRGenerator::cmp_mem_int(LIR_Condition condition, LIR_Opr base, int disp, int c, CodeEmitInfo* info) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   223
  __ cmp_mem_int(condition, base, disp, c, info);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   224
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   225
489c9b5090e2 Initial load
duke
parents:
diff changeset
   226
489c9b5090e2 Initial load
duke
parents:
diff changeset
   227
void LIRGenerator::cmp_reg_mem(LIR_Condition condition, LIR_Opr reg, LIR_Opr base, int disp, BasicType type, CodeEmitInfo* info) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   228
  __ cmp_reg_mem(condition, reg, new LIR_Address(base, disp, type), info);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   229
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   230
489c9b5090e2 Initial load
duke
parents:
diff changeset
   231
489c9b5090e2 Initial load
duke
parents:
diff changeset
   232
void LIRGenerator::cmp_reg_mem(LIR_Condition condition, LIR_Opr reg, LIR_Opr base, LIR_Opr disp, BasicType type, CodeEmitInfo* info) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   233
  __ cmp_reg_mem(condition, reg, new LIR_Address(base, disp, type), info);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   234
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   235
489c9b5090e2 Initial load
duke
parents:
diff changeset
   236
489c9b5090e2 Initial load
duke
parents:
diff changeset
   237
bool LIRGenerator::strength_reduce_multiply(LIR_Opr left, int c, LIR_Opr result, LIR_Opr tmp) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   238
  if (tmp->is_valid()) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   239
    if (is_power_of_2(c + 1)) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   240
      __ move(left, tmp);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   241
      __ shift_left(left, log2_intptr(c + 1), left);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   242
      __ sub(left, tmp, result);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   243
      return true;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   244
    } else if (is_power_of_2(c - 1)) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   245
      __ move(left, tmp);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   246
      __ shift_left(left, log2_intptr(c - 1), left);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   247
      __ add(left, tmp, result);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   248
      return true;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   249
    }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   250
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   251
  return false;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   252
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   253
489c9b5090e2 Initial load
duke
parents:
diff changeset
   254
489c9b5090e2 Initial load
duke
parents:
diff changeset
   255
void LIRGenerator::store_stack_parameter (LIR_Opr item, ByteSize offset_from_sp) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   256
  BasicType type = item->type();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   257
  __ store(item, new LIR_Address(FrameMap::rsp_opr, in_bytes(offset_from_sp), type));
489c9b5090e2 Initial load
duke
parents:
diff changeset
   258
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   259
489c9b5090e2 Initial load
duke
parents:
diff changeset
   260
//----------------------------------------------------------------------
489c9b5090e2 Initial load
duke
parents:
diff changeset
   261
//             visitor functions
489c9b5090e2 Initial load
duke
parents:
diff changeset
   262
//----------------------------------------------------------------------
489c9b5090e2 Initial load
duke
parents:
diff changeset
   263
489c9b5090e2 Initial load
duke
parents:
diff changeset
   264
489c9b5090e2 Initial load
duke
parents:
diff changeset
   265
void LIRGenerator::do_StoreIndexed(StoreIndexed* x) {
6745
a34ef8968a84 6986046: C1 valuestack cleanup
roland
parents: 6461
diff changeset
   266
  assert(x->is_pinned(),"");
16611
6807a703dd6b 7153771: array bound check elimination for c1
roland
parents: 13969
diff changeset
   267
  bool needs_range_check = x->compute_needs_range_check();
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   268
  bool use_length = x->length() != NULL;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   269
  bool obj_store = x->elt_type() == T_ARRAY || x->elt_type() == T_OBJECT;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   270
  bool needs_store_check = obj_store && (x->value()->as_Constant() == NULL ||
10562
7d59afed6699 7091764: Tiered: enable aastore profiling
iveresov
parents: 9176
diff changeset
   271
                                         !get_jobject_constant(x->value())->is_null_object() ||
7d59afed6699 7091764: Tiered: enable aastore profiling
iveresov
parents: 9176
diff changeset
   272
                                         x->should_profile());
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   273
489c9b5090e2 Initial load
duke
parents:
diff changeset
   274
  LIRItem array(x->array(), this);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   275
  LIRItem index(x->index(), this);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   276
  LIRItem value(x->value(), this);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   277
  LIRItem length(this);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   278
489c9b5090e2 Initial load
duke
parents:
diff changeset
   279
  array.load_item();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   280
  index.load_nonconstant();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   281
16611
6807a703dd6b 7153771: array bound check elimination for c1
roland
parents: 13969
diff changeset
   282
  if (use_length && needs_range_check) {
6807a703dd6b 7153771: array bound check elimination for c1
roland
parents: 13969
diff changeset
   283
    length.set_instruction(x->length());
6807a703dd6b 7153771: array bound check elimination for c1
roland
parents: 13969
diff changeset
   284
    length.load_item();
6807a703dd6b 7153771: array bound check elimination for c1
roland
parents: 13969
diff changeset
   285
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   286
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   287
  if (needs_store_check) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   288
    value.load_item();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   289
  } else {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   290
    value.load_for_store(x->elt_type());
489c9b5090e2 Initial load
duke
parents:
diff changeset
   291
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   292
489c9b5090e2 Initial load
duke
parents:
diff changeset
   293
  set_no_result(x);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   294
489c9b5090e2 Initial load
duke
parents:
diff changeset
   295
  // the CodeEmitInfo must be duplicated for each different
489c9b5090e2 Initial load
duke
parents:
diff changeset
   296
  // LIR-instruction because spilling can occur anywhere between two
489c9b5090e2 Initial load
duke
parents:
diff changeset
   297
  // instructions and so the debug information must be different
489c9b5090e2 Initial load
duke
parents:
diff changeset
   298
  CodeEmitInfo* range_check_info = state_for(x);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   299
  CodeEmitInfo* null_check_info = NULL;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   300
  if (x->needs_null_check()) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   301
    null_check_info = new CodeEmitInfo(range_check_info);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   302
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   303
489c9b5090e2 Initial load
duke
parents:
diff changeset
   304
  // emit array address setup early so it schedules better
489c9b5090e2 Initial load
duke
parents:
diff changeset
   305
  LIR_Address* array_addr = emit_array_address(array.result(), index.result(), x->elt_type(), obj_store);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   306
489c9b5090e2 Initial load
duke
parents:
diff changeset
   307
  if (GenerateRangeChecks && needs_range_check) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   308
    if (use_length) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   309
      __ cmp(lir_cond_belowEqual, length.result(), index.result());
489c9b5090e2 Initial load
duke
parents:
diff changeset
   310
      __ branch(lir_cond_belowEqual, T_INT, new RangeCheckStub(range_check_info, index.result()));
489c9b5090e2 Initial load
duke
parents:
diff changeset
   311
    } else {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   312
      array_range_check(array.result(), index.result(), null_check_info, range_check_info);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   313
      // range_check also does the null check
489c9b5090e2 Initial load
duke
parents:
diff changeset
   314
      null_check_info = NULL;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   315
    }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   316
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   317
489c9b5090e2 Initial load
duke
parents:
diff changeset
   318
  if (GenerateArrayStoreCheck && needs_store_check) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   319
    LIR_Opr tmp1 = new_register(objectType);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   320
    LIR_Opr tmp2 = new_register(objectType);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   321
    LIR_Opr tmp3 = new_register(objectType);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   322
489c9b5090e2 Initial load
duke
parents:
diff changeset
   323
    CodeEmitInfo* store_check_info = new CodeEmitInfo(range_check_info);
10562
7d59afed6699 7091764: Tiered: enable aastore profiling
iveresov
parents: 9176
diff changeset
   324
    __ store_check(value.result(), array.result(), tmp1, tmp2, tmp3, store_check_info, x->profiled_method(), x->profiled_bci());
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   325
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   326
489c9b5090e2 Initial load
duke
parents:
diff changeset
   327
  if (obj_store) {
1374
4c24294029a9 6711316: Open source the Garbage-First garbage collector
ysr
parents: 202
diff changeset
   328
    // Needs GC write barriers.
9176
42d9d1010f38 7009266: G1: assert(obj->is_oop_or_null(true )) failed: Error
johnc
parents: 8068
diff changeset
   329
    pre_barrier(LIR_OprFact::address(array_addr), LIR_OprFact::illegalOpr /* pre_val */,
42d9d1010f38 7009266: G1: assert(obj->is_oop_or_null(true )) failed: Error
johnc
parents: 8068
diff changeset
   330
                true /* do_load */, false /* patch */, NULL);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   331
    __ move(value.result(), array_addr, null_check_info);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   332
    // Seems to be a precise
489c9b5090e2 Initial load
duke
parents:
diff changeset
   333
    post_barrier(LIR_OprFact::address(array_addr), value.result());
489c9b5090e2 Initial load
duke
parents:
diff changeset
   334
  } else {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   335
    __ move(value.result(), array_addr, null_check_info);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   336
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   337
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   338
489c9b5090e2 Initial load
duke
parents:
diff changeset
   339
489c9b5090e2 Initial load
duke
parents:
diff changeset
   340
void LIRGenerator::do_MonitorEnter(MonitorEnter* x) {
6745
a34ef8968a84 6986046: C1 valuestack cleanup
roland
parents: 6461
diff changeset
   341
  assert(x->is_pinned(),"");
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   342
  LIRItem obj(x->obj(), this);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   343
  obj.load_item();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   344
489c9b5090e2 Initial load
duke
parents:
diff changeset
   345
  set_no_result(x);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   346
489c9b5090e2 Initial load
duke
parents:
diff changeset
   347
  // "lock" stores the address of the monitor stack slot, so this is not an oop
489c9b5090e2 Initial load
duke
parents:
diff changeset
   348
  LIR_Opr lock = new_register(T_INT);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   349
  // Need a scratch register for biased locking on x86
489c9b5090e2 Initial load
duke
parents:
diff changeset
   350
  LIR_Opr scratch = LIR_OprFact::illegalOpr;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   351
  if (UseBiasedLocking) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   352
    scratch = new_register(T_INT);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   353
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   354
489c9b5090e2 Initial load
duke
parents:
diff changeset
   355
  CodeEmitInfo* info_for_exception = NULL;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   356
  if (x->needs_null_check()) {
6745
a34ef8968a84 6986046: C1 valuestack cleanup
roland
parents: 6461
diff changeset
   357
    info_for_exception = state_for(x);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   358
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   359
  // this CodeEmitInfo must not have the xhandlers because here the
489c9b5090e2 Initial load
duke
parents:
diff changeset
   360
  // object is already locked (xhandlers expect object to be unlocked)
489c9b5090e2 Initial load
duke
parents:
diff changeset
   361
  CodeEmitInfo* info = state_for(x, x->state(), true);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   362
  monitor_enter(obj.result(), lock, syncTempOpr(), scratch,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   363
                        x->monitor_no(), info_for_exception, info);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   364
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   365
489c9b5090e2 Initial load
duke
parents:
diff changeset
   366
489c9b5090e2 Initial load
duke
parents:
diff changeset
   367
void LIRGenerator::do_MonitorExit(MonitorExit* x) {
6745
a34ef8968a84 6986046: C1 valuestack cleanup
roland
parents: 6461
diff changeset
   368
  assert(x->is_pinned(),"");
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   369
489c9b5090e2 Initial load
duke
parents:
diff changeset
   370
  LIRItem obj(x->obj(), this);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   371
  obj.dont_load_item();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   372
489c9b5090e2 Initial load
duke
parents:
diff changeset
   373
  LIR_Opr lock = new_register(T_INT);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   374
  LIR_Opr obj_temp = new_register(T_INT);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   375
  set_no_result(x);
6176
4d9030fe341f 6953477: Increase portability and flexibility of building Hotspot
bobv
parents: 5702
diff changeset
   376
  monitor_exit(obj_temp, lock, syncTempOpr(), LIR_OprFact::illegalOpr, x->monitor_no());
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   377
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   378
489c9b5090e2 Initial load
duke
parents:
diff changeset
   379
489c9b5090e2 Initial load
duke
parents:
diff changeset
   380
// _ineg, _lneg, _fneg, _dneg
489c9b5090e2 Initial load
duke
parents:
diff changeset
   381
void LIRGenerator::do_NegateOp(NegateOp* x) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   382
  LIRItem value(x->x(), this);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   383
  value.set_destroys_register();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   384
  value.load_item();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   385
  LIR_Opr reg = rlock(x);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   386
  __ negate(value.result(), reg);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   387
489c9b5090e2 Initial load
duke
parents:
diff changeset
   388
  set_result(x, round_item(reg));
489c9b5090e2 Initial load
duke
parents:
diff changeset
   389
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   390
489c9b5090e2 Initial load
duke
parents:
diff changeset
   391
489c9b5090e2 Initial load
duke
parents:
diff changeset
   392
// for  _fadd, _fmul, _fsub, _fdiv, _frem
489c9b5090e2 Initial load
duke
parents:
diff changeset
   393
//      _dadd, _dmul, _dsub, _ddiv, _drem
489c9b5090e2 Initial load
duke
parents:
diff changeset
   394
void LIRGenerator::do_ArithmeticOp_FPU(ArithmeticOp* x) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   395
  LIRItem left(x->x(),  this);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   396
  LIRItem right(x->y(), this);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   397
  LIRItem* left_arg  = &left;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   398
  LIRItem* right_arg = &right;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   399
  assert(!left.is_stack() || !right.is_stack(), "can't both be memory operands");
489c9b5090e2 Initial load
duke
parents:
diff changeset
   400
  bool must_load_both = (x->op() == Bytecodes::_frem || x->op() == Bytecodes::_drem);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   401
  if (left.is_register() || x->x()->type()->is_constant() || must_load_both) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   402
    left.load_item();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   403
  } else {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   404
    left.dont_load_item();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   405
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   406
489c9b5090e2 Initial load
duke
parents:
diff changeset
   407
  // do not load right operand if it is a constant.  only 0 and 1 are
489c9b5090e2 Initial load
duke
parents:
diff changeset
   408
  // loaded because there are special instructions for loading them
489c9b5090e2 Initial load
duke
parents:
diff changeset
   409
  // without memory access (not needed for SSE2 instructions)
489c9b5090e2 Initial load
duke
parents:
diff changeset
   410
  bool must_load_right = false;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   411
  if (right.is_constant()) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   412
    LIR_Const* c = right.result()->as_constant_ptr();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   413
    assert(c != NULL, "invalid constant");
489c9b5090e2 Initial load
duke
parents:
diff changeset
   414
    assert(c->type() == T_FLOAT || c->type() == T_DOUBLE, "invalid type");
489c9b5090e2 Initial load
duke
parents:
diff changeset
   415
489c9b5090e2 Initial load
duke
parents:
diff changeset
   416
    if (c->type() == T_FLOAT) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   417
      must_load_right = UseSSE < 1 && (c->is_one_float() || c->is_zero_float());
489c9b5090e2 Initial load
duke
parents:
diff changeset
   418
    } else {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   419
      must_load_right = UseSSE < 2 && (c->is_one_double() || c->is_zero_double());
489c9b5090e2 Initial load
duke
parents:
diff changeset
   420
    }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   421
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   422
489c9b5090e2 Initial load
duke
parents:
diff changeset
   423
  if (must_load_both) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   424
    // frem and drem destroy also right operand, so move it to a new register
489c9b5090e2 Initial load
duke
parents:
diff changeset
   425
    right.set_destroys_register();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   426
    right.load_item();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   427
  } else if (right.is_register() || must_load_right) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   428
    right.load_item();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   429
  } else {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   430
    right.dont_load_item();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   431
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   432
  LIR_Opr reg = rlock(x);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   433
  LIR_Opr tmp = LIR_OprFact::illegalOpr;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   434
  if (x->is_strictfp() && (x->op() == Bytecodes::_dmul || x->op() == Bytecodes::_ddiv)) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   435
    tmp = new_register(T_DOUBLE);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   436
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   437
489c9b5090e2 Initial load
duke
parents:
diff changeset
   438
  if ((UseSSE >= 1 && x->op() == Bytecodes::_frem) || (UseSSE >= 2 && x->op() == Bytecodes::_drem)) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   439
    // special handling for frem and drem: no SSE instruction, so must use FPU with temporary fpu stack slots
489c9b5090e2 Initial load
duke
parents:
diff changeset
   440
    LIR_Opr fpu0, fpu1;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   441
    if (x->op() == Bytecodes::_frem) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   442
      fpu0 = LIR_OprFact::single_fpu(0);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   443
      fpu1 = LIR_OprFact::single_fpu(1);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   444
    } else {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   445
      fpu0 = LIR_OprFact::double_fpu(0);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   446
      fpu1 = LIR_OprFact::double_fpu(1);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   447
    }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   448
    __ move(right.result(), fpu1); // order of left and right operand is important!
489c9b5090e2 Initial load
duke
parents:
diff changeset
   449
    __ move(left.result(), fpu0);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   450
    __ rem (fpu0, fpu1, fpu0);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   451
    __ move(fpu0, reg);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   452
489c9b5090e2 Initial load
duke
parents:
diff changeset
   453
  } else {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   454
    arithmetic_op_fpu(x->op(), reg, left.result(), right.result(), x->is_strictfp(), tmp);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   455
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   456
489c9b5090e2 Initial load
duke
parents:
diff changeset
   457
  set_result(x, round_item(reg));
489c9b5090e2 Initial load
duke
parents:
diff changeset
   458
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   459
489c9b5090e2 Initial load
duke
parents:
diff changeset
   460
489c9b5090e2 Initial load
duke
parents:
diff changeset
   461
// for  _ladd, _lmul, _lsub, _ldiv, _lrem
489c9b5090e2 Initial load
duke
parents:
diff changeset
   462
void LIRGenerator::do_ArithmeticOp_Long(ArithmeticOp* x) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   463
  if (x->op() == Bytecodes::_ldiv || x->op() == Bytecodes::_lrem ) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   464
    // long division is implemented as a direct call into the runtime
489c9b5090e2 Initial load
duke
parents:
diff changeset
   465
    LIRItem left(x->x(), this);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   466
    LIRItem right(x->y(), this);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   467
489c9b5090e2 Initial load
duke
parents:
diff changeset
   468
    // the check for division by zero destroys the right operand
489c9b5090e2 Initial load
duke
parents:
diff changeset
   469
    right.set_destroys_register();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   470
489c9b5090e2 Initial load
duke
parents:
diff changeset
   471
    BasicTypeList signature(2);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   472
    signature.append(T_LONG);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   473
    signature.append(T_LONG);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   474
    CallingConvention* cc = frame_map()->c_calling_convention(&signature);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   475
489c9b5090e2 Initial load
duke
parents:
diff changeset
   476
    // check for division by zero (destroys registers of right operand!)
489c9b5090e2 Initial load
duke
parents:
diff changeset
   477
    CodeEmitInfo* info = state_for(x);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   478
489c9b5090e2 Initial load
duke
parents:
diff changeset
   479
    const LIR_Opr result_reg = result_register_for(x->type());
489c9b5090e2 Initial load
duke
parents:
diff changeset
   480
    left.load_item_force(cc->at(1));
489c9b5090e2 Initial load
duke
parents:
diff changeset
   481
    right.load_item();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   482
489c9b5090e2 Initial load
duke
parents:
diff changeset
   483
    __ move(right.result(), cc->at(0));
489c9b5090e2 Initial load
duke
parents:
diff changeset
   484
489c9b5090e2 Initial load
duke
parents:
diff changeset
   485
    __ cmp(lir_cond_equal, right.result(), LIR_OprFact::longConst(0));
489c9b5090e2 Initial load
duke
parents:
diff changeset
   486
    __ branch(lir_cond_equal, T_LONG, new DivByZeroStub(info));
489c9b5090e2 Initial load
duke
parents:
diff changeset
   487
33589
7cbd1b2c139b 8139040: Fix initializations before ShouldNotReachHere() etc. and enable -Wuninitialized on linux.
goetz
parents: 33089
diff changeset
   488
    address entry = NULL;
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   489
    switch (x->op()) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   490
    case Bytecodes::_lrem:
489c9b5090e2 Initial load
duke
parents:
diff changeset
   491
      entry = CAST_FROM_FN_PTR(address, SharedRuntime::lrem);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   492
      break; // check if dividend is 0 is done elsewhere
489c9b5090e2 Initial load
duke
parents:
diff changeset
   493
    case Bytecodes::_ldiv:
489c9b5090e2 Initial load
duke
parents:
diff changeset
   494
      entry = CAST_FROM_FN_PTR(address, SharedRuntime::ldiv);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   495
      break; // check if dividend is 0 is done elsewhere
489c9b5090e2 Initial load
duke
parents:
diff changeset
   496
    case Bytecodes::_lmul:
489c9b5090e2 Initial load
duke
parents:
diff changeset
   497
      entry = CAST_FROM_FN_PTR(address, SharedRuntime::lmul);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   498
      break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   499
    default:
489c9b5090e2 Initial load
duke
parents:
diff changeset
   500
      ShouldNotReachHere();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   501
    }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   502
489c9b5090e2 Initial load
duke
parents:
diff changeset
   503
    LIR_Opr result = rlock_result(x);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   504
    __ call_runtime_leaf(entry, getThreadTemp(), result_reg, cc->args());
489c9b5090e2 Initial load
duke
parents:
diff changeset
   505
    __ move(result_reg, result);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   506
  } else if (x->op() == Bytecodes::_lmul) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   507
    // missing test if instr is commutative and if we should swap
489c9b5090e2 Initial load
duke
parents:
diff changeset
   508
    LIRItem left(x->x(), this);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   509
    LIRItem right(x->y(), this);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   510
489c9b5090e2 Initial load
duke
parents:
diff changeset
   511
    // right register is destroyed by the long mul, so it must be
489c9b5090e2 Initial load
duke
parents:
diff changeset
   512
    // copied to a new register.
489c9b5090e2 Initial load
duke
parents:
diff changeset
   513
    right.set_destroys_register();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   514
489c9b5090e2 Initial load
duke
parents:
diff changeset
   515
    left.load_item();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   516
    right.load_item();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   517
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   518
    LIR_Opr reg = FrameMap::long0_opr;
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   519
    arithmetic_op_long(x->op(), reg, left.result(), right.result(), NULL);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   520
    LIR_Opr result = rlock_result(x);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   521
    __ move(reg, result);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   522
  } else {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   523
    // missing test if instr is commutative and if we should swap
489c9b5090e2 Initial load
duke
parents:
diff changeset
   524
    LIRItem left(x->x(), this);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   525
    LIRItem right(x->y(), this);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   526
489c9b5090e2 Initial load
duke
parents:
diff changeset
   527
    left.load_item();
2131
98f9cef66a34 6810672: Comment typos
twisti
parents: 1394
diff changeset
   528
    // don't load constants to save register
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   529
    right.load_nonconstant();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   530
    rlock_result(x);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   531
    arithmetic_op_long(x->op(), x->operand(), left.result(), right.result(), NULL);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   532
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   533
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   534
489c9b5090e2 Initial load
duke
parents:
diff changeset
   535
489c9b5090e2 Initial load
duke
parents:
diff changeset
   536
489c9b5090e2 Initial load
duke
parents:
diff changeset
   537
// for: _iadd, _imul, _isub, _idiv, _irem
489c9b5090e2 Initial load
duke
parents:
diff changeset
   538
void LIRGenerator::do_ArithmeticOp_Int(ArithmeticOp* x) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   539
  if (x->op() == Bytecodes::_idiv || x->op() == Bytecodes::_irem) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   540
    // The requirements for division and modulo
489c9b5090e2 Initial load
duke
parents:
diff changeset
   541
    // input : rax,: dividend                         min_int
489c9b5090e2 Initial load
duke
parents:
diff changeset
   542
    //         reg: divisor   (may not be rax,/rdx)   -1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   543
    //
489c9b5090e2 Initial load
duke
parents:
diff changeset
   544
    // output: rax,: quotient  (= rax, idiv reg)       min_int
489c9b5090e2 Initial load
duke
parents:
diff changeset
   545
    //         rdx: remainder (= rax, irem reg)       0
489c9b5090e2 Initial load
duke
parents:
diff changeset
   546
489c9b5090e2 Initial load
duke
parents:
diff changeset
   547
    // rax, and rdx will be destroyed
489c9b5090e2 Initial load
duke
parents:
diff changeset
   548
489c9b5090e2 Initial load
duke
parents:
diff changeset
   549
    // Note: does this invalidate the spec ???
489c9b5090e2 Initial load
duke
parents:
diff changeset
   550
    LIRItem right(x->y(), this);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   551
    LIRItem left(x->x() , this);   // visit left second, so that the is_register test is valid
489c9b5090e2 Initial load
duke
parents:
diff changeset
   552
489c9b5090e2 Initial load
duke
parents:
diff changeset
   553
    // call state_for before load_item_force because state_for may
489c9b5090e2 Initial load
duke
parents:
diff changeset
   554
    // force the evaluation of other instructions that are needed for
489c9b5090e2 Initial load
duke
parents:
diff changeset
   555
    // correct debug info.  Otherwise the live range of the fix
489c9b5090e2 Initial load
duke
parents:
diff changeset
   556
    // register might be too long.
489c9b5090e2 Initial load
duke
parents:
diff changeset
   557
    CodeEmitInfo* info = state_for(x);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   558
489c9b5090e2 Initial load
duke
parents:
diff changeset
   559
    left.load_item_force(divInOpr());
489c9b5090e2 Initial load
duke
parents:
diff changeset
   560
489c9b5090e2 Initial load
duke
parents:
diff changeset
   561
    right.load_item();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   562
489c9b5090e2 Initial load
duke
parents:
diff changeset
   563
    LIR_Opr result = rlock_result(x);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   564
    LIR_Opr result_reg;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   565
    if (x->op() == Bytecodes::_idiv) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   566
      result_reg = divOutOpr();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   567
    } else {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   568
      result_reg = remOutOpr();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   569
    }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   570
489c9b5090e2 Initial load
duke
parents:
diff changeset
   571
    if (!ImplicitDiv0Checks) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   572
      __ cmp(lir_cond_equal, right.result(), LIR_OprFact::intConst(0));
489c9b5090e2 Initial load
duke
parents:
diff changeset
   573
      __ branch(lir_cond_equal, T_INT, new DivByZeroStub(info));
489c9b5090e2 Initial load
duke
parents:
diff changeset
   574
    }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   575
    LIR_Opr tmp = FrameMap::rdx_opr; // idiv and irem use rdx in their implementation
489c9b5090e2 Initial load
duke
parents:
diff changeset
   576
    if (x->op() == Bytecodes::_irem) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   577
      __ irem(left.result(), right.result(), result_reg, tmp, info);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   578
    } else if (x->op() == Bytecodes::_idiv) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   579
      __ idiv(left.result(), right.result(), result_reg, tmp, info);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   580
    } else {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   581
      ShouldNotReachHere();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   582
    }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   583
489c9b5090e2 Initial load
duke
parents:
diff changeset
   584
    __ move(result_reg, result);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   585
  } else {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   586
    // missing test if instr is commutative and if we should swap
489c9b5090e2 Initial load
duke
parents:
diff changeset
   587
    LIRItem left(x->x(),  this);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   588
    LIRItem right(x->y(), this);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   589
    LIRItem* left_arg = &left;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   590
    LIRItem* right_arg = &right;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   591
    if (x->is_commutative() && left.is_stack() && right.is_register()) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   592
      // swap them if left is real stack (or cached) and right is real register(not cached)
489c9b5090e2 Initial load
duke
parents:
diff changeset
   593
      left_arg = &right;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   594
      right_arg = &left;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   595
    }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   596
489c9b5090e2 Initial load
duke
parents:
diff changeset
   597
    left_arg->load_item();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   598
489c9b5090e2 Initial load
duke
parents:
diff changeset
   599
    // do not need to load right, as we can handle stack and constants
489c9b5090e2 Initial load
duke
parents:
diff changeset
   600
    if (x->op() == Bytecodes::_imul ) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   601
      // check if we can use shift instead
489c9b5090e2 Initial load
duke
parents:
diff changeset
   602
      bool use_constant = false;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   603
      bool use_tmp = false;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   604
      if (right_arg->is_constant()) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   605
        int iconst = right_arg->get_jint_constant();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   606
        if (iconst > 0) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   607
          if (is_power_of_2(iconst)) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   608
            use_constant = true;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   609
          } else if (is_power_of_2(iconst - 1) || is_power_of_2(iconst + 1)) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   610
            use_constant = true;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   611
            use_tmp = true;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   612
          }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   613
        }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   614
      }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   615
      if (use_constant) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   616
        right_arg->dont_load_item();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   617
      } else {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   618
        right_arg->load_item();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   619
      }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   620
      LIR_Opr tmp = LIR_OprFact::illegalOpr;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   621
      if (use_tmp) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   622
        tmp = new_register(T_INT);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   623
      }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   624
      rlock_result(x);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   625
489c9b5090e2 Initial load
duke
parents:
diff changeset
   626
      arithmetic_op_int(x->op(), x->operand(), left_arg->result(), right_arg->result(), tmp);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   627
    } else {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   628
      right_arg->dont_load_item();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   629
      rlock_result(x);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   630
      LIR_Opr tmp = LIR_OprFact::illegalOpr;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   631
      arithmetic_op_int(x->op(), x->operand(), left_arg->result(), right_arg->result(), tmp);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   632
    }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   633
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   634
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   635
489c9b5090e2 Initial load
duke
parents:
diff changeset
   636
489c9b5090e2 Initial load
duke
parents:
diff changeset
   637
void LIRGenerator::do_ArithmeticOp(ArithmeticOp* x) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   638
  // when an operand with use count 1 is the left operand, then it is
489c9b5090e2 Initial load
duke
parents:
diff changeset
   639
  // likely that no move for 2-operand-LIR-form is necessary
489c9b5090e2 Initial load
duke
parents:
diff changeset
   640
  if (x->is_commutative() && x->y()->as_Constant() == NULL && x->x()->use_count() > x->y()->use_count()) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   641
    x->swap_operands();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   642
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   643
489c9b5090e2 Initial load
duke
parents:
diff changeset
   644
  ValueTag tag = x->type()->tag();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   645
  assert(x->x()->type()->tag() == tag && x->y()->type()->tag() == tag, "wrong parameters");
489c9b5090e2 Initial load
duke
parents:
diff changeset
   646
  switch (tag) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   647
    case floatTag:
489c9b5090e2 Initial load
duke
parents:
diff changeset
   648
    case doubleTag:  do_ArithmeticOp_FPU(x);  return;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   649
    case longTag:    do_ArithmeticOp_Long(x); return;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   650
    case intTag:     do_ArithmeticOp_Int(x);  return;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   651
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   652
  ShouldNotReachHere();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   653
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   654
489c9b5090e2 Initial load
duke
parents:
diff changeset
   655
489c9b5090e2 Initial load
duke
parents:
diff changeset
   656
// _ishl, _lshl, _ishr, _lshr, _iushr, _lushr
489c9b5090e2 Initial load
duke
parents:
diff changeset
   657
void LIRGenerator::do_ShiftOp(ShiftOp* x) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   658
  // count must always be in rcx
489c9b5090e2 Initial load
duke
parents:
diff changeset
   659
  LIRItem value(x->x(), this);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   660
  LIRItem count(x->y(), this);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   661
489c9b5090e2 Initial load
duke
parents:
diff changeset
   662
  ValueTag elemType = x->type()->tag();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   663
  bool must_load_count = !count.is_constant() || elemType == longTag;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   664
  if (must_load_count) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   665
    // count for long must be in register
489c9b5090e2 Initial load
duke
parents:
diff changeset
   666
    count.load_item_force(shiftCountOpr());
489c9b5090e2 Initial load
duke
parents:
diff changeset
   667
  } else {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   668
    count.dont_load_item();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   669
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   670
  value.load_item();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   671
  LIR_Opr reg = rlock_result(x);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   672
489c9b5090e2 Initial load
duke
parents:
diff changeset
   673
  shift_op(x->op(), reg, value.result(), count.result(), LIR_OprFact::illegalOpr);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   674
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   675
489c9b5090e2 Initial load
duke
parents:
diff changeset
   676
489c9b5090e2 Initial load
duke
parents:
diff changeset
   677
// _iand, _land, _ior, _lor, _ixor, _lxor
489c9b5090e2 Initial load
duke
parents:
diff changeset
   678
void LIRGenerator::do_LogicOp(LogicOp* x) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   679
  // when an operand with use count 1 is the left operand, then it is
489c9b5090e2 Initial load
duke
parents:
diff changeset
   680
  // likely that no move for 2-operand-LIR-form is necessary
489c9b5090e2 Initial load
duke
parents:
diff changeset
   681
  if (x->is_commutative() && x->y()->as_Constant() == NULL && x->x()->use_count() > x->y()->use_count()) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   682
    x->swap_operands();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   683
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   684
489c9b5090e2 Initial load
duke
parents:
diff changeset
   685
  LIRItem left(x->x(), this);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   686
  LIRItem right(x->y(), this);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   687
489c9b5090e2 Initial load
duke
parents:
diff changeset
   688
  left.load_item();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   689
  right.load_nonconstant();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   690
  LIR_Opr reg = rlock_result(x);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   691
489c9b5090e2 Initial load
duke
parents:
diff changeset
   692
  logic_op(x->op(), reg, left.result(), right.result());
489c9b5090e2 Initial load
duke
parents:
diff changeset
   693
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   694
489c9b5090e2 Initial load
duke
parents:
diff changeset
   695
489c9b5090e2 Initial load
duke
parents:
diff changeset
   696
489c9b5090e2 Initial load
duke
parents:
diff changeset
   697
// _lcmp, _fcmpl, _fcmpg, _dcmpl, _dcmpg
489c9b5090e2 Initial load
duke
parents:
diff changeset
   698
void LIRGenerator::do_CompareOp(CompareOp* x) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   699
  LIRItem left(x->x(), this);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   700
  LIRItem right(x->y(), this);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   701
  ValueTag tag = x->x()->type()->tag();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   702
  if (tag == longTag) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   703
    left.set_destroys_register();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   704
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   705
  left.load_item();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   706
  right.load_item();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   707
  LIR_Opr reg = rlock_result(x);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   708
489c9b5090e2 Initial load
duke
parents:
diff changeset
   709
  if (x->x()->type()->is_float_kind()) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   710
    Bytecodes::Code code = x->op();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   711
    __ fcmp2int(left.result(), right.result(), reg, (code == Bytecodes::_fcmpl || code == Bytecodes::_dcmpl));
489c9b5090e2 Initial load
duke
parents:
diff changeset
   712
  } else if (x->x()->type()->tag() == longTag) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   713
    __ lcmp2int(left.result(), right.result(), reg);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   714
  } else {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   715
    Unimplemented();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   716
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   717
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   718
489c9b5090e2 Initial load
duke
parents:
diff changeset
   719
489c9b5090e2 Initial load
duke
parents:
diff changeset
   720
void LIRGenerator::do_CompareAndSwap(Intrinsic* x, ValueType* type) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   721
  assert(x->number_of_arguments() == 4, "wrong type");
489c9b5090e2 Initial load
duke
parents:
diff changeset
   722
  LIRItem obj   (x->argument_at(0), this);  // object
489c9b5090e2 Initial load
duke
parents:
diff changeset
   723
  LIRItem offset(x->argument_at(1), this);  // offset of field
489c9b5090e2 Initial load
duke
parents:
diff changeset
   724
  LIRItem cmp   (x->argument_at(2), this);  // value to compare with field
489c9b5090e2 Initial load
duke
parents:
diff changeset
   725
  LIRItem val   (x->argument_at(3), this);  // replace field with val if matches cmp
489c9b5090e2 Initial load
duke
parents:
diff changeset
   726
489c9b5090e2 Initial load
duke
parents:
diff changeset
   727
  assert(obj.type()->tag() == objectTag, "invalid type");
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   728
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   729
  // In 64bit the type can be long, sparc doesn't have this assert
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   730
  // assert(offset.type()->tag() == intTag, "invalid type");
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   731
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   732
  assert(cmp.type()->tag() == type->tag(), "invalid type");
489c9b5090e2 Initial load
duke
parents:
diff changeset
   733
  assert(val.type()->tag() == type->tag(), "invalid type");
489c9b5090e2 Initial load
duke
parents:
diff changeset
   734
489c9b5090e2 Initial load
duke
parents:
diff changeset
   735
  // get address of field
489c9b5090e2 Initial load
duke
parents:
diff changeset
   736
  obj.load_item();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   737
  offset.load_nonconstant();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   738
6970
3ac175042286 6992477: fix for 6991512 broke sparc barriers
never
parents: 6774
diff changeset
   739
  LIR_Opr addr = new_pointer_register();
4430
95b539dfa1e8 6769124: various 64-bit fixes for c1
roland
parents: 3919
diff changeset
   740
  LIR_Address* a;
95b539dfa1e8 6769124: various 64-bit fixes for c1
roland
parents: 3919
diff changeset
   741
  if(offset.result()->is_constant()) {
13886
8d82c4dfa722 7023898: Intrinsify AtomicLongFieldUpdater.getAndIncrement()
roland
parents: 13742
diff changeset
   742
#ifdef _LP64
8d82c4dfa722 7023898: Intrinsify AtomicLongFieldUpdater.getAndIncrement()
roland
parents: 13742
diff changeset
   743
    jlong c = offset.result()->as_jlong();
8d82c4dfa722 7023898: Intrinsify AtomicLongFieldUpdater.getAndIncrement()
roland
parents: 13742
diff changeset
   744
    if ((jlong)((jint)c) == c) {
8d82c4dfa722 7023898: Intrinsify AtomicLongFieldUpdater.getAndIncrement()
roland
parents: 13742
diff changeset
   745
      a = new LIR_Address(obj.result(),
8d82c4dfa722 7023898: Intrinsify AtomicLongFieldUpdater.getAndIncrement()
roland
parents: 13742
diff changeset
   746
                          (jint)c,
8d82c4dfa722 7023898: Intrinsify AtomicLongFieldUpdater.getAndIncrement()
roland
parents: 13742
diff changeset
   747
                          as_BasicType(type));
8d82c4dfa722 7023898: Intrinsify AtomicLongFieldUpdater.getAndIncrement()
roland
parents: 13742
diff changeset
   748
    } else {
8d82c4dfa722 7023898: Intrinsify AtomicLongFieldUpdater.getAndIncrement()
roland
parents: 13742
diff changeset
   749
      LIR_Opr tmp = new_register(T_LONG);
8d82c4dfa722 7023898: Intrinsify AtomicLongFieldUpdater.getAndIncrement()
roland
parents: 13742
diff changeset
   750
      __ move(offset.result(), tmp);
8d82c4dfa722 7023898: Intrinsify AtomicLongFieldUpdater.getAndIncrement()
roland
parents: 13742
diff changeset
   751
      a = new LIR_Address(obj.result(),
8d82c4dfa722 7023898: Intrinsify AtomicLongFieldUpdater.getAndIncrement()
roland
parents: 13742
diff changeset
   752
                          tmp,
8d82c4dfa722 7023898: Intrinsify AtomicLongFieldUpdater.getAndIncrement()
roland
parents: 13742
diff changeset
   753
                          as_BasicType(type));
8d82c4dfa722 7023898: Intrinsify AtomicLongFieldUpdater.getAndIncrement()
roland
parents: 13742
diff changeset
   754
    }
8d82c4dfa722 7023898: Intrinsify AtomicLongFieldUpdater.getAndIncrement()
roland
parents: 13742
diff changeset
   755
#else
4430
95b539dfa1e8 6769124: various 64-bit fixes for c1
roland
parents: 3919
diff changeset
   756
    a = new LIR_Address(obj.result(),
13886
8d82c4dfa722 7023898: Intrinsify AtomicLongFieldUpdater.getAndIncrement()
roland
parents: 13742
diff changeset
   757
                        offset.result()->as_jint(),
4430
95b539dfa1e8 6769124: various 64-bit fixes for c1
roland
parents: 3919
diff changeset
   758
                        as_BasicType(type));
13886
8d82c4dfa722 7023898: Intrinsify AtomicLongFieldUpdater.getAndIncrement()
roland
parents: 13742
diff changeset
   759
#endif
4430
95b539dfa1e8 6769124: various 64-bit fixes for c1
roland
parents: 3919
diff changeset
   760
  } else {
95b539dfa1e8 6769124: various 64-bit fixes for c1
roland
parents: 3919
diff changeset
   761
    a = new LIR_Address(obj.result(),
95b539dfa1e8 6769124: various 64-bit fixes for c1
roland
parents: 3919
diff changeset
   762
                        offset.result(),
95b539dfa1e8 6769124: various 64-bit fixes for c1
roland
parents: 3919
diff changeset
   763
                        LIR_Address::times_1,
95b539dfa1e8 6769124: various 64-bit fixes for c1
roland
parents: 3919
diff changeset
   764
                        0,
95b539dfa1e8 6769124: various 64-bit fixes for c1
roland
parents: 3919
diff changeset
   765
                        as_BasicType(type));
95b539dfa1e8 6769124: various 64-bit fixes for c1
roland
parents: 3919
diff changeset
   766
  }
95b539dfa1e8 6769124: various 64-bit fixes for c1
roland
parents: 3919
diff changeset
   767
  __ leal(LIR_OprFact::address(a), addr);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   768
1374
4c24294029a9 6711316: Open source the Garbage-First garbage collector
ysr
parents: 202
diff changeset
   769
  if (type == objectType) {  // Write-barrier needed for Object fields.
4c24294029a9 6711316: Open source the Garbage-First garbage collector
ysr
parents: 202
diff changeset
   770
    // Do the pre-write barrier, if any.
9176
42d9d1010f38 7009266: G1: assert(obj->is_oop_or_null(true )) failed: Error
johnc
parents: 8068
diff changeset
   771
    pre_barrier(addr, LIR_OprFact::illegalOpr /* pre_val */,
42d9d1010f38 7009266: G1: assert(obj->is_oop_or_null(true )) failed: Error
johnc
parents: 8068
diff changeset
   772
                true /* do_load */, false /* patch */, NULL);
1374
4c24294029a9 6711316: Open source the Garbage-First garbage collector
ysr
parents: 202
diff changeset
   773
  }
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   774
35094
1e623555b98d 8143930: C1 LinearScan asserts when compiling two back-to-back CompareAndSwapLongs
roland
parents: 34201
diff changeset
   775
  if (type == objectType) {
1e623555b98d 8143930: C1 LinearScan asserts when compiling two back-to-back CompareAndSwapLongs
roland
parents: 34201
diff changeset
   776
    cmp.load_item_force(FrameMap::rax_oop_opr);
1e623555b98d 8143930: C1 LinearScan asserts when compiling two back-to-back CompareAndSwapLongs
roland
parents: 34201
diff changeset
   777
    val.load_item();
1e623555b98d 8143930: C1 LinearScan asserts when compiling two back-to-back CompareAndSwapLongs
roland
parents: 34201
diff changeset
   778
  } else if (type == intType) {
1e623555b98d 8143930: C1 LinearScan asserts when compiling two back-to-back CompareAndSwapLongs
roland
parents: 34201
diff changeset
   779
    cmp.load_item_force(FrameMap::rax_opr);
1e623555b98d 8143930: C1 LinearScan asserts when compiling two back-to-back CompareAndSwapLongs
roland
parents: 34201
diff changeset
   780
    val.load_item();
1e623555b98d 8143930: C1 LinearScan asserts when compiling two back-to-back CompareAndSwapLongs
roland
parents: 34201
diff changeset
   781
  } else if (type == longType) {
1e623555b98d 8143930: C1 LinearScan asserts when compiling two back-to-back CompareAndSwapLongs
roland
parents: 34201
diff changeset
   782
    cmp.load_item_force(FrameMap::long0_opr);
1e623555b98d 8143930: C1 LinearScan asserts when compiling two back-to-back CompareAndSwapLongs
roland
parents: 34201
diff changeset
   783
    val.load_item_force(FrameMap::long1_opr);
1e623555b98d 8143930: C1 LinearScan asserts when compiling two back-to-back CompareAndSwapLongs
roland
parents: 34201
diff changeset
   784
  } else {
1e623555b98d 8143930: C1 LinearScan asserts when compiling two back-to-back CompareAndSwapLongs
roland
parents: 34201
diff changeset
   785
    ShouldNotReachHere();
1e623555b98d 8143930: C1 LinearScan asserts when compiling two back-to-back CompareAndSwapLongs
roland
parents: 34201
diff changeset
   786
  }
1e623555b98d 8143930: C1 LinearScan asserts when compiling two back-to-back CompareAndSwapLongs
roland
parents: 34201
diff changeset
   787
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   788
  LIR_Opr ill = LIR_OprFact::illegalOpr;  // for convenience
489c9b5090e2 Initial load
duke
parents:
diff changeset
   789
  if (type == objectType)
489c9b5090e2 Initial load
duke
parents:
diff changeset
   790
    __ cas_obj(addr, cmp.result(), val.result(), ill, ill);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   791
  else if (type == intType)
489c9b5090e2 Initial load
duke
parents:
diff changeset
   792
    __ cas_int(addr, cmp.result(), val.result(), ill, ill);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   793
  else if (type == longType)
489c9b5090e2 Initial load
duke
parents:
diff changeset
   794
    __ cas_long(addr, cmp.result(), val.result(), ill, ill);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   795
  else {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   796
    ShouldNotReachHere();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   797
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   798
489c9b5090e2 Initial load
duke
parents:
diff changeset
   799
  // generate conditional move of boolean result
489c9b5090e2 Initial load
duke
parents:
diff changeset
   800
  LIR_Opr result = rlock_result(x);
7713
1e06d2419258 7009231: C1: Incorrect CAS code for longs on SPARC 32bit
iveresov
parents: 7430
diff changeset
   801
  __ cmove(lir_cond_equal, LIR_OprFact::intConst(1), LIR_OprFact::intConst(0),
1e06d2419258 7009231: C1: Incorrect CAS code for longs on SPARC 32bit
iveresov
parents: 7430
diff changeset
   802
           result, as_BasicType(type));
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   803
  if (type == objectType) {   // Write-barrier needed for Object fields.
489c9b5090e2 Initial load
duke
parents:
diff changeset
   804
    // Seems to be precise
489c9b5090e2 Initial load
duke
parents:
diff changeset
   805
    post_barrier(addr, val.result());
489c9b5090e2 Initial load
duke
parents:
diff changeset
   806
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   807
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   808
489c9b5090e2 Initial load
duke
parents:
diff changeset
   809
489c9b5090e2 Initial load
duke
parents:
diff changeset
   810
void LIRGenerator::do_MathIntrinsic(Intrinsic* x) {
12739
09f26b73ae66 7133857: exp() and pow() should use the x87 ISA on x86
roland
parents: 10562
diff changeset
   811
  assert(x->number_of_arguments() == 1 || (x->number_of_arguments() == 2 && x->id() == vmIntrinsics::_dpow), "wrong type");
33089
f4e956ed8b43 8132207: update for x86 exp in the math lib
iveresov
parents: 24933
diff changeset
   812
35146
9ebfec283f56 8145688: Update for x86 pow in the math lib
kvn
parents: 35094
diff changeset
   813
  if (x->id() == vmIntrinsics::_dexp || x->id() == vmIntrinsics::_dlog ||
35540
e001ad24dcdb 8143353: update for x86 sin and cos in the math lib
vdeshpande
parents: 35146
diff changeset
   814
      x->id() == vmIntrinsics::_dpow || x->id() == vmIntrinsics::_dcos ||
38018
1dc6c6f21231 8152907: Update for x86 tan and log10 in the math lib
vdeshpande
parents: 35540
diff changeset
   815
      x->id() == vmIntrinsics::_dsin || x->id() == vmIntrinsics::_dtan ||
1dc6c6f21231 8152907: Update for x86 tan and log10 in the math lib
vdeshpande
parents: 35540
diff changeset
   816
      x->id() == vmIntrinsics::_dlog10) {
33465
6063f28a6efb 8139575: Update for x86 log in the math lib
iveresov
parents: 33089
diff changeset
   817
    do_LibmIntrinsic(x);
33089
f4e956ed8b43 8132207: update for x86 exp in the math lib
iveresov
parents: 24933
diff changeset
   818
    return;
f4e956ed8b43 8132207: update for x86 exp in the math lib
iveresov
parents: 24933
diff changeset
   819
  }
f4e956ed8b43 8132207: update for x86 exp in the math lib
iveresov
parents: 24933
diff changeset
   820
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   821
  LIRItem value(x->argument_at(0), this);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   822
489c9b5090e2 Initial load
duke
parents:
diff changeset
   823
  bool use_fpu = false;
38018
1dc6c6f21231 8152907: Update for x86 tan and log10 in the math lib
vdeshpande
parents: 35540
diff changeset
   824
  if (UseSSE < 2) {
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   825
    value.set_destroys_register();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   826
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   827
  value.load_item();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   828
489c9b5090e2 Initial load
duke
parents:
diff changeset
   829
  LIR_Opr calc_input = value.result();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   830
  LIR_Opr calc_result = rlock_result(x);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   831
489c9b5090e2 Initial load
duke
parents:
diff changeset
   832
  switch(x->id()) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   833
    case vmIntrinsics::_dabs:   __ abs  (calc_input, calc_result, LIR_OprFact::illegalOpr); break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   834
    case vmIntrinsics::_dsqrt:  __ sqrt (calc_input, calc_result, LIR_OprFact::illegalOpr); break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   835
    default:                    ShouldNotReachHere();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   836
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   837
489c9b5090e2 Initial load
duke
parents:
diff changeset
   838
  if (use_fpu) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   839
    __ move(calc_result, x->operand());
489c9b5090e2 Initial load
duke
parents:
diff changeset
   840
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   841
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   842
33465
6063f28a6efb 8139575: Update for x86 log in the math lib
iveresov
parents: 33089
diff changeset
   843
void LIRGenerator::do_LibmIntrinsic(Intrinsic* x) {
33089
f4e956ed8b43 8132207: update for x86 exp in the math lib
iveresov
parents: 24933
diff changeset
   844
  LIRItem value(x->argument_at(0), this);
f4e956ed8b43 8132207: update for x86 exp in the math lib
iveresov
parents: 24933
diff changeset
   845
  value.set_destroys_register();
f4e956ed8b43 8132207: update for x86 exp in the math lib
iveresov
parents: 24933
diff changeset
   846
f4e956ed8b43 8132207: update for x86 exp in the math lib
iveresov
parents: 24933
diff changeset
   847
  LIR_Opr calc_result = rlock_result(x);
f4e956ed8b43 8132207: update for x86 exp in the math lib
iveresov
parents: 24933
diff changeset
   848
  LIR_Opr result_reg = result_register_for(x->type());
f4e956ed8b43 8132207: update for x86 exp in the math lib
iveresov
parents: 24933
diff changeset
   849
35146
9ebfec283f56 8145688: Update for x86 pow in the math lib
kvn
parents: 35094
diff changeset
   850
  CallingConvention* cc = NULL;
9ebfec283f56 8145688: Update for x86 pow in the math lib
kvn
parents: 35094
diff changeset
   851
9ebfec283f56 8145688: Update for x86 pow in the math lib
kvn
parents: 35094
diff changeset
   852
  if (x->id() == vmIntrinsics::_dpow) {
9ebfec283f56 8145688: Update for x86 pow in the math lib
kvn
parents: 35094
diff changeset
   853
    LIRItem value1(x->argument_at(1), this);
9ebfec283f56 8145688: Update for x86 pow in the math lib
kvn
parents: 35094
diff changeset
   854
9ebfec283f56 8145688: Update for x86 pow in the math lib
kvn
parents: 35094
diff changeset
   855
    value1.set_destroys_register();
33089
f4e956ed8b43 8132207: update for x86 exp in the math lib
iveresov
parents: 24933
diff changeset
   856
35146
9ebfec283f56 8145688: Update for x86 pow in the math lib
kvn
parents: 35094
diff changeset
   857
    BasicTypeList signature(2);
9ebfec283f56 8145688: Update for x86 pow in the math lib
kvn
parents: 35094
diff changeset
   858
    signature.append(T_DOUBLE);
9ebfec283f56 8145688: Update for x86 pow in the math lib
kvn
parents: 35094
diff changeset
   859
    signature.append(T_DOUBLE);
9ebfec283f56 8145688: Update for x86 pow in the math lib
kvn
parents: 35094
diff changeset
   860
    cc = frame_map()->c_calling_convention(&signature);
9ebfec283f56 8145688: Update for x86 pow in the math lib
kvn
parents: 35094
diff changeset
   861
    value.load_item_force(cc->at(0));
9ebfec283f56 8145688: Update for x86 pow in the math lib
kvn
parents: 35094
diff changeset
   862
    value1.load_item_force(cc->at(1));
9ebfec283f56 8145688: Update for x86 pow in the math lib
kvn
parents: 35094
diff changeset
   863
  } else {
9ebfec283f56 8145688: Update for x86 pow in the math lib
kvn
parents: 35094
diff changeset
   864
    BasicTypeList signature(1);
9ebfec283f56 8145688: Update for x86 pow in the math lib
kvn
parents: 35094
diff changeset
   865
    signature.append(T_DOUBLE);
9ebfec283f56 8145688: Update for x86 pow in the math lib
kvn
parents: 35094
diff changeset
   866
    cc = frame_map()->c_calling_convention(&signature);
9ebfec283f56 8145688: Update for x86 pow in the math lib
kvn
parents: 35094
diff changeset
   867
    value.load_item_force(cc->at(0));
9ebfec283f56 8145688: Update for x86 pow in the math lib
kvn
parents: 35094
diff changeset
   868
  }
33089
f4e956ed8b43 8132207: update for x86 exp in the math lib
iveresov
parents: 24933
diff changeset
   869
f4e956ed8b43 8132207: update for x86 exp in the math lib
iveresov
parents: 24933
diff changeset
   870
#ifndef _LP64
f4e956ed8b43 8132207: update for x86 exp in the math lib
iveresov
parents: 24933
diff changeset
   871
  LIR_Opr tmp = FrameMap::fpu0_double_opr;
f4e956ed8b43 8132207: update for x86 exp in the math lib
iveresov
parents: 24933
diff changeset
   872
  result_reg = tmp;
33465
6063f28a6efb 8139575: Update for x86 log in the math lib
iveresov
parents: 33089
diff changeset
   873
  switch(x->id()) {
6063f28a6efb 8139575: Update for x86 log in the math lib
iveresov
parents: 33089
diff changeset
   874
    case vmIntrinsics::_dexp:
38018
1dc6c6f21231 8152907: Update for x86 tan and log10 in the math lib
vdeshpande
parents: 35540
diff changeset
   875
      if (StubRoutines::dexp() != NULL) {
33465
6063f28a6efb 8139575: Update for x86 log in the math lib
iveresov
parents: 33089
diff changeset
   876
        __ call_runtime_leaf(StubRoutines::dexp(), getThreadTemp(), result_reg, cc->args());
6063f28a6efb 8139575: Update for x86 log in the math lib
iveresov
parents: 33089
diff changeset
   877
      } else {
6063f28a6efb 8139575: Update for x86 log in the math lib
iveresov
parents: 33089
diff changeset
   878
        __ call_runtime_leaf(CAST_FROM_FN_PTR(address, SharedRuntime::dexp), getThreadTemp(), result_reg, cc->args());
6063f28a6efb 8139575: Update for x86 log in the math lib
iveresov
parents: 33089
diff changeset
   879
      }
6063f28a6efb 8139575: Update for x86 log in the math lib
iveresov
parents: 33089
diff changeset
   880
      break;
6063f28a6efb 8139575: Update for x86 log in the math lib
iveresov
parents: 33089
diff changeset
   881
    case vmIntrinsics::_dlog:
38018
1dc6c6f21231 8152907: Update for x86 tan and log10 in the math lib
vdeshpande
parents: 35540
diff changeset
   882
      if (StubRoutines::dlog() != NULL) {
33465
6063f28a6efb 8139575: Update for x86 log in the math lib
iveresov
parents: 33089
diff changeset
   883
        __ call_runtime_leaf(StubRoutines::dlog(), getThreadTemp(), result_reg, cc->args());
35540
e001ad24dcdb 8143353: update for x86 sin and cos in the math lib
vdeshpande
parents: 35146
diff changeset
   884
      } else {
33465
6063f28a6efb 8139575: Update for x86 log in the math lib
iveresov
parents: 33089
diff changeset
   885
        __ call_runtime_leaf(CAST_FROM_FN_PTR(address, SharedRuntime::dlog), getThreadTemp(), result_reg, cc->args());
6063f28a6efb 8139575: Update for x86 log in the math lib
iveresov
parents: 33089
diff changeset
   886
      }
6063f28a6efb 8139575: Update for x86 log in the math lib
iveresov
parents: 33089
diff changeset
   887
      break;
38018
1dc6c6f21231 8152907: Update for x86 tan and log10 in the math lib
vdeshpande
parents: 35540
diff changeset
   888
    case vmIntrinsics::_dlog10:
1dc6c6f21231 8152907: Update for x86 tan and log10 in the math lib
vdeshpande
parents: 35540
diff changeset
   889
      if (StubRoutines::dlog10() != NULL) {
1dc6c6f21231 8152907: Update for x86 tan and log10 in the math lib
vdeshpande
parents: 35540
diff changeset
   890
       __ call_runtime_leaf(StubRoutines::dlog10(), getThreadTemp(), result_reg, cc->args());
1dc6c6f21231 8152907: Update for x86 tan and log10 in the math lib
vdeshpande
parents: 35540
diff changeset
   891
      } else {
1dc6c6f21231 8152907: Update for x86 tan and log10 in the math lib
vdeshpande
parents: 35540
diff changeset
   892
        __ call_runtime_leaf(CAST_FROM_FN_PTR(address, SharedRuntime::dlog10), getThreadTemp(), result_reg, cc->args());
1dc6c6f21231 8152907: Update for x86 tan and log10 in the math lib
vdeshpande
parents: 35540
diff changeset
   893
      }
1dc6c6f21231 8152907: Update for x86 tan and log10 in the math lib
vdeshpande
parents: 35540
diff changeset
   894
      break;
35146
9ebfec283f56 8145688: Update for x86 pow in the math lib
kvn
parents: 35094
diff changeset
   895
    case vmIntrinsics::_dpow:
38018
1dc6c6f21231 8152907: Update for x86 tan and log10 in the math lib
vdeshpande
parents: 35540
diff changeset
   896
      if (StubRoutines::dpow() != NULL) {
35146
9ebfec283f56 8145688: Update for x86 pow in the math lib
kvn
parents: 35094
diff changeset
   897
        __ call_runtime_leaf(StubRoutines::dpow(), getThreadTemp(), result_reg, cc->args());
35540
e001ad24dcdb 8143353: update for x86 sin and cos in the math lib
vdeshpande
parents: 35146
diff changeset
   898
      } else {
e001ad24dcdb 8143353: update for x86 sin and cos in the math lib
vdeshpande
parents: 35146
diff changeset
   899
        __ call_runtime_leaf(CAST_FROM_FN_PTR(address, SharedRuntime::dpow), getThreadTemp(), result_reg, cc->args());
35146
9ebfec283f56 8145688: Update for x86 pow in the math lib
kvn
parents: 35094
diff changeset
   900
      }
35540
e001ad24dcdb 8143353: update for x86 sin and cos in the math lib
vdeshpande
parents: 35146
diff changeset
   901
      break;
e001ad24dcdb 8143353: update for x86 sin and cos in the math lib
vdeshpande
parents: 35146
diff changeset
   902
    case vmIntrinsics::_dsin:
e001ad24dcdb 8143353: update for x86 sin and cos in the math lib
vdeshpande
parents: 35146
diff changeset
   903
      if (VM_Version::supports_sse2() && StubRoutines::dsin() != NULL) {
e001ad24dcdb 8143353: update for x86 sin and cos in the math lib
vdeshpande
parents: 35146
diff changeset
   904
        __ call_runtime_leaf(StubRoutines::dsin(), getThreadTemp(), result_reg, cc->args());
e001ad24dcdb 8143353: update for x86 sin and cos in the math lib
vdeshpande
parents: 35146
diff changeset
   905
      } else {
e001ad24dcdb 8143353: update for x86 sin and cos in the math lib
vdeshpande
parents: 35146
diff changeset
   906
        __ call_runtime_leaf(CAST_FROM_FN_PTR(address, SharedRuntime::dsin), getThreadTemp(), result_reg, cc->args());
e001ad24dcdb 8143353: update for x86 sin and cos in the math lib
vdeshpande
parents: 35146
diff changeset
   907
      }
e001ad24dcdb 8143353: update for x86 sin and cos in the math lib
vdeshpande
parents: 35146
diff changeset
   908
      break;
e001ad24dcdb 8143353: update for x86 sin and cos in the math lib
vdeshpande
parents: 35146
diff changeset
   909
    case vmIntrinsics::_dcos:
e001ad24dcdb 8143353: update for x86 sin and cos in the math lib
vdeshpande
parents: 35146
diff changeset
   910
      if (VM_Version::supports_sse2() && StubRoutines::dcos() != NULL) {
e001ad24dcdb 8143353: update for x86 sin and cos in the math lib
vdeshpande
parents: 35146
diff changeset
   911
        __ call_runtime_leaf(StubRoutines::dcos(), getThreadTemp(), result_reg, cc->args());
e001ad24dcdb 8143353: update for x86 sin and cos in the math lib
vdeshpande
parents: 35146
diff changeset
   912
      } else {
e001ad24dcdb 8143353: update for x86 sin and cos in the math lib
vdeshpande
parents: 35146
diff changeset
   913
        __ call_runtime_leaf(CAST_FROM_FN_PTR(address, SharedRuntime::dcos), getThreadTemp(), result_reg, cc->args());
35146
9ebfec283f56 8145688: Update for x86 pow in the math lib
kvn
parents: 35094
diff changeset
   914
      }
9ebfec283f56 8145688: Update for x86 pow in the math lib
kvn
parents: 35094
diff changeset
   915
      break;
38018
1dc6c6f21231 8152907: Update for x86 tan and log10 in the math lib
vdeshpande
parents: 35540
diff changeset
   916
    case vmIntrinsics::_dtan:
1dc6c6f21231 8152907: Update for x86 tan and log10 in the math lib
vdeshpande
parents: 35540
diff changeset
   917
      if (StubRoutines::dtan() != NULL) {
1dc6c6f21231 8152907: Update for x86 tan and log10 in the math lib
vdeshpande
parents: 35540
diff changeset
   918
        __ call_runtime_leaf(StubRoutines::dtan(), getThreadTemp(), result_reg, cc->args());
1dc6c6f21231 8152907: Update for x86 tan and log10 in the math lib
vdeshpande
parents: 35540
diff changeset
   919
      } else {
1dc6c6f21231 8152907: Update for x86 tan and log10 in the math lib
vdeshpande
parents: 35540
diff changeset
   920
        __ call_runtime_leaf(CAST_FROM_FN_PTR(address, SharedRuntime::dtan), getThreadTemp(), result_reg, cc->args());
1dc6c6f21231 8152907: Update for x86 tan and log10 in the math lib
vdeshpande
parents: 35540
diff changeset
   921
      }
1dc6c6f21231 8152907: Update for x86 tan and log10 in the math lib
vdeshpande
parents: 35540
diff changeset
   922
      break;
33465
6063f28a6efb 8139575: Update for x86 log in the math lib
iveresov
parents: 33089
diff changeset
   923
    default:  ShouldNotReachHere();
33089
f4e956ed8b43 8132207: update for x86 exp in the math lib
iveresov
parents: 24933
diff changeset
   924
  }
f4e956ed8b43 8132207: update for x86 exp in the math lib
iveresov
parents: 24933
diff changeset
   925
#else
33465
6063f28a6efb 8139575: Update for x86 log in the math lib
iveresov
parents: 33089
diff changeset
   926
  switch (x->id()) {
6063f28a6efb 8139575: Update for x86 log in the math lib
iveresov
parents: 33089
diff changeset
   927
    case vmIntrinsics::_dexp:
38018
1dc6c6f21231 8152907: Update for x86 tan and log10 in the math lib
vdeshpande
parents: 35540
diff changeset
   928
      if (StubRoutines::dexp() != NULL) {
1dc6c6f21231 8152907: Update for x86 tan and log10 in the math lib
vdeshpande
parents: 35540
diff changeset
   929
        __ call_runtime_leaf(StubRoutines::dexp(), getThreadTemp(), result_reg, cc->args());
1dc6c6f21231 8152907: Update for x86 tan and log10 in the math lib
vdeshpande
parents: 35540
diff changeset
   930
      } else {
1dc6c6f21231 8152907: Update for x86 tan and log10 in the math lib
vdeshpande
parents: 35540
diff changeset
   931
        __ call_runtime_leaf(CAST_FROM_FN_PTR(address, SharedRuntime::dexp), getThreadTemp(), result_reg, cc->args());
1dc6c6f21231 8152907: Update for x86 tan and log10 in the math lib
vdeshpande
parents: 35540
diff changeset
   932
      }
33465
6063f28a6efb 8139575: Update for x86 log in the math lib
iveresov
parents: 33089
diff changeset
   933
      break;
6063f28a6efb 8139575: Update for x86 log in the math lib
iveresov
parents: 33089
diff changeset
   934
    case vmIntrinsics::_dlog:
38018
1dc6c6f21231 8152907: Update for x86 tan and log10 in the math lib
vdeshpande
parents: 35540
diff changeset
   935
      if (StubRoutines::dlog() != NULL) {
33465
6063f28a6efb 8139575: Update for x86 log in the math lib
iveresov
parents: 33089
diff changeset
   936
      __ call_runtime_leaf(StubRoutines::dlog(), getThreadTemp(), result_reg, cc->args());
38018
1dc6c6f21231 8152907: Update for x86 tan and log10 in the math lib
vdeshpande
parents: 35540
diff changeset
   937
      } else {
1dc6c6f21231 8152907: Update for x86 tan and log10 in the math lib
vdeshpande
parents: 35540
diff changeset
   938
        __ call_runtime_leaf(CAST_FROM_FN_PTR(address, SharedRuntime::dlog), getThreadTemp(), result_reg, cc->args());
1dc6c6f21231 8152907: Update for x86 tan and log10 in the math lib
vdeshpande
parents: 35540
diff changeset
   939
      }
1dc6c6f21231 8152907: Update for x86 tan and log10 in the math lib
vdeshpande
parents: 35540
diff changeset
   940
      break;
1dc6c6f21231 8152907: Update for x86 tan and log10 in the math lib
vdeshpande
parents: 35540
diff changeset
   941
    case vmIntrinsics::_dlog10:
1dc6c6f21231 8152907: Update for x86 tan and log10 in the math lib
vdeshpande
parents: 35540
diff changeset
   942
      if (StubRoutines::dlog10() != NULL) {
1dc6c6f21231 8152907: Update for x86 tan and log10 in the math lib
vdeshpande
parents: 35540
diff changeset
   943
      __ call_runtime_leaf(StubRoutines::dlog10(), getThreadTemp(), result_reg, cc->args());
1dc6c6f21231 8152907: Update for x86 tan and log10 in the math lib
vdeshpande
parents: 35540
diff changeset
   944
      } else {
1dc6c6f21231 8152907: Update for x86 tan and log10 in the math lib
vdeshpande
parents: 35540
diff changeset
   945
        __ call_runtime_leaf(CAST_FROM_FN_PTR(address, SharedRuntime::dlog10), getThreadTemp(), result_reg, cc->args());
1dc6c6f21231 8152907: Update for x86 tan and log10 in the math lib
vdeshpande
parents: 35540
diff changeset
   946
      }
33465
6063f28a6efb 8139575: Update for x86 log in the math lib
iveresov
parents: 33089
diff changeset
   947
      break;
35146
9ebfec283f56 8145688: Update for x86 pow in the math lib
kvn
parents: 35094
diff changeset
   948
    case vmIntrinsics::_dpow:
38018
1dc6c6f21231 8152907: Update for x86 tan and log10 in the math lib
vdeshpande
parents: 35540
diff changeset
   949
       if (StubRoutines::dpow() != NULL) {
35146
9ebfec283f56 8145688: Update for x86 pow in the math lib
kvn
parents: 35094
diff changeset
   950
      __ call_runtime_leaf(StubRoutines::dpow(), getThreadTemp(), result_reg, cc->args());
38018
1dc6c6f21231 8152907: Update for x86 tan and log10 in the math lib
vdeshpande
parents: 35540
diff changeset
   951
      } else {
1dc6c6f21231 8152907: Update for x86 tan and log10 in the math lib
vdeshpande
parents: 35540
diff changeset
   952
        __ call_runtime_leaf(CAST_FROM_FN_PTR(address, SharedRuntime::dpow), getThreadTemp(), result_reg, cc->args());
1dc6c6f21231 8152907: Update for x86 tan and log10 in the math lib
vdeshpande
parents: 35540
diff changeset
   953
      }
35146
9ebfec283f56 8145688: Update for x86 pow in the math lib
kvn
parents: 35094
diff changeset
   954
      break;
35540
e001ad24dcdb 8143353: update for x86 sin and cos in the math lib
vdeshpande
parents: 35146
diff changeset
   955
    case vmIntrinsics::_dsin:
e001ad24dcdb 8143353: update for x86 sin and cos in the math lib
vdeshpande
parents: 35146
diff changeset
   956
      if (StubRoutines::dsin() != NULL) {
e001ad24dcdb 8143353: update for x86 sin and cos in the math lib
vdeshpande
parents: 35146
diff changeset
   957
        __ call_runtime_leaf(StubRoutines::dsin(), getThreadTemp(), result_reg, cc->args());
e001ad24dcdb 8143353: update for x86 sin and cos in the math lib
vdeshpande
parents: 35146
diff changeset
   958
      } else {
e001ad24dcdb 8143353: update for x86 sin and cos in the math lib
vdeshpande
parents: 35146
diff changeset
   959
        __ call_runtime_leaf(CAST_FROM_FN_PTR(address, SharedRuntime::dsin), getThreadTemp(), result_reg, cc->args());
e001ad24dcdb 8143353: update for x86 sin and cos in the math lib
vdeshpande
parents: 35146
diff changeset
   960
      }
e001ad24dcdb 8143353: update for x86 sin and cos in the math lib
vdeshpande
parents: 35146
diff changeset
   961
      break;
e001ad24dcdb 8143353: update for x86 sin and cos in the math lib
vdeshpande
parents: 35146
diff changeset
   962
    case vmIntrinsics::_dcos:
e001ad24dcdb 8143353: update for x86 sin and cos in the math lib
vdeshpande
parents: 35146
diff changeset
   963
      if (StubRoutines::dcos() != NULL) {
e001ad24dcdb 8143353: update for x86 sin and cos in the math lib
vdeshpande
parents: 35146
diff changeset
   964
        __ call_runtime_leaf(StubRoutines::dcos(), getThreadTemp(), result_reg, cc->args());
e001ad24dcdb 8143353: update for x86 sin and cos in the math lib
vdeshpande
parents: 35146
diff changeset
   965
      } else {
e001ad24dcdb 8143353: update for x86 sin and cos in the math lib
vdeshpande
parents: 35146
diff changeset
   966
        __ call_runtime_leaf(CAST_FROM_FN_PTR(address, SharedRuntime::dcos), getThreadTemp(), result_reg, cc->args());
e001ad24dcdb 8143353: update for x86 sin and cos in the math lib
vdeshpande
parents: 35146
diff changeset
   967
      }
e001ad24dcdb 8143353: update for x86 sin and cos in the math lib
vdeshpande
parents: 35146
diff changeset
   968
      break;
38018
1dc6c6f21231 8152907: Update for x86 tan and log10 in the math lib
vdeshpande
parents: 35540
diff changeset
   969
    case vmIntrinsics::_dtan:
1dc6c6f21231 8152907: Update for x86 tan and log10 in the math lib
vdeshpande
parents: 35540
diff changeset
   970
       if (StubRoutines::dtan() != NULL) {
1dc6c6f21231 8152907: Update for x86 tan and log10 in the math lib
vdeshpande
parents: 35540
diff changeset
   971
      __ call_runtime_leaf(StubRoutines::dtan(), getThreadTemp(), result_reg, cc->args());
1dc6c6f21231 8152907: Update for x86 tan and log10 in the math lib
vdeshpande
parents: 35540
diff changeset
   972
      } else {
1dc6c6f21231 8152907: Update for x86 tan and log10 in the math lib
vdeshpande
parents: 35540
diff changeset
   973
        __ call_runtime_leaf(CAST_FROM_FN_PTR(address, SharedRuntime::dtan), getThreadTemp(), result_reg, cc->args());
1dc6c6f21231 8152907: Update for x86 tan and log10 in the math lib
vdeshpande
parents: 35540
diff changeset
   974
      }
1dc6c6f21231 8152907: Update for x86 tan and log10 in the math lib
vdeshpande
parents: 35540
diff changeset
   975
      break;
35540
e001ad24dcdb 8143353: update for x86 sin and cos in the math lib
vdeshpande
parents: 35146
diff changeset
   976
    default:  ShouldNotReachHere();
33465
6063f28a6efb 8139575: Update for x86 log in the math lib
iveresov
parents: 33089
diff changeset
   977
  }
35540
e001ad24dcdb 8143353: update for x86 sin and cos in the math lib
vdeshpande
parents: 35146
diff changeset
   978
#endif // _LP64
33089
f4e956ed8b43 8132207: update for x86 exp in the math lib
iveresov
parents: 24933
diff changeset
   979
  __ move(result_reg, calc_result);
f4e956ed8b43 8132207: update for x86 exp in the math lib
iveresov
parents: 24933
diff changeset
   980
}
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   981
489c9b5090e2 Initial load
duke
parents:
diff changeset
   982
void LIRGenerator::do_ArrayCopy(Intrinsic* x) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   983
  assert(x->number_of_arguments() == 5, "wrong type");
7430
169d2a85b41b 6875026: CTW failure jdk6_18/hotspot/src/share/vm/c1/c1_LinearScan.cpp:5486
never
parents: 7427
diff changeset
   984
169d2a85b41b 6875026: CTW failure jdk6_18/hotspot/src/share/vm/c1/c1_LinearScan.cpp:5486
never
parents: 7427
diff changeset
   985
  // Make all state_for calls early since they can emit code
169d2a85b41b 6875026: CTW failure jdk6_18/hotspot/src/share/vm/c1/c1_LinearScan.cpp:5486
never
parents: 7427
diff changeset
   986
  CodeEmitInfo* info = state_for(x, x->state());
169d2a85b41b 6875026: CTW failure jdk6_18/hotspot/src/share/vm/c1/c1_LinearScan.cpp:5486
never
parents: 7427
diff changeset
   987
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   988
  LIRItem src(x->argument_at(0), this);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   989
  LIRItem src_pos(x->argument_at(1), this);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   990
  LIRItem dst(x->argument_at(2), this);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   991
  LIRItem dst_pos(x->argument_at(3), this);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   992
  LIRItem length(x->argument_at(4), this);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   993
489c9b5090e2 Initial load
duke
parents:
diff changeset
   994
  // operands for arraycopy must use fixed registers, otherwise
489c9b5090e2 Initial load
duke
parents:
diff changeset
   995
  // LinearScan will fail allocation (because arraycopy always needs a
489c9b5090e2 Initial load
duke
parents:
diff changeset
   996
  // call)
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   997
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   998
#ifndef _LP64
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   999
  src.load_item_force     (FrameMap::rcx_oop_opr);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1000
  src_pos.load_item_force (FrameMap::rdx_opr);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1001
  dst.load_item_force     (FrameMap::rax_oop_opr);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1002
  dst_pos.load_item_force (FrameMap::rbx_opr);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1003
  length.load_item_force  (FrameMap::rdi_opr);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1004
  LIR_Opr tmp =           (FrameMap::rsi_opr);
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1005
#else
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1006
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1007
  // The java calling convention will give us enough registers
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1008
  // so that on the stub side the args will be perfect already.
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1009
  // On the other slow/special case side we call C and the arg
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1010
  // positions are not similar enough to pick one as the best.
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1011
  // Also because the java calling convention is a "shifted" version
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1012
  // of the C convention we can process the java args trivially into C
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1013
  // args without worry of overwriting during the xfer
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1014
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1015
  src.load_item_force     (FrameMap::as_oop_opr(j_rarg0));
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1016
  src_pos.load_item_force (FrameMap::as_opr(j_rarg1));
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1017
  dst.load_item_force     (FrameMap::as_oop_opr(j_rarg2));
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1018
  dst_pos.load_item_force (FrameMap::as_opr(j_rarg3));
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1019
  length.load_item_force  (FrameMap::as_opr(j_rarg4));
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1020
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1021
  LIR_Opr tmp =           FrameMap::as_opr(j_rarg5);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1022
#endif // LP64
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1023
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1024
  set_no_result(x);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1025
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1026
  int flags;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1027
  ciArrayKlass* expected_type;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1028
  arraycopy_helper(x, &flags, &expected_type);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1029
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1030
  __ arraycopy(src.result(), src_pos.result(), dst.result(), dst_pos.result(), length.result(), tmp, expected_type, flags, info); // does add_safepoint
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1031
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1032
18507
61bfc8995bb3 7088419: Use x86 Hardware CRC32 Instruction with java.util.zip.CRC32
drchase
parents: 16611
diff changeset
  1033
void LIRGenerator::do_update_CRC32(Intrinsic* x) {
61bfc8995bb3 7088419: Use x86 Hardware CRC32 Instruction with java.util.zip.CRC32
drchase
parents: 16611
diff changeset
  1034
  assert(UseCRC32Intrinsics, "need AVX and LCMUL instructions support");
61bfc8995bb3 7088419: Use x86 Hardware CRC32 Instruction with java.util.zip.CRC32
drchase
parents: 16611
diff changeset
  1035
  // Make all state_for calls early since they can emit code
61bfc8995bb3 7088419: Use x86 Hardware CRC32 Instruction with java.util.zip.CRC32
drchase
parents: 16611
diff changeset
  1036
  LIR_Opr result = rlock_result(x);
61bfc8995bb3 7088419: Use x86 Hardware CRC32 Instruction with java.util.zip.CRC32
drchase
parents: 16611
diff changeset
  1037
  int flags = 0;
61bfc8995bb3 7088419: Use x86 Hardware CRC32 Instruction with java.util.zip.CRC32
drchase
parents: 16611
diff changeset
  1038
  switch (x->id()) {
61bfc8995bb3 7088419: Use x86 Hardware CRC32 Instruction with java.util.zip.CRC32
drchase
parents: 16611
diff changeset
  1039
    case vmIntrinsics::_updateCRC32: {
61bfc8995bb3 7088419: Use x86 Hardware CRC32 Instruction with java.util.zip.CRC32
drchase
parents: 16611
diff changeset
  1040
      LIRItem crc(x->argument_at(0), this);
61bfc8995bb3 7088419: Use x86 Hardware CRC32 Instruction with java.util.zip.CRC32
drchase
parents: 16611
diff changeset
  1041
      LIRItem val(x->argument_at(1), this);
22508
4f8b051ff895 8022395: java.util.zip.ZipException: Not in GZIP format in JT_JDK/test/java/util/zip/GZIP tests
twisti
parents: 21210
diff changeset
  1042
      // val is destroyed by update_crc32
4f8b051ff895 8022395: java.util.zip.ZipException: Not in GZIP format in JT_JDK/test/java/util/zip/GZIP tests
twisti
parents: 21210
diff changeset
  1043
      val.set_destroys_register();
18507
61bfc8995bb3 7088419: Use x86 Hardware CRC32 Instruction with java.util.zip.CRC32
drchase
parents: 16611
diff changeset
  1044
      crc.load_item();
61bfc8995bb3 7088419: Use x86 Hardware CRC32 Instruction with java.util.zip.CRC32
drchase
parents: 16611
diff changeset
  1045
      val.load_item();
61bfc8995bb3 7088419: Use x86 Hardware CRC32 Instruction with java.util.zip.CRC32
drchase
parents: 16611
diff changeset
  1046
      __ update_crc32(crc.result(), val.result(), result);
61bfc8995bb3 7088419: Use x86 Hardware CRC32 Instruction with java.util.zip.CRC32
drchase
parents: 16611
diff changeset
  1047
      break;
61bfc8995bb3 7088419: Use x86 Hardware CRC32 Instruction with java.util.zip.CRC32
drchase
parents: 16611
diff changeset
  1048
    }
61bfc8995bb3 7088419: Use x86 Hardware CRC32 Instruction with java.util.zip.CRC32
drchase
parents: 16611
diff changeset
  1049
    case vmIntrinsics::_updateBytesCRC32:
61bfc8995bb3 7088419: Use x86 Hardware CRC32 Instruction with java.util.zip.CRC32
drchase
parents: 16611
diff changeset
  1050
    case vmIntrinsics::_updateByteBufferCRC32: {
61bfc8995bb3 7088419: Use x86 Hardware CRC32 Instruction with java.util.zip.CRC32
drchase
parents: 16611
diff changeset
  1051
      bool is_updateBytes = (x->id() == vmIntrinsics::_updateBytesCRC32);
61bfc8995bb3 7088419: Use x86 Hardware CRC32 Instruction with java.util.zip.CRC32
drchase
parents: 16611
diff changeset
  1052
61bfc8995bb3 7088419: Use x86 Hardware CRC32 Instruction with java.util.zip.CRC32
drchase
parents: 16611
diff changeset
  1053
      LIRItem crc(x->argument_at(0), this);
61bfc8995bb3 7088419: Use x86 Hardware CRC32 Instruction with java.util.zip.CRC32
drchase
parents: 16611
diff changeset
  1054
      LIRItem buf(x->argument_at(1), this);
61bfc8995bb3 7088419: Use x86 Hardware CRC32 Instruction with java.util.zip.CRC32
drchase
parents: 16611
diff changeset
  1055
      LIRItem off(x->argument_at(2), this);
61bfc8995bb3 7088419: Use x86 Hardware CRC32 Instruction with java.util.zip.CRC32
drchase
parents: 16611
diff changeset
  1056
      LIRItem len(x->argument_at(3), this);
61bfc8995bb3 7088419: Use x86 Hardware CRC32 Instruction with java.util.zip.CRC32
drchase
parents: 16611
diff changeset
  1057
      buf.load_item();
61bfc8995bb3 7088419: Use x86 Hardware CRC32 Instruction with java.util.zip.CRC32
drchase
parents: 16611
diff changeset
  1058
      off.load_nonconstant();
61bfc8995bb3 7088419: Use x86 Hardware CRC32 Instruction with java.util.zip.CRC32
drchase
parents: 16611
diff changeset
  1059
61bfc8995bb3 7088419: Use x86 Hardware CRC32 Instruction with java.util.zip.CRC32
drchase
parents: 16611
diff changeset
  1060
      LIR_Opr index = off.result();
61bfc8995bb3 7088419: Use x86 Hardware CRC32 Instruction with java.util.zip.CRC32
drchase
parents: 16611
diff changeset
  1061
      int offset = is_updateBytes ? arrayOopDesc::base_offset_in_bytes(T_BYTE) : 0;
61bfc8995bb3 7088419: Use x86 Hardware CRC32 Instruction with java.util.zip.CRC32
drchase
parents: 16611
diff changeset
  1062
      if(off.result()->is_constant()) {
61bfc8995bb3 7088419: Use x86 Hardware CRC32 Instruction with java.util.zip.CRC32
drchase
parents: 16611
diff changeset
  1063
        index = LIR_OprFact::illegalOpr;
61bfc8995bb3 7088419: Use x86 Hardware CRC32 Instruction with java.util.zip.CRC32
drchase
parents: 16611
diff changeset
  1064
       offset += off.result()->as_jint();
61bfc8995bb3 7088419: Use x86 Hardware CRC32 Instruction with java.util.zip.CRC32
drchase
parents: 16611
diff changeset
  1065
      }
61bfc8995bb3 7088419: Use x86 Hardware CRC32 Instruction with java.util.zip.CRC32
drchase
parents: 16611
diff changeset
  1066
      LIR_Opr base_op = buf.result();
61bfc8995bb3 7088419: Use x86 Hardware CRC32 Instruction with java.util.zip.CRC32
drchase
parents: 16611
diff changeset
  1067
61bfc8995bb3 7088419: Use x86 Hardware CRC32 Instruction with java.util.zip.CRC32
drchase
parents: 16611
diff changeset
  1068
#ifndef _LP64
61bfc8995bb3 7088419: Use x86 Hardware CRC32 Instruction with java.util.zip.CRC32
drchase
parents: 16611
diff changeset
  1069
      if (!is_updateBytes) { // long b raw address
61bfc8995bb3 7088419: Use x86 Hardware CRC32 Instruction with java.util.zip.CRC32
drchase
parents: 16611
diff changeset
  1070
         base_op = new_register(T_INT);
61bfc8995bb3 7088419: Use x86 Hardware CRC32 Instruction with java.util.zip.CRC32
drchase
parents: 16611
diff changeset
  1071
         __ convert(Bytecodes::_l2i, buf.result(), base_op);
61bfc8995bb3 7088419: Use x86 Hardware CRC32 Instruction with java.util.zip.CRC32
drchase
parents: 16611
diff changeset
  1072
      }
61bfc8995bb3 7088419: Use x86 Hardware CRC32 Instruction with java.util.zip.CRC32
drchase
parents: 16611
diff changeset
  1073
#else
61bfc8995bb3 7088419: Use x86 Hardware CRC32 Instruction with java.util.zip.CRC32
drchase
parents: 16611
diff changeset
  1074
      if (index->is_valid()) {
61bfc8995bb3 7088419: Use x86 Hardware CRC32 Instruction with java.util.zip.CRC32
drchase
parents: 16611
diff changeset
  1075
        LIR_Opr tmp = new_register(T_LONG);
61bfc8995bb3 7088419: Use x86 Hardware CRC32 Instruction with java.util.zip.CRC32
drchase
parents: 16611
diff changeset
  1076
        __ convert(Bytecodes::_i2l, index, tmp);
61bfc8995bb3 7088419: Use x86 Hardware CRC32 Instruction with java.util.zip.CRC32
drchase
parents: 16611
diff changeset
  1077
        index = tmp;
61bfc8995bb3 7088419: Use x86 Hardware CRC32 Instruction with java.util.zip.CRC32
drchase
parents: 16611
diff changeset
  1078
      }
61bfc8995bb3 7088419: Use x86 Hardware CRC32 Instruction with java.util.zip.CRC32
drchase
parents: 16611
diff changeset
  1079
#endif
61bfc8995bb3 7088419: Use x86 Hardware CRC32 Instruction with java.util.zip.CRC32
drchase
parents: 16611
diff changeset
  1080
61bfc8995bb3 7088419: Use x86 Hardware CRC32 Instruction with java.util.zip.CRC32
drchase
parents: 16611
diff changeset
  1081
      LIR_Address* a = new LIR_Address(base_op,
61bfc8995bb3 7088419: Use x86 Hardware CRC32 Instruction with java.util.zip.CRC32
drchase
parents: 16611
diff changeset
  1082
                                       index,
61bfc8995bb3 7088419: Use x86 Hardware CRC32 Instruction with java.util.zip.CRC32
drchase
parents: 16611
diff changeset
  1083
                                       LIR_Address::times_1,
61bfc8995bb3 7088419: Use x86 Hardware CRC32 Instruction with java.util.zip.CRC32
drchase
parents: 16611
diff changeset
  1084
                                       offset,
61bfc8995bb3 7088419: Use x86 Hardware CRC32 Instruction with java.util.zip.CRC32
drchase
parents: 16611
diff changeset
  1085
                                       T_BYTE);
61bfc8995bb3 7088419: Use x86 Hardware CRC32 Instruction with java.util.zip.CRC32
drchase
parents: 16611
diff changeset
  1086
      BasicTypeList signature(3);
61bfc8995bb3 7088419: Use x86 Hardware CRC32 Instruction with java.util.zip.CRC32
drchase
parents: 16611
diff changeset
  1087
      signature.append(T_INT);
61bfc8995bb3 7088419: Use x86 Hardware CRC32 Instruction with java.util.zip.CRC32
drchase
parents: 16611
diff changeset
  1088
      signature.append(T_ADDRESS);
61bfc8995bb3 7088419: Use x86 Hardware CRC32 Instruction with java.util.zip.CRC32
drchase
parents: 16611
diff changeset
  1089
      signature.append(T_INT);
61bfc8995bb3 7088419: Use x86 Hardware CRC32 Instruction with java.util.zip.CRC32
drchase
parents: 16611
diff changeset
  1090
      CallingConvention* cc = frame_map()->c_calling_convention(&signature);
61bfc8995bb3 7088419: Use x86 Hardware CRC32 Instruction with java.util.zip.CRC32
drchase
parents: 16611
diff changeset
  1091
      const LIR_Opr result_reg = result_register_for(x->type());
61bfc8995bb3 7088419: Use x86 Hardware CRC32 Instruction with java.util.zip.CRC32
drchase
parents: 16611
diff changeset
  1092
61bfc8995bb3 7088419: Use x86 Hardware CRC32 Instruction with java.util.zip.CRC32
drchase
parents: 16611
diff changeset
  1093
      LIR_Opr addr = new_pointer_register();
61bfc8995bb3 7088419: Use x86 Hardware CRC32 Instruction with java.util.zip.CRC32
drchase
parents: 16611
diff changeset
  1094
      __ leal(LIR_OprFact::address(a), addr);
61bfc8995bb3 7088419: Use x86 Hardware CRC32 Instruction with java.util.zip.CRC32
drchase
parents: 16611
diff changeset
  1095
61bfc8995bb3 7088419: Use x86 Hardware CRC32 Instruction with java.util.zip.CRC32
drchase
parents: 16611
diff changeset
  1096
      crc.load_item_force(cc->at(0));
61bfc8995bb3 7088419: Use x86 Hardware CRC32 Instruction with java.util.zip.CRC32
drchase
parents: 16611
diff changeset
  1097
      __ move(addr, cc->at(1));
61bfc8995bb3 7088419: Use x86 Hardware CRC32 Instruction with java.util.zip.CRC32
drchase
parents: 16611
diff changeset
  1098
      len.load_item_force(cc->at(2));
61bfc8995bb3 7088419: Use x86 Hardware CRC32 Instruction with java.util.zip.CRC32
drchase
parents: 16611
diff changeset
  1099
61bfc8995bb3 7088419: Use x86 Hardware CRC32 Instruction with java.util.zip.CRC32
drchase
parents: 16611
diff changeset
  1100
      __ call_runtime_leaf(StubRoutines::updateBytesCRC32(), getThreadTemp(), result_reg, cc->args());
61bfc8995bb3 7088419: Use x86 Hardware CRC32 Instruction with java.util.zip.CRC32
drchase
parents: 16611
diff changeset
  1101
      __ move(result_reg, result);
61bfc8995bb3 7088419: Use x86 Hardware CRC32 Instruction with java.util.zip.CRC32
drchase
parents: 16611
diff changeset
  1102
61bfc8995bb3 7088419: Use x86 Hardware CRC32 Instruction with java.util.zip.CRC32
drchase
parents: 16611
diff changeset
  1103
      break;
61bfc8995bb3 7088419: Use x86 Hardware CRC32 Instruction with java.util.zip.CRC32
drchase
parents: 16611
diff changeset
  1104
    }
61bfc8995bb3 7088419: Use x86 Hardware CRC32 Instruction with java.util.zip.CRC32
drchase
parents: 16611
diff changeset
  1105
    default: {
61bfc8995bb3 7088419: Use x86 Hardware CRC32 Instruction with java.util.zip.CRC32
drchase
parents: 16611
diff changeset
  1106
      ShouldNotReachHere();
61bfc8995bb3 7088419: Use x86 Hardware CRC32 Instruction with java.util.zip.CRC32
drchase
parents: 16611
diff changeset
  1107
    }
61bfc8995bb3 7088419: Use x86 Hardware CRC32 Instruction with java.util.zip.CRC32
drchase
parents: 16611
diff changeset
  1108
  }
61bfc8995bb3 7088419: Use x86 Hardware CRC32 Instruction with java.util.zip.CRC32
drchase
parents: 16611
diff changeset
  1109
}
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1110
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1111
// _i2l, _i2f, _i2d, _l2i, _l2f, _l2d, _f2i, _f2l, _f2d, _d2i, _d2l, _d2f
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1112
// _i2b, _i2c, _i2s
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1113
LIR_Opr fixed_register_for(BasicType type) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1114
  switch (type) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1115
    case T_FLOAT:  return FrameMap::fpu0_float_opr;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1116
    case T_DOUBLE: return FrameMap::fpu0_double_opr;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1117
    case T_INT:    return FrameMap::rax_opr;
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1118
    case T_LONG:   return FrameMap::long0_opr;
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1119
    default:       ShouldNotReachHere(); return LIR_OprFact::illegalOpr;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1120
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1121
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1122
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1123
void LIRGenerator::do_Convert(Convert* x) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1124
  // flags that vary for the different operations and different SSE-settings
33589
7cbd1b2c139b 8139040: Fix initializations before ShouldNotReachHere() etc. and enable -Wuninitialized on linux.
goetz
parents: 33089
diff changeset
  1125
  bool fixed_input = false, fixed_result = false, round_result = false, needs_stub = false;
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1126
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1127
  switch (x->op()) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1128
    case Bytecodes::_i2l: // fall through
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1129
    case Bytecodes::_l2i: // fall through
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1130
    case Bytecodes::_i2b: // fall through
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1131
    case Bytecodes::_i2c: // fall through
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1132
    case Bytecodes::_i2s: fixed_input = false;       fixed_result = false;       round_result = false;      needs_stub = false; break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1133
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1134
    case Bytecodes::_f2d: fixed_input = UseSSE == 1; fixed_result = false;       round_result = false;      needs_stub = false; break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1135
    case Bytecodes::_d2f: fixed_input = false;       fixed_result = UseSSE == 1; round_result = UseSSE < 1; needs_stub = false; break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1136
    case Bytecodes::_i2f: fixed_input = false;       fixed_result = false;       round_result = UseSSE < 1; needs_stub = false; break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1137
    case Bytecodes::_i2d: fixed_input = false;       fixed_result = false;       round_result = false;      needs_stub = false; break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1138
    case Bytecodes::_f2i: fixed_input = false;       fixed_result = false;       round_result = false;      needs_stub = true;  break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1139
    case Bytecodes::_d2i: fixed_input = false;       fixed_result = false;       round_result = false;      needs_stub = true;  break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1140
    case Bytecodes::_l2f: fixed_input = false;       fixed_result = UseSSE >= 1; round_result = UseSSE < 1; needs_stub = false; break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1141
    case Bytecodes::_l2d: fixed_input = false;       fixed_result = UseSSE >= 2; round_result = UseSSE < 2; needs_stub = false; break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1142
    case Bytecodes::_f2l: fixed_input = true;        fixed_result = true;        round_result = false;      needs_stub = false; break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1143
    case Bytecodes::_d2l: fixed_input = true;        fixed_result = true;        round_result = false;      needs_stub = false; break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1144
    default: ShouldNotReachHere();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1145
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1146
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1147
  LIRItem value(x->value(), this);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1148
  value.load_item();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1149
  LIR_Opr input = value.result();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1150
  LIR_Opr result = rlock(x);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1151
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1152
  // arguments of lir_convert
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1153
  LIR_Opr conv_input = input;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1154
  LIR_Opr conv_result = result;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1155
  ConversionStub* stub = NULL;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1156
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1157
  if (fixed_input) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1158
    conv_input = fixed_register_for(input->type());
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1159
    __ move(input, conv_input);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1160
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1161
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1162
  assert(fixed_result == false || round_result == false, "cannot set both");
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1163
  if (fixed_result) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1164
    conv_result = fixed_register_for(result->type());
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1165
  } else if (round_result) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1166
    result = new_register(result->type());
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1167
    set_vreg_flag(result, must_start_in_memory);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1168
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1169
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1170
  if (needs_stub) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1171
    stub = new ConversionStub(x->op(), conv_input, conv_result);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1172
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1173
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1174
  __ convert(x->op(), conv_input, conv_result, stub);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1175
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1176
  if (result != conv_result) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1177
    __ move(conv_result, result);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1178
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1179
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1180
  assert(result->is_virtual(), "result must be virtual register");
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1181
  set_result(x, result);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1182
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1183
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1184
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1185
void LIRGenerator::do_NewInstance(NewInstance* x) {
24933
c16c7a4ac386 8031994: java/lang/Character/CheckProp test times out
rbackman
parents: 22508
diff changeset
  1186
  print_if_not_loaded(x);
c16c7a4ac386 8031994: java/lang/Character/CheckProp test times out
rbackman
parents: 22508
diff changeset
  1187
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1188
  CodeEmitInfo* info = state_for(x, x->state());
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1189
  LIR_Opr reg = result_register_for(x->type());
24933
c16c7a4ac386 8031994: java/lang/Character/CheckProp test times out
rbackman
parents: 22508
diff changeset
  1190
  new_instance(reg, x->klass(), x->is_unresolved(),
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1191
                       FrameMap::rcx_oop_opr,
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1192
                       FrameMap::rdi_oop_opr,
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1193
                       FrameMap::rsi_oop_opr,
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1194
                       LIR_OprFact::illegalOpr,
13742
9180987e305d 7195816: NPG: Crash in c1_ValueType - ShouldNotReachHere
roland
parents: 13728
diff changeset
  1195
                       FrameMap::rdx_metadata_opr, info);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1196
  LIR_Opr result = rlock_result(x);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1197
  __ move(reg, result);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1198
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1199
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1200
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1201
void LIRGenerator::do_NewTypeArray(NewTypeArray* x) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1202
  CodeEmitInfo* info = state_for(x, x->state());
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1203
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1204
  LIRItem length(x->length(), this);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1205
  length.load_item_force(FrameMap::rbx_opr);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1206
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1207
  LIR_Opr reg = result_register_for(x->type());
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1208
  LIR_Opr tmp1 = FrameMap::rcx_oop_opr;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1209
  LIR_Opr tmp2 = FrameMap::rsi_oop_opr;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1210
  LIR_Opr tmp3 = FrameMap::rdi_oop_opr;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1211
  LIR_Opr tmp4 = reg;
13742
9180987e305d 7195816: NPG: Crash in c1_ValueType - ShouldNotReachHere
roland
parents: 13728
diff changeset
  1212
  LIR_Opr klass_reg = FrameMap::rdx_metadata_opr;
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1213
  LIR_Opr len = length.result();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1214
  BasicType elem_type = x->elt_type();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1215
13742
9180987e305d 7195816: NPG: Crash in c1_ValueType - ShouldNotReachHere
roland
parents: 13728
diff changeset
  1216
  __ metadata2reg(ciTypeArrayKlass::make(elem_type)->constant_encoding(), klass_reg);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1217
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1218
  CodeStub* slow_path = new NewTypeArrayStub(klass_reg, len, reg, info);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1219
  __ allocate_array(reg, len, tmp1, tmp2, tmp3, tmp4, elem_type, klass_reg, slow_path);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1220
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1221
  LIR_Opr result = rlock_result(x);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1222
  __ move(reg, result);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1223
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1224
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1225
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1226
void LIRGenerator::do_NewObjectArray(NewObjectArray* x) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1227
  LIRItem length(x->length(), this);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1228
  // in case of patching (i.e., object class is not yet loaded), we need to reexecute the instruction
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1229
  // and therefore provide the state before the parameters have been consumed
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1230
  CodeEmitInfo* patching_info = NULL;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1231
  if (!x->klass()->is_loaded() || PatchALot) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1232
    patching_info =  state_for(x, x->state_before());
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1233
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1234
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1235
  CodeEmitInfo* info = state_for(x, x->state());
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1236
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1237
  const LIR_Opr reg = result_register_for(x->type());
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1238
  LIR_Opr tmp1 = FrameMap::rcx_oop_opr;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1239
  LIR_Opr tmp2 = FrameMap::rsi_oop_opr;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1240
  LIR_Opr tmp3 = FrameMap::rdi_oop_opr;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1241
  LIR_Opr tmp4 = reg;
13742
9180987e305d 7195816: NPG: Crash in c1_ValueType - ShouldNotReachHere
roland
parents: 13728
diff changeset
  1242
  LIR_Opr klass_reg = FrameMap::rdx_metadata_opr;
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1243
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1244
  length.load_item_force(FrameMap::rbx_opr);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1245
  LIR_Opr len = length.result();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1246
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1247
  CodeStub* slow_path = new NewObjectArrayStub(klass_reg, len, reg, info);
13728
882756847a04 6964458: Reimplement class meta-data storage to use native memory
coleenp
parents: 12959
diff changeset
  1248
  ciKlass* obj = (ciKlass*) ciObjArrayKlass::make(x->klass());
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1249
  if (obj == ciEnv::unloaded_ciobjarrayklass()) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1250
    BAILOUT("encountered unloaded_ciobjarrayklass due to out of memory error");
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1251
  }
13728
882756847a04 6964458: Reimplement class meta-data storage to use native memory
coleenp
parents: 12959
diff changeset
  1252
  klass2reg_with_patching(klass_reg, obj, patching_info);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1253
  __ allocate_array(reg, len, tmp1, tmp2, tmp3, tmp4, T_OBJECT, klass_reg, slow_path);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1254
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1255
  LIR_Opr result = rlock_result(x);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1256
  __ move(reg, result);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1257
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1258
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1259
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1260
void LIRGenerator::do_NewMultiArray(NewMultiArray* x) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1261
  Values* dims = x->dims();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1262
  int i = dims->length();
38031
e0b822facc03 8149374: Replace C1-specific collection classes with universal collection classes
fzhinkin
parents: 38018
diff changeset
  1263
  LIRItemList* items = new LIRItemList(i, i, NULL);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1264
  while (i-- > 0) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1265
    LIRItem* size = new LIRItem(dims->at(i), this);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1266
    items->at_put(i, size);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1267
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1268
3688
22b55d147bc1 6875329: fix for 6795465 broke exception handler cloning
never
parents: 2131
diff changeset
  1269
  // Evaluate state_for early since it may emit code.
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1270
  CodeEmitInfo* patching_info = NULL;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1271
  if (!x->klass()->is_loaded() || PatchALot) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1272
    patching_info = state_for(x, x->state_before());
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1273
12959
4d33f9be7e87 7174928: JSR 292: unresolved invokedynamic call sites deopt and osr infinitely
twisti
parents: 12957
diff changeset
  1274
    // Cannot re-use same xhandlers for multiple CodeEmitInfos, so
4d33f9be7e87 7174928: JSR 292: unresolved invokedynamic call sites deopt and osr infinitely
twisti
parents: 12957
diff changeset
  1275
    // clone all handlers (NOTE: Usually this is handled transparently
4d33f9be7e87 7174928: JSR 292: unresolved invokedynamic call sites deopt and osr infinitely
twisti
parents: 12957
diff changeset
  1276
    // by the CodeEmitInfo cloning logic in CodeStub constructors but
4d33f9be7e87 7174928: JSR 292: unresolved invokedynamic call sites deopt and osr infinitely
twisti
parents: 12957
diff changeset
  1277
    // is done explicitly here because a stub isn't being used).
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1278
    x->set_exception_handlers(new XHandlers(x->exception_handlers()));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1279
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1280
  CodeEmitInfo* info = state_for(x, x->state());
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1281
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1282
  i = dims->length();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1283
  while (i-- > 0) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1284
    LIRItem* size = items->at(i);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1285
    size->load_nonconstant();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1286
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1287
    store_stack_parameter(size->result(), in_ByteSize(i*4));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1288
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1289
13742
9180987e305d 7195816: NPG: Crash in c1_ValueType - ShouldNotReachHere
roland
parents: 13728
diff changeset
  1290
  LIR_Opr klass_reg = FrameMap::rax_metadata_opr;
9180987e305d 7195816: NPG: Crash in c1_ValueType - ShouldNotReachHere
roland
parents: 13728
diff changeset
  1291
  klass2reg_with_patching(klass_reg, x->klass(), patching_info);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1292
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1293
  LIR_Opr rank = FrameMap::rbx_opr;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1294
  __ move(LIR_OprFact::intConst(x->rank()), rank);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1295
  LIR_Opr varargs = FrameMap::rcx_opr;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1296
  __ move(FrameMap::rsp_opr, varargs);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1297
  LIR_OprList* args = new LIR_OprList(3);
13742
9180987e305d 7195816: NPG: Crash in c1_ValueType - ShouldNotReachHere
roland
parents: 13728
diff changeset
  1298
  args->append(klass_reg);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1299
  args->append(rank);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1300
  args->append(varargs);
13742
9180987e305d 7195816: NPG: Crash in c1_ValueType - ShouldNotReachHere
roland
parents: 13728
diff changeset
  1301
  LIR_Opr reg = result_register_for(x->type());
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1302
  __ call_runtime(Runtime1::entry_for(Runtime1::new_multi_array_id),
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1303
                  LIR_OprFact::illegalOpr,
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1304
                  reg, args, info);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1305
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1306
  LIR_Opr result = rlock_result(x);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1307
  __ move(reg, result);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1308
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1309
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1310
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1311
void LIRGenerator::do_BlockBegin(BlockBegin* x) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1312
  // nothing to do for now
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1313
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1314
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1315
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1316
void LIRGenerator::do_CheckCast(CheckCast* x) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1317
  LIRItem obj(x->obj(), this);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1318
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1319
  CodeEmitInfo* patching_info = NULL;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1320
  if (!x->klass()->is_loaded() || (PatchALot && !x->is_incompatible_class_change_check())) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1321
    // must do this before locking the destination register as an oop register,
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1322
    // and before the obj is loaded (the latter is for deoptimization)
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1323
    patching_info = state_for(x, x->state_before());
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1324
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1325
  obj.load_item();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1326
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1327
  // info for exceptions
6745
a34ef8968a84 6986046: C1 valuestack cleanup
roland
parents: 6461
diff changeset
  1328
  CodeEmitInfo* info_for_exception = state_for(x);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1329
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1330
  CodeStub* stub;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1331
  if (x->is_incompatible_class_change_check()) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1332
    assert(patching_info == NULL, "can't patch this");
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1333
    stub = new SimpleExceptionStub(Runtime1::throw_incompatible_class_change_error_id, LIR_OprFact::illegalOpr, info_for_exception);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1334
  } else {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1335
    stub = new SimpleExceptionStub(Runtime1::throw_class_cast_exception_id, obj.result(), info_for_exception);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1336
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1337
  LIR_Opr reg = rlock_result(x);
7427
d7b79a367474 6985015: C1 needs to support compressed oops
iveresov
parents: 7397
diff changeset
  1338
  LIR_Opr tmp3 = LIR_OprFact::illegalOpr;
19979
ebe1dbb6e1aa 8015107: NPG: Use consistent naming for metaspace concepts
ehelin
parents: 18507
diff changeset
  1339
  if (!x->klass()->is_loaded() || UseCompressedClassPointers) {
7427
d7b79a367474 6985015: C1 needs to support compressed oops
iveresov
parents: 7397
diff changeset
  1340
    tmp3 = new_register(objectType);
d7b79a367474 6985015: C1 needs to support compressed oops
iveresov
parents: 7397
diff changeset
  1341
  }
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1342
  __ checkcast(reg, obj.result(), x->klass(),
7427
d7b79a367474 6985015: C1 needs to support compressed oops
iveresov
parents: 7397
diff changeset
  1343
               new_register(objectType), new_register(objectType), tmp3,
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1344
               x->direct_compare(), info_for_exception, patching_info, stub,
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1345
               x->profiled_method(), x->profiled_bci());
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1346
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1347
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1348
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1349
void LIRGenerator::do_InstanceOf(InstanceOf* x) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1350
  LIRItem obj(x->obj(), this);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1351
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1352
  // result and test object may not be in same register
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1353
  LIR_Opr reg = rlock_result(x);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1354
  CodeEmitInfo* patching_info = NULL;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1355
  if ((!x->klass()->is_loaded() || PatchALot)) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1356
    // must do this before locking the destination register as an oop register
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1357
    patching_info = state_for(x, x->state_before());
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1358
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1359
  obj.load_item();
7427
d7b79a367474 6985015: C1 needs to support compressed oops
iveresov
parents: 7397
diff changeset
  1360
  LIR_Opr tmp3 = LIR_OprFact::illegalOpr;
19979
ebe1dbb6e1aa 8015107: NPG: Use consistent naming for metaspace concepts
ehelin
parents: 18507
diff changeset
  1361
  if (!x->klass()->is_loaded() || UseCompressedClassPointers) {
7427
d7b79a367474 6985015: C1 needs to support compressed oops
iveresov
parents: 7397
diff changeset
  1362
    tmp3 = new_register(objectType);
d7b79a367474 6985015: C1 needs to support compressed oops
iveresov
parents: 7397
diff changeset
  1363
  }
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1364
  __ instanceof(reg, obj.result(), x->klass(),
7427
d7b79a367474 6985015: C1 needs to support compressed oops
iveresov
parents: 7397
diff changeset
  1365
                new_register(objectType), new_register(objectType), tmp3,
6461
cfc616b49f58 6919069: client compiler needs to capture more profile information for tiered work
iveresov
parents: 6453
diff changeset
  1366
                x->direct_compare(), patching_info, x->profiled_method(), x->profiled_bci());
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1367
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1368
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1369
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1370
void LIRGenerator::do_If(If* x) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1371
  assert(x->number_of_sux() == 2, "inconsistency");
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1372
  ValueTag tag = x->x()->type()->tag();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1373
  bool is_safepoint = x->is_safepoint();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1374
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1375
  If::Condition cond = x->cond();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1376
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1377
  LIRItem xitem(x->x(), this);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1378
  LIRItem yitem(x->y(), this);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1379
  LIRItem* xin = &xitem;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1380
  LIRItem* yin = &yitem;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1381
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1382
  if (tag == longTag) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1383
    // for longs, only conditions "eql", "neq", "lss", "geq" are valid;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1384
    // mirror for other conditions
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1385
    if (cond == If::gtr || cond == If::leq) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1386
      cond = Instruction::mirror(cond);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1387
      xin = &yitem;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1388
      yin = &xitem;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1389
    }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1390
    xin->set_destroys_register();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1391
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1392
  xin->load_item();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1393
  if (tag == longTag && yin->is_constant() && yin->get_jlong_constant() == 0 && (cond == If::eql || cond == If::neq)) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1394
    // inline long zero
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1395
    yin->dont_load_item();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1396
  } else if (tag == longTag || tag == floatTag || tag == doubleTag) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1397
    // longs cannot handle constants at right side
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1398
    yin->load_item();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1399
  } else {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1400
    yin->dont_load_item();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1401
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1402
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1403
  // add safepoint before generating condition code so it can be recomputed
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1404
  if (x->is_safepoint()) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1405
    // increment backedge counter if needed
6453
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 6176
diff changeset
  1406
    increment_backedge_counter(state_for(x, x->state_before()), x->profiled_bci());
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1407
    __ safepoint(LIR_OprFact::illegalOpr, state_for(x, x->state_before()));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1408
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1409
  set_no_result(x);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1410
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1411
  LIR_Opr left = xin->result();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1412
  LIR_Opr right = yin->result();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1413
  __ cmp(lir_cond(cond), left, right);
6453
970dc585ab63 6953144: Tiered compilation
iveresov
parents: 6176
diff changeset
  1414
  // Generate branch profiling. Profiling code doesn't kill flags.
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1415
  profile_branch(x, cond);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1416
  move_to_phi(x->state());
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1417
  if (x->x()->type()->is_float_kind()) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1418
    __ branch(lir_cond(cond), right->type(), x->tsux(), x->usux());
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1419
  } else {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1420
    __ branch(lir_cond(cond), right->type(), x->tsux());
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1421
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1422
  assert(x->default_sux() == x->fsux(), "wrong destination above");
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1423
  __ jump(x->default_sux());
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1424
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1425
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1426
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1427
LIR_Opr LIRGenerator::getThreadPointer() {
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1428
#ifdef _LP64
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1429
  return FrameMap::as_pointer_opr(r15_thread);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1430
#else
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1431
  LIR_Opr result = new_register(T_INT);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1432
  __ get_thread(result);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1433
  return result;
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
  1434
#endif //
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1435
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1436
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1437
void LIRGenerator::trace_block_entry(BlockBegin* block) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1438
  store_stack_parameter(LIR_OprFact::intConst(block->block_id()), in_ByteSize(0));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1439
  LIR_OprList* args = new LIR_OprList();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1440
  address func = CAST_FROM_FN_PTR(address, Runtime1::trace_block_entry);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1441
  __ call_runtime_leaf(func, LIR_OprFact::illegalOpr, LIR_OprFact::illegalOpr, args);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1442
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1443
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1444
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1445
void LIRGenerator::volatile_field_store(LIR_Opr value, LIR_Address* address,
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1446
                                        CodeEmitInfo* info) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1447
  if (address->type() == T_LONG) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1448
    address = new LIR_Address(address->base(),
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1449
                              address->index(), address->scale(),
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1450
                              address->disp(), T_DOUBLE);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1451
    // Transfer the value atomically by using FP moves.  This means
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1452
    // the value has to be moved between CPU and FPU registers.  It
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1453
    // always has to be moved through spill slot since there's no
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1454
    // quick way to pack the value into an SSE register.
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1455
    LIR_Opr temp_double = new_register(T_DOUBLE);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1456
    LIR_Opr spill = new_register(T_LONG);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1457
    set_vreg_flag(spill, must_start_in_memory);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1458
    __ move(value, spill);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1459
    __ volatile_move(spill, temp_double, T_LONG);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1460
    __ volatile_move(temp_double, LIR_OprFact::address(address), T_LONG, info);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1461
  } else {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1462
    __ store(value, address, info);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1463
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1464
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1465
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1466
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1467
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1468
void LIRGenerator::volatile_field_load(LIR_Address* address, LIR_Opr result,
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1469
                                       CodeEmitInfo* info) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1470
  if (address->type() == T_LONG) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1471
    address = new LIR_Address(address->base(),
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1472
                              address->index(), address->scale(),
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1473
                              address->disp(), T_DOUBLE);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1474
    // Transfer the value atomically by using FP moves.  This means
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1475
    // the value has to be moved between CPU and FPU registers.  In
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1476
    // SSE0 and SSE1 mode it has to be moved through spill slot but in
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1477
    // SSE2+ mode it can be moved directly.
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1478
    LIR_Opr temp_double = new_register(T_DOUBLE);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1479
    __ volatile_move(LIR_OprFact::address(address), temp_double, T_LONG, info);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1480
    __ volatile_move(temp_double, result, T_LONG);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1481
    if (UseSSE < 2) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1482
      // no spill slot needed in SSE2 mode because xmm->cpu register move is possible
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1483
      set_vreg_flag(result, must_start_in_memory);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1484
    }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1485
  } else {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1486
    __ load(address, result, info);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1487
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1488
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1489
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1490
void LIRGenerator::get_Object_unsafe(LIR_Opr dst, LIR_Opr src, LIR_Opr offset,
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1491
                                     BasicType type, bool is_volatile) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1492
  if (is_volatile && type == T_LONG) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1493
    LIR_Address* addr = new LIR_Address(src, offset, T_DOUBLE);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1494
    LIR_Opr tmp = new_register(T_DOUBLE);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1495
    __ load(addr, tmp);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1496
    LIR_Opr spill = new_register(T_LONG);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1497
    set_vreg_flag(spill, must_start_in_memory);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1498
    __ move(tmp, spill);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1499
    __ move(spill, dst);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1500
  } else {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1501
    LIR_Address* addr = new LIR_Address(src, offset, type);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1502
    __ load(addr, dst);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1503
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1504
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1505
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1506
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1507
void LIRGenerator::put_Object_unsafe(LIR_Opr src, LIR_Opr offset, LIR_Opr data,
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1508
                                     BasicType type, bool is_volatile) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1509
  if (is_volatile && type == T_LONG) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1510
    LIR_Address* addr = new LIR_Address(src, offset, T_DOUBLE);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1511
    LIR_Opr tmp = new_register(T_DOUBLE);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1512
    LIR_Opr spill = new_register(T_DOUBLE);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1513
    set_vreg_flag(spill, must_start_in_memory);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1514
    __ move(data, spill);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1515
    __ move(spill, tmp);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1516
    __ move(tmp, addr);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1517
  } else {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1518
    LIR_Address* addr = new LIR_Address(src, offset, type);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1519
    bool is_obj = (type == T_ARRAY || type == T_OBJECT);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1520
    if (is_obj) {
1374
4c24294029a9 6711316: Open source the Garbage-First garbage collector
ysr
parents: 202
diff changeset
  1521
      // Do the pre-write barrier, if any.
9176
42d9d1010f38 7009266: G1: assert(obj->is_oop_or_null(true )) failed: Error
johnc
parents: 8068
diff changeset
  1522
      pre_barrier(LIR_OprFact::address(addr), LIR_OprFact::illegalOpr /* pre_val */,
42d9d1010f38 7009266: G1: assert(obj->is_oop_or_null(true )) failed: Error
johnc
parents: 8068
diff changeset
  1523
                  true /* do_load */, false /* patch */, NULL);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1524
      __ move(data, addr);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1525
      assert(src->is_register(), "must be register");
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1526
      // Seems to be a precise address
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1527
      post_barrier(LIR_OprFact::address(addr), data);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1528
    } else {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1529
      __ move(data, addr);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1530
    }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1531
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1532
}
13886
8d82c4dfa722 7023898: Intrinsify AtomicLongFieldUpdater.getAndIncrement()
roland
parents: 13742
diff changeset
  1533
8d82c4dfa722 7023898: Intrinsify AtomicLongFieldUpdater.getAndIncrement()
roland
parents: 13742
diff changeset
  1534
void LIRGenerator::do_UnsafeGetAndSetObject(UnsafeGetAndSetObject* x) {
8d82c4dfa722 7023898: Intrinsify AtomicLongFieldUpdater.getAndIncrement()
roland
parents: 13742
diff changeset
  1535
  BasicType type = x->basic_type();
8d82c4dfa722 7023898: Intrinsify AtomicLongFieldUpdater.getAndIncrement()
roland
parents: 13742
diff changeset
  1536
  LIRItem src(x->object(), this);
8d82c4dfa722 7023898: Intrinsify AtomicLongFieldUpdater.getAndIncrement()
roland
parents: 13742
diff changeset
  1537
  LIRItem off(x->offset(), this);
8d82c4dfa722 7023898: Intrinsify AtomicLongFieldUpdater.getAndIncrement()
roland
parents: 13742
diff changeset
  1538
  LIRItem value(x->value(), this);
8d82c4dfa722 7023898: Intrinsify AtomicLongFieldUpdater.getAndIncrement()
roland
parents: 13742
diff changeset
  1539
8d82c4dfa722 7023898: Intrinsify AtomicLongFieldUpdater.getAndIncrement()
roland
parents: 13742
diff changeset
  1540
  src.load_item();
8d82c4dfa722 7023898: Intrinsify AtomicLongFieldUpdater.getAndIncrement()
roland
parents: 13742
diff changeset
  1541
  value.load_item();
8d82c4dfa722 7023898: Intrinsify AtomicLongFieldUpdater.getAndIncrement()
roland
parents: 13742
diff changeset
  1542
  off.load_nonconstant();
8d82c4dfa722 7023898: Intrinsify AtomicLongFieldUpdater.getAndIncrement()
roland
parents: 13742
diff changeset
  1543
8d82c4dfa722 7023898: Intrinsify AtomicLongFieldUpdater.getAndIncrement()
roland
parents: 13742
diff changeset
  1544
  LIR_Opr dst = rlock_result(x, type);
8d82c4dfa722 7023898: Intrinsify AtomicLongFieldUpdater.getAndIncrement()
roland
parents: 13742
diff changeset
  1545
  LIR_Opr data = value.result();
8d82c4dfa722 7023898: Intrinsify AtomicLongFieldUpdater.getAndIncrement()
roland
parents: 13742
diff changeset
  1546
  bool is_obj = (type == T_ARRAY || type == T_OBJECT);
8d82c4dfa722 7023898: Intrinsify AtomicLongFieldUpdater.getAndIncrement()
roland
parents: 13742
diff changeset
  1547
  LIR_Opr offset = off.result();
8d82c4dfa722 7023898: Intrinsify AtomicLongFieldUpdater.getAndIncrement()
roland
parents: 13742
diff changeset
  1548
8d82c4dfa722 7023898: Intrinsify AtomicLongFieldUpdater.getAndIncrement()
roland
parents: 13742
diff changeset
  1549
  assert (type == T_INT || (!x->is_add() && is_obj) LP64_ONLY( || type == T_LONG ), "unexpected type");
8d82c4dfa722 7023898: Intrinsify AtomicLongFieldUpdater.getAndIncrement()
roland
parents: 13742
diff changeset
  1550
  LIR_Address* addr;
8d82c4dfa722 7023898: Intrinsify AtomicLongFieldUpdater.getAndIncrement()
roland
parents: 13742
diff changeset
  1551
  if (offset->is_constant()) {
8d82c4dfa722 7023898: Intrinsify AtomicLongFieldUpdater.getAndIncrement()
roland
parents: 13742
diff changeset
  1552
#ifdef _LP64
8d82c4dfa722 7023898: Intrinsify AtomicLongFieldUpdater.getAndIncrement()
roland
parents: 13742
diff changeset
  1553
    jlong c = offset->as_jlong();
8d82c4dfa722 7023898: Intrinsify AtomicLongFieldUpdater.getAndIncrement()
roland
parents: 13742
diff changeset
  1554
    if ((jlong)((jint)c) == c) {
8d82c4dfa722 7023898: Intrinsify AtomicLongFieldUpdater.getAndIncrement()
roland
parents: 13742
diff changeset
  1555
      addr = new LIR_Address(src.result(), (jint)c, type);
8d82c4dfa722 7023898: Intrinsify AtomicLongFieldUpdater.getAndIncrement()
roland
parents: 13742
diff changeset
  1556
    } else {
8d82c4dfa722 7023898: Intrinsify AtomicLongFieldUpdater.getAndIncrement()
roland
parents: 13742
diff changeset
  1557
      LIR_Opr tmp = new_register(T_LONG);
8d82c4dfa722 7023898: Intrinsify AtomicLongFieldUpdater.getAndIncrement()
roland
parents: 13742
diff changeset
  1558
      __ move(offset, tmp);
8d82c4dfa722 7023898: Intrinsify AtomicLongFieldUpdater.getAndIncrement()
roland
parents: 13742
diff changeset
  1559
      addr = new LIR_Address(src.result(), tmp, type);
8d82c4dfa722 7023898: Intrinsify AtomicLongFieldUpdater.getAndIncrement()
roland
parents: 13742
diff changeset
  1560
    }
8d82c4dfa722 7023898: Intrinsify AtomicLongFieldUpdater.getAndIncrement()
roland
parents: 13742
diff changeset
  1561
#else
8d82c4dfa722 7023898: Intrinsify AtomicLongFieldUpdater.getAndIncrement()
roland
parents: 13742
diff changeset
  1562
    addr = new LIR_Address(src.result(), offset->as_jint(), type);
8d82c4dfa722 7023898: Intrinsify AtomicLongFieldUpdater.getAndIncrement()
roland
parents: 13742
diff changeset
  1563
#endif
8d82c4dfa722 7023898: Intrinsify AtomicLongFieldUpdater.getAndIncrement()
roland
parents: 13742
diff changeset
  1564
  } else {
8d82c4dfa722 7023898: Intrinsify AtomicLongFieldUpdater.getAndIncrement()
roland
parents: 13742
diff changeset
  1565
    addr = new LIR_Address(src.result(), offset, type);
8d82c4dfa722 7023898: Intrinsify AtomicLongFieldUpdater.getAndIncrement()
roland
parents: 13742
diff changeset
  1566
  }
8d82c4dfa722 7023898: Intrinsify AtomicLongFieldUpdater.getAndIncrement()
roland
parents: 13742
diff changeset
  1567
21210
7bc9ef060a52 8024919: G1: SPECjbb2013 crashes due to a broken object reference
iveresov
parents: 19979
diff changeset
  1568
  // Because we want a 2-arg form of xchg and xadd
7bc9ef060a52 8024919: G1: SPECjbb2013 crashes due to a broken object reference
iveresov
parents: 19979
diff changeset
  1569
  __ move(data, dst);
7bc9ef060a52 8024919: G1: SPECjbb2013 crashes due to a broken object reference
iveresov
parents: 19979
diff changeset
  1570
13886
8d82c4dfa722 7023898: Intrinsify AtomicLongFieldUpdater.getAndIncrement()
roland
parents: 13742
diff changeset
  1571
  if (x->is_add()) {
21210
7bc9ef060a52 8024919: G1: SPECjbb2013 crashes due to a broken object reference
iveresov
parents: 19979
diff changeset
  1572
    __ xadd(LIR_OprFact::address(addr), dst, dst, LIR_OprFact::illegalOpr);
13886
8d82c4dfa722 7023898: Intrinsify AtomicLongFieldUpdater.getAndIncrement()
roland
parents: 13742
diff changeset
  1573
  } else {
8d82c4dfa722 7023898: Intrinsify AtomicLongFieldUpdater.getAndIncrement()
roland
parents: 13742
diff changeset
  1574
    if (is_obj) {
8d82c4dfa722 7023898: Intrinsify AtomicLongFieldUpdater.getAndIncrement()
roland
parents: 13742
diff changeset
  1575
      // Do the pre-write barrier, if any.
8d82c4dfa722 7023898: Intrinsify AtomicLongFieldUpdater.getAndIncrement()
roland
parents: 13742
diff changeset
  1576
      pre_barrier(LIR_OprFact::address(addr), LIR_OprFact::illegalOpr /* pre_val */,
8d82c4dfa722 7023898: Intrinsify AtomicLongFieldUpdater.getAndIncrement()
roland
parents: 13742
diff changeset
  1577
                  true /* do_load */, false /* patch */, NULL);
8d82c4dfa722 7023898: Intrinsify AtomicLongFieldUpdater.getAndIncrement()
roland
parents: 13742
diff changeset
  1578
    }
21210
7bc9ef060a52 8024919: G1: SPECjbb2013 crashes due to a broken object reference
iveresov
parents: 19979
diff changeset
  1579
    __ xchg(LIR_OprFact::address(addr), dst, dst, LIR_OprFact::illegalOpr);
13886
8d82c4dfa722 7023898: Intrinsify AtomicLongFieldUpdater.getAndIncrement()
roland
parents: 13742
diff changeset
  1580
    if (is_obj) {
8d82c4dfa722 7023898: Intrinsify AtomicLongFieldUpdater.getAndIncrement()
roland
parents: 13742
diff changeset
  1581
      // Seems to be a precise address
8d82c4dfa722 7023898: Intrinsify AtomicLongFieldUpdater.getAndIncrement()
roland
parents: 13742
diff changeset
  1582
      post_barrier(LIR_OprFact::address(addr), data);
8d82c4dfa722 7023898: Intrinsify AtomicLongFieldUpdater.getAndIncrement()
roland
parents: 13742
diff changeset
  1583
    }
8d82c4dfa722 7023898: Intrinsify AtomicLongFieldUpdater.getAndIncrement()
roland
parents: 13742
diff changeset
  1584
  }
8d82c4dfa722 7023898: Intrinsify AtomicLongFieldUpdater.getAndIncrement()
roland
parents: 13742
diff changeset
  1585
}