hotspot/src/cpu/sparc/vm/nativeInst_sparc.cpp
author iveresov
Thu, 10 Apr 2014 23:15:13 -0700
changeset 24008 da7059252295
parent 23203 76c2a23e2537
child 24917 bf961166fa07
permissions -rw-r--r--
8038297: Avoid placing CTI immediately following cbcond instruction on T4 Summary: Insert a nop between cbcond and CTI Reviewed-by: kvn, twisti
Ignore whitespace changes - Everywhere: Within whitespace: At end of lines:
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
     1
/*
20282
7f9cbdf89af2 7195622: CheckUnhandledOops has limited usefulness now
hseigel
parents: 18097
diff changeset
     2
 * Copyright (c) 1997, 2013, Oracle and/or its affiliates. All rights reserved.
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
     3
 * DO NOT ALTER OR REMOVE COPYRIGHT NOTICES OR THIS FILE HEADER.
489c9b5090e2 Initial load
duke
parents:
diff changeset
     4
 *
489c9b5090e2 Initial load
duke
parents:
diff changeset
     5
 * This code is free software; you can redistribute it and/or modify it
489c9b5090e2 Initial load
duke
parents:
diff changeset
     6
 * under the terms of the GNU General Public License version 2 only, as
489c9b5090e2 Initial load
duke
parents:
diff changeset
     7
 * published by the Free Software Foundation.
489c9b5090e2 Initial load
duke
parents:
diff changeset
     8
 *
489c9b5090e2 Initial load
duke
parents:
diff changeset
     9
 * This code is distributed in the hope that it will be useful, but WITHOUT
489c9b5090e2 Initial load
duke
parents:
diff changeset
    10
 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
489c9b5090e2 Initial load
duke
parents:
diff changeset
    11
 * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License
489c9b5090e2 Initial load
duke
parents:
diff changeset
    12
 * version 2 for more details (a copy is included in the LICENSE file that
489c9b5090e2 Initial load
duke
parents:
diff changeset
    13
 * accompanied this code).
489c9b5090e2 Initial load
duke
parents:
diff changeset
    14
 *
489c9b5090e2 Initial load
duke
parents:
diff changeset
    15
 * You should have received a copy of the GNU General Public License version
489c9b5090e2 Initial load
duke
parents:
diff changeset
    16
 * 2 along with this work; if not, write to the Free Software Foundation,
489c9b5090e2 Initial load
duke
parents:
diff changeset
    17
 * Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA.
489c9b5090e2 Initial load
duke
parents:
diff changeset
    18
 *
5547
f4b087cbb361 6941466: Oracle rebranding changes for Hotspot repositories
trims
parents: 2571
diff changeset
    19
 * Please contact Oracle, 500 Oracle Parkway, Redwood Shores, CA 94065 USA
f4b087cbb361 6941466: Oracle rebranding changes for Hotspot repositories
trims
parents: 2571
diff changeset
    20
 * or visit www.oracle.com if you need additional information or have any
f4b087cbb361 6941466: Oracle rebranding changes for Hotspot repositories
trims
parents: 2571
diff changeset
    21
 * questions.
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
    22
 *
489c9b5090e2 Initial load
duke
parents:
diff changeset
    23
 */
489c9b5090e2 Initial load
duke
parents:
diff changeset
    24
7397
5b173b4ca846 6989984: Use standard include model for Hospot
stefank
parents: 6418
diff changeset
    25
#include "precompiled.hpp"
23203
76c2a23e2537 8036146: make CPP interpreter build again
roland
parents: 20282
diff changeset
    26
#include "asm/macroAssembler.inline.hpp"
76c2a23e2537 8036146: make CPP interpreter build again
roland
parents: 20282
diff changeset
    27
#include "code/codeCache.hpp"
7397
5b173b4ca846 6989984: Use standard include model for Hospot
stefank
parents: 6418
diff changeset
    28
#include "memory/resourceArea.hpp"
5b173b4ca846 6989984: Use standard include model for Hospot
stefank
parents: 6418
diff changeset
    29
#include "nativeInst_sparc.hpp"
5b173b4ca846 6989984: Use standard include model for Hospot
stefank
parents: 6418
diff changeset
    30
#include "oops/oop.inline.hpp"
5b173b4ca846 6989984: Use standard include model for Hospot
stefank
parents: 6418
diff changeset
    31
#include "runtime/handles.hpp"
5b173b4ca846 6989984: Use standard include model for Hospot
stefank
parents: 6418
diff changeset
    32
#include "runtime/sharedRuntime.hpp"
5b173b4ca846 6989984: Use standard include model for Hospot
stefank
parents: 6418
diff changeset
    33
#include "runtime/stubRoutines.hpp"
5b173b4ca846 6989984: Use standard include model for Hospot
stefank
parents: 6418
diff changeset
    34
#include "utilities/ostream.hpp"
5b173b4ca846 6989984: Use standard include model for Hospot
stefank
parents: 6418
diff changeset
    35
#ifdef COMPILER1
5b173b4ca846 6989984: Use standard include model for Hospot
stefank
parents: 6418
diff changeset
    36
#include "c1/c1_Runtime1.hpp"
5b173b4ca846 6989984: Use standard include model for Hospot
stefank
parents: 6418
diff changeset
    37
#endif
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
    38
489c9b5090e2 Initial load
duke
parents:
diff changeset
    39
363
99d43e8a76ad 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 1
diff changeset
    40
bool NativeInstruction::is_dtrace_trap() {
99d43e8a76ad 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 1
diff changeset
    41
  return !is_nop();
99d43e8a76ad 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 1
diff changeset
    42
}
99d43e8a76ad 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 1
diff changeset
    43
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
    44
void NativeInstruction::set_data64_sethi(address instaddr, intptr_t x) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
    45
  ResourceMark rm;
489c9b5090e2 Initial load
duke
parents:
diff changeset
    46
  CodeBuffer buf(instaddr, 10 * BytesPerInstWord );
489c9b5090e2 Initial load
duke
parents:
diff changeset
    47
  MacroAssembler* _masm = new MacroAssembler(&buf);
489c9b5090e2 Initial load
duke
parents:
diff changeset
    48
  Register destreg;
489c9b5090e2 Initial load
duke
parents:
diff changeset
    49
489c9b5090e2 Initial load
duke
parents:
diff changeset
    50
  destreg = inv_rd(*(unsigned int *)instaddr);
489c9b5090e2 Initial load
duke
parents:
diff changeset
    51
  // Generate a the new sequence
2571
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 670
diff changeset
    52
  _masm->patchable_sethi(x, destreg);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
    53
  ICache::invalidate_range(instaddr, 7 * BytesPerInstWord);
489c9b5090e2 Initial load
duke
parents:
diff changeset
    54
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
    55
8724
693c6b883b54 7028374: race in fix_oop_relocations for scavengeable nmethods
never
parents: 7397
diff changeset
    56
void NativeInstruction::verify_data64_sethi(address instaddr, intptr_t x) {
693c6b883b54 7028374: race in fix_oop_relocations for scavengeable nmethods
never
parents: 7397
diff changeset
    57
  ResourceMark rm;
693c6b883b54 7028374: race in fix_oop_relocations for scavengeable nmethods
never
parents: 7397
diff changeset
    58
  unsigned char buffer[10 * BytesPerInstWord];
693c6b883b54 7028374: race in fix_oop_relocations for scavengeable nmethods
never
parents: 7397
diff changeset
    59
  CodeBuffer buf(buffer, 10 * BytesPerInstWord);
693c6b883b54 7028374: race in fix_oop_relocations for scavengeable nmethods
never
parents: 7397
diff changeset
    60
  MacroAssembler masm(&buf);
693c6b883b54 7028374: race in fix_oop_relocations for scavengeable nmethods
never
parents: 7397
diff changeset
    61
693c6b883b54 7028374: race in fix_oop_relocations for scavengeable nmethods
never
parents: 7397
diff changeset
    62
  Register destreg = inv_rd(*(unsigned int *)instaddr);
693c6b883b54 7028374: race in fix_oop_relocations for scavengeable nmethods
never
parents: 7397
diff changeset
    63
  // Generate the proper sequence into a temporary buffer and compare
693c6b883b54 7028374: race in fix_oop_relocations for scavengeable nmethods
never
parents: 7397
diff changeset
    64
  // it with the original sequence.
693c6b883b54 7028374: race in fix_oop_relocations for scavengeable nmethods
never
parents: 7397
diff changeset
    65
  masm.patchable_sethi(x, destreg);
693c6b883b54 7028374: race in fix_oop_relocations for scavengeable nmethods
never
parents: 7397
diff changeset
    66
  int len = buffer - masm.pc();
693c6b883b54 7028374: race in fix_oop_relocations for scavengeable nmethods
never
parents: 7397
diff changeset
    67
  for (int i = 0; i < len; i++) {
693c6b883b54 7028374: race in fix_oop_relocations for scavengeable nmethods
never
parents: 7397
diff changeset
    68
    assert(instaddr[i] == buffer[i], "instructions must match");
693c6b883b54 7028374: race in fix_oop_relocations for scavengeable nmethods
never
parents: 7397
diff changeset
    69
  }
693c6b883b54 7028374: race in fix_oop_relocations for scavengeable nmethods
never
parents: 7397
diff changeset
    70
}
693c6b883b54 7028374: race in fix_oop_relocations for scavengeable nmethods
never
parents: 7397
diff changeset
    71
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
    72
void NativeInstruction::verify() {
489c9b5090e2 Initial load
duke
parents:
diff changeset
    73
  // make sure code pattern is actually an instruction address
489c9b5090e2 Initial load
duke
parents:
diff changeset
    74
  address addr = addr_at(0);
489c9b5090e2 Initial load
duke
parents:
diff changeset
    75
  if (addr == 0 || ((intptr_t)addr & 3) != 0) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
    76
    fatal("not an instruction address");
489c9b5090e2 Initial load
duke
parents:
diff changeset
    77
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
    78
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
    79
489c9b5090e2 Initial load
duke
parents:
diff changeset
    80
void NativeInstruction::print() {
489c9b5090e2 Initial load
duke
parents:
diff changeset
    81
  tty->print_cr(INTPTR_FORMAT ": 0x%x", addr_at(0), long_at(0));
489c9b5090e2 Initial load
duke
parents:
diff changeset
    82
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
    83
489c9b5090e2 Initial load
duke
parents:
diff changeset
    84
void NativeInstruction::set_long_at(int offset, int i) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
    85
  address addr = addr_at(offset);
489c9b5090e2 Initial load
duke
parents:
diff changeset
    86
  *(int*)addr = i;
489c9b5090e2 Initial load
duke
parents:
diff changeset
    87
  ICache::invalidate_word(addr);
489c9b5090e2 Initial load
duke
parents:
diff changeset
    88
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
    89
489c9b5090e2 Initial load
duke
parents:
diff changeset
    90
void NativeInstruction::set_jlong_at(int offset, jlong i) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
    91
  address addr = addr_at(offset);
489c9b5090e2 Initial load
duke
parents:
diff changeset
    92
  *(jlong*)addr = i;
489c9b5090e2 Initial load
duke
parents:
diff changeset
    93
  // Don't need to invalidate 2 words here, because
489c9b5090e2 Initial load
duke
parents:
diff changeset
    94
  // the flush instruction operates on doublewords.
489c9b5090e2 Initial load
duke
parents:
diff changeset
    95
  ICache::invalidate_word(addr);
489c9b5090e2 Initial load
duke
parents:
diff changeset
    96
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
    97
489c9b5090e2 Initial load
duke
parents:
diff changeset
    98
void NativeInstruction::set_addr_at(int offset, address x) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
    99
  address addr = addr_at(offset);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   100
  assert( ((intptr_t)addr & (wordSize-1)) == 0, "set_addr_at bad address alignment");
489c9b5090e2 Initial load
duke
parents:
diff changeset
   101
  *(uintptr_t*)addr = (uintptr_t)x;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   102
  // Don't need to invalidate 2 words here in the 64-bit case,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   103
  // because the flush instruction operates on doublewords.
489c9b5090e2 Initial load
duke
parents:
diff changeset
   104
  ICache::invalidate_word(addr);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   105
  // The Intel code has this assertion for NativeCall::set_destination,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   106
  // NativeMovConstReg::set_data, NativeMovRegMem::set_offset,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   107
  // NativeJump::set_jump_destination, and NativePushImm32::set_data
489c9b5090e2 Initial load
duke
parents:
diff changeset
   108
  //assert (Patching_lock->owned_by_self(), "must hold lock to patch instruction")
489c9b5090e2 Initial load
duke
parents:
diff changeset
   109
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   110
489c9b5090e2 Initial load
duke
parents:
diff changeset
   111
bool NativeInstruction::is_zero_test(Register &reg) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   112
  int x = long_at(0);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   113
  Assembler::op3s temp = (Assembler::op3s) (Assembler::sub_op3 | Assembler::cc_bit_op3);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   114
  if (is_op3(x, temp, Assembler::arith_op) &&
489c9b5090e2 Initial load
duke
parents:
diff changeset
   115
      inv_immed(x) && inv_rd(x) == G0) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   116
      if (inv_rs1(x) == G0) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   117
        reg = inv_rs2(x);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   118
        return true;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   119
      } else if (inv_rs2(x) == G0) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   120
        reg = inv_rs1(x);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   121
        return true;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   122
      }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   123
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   124
  return false;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   125
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   126
489c9b5090e2 Initial load
duke
parents:
diff changeset
   127
bool NativeInstruction::is_load_store_with_small_offset(Register reg) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   128
  int x = long_at(0);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   129
  if (is_op(x, Assembler::ldst_op) &&
489c9b5090e2 Initial load
duke
parents:
diff changeset
   130
      inv_rs1(x) == reg && inv_immed(x)) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   131
    return true;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   132
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   133
  return false;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   134
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   135
489c9b5090e2 Initial load
duke
parents:
diff changeset
   136
void NativeCall::verify() {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   137
  NativeInstruction::verify();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   138
  // make sure code pattern is actually a call instruction
489c9b5090e2 Initial load
duke
parents:
diff changeset
   139
  if (!is_op(long_at(0), Assembler::call_op)) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   140
    fatal("not a call");
489c9b5090e2 Initial load
duke
parents:
diff changeset
   141
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   142
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   143
489c9b5090e2 Initial load
duke
parents:
diff changeset
   144
void NativeCall::print() {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   145
  tty->print_cr(INTPTR_FORMAT ": call " INTPTR_FORMAT, instruction_address(), destination());
489c9b5090e2 Initial load
duke
parents:
diff changeset
   146
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   147
489c9b5090e2 Initial load
duke
parents:
diff changeset
   148
489c9b5090e2 Initial load
duke
parents:
diff changeset
   149
// MT-safe patching of a call instruction (and following word).
489c9b5090e2 Initial load
duke
parents:
diff changeset
   150
// First patches the second word, and then atomicly replaces
489c9b5090e2 Initial load
duke
parents:
diff changeset
   151
// the first word with the first new instruction word.
489c9b5090e2 Initial load
duke
parents:
diff changeset
   152
// Other processors might briefly see the old first word
489c9b5090e2 Initial load
duke
parents:
diff changeset
   153
// followed by the new second word.  This is OK if the old
489c9b5090e2 Initial load
duke
parents:
diff changeset
   154
// second word is harmless, and the new second word may be
489c9b5090e2 Initial load
duke
parents:
diff changeset
   155
// harmlessly executed in the delay slot of the call.
489c9b5090e2 Initial load
duke
parents:
diff changeset
   156
void NativeCall::replace_mt_safe(address instr_addr, address code_buffer) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   157
  assert(Patching_lock->is_locked() ||
489c9b5090e2 Initial load
duke
parents:
diff changeset
   158
         SafepointSynchronize::is_at_safepoint(), "concurrent code patching");
489c9b5090e2 Initial load
duke
parents:
diff changeset
   159
   assert (instr_addr != NULL, "illegal address for code patching");
489c9b5090e2 Initial load
duke
parents:
diff changeset
   160
   NativeCall* n_call =  nativeCall_at (instr_addr); // checking that it is a call
489c9b5090e2 Initial load
duke
parents:
diff changeset
   161
   assert(NativeCall::instruction_size == 8, "wrong instruction size; must be 8");
489c9b5090e2 Initial load
duke
parents:
diff changeset
   162
   int i0 = ((int*)code_buffer)[0];
489c9b5090e2 Initial load
duke
parents:
diff changeset
   163
   int i1 = ((int*)code_buffer)[1];
489c9b5090e2 Initial load
duke
parents:
diff changeset
   164
   int* contention_addr = (int*) n_call->addr_at(1*BytesPerInstWord);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   165
   assert(inv_op(*contention_addr) == Assembler::arith_op ||
18097
acd70736bd60 8008407: remove SPARC V8 support
morris
parents: 14631
diff changeset
   166
          *contention_addr == nop_instruction(),
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   167
          "must not interfere with original call");
489c9b5090e2 Initial load
duke
parents:
diff changeset
   168
   // The set_long_at calls do the ICacheInvalidate so we just need to do them in reverse order
489c9b5090e2 Initial load
duke
parents:
diff changeset
   169
   n_call->set_long_at(1*BytesPerInstWord, i1);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   170
   n_call->set_long_at(0*BytesPerInstWord, i0);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   171
   // NOTE:  It is possible that another thread T will execute
489c9b5090e2 Initial load
duke
parents:
diff changeset
   172
   // only the second patched word.
489c9b5090e2 Initial load
duke
parents:
diff changeset
   173
   // In other words, since the original instruction is this
489c9b5090e2 Initial load
duke
parents:
diff changeset
   174
   //    call patching_stub; nop                   (NativeCall)
489c9b5090e2 Initial load
duke
parents:
diff changeset
   175
   // and the new sequence from the buffer is this:
489c9b5090e2 Initial load
duke
parents:
diff changeset
   176
   //    sethi %hi(K), %r; add %r, %lo(K), %r      (NativeMovConstReg)
489c9b5090e2 Initial load
duke
parents:
diff changeset
   177
   // what T will execute is this:
489c9b5090e2 Initial load
duke
parents:
diff changeset
   178
   //    call patching_stub; add %r, %lo(K), %r
489c9b5090e2 Initial load
duke
parents:
diff changeset
   179
   // thereby putting garbage into %r before calling the patching stub.
489c9b5090e2 Initial load
duke
parents:
diff changeset
   180
   // This is OK, because the patching stub ignores the value of %r.
489c9b5090e2 Initial load
duke
parents:
diff changeset
   181
489c9b5090e2 Initial load
duke
parents:
diff changeset
   182
   // Make sure the first-patched instruction, which may co-exist
489c9b5090e2 Initial load
duke
parents:
diff changeset
   183
   // briefly with the call, will do something harmless.
489c9b5090e2 Initial load
duke
parents:
diff changeset
   184
   assert(inv_op(*contention_addr) == Assembler::arith_op ||
18097
acd70736bd60 8008407: remove SPARC V8 support
morris
parents: 14631
diff changeset
   185
          *contention_addr == nop_instruction(),
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   186
          "must not interfere with original call");
489c9b5090e2 Initial load
duke
parents:
diff changeset
   187
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   188
489c9b5090e2 Initial load
duke
parents:
diff changeset
   189
// Similar to replace_mt_safe, but just changes the destination.  The
489c9b5090e2 Initial load
duke
parents:
diff changeset
   190
// important thing is that free-running threads are able to execute this
489c9b5090e2 Initial load
duke
parents:
diff changeset
   191
// call instruction at all times.  Thus, the displacement field must be
489c9b5090e2 Initial load
duke
parents:
diff changeset
   192
// instruction-word-aligned.  This is always true on SPARC.
489c9b5090e2 Initial load
duke
parents:
diff changeset
   193
//
489c9b5090e2 Initial load
duke
parents:
diff changeset
   194
// Used in the runtime linkage of calls; see class CompiledIC.
489c9b5090e2 Initial load
duke
parents:
diff changeset
   195
void NativeCall::set_destination_mt_safe(address dest) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   196
  assert(Patching_lock->is_locked() ||
489c9b5090e2 Initial load
duke
parents:
diff changeset
   197
         SafepointSynchronize::is_at_safepoint(), "concurrent code patching");
489c9b5090e2 Initial load
duke
parents:
diff changeset
   198
  // set_destination uses set_long_at which does the ICache::invalidate
489c9b5090e2 Initial load
duke
parents:
diff changeset
   199
  set_destination(dest);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   200
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   201
489c9b5090e2 Initial load
duke
parents:
diff changeset
   202
// Code for unit testing implementation of NativeCall class
489c9b5090e2 Initial load
duke
parents:
diff changeset
   203
void NativeCall::test() {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   204
#ifdef ASSERT
489c9b5090e2 Initial load
duke
parents:
diff changeset
   205
  ResourceMark rm;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   206
  CodeBuffer cb("test", 100, 100);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   207
  MacroAssembler* a = new MacroAssembler(&cb);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   208
  NativeCall  *nc;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   209
  uint idx;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   210
  int offsets[] = {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   211
    0x0,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   212
    0xfffffff0,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   213
    0x7ffffff0,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   214
    0x80000000,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   215
    0x20,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   216
    0x4000,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   217
  };
489c9b5090e2 Initial load
duke
parents:
diff changeset
   218
489c9b5090e2 Initial load
duke
parents:
diff changeset
   219
  VM_Version::allow_all();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   220
489c9b5090e2 Initial load
duke
parents:
diff changeset
   221
  a->call( a->pc(), relocInfo::none );
489c9b5090e2 Initial load
duke
parents:
diff changeset
   222
  a->delayed()->nop();
6418
6671edbd230e 6978355: renaming for 6961697
twisti
parents: 5702
diff changeset
   223
  nc = nativeCall_at( cb.insts_begin() );
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   224
  nc->print();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   225
489c9b5090e2 Initial load
duke
parents:
diff changeset
   226
  nc = nativeCall_overwriting_at( nc->next_instruction_address() );
489c9b5090e2 Initial load
duke
parents:
diff changeset
   227
  for (idx = 0; idx < ARRAY_SIZE(offsets); idx++) {
6418
6671edbd230e 6978355: renaming for 6961697
twisti
parents: 5702
diff changeset
   228
    nc->set_destination( cb.insts_begin() + offsets[idx] );
6671edbd230e 6978355: renaming for 6961697
twisti
parents: 5702
diff changeset
   229
    assert(nc->destination() == (cb.insts_begin() + offsets[idx]), "check unit test");
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   230
    nc->print();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   231
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   232
6418
6671edbd230e 6978355: renaming for 6961697
twisti
parents: 5702
diff changeset
   233
  nc = nativeCall_before( cb.insts_begin() + 8 );
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   234
  nc->print();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   235
489c9b5090e2 Initial load
duke
parents:
diff changeset
   236
  VM_Version::revert();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   237
#endif
489c9b5090e2 Initial load
duke
parents:
diff changeset
   238
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   239
// End code for unit testing implementation of NativeCall class
489c9b5090e2 Initial load
duke
parents:
diff changeset
   240
489c9b5090e2 Initial load
duke
parents:
diff changeset
   241
//-------------------------------------------------------------------
489c9b5090e2 Initial load
duke
parents:
diff changeset
   242
489c9b5090e2 Initial load
duke
parents:
diff changeset
   243
#ifdef _LP64
489c9b5090e2 Initial load
duke
parents:
diff changeset
   244
489c9b5090e2 Initial load
duke
parents:
diff changeset
   245
void NativeFarCall::set_destination(address dest) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   246
  // Address materialized in the instruction stream, so nothing to do.
489c9b5090e2 Initial load
duke
parents:
diff changeset
   247
  return;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   248
#if 0 // What we'd do if we really did want to change the destination
489c9b5090e2 Initial load
duke
parents:
diff changeset
   249
  if (destination() == dest) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   250
    return;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   251
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   252
  ResourceMark rm;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   253
  CodeBuffer buf(addr_at(0), instruction_size + 1);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   254
  MacroAssembler* _masm = new MacroAssembler(&buf);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   255
  // Generate the new sequence
2571
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 670
diff changeset
   256
  AddressLiteral(dest);
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 670
diff changeset
   257
  _masm->jumpl_to(dest, O7, O7);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   258
  ICache::invalidate_range(addr_at(0), instruction_size );
489c9b5090e2 Initial load
duke
parents:
diff changeset
   259
#endif
489c9b5090e2 Initial load
duke
parents:
diff changeset
   260
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   261
489c9b5090e2 Initial load
duke
parents:
diff changeset
   262
void NativeFarCall::verify() {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   263
  // make sure code pattern is actually a jumpl_to instruction
489c9b5090e2 Initial load
duke
parents:
diff changeset
   264
  assert((int)instruction_size == (int)NativeJump::instruction_size, "same as jump_to");
489c9b5090e2 Initial load
duke
parents:
diff changeset
   265
  assert((int)jmpl_offset == (int)NativeMovConstReg::add_offset, "sethi size ok");
489c9b5090e2 Initial load
duke
parents:
diff changeset
   266
  nativeJump_at(addr_at(0))->verify();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   267
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   268
489c9b5090e2 Initial load
duke
parents:
diff changeset
   269
bool NativeFarCall::is_call_at(address instr) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   270
  return nativeInstruction_at(instr)->is_sethi();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   271
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   272
489c9b5090e2 Initial load
duke
parents:
diff changeset
   273
void NativeFarCall::print() {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   274
  tty->print_cr(INTPTR_FORMAT ": call " INTPTR_FORMAT, instruction_address(), destination());
489c9b5090e2 Initial load
duke
parents:
diff changeset
   275
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   276
489c9b5090e2 Initial load
duke
parents:
diff changeset
   277
bool NativeFarCall::destination_is_compiled_verified_entry_point() {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   278
  nmethod* callee = CodeCache::find_nmethod(destination());
489c9b5090e2 Initial load
duke
parents:
diff changeset
   279
  if (callee == NULL) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   280
    return false;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   281
  } else {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   282
    return destination() == callee->verified_entry_point();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   283
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   284
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   285
489c9b5090e2 Initial load
duke
parents:
diff changeset
   286
// MT-safe patching of a far call.
489c9b5090e2 Initial load
duke
parents:
diff changeset
   287
void NativeFarCall::replace_mt_safe(address instr_addr, address code_buffer) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   288
  Unimplemented();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   289
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   290
489c9b5090e2 Initial load
duke
parents:
diff changeset
   291
// Code for unit testing implementation of NativeFarCall class
489c9b5090e2 Initial load
duke
parents:
diff changeset
   292
void NativeFarCall::test() {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   293
  Unimplemented();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   294
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   295
// End code for unit testing implementation of NativeFarCall class
489c9b5090e2 Initial load
duke
parents:
diff changeset
   296
489c9b5090e2 Initial load
duke
parents:
diff changeset
   297
#endif // _LP64
489c9b5090e2 Initial load
duke
parents:
diff changeset
   298
489c9b5090e2 Initial load
duke
parents:
diff changeset
   299
//-------------------------------------------------------------------
489c9b5090e2 Initial load
duke
parents:
diff changeset
   300
489c9b5090e2 Initial load
duke
parents:
diff changeset
   301
489c9b5090e2 Initial load
duke
parents:
diff changeset
   302
void NativeMovConstReg::verify() {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   303
  NativeInstruction::verify();
13728
882756847a04 6964458: Reimplement class meta-data storage to use native memory
coleenp
parents: 8921
diff changeset
   304
  // make sure code pattern is actually a "set_metadata" synthetic instruction
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   305
  // see MacroAssembler::set_oop()
489c9b5090e2 Initial load
duke
parents:
diff changeset
   306
  int i0 = long_at(sethi_offset);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   307
  int i1 = long_at(add_offset);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   308
489c9b5090e2 Initial load
duke
parents:
diff changeset
   309
  // verify the pattern "sethi %hi22(imm), reg ;  add reg, %lo10(imm), reg"
489c9b5090e2 Initial load
duke
parents:
diff changeset
   310
  Register rd = inv_rd(i0);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   311
#ifndef _LP64
489c9b5090e2 Initial load
duke
parents:
diff changeset
   312
  if (!(is_op2(i0, Assembler::sethi_op2) && rd != G0 &&
489c9b5090e2 Initial load
duke
parents:
diff changeset
   313
        is_op3(i1, Assembler::add_op3, Assembler::arith_op) &&
489c9b5090e2 Initial load
duke
parents:
diff changeset
   314
        inv_immed(i1) && (unsigned)get_simm13(i1) < (1 << 10) &&
489c9b5090e2 Initial load
duke
parents:
diff changeset
   315
        rd == inv_rs1(i1) && rd == inv_rd(i1))) {
13728
882756847a04 6964458: Reimplement class meta-data storage to use native memory
coleenp
parents: 8921
diff changeset
   316
    fatal("not a set_metadata");
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   317
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   318
#else
489c9b5090e2 Initial load
duke
parents:
diff changeset
   319
  if (!is_op2(i0, Assembler::sethi_op2) && rd != G0 ) {
13728
882756847a04 6964458: Reimplement class meta-data storage to use native memory
coleenp
parents: 8921
diff changeset
   320
    fatal("not a set_metadata");
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   321
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   322
#endif
489c9b5090e2 Initial load
duke
parents:
diff changeset
   323
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   324
489c9b5090e2 Initial load
duke
parents:
diff changeset
   325
489c9b5090e2 Initial load
duke
parents:
diff changeset
   326
void NativeMovConstReg::print() {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   327
  tty->print_cr(INTPTR_FORMAT ": mov reg, " INTPTR_FORMAT, instruction_address(), data());
489c9b5090e2 Initial load
duke
parents:
diff changeset
   328
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   329
489c9b5090e2 Initial load
duke
parents:
diff changeset
   330
489c9b5090e2 Initial load
duke
parents:
diff changeset
   331
#ifdef _LP64
489c9b5090e2 Initial load
duke
parents:
diff changeset
   332
intptr_t NativeMovConstReg::data() const {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   333
  return data64(addr_at(sethi_offset), long_at(add_offset));
489c9b5090e2 Initial load
duke
parents:
diff changeset
   334
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   335
#else
489c9b5090e2 Initial load
duke
parents:
diff changeset
   336
intptr_t NativeMovConstReg::data() const {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   337
  return data32(long_at(sethi_offset), long_at(add_offset));
489c9b5090e2 Initial load
duke
parents:
diff changeset
   338
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   339
#endif
489c9b5090e2 Initial load
duke
parents:
diff changeset
   340
489c9b5090e2 Initial load
duke
parents:
diff changeset
   341
489c9b5090e2 Initial load
duke
parents:
diff changeset
   342
void NativeMovConstReg::set_data(intptr_t x) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   343
#ifdef _LP64
489c9b5090e2 Initial load
duke
parents:
diff changeset
   344
  set_data64_sethi(addr_at(sethi_offset), x);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   345
#else
489c9b5090e2 Initial load
duke
parents:
diff changeset
   346
  set_long_at(sethi_offset, set_data32_sethi(  long_at(sethi_offset), x));
489c9b5090e2 Initial load
duke
parents:
diff changeset
   347
#endif
489c9b5090e2 Initial load
duke
parents:
diff changeset
   348
  set_long_at(add_offset,   set_data32_simm13( long_at(add_offset),   x));
489c9b5090e2 Initial load
duke
parents:
diff changeset
   349
489c9b5090e2 Initial load
duke
parents:
diff changeset
   350
  // also store the value into an oop_Relocation cell, if any
5686
5435e77aa3df 6951083: oops and relocations should part of nmethod not CodeBlob
twisti
parents: 2571
diff changeset
   351
  CodeBlob* cb = CodeCache::find_blob(instruction_address());
5435e77aa3df 6951083: oops and relocations should part of nmethod not CodeBlob
twisti
parents: 2571
diff changeset
   352
  nmethod*  nm = cb ? cb->as_nmethod_or_null() : NULL;
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   353
  if (nm != NULL) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   354
    RelocIterator iter(nm, instruction_address(), next_instruction_address());
489c9b5090e2 Initial load
duke
parents:
diff changeset
   355
    oop* oop_addr = NULL;
13728
882756847a04 6964458: Reimplement class meta-data storage to use native memory
coleenp
parents: 8921
diff changeset
   356
    Metadata** metadata_addr = NULL;
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   357
    while (iter.next()) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   358
      if (iter.type() == relocInfo::oop_type) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   359
        oop_Relocation *r = iter.oop_reloc();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   360
        if (oop_addr == NULL) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   361
          oop_addr = r->oop_addr();
20282
7f9cbdf89af2 7195622: CheckUnhandledOops has limited usefulness now
hseigel
parents: 18097
diff changeset
   362
          *oop_addr = cast_to_oop(x);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   363
        } else {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   364
          assert(oop_addr == r->oop_addr(), "must be only one set-oop here");
489c9b5090e2 Initial load
duke
parents:
diff changeset
   365
        }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   366
      }
13728
882756847a04 6964458: Reimplement class meta-data storage to use native memory
coleenp
parents: 8921
diff changeset
   367
      if (iter.type() == relocInfo::metadata_type) {
882756847a04 6964458: Reimplement class meta-data storage to use native memory
coleenp
parents: 8921
diff changeset
   368
        metadata_Relocation *r = iter.metadata_reloc();
882756847a04 6964458: Reimplement class meta-data storage to use native memory
coleenp
parents: 8921
diff changeset
   369
        if (metadata_addr == NULL) {
882756847a04 6964458: Reimplement class meta-data storage to use native memory
coleenp
parents: 8921
diff changeset
   370
          metadata_addr = r->metadata_addr();
882756847a04 6964458: Reimplement class meta-data storage to use native memory
coleenp
parents: 8921
diff changeset
   371
          *metadata_addr = (Metadata*)x;
882756847a04 6964458: Reimplement class meta-data storage to use native memory
coleenp
parents: 8921
diff changeset
   372
        } else {
882756847a04 6964458: Reimplement class meta-data storage to use native memory
coleenp
parents: 8921
diff changeset
   373
          assert(metadata_addr == r->metadata_addr(), "must be only one set-metadata here");
882756847a04 6964458: Reimplement class meta-data storage to use native memory
coleenp
parents: 8921
diff changeset
   374
        }
882756847a04 6964458: Reimplement class meta-data storage to use native memory
coleenp
parents: 8921
diff changeset
   375
      }
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   376
    }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   377
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   378
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   379
489c9b5090e2 Initial load
duke
parents:
diff changeset
   380
489c9b5090e2 Initial load
duke
parents:
diff changeset
   381
// Code for unit testing implementation of NativeMovConstReg class
489c9b5090e2 Initial load
duke
parents:
diff changeset
   382
void NativeMovConstReg::test() {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   383
#ifdef ASSERT
489c9b5090e2 Initial load
duke
parents:
diff changeset
   384
  ResourceMark rm;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   385
  CodeBuffer cb("test", 100, 100);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   386
  MacroAssembler* a = new MacroAssembler(&cb);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   387
  NativeMovConstReg* nm;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   388
  uint idx;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   389
  int offsets[] = {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   390
    0x0,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   391
    0x7fffffff,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   392
    0x80000000,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   393
    0xffffffff,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   394
    0x20,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   395
    4096,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   396
    4097,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   397
  };
489c9b5090e2 Initial load
duke
parents:
diff changeset
   398
489c9b5090e2 Initial load
duke
parents:
diff changeset
   399
  VM_Version::allow_all();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   400
2571
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 670
diff changeset
   401
  AddressLiteral al1(0xaaaabbbb, relocInfo::external_word_type);
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 670
diff changeset
   402
  a->sethi(al1, I3);
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 670
diff changeset
   403
  a->add(I3, al1.low10(), I3);
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 670
diff changeset
   404
  AddressLiteral al2(0xccccdddd, relocInfo::external_word_type);
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 670
diff changeset
   405
  a->sethi(al2, O2);
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 670
diff changeset
   406
  a->add(O2, al2.low10(), O2);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   407
6418
6671edbd230e 6978355: renaming for 6961697
twisti
parents: 5702
diff changeset
   408
  nm = nativeMovConstReg_at( cb.insts_begin() );
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   409
  nm->print();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   410
489c9b5090e2 Initial load
duke
parents:
diff changeset
   411
  nm = nativeMovConstReg_at( nm->next_instruction_address() );
489c9b5090e2 Initial load
duke
parents:
diff changeset
   412
  for (idx = 0; idx < ARRAY_SIZE(offsets); idx++) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   413
    nm->set_data( offsets[idx] );
489c9b5090e2 Initial load
duke
parents:
diff changeset
   414
    assert(nm->data() == offsets[idx], "check unit test");
489c9b5090e2 Initial load
duke
parents:
diff changeset
   415
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   416
  nm->print();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   417
489c9b5090e2 Initial load
duke
parents:
diff changeset
   418
  VM_Version::revert();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   419
#endif
489c9b5090e2 Initial load
duke
parents:
diff changeset
   420
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   421
// End code for unit testing implementation of NativeMovConstReg class
489c9b5090e2 Initial load
duke
parents:
diff changeset
   422
489c9b5090e2 Initial load
duke
parents:
diff changeset
   423
//-------------------------------------------------------------------
489c9b5090e2 Initial load
duke
parents:
diff changeset
   424
489c9b5090e2 Initial load
duke
parents:
diff changeset
   425
void NativeMovConstRegPatching::verify() {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   426
  NativeInstruction::verify();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   427
  // Make sure code pattern is sethi/nop/add.
489c9b5090e2 Initial load
duke
parents:
diff changeset
   428
  int i0 = long_at(sethi_offset);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   429
  int i1 = long_at(nop_offset);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   430
  int i2 = long_at(add_offset);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   431
  assert((int)nop_offset == (int)NativeMovConstReg::add_offset, "sethi size ok");
489c9b5090e2 Initial load
duke
parents:
diff changeset
   432
489c9b5090e2 Initial load
duke
parents:
diff changeset
   433
  // Verify the pattern "sethi %hi22(imm), reg; nop; add reg, %lo10(imm), reg"
489c9b5090e2 Initial load
duke
parents:
diff changeset
   434
  // The casual reader should note that on Sparc a nop is a special case if sethi
489c9b5090e2 Initial load
duke
parents:
diff changeset
   435
  // in which the destination register is %g0.
489c9b5090e2 Initial load
duke
parents:
diff changeset
   436
  Register rd0 = inv_rd(i0);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   437
  Register rd1 = inv_rd(i1);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   438
  if (!(is_op2(i0, Assembler::sethi_op2) && rd0 != G0 &&
489c9b5090e2 Initial load
duke
parents:
diff changeset
   439
        is_op2(i1, Assembler::sethi_op2) && rd1 == G0 &&        // nop is a special case of sethi
489c9b5090e2 Initial load
duke
parents:
diff changeset
   440
        is_op3(i2, Assembler::add_op3, Assembler::arith_op) &&
489c9b5090e2 Initial load
duke
parents:
diff changeset
   441
        inv_immed(i2) && (unsigned)get_simm13(i2) < (1 << 10) &&
489c9b5090e2 Initial load
duke
parents:
diff changeset
   442
        rd0 == inv_rs1(i2) && rd0 == inv_rd(i2))) {
13728
882756847a04 6964458: Reimplement class meta-data storage to use native memory
coleenp
parents: 8921
diff changeset
   443
    fatal("not a set_metadata");
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   444
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   445
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   446
489c9b5090e2 Initial load
duke
parents:
diff changeset
   447
489c9b5090e2 Initial load
duke
parents:
diff changeset
   448
void NativeMovConstRegPatching::print() {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   449
  tty->print_cr(INTPTR_FORMAT ": mov reg, " INTPTR_FORMAT, instruction_address(), data());
489c9b5090e2 Initial load
duke
parents:
diff changeset
   450
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   451
489c9b5090e2 Initial load
duke
parents:
diff changeset
   452
489c9b5090e2 Initial load
duke
parents:
diff changeset
   453
int NativeMovConstRegPatching::data() const {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   454
#ifdef _LP64
489c9b5090e2 Initial load
duke
parents:
diff changeset
   455
  return data64(addr_at(sethi_offset), long_at(add_offset));
489c9b5090e2 Initial load
duke
parents:
diff changeset
   456
#else
489c9b5090e2 Initial load
duke
parents:
diff changeset
   457
  return data32(long_at(sethi_offset), long_at(add_offset));
489c9b5090e2 Initial load
duke
parents:
diff changeset
   458
#endif
489c9b5090e2 Initial load
duke
parents:
diff changeset
   459
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   460
489c9b5090e2 Initial load
duke
parents:
diff changeset
   461
489c9b5090e2 Initial load
duke
parents:
diff changeset
   462
void NativeMovConstRegPatching::set_data(int x) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   463
#ifdef _LP64
489c9b5090e2 Initial load
duke
parents:
diff changeset
   464
  set_data64_sethi(addr_at(sethi_offset), x);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   465
#else
489c9b5090e2 Initial load
duke
parents:
diff changeset
   466
  set_long_at(sethi_offset, set_data32_sethi(long_at(sethi_offset), x));
489c9b5090e2 Initial load
duke
parents:
diff changeset
   467
#endif
489c9b5090e2 Initial load
duke
parents:
diff changeset
   468
  set_long_at(add_offset, set_data32_simm13(long_at(add_offset), x));
489c9b5090e2 Initial load
duke
parents:
diff changeset
   469
489c9b5090e2 Initial load
duke
parents:
diff changeset
   470
  // also store the value into an oop_Relocation cell, if any
5686
5435e77aa3df 6951083: oops and relocations should part of nmethod not CodeBlob
twisti
parents: 2571
diff changeset
   471
  CodeBlob* cb = CodeCache::find_blob(instruction_address());
5435e77aa3df 6951083: oops and relocations should part of nmethod not CodeBlob
twisti
parents: 2571
diff changeset
   472
  nmethod*  nm = cb ? cb->as_nmethod_or_null() : NULL;
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   473
  if (nm != NULL) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   474
    RelocIterator iter(nm, instruction_address(), next_instruction_address());
489c9b5090e2 Initial load
duke
parents:
diff changeset
   475
    oop* oop_addr = NULL;
13728
882756847a04 6964458: Reimplement class meta-data storage to use native memory
coleenp
parents: 8921
diff changeset
   476
    Metadata** metadata_addr = NULL;
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   477
    while (iter.next()) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   478
      if (iter.type() == relocInfo::oop_type) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   479
        oop_Relocation *r = iter.oop_reloc();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   480
        if (oop_addr == NULL) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   481
          oop_addr = r->oop_addr();
20282
7f9cbdf89af2 7195622: CheckUnhandledOops has limited usefulness now
hseigel
parents: 18097
diff changeset
   482
          *oop_addr = cast_to_oop(x);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   483
        } else {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   484
          assert(oop_addr == r->oop_addr(), "must be only one set-oop here");
489c9b5090e2 Initial load
duke
parents:
diff changeset
   485
        }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   486
      }
13728
882756847a04 6964458: Reimplement class meta-data storage to use native memory
coleenp
parents: 8921
diff changeset
   487
      if (iter.type() == relocInfo::metadata_type) {
882756847a04 6964458: Reimplement class meta-data storage to use native memory
coleenp
parents: 8921
diff changeset
   488
        metadata_Relocation *r = iter.metadata_reloc();
882756847a04 6964458: Reimplement class meta-data storage to use native memory
coleenp
parents: 8921
diff changeset
   489
        if (metadata_addr == NULL) {
882756847a04 6964458: Reimplement class meta-data storage to use native memory
coleenp
parents: 8921
diff changeset
   490
          metadata_addr = r->metadata_addr();
882756847a04 6964458: Reimplement class meta-data storage to use native memory
coleenp
parents: 8921
diff changeset
   491
          *metadata_addr = (Metadata*)x;
882756847a04 6964458: Reimplement class meta-data storage to use native memory
coleenp
parents: 8921
diff changeset
   492
        } else {
882756847a04 6964458: Reimplement class meta-data storage to use native memory
coleenp
parents: 8921
diff changeset
   493
          assert(metadata_addr == r->metadata_addr(), "must be only one set-metadata here");
882756847a04 6964458: Reimplement class meta-data storage to use native memory
coleenp
parents: 8921
diff changeset
   494
        }
882756847a04 6964458: Reimplement class meta-data storage to use native memory
coleenp
parents: 8921
diff changeset
   495
      }
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   496
    }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   497
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   498
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   499
489c9b5090e2 Initial load
duke
parents:
diff changeset
   500
489c9b5090e2 Initial load
duke
parents:
diff changeset
   501
// Code for unit testing implementation of NativeMovConstRegPatching class
489c9b5090e2 Initial load
duke
parents:
diff changeset
   502
void NativeMovConstRegPatching::test() {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   503
#ifdef ASSERT
489c9b5090e2 Initial load
duke
parents:
diff changeset
   504
  ResourceMark rm;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   505
  CodeBuffer cb("test", 100, 100);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   506
  MacroAssembler* a = new MacroAssembler(&cb);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   507
  NativeMovConstRegPatching* nm;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   508
  uint idx;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   509
  int offsets[] = {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   510
    0x0,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   511
    0x7fffffff,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   512
    0x80000000,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   513
    0xffffffff,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   514
    0x20,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   515
    4096,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   516
    4097,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   517
  };
489c9b5090e2 Initial load
duke
parents:
diff changeset
   518
489c9b5090e2 Initial load
duke
parents:
diff changeset
   519
  VM_Version::allow_all();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   520
2571
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 670
diff changeset
   521
  AddressLiteral al1(0xaaaabbbb, relocInfo::external_word_type);
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 670
diff changeset
   522
  a->sethi(al1, I3);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   523
  a->nop();
2571
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 670
diff changeset
   524
  a->add(I3, al1.low10(), I3);
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 670
diff changeset
   525
  AddressLiteral al2(0xccccdddd, relocInfo::external_word_type);
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 670
diff changeset
   526
  a->sethi(al2, O2);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   527
  a->nop();
2571
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 670
diff changeset
   528
  a->add(O2, al2.low10(), O2);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   529
6418
6671edbd230e 6978355: renaming for 6961697
twisti
parents: 5702
diff changeset
   530
  nm = nativeMovConstRegPatching_at( cb.insts_begin() );
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   531
  nm->print();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   532
489c9b5090e2 Initial load
duke
parents:
diff changeset
   533
  nm = nativeMovConstRegPatching_at( nm->next_instruction_address() );
489c9b5090e2 Initial load
duke
parents:
diff changeset
   534
  for (idx = 0; idx < ARRAY_SIZE(offsets); idx++) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   535
    nm->set_data( offsets[idx] );
489c9b5090e2 Initial load
duke
parents:
diff changeset
   536
    assert(nm->data() == offsets[idx], "check unit test");
489c9b5090e2 Initial load
duke
parents:
diff changeset
   537
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   538
  nm->print();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   539
489c9b5090e2 Initial load
duke
parents:
diff changeset
   540
  VM_Version::revert();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   541
#endif // ASSERT
489c9b5090e2 Initial load
duke
parents:
diff changeset
   542
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   543
// End code for unit testing implementation of NativeMovConstRegPatching class
489c9b5090e2 Initial load
duke
parents:
diff changeset
   544
489c9b5090e2 Initial load
duke
parents:
diff changeset
   545
489c9b5090e2 Initial load
duke
parents:
diff changeset
   546
//-------------------------------------------------------------------
489c9b5090e2 Initial load
duke
parents:
diff changeset
   547
489c9b5090e2 Initial load
duke
parents:
diff changeset
   548
489c9b5090e2 Initial load
duke
parents:
diff changeset
   549
void NativeMovRegMem::copy_instruction_to(address new_instruction_address) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   550
  Untested("copy_instruction_to");
489c9b5090e2 Initial load
duke
parents:
diff changeset
   551
  int instruction_size = next_instruction_address() - instruction_address();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   552
  for (int i = 0; i < instruction_size; i += BytesPerInstWord) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   553
    *(int*)(new_instruction_address + i) = *(int*)(address(this) + i);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   554
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   555
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   556
489c9b5090e2 Initial load
duke
parents:
diff changeset
   557
489c9b5090e2 Initial load
duke
parents:
diff changeset
   558
void NativeMovRegMem::verify() {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   559
  NativeInstruction::verify();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   560
  // make sure code pattern is actually a "ld" or "st" of some sort.
489c9b5090e2 Initial load
duke
parents:
diff changeset
   561
  int i0 = long_at(0);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   562
  int op3 = inv_op3(i0);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   563
489c9b5090e2 Initial load
duke
parents:
diff changeset
   564
  assert((int)add_offset == NativeMovConstReg::add_offset, "sethi size ok");
489c9b5090e2 Initial load
duke
parents:
diff changeset
   565
489c9b5090e2 Initial load
duke
parents:
diff changeset
   566
  if (!(is_op(i0, Assembler::ldst_op) &&
489c9b5090e2 Initial load
duke
parents:
diff changeset
   567
        inv_immed(i0) &&
489c9b5090e2 Initial load
duke
parents:
diff changeset
   568
        0 != (op3 < op3_ldst_int_limit
489c9b5090e2 Initial load
duke
parents:
diff changeset
   569
         ? (1 <<  op3                      ) & (op3_mask_ld  | op3_mask_st)
489c9b5090e2 Initial load
duke
parents:
diff changeset
   570
         : (1 << (op3 - op3_ldst_int_limit)) & (op3_mask_ldf | op3_mask_stf))))
489c9b5090e2 Initial load
duke
parents:
diff changeset
   571
  {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   572
    int i1 = long_at(ldst_offset);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   573
    Register rd = inv_rd(i0);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   574
489c9b5090e2 Initial load
duke
parents:
diff changeset
   575
    op3 = inv_op3(i1);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   576
    if (!is_op(i1, Assembler::ldst_op) && rd == inv_rs2(i1) &&
489c9b5090e2 Initial load
duke
parents:
diff changeset
   577
         0 != (op3 < op3_ldst_int_limit
489c9b5090e2 Initial load
duke
parents:
diff changeset
   578
              ? (1 <<  op3                      ) & (op3_mask_ld  | op3_mask_st)
489c9b5090e2 Initial load
duke
parents:
diff changeset
   579
               : (1 << (op3 - op3_ldst_int_limit)) & (op3_mask_ldf | op3_mask_stf))) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   580
      fatal("not a ld* or st* op");
489c9b5090e2 Initial load
duke
parents:
diff changeset
   581
    }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   582
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   583
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   584
489c9b5090e2 Initial load
duke
parents:
diff changeset
   585
489c9b5090e2 Initial load
duke
parents:
diff changeset
   586
void NativeMovRegMem::print() {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   587
  if (is_immediate()) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   588
    tty->print_cr(INTPTR_FORMAT ": mov reg, [reg + %x]", instruction_address(), offset());
489c9b5090e2 Initial load
duke
parents:
diff changeset
   589
  } else {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   590
    tty->print_cr(INTPTR_FORMAT ": mov reg, [reg + reg]", instruction_address());
489c9b5090e2 Initial load
duke
parents:
diff changeset
   591
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   592
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   593
489c9b5090e2 Initial load
duke
parents:
diff changeset
   594
489c9b5090e2 Initial load
duke
parents:
diff changeset
   595
// Code for unit testing implementation of NativeMovRegMem class
489c9b5090e2 Initial load
duke
parents:
diff changeset
   596
void NativeMovRegMem::test() {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   597
#ifdef ASSERT
489c9b5090e2 Initial load
duke
parents:
diff changeset
   598
  ResourceMark rm;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   599
  CodeBuffer cb("test", 1000, 1000);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   600
  MacroAssembler* a = new MacroAssembler(&cb);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   601
  NativeMovRegMem* nm;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   602
  uint idx = 0;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   603
  uint idx1;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   604
  int offsets[] = {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   605
    0x0,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   606
    0xffffffff,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   607
    0x7fffffff,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   608
    0x80000000,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   609
    4096,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   610
    4097,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   611
    0x20,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   612
    0x4000,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   613
  };
489c9b5090e2 Initial load
duke
parents:
diff changeset
   614
489c9b5090e2 Initial load
duke
parents:
diff changeset
   615
  VM_Version::allow_all();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   616
2571
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 670
diff changeset
   617
  AddressLiteral al1(0xffffffff, relocInfo::external_word_type);
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 670
diff changeset
   618
  AddressLiteral al2(0xaaaabbbb, relocInfo::external_word_type);
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 670
diff changeset
   619
  a->ldsw( G5, al1.low10(), G4 ); idx++;
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 670
diff changeset
   620
  a->sethi(al2, I3); a->add(I3, al2.low10(), I3);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   621
  a->ldsw( G5, I3, G4 ); idx++;
2571
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 670
diff changeset
   622
  a->ldsb( G5, al1.low10(), G4 ); idx++;
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 670
diff changeset
   623
  a->sethi(al2, I3); a->add(I3, al2.low10(), I3);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   624
  a->ldsb( G5, I3, G4 ); idx++;
2571
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 670
diff changeset
   625
  a->ldsh( G5, al1.low10(), G4 ); idx++;
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 670
diff changeset
   626
  a->sethi(al2, I3); a->add(I3, al2.low10(), I3);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   627
  a->ldsh( G5, I3, G4 ); idx++;
2571
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 670
diff changeset
   628
  a->lduw( G5, al1.low10(), G4 ); idx++;
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 670
diff changeset
   629
  a->sethi(al2, I3); a->add(I3, al2.low10(), I3);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   630
  a->lduw( G5, I3, G4 ); idx++;
2571
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 670
diff changeset
   631
  a->ldub( G5, al1.low10(), G4 ); idx++;
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 670
diff changeset
   632
  a->sethi(al2, I3); a->add(I3, al2.low10(), I3);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   633
  a->ldub( G5, I3, G4 ); idx++;
2571
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 670
diff changeset
   634
  a->lduh( G5, al1.low10(), G4 ); idx++;
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 670
diff changeset
   635
  a->sethi(al2, I3); a->add(I3, al2.low10(), I3);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   636
  a->lduh( G5, I3, G4 ); idx++;
2571
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 670
diff changeset
   637
  a->ldx( G5, al1.low10(), G4 ); idx++;
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 670
diff changeset
   638
  a->sethi(al2, I3); a->add(I3, al2.low10(), I3);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   639
  a->ldx( G5, I3, G4 ); idx++;
2571
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 670
diff changeset
   640
  a->ldd( G5, al1.low10(), G4 ); idx++;
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 670
diff changeset
   641
  a->sethi(al2, I3); a->add(I3, al2.low10(), I3);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   642
  a->ldd( G5, I3, G4 ); idx++;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   643
  a->ldf( FloatRegisterImpl::D, O2, -1, F14 ); idx++;
2571
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 670
diff changeset
   644
  a->sethi(al2, I3); a->add(I3, al2.low10(), I3);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   645
  a->ldf( FloatRegisterImpl::S, O0, I3, F15 ); idx++;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   646
2571
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 670
diff changeset
   647
  a->stw( G5, G4, al1.low10() ); idx++;
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 670
diff changeset
   648
  a->sethi(al2, I3); a->add(I3, al2.low10(), I3);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   649
  a->stw( G5, G4, I3 ); idx++;
2571
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 670
diff changeset
   650
  a->stb( G5, G4, al1.low10() ); idx++;
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 670
diff changeset
   651
  a->sethi(al2, I3); a->add(I3, al2.low10(), I3);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   652
  a->stb( G5, G4, I3 ); idx++;
2571
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 670
diff changeset
   653
  a->sth( G5, G4, al1.low10() ); idx++;
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 670
diff changeset
   654
  a->sethi(al2, I3); a->add(I3, al2.low10(), I3);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   655
  a->sth( G5, G4, I3 ); idx++;
2571
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 670
diff changeset
   656
  a->stx( G5, G4, al1.low10() ); idx++;
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 670
diff changeset
   657
  a->sethi(al2, I3); a->add(I3, al2.low10(), I3);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   658
  a->stx( G5, G4, I3 ); idx++;
2571
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 670
diff changeset
   659
  a->std( G5, G4, al1.low10() ); idx++;
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 670
diff changeset
   660
  a->sethi(al2, I3); a->add(I3, al2.low10(), I3);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   661
  a->std( G5, G4, I3 ); idx++;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   662
  a->stf( FloatRegisterImpl::S, F18, O2, -1 ); idx++;
2571
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 670
diff changeset
   663
  a->sethi(al2, I3); a->add(I3, al2.low10(), I3);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   664
  a->stf( FloatRegisterImpl::S, F15, O0, I3 ); idx++;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   665
6418
6671edbd230e 6978355: renaming for 6961697
twisti
parents: 5702
diff changeset
   666
  nm = nativeMovRegMem_at( cb.insts_begin() );
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   667
  nm->print();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   668
  nm->set_offset( low10(0) );
489c9b5090e2 Initial load
duke
parents:
diff changeset
   669
  nm->print();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   670
  nm->add_offset_in_bytes( low10(0xbb) * wordSize );
489c9b5090e2 Initial load
duke
parents:
diff changeset
   671
  nm->print();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   672
489c9b5090e2 Initial load
duke
parents:
diff changeset
   673
  while (--idx) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   674
    nm = nativeMovRegMem_at( nm->next_instruction_address() );
489c9b5090e2 Initial load
duke
parents:
diff changeset
   675
    nm->print();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   676
    for (idx1 = 0; idx1 < ARRAY_SIZE(offsets); idx1++) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   677
      nm->set_offset( nm->is_immediate() ? low10(offsets[idx1]) : offsets[idx1] );
489c9b5090e2 Initial load
duke
parents:
diff changeset
   678
      assert(nm->offset() == (nm->is_immediate() ? low10(offsets[idx1]) : offsets[idx1]),
489c9b5090e2 Initial load
duke
parents:
diff changeset
   679
             "check unit test");
489c9b5090e2 Initial load
duke
parents:
diff changeset
   680
      nm->print();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   681
    }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   682
    nm->add_offset_in_bytes( low10(0xbb) * wordSize );
489c9b5090e2 Initial load
duke
parents:
diff changeset
   683
    nm->print();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   684
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   685
489c9b5090e2 Initial load
duke
parents:
diff changeset
   686
  VM_Version::revert();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   687
#endif // ASSERT
489c9b5090e2 Initial load
duke
parents:
diff changeset
   688
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   689
489c9b5090e2 Initial load
duke
parents:
diff changeset
   690
// End code for unit testing implementation of NativeMovRegMem class
489c9b5090e2 Initial load
duke
parents:
diff changeset
   691
489c9b5090e2 Initial load
duke
parents:
diff changeset
   692
//--------------------------------------------------------------------------------
489c9b5090e2 Initial load
duke
parents:
diff changeset
   693
489c9b5090e2 Initial load
duke
parents:
diff changeset
   694
489c9b5090e2 Initial load
duke
parents:
diff changeset
   695
void NativeMovRegMemPatching::copy_instruction_to(address new_instruction_address) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   696
  Untested("copy_instruction_to");
489c9b5090e2 Initial load
duke
parents:
diff changeset
   697
  int instruction_size = next_instruction_address() - instruction_address();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   698
  for (int i = 0; i < instruction_size; i += wordSize) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   699
    *(long*)(new_instruction_address + i) = *(long*)(address(this) + i);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   700
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   701
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   702
489c9b5090e2 Initial load
duke
parents:
diff changeset
   703
489c9b5090e2 Initial load
duke
parents:
diff changeset
   704
void NativeMovRegMemPatching::verify() {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   705
  NativeInstruction::verify();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   706
  // make sure code pattern is actually a "ld" or "st" of some sort.
489c9b5090e2 Initial load
duke
parents:
diff changeset
   707
  int i0 = long_at(0);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   708
  int op3 = inv_op3(i0);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   709
489c9b5090e2 Initial load
duke
parents:
diff changeset
   710
  assert((int)nop_offset == (int)NativeMovConstReg::add_offset, "sethi size ok");
489c9b5090e2 Initial load
duke
parents:
diff changeset
   711
489c9b5090e2 Initial load
duke
parents:
diff changeset
   712
  if (!(is_op(i0, Assembler::ldst_op) &&
489c9b5090e2 Initial load
duke
parents:
diff changeset
   713
        inv_immed(i0) &&
489c9b5090e2 Initial load
duke
parents:
diff changeset
   714
        0 != (op3 < op3_ldst_int_limit
489c9b5090e2 Initial load
duke
parents:
diff changeset
   715
         ? (1 <<  op3                      ) & (op3_mask_ld  | op3_mask_st)
489c9b5090e2 Initial load
duke
parents:
diff changeset
   716
         : (1 << (op3 - op3_ldst_int_limit)) & (op3_mask_ldf | op3_mask_stf)))) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   717
    int i1 = long_at(ldst_offset);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   718
    Register rd = inv_rd(i0);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   719
489c9b5090e2 Initial load
duke
parents:
diff changeset
   720
    op3 = inv_op3(i1);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   721
    if (!is_op(i1, Assembler::ldst_op) && rd == inv_rs2(i1) &&
489c9b5090e2 Initial load
duke
parents:
diff changeset
   722
         0 != (op3 < op3_ldst_int_limit
489c9b5090e2 Initial load
duke
parents:
diff changeset
   723
              ? (1 <<  op3                      ) & (op3_mask_ld  | op3_mask_st)
489c9b5090e2 Initial load
duke
parents:
diff changeset
   724
              : (1 << (op3 - op3_ldst_int_limit)) & (op3_mask_ldf | op3_mask_stf))) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   725
      fatal("not a ld* or st* op");
489c9b5090e2 Initial load
duke
parents:
diff changeset
   726
    }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   727
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   728
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   729
489c9b5090e2 Initial load
duke
parents:
diff changeset
   730
489c9b5090e2 Initial load
duke
parents:
diff changeset
   731
void NativeMovRegMemPatching::print() {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   732
  if (is_immediate()) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   733
    tty->print_cr(INTPTR_FORMAT ": mov reg, [reg + %x]", instruction_address(), offset());
489c9b5090e2 Initial load
duke
parents:
diff changeset
   734
  } else {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   735
    tty->print_cr(INTPTR_FORMAT ": mov reg, [reg + reg]", instruction_address());
489c9b5090e2 Initial load
duke
parents:
diff changeset
   736
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   737
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   738
489c9b5090e2 Initial load
duke
parents:
diff changeset
   739
489c9b5090e2 Initial load
duke
parents:
diff changeset
   740
// Code for unit testing implementation of NativeMovRegMemPatching class
489c9b5090e2 Initial load
duke
parents:
diff changeset
   741
void NativeMovRegMemPatching::test() {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   742
#ifdef ASSERT
489c9b5090e2 Initial load
duke
parents:
diff changeset
   743
  ResourceMark rm;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   744
  CodeBuffer cb("test", 1000, 1000);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   745
  MacroAssembler* a = new MacroAssembler(&cb);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   746
  NativeMovRegMemPatching* nm;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   747
  uint idx = 0;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   748
  uint idx1;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   749
  int offsets[] = {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   750
    0x0,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   751
    0xffffffff,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   752
    0x7fffffff,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   753
    0x80000000,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   754
    4096,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   755
    4097,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   756
    0x20,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   757
    0x4000,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   758
  };
489c9b5090e2 Initial load
duke
parents:
diff changeset
   759
489c9b5090e2 Initial load
duke
parents:
diff changeset
   760
  VM_Version::allow_all();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   761
2571
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 670
diff changeset
   762
  AddressLiteral al(0xffffffff, relocInfo::external_word_type);
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 670
diff changeset
   763
  a->ldsw( G5, al.low10(), G4); idx++;
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 670
diff changeset
   764
  a->sethi(al, I3); a->nop(); a->add(I3, al.low10(), I3);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   765
  a->ldsw( G5, I3, G4 ); idx++;
2571
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 670
diff changeset
   766
  a->ldsb( G5, al.low10(), G4); idx++;
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 670
diff changeset
   767
  a->sethi(al, I3); a->nop(); a->add(I3, al.low10(), I3);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   768
  a->ldsb( G5, I3, G4 ); idx++;
2571
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 670
diff changeset
   769
  a->ldsh( G5, al.low10(), G4); idx++;
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 670
diff changeset
   770
  a->sethi(al, I3); a->nop(); a->add(I3, al.low10(), I3);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   771
  a->ldsh( G5, I3, G4 ); idx++;
2571
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 670
diff changeset
   772
  a->lduw( G5, al.low10(), G4); idx++;
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 670
diff changeset
   773
  a->sethi(al, I3); a->nop(); a->add(I3, al.low10(), I3);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   774
  a->lduw( G5, I3, G4 ); idx++;
2571
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 670
diff changeset
   775
  a->ldub( G5, al.low10(), G4); idx++;
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 670
diff changeset
   776
  a->sethi(al, I3); a->nop(); a->add(I3, al.low10(), I3);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   777
  a->ldub( G5, I3, G4 ); idx++;
2571
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 670
diff changeset
   778
  a->lduh( G5, al.low10(), G4); idx++;
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 670
diff changeset
   779
  a->sethi(al, I3); a->nop(); a->add(I3, al.low10(), I3);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   780
  a->lduh( G5, I3, G4 ); idx++;
2571
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 670
diff changeset
   781
  a->ldx(  G5, al.low10(), G4); idx++;
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 670
diff changeset
   782
  a->sethi(al, I3); a->nop(); a->add(I3, al.low10(), I3);
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 670
diff changeset
   783
  a->ldx(  G5, I3, G4 ); idx++;
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 670
diff changeset
   784
  a->ldd(  G5, al.low10(), G4); idx++;
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 670
diff changeset
   785
  a->sethi(al, I3); a->nop(); a->add(I3, al.low10(), I3);
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 670
diff changeset
   786
  a->ldd(  G5, I3, G4 ); idx++;
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 670
diff changeset
   787
  a->ldf(  FloatRegisterImpl::D, O2, -1, F14 ); idx++;
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 670
diff changeset
   788
  a->sethi(al, I3); a->nop(); a->add(I3, al.low10(), I3);
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 670
diff changeset
   789
  a->ldf(  FloatRegisterImpl::S, O0, I3, F15 ); idx++;
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   790
2571
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 670
diff changeset
   791
  a->stw( G5, G4, al.low10()); idx++;
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 670
diff changeset
   792
  a->sethi(al, I3); a->nop(); a->add(I3, al.low10(), I3);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   793
  a->stw( G5, G4, I3 ); idx++;
2571
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 670
diff changeset
   794
  a->stb( G5, G4, al.low10()); idx++;
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 670
diff changeset
   795
  a->sethi(al, I3); a->nop(); a->add(I3, al.low10(), I3);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   796
  a->stb( G5, G4, I3 ); idx++;
2571
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 670
diff changeset
   797
  a->sth( G5, G4, al.low10()); idx++;
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 670
diff changeset
   798
  a->sethi(al, I3); a->nop(); a->add(I3, al.low10(), I3);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   799
  a->sth( G5, G4, I3 ); idx++;
2571
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 670
diff changeset
   800
  a->stx( G5, G4, al.low10()); idx++;
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 670
diff changeset
   801
  a->sethi(al, I3); a->nop(); a->add(I3, al.low10(), I3);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   802
  a->stx( G5, G4, I3 ); idx++;
2571
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 670
diff changeset
   803
  a->std( G5, G4, al.low10()); idx++;
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 670
diff changeset
   804
  a->sethi(al, I3); a->nop(); a->add(I3, al.low10(), I3);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   805
  a->std( G5, G4, I3 ); idx++;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   806
  a->stf( FloatRegisterImpl::S, F18, O2, -1 ); idx++;
2571
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 670
diff changeset
   807
  a->sethi(al, I3); a->nop(); a->add(I3, al.low10(), I3);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   808
  a->stf( FloatRegisterImpl::S, F15, O0, I3 ); idx++;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   809
6418
6671edbd230e 6978355: renaming for 6961697
twisti
parents: 5702
diff changeset
   810
  nm = nativeMovRegMemPatching_at( cb.insts_begin() );
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   811
  nm->print();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   812
  nm->set_offset( low10(0) );
489c9b5090e2 Initial load
duke
parents:
diff changeset
   813
  nm->print();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   814
  nm->add_offset_in_bytes( low10(0xbb) * wordSize );
489c9b5090e2 Initial load
duke
parents:
diff changeset
   815
  nm->print();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   816
489c9b5090e2 Initial load
duke
parents:
diff changeset
   817
  while (--idx) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   818
    nm = nativeMovRegMemPatching_at( nm->next_instruction_address() );
489c9b5090e2 Initial load
duke
parents:
diff changeset
   819
    nm->print();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   820
    for (idx1 = 0; idx1 < ARRAY_SIZE(offsets); idx1++) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   821
      nm->set_offset( nm->is_immediate() ? low10(offsets[idx1]) : offsets[idx1] );
489c9b5090e2 Initial load
duke
parents:
diff changeset
   822
      assert(nm->offset() == (nm->is_immediate() ? low10(offsets[idx1]) : offsets[idx1]),
489c9b5090e2 Initial load
duke
parents:
diff changeset
   823
             "check unit test");
489c9b5090e2 Initial load
duke
parents:
diff changeset
   824
      nm->print();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   825
    }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   826
    nm->add_offset_in_bytes( low10(0xbb) * wordSize );
489c9b5090e2 Initial load
duke
parents:
diff changeset
   827
    nm->print();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   828
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   829
489c9b5090e2 Initial load
duke
parents:
diff changeset
   830
  VM_Version::revert();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   831
#endif // ASSERT
489c9b5090e2 Initial load
duke
parents:
diff changeset
   832
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   833
// End code for unit testing implementation of NativeMovRegMemPatching class
489c9b5090e2 Initial load
duke
parents:
diff changeset
   834
489c9b5090e2 Initial load
duke
parents:
diff changeset
   835
489c9b5090e2 Initial load
duke
parents:
diff changeset
   836
//--------------------------------------------------------------------------------
489c9b5090e2 Initial load
duke
parents:
diff changeset
   837
489c9b5090e2 Initial load
duke
parents:
diff changeset
   838
489c9b5090e2 Initial load
duke
parents:
diff changeset
   839
void NativeJump::verify() {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   840
  NativeInstruction::verify();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   841
  int i0 = long_at(sethi_offset);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   842
  int i1 = long_at(jmpl_offset);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   843
  assert((int)jmpl_offset == (int)NativeMovConstReg::add_offset, "sethi size ok");
489c9b5090e2 Initial load
duke
parents:
diff changeset
   844
  // verify the pattern "sethi %hi22(imm), treg ;  jmpl treg, %lo10(imm), lreg"
489c9b5090e2 Initial load
duke
parents:
diff changeset
   845
  Register rd = inv_rd(i0);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   846
#ifndef _LP64
489c9b5090e2 Initial load
duke
parents:
diff changeset
   847
  if (!(is_op2(i0, Assembler::sethi_op2) && rd != G0 &&
489c9b5090e2 Initial load
duke
parents:
diff changeset
   848
        (is_op3(i1, Assembler::jmpl_op3, Assembler::arith_op) ||
489c9b5090e2 Initial load
duke
parents:
diff changeset
   849
        (TraceJumps && is_op3(i1, Assembler::add_op3, Assembler::arith_op))) &&
489c9b5090e2 Initial load
duke
parents:
diff changeset
   850
        inv_immed(i1) && (unsigned)get_simm13(i1) < (1 << 10) &&
489c9b5090e2 Initial load
duke
parents:
diff changeset
   851
        rd == inv_rs1(i1))) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   852
    fatal("not a jump_to instruction");
489c9b5090e2 Initial load
duke
parents:
diff changeset
   853
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   854
#else
489c9b5090e2 Initial load
duke
parents:
diff changeset
   855
  // In LP64, the jump instruction location varies for non relocatable
489c9b5090e2 Initial load
duke
parents:
diff changeset
   856
  // jumps, for example is could be sethi, xor, jmp instead of the
489c9b5090e2 Initial load
duke
parents:
diff changeset
   857
  // 7 instructions for sethi.  So let's check sethi only.
489c9b5090e2 Initial load
duke
parents:
diff changeset
   858
  if (!is_op2(i0, Assembler::sethi_op2) && rd != G0 ) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   859
    fatal("not a jump_to instruction");
489c9b5090e2 Initial load
duke
parents:
diff changeset
   860
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   861
#endif
489c9b5090e2 Initial load
duke
parents:
diff changeset
   862
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   863
489c9b5090e2 Initial load
duke
parents:
diff changeset
   864
489c9b5090e2 Initial load
duke
parents:
diff changeset
   865
void NativeJump::print() {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   866
  tty->print_cr(INTPTR_FORMAT ": jmpl reg, " INTPTR_FORMAT, instruction_address(), jump_destination());
489c9b5090e2 Initial load
duke
parents:
diff changeset
   867
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   868
489c9b5090e2 Initial load
duke
parents:
diff changeset
   869
489c9b5090e2 Initial load
duke
parents:
diff changeset
   870
// Code for unit testing implementation of NativeJump class
489c9b5090e2 Initial load
duke
parents:
diff changeset
   871
void NativeJump::test() {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   872
#ifdef ASSERT
489c9b5090e2 Initial load
duke
parents:
diff changeset
   873
  ResourceMark rm;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   874
  CodeBuffer cb("test", 100, 100);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   875
  MacroAssembler* a = new MacroAssembler(&cb);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   876
  NativeJump* nj;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   877
  uint idx;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   878
  int offsets[] = {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   879
    0x0,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   880
    0xffffffff,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   881
    0x7fffffff,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   882
    0x80000000,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   883
    4096,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   884
    4097,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   885
    0x20,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   886
    0x4000,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   887
  };
489c9b5090e2 Initial load
duke
parents:
diff changeset
   888
489c9b5090e2 Initial load
duke
parents:
diff changeset
   889
  VM_Version::allow_all();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   890
2571
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 670
diff changeset
   891
  AddressLiteral al(0x7fffbbbb, relocInfo::external_word_type);
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 670
diff changeset
   892
  a->sethi(al, I3);
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 670
diff changeset
   893
  a->jmpl(I3, al.low10(), G0, RelocationHolder::none);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   894
  a->delayed()->nop();
2571
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 670
diff changeset
   895
  a->sethi(al, I3);
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 670
diff changeset
   896
  a->jmpl(I3, al.low10(), L3, RelocationHolder::none);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   897
  a->delayed()->nop();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   898
6418
6671edbd230e 6978355: renaming for 6961697
twisti
parents: 5702
diff changeset
   899
  nj = nativeJump_at( cb.insts_begin() );
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   900
  nj->print();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   901
489c9b5090e2 Initial load
duke
parents:
diff changeset
   902
  nj = nativeJump_at( nj->next_instruction_address() );
489c9b5090e2 Initial load
duke
parents:
diff changeset
   903
  for (idx = 0; idx < ARRAY_SIZE(offsets); idx++) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   904
    nj->set_jump_destination( nj->instruction_address() + offsets[idx] );
489c9b5090e2 Initial load
duke
parents:
diff changeset
   905
    assert(nj->jump_destination() == (nj->instruction_address() + offsets[idx]), "check unit test");
489c9b5090e2 Initial load
duke
parents:
diff changeset
   906
    nj->print();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   907
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   908
489c9b5090e2 Initial load
duke
parents:
diff changeset
   909
  VM_Version::revert();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   910
#endif // ASSERT
489c9b5090e2 Initial load
duke
parents:
diff changeset
   911
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   912
// End code for unit testing implementation of NativeJump class
489c9b5090e2 Initial load
duke
parents:
diff changeset
   913
489c9b5090e2 Initial load
duke
parents:
diff changeset
   914
489c9b5090e2 Initial load
duke
parents:
diff changeset
   915
void NativeJump::insert(address code_pos, address entry) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   916
  Unimplemented();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   917
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   918
489c9b5090e2 Initial load
duke
parents:
diff changeset
   919
// MT safe inserting of a jump over an unknown instruction sequence (used by nmethod::makeZombie)
489c9b5090e2 Initial load
duke
parents:
diff changeset
   920
// The problem: jump_to <dest> is a 3-word instruction (including its delay slot).
489c9b5090e2 Initial load
duke
parents:
diff changeset
   921
// Atomic write can be only with 1 word.
489c9b5090e2 Initial load
duke
parents:
diff changeset
   922
void NativeJump::patch_verified_entry(address entry, address verified_entry, address dest) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   923
  // Here's one way to do it:  Pre-allocate a three-word jump sequence somewhere
489c9b5090e2 Initial load
duke
parents:
diff changeset
   924
  // in the header of the nmethod, within a short branch's span of the patch point.
489c9b5090e2 Initial load
duke
parents:
diff changeset
   925
  // Set up the jump sequence using NativeJump::insert, and then use an annulled
489c9b5090e2 Initial load
duke
parents:
diff changeset
   926
  // unconditional branch at the target site (an atomic 1-word update).
489c9b5090e2 Initial load
duke
parents:
diff changeset
   927
  // Limitations:  You can only patch nmethods, with any given nmethod patched at
489c9b5090e2 Initial load
duke
parents:
diff changeset
   928
  // most once, and the patch must be in the nmethod's header.
489c9b5090e2 Initial load
duke
parents:
diff changeset
   929
  // It's messy, but you can ask the CodeCache for the nmethod containing the
489c9b5090e2 Initial load
duke
parents:
diff changeset
   930
  // target address.
489c9b5090e2 Initial load
duke
parents:
diff changeset
   931
489c9b5090e2 Initial load
duke
parents:
diff changeset
   932
  // %%%%% For now, do something MT-stupid:
489c9b5090e2 Initial load
duke
parents:
diff changeset
   933
  ResourceMark rm;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   934
  int code_size = 1 * BytesPerInstWord;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   935
  CodeBuffer cb(verified_entry, code_size + 1);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   936
  MacroAssembler* a = new MacroAssembler(&cb);
18097
acd70736bd60 8008407: remove SPARC V8 support
morris
parents: 14631
diff changeset
   937
  a->ldsw(G0, 0, O7); // "ld" must agree with code in the signal handler
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   938
  ICache::invalidate_range(verified_entry, code_size);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   939
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   940
489c9b5090e2 Initial load
duke
parents:
diff changeset
   941
489c9b5090e2 Initial load
duke
parents:
diff changeset
   942
void NativeIllegalInstruction::insert(address code_pos) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   943
  NativeIllegalInstruction* nii = (NativeIllegalInstruction*) nativeInstruction_at(code_pos);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   944
  nii->set_long_at(0, illegal_instruction());
489c9b5090e2 Initial load
duke
parents:
diff changeset
   945
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   946
489c9b5090e2 Initial load
duke
parents:
diff changeset
   947
static int illegal_instruction_bits = 0;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   948
489c9b5090e2 Initial load
duke
parents:
diff changeset
   949
int NativeInstruction::illegal_instruction() {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   950
  if (illegal_instruction_bits == 0) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   951
    ResourceMark rm;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   952
    char buf[40];
489c9b5090e2 Initial load
duke
parents:
diff changeset
   953
    CodeBuffer cbuf((address)&buf[0], 20);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   954
    MacroAssembler* a = new MacroAssembler(&cbuf);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   955
    address ia = a->pc();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   956
    a->trap(ST_RESERVED_FOR_USER_0 + 1);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   957
    int bits = *(int*)ia;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   958
    assert(is_op3(bits, Assembler::trap_op3, Assembler::arith_op), "bad instruction");
489c9b5090e2 Initial load
duke
parents:
diff changeset
   959
    illegal_instruction_bits = bits;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   960
    assert(illegal_instruction_bits != 0, "oops");
489c9b5090e2 Initial load
duke
parents:
diff changeset
   961
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   962
  return illegal_instruction_bits;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   963
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   964
489c9b5090e2 Initial load
duke
parents:
diff changeset
   965
static int ic_miss_trap_bits = 0;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   966
489c9b5090e2 Initial load
duke
parents:
diff changeset
   967
bool NativeInstruction::is_ic_miss_trap() {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   968
  if (ic_miss_trap_bits == 0) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   969
    ResourceMark rm;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   970
    char buf[40];
489c9b5090e2 Initial load
duke
parents:
diff changeset
   971
    CodeBuffer cbuf((address)&buf[0], 20);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   972
    MacroAssembler* a = new MacroAssembler(&cbuf);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   973
    address ia = a->pc();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   974
    a->trap(Assembler::notEqual, Assembler::ptr_cc, G0, ST_RESERVED_FOR_USER_0 + 2);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   975
    int bits = *(int*)ia;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   976
    assert(is_op3(bits, Assembler::trap_op3, Assembler::arith_op), "bad instruction");
489c9b5090e2 Initial load
duke
parents:
diff changeset
   977
    ic_miss_trap_bits = bits;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   978
    assert(ic_miss_trap_bits != 0, "oops");
489c9b5090e2 Initial load
duke
parents:
diff changeset
   979
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   980
  return long_at(0) == ic_miss_trap_bits;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   981
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   982
489c9b5090e2 Initial load
duke
parents:
diff changeset
   983
489c9b5090e2 Initial load
duke
parents:
diff changeset
   984
bool NativeInstruction::is_illegal() {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   985
  if (illegal_instruction_bits == 0) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   986
    return false;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   987
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   988
  return long_at(0) == illegal_instruction_bits;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   989
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   990
489c9b5090e2 Initial load
duke
parents:
diff changeset
   991
489c9b5090e2 Initial load
duke
parents:
diff changeset
   992
void NativeGeneralJump::verify() {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   993
  assert(((NativeInstruction *)this)->is_jump() ||
489c9b5090e2 Initial load
duke
parents:
diff changeset
   994
         ((NativeInstruction *)this)->is_cond_jump(), "not a general jump instruction");
489c9b5090e2 Initial load
duke
parents:
diff changeset
   995
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   996
489c9b5090e2 Initial load
duke
parents:
diff changeset
   997
489c9b5090e2 Initial load
duke
parents:
diff changeset
   998
void NativeGeneralJump::insert_unconditional(address code_pos, address entry) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   999
  Assembler::Condition condition = Assembler::always;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1000
  int x = Assembler::op2(Assembler::br_op2) | Assembler::annul(false) |
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1001
    Assembler::cond(condition) | Assembler::wdisp((intptr_t)entry, (intptr_t)code_pos, 22);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1002
  NativeGeneralJump* ni = (NativeGeneralJump*) nativeInstruction_at(code_pos);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1003
  ni->set_long_at(0, x);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1004
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1005
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1006
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1007
// MT-safe patching of a jmp instruction (and following word).
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1008
// First patches the second word, and then atomicly replaces
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1009
// the first word with the first new instruction word.
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1010
// Other processors might briefly see the old first word
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1011
// followed by the new second word.  This is OK if the old
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1012
// second word is harmless, and the new second word may be
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1013
// harmlessly executed in the delay slot of the call.
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1014
void NativeGeneralJump::replace_mt_safe(address instr_addr, address code_buffer) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1015
   assert(Patching_lock->is_locked() ||
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1016
         SafepointSynchronize::is_at_safepoint(), "concurrent code patching");
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1017
   assert (instr_addr != NULL, "illegal address for code patching");
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1018
   NativeGeneralJump* h_jump =  nativeGeneralJump_at (instr_addr); // checking that it is a call
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1019
   assert(NativeGeneralJump::instruction_size == 8, "wrong instruction size; must be 8");
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1020
   int i0 = ((int*)code_buffer)[0];
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1021
   int i1 = ((int*)code_buffer)[1];
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1022
   int* contention_addr = (int*) h_jump->addr_at(1*BytesPerInstWord);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1023
   assert(inv_op(*contention_addr) == Assembler::arith_op ||
18097
acd70736bd60 8008407: remove SPARC V8 support
morris
parents: 14631
diff changeset
  1024
          *contention_addr == nop_instruction(),
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1025
          "must not interfere with original call");
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1026
   // The set_long_at calls do the ICacheInvalidate so we just need to do them in reverse order
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1027
   h_jump->set_long_at(1*BytesPerInstWord, i1);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1028
   h_jump->set_long_at(0*BytesPerInstWord, i0);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1029
   // NOTE:  It is possible that another thread T will execute
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1030
   // only the second patched word.
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1031
   // In other words, since the original instruction is this
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1032
   //    jmp patching_stub; nop                    (NativeGeneralJump)
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1033
   // and the new sequence from the buffer is this:
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1034
   //    sethi %hi(K), %r; add %r, %lo(K), %r      (NativeMovConstReg)
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1035
   // what T will execute is this:
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1036
   //    jmp patching_stub; add %r, %lo(K), %r
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1037
   // thereby putting garbage into %r before calling the patching stub.
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1038
   // This is OK, because the patching stub ignores the value of %r.
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1039
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1040
   // Make sure the first-patched instruction, which may co-exist
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1041
   // briefly with the call, will do something harmless.
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1042
   assert(inv_op(*contention_addr) == Assembler::arith_op ||
18097
acd70736bd60 8008407: remove SPARC V8 support
morris
parents: 14631
diff changeset
  1043
          *contention_addr == nop_instruction(),
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1044
          "must not interfere with original call");
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1045
}