hotspot/src/cpu/sparc/vm/nativeInst_sparc.cpp
author twisti
Thu, 20 May 2010 06:34:23 -0700
changeset 5686 5435e77aa3df
parent 2571 d602ad6538bd
child 5702 201c5cde25bb
permissions -rw-r--r--
6951083: oops and relocations should part of nmethod not CodeBlob Summary: This moves the oops from Codeblob to nmethod. Reviewed-by: kvn, never
Ignore whitespace changes - Everywhere: Within whitespace: At end of lines:
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
     1
/*
5686
5435e77aa3df 6951083: oops and relocations should part of nmethod not CodeBlob
twisti
parents: 2571
diff changeset
     2
 * Copyright 1997-2010 Sun Microsystems, Inc.  All Rights Reserved.
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
     3
 * DO NOT ALTER OR REMOVE COPYRIGHT NOTICES OR THIS FILE HEADER.
489c9b5090e2 Initial load
duke
parents:
diff changeset
     4
 *
489c9b5090e2 Initial load
duke
parents:
diff changeset
     5
 * This code is free software; you can redistribute it and/or modify it
489c9b5090e2 Initial load
duke
parents:
diff changeset
     6
 * under the terms of the GNU General Public License version 2 only, as
489c9b5090e2 Initial load
duke
parents:
diff changeset
     7
 * published by the Free Software Foundation.
489c9b5090e2 Initial load
duke
parents:
diff changeset
     8
 *
489c9b5090e2 Initial load
duke
parents:
diff changeset
     9
 * This code is distributed in the hope that it will be useful, but WITHOUT
489c9b5090e2 Initial load
duke
parents:
diff changeset
    10
 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
489c9b5090e2 Initial load
duke
parents:
diff changeset
    11
 * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License
489c9b5090e2 Initial load
duke
parents:
diff changeset
    12
 * version 2 for more details (a copy is included in the LICENSE file that
489c9b5090e2 Initial load
duke
parents:
diff changeset
    13
 * accompanied this code).
489c9b5090e2 Initial load
duke
parents:
diff changeset
    14
 *
489c9b5090e2 Initial load
duke
parents:
diff changeset
    15
 * You should have received a copy of the GNU General Public License version
489c9b5090e2 Initial load
duke
parents:
diff changeset
    16
 * 2 along with this work; if not, write to the Free Software Foundation,
489c9b5090e2 Initial load
duke
parents:
diff changeset
    17
 * Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA.
489c9b5090e2 Initial load
duke
parents:
diff changeset
    18
 *
489c9b5090e2 Initial load
duke
parents:
diff changeset
    19
 * Please contact Sun Microsystems, Inc., 4150 Network Circle, Santa Clara,
489c9b5090e2 Initial load
duke
parents:
diff changeset
    20
 * CA 95054 USA or visit www.sun.com if you need additional information or
489c9b5090e2 Initial load
duke
parents:
diff changeset
    21
 * have any questions.
489c9b5090e2 Initial load
duke
parents:
diff changeset
    22
 *
489c9b5090e2 Initial load
duke
parents:
diff changeset
    23
 */
489c9b5090e2 Initial load
duke
parents:
diff changeset
    24
489c9b5090e2 Initial load
duke
parents:
diff changeset
    25
# include "incls/_precompiled.incl"
489c9b5090e2 Initial load
duke
parents:
diff changeset
    26
# include "incls/_nativeInst_sparc.cpp.incl"
489c9b5090e2 Initial load
duke
parents:
diff changeset
    27
489c9b5090e2 Initial load
duke
parents:
diff changeset
    28
363
99d43e8a76ad 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 1
diff changeset
    29
bool NativeInstruction::is_dtrace_trap() {
99d43e8a76ad 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 1
diff changeset
    30
  return !is_nop();
99d43e8a76ad 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 1
diff changeset
    31
}
99d43e8a76ad 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 1
diff changeset
    32
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
    33
void NativeInstruction::set_data64_sethi(address instaddr, intptr_t x) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
    34
  ResourceMark rm;
489c9b5090e2 Initial load
duke
parents:
diff changeset
    35
  CodeBuffer buf(instaddr, 10 * BytesPerInstWord );
489c9b5090e2 Initial load
duke
parents:
diff changeset
    36
  MacroAssembler* _masm = new MacroAssembler(&buf);
489c9b5090e2 Initial load
duke
parents:
diff changeset
    37
  Register destreg;
489c9b5090e2 Initial load
duke
parents:
diff changeset
    38
489c9b5090e2 Initial load
duke
parents:
diff changeset
    39
  destreg = inv_rd(*(unsigned int *)instaddr);
489c9b5090e2 Initial load
duke
parents:
diff changeset
    40
  // Generate a the new sequence
2571
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 670
diff changeset
    41
  _masm->patchable_sethi(x, destreg);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
    42
  ICache::invalidate_range(instaddr, 7 * BytesPerInstWord);
489c9b5090e2 Initial load
duke
parents:
diff changeset
    43
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
    44
489c9b5090e2 Initial load
duke
parents:
diff changeset
    45
void NativeInstruction::verify() {
489c9b5090e2 Initial load
duke
parents:
diff changeset
    46
  // make sure code pattern is actually an instruction address
489c9b5090e2 Initial load
duke
parents:
diff changeset
    47
  address addr = addr_at(0);
489c9b5090e2 Initial load
duke
parents:
diff changeset
    48
  if (addr == 0 || ((intptr_t)addr & 3) != 0) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
    49
    fatal("not an instruction address");
489c9b5090e2 Initial load
duke
parents:
diff changeset
    50
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
    51
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
    52
489c9b5090e2 Initial load
duke
parents:
diff changeset
    53
void NativeInstruction::print() {
489c9b5090e2 Initial load
duke
parents:
diff changeset
    54
  tty->print_cr(INTPTR_FORMAT ": 0x%x", addr_at(0), long_at(0));
489c9b5090e2 Initial load
duke
parents:
diff changeset
    55
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
    56
489c9b5090e2 Initial load
duke
parents:
diff changeset
    57
void NativeInstruction::set_long_at(int offset, int i) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
    58
  address addr = addr_at(offset);
489c9b5090e2 Initial load
duke
parents:
diff changeset
    59
  *(int*)addr = i;
489c9b5090e2 Initial load
duke
parents:
diff changeset
    60
  ICache::invalidate_word(addr);
489c9b5090e2 Initial load
duke
parents:
diff changeset
    61
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
    62
489c9b5090e2 Initial load
duke
parents:
diff changeset
    63
void NativeInstruction::set_jlong_at(int offset, jlong i) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
    64
  address addr = addr_at(offset);
489c9b5090e2 Initial load
duke
parents:
diff changeset
    65
  *(jlong*)addr = i;
489c9b5090e2 Initial load
duke
parents:
diff changeset
    66
  // Don't need to invalidate 2 words here, because
489c9b5090e2 Initial load
duke
parents:
diff changeset
    67
  // the flush instruction operates on doublewords.
489c9b5090e2 Initial load
duke
parents:
diff changeset
    68
  ICache::invalidate_word(addr);
489c9b5090e2 Initial load
duke
parents:
diff changeset
    69
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
    70
489c9b5090e2 Initial load
duke
parents:
diff changeset
    71
void NativeInstruction::set_addr_at(int offset, address x) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
    72
  address addr = addr_at(offset);
489c9b5090e2 Initial load
duke
parents:
diff changeset
    73
  assert( ((intptr_t)addr & (wordSize-1)) == 0, "set_addr_at bad address alignment");
489c9b5090e2 Initial load
duke
parents:
diff changeset
    74
  *(uintptr_t*)addr = (uintptr_t)x;
489c9b5090e2 Initial load
duke
parents:
diff changeset
    75
  // Don't need to invalidate 2 words here in the 64-bit case,
489c9b5090e2 Initial load
duke
parents:
diff changeset
    76
  // because the flush instruction operates on doublewords.
489c9b5090e2 Initial load
duke
parents:
diff changeset
    77
  ICache::invalidate_word(addr);
489c9b5090e2 Initial load
duke
parents:
diff changeset
    78
  // The Intel code has this assertion for NativeCall::set_destination,
489c9b5090e2 Initial load
duke
parents:
diff changeset
    79
  // NativeMovConstReg::set_data, NativeMovRegMem::set_offset,
489c9b5090e2 Initial load
duke
parents:
diff changeset
    80
  // NativeJump::set_jump_destination, and NativePushImm32::set_data
489c9b5090e2 Initial load
duke
parents:
diff changeset
    81
  //assert (Patching_lock->owned_by_self(), "must hold lock to patch instruction")
489c9b5090e2 Initial load
duke
parents:
diff changeset
    82
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
    83
489c9b5090e2 Initial load
duke
parents:
diff changeset
    84
bool NativeInstruction::is_zero_test(Register &reg) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
    85
  int x = long_at(0);
489c9b5090e2 Initial load
duke
parents:
diff changeset
    86
  Assembler::op3s temp = (Assembler::op3s) (Assembler::sub_op3 | Assembler::cc_bit_op3);
489c9b5090e2 Initial load
duke
parents:
diff changeset
    87
  if (is_op3(x, temp, Assembler::arith_op) &&
489c9b5090e2 Initial load
duke
parents:
diff changeset
    88
      inv_immed(x) && inv_rd(x) == G0) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
    89
      if (inv_rs1(x) == G0) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
    90
        reg = inv_rs2(x);
489c9b5090e2 Initial load
duke
parents:
diff changeset
    91
        return true;
489c9b5090e2 Initial load
duke
parents:
diff changeset
    92
      } else if (inv_rs2(x) == G0) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
    93
        reg = inv_rs1(x);
489c9b5090e2 Initial load
duke
parents:
diff changeset
    94
        return true;
489c9b5090e2 Initial load
duke
parents:
diff changeset
    95
      }
489c9b5090e2 Initial load
duke
parents:
diff changeset
    96
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
    97
  return false;
489c9b5090e2 Initial load
duke
parents:
diff changeset
    98
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
    99
489c9b5090e2 Initial load
duke
parents:
diff changeset
   100
bool NativeInstruction::is_load_store_with_small_offset(Register reg) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   101
  int x = long_at(0);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   102
  if (is_op(x, Assembler::ldst_op) &&
489c9b5090e2 Initial load
duke
parents:
diff changeset
   103
      inv_rs1(x) == reg && inv_immed(x)) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   104
    return true;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   105
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   106
  return false;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   107
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   108
489c9b5090e2 Initial load
duke
parents:
diff changeset
   109
void NativeCall::verify() {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   110
  NativeInstruction::verify();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   111
  // make sure code pattern is actually a call instruction
489c9b5090e2 Initial load
duke
parents:
diff changeset
   112
  if (!is_op(long_at(0), Assembler::call_op)) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   113
    fatal("not a call");
489c9b5090e2 Initial load
duke
parents:
diff changeset
   114
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   115
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   116
489c9b5090e2 Initial load
duke
parents:
diff changeset
   117
void NativeCall::print() {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   118
  tty->print_cr(INTPTR_FORMAT ": call " INTPTR_FORMAT, instruction_address(), destination());
489c9b5090e2 Initial load
duke
parents:
diff changeset
   119
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   120
489c9b5090e2 Initial load
duke
parents:
diff changeset
   121
489c9b5090e2 Initial load
duke
parents:
diff changeset
   122
// MT-safe patching of a call instruction (and following word).
489c9b5090e2 Initial load
duke
parents:
diff changeset
   123
// First patches the second word, and then atomicly replaces
489c9b5090e2 Initial load
duke
parents:
diff changeset
   124
// the first word with the first new instruction word.
489c9b5090e2 Initial load
duke
parents:
diff changeset
   125
// Other processors might briefly see the old first word
489c9b5090e2 Initial load
duke
parents:
diff changeset
   126
// followed by the new second word.  This is OK if the old
489c9b5090e2 Initial load
duke
parents:
diff changeset
   127
// second word is harmless, and the new second word may be
489c9b5090e2 Initial load
duke
parents:
diff changeset
   128
// harmlessly executed in the delay slot of the call.
489c9b5090e2 Initial load
duke
parents:
diff changeset
   129
void NativeCall::replace_mt_safe(address instr_addr, address code_buffer) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   130
  assert(Patching_lock->is_locked() ||
489c9b5090e2 Initial load
duke
parents:
diff changeset
   131
         SafepointSynchronize::is_at_safepoint(), "concurrent code patching");
489c9b5090e2 Initial load
duke
parents:
diff changeset
   132
   assert (instr_addr != NULL, "illegal address for code patching");
489c9b5090e2 Initial load
duke
parents:
diff changeset
   133
   NativeCall* n_call =  nativeCall_at (instr_addr); // checking that it is a call
489c9b5090e2 Initial load
duke
parents:
diff changeset
   134
   assert(NativeCall::instruction_size == 8, "wrong instruction size; must be 8");
489c9b5090e2 Initial load
duke
parents:
diff changeset
   135
   int i0 = ((int*)code_buffer)[0];
489c9b5090e2 Initial load
duke
parents:
diff changeset
   136
   int i1 = ((int*)code_buffer)[1];
489c9b5090e2 Initial load
duke
parents:
diff changeset
   137
   int* contention_addr = (int*) n_call->addr_at(1*BytesPerInstWord);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   138
   assert(inv_op(*contention_addr) == Assembler::arith_op ||
489c9b5090e2 Initial load
duke
parents:
diff changeset
   139
          *contention_addr == nop_instruction() || !VM_Version::v9_instructions_work(),
489c9b5090e2 Initial load
duke
parents:
diff changeset
   140
          "must not interfere with original call");
489c9b5090e2 Initial load
duke
parents:
diff changeset
   141
   // The set_long_at calls do the ICacheInvalidate so we just need to do them in reverse order
489c9b5090e2 Initial load
duke
parents:
diff changeset
   142
   n_call->set_long_at(1*BytesPerInstWord, i1);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   143
   n_call->set_long_at(0*BytesPerInstWord, i0);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   144
   // NOTE:  It is possible that another thread T will execute
489c9b5090e2 Initial load
duke
parents:
diff changeset
   145
   // only the second patched word.
489c9b5090e2 Initial load
duke
parents:
diff changeset
   146
   // In other words, since the original instruction is this
489c9b5090e2 Initial load
duke
parents:
diff changeset
   147
   //    call patching_stub; nop                   (NativeCall)
489c9b5090e2 Initial load
duke
parents:
diff changeset
   148
   // and the new sequence from the buffer is this:
489c9b5090e2 Initial load
duke
parents:
diff changeset
   149
   //    sethi %hi(K), %r; add %r, %lo(K), %r      (NativeMovConstReg)
489c9b5090e2 Initial load
duke
parents:
diff changeset
   150
   // what T will execute is this:
489c9b5090e2 Initial load
duke
parents:
diff changeset
   151
   //    call patching_stub; add %r, %lo(K), %r
489c9b5090e2 Initial load
duke
parents:
diff changeset
   152
   // thereby putting garbage into %r before calling the patching stub.
489c9b5090e2 Initial load
duke
parents:
diff changeset
   153
   // This is OK, because the patching stub ignores the value of %r.
489c9b5090e2 Initial load
duke
parents:
diff changeset
   154
489c9b5090e2 Initial load
duke
parents:
diff changeset
   155
   // Make sure the first-patched instruction, which may co-exist
489c9b5090e2 Initial load
duke
parents:
diff changeset
   156
   // briefly with the call, will do something harmless.
489c9b5090e2 Initial load
duke
parents:
diff changeset
   157
   assert(inv_op(*contention_addr) == Assembler::arith_op ||
489c9b5090e2 Initial load
duke
parents:
diff changeset
   158
          *contention_addr == nop_instruction() || !VM_Version::v9_instructions_work(),
489c9b5090e2 Initial load
duke
parents:
diff changeset
   159
          "must not interfere with original call");
489c9b5090e2 Initial load
duke
parents:
diff changeset
   160
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   161
489c9b5090e2 Initial load
duke
parents:
diff changeset
   162
// Similar to replace_mt_safe, but just changes the destination.  The
489c9b5090e2 Initial load
duke
parents:
diff changeset
   163
// important thing is that free-running threads are able to execute this
489c9b5090e2 Initial load
duke
parents:
diff changeset
   164
// call instruction at all times.  Thus, the displacement field must be
489c9b5090e2 Initial load
duke
parents:
diff changeset
   165
// instruction-word-aligned.  This is always true on SPARC.
489c9b5090e2 Initial load
duke
parents:
diff changeset
   166
//
489c9b5090e2 Initial load
duke
parents:
diff changeset
   167
// Used in the runtime linkage of calls; see class CompiledIC.
489c9b5090e2 Initial load
duke
parents:
diff changeset
   168
void NativeCall::set_destination_mt_safe(address dest) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   169
  assert(Patching_lock->is_locked() ||
489c9b5090e2 Initial load
duke
parents:
diff changeset
   170
         SafepointSynchronize::is_at_safepoint(), "concurrent code patching");
489c9b5090e2 Initial load
duke
parents:
diff changeset
   171
  // set_destination uses set_long_at which does the ICache::invalidate
489c9b5090e2 Initial load
duke
parents:
diff changeset
   172
  set_destination(dest);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   173
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   174
489c9b5090e2 Initial load
duke
parents:
diff changeset
   175
// Code for unit testing implementation of NativeCall class
489c9b5090e2 Initial load
duke
parents:
diff changeset
   176
void NativeCall::test() {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   177
#ifdef ASSERT
489c9b5090e2 Initial load
duke
parents:
diff changeset
   178
  ResourceMark rm;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   179
  CodeBuffer cb("test", 100, 100);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   180
  MacroAssembler* a = new MacroAssembler(&cb);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   181
  NativeCall  *nc;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   182
  uint idx;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   183
  int offsets[] = {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   184
    0x0,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   185
    0xfffffff0,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   186
    0x7ffffff0,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   187
    0x80000000,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   188
    0x20,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   189
    0x4000,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   190
  };
489c9b5090e2 Initial load
duke
parents:
diff changeset
   191
489c9b5090e2 Initial load
duke
parents:
diff changeset
   192
  VM_Version::allow_all();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   193
489c9b5090e2 Initial load
duke
parents:
diff changeset
   194
  a->call( a->pc(), relocInfo::none );
489c9b5090e2 Initial load
duke
parents:
diff changeset
   195
  a->delayed()->nop();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   196
  nc = nativeCall_at( cb.code_begin() );
489c9b5090e2 Initial load
duke
parents:
diff changeset
   197
  nc->print();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   198
489c9b5090e2 Initial load
duke
parents:
diff changeset
   199
  nc = nativeCall_overwriting_at( nc->next_instruction_address() );
489c9b5090e2 Initial load
duke
parents:
diff changeset
   200
  for (idx = 0; idx < ARRAY_SIZE(offsets); idx++) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   201
    nc->set_destination( cb.code_begin() + offsets[idx] );
489c9b5090e2 Initial load
duke
parents:
diff changeset
   202
    assert(nc->destination() == (cb.code_begin() + offsets[idx]), "check unit test");
489c9b5090e2 Initial load
duke
parents:
diff changeset
   203
    nc->print();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   204
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   205
489c9b5090e2 Initial load
duke
parents:
diff changeset
   206
  nc = nativeCall_before( cb.code_begin() + 8 );
489c9b5090e2 Initial load
duke
parents:
diff changeset
   207
  nc->print();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   208
489c9b5090e2 Initial load
duke
parents:
diff changeset
   209
  VM_Version::revert();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   210
#endif
489c9b5090e2 Initial load
duke
parents:
diff changeset
   211
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   212
// End code for unit testing implementation of NativeCall class
489c9b5090e2 Initial load
duke
parents:
diff changeset
   213
489c9b5090e2 Initial load
duke
parents:
diff changeset
   214
//-------------------------------------------------------------------
489c9b5090e2 Initial load
duke
parents:
diff changeset
   215
489c9b5090e2 Initial load
duke
parents:
diff changeset
   216
#ifdef _LP64
489c9b5090e2 Initial load
duke
parents:
diff changeset
   217
489c9b5090e2 Initial load
duke
parents:
diff changeset
   218
void NativeFarCall::set_destination(address dest) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   219
  // Address materialized in the instruction stream, so nothing to do.
489c9b5090e2 Initial load
duke
parents:
diff changeset
   220
  return;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   221
#if 0 // What we'd do if we really did want to change the destination
489c9b5090e2 Initial load
duke
parents:
diff changeset
   222
  if (destination() == dest) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   223
    return;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   224
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   225
  ResourceMark rm;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   226
  CodeBuffer buf(addr_at(0), instruction_size + 1);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   227
  MacroAssembler* _masm = new MacroAssembler(&buf);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   228
  // Generate the new sequence
2571
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 670
diff changeset
   229
  AddressLiteral(dest);
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 670
diff changeset
   230
  _masm->jumpl_to(dest, O7, O7);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   231
  ICache::invalidate_range(addr_at(0), instruction_size );
489c9b5090e2 Initial load
duke
parents:
diff changeset
   232
#endif
489c9b5090e2 Initial load
duke
parents:
diff changeset
   233
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   234
489c9b5090e2 Initial load
duke
parents:
diff changeset
   235
void NativeFarCall::verify() {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   236
  // make sure code pattern is actually a jumpl_to instruction
489c9b5090e2 Initial load
duke
parents:
diff changeset
   237
  assert((int)instruction_size == (int)NativeJump::instruction_size, "same as jump_to");
489c9b5090e2 Initial load
duke
parents:
diff changeset
   238
  assert((int)jmpl_offset == (int)NativeMovConstReg::add_offset, "sethi size ok");
489c9b5090e2 Initial load
duke
parents:
diff changeset
   239
  nativeJump_at(addr_at(0))->verify();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   240
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   241
489c9b5090e2 Initial load
duke
parents:
diff changeset
   242
bool NativeFarCall::is_call_at(address instr) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   243
  return nativeInstruction_at(instr)->is_sethi();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   244
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   245
489c9b5090e2 Initial load
duke
parents:
diff changeset
   246
void NativeFarCall::print() {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   247
  tty->print_cr(INTPTR_FORMAT ": call " INTPTR_FORMAT, instruction_address(), destination());
489c9b5090e2 Initial load
duke
parents:
diff changeset
   248
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   249
489c9b5090e2 Initial load
duke
parents:
diff changeset
   250
bool NativeFarCall::destination_is_compiled_verified_entry_point() {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   251
  nmethod* callee = CodeCache::find_nmethod(destination());
489c9b5090e2 Initial load
duke
parents:
diff changeset
   252
  if (callee == NULL) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   253
    return false;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   254
  } else {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   255
    return destination() == callee->verified_entry_point();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   256
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   257
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   258
489c9b5090e2 Initial load
duke
parents:
diff changeset
   259
// MT-safe patching of a far call.
489c9b5090e2 Initial load
duke
parents:
diff changeset
   260
void NativeFarCall::replace_mt_safe(address instr_addr, address code_buffer) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   261
  Unimplemented();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   262
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   263
489c9b5090e2 Initial load
duke
parents:
diff changeset
   264
// Code for unit testing implementation of NativeFarCall class
489c9b5090e2 Initial load
duke
parents:
diff changeset
   265
void NativeFarCall::test() {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   266
  Unimplemented();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   267
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   268
// End code for unit testing implementation of NativeFarCall class
489c9b5090e2 Initial load
duke
parents:
diff changeset
   269
489c9b5090e2 Initial load
duke
parents:
diff changeset
   270
#endif // _LP64
489c9b5090e2 Initial load
duke
parents:
diff changeset
   271
489c9b5090e2 Initial load
duke
parents:
diff changeset
   272
//-------------------------------------------------------------------
489c9b5090e2 Initial load
duke
parents:
diff changeset
   273
489c9b5090e2 Initial load
duke
parents:
diff changeset
   274
489c9b5090e2 Initial load
duke
parents:
diff changeset
   275
void NativeMovConstReg::verify() {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   276
  NativeInstruction::verify();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   277
  // make sure code pattern is actually a "set_oop" synthetic instruction
489c9b5090e2 Initial load
duke
parents:
diff changeset
   278
  // see MacroAssembler::set_oop()
489c9b5090e2 Initial load
duke
parents:
diff changeset
   279
  int i0 = long_at(sethi_offset);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   280
  int i1 = long_at(add_offset);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   281
489c9b5090e2 Initial load
duke
parents:
diff changeset
   282
  // verify the pattern "sethi %hi22(imm), reg ;  add reg, %lo10(imm), reg"
489c9b5090e2 Initial load
duke
parents:
diff changeset
   283
  Register rd = inv_rd(i0);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   284
#ifndef _LP64
489c9b5090e2 Initial load
duke
parents:
diff changeset
   285
  if (!(is_op2(i0, Assembler::sethi_op2) && rd != G0 &&
489c9b5090e2 Initial load
duke
parents:
diff changeset
   286
        is_op3(i1, Assembler::add_op3, Assembler::arith_op) &&
489c9b5090e2 Initial load
duke
parents:
diff changeset
   287
        inv_immed(i1) && (unsigned)get_simm13(i1) < (1 << 10) &&
489c9b5090e2 Initial load
duke
parents:
diff changeset
   288
        rd == inv_rs1(i1) && rd == inv_rd(i1))) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   289
    fatal("not a set_oop");
489c9b5090e2 Initial load
duke
parents:
diff changeset
   290
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   291
#else
489c9b5090e2 Initial load
duke
parents:
diff changeset
   292
  if (!is_op2(i0, Assembler::sethi_op2) && rd != G0 ) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   293
    fatal("not a set_oop");
489c9b5090e2 Initial load
duke
parents:
diff changeset
   294
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   295
#endif
489c9b5090e2 Initial load
duke
parents:
diff changeset
   296
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   297
489c9b5090e2 Initial load
duke
parents:
diff changeset
   298
489c9b5090e2 Initial load
duke
parents:
diff changeset
   299
void NativeMovConstReg::print() {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   300
  tty->print_cr(INTPTR_FORMAT ": mov reg, " INTPTR_FORMAT, instruction_address(), data());
489c9b5090e2 Initial load
duke
parents:
diff changeset
   301
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   302
489c9b5090e2 Initial load
duke
parents:
diff changeset
   303
489c9b5090e2 Initial load
duke
parents:
diff changeset
   304
#ifdef _LP64
489c9b5090e2 Initial load
duke
parents:
diff changeset
   305
intptr_t NativeMovConstReg::data() const {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   306
  return data64(addr_at(sethi_offset), long_at(add_offset));
489c9b5090e2 Initial load
duke
parents:
diff changeset
   307
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   308
#else
489c9b5090e2 Initial load
duke
parents:
diff changeset
   309
intptr_t NativeMovConstReg::data() const {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   310
  return data32(long_at(sethi_offset), long_at(add_offset));
489c9b5090e2 Initial load
duke
parents:
diff changeset
   311
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   312
#endif
489c9b5090e2 Initial load
duke
parents:
diff changeset
   313
489c9b5090e2 Initial load
duke
parents:
diff changeset
   314
489c9b5090e2 Initial load
duke
parents:
diff changeset
   315
void NativeMovConstReg::set_data(intptr_t x) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   316
#ifdef _LP64
489c9b5090e2 Initial load
duke
parents:
diff changeset
   317
  set_data64_sethi(addr_at(sethi_offset), x);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   318
#else
489c9b5090e2 Initial load
duke
parents:
diff changeset
   319
  set_long_at(sethi_offset, set_data32_sethi(  long_at(sethi_offset), x));
489c9b5090e2 Initial load
duke
parents:
diff changeset
   320
#endif
489c9b5090e2 Initial load
duke
parents:
diff changeset
   321
  set_long_at(add_offset,   set_data32_simm13( long_at(add_offset),   x));
489c9b5090e2 Initial load
duke
parents:
diff changeset
   322
489c9b5090e2 Initial load
duke
parents:
diff changeset
   323
  // also store the value into an oop_Relocation cell, if any
5686
5435e77aa3df 6951083: oops and relocations should part of nmethod not CodeBlob
twisti
parents: 2571
diff changeset
   324
  CodeBlob* cb = CodeCache::find_blob(instruction_address());
5435e77aa3df 6951083: oops and relocations should part of nmethod not CodeBlob
twisti
parents: 2571
diff changeset
   325
  nmethod*  nm = cb ? cb->as_nmethod_or_null() : NULL;
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   326
  if (nm != NULL) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   327
    RelocIterator iter(nm, instruction_address(), next_instruction_address());
489c9b5090e2 Initial load
duke
parents:
diff changeset
   328
    oop* oop_addr = NULL;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   329
    while (iter.next()) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   330
      if (iter.type() == relocInfo::oop_type) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   331
        oop_Relocation *r = iter.oop_reloc();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   332
        if (oop_addr == NULL) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   333
          oop_addr = r->oop_addr();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   334
          *oop_addr = (oop)x;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   335
        } else {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   336
          assert(oop_addr == r->oop_addr(), "must be only one set-oop here");
489c9b5090e2 Initial load
duke
parents:
diff changeset
   337
        }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   338
      }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   339
    }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   340
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   341
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   342
489c9b5090e2 Initial load
duke
parents:
diff changeset
   343
489c9b5090e2 Initial load
duke
parents:
diff changeset
   344
// Code for unit testing implementation of NativeMovConstReg class
489c9b5090e2 Initial load
duke
parents:
diff changeset
   345
void NativeMovConstReg::test() {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   346
#ifdef ASSERT
489c9b5090e2 Initial load
duke
parents:
diff changeset
   347
  ResourceMark rm;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   348
  CodeBuffer cb("test", 100, 100);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   349
  MacroAssembler* a = new MacroAssembler(&cb);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   350
  NativeMovConstReg* nm;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   351
  uint idx;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   352
  int offsets[] = {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   353
    0x0,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   354
    0x7fffffff,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   355
    0x80000000,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   356
    0xffffffff,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   357
    0x20,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   358
    4096,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   359
    4097,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   360
  };
489c9b5090e2 Initial load
duke
parents:
diff changeset
   361
489c9b5090e2 Initial load
duke
parents:
diff changeset
   362
  VM_Version::allow_all();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   363
2571
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 670
diff changeset
   364
  AddressLiteral al1(0xaaaabbbb, relocInfo::external_word_type);
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 670
diff changeset
   365
  a->sethi(al1, I3);
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 670
diff changeset
   366
  a->add(I3, al1.low10(), I3);
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 670
diff changeset
   367
  AddressLiteral al2(0xccccdddd, relocInfo::external_word_type);
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 670
diff changeset
   368
  a->sethi(al2, O2);
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 670
diff changeset
   369
  a->add(O2, al2.low10(), O2);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   370
489c9b5090e2 Initial load
duke
parents:
diff changeset
   371
  nm = nativeMovConstReg_at( cb.code_begin() );
489c9b5090e2 Initial load
duke
parents:
diff changeset
   372
  nm->print();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   373
489c9b5090e2 Initial load
duke
parents:
diff changeset
   374
  nm = nativeMovConstReg_at( nm->next_instruction_address() );
489c9b5090e2 Initial load
duke
parents:
diff changeset
   375
  for (idx = 0; idx < ARRAY_SIZE(offsets); idx++) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   376
    nm->set_data( offsets[idx] );
489c9b5090e2 Initial load
duke
parents:
diff changeset
   377
    assert(nm->data() == offsets[idx], "check unit test");
489c9b5090e2 Initial load
duke
parents:
diff changeset
   378
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   379
  nm->print();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   380
489c9b5090e2 Initial load
duke
parents:
diff changeset
   381
  VM_Version::revert();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   382
#endif
489c9b5090e2 Initial load
duke
parents:
diff changeset
   383
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   384
// End code for unit testing implementation of NativeMovConstReg class
489c9b5090e2 Initial load
duke
parents:
diff changeset
   385
489c9b5090e2 Initial load
duke
parents:
diff changeset
   386
//-------------------------------------------------------------------
489c9b5090e2 Initial load
duke
parents:
diff changeset
   387
489c9b5090e2 Initial load
duke
parents:
diff changeset
   388
void NativeMovConstRegPatching::verify() {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   389
  NativeInstruction::verify();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   390
  // Make sure code pattern is sethi/nop/add.
489c9b5090e2 Initial load
duke
parents:
diff changeset
   391
  int i0 = long_at(sethi_offset);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   392
  int i1 = long_at(nop_offset);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   393
  int i2 = long_at(add_offset);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   394
  assert((int)nop_offset == (int)NativeMovConstReg::add_offset, "sethi size ok");
489c9b5090e2 Initial load
duke
parents:
diff changeset
   395
489c9b5090e2 Initial load
duke
parents:
diff changeset
   396
  // Verify the pattern "sethi %hi22(imm), reg; nop; add reg, %lo10(imm), reg"
489c9b5090e2 Initial load
duke
parents:
diff changeset
   397
  // The casual reader should note that on Sparc a nop is a special case if sethi
489c9b5090e2 Initial load
duke
parents:
diff changeset
   398
  // in which the destination register is %g0.
489c9b5090e2 Initial load
duke
parents:
diff changeset
   399
  Register rd0 = inv_rd(i0);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   400
  Register rd1 = inv_rd(i1);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   401
  if (!(is_op2(i0, Assembler::sethi_op2) && rd0 != G0 &&
489c9b5090e2 Initial load
duke
parents:
diff changeset
   402
        is_op2(i1, Assembler::sethi_op2) && rd1 == G0 &&        // nop is a special case of sethi
489c9b5090e2 Initial load
duke
parents:
diff changeset
   403
        is_op3(i2, Assembler::add_op3, Assembler::arith_op) &&
489c9b5090e2 Initial load
duke
parents:
diff changeset
   404
        inv_immed(i2) && (unsigned)get_simm13(i2) < (1 << 10) &&
489c9b5090e2 Initial load
duke
parents:
diff changeset
   405
        rd0 == inv_rs1(i2) && rd0 == inv_rd(i2))) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   406
    fatal("not a set_oop");
489c9b5090e2 Initial load
duke
parents:
diff changeset
   407
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   408
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   409
489c9b5090e2 Initial load
duke
parents:
diff changeset
   410
489c9b5090e2 Initial load
duke
parents:
diff changeset
   411
void NativeMovConstRegPatching::print() {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   412
  tty->print_cr(INTPTR_FORMAT ": mov reg, " INTPTR_FORMAT, instruction_address(), data());
489c9b5090e2 Initial load
duke
parents:
diff changeset
   413
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   414
489c9b5090e2 Initial load
duke
parents:
diff changeset
   415
489c9b5090e2 Initial load
duke
parents:
diff changeset
   416
int NativeMovConstRegPatching::data() const {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   417
#ifdef _LP64
489c9b5090e2 Initial load
duke
parents:
diff changeset
   418
  return data64(addr_at(sethi_offset), long_at(add_offset));
489c9b5090e2 Initial load
duke
parents:
diff changeset
   419
#else
489c9b5090e2 Initial load
duke
parents:
diff changeset
   420
  return data32(long_at(sethi_offset), long_at(add_offset));
489c9b5090e2 Initial load
duke
parents:
diff changeset
   421
#endif
489c9b5090e2 Initial load
duke
parents:
diff changeset
   422
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   423
489c9b5090e2 Initial load
duke
parents:
diff changeset
   424
489c9b5090e2 Initial load
duke
parents:
diff changeset
   425
void NativeMovConstRegPatching::set_data(int x) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   426
#ifdef _LP64
489c9b5090e2 Initial load
duke
parents:
diff changeset
   427
  set_data64_sethi(addr_at(sethi_offset), x);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   428
#else
489c9b5090e2 Initial load
duke
parents:
diff changeset
   429
  set_long_at(sethi_offset, set_data32_sethi(long_at(sethi_offset), x));
489c9b5090e2 Initial load
duke
parents:
diff changeset
   430
#endif
489c9b5090e2 Initial load
duke
parents:
diff changeset
   431
  set_long_at(add_offset, set_data32_simm13(long_at(add_offset), x));
489c9b5090e2 Initial load
duke
parents:
diff changeset
   432
489c9b5090e2 Initial load
duke
parents:
diff changeset
   433
  // also store the value into an oop_Relocation cell, if any
5686
5435e77aa3df 6951083: oops and relocations should part of nmethod not CodeBlob
twisti
parents: 2571
diff changeset
   434
  CodeBlob* cb = CodeCache::find_blob(instruction_address());
5435e77aa3df 6951083: oops and relocations should part of nmethod not CodeBlob
twisti
parents: 2571
diff changeset
   435
  nmethod*  nm = cb ? cb->as_nmethod_or_null() : NULL;
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   436
  if (nm != NULL) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   437
    RelocIterator iter(nm, instruction_address(), next_instruction_address());
489c9b5090e2 Initial load
duke
parents:
diff changeset
   438
    oop* oop_addr = NULL;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   439
    while (iter.next()) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   440
      if (iter.type() == relocInfo::oop_type) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   441
        oop_Relocation *r = iter.oop_reloc();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   442
        if (oop_addr == NULL) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   443
          oop_addr = r->oop_addr();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   444
          *oop_addr = (oop)x;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   445
        } else {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   446
          assert(oop_addr == r->oop_addr(), "must be only one set-oop here");
489c9b5090e2 Initial load
duke
parents:
diff changeset
   447
        }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   448
      }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   449
    }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   450
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   451
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   452
489c9b5090e2 Initial load
duke
parents:
diff changeset
   453
489c9b5090e2 Initial load
duke
parents:
diff changeset
   454
// Code for unit testing implementation of NativeMovConstRegPatching class
489c9b5090e2 Initial load
duke
parents:
diff changeset
   455
void NativeMovConstRegPatching::test() {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   456
#ifdef ASSERT
489c9b5090e2 Initial load
duke
parents:
diff changeset
   457
  ResourceMark rm;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   458
  CodeBuffer cb("test", 100, 100);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   459
  MacroAssembler* a = new MacroAssembler(&cb);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   460
  NativeMovConstRegPatching* nm;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   461
  uint idx;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   462
  int offsets[] = {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   463
    0x0,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   464
    0x7fffffff,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   465
    0x80000000,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   466
    0xffffffff,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   467
    0x20,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   468
    4096,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   469
    4097,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   470
  };
489c9b5090e2 Initial load
duke
parents:
diff changeset
   471
489c9b5090e2 Initial load
duke
parents:
diff changeset
   472
  VM_Version::allow_all();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   473
2571
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 670
diff changeset
   474
  AddressLiteral al1(0xaaaabbbb, relocInfo::external_word_type);
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 670
diff changeset
   475
  a->sethi(al1, I3);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   476
  a->nop();
2571
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 670
diff changeset
   477
  a->add(I3, al1.low10(), I3);
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 670
diff changeset
   478
  AddressLiteral al2(0xccccdddd, relocInfo::external_word_type);
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 670
diff changeset
   479
  a->sethi(al2, O2);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   480
  a->nop();
2571
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 670
diff changeset
   481
  a->add(O2, al2.low10(), O2);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   482
489c9b5090e2 Initial load
duke
parents:
diff changeset
   483
  nm = nativeMovConstRegPatching_at( cb.code_begin() );
489c9b5090e2 Initial load
duke
parents:
diff changeset
   484
  nm->print();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   485
489c9b5090e2 Initial load
duke
parents:
diff changeset
   486
  nm = nativeMovConstRegPatching_at( nm->next_instruction_address() );
489c9b5090e2 Initial load
duke
parents:
diff changeset
   487
  for (idx = 0; idx < ARRAY_SIZE(offsets); idx++) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   488
    nm->set_data( offsets[idx] );
489c9b5090e2 Initial load
duke
parents:
diff changeset
   489
    assert(nm->data() == offsets[idx], "check unit test");
489c9b5090e2 Initial load
duke
parents:
diff changeset
   490
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   491
  nm->print();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   492
489c9b5090e2 Initial load
duke
parents:
diff changeset
   493
  VM_Version::revert();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   494
#endif // ASSERT
489c9b5090e2 Initial load
duke
parents:
diff changeset
   495
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   496
// End code for unit testing implementation of NativeMovConstRegPatching class
489c9b5090e2 Initial load
duke
parents:
diff changeset
   497
489c9b5090e2 Initial load
duke
parents:
diff changeset
   498
489c9b5090e2 Initial load
duke
parents:
diff changeset
   499
//-------------------------------------------------------------------
489c9b5090e2 Initial load
duke
parents:
diff changeset
   500
489c9b5090e2 Initial load
duke
parents:
diff changeset
   501
489c9b5090e2 Initial load
duke
parents:
diff changeset
   502
void NativeMovRegMem::copy_instruction_to(address new_instruction_address) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   503
  Untested("copy_instruction_to");
489c9b5090e2 Initial load
duke
parents:
diff changeset
   504
  int instruction_size = next_instruction_address() - instruction_address();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   505
  for (int i = 0; i < instruction_size; i += BytesPerInstWord) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   506
    *(int*)(new_instruction_address + i) = *(int*)(address(this) + i);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   507
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   508
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   509
489c9b5090e2 Initial load
duke
parents:
diff changeset
   510
489c9b5090e2 Initial load
duke
parents:
diff changeset
   511
void NativeMovRegMem::verify() {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   512
  NativeInstruction::verify();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   513
  // make sure code pattern is actually a "ld" or "st" of some sort.
489c9b5090e2 Initial load
duke
parents:
diff changeset
   514
  int i0 = long_at(0);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   515
  int op3 = inv_op3(i0);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   516
489c9b5090e2 Initial load
duke
parents:
diff changeset
   517
  assert((int)add_offset == NativeMovConstReg::add_offset, "sethi size ok");
489c9b5090e2 Initial load
duke
parents:
diff changeset
   518
489c9b5090e2 Initial load
duke
parents:
diff changeset
   519
  if (!(is_op(i0, Assembler::ldst_op) &&
489c9b5090e2 Initial load
duke
parents:
diff changeset
   520
        inv_immed(i0) &&
489c9b5090e2 Initial load
duke
parents:
diff changeset
   521
        0 != (op3 < op3_ldst_int_limit
489c9b5090e2 Initial load
duke
parents:
diff changeset
   522
         ? (1 <<  op3                      ) & (op3_mask_ld  | op3_mask_st)
489c9b5090e2 Initial load
duke
parents:
diff changeset
   523
         : (1 << (op3 - op3_ldst_int_limit)) & (op3_mask_ldf | op3_mask_stf))))
489c9b5090e2 Initial load
duke
parents:
diff changeset
   524
  {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   525
    int i1 = long_at(ldst_offset);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   526
    Register rd = inv_rd(i0);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   527
489c9b5090e2 Initial load
duke
parents:
diff changeset
   528
    op3 = inv_op3(i1);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   529
    if (!is_op(i1, Assembler::ldst_op) && rd == inv_rs2(i1) &&
489c9b5090e2 Initial load
duke
parents:
diff changeset
   530
         0 != (op3 < op3_ldst_int_limit
489c9b5090e2 Initial load
duke
parents:
diff changeset
   531
              ? (1 <<  op3                      ) & (op3_mask_ld  | op3_mask_st)
489c9b5090e2 Initial load
duke
parents:
diff changeset
   532
               : (1 << (op3 - op3_ldst_int_limit)) & (op3_mask_ldf | op3_mask_stf))) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   533
      fatal("not a ld* or st* op");
489c9b5090e2 Initial load
duke
parents:
diff changeset
   534
    }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   535
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   536
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   537
489c9b5090e2 Initial load
duke
parents:
diff changeset
   538
489c9b5090e2 Initial load
duke
parents:
diff changeset
   539
void NativeMovRegMem::print() {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   540
  if (is_immediate()) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   541
    tty->print_cr(INTPTR_FORMAT ": mov reg, [reg + %x]", instruction_address(), offset());
489c9b5090e2 Initial load
duke
parents:
diff changeset
   542
  } else {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   543
    tty->print_cr(INTPTR_FORMAT ": mov reg, [reg + reg]", instruction_address());
489c9b5090e2 Initial load
duke
parents:
diff changeset
   544
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   545
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   546
489c9b5090e2 Initial load
duke
parents:
diff changeset
   547
489c9b5090e2 Initial load
duke
parents:
diff changeset
   548
// Code for unit testing implementation of NativeMovRegMem class
489c9b5090e2 Initial load
duke
parents:
diff changeset
   549
void NativeMovRegMem::test() {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   550
#ifdef ASSERT
489c9b5090e2 Initial load
duke
parents:
diff changeset
   551
  ResourceMark rm;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   552
  CodeBuffer cb("test", 1000, 1000);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   553
  MacroAssembler* a = new MacroAssembler(&cb);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   554
  NativeMovRegMem* nm;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   555
  uint idx = 0;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   556
  uint idx1;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   557
  int offsets[] = {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   558
    0x0,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   559
    0xffffffff,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   560
    0x7fffffff,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   561
    0x80000000,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   562
    4096,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   563
    4097,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   564
    0x20,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   565
    0x4000,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   566
  };
489c9b5090e2 Initial load
duke
parents:
diff changeset
   567
489c9b5090e2 Initial load
duke
parents:
diff changeset
   568
  VM_Version::allow_all();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   569
2571
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 670
diff changeset
   570
  AddressLiteral al1(0xffffffff, relocInfo::external_word_type);
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 670
diff changeset
   571
  AddressLiteral al2(0xaaaabbbb, relocInfo::external_word_type);
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 670
diff changeset
   572
  a->ldsw( G5, al1.low10(), G4 ); idx++;
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 670
diff changeset
   573
  a->sethi(al2, I3); a->add(I3, al2.low10(), I3);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   574
  a->ldsw( G5, I3, G4 ); idx++;
2571
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 670
diff changeset
   575
  a->ldsb( G5, al1.low10(), G4 ); idx++;
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 670
diff changeset
   576
  a->sethi(al2, I3); a->add(I3, al2.low10(), I3);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   577
  a->ldsb( G5, I3, G4 ); idx++;
2571
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 670
diff changeset
   578
  a->ldsh( G5, al1.low10(), G4 ); idx++;
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 670
diff changeset
   579
  a->sethi(al2, I3); a->add(I3, al2.low10(), I3);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   580
  a->ldsh( G5, I3, G4 ); idx++;
2571
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 670
diff changeset
   581
  a->lduw( G5, al1.low10(), G4 ); idx++;
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 670
diff changeset
   582
  a->sethi(al2, I3); a->add(I3, al2.low10(), I3);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   583
  a->lduw( G5, I3, G4 ); idx++;
2571
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 670
diff changeset
   584
  a->ldub( G5, al1.low10(), G4 ); idx++;
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 670
diff changeset
   585
  a->sethi(al2, I3); a->add(I3, al2.low10(), I3);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   586
  a->ldub( G5, I3, G4 ); idx++;
2571
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 670
diff changeset
   587
  a->lduh( G5, al1.low10(), G4 ); idx++;
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 670
diff changeset
   588
  a->sethi(al2, I3); a->add(I3, al2.low10(), I3);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   589
  a->lduh( G5, I3, G4 ); idx++;
2571
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 670
diff changeset
   590
  a->ldx( G5, al1.low10(), G4 ); idx++;
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 670
diff changeset
   591
  a->sethi(al2, I3); a->add(I3, al2.low10(), I3);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   592
  a->ldx( G5, I3, G4 ); idx++;
2571
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 670
diff changeset
   593
  a->ldd( G5, al1.low10(), G4 ); idx++;
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 670
diff changeset
   594
  a->sethi(al2, I3); a->add(I3, al2.low10(), I3);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   595
  a->ldd( G5, I3, G4 ); idx++;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   596
  a->ldf( FloatRegisterImpl::D, O2, -1, F14 ); idx++;
2571
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 670
diff changeset
   597
  a->sethi(al2, I3); a->add(I3, al2.low10(), I3);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   598
  a->ldf( FloatRegisterImpl::S, O0, I3, F15 ); idx++;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   599
2571
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 670
diff changeset
   600
  a->stw( G5, G4, al1.low10() ); idx++;
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 670
diff changeset
   601
  a->sethi(al2, I3); a->add(I3, al2.low10(), I3);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   602
  a->stw( G5, G4, I3 ); idx++;
2571
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 670
diff changeset
   603
  a->stb( G5, G4, al1.low10() ); idx++;
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 670
diff changeset
   604
  a->sethi(al2, I3); a->add(I3, al2.low10(), I3);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   605
  a->stb( G5, G4, I3 ); idx++;
2571
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 670
diff changeset
   606
  a->sth( G5, G4, al1.low10() ); idx++;
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 670
diff changeset
   607
  a->sethi(al2, I3); a->add(I3, al2.low10(), I3);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   608
  a->sth( G5, G4, I3 ); idx++;
2571
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 670
diff changeset
   609
  a->stx( G5, G4, al1.low10() ); idx++;
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 670
diff changeset
   610
  a->sethi(al2, I3); a->add(I3, al2.low10(), I3);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   611
  a->stx( G5, G4, I3 ); idx++;
2571
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 670
diff changeset
   612
  a->std( G5, G4, al1.low10() ); idx++;
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 670
diff changeset
   613
  a->sethi(al2, I3); a->add(I3, al2.low10(), I3);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   614
  a->std( G5, G4, I3 ); idx++;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   615
  a->stf( FloatRegisterImpl::S, F18, O2, -1 ); idx++;
2571
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 670
diff changeset
   616
  a->sethi(al2, I3); a->add(I3, al2.low10(), I3);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   617
  a->stf( FloatRegisterImpl::S, F15, O0, I3 ); idx++;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   618
489c9b5090e2 Initial load
duke
parents:
diff changeset
   619
  nm = nativeMovRegMem_at( cb.code_begin() );
489c9b5090e2 Initial load
duke
parents:
diff changeset
   620
  nm->print();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   621
  nm->set_offset( low10(0) );
489c9b5090e2 Initial load
duke
parents:
diff changeset
   622
  nm->print();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   623
  nm->add_offset_in_bytes( low10(0xbb) * wordSize );
489c9b5090e2 Initial load
duke
parents:
diff changeset
   624
  nm->print();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   625
489c9b5090e2 Initial load
duke
parents:
diff changeset
   626
  while (--idx) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   627
    nm = nativeMovRegMem_at( nm->next_instruction_address() );
489c9b5090e2 Initial load
duke
parents:
diff changeset
   628
    nm->print();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   629
    for (idx1 = 0; idx1 < ARRAY_SIZE(offsets); idx1++) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   630
      nm->set_offset( nm->is_immediate() ? low10(offsets[idx1]) : offsets[idx1] );
489c9b5090e2 Initial load
duke
parents:
diff changeset
   631
      assert(nm->offset() == (nm->is_immediate() ? low10(offsets[idx1]) : offsets[idx1]),
489c9b5090e2 Initial load
duke
parents:
diff changeset
   632
             "check unit test");
489c9b5090e2 Initial load
duke
parents:
diff changeset
   633
      nm->print();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   634
    }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   635
    nm->add_offset_in_bytes( low10(0xbb) * wordSize );
489c9b5090e2 Initial load
duke
parents:
diff changeset
   636
    nm->print();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   637
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   638
489c9b5090e2 Initial load
duke
parents:
diff changeset
   639
  VM_Version::revert();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   640
#endif // ASSERT
489c9b5090e2 Initial load
duke
parents:
diff changeset
   641
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   642
489c9b5090e2 Initial load
duke
parents:
diff changeset
   643
// End code for unit testing implementation of NativeMovRegMem class
489c9b5090e2 Initial load
duke
parents:
diff changeset
   644
489c9b5090e2 Initial load
duke
parents:
diff changeset
   645
//--------------------------------------------------------------------------------
489c9b5090e2 Initial load
duke
parents:
diff changeset
   646
489c9b5090e2 Initial load
duke
parents:
diff changeset
   647
489c9b5090e2 Initial load
duke
parents:
diff changeset
   648
void NativeMovRegMemPatching::copy_instruction_to(address new_instruction_address) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   649
  Untested("copy_instruction_to");
489c9b5090e2 Initial load
duke
parents:
diff changeset
   650
  int instruction_size = next_instruction_address() - instruction_address();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   651
  for (int i = 0; i < instruction_size; i += wordSize) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   652
    *(long*)(new_instruction_address + i) = *(long*)(address(this) + i);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   653
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   654
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   655
489c9b5090e2 Initial load
duke
parents:
diff changeset
   656
489c9b5090e2 Initial load
duke
parents:
diff changeset
   657
void NativeMovRegMemPatching::verify() {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   658
  NativeInstruction::verify();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   659
  // make sure code pattern is actually a "ld" or "st" of some sort.
489c9b5090e2 Initial load
duke
parents:
diff changeset
   660
  int i0 = long_at(0);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   661
  int op3 = inv_op3(i0);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   662
489c9b5090e2 Initial load
duke
parents:
diff changeset
   663
  assert((int)nop_offset == (int)NativeMovConstReg::add_offset, "sethi size ok");
489c9b5090e2 Initial load
duke
parents:
diff changeset
   664
489c9b5090e2 Initial load
duke
parents:
diff changeset
   665
  if (!(is_op(i0, Assembler::ldst_op) &&
489c9b5090e2 Initial load
duke
parents:
diff changeset
   666
        inv_immed(i0) &&
489c9b5090e2 Initial load
duke
parents:
diff changeset
   667
        0 != (op3 < op3_ldst_int_limit
489c9b5090e2 Initial load
duke
parents:
diff changeset
   668
         ? (1 <<  op3                      ) & (op3_mask_ld  | op3_mask_st)
489c9b5090e2 Initial load
duke
parents:
diff changeset
   669
         : (1 << (op3 - op3_ldst_int_limit)) & (op3_mask_ldf | op3_mask_stf)))) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   670
    int i1 = long_at(ldst_offset);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   671
    Register rd = inv_rd(i0);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   672
489c9b5090e2 Initial load
duke
parents:
diff changeset
   673
    op3 = inv_op3(i1);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   674
    if (!is_op(i1, Assembler::ldst_op) && rd == inv_rs2(i1) &&
489c9b5090e2 Initial load
duke
parents:
diff changeset
   675
         0 != (op3 < op3_ldst_int_limit
489c9b5090e2 Initial load
duke
parents:
diff changeset
   676
              ? (1 <<  op3                      ) & (op3_mask_ld  | op3_mask_st)
489c9b5090e2 Initial load
duke
parents:
diff changeset
   677
              : (1 << (op3 - op3_ldst_int_limit)) & (op3_mask_ldf | op3_mask_stf))) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   678
      fatal("not a ld* or st* op");
489c9b5090e2 Initial load
duke
parents:
diff changeset
   679
    }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   680
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   681
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   682
489c9b5090e2 Initial load
duke
parents:
diff changeset
   683
489c9b5090e2 Initial load
duke
parents:
diff changeset
   684
void NativeMovRegMemPatching::print() {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   685
  if (is_immediate()) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   686
    tty->print_cr(INTPTR_FORMAT ": mov reg, [reg + %x]", instruction_address(), offset());
489c9b5090e2 Initial load
duke
parents:
diff changeset
   687
  } else {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   688
    tty->print_cr(INTPTR_FORMAT ": mov reg, [reg + reg]", instruction_address());
489c9b5090e2 Initial load
duke
parents:
diff changeset
   689
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   690
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   691
489c9b5090e2 Initial load
duke
parents:
diff changeset
   692
489c9b5090e2 Initial load
duke
parents:
diff changeset
   693
// Code for unit testing implementation of NativeMovRegMemPatching class
489c9b5090e2 Initial load
duke
parents:
diff changeset
   694
void NativeMovRegMemPatching::test() {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   695
#ifdef ASSERT
489c9b5090e2 Initial load
duke
parents:
diff changeset
   696
  ResourceMark rm;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   697
  CodeBuffer cb("test", 1000, 1000);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   698
  MacroAssembler* a = new MacroAssembler(&cb);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   699
  NativeMovRegMemPatching* nm;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   700
  uint idx = 0;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   701
  uint idx1;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   702
  int offsets[] = {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   703
    0x0,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   704
    0xffffffff,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   705
    0x7fffffff,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   706
    0x80000000,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   707
    4096,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   708
    4097,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   709
    0x20,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   710
    0x4000,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   711
  };
489c9b5090e2 Initial load
duke
parents:
diff changeset
   712
489c9b5090e2 Initial load
duke
parents:
diff changeset
   713
  VM_Version::allow_all();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   714
2571
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 670
diff changeset
   715
  AddressLiteral al(0xffffffff, relocInfo::external_word_type);
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 670
diff changeset
   716
  a->ldsw( G5, al.low10(), G4); idx++;
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 670
diff changeset
   717
  a->sethi(al, I3); a->nop(); a->add(I3, al.low10(), I3);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   718
  a->ldsw( G5, I3, G4 ); idx++;
2571
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 670
diff changeset
   719
  a->ldsb( G5, al.low10(), G4); idx++;
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 670
diff changeset
   720
  a->sethi(al, I3); a->nop(); a->add(I3, al.low10(), I3);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   721
  a->ldsb( G5, I3, G4 ); idx++;
2571
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 670
diff changeset
   722
  a->ldsh( G5, al.low10(), G4); idx++;
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 670
diff changeset
   723
  a->sethi(al, I3); a->nop(); a->add(I3, al.low10(), I3);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   724
  a->ldsh( G5, I3, G4 ); idx++;
2571
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 670
diff changeset
   725
  a->lduw( G5, al.low10(), G4); idx++;
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 670
diff changeset
   726
  a->sethi(al, I3); a->nop(); a->add(I3, al.low10(), I3);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   727
  a->lduw( G5, I3, G4 ); idx++;
2571
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 670
diff changeset
   728
  a->ldub( G5, al.low10(), G4); idx++;
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 670
diff changeset
   729
  a->sethi(al, I3); a->nop(); a->add(I3, al.low10(), I3);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   730
  a->ldub( G5, I3, G4 ); idx++;
2571
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 670
diff changeset
   731
  a->lduh( G5, al.low10(), G4); idx++;
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 670
diff changeset
   732
  a->sethi(al, I3); a->nop(); a->add(I3, al.low10(), I3);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   733
  a->lduh( G5, I3, G4 ); idx++;
2571
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 670
diff changeset
   734
  a->ldx(  G5, al.low10(), G4); idx++;
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 670
diff changeset
   735
  a->sethi(al, I3); a->nop(); a->add(I3, al.low10(), I3);
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 670
diff changeset
   736
  a->ldx(  G5, I3, G4 ); idx++;
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 670
diff changeset
   737
  a->ldd(  G5, al.low10(), G4); idx++;
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 670
diff changeset
   738
  a->sethi(al, I3); a->nop(); a->add(I3, al.low10(), I3);
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 670
diff changeset
   739
  a->ldd(  G5, I3, G4 ); idx++;
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 670
diff changeset
   740
  a->ldf(  FloatRegisterImpl::D, O2, -1, F14 ); idx++;
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 670
diff changeset
   741
  a->sethi(al, I3); a->nop(); a->add(I3, al.low10(), I3);
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 670
diff changeset
   742
  a->ldf(  FloatRegisterImpl::S, O0, I3, F15 ); idx++;
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   743
2571
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 670
diff changeset
   744
  a->stw( G5, G4, al.low10()); idx++;
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 670
diff changeset
   745
  a->sethi(al, I3); a->nop(); a->add(I3, al.low10(), I3);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   746
  a->stw( G5, G4, I3 ); idx++;
2571
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 670
diff changeset
   747
  a->stb( G5, G4, al.low10()); idx++;
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 670
diff changeset
   748
  a->sethi(al, I3); a->nop(); a->add(I3, al.low10(), I3);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   749
  a->stb( G5, G4, I3 ); idx++;
2571
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 670
diff changeset
   750
  a->sth( G5, G4, al.low10()); idx++;
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 670
diff changeset
   751
  a->sethi(al, I3); a->nop(); a->add(I3, al.low10(), I3);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   752
  a->sth( G5, G4, I3 ); idx++;
2571
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 670
diff changeset
   753
  a->stx( G5, G4, al.low10()); idx++;
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 670
diff changeset
   754
  a->sethi(al, I3); a->nop(); a->add(I3, al.low10(), I3);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   755
  a->stx( G5, G4, I3 ); idx++;
2571
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 670
diff changeset
   756
  a->std( G5, G4, al.low10()); idx++;
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 670
diff changeset
   757
  a->sethi(al, I3); a->nop(); a->add(I3, al.low10(), I3);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   758
  a->std( G5, G4, I3 ); idx++;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   759
  a->stf( FloatRegisterImpl::S, F18, O2, -1 ); idx++;
2571
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 670
diff changeset
   760
  a->sethi(al, I3); a->nop(); a->add(I3, al.low10(), I3);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   761
  a->stf( FloatRegisterImpl::S, F15, O0, I3 ); idx++;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   762
489c9b5090e2 Initial load
duke
parents:
diff changeset
   763
  nm = nativeMovRegMemPatching_at( cb.code_begin() );
489c9b5090e2 Initial load
duke
parents:
diff changeset
   764
  nm->print();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   765
  nm->set_offset( low10(0) );
489c9b5090e2 Initial load
duke
parents:
diff changeset
   766
  nm->print();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   767
  nm->add_offset_in_bytes( low10(0xbb) * wordSize );
489c9b5090e2 Initial load
duke
parents:
diff changeset
   768
  nm->print();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   769
489c9b5090e2 Initial load
duke
parents:
diff changeset
   770
  while (--idx) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   771
    nm = nativeMovRegMemPatching_at( nm->next_instruction_address() );
489c9b5090e2 Initial load
duke
parents:
diff changeset
   772
    nm->print();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   773
    for (idx1 = 0; idx1 < ARRAY_SIZE(offsets); idx1++) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   774
      nm->set_offset( nm->is_immediate() ? low10(offsets[idx1]) : offsets[idx1] );
489c9b5090e2 Initial load
duke
parents:
diff changeset
   775
      assert(nm->offset() == (nm->is_immediate() ? low10(offsets[idx1]) : offsets[idx1]),
489c9b5090e2 Initial load
duke
parents:
diff changeset
   776
             "check unit test");
489c9b5090e2 Initial load
duke
parents:
diff changeset
   777
      nm->print();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   778
    }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   779
    nm->add_offset_in_bytes( low10(0xbb) * wordSize );
489c9b5090e2 Initial load
duke
parents:
diff changeset
   780
    nm->print();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   781
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   782
489c9b5090e2 Initial load
duke
parents:
diff changeset
   783
  VM_Version::revert();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   784
#endif // ASSERT
489c9b5090e2 Initial load
duke
parents:
diff changeset
   785
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   786
// End code for unit testing implementation of NativeMovRegMemPatching class
489c9b5090e2 Initial load
duke
parents:
diff changeset
   787
489c9b5090e2 Initial load
duke
parents:
diff changeset
   788
489c9b5090e2 Initial load
duke
parents:
diff changeset
   789
//--------------------------------------------------------------------------------
489c9b5090e2 Initial load
duke
parents:
diff changeset
   790
489c9b5090e2 Initial load
duke
parents:
diff changeset
   791
489c9b5090e2 Initial load
duke
parents:
diff changeset
   792
void NativeJump::verify() {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   793
  NativeInstruction::verify();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   794
  int i0 = long_at(sethi_offset);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   795
  int i1 = long_at(jmpl_offset);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   796
  assert((int)jmpl_offset == (int)NativeMovConstReg::add_offset, "sethi size ok");
489c9b5090e2 Initial load
duke
parents:
diff changeset
   797
  // verify the pattern "sethi %hi22(imm), treg ;  jmpl treg, %lo10(imm), lreg"
489c9b5090e2 Initial load
duke
parents:
diff changeset
   798
  Register rd = inv_rd(i0);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   799
#ifndef _LP64
489c9b5090e2 Initial load
duke
parents:
diff changeset
   800
  if (!(is_op2(i0, Assembler::sethi_op2) && rd != G0 &&
489c9b5090e2 Initial load
duke
parents:
diff changeset
   801
        (is_op3(i1, Assembler::jmpl_op3, Assembler::arith_op) ||
489c9b5090e2 Initial load
duke
parents:
diff changeset
   802
        (TraceJumps && is_op3(i1, Assembler::add_op3, Assembler::arith_op))) &&
489c9b5090e2 Initial load
duke
parents:
diff changeset
   803
        inv_immed(i1) && (unsigned)get_simm13(i1) < (1 << 10) &&
489c9b5090e2 Initial load
duke
parents:
diff changeset
   804
        rd == inv_rs1(i1))) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   805
    fatal("not a jump_to instruction");
489c9b5090e2 Initial load
duke
parents:
diff changeset
   806
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   807
#else
489c9b5090e2 Initial load
duke
parents:
diff changeset
   808
  // In LP64, the jump instruction location varies for non relocatable
489c9b5090e2 Initial load
duke
parents:
diff changeset
   809
  // jumps, for example is could be sethi, xor, jmp instead of the
489c9b5090e2 Initial load
duke
parents:
diff changeset
   810
  // 7 instructions for sethi.  So let's check sethi only.
489c9b5090e2 Initial load
duke
parents:
diff changeset
   811
  if (!is_op2(i0, Assembler::sethi_op2) && rd != G0 ) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   812
    fatal("not a jump_to instruction");
489c9b5090e2 Initial load
duke
parents:
diff changeset
   813
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   814
#endif
489c9b5090e2 Initial load
duke
parents:
diff changeset
   815
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   816
489c9b5090e2 Initial load
duke
parents:
diff changeset
   817
489c9b5090e2 Initial load
duke
parents:
diff changeset
   818
void NativeJump::print() {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   819
  tty->print_cr(INTPTR_FORMAT ": jmpl reg, " INTPTR_FORMAT, instruction_address(), jump_destination());
489c9b5090e2 Initial load
duke
parents:
diff changeset
   820
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   821
489c9b5090e2 Initial load
duke
parents:
diff changeset
   822
489c9b5090e2 Initial load
duke
parents:
diff changeset
   823
// Code for unit testing implementation of NativeJump class
489c9b5090e2 Initial load
duke
parents:
diff changeset
   824
void NativeJump::test() {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   825
#ifdef ASSERT
489c9b5090e2 Initial load
duke
parents:
diff changeset
   826
  ResourceMark rm;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   827
  CodeBuffer cb("test", 100, 100);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   828
  MacroAssembler* a = new MacroAssembler(&cb);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   829
  NativeJump* nj;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   830
  uint idx;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   831
  int offsets[] = {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   832
    0x0,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   833
    0xffffffff,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   834
    0x7fffffff,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   835
    0x80000000,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   836
    4096,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   837
    4097,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   838
    0x20,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   839
    0x4000,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   840
  };
489c9b5090e2 Initial load
duke
parents:
diff changeset
   841
489c9b5090e2 Initial load
duke
parents:
diff changeset
   842
  VM_Version::allow_all();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   843
2571
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 670
diff changeset
   844
  AddressLiteral al(0x7fffbbbb, relocInfo::external_word_type);
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 670
diff changeset
   845
  a->sethi(al, I3);
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 670
diff changeset
   846
  a->jmpl(I3, al.low10(), G0, RelocationHolder::none);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   847
  a->delayed()->nop();
2571
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 670
diff changeset
   848
  a->sethi(al, I3);
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 670
diff changeset
   849
  a->jmpl(I3, al.low10(), L3, RelocationHolder::none);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   850
  a->delayed()->nop();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   851
489c9b5090e2 Initial load
duke
parents:
diff changeset
   852
  nj = nativeJump_at( cb.code_begin() );
489c9b5090e2 Initial load
duke
parents:
diff changeset
   853
  nj->print();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   854
489c9b5090e2 Initial load
duke
parents:
diff changeset
   855
  nj = nativeJump_at( nj->next_instruction_address() );
489c9b5090e2 Initial load
duke
parents:
diff changeset
   856
  for (idx = 0; idx < ARRAY_SIZE(offsets); idx++) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   857
    nj->set_jump_destination( nj->instruction_address() + offsets[idx] );
489c9b5090e2 Initial load
duke
parents:
diff changeset
   858
    assert(nj->jump_destination() == (nj->instruction_address() + offsets[idx]), "check unit test");
489c9b5090e2 Initial load
duke
parents:
diff changeset
   859
    nj->print();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   860
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   861
489c9b5090e2 Initial load
duke
parents:
diff changeset
   862
  VM_Version::revert();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   863
#endif // ASSERT
489c9b5090e2 Initial load
duke
parents:
diff changeset
   864
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   865
// End code for unit testing implementation of NativeJump class
489c9b5090e2 Initial load
duke
parents:
diff changeset
   866
489c9b5090e2 Initial load
duke
parents:
diff changeset
   867
489c9b5090e2 Initial load
duke
parents:
diff changeset
   868
void NativeJump::insert(address code_pos, address entry) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   869
  Unimplemented();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   870
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   871
489c9b5090e2 Initial load
duke
parents:
diff changeset
   872
// MT safe inserting of a jump over an unknown instruction sequence (used by nmethod::makeZombie)
489c9b5090e2 Initial load
duke
parents:
diff changeset
   873
// The problem: jump_to <dest> is a 3-word instruction (including its delay slot).
489c9b5090e2 Initial load
duke
parents:
diff changeset
   874
// Atomic write can be only with 1 word.
489c9b5090e2 Initial load
duke
parents:
diff changeset
   875
void NativeJump::patch_verified_entry(address entry, address verified_entry, address dest) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   876
  // Here's one way to do it:  Pre-allocate a three-word jump sequence somewhere
489c9b5090e2 Initial load
duke
parents:
diff changeset
   877
  // in the header of the nmethod, within a short branch's span of the patch point.
489c9b5090e2 Initial load
duke
parents:
diff changeset
   878
  // Set up the jump sequence using NativeJump::insert, and then use an annulled
489c9b5090e2 Initial load
duke
parents:
diff changeset
   879
  // unconditional branch at the target site (an atomic 1-word update).
489c9b5090e2 Initial load
duke
parents:
diff changeset
   880
  // Limitations:  You can only patch nmethods, with any given nmethod patched at
489c9b5090e2 Initial load
duke
parents:
diff changeset
   881
  // most once, and the patch must be in the nmethod's header.
489c9b5090e2 Initial load
duke
parents:
diff changeset
   882
  // It's messy, but you can ask the CodeCache for the nmethod containing the
489c9b5090e2 Initial load
duke
parents:
diff changeset
   883
  // target address.
489c9b5090e2 Initial load
duke
parents:
diff changeset
   884
489c9b5090e2 Initial load
duke
parents:
diff changeset
   885
  // %%%%% For now, do something MT-stupid:
489c9b5090e2 Initial load
duke
parents:
diff changeset
   886
  ResourceMark rm;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   887
  int code_size = 1 * BytesPerInstWord;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   888
  CodeBuffer cb(verified_entry, code_size + 1);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   889
  MacroAssembler* a = new MacroAssembler(&cb);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   890
  if (VM_Version::v9_instructions_work()) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   891
    a->ldsw(G0, 0, O7); // "ld" must agree with code in the signal handler
489c9b5090e2 Initial load
duke
parents:
diff changeset
   892
  } else {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   893
    a->lduw(G0, 0, O7); // "ld" must agree with code in the signal handler
489c9b5090e2 Initial load
duke
parents:
diff changeset
   894
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   895
  ICache::invalidate_range(verified_entry, code_size);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   896
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   897
489c9b5090e2 Initial load
duke
parents:
diff changeset
   898
489c9b5090e2 Initial load
duke
parents:
diff changeset
   899
void NativeIllegalInstruction::insert(address code_pos) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   900
  NativeIllegalInstruction* nii = (NativeIllegalInstruction*) nativeInstruction_at(code_pos);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   901
  nii->set_long_at(0, illegal_instruction());
489c9b5090e2 Initial load
duke
parents:
diff changeset
   902
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   903
489c9b5090e2 Initial load
duke
parents:
diff changeset
   904
static int illegal_instruction_bits = 0;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   905
489c9b5090e2 Initial load
duke
parents:
diff changeset
   906
int NativeInstruction::illegal_instruction() {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   907
  if (illegal_instruction_bits == 0) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   908
    ResourceMark rm;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   909
    char buf[40];
489c9b5090e2 Initial load
duke
parents:
diff changeset
   910
    CodeBuffer cbuf((address)&buf[0], 20);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   911
    MacroAssembler* a = new MacroAssembler(&cbuf);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   912
    address ia = a->pc();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   913
    a->trap(ST_RESERVED_FOR_USER_0 + 1);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   914
    int bits = *(int*)ia;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   915
    assert(is_op3(bits, Assembler::trap_op3, Assembler::arith_op), "bad instruction");
489c9b5090e2 Initial load
duke
parents:
diff changeset
   916
    illegal_instruction_bits = bits;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   917
    assert(illegal_instruction_bits != 0, "oops");
489c9b5090e2 Initial load
duke
parents:
diff changeset
   918
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   919
  return illegal_instruction_bits;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   920
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   921
489c9b5090e2 Initial load
duke
parents:
diff changeset
   922
static int ic_miss_trap_bits = 0;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   923
489c9b5090e2 Initial load
duke
parents:
diff changeset
   924
bool NativeInstruction::is_ic_miss_trap() {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   925
  if (ic_miss_trap_bits == 0) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   926
    ResourceMark rm;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   927
    char buf[40];
489c9b5090e2 Initial load
duke
parents:
diff changeset
   928
    CodeBuffer cbuf((address)&buf[0], 20);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   929
    MacroAssembler* a = new MacroAssembler(&cbuf);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   930
    address ia = a->pc();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   931
    a->trap(Assembler::notEqual, Assembler::ptr_cc, G0, ST_RESERVED_FOR_USER_0 + 2);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   932
    int bits = *(int*)ia;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   933
    assert(is_op3(bits, Assembler::trap_op3, Assembler::arith_op), "bad instruction");
489c9b5090e2 Initial load
duke
parents:
diff changeset
   934
    ic_miss_trap_bits = bits;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   935
    assert(ic_miss_trap_bits != 0, "oops");
489c9b5090e2 Initial load
duke
parents:
diff changeset
   936
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   937
  return long_at(0) == ic_miss_trap_bits;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   938
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   939
489c9b5090e2 Initial load
duke
parents:
diff changeset
   940
489c9b5090e2 Initial load
duke
parents:
diff changeset
   941
bool NativeInstruction::is_illegal() {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   942
  if (illegal_instruction_bits == 0) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   943
    return false;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   944
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   945
  return long_at(0) == illegal_instruction_bits;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   946
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   947
489c9b5090e2 Initial load
duke
parents:
diff changeset
   948
489c9b5090e2 Initial load
duke
parents:
diff changeset
   949
void NativeGeneralJump::verify() {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   950
  assert(((NativeInstruction *)this)->is_jump() ||
489c9b5090e2 Initial load
duke
parents:
diff changeset
   951
         ((NativeInstruction *)this)->is_cond_jump(), "not a general jump instruction");
489c9b5090e2 Initial load
duke
parents:
diff changeset
   952
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   953
489c9b5090e2 Initial load
duke
parents:
diff changeset
   954
489c9b5090e2 Initial load
duke
parents:
diff changeset
   955
void NativeGeneralJump::insert_unconditional(address code_pos, address entry) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   956
  Assembler::Condition condition = Assembler::always;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   957
  int x = Assembler::op2(Assembler::br_op2) | Assembler::annul(false) |
489c9b5090e2 Initial load
duke
parents:
diff changeset
   958
    Assembler::cond(condition) | Assembler::wdisp((intptr_t)entry, (intptr_t)code_pos, 22);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   959
  NativeGeneralJump* ni = (NativeGeneralJump*) nativeInstruction_at(code_pos);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   960
  ni->set_long_at(0, x);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   961
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   962
489c9b5090e2 Initial load
duke
parents:
diff changeset
   963
489c9b5090e2 Initial load
duke
parents:
diff changeset
   964
// MT-safe patching of a jmp instruction (and following word).
489c9b5090e2 Initial load
duke
parents:
diff changeset
   965
// First patches the second word, and then atomicly replaces
489c9b5090e2 Initial load
duke
parents:
diff changeset
   966
// the first word with the first new instruction word.
489c9b5090e2 Initial load
duke
parents:
diff changeset
   967
// Other processors might briefly see the old first word
489c9b5090e2 Initial load
duke
parents:
diff changeset
   968
// followed by the new second word.  This is OK if the old
489c9b5090e2 Initial load
duke
parents:
diff changeset
   969
// second word is harmless, and the new second word may be
489c9b5090e2 Initial load
duke
parents:
diff changeset
   970
// harmlessly executed in the delay slot of the call.
489c9b5090e2 Initial load
duke
parents:
diff changeset
   971
void NativeGeneralJump::replace_mt_safe(address instr_addr, address code_buffer) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   972
   assert(Patching_lock->is_locked() ||
489c9b5090e2 Initial load
duke
parents:
diff changeset
   973
         SafepointSynchronize::is_at_safepoint(), "concurrent code patching");
489c9b5090e2 Initial load
duke
parents:
diff changeset
   974
   assert (instr_addr != NULL, "illegal address for code patching");
489c9b5090e2 Initial load
duke
parents:
diff changeset
   975
   NativeGeneralJump* h_jump =  nativeGeneralJump_at (instr_addr); // checking that it is a call
489c9b5090e2 Initial load
duke
parents:
diff changeset
   976
   assert(NativeGeneralJump::instruction_size == 8, "wrong instruction size; must be 8");
489c9b5090e2 Initial load
duke
parents:
diff changeset
   977
   int i0 = ((int*)code_buffer)[0];
489c9b5090e2 Initial load
duke
parents:
diff changeset
   978
   int i1 = ((int*)code_buffer)[1];
489c9b5090e2 Initial load
duke
parents:
diff changeset
   979
   int* contention_addr = (int*) h_jump->addr_at(1*BytesPerInstWord);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   980
   assert(inv_op(*contention_addr) == Assembler::arith_op ||
489c9b5090e2 Initial load
duke
parents:
diff changeset
   981
          *contention_addr == nop_instruction() || !VM_Version::v9_instructions_work(),
489c9b5090e2 Initial load
duke
parents:
diff changeset
   982
          "must not interfere with original call");
489c9b5090e2 Initial load
duke
parents:
diff changeset
   983
   // The set_long_at calls do the ICacheInvalidate so we just need to do them in reverse order
489c9b5090e2 Initial load
duke
parents:
diff changeset
   984
   h_jump->set_long_at(1*BytesPerInstWord, i1);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   985
   h_jump->set_long_at(0*BytesPerInstWord, i0);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   986
   // NOTE:  It is possible that another thread T will execute
489c9b5090e2 Initial load
duke
parents:
diff changeset
   987
   // only the second patched word.
489c9b5090e2 Initial load
duke
parents:
diff changeset
   988
   // In other words, since the original instruction is this
489c9b5090e2 Initial load
duke
parents:
diff changeset
   989
   //    jmp patching_stub; nop                    (NativeGeneralJump)
489c9b5090e2 Initial load
duke
parents:
diff changeset
   990
   // and the new sequence from the buffer is this:
489c9b5090e2 Initial load
duke
parents:
diff changeset
   991
   //    sethi %hi(K), %r; add %r, %lo(K), %r      (NativeMovConstReg)
489c9b5090e2 Initial load
duke
parents:
diff changeset
   992
   // what T will execute is this:
489c9b5090e2 Initial load
duke
parents:
diff changeset
   993
   //    jmp patching_stub; add %r, %lo(K), %r
489c9b5090e2 Initial load
duke
parents:
diff changeset
   994
   // thereby putting garbage into %r before calling the patching stub.
489c9b5090e2 Initial load
duke
parents:
diff changeset
   995
   // This is OK, because the patching stub ignores the value of %r.
489c9b5090e2 Initial load
duke
parents:
diff changeset
   996
489c9b5090e2 Initial load
duke
parents:
diff changeset
   997
   // Make sure the first-patched instruction, which may co-exist
489c9b5090e2 Initial load
duke
parents:
diff changeset
   998
   // briefly with the call, will do something harmless.
489c9b5090e2 Initial load
duke
parents:
diff changeset
   999
   assert(inv_op(*contention_addr) == Assembler::arith_op ||
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1000
          *contention_addr == nop_instruction() || !VM_Version::v9_instructions_work(),
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1001
          "must not interfere with original call");
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1002
}