hotspot/src/cpu/x86/vm/c1_FrameMap_x86.cpp
author iveresov
Tue, 30 Nov 2010 23:23:40 -0800
changeset 7427 d7b79a367474
parent 7397 5b173b4ca846
child 13742 9180987e305d
permissions -rw-r--r--
6985015: C1 needs to support compressed oops Summary: This change implements compressed oops for C1 for x64 and sparc. The changes are mostly on the codegen level, with a few exceptions when we do access things outside of the heap that are uncompressed from the IR. Compressed oops are now also enabled with tiered. Reviewed-by: twisti, kvn, never, phh
Ignore whitespace changes - Everywhere: Within whitespace: At end of lines:
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
     1
/*
5702
jrose
parents: 5547 5687
diff changeset
     2
 * Copyright (c) 1999, 2010, Oracle and/or its affiliates. All rights reserved.
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
     3
 * DO NOT ALTER OR REMOVE COPYRIGHT NOTICES OR THIS FILE HEADER.
489c9b5090e2 Initial load
duke
parents:
diff changeset
     4
 *
489c9b5090e2 Initial load
duke
parents:
diff changeset
     5
 * This code is free software; you can redistribute it and/or modify it
489c9b5090e2 Initial load
duke
parents:
diff changeset
     6
 * under the terms of the GNU General Public License version 2 only, as
489c9b5090e2 Initial load
duke
parents:
diff changeset
     7
 * published by the Free Software Foundation.
489c9b5090e2 Initial load
duke
parents:
diff changeset
     8
 *
489c9b5090e2 Initial load
duke
parents:
diff changeset
     9
 * This code is distributed in the hope that it will be useful, but WITHOUT
489c9b5090e2 Initial load
duke
parents:
diff changeset
    10
 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
489c9b5090e2 Initial load
duke
parents:
diff changeset
    11
 * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License
489c9b5090e2 Initial load
duke
parents:
diff changeset
    12
 * version 2 for more details (a copy is included in the LICENSE file that
489c9b5090e2 Initial load
duke
parents:
diff changeset
    13
 * accompanied this code).
489c9b5090e2 Initial load
duke
parents:
diff changeset
    14
 *
489c9b5090e2 Initial load
duke
parents:
diff changeset
    15
 * You should have received a copy of the GNU General Public License version
489c9b5090e2 Initial load
duke
parents:
diff changeset
    16
 * 2 along with this work; if not, write to the Free Software Foundation,
489c9b5090e2 Initial load
duke
parents:
diff changeset
    17
 * Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA.
489c9b5090e2 Initial load
duke
parents:
diff changeset
    18
 *
5547
f4b087cbb361 6941466: Oracle rebranding changes for Hotspot repositories
trims
parents: 1217
diff changeset
    19
 * Please contact Oracle, 500 Oracle Parkway, Redwood Shores, CA 94065 USA
f4b087cbb361 6941466: Oracle rebranding changes for Hotspot repositories
trims
parents: 1217
diff changeset
    20
 * or visit www.oracle.com if you need additional information or have any
f4b087cbb361 6941466: Oracle rebranding changes for Hotspot repositories
trims
parents: 1217
diff changeset
    21
 * questions.
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
    22
 *
489c9b5090e2 Initial load
duke
parents:
diff changeset
    23
 */
489c9b5090e2 Initial load
duke
parents:
diff changeset
    24
7397
5b173b4ca846 6989984: Use standard include model for Hospot
stefank
parents: 5707
diff changeset
    25
#include "precompiled.hpp"
5b173b4ca846 6989984: Use standard include model for Hospot
stefank
parents: 5707
diff changeset
    26
#include "c1/c1_FrameMap.hpp"
5b173b4ca846 6989984: Use standard include model for Hospot
stefank
parents: 5707
diff changeset
    27
#include "c1/c1_LIR.hpp"
5b173b4ca846 6989984: Use standard include model for Hospot
stefank
parents: 5707
diff changeset
    28
#include "runtime/sharedRuntime.hpp"
5b173b4ca846 6989984: Use standard include model for Hospot
stefank
parents: 5707
diff changeset
    29
#include "vmreg_x86.inline.hpp"
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
    30
489c9b5090e2 Initial load
duke
parents:
diff changeset
    31
const int FrameMap::pd_c_runtime_reserved_arg_size = 0;
489c9b5090e2 Initial load
duke
parents:
diff changeset
    32
489c9b5090e2 Initial load
duke
parents:
diff changeset
    33
LIR_Opr FrameMap::map_to_opr(BasicType type, VMRegPair* reg, bool) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
    34
  LIR_Opr opr = LIR_OprFact::illegalOpr;
489c9b5090e2 Initial load
duke
parents:
diff changeset
    35
  VMReg r_1 = reg->first();
489c9b5090e2 Initial load
duke
parents:
diff changeset
    36
  VMReg r_2 = reg->second();
489c9b5090e2 Initial load
duke
parents:
diff changeset
    37
  if (r_1->is_stack()) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
    38
    // Convert stack slot to an SP offset
489c9b5090e2 Initial load
duke
parents:
diff changeset
    39
    // The calling convention does not count the SharedRuntime::out_preserve_stack_slots() value
489c9b5090e2 Initial load
duke
parents:
diff changeset
    40
    // so we must add it in here.
489c9b5090e2 Initial load
duke
parents:
diff changeset
    41
    int st_off = (r_1->reg2stack() + SharedRuntime::out_preserve_stack_slots()) * VMRegImpl::stack_slot_size;
489c9b5090e2 Initial load
duke
parents:
diff changeset
    42
    opr = LIR_OprFact::address(new LIR_Address(rsp_opr, st_off, type));
489c9b5090e2 Initial load
duke
parents:
diff changeset
    43
  } else if (r_1->is_Register()) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
    44
    Register reg = r_1->as_Register();
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 1
diff changeset
    45
    if (r_2->is_Register() && (type == T_LONG || type == T_DOUBLE)) {
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
    46
      Register reg2 = r_2->as_Register();
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 1
diff changeset
    47
#ifdef _LP64
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 1
diff changeset
    48
      assert(reg2 == reg, "must be same register");
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 1
diff changeset
    49
      opr = as_long_opr(reg);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 1
diff changeset
    50
#else
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
    51
      opr = as_long_opr(reg2, reg);
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 1
diff changeset
    52
#endif // _LP64
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 1
diff changeset
    53
    } else if (type == T_OBJECT || type == T_ARRAY) {
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
    54
      opr = as_oop_opr(reg);
489c9b5090e2 Initial load
duke
parents:
diff changeset
    55
    } else {
489c9b5090e2 Initial load
duke
parents:
diff changeset
    56
      opr = as_opr(reg);
489c9b5090e2 Initial load
duke
parents:
diff changeset
    57
    }
489c9b5090e2 Initial load
duke
parents:
diff changeset
    58
  } else if (r_1->is_FloatRegister()) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
    59
    assert(type == T_DOUBLE || type == T_FLOAT, "wrong type");
489c9b5090e2 Initial load
duke
parents:
diff changeset
    60
    int num = r_1->as_FloatRegister()->encoding();
489c9b5090e2 Initial load
duke
parents:
diff changeset
    61
    if (type == T_FLOAT) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
    62
      opr = LIR_OprFact::single_fpu(num);
489c9b5090e2 Initial load
duke
parents:
diff changeset
    63
    } else {
489c9b5090e2 Initial load
duke
parents:
diff changeset
    64
      opr = LIR_OprFact::double_fpu(num);
489c9b5090e2 Initial load
duke
parents:
diff changeset
    65
    }
489c9b5090e2 Initial load
duke
parents:
diff changeset
    66
  } else if (r_1->is_XMMRegister()) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
    67
    assert(type == T_DOUBLE || type == T_FLOAT, "wrong type");
489c9b5090e2 Initial load
duke
parents:
diff changeset
    68
    int num = r_1->as_XMMRegister()->encoding();
489c9b5090e2 Initial load
duke
parents:
diff changeset
    69
    if (type == T_FLOAT) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
    70
      opr = LIR_OprFact::single_xmm(num);
489c9b5090e2 Initial load
duke
parents:
diff changeset
    71
    } else {
489c9b5090e2 Initial load
duke
parents:
diff changeset
    72
      opr = LIR_OprFact::double_xmm(num);
489c9b5090e2 Initial load
duke
parents:
diff changeset
    73
    }
489c9b5090e2 Initial load
duke
parents:
diff changeset
    74
  } else {
489c9b5090e2 Initial load
duke
parents:
diff changeset
    75
    ShouldNotReachHere();
489c9b5090e2 Initial load
duke
parents:
diff changeset
    76
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
    77
  return opr;
489c9b5090e2 Initial load
duke
parents:
diff changeset
    78
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
    79
489c9b5090e2 Initial load
duke
parents:
diff changeset
    80
489c9b5090e2 Initial load
duke
parents:
diff changeset
    81
LIR_Opr FrameMap::rsi_opr;
489c9b5090e2 Initial load
duke
parents:
diff changeset
    82
LIR_Opr FrameMap::rdi_opr;
489c9b5090e2 Initial load
duke
parents:
diff changeset
    83
LIR_Opr FrameMap::rbx_opr;
489c9b5090e2 Initial load
duke
parents:
diff changeset
    84
LIR_Opr FrameMap::rax_opr;
489c9b5090e2 Initial load
duke
parents:
diff changeset
    85
LIR_Opr FrameMap::rdx_opr;
489c9b5090e2 Initial load
duke
parents:
diff changeset
    86
LIR_Opr FrameMap::rcx_opr;
489c9b5090e2 Initial load
duke
parents:
diff changeset
    87
LIR_Opr FrameMap::rsp_opr;
489c9b5090e2 Initial load
duke
parents:
diff changeset
    88
LIR_Opr FrameMap::rbp_opr;
489c9b5090e2 Initial load
duke
parents:
diff changeset
    89
489c9b5090e2 Initial load
duke
parents:
diff changeset
    90
LIR_Opr FrameMap::receiver_opr;
489c9b5090e2 Initial load
duke
parents:
diff changeset
    91
489c9b5090e2 Initial load
duke
parents:
diff changeset
    92
LIR_Opr FrameMap::rsi_oop_opr;
489c9b5090e2 Initial load
duke
parents:
diff changeset
    93
LIR_Opr FrameMap::rdi_oop_opr;
489c9b5090e2 Initial load
duke
parents:
diff changeset
    94
LIR_Opr FrameMap::rbx_oop_opr;
489c9b5090e2 Initial load
duke
parents:
diff changeset
    95
LIR_Opr FrameMap::rax_oop_opr;
489c9b5090e2 Initial load
duke
parents:
diff changeset
    96
LIR_Opr FrameMap::rdx_oop_opr;
489c9b5090e2 Initial load
duke
parents:
diff changeset
    97
LIR_Opr FrameMap::rcx_oop_opr;
489c9b5090e2 Initial load
duke
parents:
diff changeset
    98
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 1
diff changeset
    99
LIR_Opr FrameMap::long0_opr;
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 1
diff changeset
   100
LIR_Opr FrameMap::long1_opr;
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   101
LIR_Opr FrameMap::fpu0_float_opr;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   102
LIR_Opr FrameMap::fpu0_double_opr;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   103
LIR_Opr FrameMap::xmm0_float_opr;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   104
LIR_Opr FrameMap::xmm0_double_opr;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   105
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 1
diff changeset
   106
#ifdef _LP64
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 1
diff changeset
   107
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 1
diff changeset
   108
LIR_Opr  FrameMap::r8_opr;
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 1
diff changeset
   109
LIR_Opr  FrameMap::r9_opr;
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 1
diff changeset
   110
LIR_Opr FrameMap::r10_opr;
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 1
diff changeset
   111
LIR_Opr FrameMap::r11_opr;
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 1
diff changeset
   112
LIR_Opr FrameMap::r12_opr;
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 1
diff changeset
   113
LIR_Opr FrameMap::r13_opr;
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 1
diff changeset
   114
LIR_Opr FrameMap::r14_opr;
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 1
diff changeset
   115
LIR_Opr FrameMap::r15_opr;
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 1
diff changeset
   116
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 1
diff changeset
   117
// r10 and r15 can never contain oops since they aren't available to
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 1
diff changeset
   118
// the allocator
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 1
diff changeset
   119
LIR_Opr  FrameMap::r8_oop_opr;
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 1
diff changeset
   120
LIR_Opr  FrameMap::r9_oop_opr;
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 1
diff changeset
   121
LIR_Opr FrameMap::r11_oop_opr;
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 1
diff changeset
   122
LIR_Opr FrameMap::r12_oop_opr;
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 1
diff changeset
   123
LIR_Opr FrameMap::r13_oop_opr;
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 1
diff changeset
   124
LIR_Opr FrameMap::r14_oop_opr;
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 1
diff changeset
   125
#endif // _LP64
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 1
diff changeset
   126
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   127
LIR_Opr FrameMap::_caller_save_cpu_regs[] = { 0, };
489c9b5090e2 Initial load
duke
parents:
diff changeset
   128
LIR_Opr FrameMap::_caller_save_fpu_regs[] = { 0, };
489c9b5090e2 Initial load
duke
parents:
diff changeset
   129
LIR_Opr FrameMap::_caller_save_xmm_regs[] = { 0, };
489c9b5090e2 Initial load
duke
parents:
diff changeset
   130
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 1
diff changeset
   131
XMMRegister FrameMap::_xmm_regs [] = { 0, };
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   132
489c9b5090e2 Initial load
duke
parents:
diff changeset
   133
XMMRegister FrameMap::nr2xmmreg(int rnr) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   134
  assert(_init_done, "tables not initialized");
489c9b5090e2 Initial load
duke
parents:
diff changeset
   135
  return _xmm_regs[rnr];
489c9b5090e2 Initial load
duke
parents:
diff changeset
   136
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   137
489c9b5090e2 Initial load
duke
parents:
diff changeset
   138
//--------------------------------------------------------
489c9b5090e2 Initial load
duke
parents:
diff changeset
   139
//               FrameMap
489c9b5090e2 Initial load
duke
parents:
diff changeset
   140
//--------------------------------------------------------
489c9b5090e2 Initial load
duke
parents:
diff changeset
   141
5707
6c66849ed24e 6958292: C1: Enable parallel compilation
iveresov
parents: 5702
diff changeset
   142
void FrameMap::initialize() {
6c66849ed24e 6958292: C1: Enable parallel compilation
iveresov
parents: 5702
diff changeset
   143
  assert(!_init_done, "once");
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   144
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 1
diff changeset
   145
  assert(nof_cpu_regs == LP64_ONLY(16) NOT_LP64(8), "wrong number of CPU registers");
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 1
diff changeset
   146
  map_register(0, rsi);  rsi_opr = LIR_OprFact::single_cpu(0);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 1
diff changeset
   147
  map_register(1, rdi);  rdi_opr = LIR_OprFact::single_cpu(1);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 1
diff changeset
   148
  map_register(2, rbx);  rbx_opr = LIR_OprFact::single_cpu(2);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 1
diff changeset
   149
  map_register(3, rax);  rax_opr = LIR_OprFact::single_cpu(3);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 1
diff changeset
   150
  map_register(4, rdx);  rdx_opr = LIR_OprFact::single_cpu(4);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 1
diff changeset
   151
  map_register(5, rcx);  rcx_opr = LIR_OprFact::single_cpu(5);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   152
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 1
diff changeset
   153
#ifndef _LP64
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 1
diff changeset
   154
  // The unallocatable registers are at the end
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 1
diff changeset
   155
  map_register(6, rsp);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 1
diff changeset
   156
  map_register(7, rbp);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 1
diff changeset
   157
#else
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 1
diff changeset
   158
  map_register( 6, r8);    r8_opr = LIR_OprFact::single_cpu(6);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 1
diff changeset
   159
  map_register( 7, r9);    r9_opr = LIR_OprFact::single_cpu(7);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 1
diff changeset
   160
  map_register( 8, r11);  r11_opr = LIR_OprFact::single_cpu(8);
7427
d7b79a367474 6985015: C1 needs to support compressed oops
iveresov
parents: 7397
diff changeset
   161
  map_register( 9, r13);  r13_opr = LIR_OprFact::single_cpu(9);
d7b79a367474 6985015: C1 needs to support compressed oops
iveresov
parents: 7397
diff changeset
   162
  map_register(10, r14);  r14_opr = LIR_OprFact::single_cpu(10);
d7b79a367474 6985015: C1 needs to support compressed oops
iveresov
parents: 7397
diff changeset
   163
  // r12 is allocated conditionally. With compressed oops it holds
d7b79a367474 6985015: C1 needs to support compressed oops
iveresov
parents: 7397
diff changeset
   164
  // the heapbase value and is not visible to the allocator.
d7b79a367474 6985015: C1 needs to support compressed oops
iveresov
parents: 7397
diff changeset
   165
  map_register(11, r12);  r12_opr = LIR_OprFact::single_cpu(11);
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 1
diff changeset
   166
  // The unallocatable registers are at the end
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 1
diff changeset
   167
  map_register(12, r10);  r10_opr = LIR_OprFact::single_cpu(12);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 1
diff changeset
   168
  map_register(13, r15);  r15_opr = LIR_OprFact::single_cpu(13);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 1
diff changeset
   169
  map_register(14, rsp);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 1
diff changeset
   170
  map_register(15, rbp);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 1
diff changeset
   171
#endif // _LP64
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 1
diff changeset
   172
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 1
diff changeset
   173
#ifdef _LP64
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 1
diff changeset
   174
  long0_opr = LIR_OprFact::double_cpu(3 /*eax*/, 3 /*eax*/);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 1
diff changeset
   175
  long1_opr = LIR_OprFact::double_cpu(2 /*ebx*/, 2 /*ebx*/);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 1
diff changeset
   176
#else
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 1
diff changeset
   177
  long0_opr = LIR_OprFact::double_cpu(3 /*eax*/, 4 /*edx*/);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 1
diff changeset
   178
  long1_opr = LIR_OprFact::double_cpu(2 /*ebx*/, 5 /*ecx*/);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 1
diff changeset
   179
#endif // _LP64
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   180
  fpu0_float_opr   = LIR_OprFact::single_fpu(0);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   181
  fpu0_double_opr  = LIR_OprFact::double_fpu(0);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   182
  xmm0_float_opr   = LIR_OprFact::single_xmm(0);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   183
  xmm0_double_opr  = LIR_OprFact::double_xmm(0);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   184
489c9b5090e2 Initial load
duke
parents:
diff changeset
   185
  _caller_save_cpu_regs[0] = rsi_opr;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   186
  _caller_save_cpu_regs[1] = rdi_opr;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   187
  _caller_save_cpu_regs[2] = rbx_opr;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   188
  _caller_save_cpu_regs[3] = rax_opr;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   189
  _caller_save_cpu_regs[4] = rdx_opr;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   190
  _caller_save_cpu_regs[5] = rcx_opr;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   191
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 1
diff changeset
   192
#ifdef _LP64
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 1
diff changeset
   193
  _caller_save_cpu_regs[6]  = r8_opr;
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 1
diff changeset
   194
  _caller_save_cpu_regs[7]  = r9_opr;
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 1
diff changeset
   195
  _caller_save_cpu_regs[8]  = r11_opr;
7427
d7b79a367474 6985015: C1 needs to support compressed oops
iveresov
parents: 7397
diff changeset
   196
  _caller_save_cpu_regs[9]  = r13_opr;
d7b79a367474 6985015: C1 needs to support compressed oops
iveresov
parents: 7397
diff changeset
   197
  _caller_save_cpu_regs[10] = r14_opr;
d7b79a367474 6985015: C1 needs to support compressed oops
iveresov
parents: 7397
diff changeset
   198
  _caller_save_cpu_regs[11] = r12_opr;
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 1
diff changeset
   199
#endif // _LP64
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 1
diff changeset
   200
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   201
489c9b5090e2 Initial load
duke
parents:
diff changeset
   202
  _xmm_regs[0] = xmm0;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   203
  _xmm_regs[1] = xmm1;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   204
  _xmm_regs[2] = xmm2;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   205
  _xmm_regs[3] = xmm3;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   206
  _xmm_regs[4] = xmm4;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   207
  _xmm_regs[5] = xmm5;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   208
  _xmm_regs[6] = xmm6;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   209
  _xmm_regs[7] = xmm7;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   210
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 1
diff changeset
   211
#ifdef _LP64
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 1
diff changeset
   212
  _xmm_regs[8]   = xmm8;
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 1
diff changeset
   213
  _xmm_regs[9]   = xmm9;
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 1
diff changeset
   214
  _xmm_regs[10]  = xmm10;
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 1
diff changeset
   215
  _xmm_regs[11]  = xmm11;
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 1
diff changeset
   216
  _xmm_regs[12]  = xmm12;
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 1
diff changeset
   217
  _xmm_regs[13]  = xmm13;
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 1
diff changeset
   218
  _xmm_regs[14]  = xmm14;
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 1
diff changeset
   219
  _xmm_regs[15]  = xmm15;
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 1
diff changeset
   220
#endif // _LP64
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 1
diff changeset
   221
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   222
  for (int i = 0; i < 8; i++) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   223
    _caller_save_fpu_regs[i] = LIR_OprFact::single_fpu(i);
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 1
diff changeset
   224
  }
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 1
diff changeset
   225
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 1
diff changeset
   226
  for (int i = 0; i < nof_caller_save_xmm_regs ; i++) {
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   227
    _caller_save_xmm_regs[i] = LIR_OprFact::single_xmm(i);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   228
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   229
489c9b5090e2 Initial load
duke
parents:
diff changeset
   230
  _init_done = true;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   231
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 1
diff changeset
   232
  rsi_oop_opr = as_oop_opr(rsi);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 1
diff changeset
   233
  rdi_oop_opr = as_oop_opr(rdi);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 1
diff changeset
   234
  rbx_oop_opr = as_oop_opr(rbx);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 1
diff changeset
   235
  rax_oop_opr = as_oop_opr(rax);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 1
diff changeset
   236
  rdx_oop_opr = as_oop_opr(rdx);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 1
diff changeset
   237
  rcx_oop_opr = as_oop_opr(rcx);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 1
diff changeset
   238
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 1
diff changeset
   239
  rsp_opr = as_pointer_opr(rsp);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 1
diff changeset
   240
  rbp_opr = as_pointer_opr(rbp);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 1
diff changeset
   241
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 1
diff changeset
   242
#ifdef _LP64
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 1
diff changeset
   243
  r8_oop_opr = as_oop_opr(r8);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 1
diff changeset
   244
  r9_oop_opr = as_oop_opr(r9);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 1
diff changeset
   245
  r11_oop_opr = as_oop_opr(r11);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 1
diff changeset
   246
  r12_oop_opr = as_oop_opr(r12);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 1
diff changeset
   247
  r13_oop_opr = as_oop_opr(r13);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 1
diff changeset
   248
  r14_oop_opr = as_oop_opr(r14);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 1
diff changeset
   249
#endif // _LP64
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 1
diff changeset
   250
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   251
  VMRegPair regs;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   252
  BasicType sig_bt = T_OBJECT;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   253
  SharedRuntime::java_calling_convention(&sig_bt, &regs, 1, true);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   254
  receiver_opr = as_oop_opr(regs.first()->as_Register());
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 1
diff changeset
   255
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   256
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   257
489c9b5090e2 Initial load
duke
parents:
diff changeset
   258
489c9b5090e2 Initial load
duke
parents:
diff changeset
   259
Address FrameMap::make_new_address(ByteSize sp_offset) const {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   260
  // for rbp, based address use this:
489c9b5090e2 Initial load
duke
parents:
diff changeset
   261
  // return Address(rbp, in_bytes(sp_offset) - (framesize() - 2) * 4);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   262
  return Address(rsp, in_bytes(sp_offset));
489c9b5090e2 Initial load
duke
parents:
diff changeset
   263
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   264
489c9b5090e2 Initial load
duke
parents:
diff changeset
   265
489c9b5090e2 Initial load
duke
parents:
diff changeset
   266
// ----------------mapping-----------------------
489c9b5090e2 Initial load
duke
parents:
diff changeset
   267
// all mapping is based on rbp, addressing, except for simple leaf methods where we access
489c9b5090e2 Initial load
duke
parents:
diff changeset
   268
// the locals rsp based (and no frame is built)
489c9b5090e2 Initial load
duke
parents:
diff changeset
   269
489c9b5090e2 Initial load
duke
parents:
diff changeset
   270
489c9b5090e2 Initial load
duke
parents:
diff changeset
   271
// Frame for simple leaf methods (quick entries)
489c9b5090e2 Initial load
duke
parents:
diff changeset
   272
//
489c9b5090e2 Initial load
duke
parents:
diff changeset
   273
//   +----------+
489c9b5090e2 Initial load
duke
parents:
diff changeset
   274
//   | ret addr |   <- TOS
489c9b5090e2 Initial load
duke
parents:
diff changeset
   275
//   +----------+
489c9b5090e2 Initial load
duke
parents:
diff changeset
   276
//   | args     |
489c9b5090e2 Initial load
duke
parents:
diff changeset
   277
//   | ......   |
489c9b5090e2 Initial load
duke
parents:
diff changeset
   278
489c9b5090e2 Initial load
duke
parents:
diff changeset
   279
// Frame for standard methods
489c9b5090e2 Initial load
duke
parents:
diff changeset
   280
//
489c9b5090e2 Initial load
duke
parents:
diff changeset
   281
//   | .........|  <- TOS
489c9b5090e2 Initial load
duke
parents:
diff changeset
   282
//   | locals   |
489c9b5090e2 Initial load
duke
parents:
diff changeset
   283
//   +----------+
489c9b5090e2 Initial load
duke
parents:
diff changeset
   284
//   | old rbp,  |  <- EBP
489c9b5090e2 Initial load
duke
parents:
diff changeset
   285
//   +----------+
489c9b5090e2 Initial load
duke
parents:
diff changeset
   286
//   | ret addr |
489c9b5090e2 Initial load
duke
parents:
diff changeset
   287
//   +----------+
489c9b5090e2 Initial load
duke
parents:
diff changeset
   288
//   |  args    |
489c9b5090e2 Initial load
duke
parents:
diff changeset
   289
//   | .........|
489c9b5090e2 Initial load
duke
parents:
diff changeset
   290
489c9b5090e2 Initial load
duke
parents:
diff changeset
   291
489c9b5090e2 Initial load
duke
parents:
diff changeset
   292
// For OopMaps, map a local variable or spill index to an VMRegImpl name.
489c9b5090e2 Initial load
duke
parents:
diff changeset
   293
// This is the offset from sp() in the frame of the slot for the index,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   294
// skewed by VMRegImpl::stack0 to indicate a stack location (vs.a register.)
489c9b5090e2 Initial load
duke
parents:
diff changeset
   295
//
489c9b5090e2 Initial load
duke
parents:
diff changeset
   296
//           framesize +
489c9b5090e2 Initial load
duke
parents:
diff changeset
   297
//           stack0         stack0          0  <- VMReg
489c9b5090e2 Initial load
duke
parents:
diff changeset
   298
//             |              | <registers> |
489c9b5090e2 Initial load
duke
parents:
diff changeset
   299
//  ...........|..............|.............|
489c9b5090e2 Initial load
duke
parents:
diff changeset
   300
//      0 1 2 3 x x 4 5 6 ... |                <- local indices
489c9b5090e2 Initial load
duke
parents:
diff changeset
   301
//      ^           ^        sp()                 ( x x indicate link
489c9b5090e2 Initial load
duke
parents:
diff changeset
   302
//      |           |                               and return addr)
489c9b5090e2 Initial load
duke
parents:
diff changeset
   303
//  arguments   non-argument locals
489c9b5090e2 Initial load
duke
parents:
diff changeset
   304
489c9b5090e2 Initial load
duke
parents:
diff changeset
   305
489c9b5090e2 Initial load
duke
parents:
diff changeset
   306
VMReg FrameMap::fpu_regname (int n) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   307
  // Return the OptoReg name for the fpu stack slot "n"
489c9b5090e2 Initial load
duke
parents:
diff changeset
   308
  // A spilled fpu stack slot comprises to two single-word OptoReg's.
489c9b5090e2 Initial load
duke
parents:
diff changeset
   309
  return as_FloatRegister(n)->as_VMReg();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   310
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   311
489c9b5090e2 Initial load
duke
parents:
diff changeset
   312
LIR_Opr FrameMap::stack_pointer() {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   313
  return FrameMap::rsp_opr;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   314
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   315
489c9b5090e2 Initial load
duke
parents:
diff changeset
   316
5687
b862d1f189bd 6930772: JSR 292 needs to support SPARC C1
twisti
parents: 1217
diff changeset
   317
// JSR 292
b862d1f189bd 6930772: JSR 292 needs to support SPARC C1
twisti
parents: 1217
diff changeset
   318
LIR_Opr FrameMap::method_handle_invoke_SP_save_opr() {
b862d1f189bd 6930772: JSR 292 needs to support SPARC C1
twisti
parents: 1217
diff changeset
   319
  assert(rbp == rbp_mh_SP_save, "must be same register");
b862d1f189bd 6930772: JSR 292 needs to support SPARC C1
twisti
parents: 1217
diff changeset
   320
  return rbp_opr;
b862d1f189bd 6930772: JSR 292 needs to support SPARC C1
twisti
parents: 1217
diff changeset
   321
}
b862d1f189bd 6930772: JSR 292 needs to support SPARC C1
twisti
parents: 1217
diff changeset
   322
b862d1f189bd 6930772: JSR 292 needs to support SPARC C1
twisti
parents: 1217
diff changeset
   323
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   324
bool FrameMap::validate_frame() {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   325
  return true;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   326
}