hotspot/src/cpu/sparc/vm/assembler_sparc.inline.hpp
author coleenp
Sat, 01 Sep 2012 13:25:18 -0400
changeset 13728 882756847a04
parent 11637 030466036615
child 13886 8d82c4dfa722
permissions -rw-r--r--
6964458: Reimplement class meta-data storage to use native memory Summary: Remove PermGen, allocate meta-data in metaspace linked to class loaders, rewrite GC walking, rewrite and rename metadata to be C++ classes Reviewed-by: jmasa, stefank, never, coleenp, kvn, brutisso, mgerdin, dholmes, jrose, twisti, roland Contributed-by: jmasa <jon.masamitsu@oracle.com>, stefank <stefan.karlsson@oracle.com>, mgerdin <mikael.gerdin@oracle.com>, never <tom.rodriguez@oracle.com>
Ignore whitespace changes - Everywhere: Within whitespace: At end of lines:
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
     1
/*
11637
030466036615 7013347: allow crypto functions to be called inline to enhance performance
never
parents: 10983
diff changeset
     2
 * Copyright (c) 1997, 2012, Oracle and/or its affiliates. All rights reserved.
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
     3
 * DO NOT ALTER OR REMOVE COPYRIGHT NOTICES OR THIS FILE HEADER.
489c9b5090e2 Initial load
duke
parents:
diff changeset
     4
 *
489c9b5090e2 Initial load
duke
parents:
diff changeset
     5
 * This code is free software; you can redistribute it and/or modify it
489c9b5090e2 Initial load
duke
parents:
diff changeset
     6
 * under the terms of the GNU General Public License version 2 only, as
489c9b5090e2 Initial load
duke
parents:
diff changeset
     7
 * published by the Free Software Foundation.
489c9b5090e2 Initial load
duke
parents:
diff changeset
     8
 *
489c9b5090e2 Initial load
duke
parents:
diff changeset
     9
 * This code is distributed in the hope that it will be useful, but WITHOUT
489c9b5090e2 Initial load
duke
parents:
diff changeset
    10
 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
489c9b5090e2 Initial load
duke
parents:
diff changeset
    11
 * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License
489c9b5090e2 Initial load
duke
parents:
diff changeset
    12
 * version 2 for more details (a copy is included in the LICENSE file that
489c9b5090e2 Initial load
duke
parents:
diff changeset
    13
 * accompanied this code).
489c9b5090e2 Initial load
duke
parents:
diff changeset
    14
 *
489c9b5090e2 Initial load
duke
parents:
diff changeset
    15
 * You should have received a copy of the GNU General Public License version
489c9b5090e2 Initial load
duke
parents:
diff changeset
    16
 * 2 along with this work; if not, write to the Free Software Foundation,
489c9b5090e2 Initial load
duke
parents:
diff changeset
    17
 * Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA.
489c9b5090e2 Initial load
duke
parents:
diff changeset
    18
 *
5547
f4b087cbb361 6941466: Oracle rebranding changes for Hotspot repositories
trims
parents: 5542
diff changeset
    19
 * Please contact Oracle, 500 Oracle Parkway, Redwood Shores, CA 94065 USA
f4b087cbb361 6941466: Oracle rebranding changes for Hotspot repositories
trims
parents: 5542
diff changeset
    20
 * or visit www.oracle.com if you need additional information or have any
f4b087cbb361 6941466: Oracle rebranding changes for Hotspot repositories
trims
parents: 5542
diff changeset
    21
 * questions.
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
    22
 *
489c9b5090e2 Initial load
duke
parents:
diff changeset
    23
 */
489c9b5090e2 Initial load
duke
parents:
diff changeset
    24
7397
5b173b4ca846 6989984: Use standard include model for Hospot
stefank
parents: 7112
diff changeset
    25
#ifndef CPU_SPARC_VM_ASSEMBLER_SPARC_INLINE_HPP
5b173b4ca846 6989984: Use standard include model for Hospot
stefank
parents: 7112
diff changeset
    26
#define CPU_SPARC_VM_ASSEMBLER_SPARC_INLINE_HPP
5b173b4ca846 6989984: Use standard include model for Hospot
stefank
parents: 7112
diff changeset
    27
5b173b4ca846 6989984: Use standard include model for Hospot
stefank
parents: 7112
diff changeset
    28
#include "asm/assembler.inline.hpp"
5b173b4ca846 6989984: Use standard include model for Hospot
stefank
parents: 7112
diff changeset
    29
#include "asm/codeBuffer.hpp"
5b173b4ca846 6989984: Use standard include model for Hospot
stefank
parents: 7112
diff changeset
    30
#include "code/codeCache.hpp"
5b173b4ca846 6989984: Use standard include model for Hospot
stefank
parents: 7112
diff changeset
    31
#include "runtime/handles.inline.hpp"
5b173b4ca846 6989984: Use standard include model for Hospot
stefank
parents: 7112
diff changeset
    32
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
    33
inline void MacroAssembler::pd_patch_instruction(address branch, address target) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
    34
  jint& stub_inst = *(jint*) branch;
489c9b5090e2 Initial load
duke
parents:
diff changeset
    35
  stub_inst = patched_branch(target - branch, stub_inst, 0);
489c9b5090e2 Initial load
duke
parents:
diff changeset
    36
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
    37
489c9b5090e2 Initial load
duke
parents:
diff changeset
    38
#ifndef PRODUCT
489c9b5090e2 Initial load
duke
parents:
diff changeset
    39
inline void MacroAssembler::pd_print_patched_instruction(address branch) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
    40
  jint stub_inst = *(jint*) branch;
489c9b5090e2 Initial load
duke
parents:
diff changeset
    41
  print_instruction(stub_inst);
489c9b5090e2 Initial load
duke
parents:
diff changeset
    42
  ::tty->print("%s", " (unresolved)");
489c9b5090e2 Initial load
duke
parents:
diff changeset
    43
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
    44
#endif // PRODUCT
489c9b5090e2 Initial load
duke
parents:
diff changeset
    45
489c9b5090e2 Initial load
duke
parents:
diff changeset
    46
inline bool Address::is_simm13(int offset) { return Assembler::is_simm13(disp() + offset); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
    47
489c9b5090e2 Initial load
duke
parents:
diff changeset
    48
2571
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
    49
inline int AddressLiteral::low10() const {
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
    50
  return Assembler::low10(value());
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
    51
}
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
    52
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
    53
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
    54
// inlines for SPARC assembler -- dmu 5/97
489c9b5090e2 Initial load
duke
parents:
diff changeset
    55
489c9b5090e2 Initial load
duke
parents:
diff changeset
    56
inline void Assembler::check_delay() {
489c9b5090e2 Initial load
duke
parents:
diff changeset
    57
# ifdef CHECK_DELAY
489c9b5090e2 Initial load
duke
parents:
diff changeset
    58
  guarantee( delay_state != at_delay_slot, "must say delayed() when filling delay slot");
489c9b5090e2 Initial load
duke
parents:
diff changeset
    59
  delay_state = no_delay;
489c9b5090e2 Initial load
duke
parents:
diff changeset
    60
# endif
489c9b5090e2 Initial load
duke
parents:
diff changeset
    61
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
    62
489c9b5090e2 Initial load
duke
parents:
diff changeset
    63
inline void Assembler::emit_long(int x) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
    64
  check_delay();
489c9b5090e2 Initial load
duke
parents:
diff changeset
    65
  AbstractAssembler::emit_long(x);
489c9b5090e2 Initial load
duke
parents:
diff changeset
    66
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
    67
489c9b5090e2 Initial load
duke
parents:
diff changeset
    68
inline void Assembler::emit_data(int x, relocInfo::relocType rtype) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
    69
  relocate(rtype);
489c9b5090e2 Initial load
duke
parents:
diff changeset
    70
  emit_long(x);
489c9b5090e2 Initial load
duke
parents:
diff changeset
    71
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
    72
489c9b5090e2 Initial load
duke
parents:
diff changeset
    73
inline void Assembler::emit_data(int x, RelocationHolder const& rspec) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
    74
  relocate(rspec);
489c9b5090e2 Initial load
duke
parents:
diff changeset
    75
  emit_long(x);
489c9b5090e2 Initial load
duke
parents:
diff changeset
    76
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
    77
489c9b5090e2 Initial load
duke
parents:
diff changeset
    78
2571
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
    79
inline void Assembler::add(Register s1, Register s2, Register d )                             { emit_long( op(arith_op) | rd(d) | op3(add_op3) | rs1(s1) | rs2(s2) ); }
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
    80
inline void Assembler::add(Register s1, int simm13a, Register d, relocInfo::relocType rtype ) { emit_data( op(arith_op) | rd(d) | op3(add_op3) | rs1(s1) | immed(true) | simm(simm13a, 13), rtype ); }
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
    81
inline void Assembler::add(Register s1, int simm13a, Register d, RelocationHolder const& rspec ) { emit_data( op(arith_op) | rd(d) | op3(add_op3) | rs1(s1) | immed(true) | simm(simm13a, 13), rspec ); }
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
    82
10252
0981ce1c3eef 7063628: Use cbcond on T4
kvn
parents: 9976
diff changeset
    83
inline void Assembler::bpr( RCondition c, bool a, Predict p, Register s1, address d, relocInfo::relocType rt ) { v9_only();  cti();  emit_data( op(branch_op) | annul(a) | cond(c) | op2(bpr_op2) | wdisp16(intptr_t(d), intptr_t(pc())) | predict(p) | rs1(s1), rt);  has_delay_slot(); }
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
    84
inline void Assembler::bpr( RCondition c, bool a, Predict p, Register s1, Label& L) { bpr( c, a, p, s1, target(L)); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
    85
10252
0981ce1c3eef 7063628: Use cbcond on T4
kvn
parents: 9976
diff changeset
    86
inline void Assembler::fb( Condition c, bool a, address d, relocInfo::relocType rt ) { v9_dep();  cti();  emit_data( op(branch_op) | annul(a) | cond(c) | op2(fb_op2) | wdisp(intptr_t(d), intptr_t(pc()), 22), rt);  has_delay_slot(); }
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
    87
inline void Assembler::fb( Condition c, bool a, Label& L ) { fb(c, a, target(L)); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
    88
10252
0981ce1c3eef 7063628: Use cbcond on T4
kvn
parents: 9976
diff changeset
    89
inline void Assembler::fbp( Condition c, bool a, CC cc, Predict p, address d, relocInfo::relocType rt ) { v9_only();  cti();  emit_data( op(branch_op) | annul(a) | cond(c) | op2(fbp_op2) | branchcc(cc) | predict(p) | wdisp(intptr_t(d), intptr_t(pc()), 19), rt);  has_delay_slot(); }
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
    90
inline void Assembler::fbp( Condition c, bool a, CC cc, Predict p, Label& L ) { fbp(c, a, cc, p, target(L)); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
    91
10252
0981ce1c3eef 7063628: Use cbcond on T4
kvn
parents: 9976
diff changeset
    92
inline void Assembler::cb( Condition c, bool a, address d, relocInfo::relocType rt ) { v8_only();  cti();  emit_data( op(branch_op) | annul(a) | cond(c) | op2(cb_op2) | wdisp(intptr_t(d), intptr_t(pc()), 22), rt);  has_delay_slot(); }
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
    93
inline void Assembler::cb( Condition c, bool a, Label& L ) { cb(c, a, target(L)); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
    94
10252
0981ce1c3eef 7063628: Use cbcond on T4
kvn
parents: 9976
diff changeset
    95
inline void Assembler::br( Condition c, bool a, address d, relocInfo::relocType rt ) { v9_dep();  cti();   emit_data( op(branch_op) | annul(a) | cond(c) | op2(br_op2) | wdisp(intptr_t(d), intptr_t(pc()), 22), rt);  has_delay_slot(); }
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
    96
inline void Assembler::br( Condition c, bool a, Label& L ) { br(c, a, target(L)); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
    97
10252
0981ce1c3eef 7063628: Use cbcond on T4
kvn
parents: 9976
diff changeset
    98
inline void Assembler::bp( Condition c, bool a, CC cc, Predict p, address d, relocInfo::relocType rt ) { v9_only();  cti();  emit_data( op(branch_op) | annul(a) | cond(c) | op2(bp_op2) | branchcc(cc) | predict(p) | wdisp(intptr_t(d), intptr_t(pc()), 19), rt);  has_delay_slot(); }
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
    99
inline void Assembler::bp( Condition c, bool a, CC cc, Predict p, Label& L ) { bp(c, a, cc, p, target(L)); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   100
10252
0981ce1c3eef 7063628: Use cbcond on T4
kvn
parents: 9976
diff changeset
   101
// compare and branch
0981ce1c3eef 7063628: Use cbcond on T4
kvn
parents: 9976
diff changeset
   102
inline void Assembler::cbcond(Condition c, CC cc, Register s1, Register s2, Label& L) { cti();  no_cbcond_before();  emit_data(op(branch_op) | cond_cbcond(c) | op2(bpr_op2) | branchcc(cc) | wdisp10(intptr_t(target(L)), intptr_t(pc())) | rs1(s1) | rs2(s2)); }
0981ce1c3eef 7063628: Use cbcond on T4
kvn
parents: 9976
diff changeset
   103
inline void Assembler::cbcond(Condition c, CC cc, Register s1, int simm5, Label& L)   { cti();  no_cbcond_before();  emit_data(op(branch_op) | cond_cbcond(c) | op2(bpr_op2) | branchcc(cc) | wdisp10(intptr_t(target(L)), intptr_t(pc())) | rs1(s1) | immed(true) | simm(simm5, 5)); }
0981ce1c3eef 7063628: Use cbcond on T4
kvn
parents: 9976
diff changeset
   104
0981ce1c3eef 7063628: Use cbcond on T4
kvn
parents: 9976
diff changeset
   105
inline void Assembler::call( address d,  relocInfo::relocType rt ) { cti();  emit_data( op(call_op) | wdisp(intptr_t(d), intptr_t(pc()), 30), rt);  has_delay_slot(); assert(rt != relocInfo::virtual_call_type, "must use virtual_call_Relocation::spec"); }
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   106
inline void Assembler::call( Label& L,   relocInfo::relocType rt ) { call( target(L), rt); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   107
489c9b5090e2 Initial load
duke
parents:
diff changeset
   108
inline void Assembler::flush( Register s1, Register s2) { emit_long( op(arith_op) | op3(flush_op3) | rs1(s1) | rs2(s2)); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   109
inline void Assembler::flush( Register s1, int simm13a) { emit_data( op(arith_op) | op3(flush_op3) | rs1(s1) | immed(true) | simm(simm13a, 13)); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   110
10252
0981ce1c3eef 7063628: Use cbcond on T4
kvn
parents: 9976
diff changeset
   111
inline void Assembler::jmpl( Register s1, Register s2, Register d ) { cti();  emit_long( op(arith_op) | rd(d) | op3(jmpl_op3) | rs1(s1) | rs2(s2));  has_delay_slot(); }
0981ce1c3eef 7063628: Use cbcond on T4
kvn
parents: 9976
diff changeset
   112
inline void Assembler::jmpl( Register s1, int simm13a, Register d, RelocationHolder const& rspec ) { cti();  emit_data( op(arith_op) | rd(d) | op3(jmpl_op3) | rs1(s1) | immed(true) | simm(simm13a, 13), rspec);  has_delay_slot(); }
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   113
4009
8731c367fa98 6879902: CTW failure jdk6_18/hotspot/src/cpu/sparc/vm/assembler_sparc.hpp:845
twisti
parents: 2571
diff changeset
   114
inline void Assembler::ldf(FloatRegisterImpl::Width w, Register s1, RegisterOrConstant s2, FloatRegister d) {
8731c367fa98 6879902: CTW failure jdk6_18/hotspot/src/cpu/sparc/vm/assembler_sparc.hpp:845
twisti
parents: 2571
diff changeset
   115
  if (s2.is_register()) ldf(w, s1, s2.as_register(), d);
8731c367fa98 6879902: CTW failure jdk6_18/hotspot/src/cpu/sparc/vm/assembler_sparc.hpp:845
twisti
parents: 2571
diff changeset
   116
  else                  ldf(w, s1, s2.as_constant(), d);
8731c367fa98 6879902: CTW failure jdk6_18/hotspot/src/cpu/sparc/vm/assembler_sparc.hpp:845
twisti
parents: 2571
diff changeset
   117
}
8731c367fa98 6879902: CTW failure jdk6_18/hotspot/src/cpu/sparc/vm/assembler_sparc.hpp:845
twisti
parents: 2571
diff changeset
   118
2571
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   119
inline void Assembler::ldf(FloatRegisterImpl::Width w, Register s1, Register s2, FloatRegister d) { emit_long( op(ldst_op) | fd(d, w) | alt_op3(ldf_op3, w) | rs1(s1) | rs2(s2) ); }
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   120
inline void Assembler::ldf(FloatRegisterImpl::Width w, Register s1, int simm13a, FloatRegister d, RelocationHolder const& rspec) { emit_data( op(ldst_op) | fd(d, w) | alt_op3(ldf_op3, w) | rs1(s1) | immed(true) | simm(simm13a, 13), rspec); }
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   121
2571
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   122
inline void Assembler::ldf(FloatRegisterImpl::Width w, const Address& a, FloatRegister d, int offset) { relocate(a.rspec(offset)); ldf( w, a.base(), a.disp() + offset, d); }
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   123
489c9b5090e2 Initial load
duke
parents:
diff changeset
   124
inline void Assembler::ldfsr(  Register s1, Register s2) { v9_dep();   emit_long( op(ldst_op) |             op3(ldfsr_op3) | rs1(s1) | rs2(s2) ); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   125
inline void Assembler::ldfsr(  Register s1, int simm13a) { v9_dep();   emit_data( op(ldst_op) |             op3(ldfsr_op3) | rs1(s1) | immed(true) | simm(simm13a, 13)); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   126
inline void Assembler::ldxfsr( Register s1, Register s2) { v9_only();  emit_long( op(ldst_op) | rd(G1)    | op3(ldfsr_op3) | rs1(s1) | rs2(s2) ); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   127
inline void Assembler::ldxfsr( Register s1, int simm13a) { v9_only();  emit_data( op(ldst_op) | rd(G1)    | op3(ldfsr_op3) | rs1(s1) | immed(true) | simm(simm13a, 13)); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   128
489c9b5090e2 Initial load
duke
parents:
diff changeset
   129
inline void Assembler::ldc(   Register s1, Register s2, int crd) { v8_only();  emit_long( op(ldst_op) | fcn(crd) | op3(ldc_op3  ) | rs1(s1) | rs2(s2) ); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   130
inline void Assembler::ldc(   Register s1, int simm13a, int crd) { v8_only();  emit_data( op(ldst_op) | fcn(crd) | op3(ldc_op3  ) | rs1(s1) | immed(true) | simm(simm13a, 13)); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   131
inline void Assembler::lddc(  Register s1, Register s2, int crd) { v8_only();  emit_long( op(ldst_op) | fcn(crd) | op3(lddc_op3 ) | rs1(s1) | rs2(s2) ); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   132
inline void Assembler::lddc(  Register s1, int simm13a, int crd) { v8_only();  emit_data( op(ldst_op) | fcn(crd) | op3(lddc_op3 ) | rs1(s1) | immed(true) | simm(simm13a, 13)); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   133
inline void Assembler::ldcsr( Register s1, Register s2, int crd) { v8_only();  emit_long( op(ldst_op) | fcn(crd) | op3(ldcsr_op3) | rs1(s1) | rs2(s2) ); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   134
inline void Assembler::ldcsr( Register s1, int simm13a, int crd) { v8_only();  emit_data( op(ldst_op) | fcn(crd) | op3(ldcsr_op3) | rs1(s1) | immed(true) | simm(simm13a, 13)); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   135
489c9b5090e2 Initial load
duke
parents:
diff changeset
   136
inline void Assembler::ldsb(  Register s1, Register s2, Register d) { emit_long( op(ldst_op) | rd(d) | op3(ldsb_op3) | rs1(s1) | rs2(s2) ); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   137
inline void Assembler::ldsb(  Register s1, int simm13a, Register d) { emit_data( op(ldst_op) | rd(d) | op3(ldsb_op3) | rs1(s1) | immed(true) | simm(simm13a, 13)); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   138
489c9b5090e2 Initial load
duke
parents:
diff changeset
   139
inline void Assembler::ldsh(  Register s1, Register s2, Register d) { emit_long( op(ldst_op) | rd(d) | op3(ldsh_op3) | rs1(s1) | rs2(s2) ); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   140
inline void Assembler::ldsh(  Register s1, int simm13a, Register d) { emit_data( op(ldst_op) | rd(d) | op3(ldsh_op3) | rs1(s1) | immed(true) | simm(simm13a, 13)); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   141
inline void Assembler::ldsw(  Register s1, Register s2, Register d) { emit_long( op(ldst_op) | rd(d) | op3(ldsw_op3) | rs1(s1) | rs2(s2) ); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   142
inline void Assembler::ldsw(  Register s1, int simm13a, Register d) { emit_data( op(ldst_op) | rd(d) | op3(ldsw_op3) | rs1(s1) | immed(true) | simm(simm13a, 13)); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   143
inline void Assembler::ldub(  Register s1, Register s2, Register d) { emit_long( op(ldst_op) | rd(d) | op3(ldub_op3) | rs1(s1) | rs2(s2) ); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   144
inline void Assembler::ldub(  Register s1, int simm13a, Register d) { emit_data( op(ldst_op) | rd(d) | op3(ldub_op3) | rs1(s1) | immed(true) | simm(simm13a, 13)); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   145
inline void Assembler::lduh(  Register s1, Register s2, Register d) { emit_long( op(ldst_op) | rd(d) | op3(lduh_op3) | rs1(s1) | rs2(s2) ); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   146
inline void Assembler::lduh(  Register s1, int simm13a, Register d) { emit_data( op(ldst_op) | rd(d) | op3(lduh_op3) | rs1(s1) | immed(true) | simm(simm13a, 13)); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   147
inline void Assembler::lduw(  Register s1, Register s2, Register d) { emit_long( op(ldst_op) | rd(d) | op3(lduw_op3) | rs1(s1) | rs2(s2) ); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   148
inline void Assembler::lduw(  Register s1, int simm13a, Register d) { emit_data( op(ldst_op) | rd(d) | op3(lduw_op3) | rs1(s1) | immed(true) | simm(simm13a, 13)); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   149
489c9b5090e2 Initial load
duke
parents:
diff changeset
   150
inline void Assembler::ldx(   Register s1, Register s2, Register d) { v9_only();  emit_long( op(ldst_op) | rd(d) | op3(ldx_op3) | rs1(s1) | rs2(s2) ); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   151
inline void Assembler::ldx(   Register s1, int simm13a, Register d) { v9_only();  emit_data( op(ldst_op) | rd(d) | op3(ldx_op3) | rs1(s1) | immed(true) | simm(simm13a, 13)); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   152
inline void Assembler::ldd(   Register s1, Register s2, Register d) { v9_dep(); assert(d->is_even(), "not even"); emit_long( op(ldst_op) | rd(d) | op3(ldd_op3) | rs1(s1) | rs2(s2) ); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   153
inline void Assembler::ldd(   Register s1, int simm13a, Register d) { v9_dep(); assert(d->is_even(), "not even"); emit_data( op(ldst_op) | rd(d) | op3(ldd_op3) | rs1(s1) | immed(true) | simm(simm13a, 13)); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   154
489c9b5090e2 Initial load
duke
parents:
diff changeset
   155
#ifdef _LP64
489c9b5090e2 Initial load
duke
parents:
diff changeset
   156
// Make all 32 bit loads signed so 64 bit registers maintain proper sign
2571
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   157
inline void Assembler::ld(  Register s1, Register s2, Register d)      { ldsw( s1, s2, d); }
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   158
inline void Assembler::ld(  Register s1, int simm13a, Register d)      { ldsw( s1, simm13a, d); }
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   159
#else
2571
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   160
inline void Assembler::ld(  Register s1, Register s2, Register d)      { lduw( s1, s2, d); }
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   161
inline void Assembler::ld(  Register s1, int simm13a, Register d)      { lduw( s1, simm13a, d); }
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   162
#endif
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   163
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   164
#ifdef ASSERT
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   165
  // ByteSize is only a class when ASSERT is defined, otherwise it's an int.
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   166
# ifdef _LP64
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   167
inline void Assembler::ld(  Register s1, ByteSize simm13a, Register d) { ldsw( s1, in_bytes(simm13a), d); }
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   168
# else
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   169
inline void Assembler::ld(  Register s1, ByteSize simm13a, Register d) { lduw( s1, in_bytes(simm13a), d); }
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   170
# endif
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   171
#endif
489c9b5090e2 Initial load
duke
parents:
diff changeset
   172
2571
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   173
inline void Assembler::ld(  const Address& a, Register d, int offset) {
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   174
  if (a.has_index()) { assert(offset == 0, ""); ld(  a.base(), a.index(),         d); }
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   175
  else               {                          ld(  a.base(), a.disp() + offset, d); }
2148
09c7f703773b 6812678: macro assembler needs delayed binding of a few constants (for 6655638)
jrose
parents: 1
diff changeset
   176
}
2571
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   177
inline void Assembler::ldsb(const Address& a, Register d, int offset) {
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   178
  if (a.has_index()) { assert(offset == 0, ""); ldsb(a.base(), a.index(),         d); }
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   179
  else               {                          ldsb(a.base(), a.disp() + offset, d); }
2148
09c7f703773b 6812678: macro assembler needs delayed binding of a few constants (for 6655638)
jrose
parents: 1
diff changeset
   180
}
2571
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   181
inline void Assembler::ldsh(const Address& a, Register d, int offset) {
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   182
  if (a.has_index()) { assert(offset == 0, ""); ldsh(a.base(), a.index(),         d); }
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   183
  else               {                          ldsh(a.base(), a.disp() + offset, d); }
2148
09c7f703773b 6812678: macro assembler needs delayed binding of a few constants (for 6655638)
jrose
parents: 1
diff changeset
   184
}
2571
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   185
inline void Assembler::ldsw(const Address& a, Register d, int offset) {
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   186
  if (a.has_index()) { assert(offset == 0, ""); ldsw(a.base(), a.index(),         d); }
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   187
  else               {                          ldsw(a.base(), a.disp() + offset, d); }
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   188
}
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   189
inline void Assembler::ldub(const Address& a, Register d, int offset) {
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   190
  if (a.has_index()) { assert(offset == 0, ""); ldub(a.base(), a.index(),         d); }
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   191
  else               {                          ldub(a.base(), a.disp() + offset, d); }
2148
09c7f703773b 6812678: macro assembler needs delayed binding of a few constants (for 6655638)
jrose
parents: 1
diff changeset
   192
}
2571
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   193
inline void Assembler::lduh(const Address& a, Register d, int offset) {
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   194
  if (a.has_index()) { assert(offset == 0, ""); lduh(a.base(), a.index(),         d); }
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   195
  else               {                          lduh(a.base(), a.disp() + offset, d); }
2148
09c7f703773b 6812678: macro assembler needs delayed binding of a few constants (for 6655638)
jrose
parents: 1
diff changeset
   196
}
2571
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   197
inline void Assembler::lduw(const Address& a, Register d, int offset) {
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   198
  if (a.has_index()) { assert(offset == 0, ""); lduw(a.base(), a.index(),         d); }
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   199
  else               {                          lduw(a.base(), a.disp() + offset, d); }
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   200
}
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   201
inline void Assembler::ldd( const Address& a, Register d, int offset) {
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   202
  if (a.has_index()) { assert(offset == 0, ""); ldd( a.base(), a.index(),         d); }
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   203
  else               {                          ldd( a.base(), a.disp() + offset, d); }
2148
09c7f703773b 6812678: macro assembler needs delayed binding of a few constants (for 6655638)
jrose
parents: 1
diff changeset
   204
}
2571
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   205
inline void Assembler::ldx( const Address& a, Register d, int offset) {
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   206
  if (a.has_index()) { assert(offset == 0, ""); ldx( a.base(), a.index(),         d); }
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   207
  else               {                          ldx( a.base(), a.disp() + offset, d); }
2148
09c7f703773b 6812678: macro assembler needs delayed binding of a few constants (for 6655638)
jrose
parents: 1
diff changeset
   208
}
2571
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   209
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   210
inline void Assembler::ldub(Register s1, RegisterOrConstant s2, Register d) { ldub(Address(s1, s2), d); }
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   211
inline void Assembler::ldsb(Register s1, RegisterOrConstant s2, Register d) { ldsb(Address(s1, s2), d); }
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   212
inline void Assembler::lduh(Register s1, RegisterOrConstant s2, Register d) { lduh(Address(s1, s2), d); }
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   213
inline void Assembler::ldsh(Register s1, RegisterOrConstant s2, Register d) { ldsh(Address(s1, s2), d); }
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   214
inline void Assembler::lduw(Register s1, RegisterOrConstant s2, Register d) { lduw(Address(s1, s2), d); }
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   215
inline void Assembler::ldsw(Register s1, RegisterOrConstant s2, Register d) { ldsw(Address(s1, s2), d); }
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   216
inline void Assembler::ldx( Register s1, RegisterOrConstant s2, Register d) { ldx( Address(s1, s2), d); }
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   217
inline void Assembler::ld(  Register s1, RegisterOrConstant s2, Register d) { ld(  Address(s1, s2), d); }
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   218
inline void Assembler::ldd( Register s1, RegisterOrConstant s2, Register d) { ldd( Address(s1, s2), d); }
2148
09c7f703773b 6812678: macro assembler needs delayed binding of a few constants (for 6655638)
jrose
parents: 1
diff changeset
   219
09c7f703773b 6812678: macro assembler needs delayed binding of a few constants (for 6655638)
jrose
parents: 1
diff changeset
   220
// form effective addresses this way:
7112
6fabbeabb6e9 6994093: MethodHandle.invokeGeneric needs porting to SPARC
jrose
parents: 6175
diff changeset
   221
inline void Assembler::add(const Address& a, Register d, int offset) {
6fabbeabb6e9 6994093: MethodHandle.invokeGeneric needs porting to SPARC
jrose
parents: 6175
diff changeset
   222
  if (a.has_index())   add(a.base(), a.index(),         d);
6fabbeabb6e9 6994093: MethodHandle.invokeGeneric needs porting to SPARC
jrose
parents: 6175
diff changeset
   223
  else               { add(a.base(), a.disp() + offset, d, a.rspec(offset)); offset = 0; }
6fabbeabb6e9 6994093: MethodHandle.invokeGeneric needs porting to SPARC
jrose
parents: 6175
diff changeset
   224
  if (offset != 0)     add(d,        offset,            d);
6fabbeabb6e9 6994093: MethodHandle.invokeGeneric needs porting to SPARC
jrose
parents: 6175
diff changeset
   225
}
5416
5f6377fcfd3e 6829193: JSR 292 needs to support SPARC
twisti
parents: 4009
diff changeset
   226
inline void Assembler::add(Register s1, RegisterOrConstant s2, Register d, int offset) {
5f6377fcfd3e 6829193: JSR 292 needs to support SPARC
twisti
parents: 4009
diff changeset
   227
  if (s2.is_register())  add(s1, s2.as_register(),          d);
2148
09c7f703773b 6812678: macro assembler needs delayed binding of a few constants (for 6655638)
jrose
parents: 1
diff changeset
   228
  else                 { add(s1, s2.as_constant() + offset, d); offset = 0; }
09c7f703773b 6812678: macro assembler needs delayed binding of a few constants (for 6655638)
jrose
parents: 1
diff changeset
   229
  if (offset != 0)       add(d,  offset,                    d);
09c7f703773b 6812678: macro assembler needs delayed binding of a few constants (for 6655638)
jrose
parents: 1
diff changeset
   230
}
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   231
5416
5f6377fcfd3e 6829193: JSR 292 needs to support SPARC
twisti
parents: 4009
diff changeset
   232
inline void Assembler::andn(Register s1, RegisterOrConstant s2, Register d) {
5f6377fcfd3e 6829193: JSR 292 needs to support SPARC
twisti
parents: 4009
diff changeset
   233
  if (s2.is_register())  andn(s1, s2.as_register(), d);
5f6377fcfd3e 6829193: JSR 292 needs to support SPARC
twisti
parents: 4009
diff changeset
   234
  else                   andn(s1, s2.as_constant(), d);
5f6377fcfd3e 6829193: JSR 292 needs to support SPARC
twisti
parents: 4009
diff changeset
   235
}
5f6377fcfd3e 6829193: JSR 292 needs to support SPARC
twisti
parents: 4009
diff changeset
   236
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   237
inline void Assembler::ldstub(  Register s1, Register s2, Register d) { emit_long( op(ldst_op) | rd(d) | op3(ldstub_op3) | rs1(s1) | rs2(s2) ); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   238
inline void Assembler::ldstub(  Register s1, int simm13a, Register d) { emit_data( op(ldst_op) | rd(d) | op3(ldstub_op3) | rs1(s1) | immed(true) | simm(simm13a, 13)); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   239
489c9b5090e2 Initial load
duke
parents:
diff changeset
   240
489c9b5090e2 Initial load
duke
parents:
diff changeset
   241
inline void Assembler::prefetch(Register s1, Register s2, PrefetchFcn f) { v9_only();  emit_long( op(ldst_op) | fcn(f) | op3(prefetch_op3) | rs1(s1) | rs2(s2) ); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   242
inline void Assembler::prefetch(Register s1, int simm13a, PrefetchFcn f) { v9_only();  emit_data( op(ldst_op) | fcn(f) | op3(prefetch_op3) | rs1(s1) | immed(true) | simm(simm13a, 13)); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   243
489c9b5090e2 Initial load
duke
parents:
diff changeset
   244
inline void Assembler::prefetch(const Address& a, PrefetchFcn f, int offset) { v9_only(); relocate(a.rspec(offset)); prefetch(a.base(), a.disp() + offset, f); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   245
489c9b5090e2 Initial load
duke
parents:
diff changeset
   246
10252
0981ce1c3eef 7063628: Use cbcond on T4
kvn
parents: 9976
diff changeset
   247
inline void Assembler::rett( Register s1, Register s2                         ) { cti();  emit_long( op(arith_op) | op3(rett_op3) | rs1(s1) | rs2(s2));  has_delay_slot(); }
0981ce1c3eef 7063628: Use cbcond on T4
kvn
parents: 9976
diff changeset
   248
inline void Assembler::rett( Register s1, int simm13a, relocInfo::relocType rt) { cti();  emit_data( op(arith_op) | op3(rett_op3) | rs1(s1) | immed(true) | simm(simm13a, 13), rt);  has_delay_slot(); }
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   249
489c9b5090e2 Initial load
duke
parents:
diff changeset
   250
inline void Assembler::sethi( int imm22a, Register d, RelocationHolder const& rspec ) { emit_data( op(branch_op) | rd(d) | op2(sethi_op2) | hi22(imm22a), rspec); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   251
489c9b5090e2 Initial load
duke
parents:
diff changeset
   252
  // pp 222
489c9b5090e2 Initial load
duke
parents:
diff changeset
   253
4009
8731c367fa98 6879902: CTW failure jdk6_18/hotspot/src/cpu/sparc/vm/assembler_sparc.hpp:845
twisti
parents: 2571
diff changeset
   254
inline void Assembler::stf(    FloatRegisterImpl::Width w, FloatRegister d, Register s1, RegisterOrConstant s2) {
8731c367fa98 6879902: CTW failure jdk6_18/hotspot/src/cpu/sparc/vm/assembler_sparc.hpp:845
twisti
parents: 2571
diff changeset
   255
  if (s2.is_register()) stf(w, d, s1, s2.as_register());
8731c367fa98 6879902: CTW failure jdk6_18/hotspot/src/cpu/sparc/vm/assembler_sparc.hpp:845
twisti
parents: 2571
diff changeset
   256
  else                  stf(w, d, s1, s2.as_constant());
8731c367fa98 6879902: CTW failure jdk6_18/hotspot/src/cpu/sparc/vm/assembler_sparc.hpp:845
twisti
parents: 2571
diff changeset
   257
}
8731c367fa98 6879902: CTW failure jdk6_18/hotspot/src/cpu/sparc/vm/assembler_sparc.hpp:845
twisti
parents: 2571
diff changeset
   258
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   259
inline void Assembler::stf(    FloatRegisterImpl::Width w, FloatRegister d, Register s1, Register s2) { emit_long( op(ldst_op) | fd(d, w) | alt_op3(stf_op3, w) | rs1(s1) | rs2(s2) ); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   260
inline void Assembler::stf(    FloatRegisterImpl::Width w, FloatRegister d, Register s1, int simm13a) { emit_data( op(ldst_op) | fd(d, w) | alt_op3(stf_op3, w) | rs1(s1) | immed(true) | simm(simm13a, 13)); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   261
9976
6fef34e63df1 7045514: SPARC assembly code for JSR 292 ricochet frames
never
parents: 7892
diff changeset
   262
inline void Assembler::stf(    FloatRegisterImpl::Width w, FloatRegister d, const Address& a, int offset) {
6fef34e63df1 7045514: SPARC assembly code for JSR 292 ricochet frames
never
parents: 7892
diff changeset
   263
  relocate(a.rspec(offset));
6fef34e63df1 7045514: SPARC assembly code for JSR 292 ricochet frames
never
parents: 7892
diff changeset
   264
  if (a.has_index()) { assert(offset == 0, ""); stf(w, d, a.base(), a.index()        ); }
6fef34e63df1 7045514: SPARC assembly code for JSR 292 ricochet frames
never
parents: 7892
diff changeset
   265
  else               {                          stf(w, d, a.base(), a.disp() + offset); }
6fef34e63df1 7045514: SPARC assembly code for JSR 292 ricochet frames
never
parents: 7892
diff changeset
   266
}
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   267
489c9b5090e2 Initial load
duke
parents:
diff changeset
   268
inline void Assembler::stfsr(  Register s1, Register s2) { v9_dep();   emit_long( op(ldst_op) |             op3(stfsr_op3) | rs1(s1) | rs2(s2) ); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   269
inline void Assembler::stfsr(  Register s1, int simm13a) { v9_dep();   emit_data( op(ldst_op) |             op3(stfsr_op3) | rs1(s1) | immed(true) | simm(simm13a, 13)); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   270
inline void Assembler::stxfsr( Register s1, Register s2) { v9_only();  emit_long( op(ldst_op) | rd(G1)    | op3(stfsr_op3) | rs1(s1) | rs2(s2) ); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   271
inline void Assembler::stxfsr( Register s1, int simm13a) { v9_only();  emit_data( op(ldst_op) | rd(G1)    | op3(stfsr_op3) | rs1(s1) | immed(true) | simm(simm13a, 13)); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   272
489c9b5090e2 Initial load
duke
parents:
diff changeset
   273
  // p 226
489c9b5090e2 Initial load
duke
parents:
diff changeset
   274
489c9b5090e2 Initial load
duke
parents:
diff changeset
   275
inline void Assembler::stb(  Register d, Register s1, Register s2) { emit_long( op(ldst_op) | rd(d) | op3(stb_op3) | rs1(s1) | rs2(s2) ); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   276
inline void Assembler::stb(  Register d, Register s1, int simm13a) { emit_data( op(ldst_op) | rd(d) | op3(stb_op3) | rs1(s1) | immed(true) | simm(simm13a, 13)); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   277
inline void Assembler::sth(  Register d, Register s1, Register s2) { emit_long( op(ldst_op) | rd(d) | op3(sth_op3) | rs1(s1) | rs2(s2) ); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   278
inline void Assembler::sth(  Register d, Register s1, int simm13a) { emit_data( op(ldst_op) | rd(d) | op3(sth_op3) | rs1(s1) | immed(true) | simm(simm13a, 13)); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   279
inline void Assembler::stw(  Register d, Register s1, Register s2) { emit_long( op(ldst_op) | rd(d) | op3(stw_op3) | rs1(s1) | rs2(s2) ); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   280
inline void Assembler::stw(  Register d, Register s1, int simm13a) { emit_data( op(ldst_op) | rd(d) | op3(stw_op3) | rs1(s1) | immed(true) | simm(simm13a, 13)); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   281
489c9b5090e2 Initial load
duke
parents:
diff changeset
   282
489c9b5090e2 Initial load
duke
parents:
diff changeset
   283
inline void Assembler::stx(  Register d, Register s1, Register s2) { v9_only();  emit_long( op(ldst_op) | rd(d) | op3(stx_op3) | rs1(s1) | rs2(s2) ); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   284
inline void Assembler::stx(  Register d, Register s1, int simm13a) { v9_only();  emit_data( op(ldst_op) | rd(d) | op3(stx_op3) | rs1(s1) | immed(true) | simm(simm13a, 13)); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   285
inline void Assembler::std(  Register d, Register s1, Register s2) { v9_dep(); assert(d->is_even(), "not even"); emit_long( op(ldst_op) | rd(d) | op3(std_op3) | rs1(s1) | rs2(s2) ); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   286
inline void Assembler::std(  Register d, Register s1, int simm13a) { v9_dep(); assert(d->is_even(), "not even"); emit_data( op(ldst_op) | rd(d) | op3(std_op3) | rs1(s1) | immed(true) | simm(simm13a, 13)); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   287
2571
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   288
inline void Assembler::st( Register d, Register s1, Register s2)      { stw(d, s1, s2); }
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   289
inline void Assembler::st( Register d, Register s1, int simm13a)      { stw(d, s1, simm13a); }
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   290
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   291
#ifdef ASSERT
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   292
// ByteSize is only a class when ASSERT is defined, otherwise it's an int.
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   293
inline void Assembler::st( Register d, Register s1, ByteSize simm13a) { stw(d, s1, in_bytes(simm13a)); }
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   294
#endif
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   295
2571
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   296
inline void Assembler::stb(Register d, const Address& a, int offset) {
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   297
  if (a.has_index()) { assert(offset == 0, ""); stb(d, a.base(), a.index()        ); }
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   298
  else               {                          stb(d, a.base(), a.disp() + offset); }
2148
09c7f703773b 6812678: macro assembler needs delayed binding of a few constants (for 6655638)
jrose
parents: 1
diff changeset
   299
}
2571
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   300
inline void Assembler::sth(Register d, const Address& a, int offset) {
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   301
  if (a.has_index()) { assert(offset == 0, ""); sth(d, a.base(), a.index()        ); }
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   302
  else               {                          sth(d, a.base(), a.disp() + offset); }
2148
09c7f703773b 6812678: macro assembler needs delayed binding of a few constants (for 6655638)
jrose
parents: 1
diff changeset
   303
}
2571
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   304
inline void Assembler::stw(Register d, const Address& a, int offset) {
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   305
  if (a.has_index()) { assert(offset == 0, ""); stw(d, a.base(), a.index()        ); }
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   306
  else               {                          stw(d, a.base(), a.disp() + offset); }
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   307
}
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   308
inline void Assembler::st( Register d, const Address& a, int offset) {
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   309
  if (a.has_index()) { assert(offset == 0, ""); st( d, a.base(), a.index()        ); }
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   310
  else               {                          st( d, a.base(), a.disp() + offset); }
2148
09c7f703773b 6812678: macro assembler needs delayed binding of a few constants (for 6655638)
jrose
parents: 1
diff changeset
   311
}
2571
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   312
inline void Assembler::std(Register d, const Address& a, int offset) {
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   313
  if (a.has_index()) { assert(offset == 0, ""); std(d, a.base(), a.index()        ); }
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   314
  else               {                          std(d, a.base(), a.disp() + offset); }
2148
09c7f703773b 6812678: macro assembler needs delayed binding of a few constants (for 6655638)
jrose
parents: 1
diff changeset
   315
}
2571
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   316
inline void Assembler::stx(Register d, const Address& a, int offset) {
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   317
  if (a.has_index()) { assert(offset == 0, ""); stx(d, a.base(), a.index()        ); }
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   318
  else               {                          stx(d, a.base(), a.disp() + offset); }
2148
09c7f703773b 6812678: macro assembler needs delayed binding of a few constants (for 6655638)
jrose
parents: 1
diff changeset
   319
}
09c7f703773b 6812678: macro assembler needs delayed binding of a few constants (for 6655638)
jrose
parents: 1
diff changeset
   320
2571
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   321
inline void Assembler::stb(Register d, Register s1, RegisterOrConstant s2) { stb(d, Address(s1, s2)); }
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   322
inline void Assembler::sth(Register d, Register s1, RegisterOrConstant s2) { sth(d, Address(s1, s2)); }
4009
8731c367fa98 6879902: CTW failure jdk6_18/hotspot/src/cpu/sparc/vm/assembler_sparc.hpp:845
twisti
parents: 2571
diff changeset
   323
inline void Assembler::stw(Register d, Register s1, RegisterOrConstant s2) { stw(d, Address(s1, s2)); }
2571
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   324
inline void Assembler::stx(Register d, Register s1, RegisterOrConstant s2) { stx(d, Address(s1, s2)); }
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   325
inline void Assembler::std(Register d, Register s1, RegisterOrConstant s2) { std(d, Address(s1, s2)); }
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   326
inline void Assembler::st( Register d, Register s1, RegisterOrConstant s2) { st( d, Address(s1, s2)); }
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   327
489c9b5090e2 Initial load
duke
parents:
diff changeset
   328
// v8 p 99
489c9b5090e2 Initial load
duke
parents:
diff changeset
   329
489c9b5090e2 Initial load
duke
parents:
diff changeset
   330
inline void Assembler::stc(    int crd, Register s1, Register s2) { v8_only();  emit_long( op(ldst_op) | fcn(crd) | op3(stc_op3 ) | rs1(s1) | rs2(s2) ); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   331
inline void Assembler::stc(    int crd, Register s1, int simm13a) { v8_only();  emit_data( op(ldst_op) | fcn(crd) | op3(stc_op3 ) | rs1(s1) | immed(true) | simm(simm13a, 13)); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   332
inline void Assembler::stdc(   int crd, Register s1, Register s2) { v8_only();  emit_long( op(ldst_op) | fcn(crd) | op3(stdc_op3) | rs1(s1) | rs2(s2) ); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   333
inline void Assembler::stdc(   int crd, Register s1, int simm13a) { v8_only();  emit_data( op(ldst_op) | fcn(crd) | op3(stdc_op3) | rs1(s1) | immed(true) | simm(simm13a, 13)); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   334
inline void Assembler::stcsr(  int crd, Register s1, Register s2) { v8_only();  emit_long( op(ldst_op) | fcn(crd) | op3(stcsr_op3) | rs1(s1) | rs2(s2) ); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   335
inline void Assembler::stcsr(  int crd, Register s1, int simm13a) { v8_only();  emit_data( op(ldst_op) | fcn(crd) | op3(stcsr_op3) | rs1(s1) | immed(true) | simm(simm13a, 13)); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   336
inline void Assembler::stdcq(  int crd, Register s1, Register s2) { v8_only();  emit_long( op(ldst_op) | fcn(crd) | op3(stdcq_op3) | rs1(s1) | rs2(s2) ); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   337
inline void Assembler::stdcq(  int crd, Register s1, int simm13a) { v8_only();  emit_data( op(ldst_op) | fcn(crd) | op3(stdcq_op3) | rs1(s1) | immed(true) | simm(simm13a, 13)); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   338
7433
b418028612ad 6961690: load oops from constant table on SPARC
twisti
parents: 7397
diff changeset
   339
inline void Assembler::sub(Register s1, RegisterOrConstant s2, Register d, int offset) {
b418028612ad 6961690: load oops from constant table on SPARC
twisti
parents: 7397
diff changeset
   340
  if (s2.is_register())  sub(s1, s2.as_register(),          d);
b418028612ad 6961690: load oops from constant table on SPARC
twisti
parents: 7397
diff changeset
   341
  else                 { sub(s1, s2.as_constant() + offset, d); offset = 0; }
b418028612ad 6961690: load oops from constant table on SPARC
twisti
parents: 7397
diff changeset
   342
  if (offset != 0)       sub(d,  offset,                    d);
b418028612ad 6961690: load oops from constant table on SPARC
twisti
parents: 7397
diff changeset
   343
}
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   344
489c9b5090e2 Initial load
duke
parents:
diff changeset
   345
// pp 231
489c9b5090e2 Initial load
duke
parents:
diff changeset
   346
489c9b5090e2 Initial load
duke
parents:
diff changeset
   347
inline void Assembler::swap(    Register s1, Register s2, Register d) { v9_dep();  emit_long( op(ldst_op) | rd(d) | op3(swap_op3) | rs1(s1) | rs2(s2) ); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   348
inline void Assembler::swap(    Register s1, int simm13a, Register d) { v9_dep();  emit_data( op(ldst_op) | rd(d) | op3(swap_op3) | rs1(s1) | immed(true) | simm(simm13a, 13)); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   349
489c9b5090e2 Initial load
duke
parents:
diff changeset
   350
inline void Assembler::swap(    Address& a, Register d, int offset ) { relocate(a.rspec(offset)); swap(  a.base(), a.disp() + offset, d ); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   351
489c9b5090e2 Initial load
duke
parents:
diff changeset
   352
489c9b5090e2 Initial load
duke
parents:
diff changeset
   353
// Use the right loads/stores for the platform
489c9b5090e2 Initial load
duke
parents:
diff changeset
   354
inline void MacroAssembler::ld_ptr( Register s1, Register s2, Register d ) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   355
#ifdef _LP64
2571
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   356
  Assembler::ldx(s1, s2, d);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   357
#else
2571
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   358
  Assembler::ld( s1, s2, d);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   359
#endif
489c9b5090e2 Initial load
duke
parents:
diff changeset
   360
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   361
489c9b5090e2 Initial load
duke
parents:
diff changeset
   362
inline void MacroAssembler::ld_ptr( Register s1, int simm13a, Register d ) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   363
#ifdef _LP64
2571
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   364
  Assembler::ldx(s1, simm13a, d);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   365
#else
2571
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   366
  Assembler::ld( s1, simm13a, d);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   367
#endif
489c9b5090e2 Initial load
duke
parents:
diff changeset
   368
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   369
2571
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   370
#ifdef ASSERT
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   371
// ByteSize is only a class when ASSERT is defined, otherwise it's an int.
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   372
inline void MacroAssembler::ld_ptr( Register s1, ByteSize simm13a, Register d ) {
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   373
  ld_ptr(s1, in_bytes(simm13a), d);
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   374
}
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   375
#endif
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   376
2332
5c7b6f4ce0a1 6814659: separable cleanups and subroutines for 6655638
jrose
parents: 2149
diff changeset
   377
inline void MacroAssembler::ld_ptr( Register s1, RegisterOrConstant s2, Register d ) {
2148
09c7f703773b 6812678: macro assembler needs delayed binding of a few constants (for 6655638)
jrose
parents: 1
diff changeset
   378
#ifdef _LP64
2571
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   379
  Assembler::ldx(s1, s2, d);
2148
09c7f703773b 6812678: macro assembler needs delayed binding of a few constants (for 6655638)
jrose
parents: 1
diff changeset
   380
#else
2571
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   381
  Assembler::ld( s1, s2, d);
2148
09c7f703773b 6812678: macro assembler needs delayed binding of a few constants (for 6655638)
jrose
parents: 1
diff changeset
   382
#endif
09c7f703773b 6812678: macro assembler needs delayed binding of a few constants (for 6655638)
jrose
parents: 1
diff changeset
   383
}
09c7f703773b 6812678: macro assembler needs delayed binding of a few constants (for 6655638)
jrose
parents: 1
diff changeset
   384
2571
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   385
inline void MacroAssembler::ld_ptr(const Address& a, Register d, int offset) {
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   386
#ifdef _LP64
2571
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   387
  Assembler::ldx(a, d, offset);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   388
#else
2571
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   389
  Assembler::ld( a, d, offset);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   390
#endif
489c9b5090e2 Initial load
duke
parents:
diff changeset
   391
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   392
489c9b5090e2 Initial load
duke
parents:
diff changeset
   393
inline void MacroAssembler::st_ptr( Register d, Register s1, Register s2 ) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   394
#ifdef _LP64
2571
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   395
  Assembler::stx(d, s1, s2);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   396
#else
489c9b5090e2 Initial load
duke
parents:
diff changeset
   397
  Assembler::st( d, s1, s2);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   398
#endif
489c9b5090e2 Initial load
duke
parents:
diff changeset
   399
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   400
489c9b5090e2 Initial load
duke
parents:
diff changeset
   401
inline void MacroAssembler::st_ptr( Register d, Register s1, int simm13a ) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   402
#ifdef _LP64
2571
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   403
  Assembler::stx(d, s1, simm13a);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   404
#else
489c9b5090e2 Initial load
duke
parents:
diff changeset
   405
  Assembler::st( d, s1, simm13a);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   406
#endif
489c9b5090e2 Initial load
duke
parents:
diff changeset
   407
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   408
2571
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   409
#ifdef ASSERT
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   410
// ByteSize is only a class when ASSERT is defined, otherwise it's an int.
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   411
inline void MacroAssembler::st_ptr( Register d, Register s1, ByteSize simm13a ) {
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   412
  st_ptr(d, s1, in_bytes(simm13a));
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   413
}
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   414
#endif
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   415
2332
5c7b6f4ce0a1 6814659: separable cleanups and subroutines for 6655638
jrose
parents: 2149
diff changeset
   416
inline void MacroAssembler::st_ptr( Register d, Register s1, RegisterOrConstant s2 ) {
2148
09c7f703773b 6812678: macro assembler needs delayed binding of a few constants (for 6655638)
jrose
parents: 1
diff changeset
   417
#ifdef _LP64
2571
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   418
  Assembler::stx(d, s1, s2);
2148
09c7f703773b 6812678: macro assembler needs delayed binding of a few constants (for 6655638)
jrose
parents: 1
diff changeset
   419
#else
09c7f703773b 6812678: macro assembler needs delayed binding of a few constants (for 6655638)
jrose
parents: 1
diff changeset
   420
  Assembler::st( d, s1, s2);
09c7f703773b 6812678: macro assembler needs delayed binding of a few constants (for 6655638)
jrose
parents: 1
diff changeset
   421
#endif
09c7f703773b 6812678: macro assembler needs delayed binding of a few constants (for 6655638)
jrose
parents: 1
diff changeset
   422
}
09c7f703773b 6812678: macro assembler needs delayed binding of a few constants (for 6655638)
jrose
parents: 1
diff changeset
   423
2571
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   424
inline void MacroAssembler::st_ptr(Register d, const Address& a, int offset) {
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   425
#ifdef _LP64
2571
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   426
  Assembler::stx(d, a, offset);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   427
#else
2571
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   428
  Assembler::st( d, a, offset);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   429
#endif
489c9b5090e2 Initial load
duke
parents:
diff changeset
   430
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   431
489c9b5090e2 Initial load
duke
parents:
diff changeset
   432
// Use the right loads/stores for the platform
489c9b5090e2 Initial load
duke
parents:
diff changeset
   433
inline void MacroAssembler::ld_long( Register s1, Register s2, Register d ) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   434
#ifdef _LP64
489c9b5090e2 Initial load
duke
parents:
diff changeset
   435
  Assembler::ldx(s1, s2, d);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   436
#else
489c9b5090e2 Initial load
duke
parents:
diff changeset
   437
  Assembler::ldd(s1, s2, d);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   438
#endif
489c9b5090e2 Initial load
duke
parents:
diff changeset
   439
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   440
489c9b5090e2 Initial load
duke
parents:
diff changeset
   441
inline void MacroAssembler::ld_long( Register s1, int simm13a, Register d ) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   442
#ifdef _LP64
489c9b5090e2 Initial load
duke
parents:
diff changeset
   443
  Assembler::ldx(s1, simm13a, d);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   444
#else
489c9b5090e2 Initial load
duke
parents:
diff changeset
   445
  Assembler::ldd(s1, simm13a, d);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   446
#endif
489c9b5090e2 Initial load
duke
parents:
diff changeset
   447
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   448
2332
5c7b6f4ce0a1 6814659: separable cleanups and subroutines for 6655638
jrose
parents: 2149
diff changeset
   449
inline void MacroAssembler::ld_long( Register s1, RegisterOrConstant s2, Register d ) {
2148
09c7f703773b 6812678: macro assembler needs delayed binding of a few constants (for 6655638)
jrose
parents: 1
diff changeset
   450
#ifdef _LP64
09c7f703773b 6812678: macro assembler needs delayed binding of a few constants (for 6655638)
jrose
parents: 1
diff changeset
   451
  Assembler::ldx(s1, s2, d);
09c7f703773b 6812678: macro assembler needs delayed binding of a few constants (for 6655638)
jrose
parents: 1
diff changeset
   452
#else
09c7f703773b 6812678: macro assembler needs delayed binding of a few constants (for 6655638)
jrose
parents: 1
diff changeset
   453
  Assembler::ldd(s1, s2, d);
09c7f703773b 6812678: macro assembler needs delayed binding of a few constants (for 6655638)
jrose
parents: 1
diff changeset
   454
#endif
09c7f703773b 6812678: macro assembler needs delayed binding of a few constants (for 6655638)
jrose
parents: 1
diff changeset
   455
}
09c7f703773b 6812678: macro assembler needs delayed binding of a few constants (for 6655638)
jrose
parents: 1
diff changeset
   456
2571
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   457
inline void MacroAssembler::ld_long(const Address& a, Register d, int offset) {
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   458
#ifdef _LP64
2571
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   459
  Assembler::ldx(a, d, offset);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   460
#else
2571
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   461
  Assembler::ldd(a, d, offset);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   462
#endif
489c9b5090e2 Initial load
duke
parents:
diff changeset
   463
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   464
489c9b5090e2 Initial load
duke
parents:
diff changeset
   465
inline void MacroAssembler::st_long( Register d, Register s1, Register s2 ) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   466
#ifdef _LP64
489c9b5090e2 Initial load
duke
parents:
diff changeset
   467
  Assembler::stx(d, s1, s2);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   468
#else
489c9b5090e2 Initial load
duke
parents:
diff changeset
   469
  Assembler::std(d, s1, s2);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   470
#endif
489c9b5090e2 Initial load
duke
parents:
diff changeset
   471
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   472
489c9b5090e2 Initial load
duke
parents:
diff changeset
   473
inline void MacroAssembler::st_long( Register d, Register s1, int simm13a ) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   474
#ifdef _LP64
489c9b5090e2 Initial load
duke
parents:
diff changeset
   475
  Assembler::stx(d, s1, simm13a);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   476
#else
489c9b5090e2 Initial load
duke
parents:
diff changeset
   477
  Assembler::std(d, s1, simm13a);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   478
#endif
489c9b5090e2 Initial load
duke
parents:
diff changeset
   479
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   480
2332
5c7b6f4ce0a1 6814659: separable cleanups and subroutines for 6655638
jrose
parents: 2149
diff changeset
   481
inline void MacroAssembler::st_long( Register d, Register s1, RegisterOrConstant s2 ) {
2148
09c7f703773b 6812678: macro assembler needs delayed binding of a few constants (for 6655638)
jrose
parents: 1
diff changeset
   482
#ifdef _LP64
09c7f703773b 6812678: macro assembler needs delayed binding of a few constants (for 6655638)
jrose
parents: 1
diff changeset
   483
  Assembler::stx(d, s1, s2);
09c7f703773b 6812678: macro assembler needs delayed binding of a few constants (for 6655638)
jrose
parents: 1
diff changeset
   484
#else
09c7f703773b 6812678: macro assembler needs delayed binding of a few constants (for 6655638)
jrose
parents: 1
diff changeset
   485
  Assembler::std(d, s1, s2);
09c7f703773b 6812678: macro assembler needs delayed binding of a few constants (for 6655638)
jrose
parents: 1
diff changeset
   486
#endif
09c7f703773b 6812678: macro assembler needs delayed binding of a few constants (for 6655638)
jrose
parents: 1
diff changeset
   487
}
09c7f703773b 6812678: macro assembler needs delayed binding of a few constants (for 6655638)
jrose
parents: 1
diff changeset
   488
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   489
inline void MacroAssembler::st_long( Register d, const Address& a, int offset ) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   490
#ifdef _LP64
489c9b5090e2 Initial load
duke
parents:
diff changeset
   491
  Assembler::stx(d, a, offset);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   492
#else
489c9b5090e2 Initial load
duke
parents:
diff changeset
   493
  Assembler::std(d, a, offset);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   494
#endif
489c9b5090e2 Initial load
duke
parents:
diff changeset
   495
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   496
489c9b5090e2 Initial load
duke
parents:
diff changeset
   497
// Functions for isolating 64 bit shifts for LP64
489c9b5090e2 Initial load
duke
parents:
diff changeset
   498
489c9b5090e2 Initial load
duke
parents:
diff changeset
   499
inline void MacroAssembler::sll_ptr( Register s1, Register s2, Register d ) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   500
#ifdef _LP64
489c9b5090e2 Initial load
duke
parents:
diff changeset
   501
  Assembler::sllx(s1, s2, d);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   502
#else
2571
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   503
  Assembler::sll( s1, s2, d);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   504
#endif
489c9b5090e2 Initial load
duke
parents:
diff changeset
   505
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   506
489c9b5090e2 Initial load
duke
parents:
diff changeset
   507
inline void MacroAssembler::sll_ptr( Register s1, int imm6a,   Register d ) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   508
#ifdef _LP64
489c9b5090e2 Initial load
duke
parents:
diff changeset
   509
  Assembler::sllx(s1, imm6a, d);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   510
#else
2571
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   511
  Assembler::sll( s1, imm6a, d);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   512
#endif
489c9b5090e2 Initial load
duke
parents:
diff changeset
   513
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   514
489c9b5090e2 Initial load
duke
parents:
diff changeset
   515
inline void MacroAssembler::srl_ptr( Register s1, Register s2, Register d ) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   516
#ifdef _LP64
489c9b5090e2 Initial load
duke
parents:
diff changeset
   517
  Assembler::srlx(s1, s2, d);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   518
#else
2571
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   519
  Assembler::srl( s1, s2, d);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   520
#endif
489c9b5090e2 Initial load
duke
parents:
diff changeset
   521
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   522
489c9b5090e2 Initial load
duke
parents:
diff changeset
   523
inline void MacroAssembler::srl_ptr( Register s1, int imm6a,   Register d ) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   524
#ifdef _LP64
489c9b5090e2 Initial load
duke
parents:
diff changeset
   525
  Assembler::srlx(s1, imm6a, d);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   526
#else
2571
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   527
  Assembler::srl( s1, imm6a, d);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   528
#endif
489c9b5090e2 Initial load
duke
parents:
diff changeset
   529
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   530
2332
5c7b6f4ce0a1 6814659: separable cleanups and subroutines for 6655638
jrose
parents: 2149
diff changeset
   531
inline void MacroAssembler::sll_ptr( Register s1, RegisterOrConstant s2, Register d ) {
2149
3d362637b307 6812831: factor duplicated assembly code for megamorphic invokeinterface (for 6655638)
jrose
parents: 2148
diff changeset
   532
  if (s2.is_register())  sll_ptr(s1, s2.as_register(), d);
3d362637b307 6812831: factor duplicated assembly code for megamorphic invokeinterface (for 6655638)
jrose
parents: 2148
diff changeset
   533
  else                   sll_ptr(s1, s2.as_constant(), d);
3d362637b307 6812831: factor duplicated assembly code for megamorphic invokeinterface (for 6655638)
jrose
parents: 2148
diff changeset
   534
}
3d362637b307 6812831: factor duplicated assembly code for megamorphic invokeinterface (for 6655638)
jrose
parents: 2148
diff changeset
   535
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   536
// Use the right branch for the platform
489c9b5090e2 Initial load
duke
parents:
diff changeset
   537
489c9b5090e2 Initial load
duke
parents:
diff changeset
   538
inline void MacroAssembler::br( Condition c, bool a, Predict p, address d, relocInfo::relocType rt ) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   539
  if (VM_Version::v9_instructions_work())
489c9b5090e2 Initial load
duke
parents:
diff changeset
   540
    Assembler::bp(c, a, icc, p, d, rt);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   541
  else
489c9b5090e2 Initial load
duke
parents:
diff changeset
   542
    Assembler::br(c, a, d, rt);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   543
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   544
489c9b5090e2 Initial load
duke
parents:
diff changeset
   545
inline void MacroAssembler::br( Condition c, bool a, Predict p, Label& L ) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   546
  br(c, a, p, target(L));
489c9b5090e2 Initial load
duke
parents:
diff changeset
   547
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   548
489c9b5090e2 Initial load
duke
parents:
diff changeset
   549
489c9b5090e2 Initial load
duke
parents:
diff changeset
   550
// Branch that tests either xcc or icc depending on the
489c9b5090e2 Initial load
duke
parents:
diff changeset
   551
// architecture compiled (LP64 or not)
489c9b5090e2 Initial load
duke
parents:
diff changeset
   552
inline void MacroAssembler::brx( Condition c, bool a, Predict p, address d, relocInfo::relocType rt ) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   553
#ifdef _LP64
489c9b5090e2 Initial load
duke
parents:
diff changeset
   554
    Assembler::bp(c, a, xcc, p, d, rt);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   555
#else
489c9b5090e2 Initial load
duke
parents:
diff changeset
   556
    MacroAssembler::br(c, a, p, d, rt);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   557
#endif
489c9b5090e2 Initial load
duke
parents:
diff changeset
   558
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   559
489c9b5090e2 Initial load
duke
parents:
diff changeset
   560
inline void MacroAssembler::brx( Condition c, bool a, Predict p, Label& L ) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   561
  brx(c, a, p, target(L));
489c9b5090e2 Initial load
duke
parents:
diff changeset
   562
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   563
10252
0981ce1c3eef 7063628: Use cbcond on T4
kvn
parents: 9976
diff changeset
   564
inline void MacroAssembler::ba( Label& L ) {
0981ce1c3eef 7063628: Use cbcond on T4
kvn
parents: 9976
diff changeset
   565
  br(always, false, pt, L);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   566
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   567
489c9b5090e2 Initial load
duke
parents:
diff changeset
   568
// Warning: V9 only functions
489c9b5090e2 Initial load
duke
parents:
diff changeset
   569
inline void MacroAssembler::bp( Condition c, bool a, CC cc, Predict p, address d, relocInfo::relocType rt ) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   570
  Assembler::bp(c, a, cc, p, d, rt);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   571
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   572
489c9b5090e2 Initial load
duke
parents:
diff changeset
   573
inline void MacroAssembler::bp( Condition c, bool a, CC cc, Predict p, Label& L ) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   574
  Assembler::bp(c, a, cc, p, L);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   575
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   576
489c9b5090e2 Initial load
duke
parents:
diff changeset
   577
inline void MacroAssembler::fb( Condition c, bool a, Predict p, address d, relocInfo::relocType rt ) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   578
  if (VM_Version::v9_instructions_work())
489c9b5090e2 Initial load
duke
parents:
diff changeset
   579
    fbp(c, a, fcc0, p, d, rt);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   580
  else
489c9b5090e2 Initial load
duke
parents:
diff changeset
   581
    Assembler::fb(c, a, d, rt);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   582
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   583
489c9b5090e2 Initial load
duke
parents:
diff changeset
   584
inline void MacroAssembler::fb( Condition c, bool a, Predict p, Label& L ) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   585
  fb(c, a, p, target(L));
489c9b5090e2 Initial load
duke
parents:
diff changeset
   586
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   587
489c9b5090e2 Initial load
duke
parents:
diff changeset
   588
inline void MacroAssembler::fbp( Condition c, bool a, CC cc, Predict p, address d, relocInfo::relocType rt ) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   589
  Assembler::fbp(c, a, cc, p, d, rt);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   590
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   591
489c9b5090e2 Initial load
duke
parents:
diff changeset
   592
inline void MacroAssembler::fbp( Condition c, bool a, CC cc, Predict p, Label& L ) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   593
  Assembler::fbp(c, a, cc, p, L);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   594
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   595
489c9b5090e2 Initial load
duke
parents:
diff changeset
   596
inline void MacroAssembler::jmp( Register s1, Register s2 ) { jmpl( s1, s2, G0 ); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   597
inline void MacroAssembler::jmp( Register s1, int simm13a, RelocationHolder const& rspec ) { jmpl( s1, simm13a, G0, rspec); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   598
7892
ff4948f95c49 7011627: C1: call_RT must support targets that don't fit in wdisp30
iveresov
parents: 7433
diff changeset
   599
inline bool MacroAssembler::is_far_target(address d) {
10983
9ab65f4cec18 7104960: JSR 292: +VerifyMethodHandles in product JVM can overflow buffer
never
parents: 10252
diff changeset
   600
  if (ForceUnreachable) {
9ab65f4cec18 7104960: JSR 292: +VerifyMethodHandles in product JVM can overflow buffer
never
parents: 10252
diff changeset
   601
    // References outside the code cache should be treated as far
9ab65f4cec18 7104960: JSR 292: +VerifyMethodHandles in product JVM can overflow buffer
never
parents: 10252
diff changeset
   602
    return d < CodeCache::low_bound() || d > CodeCache::high_bound();
9ab65f4cec18 7104960: JSR 292: +VerifyMethodHandles in product JVM can overflow buffer
never
parents: 10252
diff changeset
   603
  }
7892
ff4948f95c49 7011627: C1: call_RT must support targets that don't fit in wdisp30
iveresov
parents: 7433
diff changeset
   604
  return !is_in_wdisp30_range(d, CodeCache::low_bound()) || !is_in_wdisp30_range(d, CodeCache::high_bound());
ff4948f95c49 7011627: C1: call_RT must support targets that don't fit in wdisp30
iveresov
parents: 7433
diff changeset
   605
}
ff4948f95c49 7011627: C1: call_RT must support targets that don't fit in wdisp30
iveresov
parents: 7433
diff changeset
   606
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   607
// Call with a check to see if we need to deal with the added
489c9b5090e2 Initial load
duke
parents:
diff changeset
   608
// expense of relocation and if we overflow the displacement
7892
ff4948f95c49 7011627: C1: call_RT must support targets that don't fit in wdisp30
iveresov
parents: 7433
diff changeset
   609
// of the quick call instruction.
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   610
inline void MacroAssembler::call( address d, relocInfo::relocType rt ) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   611
#ifdef _LP64
489c9b5090e2 Initial load
duke
parents:
diff changeset
   612
  intptr_t disp;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   613
  // NULL is ok because it will be relocated later.
489c9b5090e2 Initial load
duke
parents:
diff changeset
   614
  // Must change NULL to a reachable address in order to
489c9b5090e2 Initial load
duke
parents:
diff changeset
   615
  // pass asserts here and in wdisp.
489c9b5090e2 Initial load
duke
parents:
diff changeset
   616
  if ( d == NULL )
489c9b5090e2 Initial load
duke
parents:
diff changeset
   617
    d = pc();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   618
489c9b5090e2 Initial load
duke
parents:
diff changeset
   619
  // Is this address within range of the call instruction?
489c9b5090e2 Initial load
duke
parents:
diff changeset
   620
  // If not, use the expensive instruction sequence
7892
ff4948f95c49 7011627: C1: call_RT must support targets that don't fit in wdisp30
iveresov
parents: 7433
diff changeset
   621
  if (is_far_target(d)) {
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   622
    relocate(rt);
2571
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   623
    AddressLiteral dest(d);
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   624
    jumpl_to(dest, O7, O7);
7892
ff4948f95c49 7011627: C1: call_RT must support targets that don't fit in wdisp30
iveresov
parents: 7433
diff changeset
   625
  } else {
ff4948f95c49 7011627: C1: call_RT must support targets that don't fit in wdisp30
iveresov
parents: 7433
diff changeset
   626
    Assembler::call(d, rt);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   627
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   628
#else
489c9b5090e2 Initial load
duke
parents:
diff changeset
   629
  Assembler::call( d, rt );
489c9b5090e2 Initial load
duke
parents:
diff changeset
   630
#endif
489c9b5090e2 Initial load
duke
parents:
diff changeset
   631
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   632
489c9b5090e2 Initial load
duke
parents:
diff changeset
   633
inline void MacroAssembler::call( Label& L,   relocInfo::relocType rt ) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   634
  MacroAssembler::call( target(L), rt);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   635
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   636
489c9b5090e2 Initial load
duke
parents:
diff changeset
   637
489c9b5090e2 Initial load
duke
parents:
diff changeset
   638
489c9b5090e2 Initial load
duke
parents:
diff changeset
   639
inline void MacroAssembler::callr( Register s1, Register s2 ) { jmpl( s1, s2, O7 ); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   640
inline void MacroAssembler::callr( Register s1, int simm13a, RelocationHolder const& rspec ) { jmpl( s1, simm13a, O7, rspec); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   641
489c9b5090e2 Initial load
duke
parents:
diff changeset
   642
// prefetch instruction
489c9b5090e2 Initial load
duke
parents:
diff changeset
   643
inline void MacroAssembler::iprefetch( address d, relocInfo::relocType rt ) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   644
  if (VM_Version::v9_instructions_work())
489c9b5090e2 Initial load
duke
parents:
diff changeset
   645
    Assembler::bp( never, true, xcc, pt, d, rt );
489c9b5090e2 Initial load
duke
parents:
diff changeset
   646
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   647
inline void MacroAssembler::iprefetch( Label& L) { iprefetch( target(L) ); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   648
489c9b5090e2 Initial load
duke
parents:
diff changeset
   649
489c9b5090e2 Initial load
duke
parents:
diff changeset
   650
// clobbers o7 on V8!!
489c9b5090e2 Initial load
duke
parents:
diff changeset
   651
// returns delta from gotten pc to addr after
489c9b5090e2 Initial load
duke
parents:
diff changeset
   652
inline int MacroAssembler::get_pc( Register d ) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   653
  int x = offset();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   654
  if (VM_Version::v9_instructions_work())
489c9b5090e2 Initial load
duke
parents:
diff changeset
   655
    rdpc(d);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   656
  else {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   657
    Label lbl;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   658
    Assembler::call(lbl, relocInfo::none);  // No relocation as this is call to pc+0x8
489c9b5090e2 Initial load
duke
parents:
diff changeset
   659
    if (d == O7)  delayed()->nop();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   660
    else          delayed()->mov(O7, d);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   661
    bind(lbl);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   662
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   663
  return offset() - x;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   664
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   665
489c9b5090e2 Initial load
duke
parents:
diff changeset
   666
489c9b5090e2 Initial load
duke
parents:
diff changeset
   667
// Note:  All MacroAssembler::set_foo functions are defined out-of-line.
489c9b5090e2 Initial load
duke
parents:
diff changeset
   668
489c9b5090e2 Initial load
duke
parents:
diff changeset
   669
489c9b5090e2 Initial load
duke
parents:
diff changeset
   670
// Loads the current PC of the following instruction as an immediate value in
489c9b5090e2 Initial load
duke
parents:
diff changeset
   671
// 2 instructions.  All PCs in the CodeCache are within 2 Gig of each other.
489c9b5090e2 Initial load
duke
parents:
diff changeset
   672
inline intptr_t MacroAssembler::load_pc_address( Register reg, int bytes_to_skip ) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   673
  intptr_t thepc = (intptr_t)pc() + 2*BytesPerInstWord + bytes_to_skip;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   674
#ifdef _LP64
489c9b5090e2 Initial load
duke
parents:
diff changeset
   675
  Unimplemented();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   676
#else
489c9b5090e2 Initial load
duke
parents:
diff changeset
   677
  Assembler::sethi(  thepc & ~0x3ff, reg, internal_word_Relocation::spec((address)thepc));
489c9b5090e2 Initial load
duke
parents:
diff changeset
   678
  Assembler::add(reg,thepc &  0x3ff, reg, internal_word_Relocation::spec((address)thepc));
489c9b5090e2 Initial load
duke
parents:
diff changeset
   679
#endif
489c9b5090e2 Initial load
duke
parents:
diff changeset
   680
  return thepc;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   681
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   682
2571
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   683
6175
86dbf3cacacc 6958465: Sparc aten build24.0: openjdk-7.ea-b96 failed Error: Formal argument ... requires an lvalue
coleenp
parents: 5547
diff changeset
   684
inline void MacroAssembler::load_contents(const AddressLiteral& addrlit, Register d, int offset) {
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   685
  assert_not_delayed();
10983
9ab65f4cec18 7104960: JSR 292: +VerifyMethodHandles in product JVM can overflow buffer
never
parents: 10252
diff changeset
   686
  if (ForceUnreachable) {
9ab65f4cec18 7104960: JSR 292: +VerifyMethodHandles in product JVM can overflow buffer
never
parents: 10252
diff changeset
   687
    patchable_sethi(addrlit, d);
9ab65f4cec18 7104960: JSR 292: +VerifyMethodHandles in product JVM can overflow buffer
never
parents: 10252
diff changeset
   688
  } else {
9ab65f4cec18 7104960: JSR 292: +VerifyMethodHandles in product JVM can overflow buffer
never
parents: 10252
diff changeset
   689
    sethi(addrlit, d);
9ab65f4cec18 7104960: JSR 292: +VerifyMethodHandles in product JVM can overflow buffer
never
parents: 10252
diff changeset
   690
  }
2571
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   691
  ld(d, addrlit.low10() + offset, d);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   692
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   693
489c9b5090e2 Initial load
duke
parents:
diff changeset
   694
11637
030466036615 7013347: allow crypto functions to be called inline to enhance performance
never
parents: 10983
diff changeset
   695
inline void MacroAssembler::load_bool_contents(const AddressLiteral& addrlit, Register d, int offset) {
030466036615 7013347: allow crypto functions to be called inline to enhance performance
never
parents: 10983
diff changeset
   696
  assert_not_delayed();
030466036615 7013347: allow crypto functions to be called inline to enhance performance
never
parents: 10983
diff changeset
   697
  if (ForceUnreachable) {
030466036615 7013347: allow crypto functions to be called inline to enhance performance
never
parents: 10983
diff changeset
   698
    patchable_sethi(addrlit, d);
030466036615 7013347: allow crypto functions to be called inline to enhance performance
never
parents: 10983
diff changeset
   699
  } else {
030466036615 7013347: allow crypto functions to be called inline to enhance performance
never
parents: 10983
diff changeset
   700
    sethi(addrlit, d);
030466036615 7013347: allow crypto functions to be called inline to enhance performance
never
parents: 10983
diff changeset
   701
  }
030466036615 7013347: allow crypto functions to be called inline to enhance performance
never
parents: 10983
diff changeset
   702
  ldub(d, addrlit.low10() + offset, d);
030466036615 7013347: allow crypto functions to be called inline to enhance performance
never
parents: 10983
diff changeset
   703
}
030466036615 7013347: allow crypto functions to be called inline to enhance performance
never
parents: 10983
diff changeset
   704
030466036615 7013347: allow crypto functions to be called inline to enhance performance
never
parents: 10983
diff changeset
   705
6175
86dbf3cacacc 6958465: Sparc aten build24.0: openjdk-7.ea-b96 failed Error: Formal argument ... requires an lvalue
coleenp
parents: 5547
diff changeset
   706
inline void MacroAssembler::load_ptr_contents(const AddressLiteral& addrlit, Register d, int offset) {
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   707
  assert_not_delayed();
10983
9ab65f4cec18 7104960: JSR 292: +VerifyMethodHandles in product JVM can overflow buffer
never
parents: 10252
diff changeset
   708
  if (ForceUnreachable) {
9ab65f4cec18 7104960: JSR 292: +VerifyMethodHandles in product JVM can overflow buffer
never
parents: 10252
diff changeset
   709
    patchable_sethi(addrlit, d);
9ab65f4cec18 7104960: JSR 292: +VerifyMethodHandles in product JVM can overflow buffer
never
parents: 10252
diff changeset
   710
  } else {
9ab65f4cec18 7104960: JSR 292: +VerifyMethodHandles in product JVM can overflow buffer
never
parents: 10252
diff changeset
   711
    sethi(addrlit, d);
9ab65f4cec18 7104960: JSR 292: +VerifyMethodHandles in product JVM can overflow buffer
never
parents: 10252
diff changeset
   712
  }
2571
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   713
  ld_ptr(d, addrlit.low10() + offset, d);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   714
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   715
489c9b5090e2 Initial load
duke
parents:
diff changeset
   716
6175
86dbf3cacacc 6958465: Sparc aten build24.0: openjdk-7.ea-b96 failed Error: Formal argument ... requires an lvalue
coleenp
parents: 5547
diff changeset
   717
inline void MacroAssembler::store_contents(Register s, const AddressLiteral& addrlit, Register temp, int offset) {
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   718
  assert_not_delayed();
10983
9ab65f4cec18 7104960: JSR 292: +VerifyMethodHandles in product JVM can overflow buffer
never
parents: 10252
diff changeset
   719
  if (ForceUnreachable) {
9ab65f4cec18 7104960: JSR 292: +VerifyMethodHandles in product JVM can overflow buffer
never
parents: 10252
diff changeset
   720
    patchable_sethi(addrlit, temp);
9ab65f4cec18 7104960: JSR 292: +VerifyMethodHandles in product JVM can overflow buffer
never
parents: 10252
diff changeset
   721
  } else {
9ab65f4cec18 7104960: JSR 292: +VerifyMethodHandles in product JVM can overflow buffer
never
parents: 10252
diff changeset
   722
    sethi(addrlit, temp);
9ab65f4cec18 7104960: JSR 292: +VerifyMethodHandles in product JVM can overflow buffer
never
parents: 10252
diff changeset
   723
  }
2571
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   724
  st(s, temp, addrlit.low10() + offset);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   725
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   726
489c9b5090e2 Initial load
duke
parents:
diff changeset
   727
6175
86dbf3cacacc 6958465: Sparc aten build24.0: openjdk-7.ea-b96 failed Error: Formal argument ... requires an lvalue
coleenp
parents: 5547
diff changeset
   728
inline void MacroAssembler::store_ptr_contents(Register s, const AddressLiteral& addrlit, Register temp, int offset) {
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   729
  assert_not_delayed();
10983
9ab65f4cec18 7104960: JSR 292: +VerifyMethodHandles in product JVM can overflow buffer
never
parents: 10252
diff changeset
   730
  if (ForceUnreachable) {
9ab65f4cec18 7104960: JSR 292: +VerifyMethodHandles in product JVM can overflow buffer
never
parents: 10252
diff changeset
   731
    patchable_sethi(addrlit, temp);
9ab65f4cec18 7104960: JSR 292: +VerifyMethodHandles in product JVM can overflow buffer
never
parents: 10252
diff changeset
   732
  } else {
9ab65f4cec18 7104960: JSR 292: +VerifyMethodHandles in product JVM can overflow buffer
never
parents: 10252
diff changeset
   733
    sethi(addrlit, temp);
9ab65f4cec18 7104960: JSR 292: +VerifyMethodHandles in product JVM can overflow buffer
never
parents: 10252
diff changeset
   734
  }
2571
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   735
  st_ptr(s, temp, addrlit.low10() + offset);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   736
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   737
489c9b5090e2 Initial load
duke
parents:
diff changeset
   738
489c9b5090e2 Initial load
duke
parents:
diff changeset
   739
// This code sequence is relocatable to any address, even on LP64.
6175
86dbf3cacacc 6958465: Sparc aten build24.0: openjdk-7.ea-b96 failed Error: Formal argument ... requires an lvalue
coleenp
parents: 5547
diff changeset
   740
inline void MacroAssembler::jumpl_to(const AddressLiteral& addrlit, Register temp, Register d, int offset) {
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   741
  assert_not_delayed();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   742
  // Force fixed length sethi because NativeJump and NativeFarCall don't handle
489c9b5090e2 Initial load
duke
parents:
diff changeset
   743
  // variable length instruction streams.
2571
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   744
  patchable_sethi(addrlit, temp);
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   745
  jmpl(temp, addrlit.low10() + offset, d);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   746
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   747
489c9b5090e2 Initial load
duke
parents:
diff changeset
   748
6175
86dbf3cacacc 6958465: Sparc aten build24.0: openjdk-7.ea-b96 failed Error: Formal argument ... requires an lvalue
coleenp
parents: 5547
diff changeset
   749
inline void MacroAssembler::jump_to(const AddressLiteral& addrlit, Register temp, int offset) {
2571
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   750
  jumpl_to(addrlit, temp, G0, offset);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   751
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   752
489c9b5090e2 Initial load
duke
parents:
diff changeset
   753
2571
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   754
inline void MacroAssembler::jump_indirect_to(Address& a, Register temp,
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   755
                                             int ld_offset, int jmp_offset) {
2534
08dac9ce0cd7 6655638: dynamic languages need method handles
jrose
parents: 2332
diff changeset
   756
  assert_not_delayed();
2571
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   757
  //sethi(al);                   // sethi is caller responsibility for this one
2534
08dac9ce0cd7 6655638: dynamic languages need method handles
jrose
parents: 2332
diff changeset
   758
  ld_ptr(a, temp, ld_offset);
08dac9ce0cd7 6655638: dynamic languages need method handles
jrose
parents: 2332
diff changeset
   759
  jmp(temp, jmp_offset);
08dac9ce0cd7 6655638: dynamic languages need method handles
jrose
parents: 2332
diff changeset
   760
}
08dac9ce0cd7 6655638: dynamic languages need method handles
jrose
parents: 2332
diff changeset
   761
08dac9ce0cd7 6655638: dynamic languages need method handles
jrose
parents: 2332
diff changeset
   762
13728
882756847a04 6964458: Reimplement class meta-data storage to use native memory
coleenp
parents: 11637
diff changeset
   763
inline void MacroAssembler::set_metadata(Metadata* obj, Register d) {
882756847a04 6964458: Reimplement class meta-data storage to use native memory
coleenp
parents: 11637
diff changeset
   764
  set_metadata(allocate_metadata_address(obj), d);
882756847a04 6964458: Reimplement class meta-data storage to use native memory
coleenp
parents: 11637
diff changeset
   765
}
882756847a04 6964458: Reimplement class meta-data storage to use native memory
coleenp
parents: 11637
diff changeset
   766
882756847a04 6964458: Reimplement class meta-data storage to use native memory
coleenp
parents: 11637
diff changeset
   767
inline void MacroAssembler::set_metadata_constant(Metadata* obj, Register d) {
882756847a04 6964458: Reimplement class meta-data storage to use native memory
coleenp
parents: 11637
diff changeset
   768
  set_metadata(constant_metadata_address(obj), d);
882756847a04 6964458: Reimplement class meta-data storage to use native memory
coleenp
parents: 11637
diff changeset
   769
}
882756847a04 6964458: Reimplement class meta-data storage to use native memory
coleenp
parents: 11637
diff changeset
   770
882756847a04 6964458: Reimplement class meta-data storage to use native memory
coleenp
parents: 11637
diff changeset
   771
inline void MacroAssembler::set_metadata(const AddressLiteral& obj_addr, Register d) {
882756847a04 6964458: Reimplement class meta-data storage to use native memory
coleenp
parents: 11637
diff changeset
   772
  assert(obj_addr.rspec().type() == relocInfo::metadata_type, "must be a metadata reloc");
882756847a04 6964458: Reimplement class meta-data storage to use native memory
coleenp
parents: 11637
diff changeset
   773
  set(obj_addr, d);
882756847a04 6964458: Reimplement class meta-data storage to use native memory
coleenp
parents: 11637
diff changeset
   774
}
882756847a04 6964458: Reimplement class meta-data storage to use native memory
coleenp
parents: 11637
diff changeset
   775
2571
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   776
inline void MacroAssembler::set_oop(jobject obj, Register d) {
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   777
  set_oop(allocate_oop_address(obj), d);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   778
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   779
489c9b5090e2 Initial load
duke
parents:
diff changeset
   780
2571
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   781
inline void MacroAssembler::set_oop_constant(jobject obj, Register d) {
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   782
  set_oop(constant_oop_address(obj), d);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   783
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   784
489c9b5090e2 Initial load
duke
parents:
diff changeset
   785
5542
be05c5ffe905 6951319: enable solaris builds using Sun Studio 12 update 1
jcoomes
parents: 5416
diff changeset
   786
inline void MacroAssembler::set_oop(const AddressLiteral& obj_addr, Register d) {
2571
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   787
  assert(obj_addr.rspec().type() == relocInfo::oop_type, "must be an oop reloc");
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2534
diff changeset
   788
  set(obj_addr, d);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   789
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   790
489c9b5090e2 Initial load
duke
parents:
diff changeset
   791
489c9b5090e2 Initial load
duke
parents:
diff changeset
   792
inline void MacroAssembler::load_argument( Argument& a, Register  d ) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   793
  if (a.is_register())
489c9b5090e2 Initial load
duke
parents:
diff changeset
   794
    mov(a.as_register(), d);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   795
  else
489c9b5090e2 Initial load
duke
parents:
diff changeset
   796
    ld (a.as_address(),  d);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   797
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   798
489c9b5090e2 Initial load
duke
parents:
diff changeset
   799
inline void MacroAssembler::store_argument( Register s, Argument& a ) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   800
  if (a.is_register())
489c9b5090e2 Initial load
duke
parents:
diff changeset
   801
    mov(s, a.as_register());
489c9b5090e2 Initial load
duke
parents:
diff changeset
   802
  else
489c9b5090e2 Initial load
duke
parents:
diff changeset
   803
    st_ptr (s, a.as_address());         // ABI says everything is right justified.
489c9b5090e2 Initial load
duke
parents:
diff changeset
   804
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   805
489c9b5090e2 Initial load
duke
parents:
diff changeset
   806
inline void MacroAssembler::store_ptr_argument( Register s, Argument& a ) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   807
  if (a.is_register())
489c9b5090e2 Initial load
duke
parents:
diff changeset
   808
    mov(s, a.as_register());
489c9b5090e2 Initial load
duke
parents:
diff changeset
   809
  else
489c9b5090e2 Initial load
duke
parents:
diff changeset
   810
    st_ptr (s, a.as_address());
489c9b5090e2 Initial load
duke
parents:
diff changeset
   811
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   812
489c9b5090e2 Initial load
duke
parents:
diff changeset
   813
489c9b5090e2 Initial load
duke
parents:
diff changeset
   814
#ifdef _LP64
489c9b5090e2 Initial load
duke
parents:
diff changeset
   815
inline void MacroAssembler::store_float_argument( FloatRegister s, Argument& a ) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   816
  if (a.is_float_register())
489c9b5090e2 Initial load
duke
parents:
diff changeset
   817
// V9 ABI has F1, F3, F5 are used to pass instead of O0, O1, O2
489c9b5090e2 Initial load
duke
parents:
diff changeset
   818
    fmov(FloatRegisterImpl::S, s, a.as_float_register() );
489c9b5090e2 Initial load
duke
parents:
diff changeset
   819
  else
489c9b5090e2 Initial load
duke
parents:
diff changeset
   820
    // Floats are stored in the high half of the stack entry
489c9b5090e2 Initial load
duke
parents:
diff changeset
   821
    // The low half is undefined per the ABI.
489c9b5090e2 Initial load
duke
parents:
diff changeset
   822
    stf(FloatRegisterImpl::S, s, a.as_address(), sizeof(jfloat));
489c9b5090e2 Initial load
duke
parents:
diff changeset
   823
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   824
489c9b5090e2 Initial load
duke
parents:
diff changeset
   825
inline void MacroAssembler::store_double_argument( FloatRegister s, Argument& a ) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   826
  if (a.is_float_register())
489c9b5090e2 Initial load
duke
parents:
diff changeset
   827
// V9 ABI has D0, D2, D4 are used to pass instead of O0, O1, O2
489c9b5090e2 Initial load
duke
parents:
diff changeset
   828
    fmov(FloatRegisterImpl::D, s, a.as_double_register() );
489c9b5090e2 Initial load
duke
parents:
diff changeset
   829
  else
489c9b5090e2 Initial load
duke
parents:
diff changeset
   830
    stf(FloatRegisterImpl::D, s, a.as_address());
489c9b5090e2 Initial load
duke
parents:
diff changeset
   831
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   832
489c9b5090e2 Initial load
duke
parents:
diff changeset
   833
inline void MacroAssembler::store_long_argument( Register s, Argument& a ) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   834
  if (a.is_register())
489c9b5090e2 Initial load
duke
parents:
diff changeset
   835
    mov(s, a.as_register());
489c9b5090e2 Initial load
duke
parents:
diff changeset
   836
  else
489c9b5090e2 Initial load
duke
parents:
diff changeset
   837
    stx(s, a.as_address());
489c9b5090e2 Initial load
duke
parents:
diff changeset
   838
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   839
#endif
489c9b5090e2 Initial load
duke
parents:
diff changeset
   840
489c9b5090e2 Initial load
duke
parents:
diff changeset
   841
inline void MacroAssembler::clrb( Register s1, Register s2) {  stb( G0, s1, s2 ); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   842
inline void MacroAssembler::clrh( Register s1, Register s2) {  sth( G0, s1, s2 ); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   843
inline void MacroAssembler::clr(  Register s1, Register s2) {  stw( G0, s1, s2 ); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   844
inline void MacroAssembler::clrx( Register s1, Register s2) {  stx( G0, s1, s2 ); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   845
489c9b5090e2 Initial load
duke
parents:
diff changeset
   846
inline void MacroAssembler::clrb( Register s1, int simm13a) { stb( G0, s1, simm13a); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   847
inline void MacroAssembler::clrh( Register s1, int simm13a) { sth( G0, s1, simm13a); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   848
inline void MacroAssembler::clr(  Register s1, int simm13a) { stw( G0, s1, simm13a); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   849
inline void MacroAssembler::clrx( Register s1, int simm13a) { stx( G0, s1, simm13a); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   850
489c9b5090e2 Initial load
duke
parents:
diff changeset
   851
// returns if membar generates anything, obviously this code should mirror
489c9b5090e2 Initial load
duke
parents:
diff changeset
   852
// membar below.
489c9b5090e2 Initial load
duke
parents:
diff changeset
   853
inline bool MacroAssembler::membar_has_effect( Membar_mask_bits const7a ) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   854
  if( !os::is_MP() ) return false;  // Not needed on single CPU
489c9b5090e2 Initial load
duke
parents:
diff changeset
   855
  if( VM_Version::v9_instructions_work() ) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   856
    const Membar_mask_bits effective_mask =
489c9b5090e2 Initial load
duke
parents:
diff changeset
   857
        Membar_mask_bits(const7a & ~(LoadLoad | LoadStore | StoreStore));
489c9b5090e2 Initial load
duke
parents:
diff changeset
   858
    return (effective_mask != 0);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   859
  } else {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   860
    return true;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   861
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   862
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   863
489c9b5090e2 Initial load
duke
parents:
diff changeset
   864
inline void MacroAssembler::membar( Membar_mask_bits const7a ) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   865
  // Uniprocessors do not need memory barriers
489c9b5090e2 Initial load
duke
parents:
diff changeset
   866
  if (!os::is_MP()) return;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   867
  // Weakened for current Sparcs and TSO.  See the v9 manual, sections 8.4.3,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   868
  // 8.4.4.3, a.31 and a.50.
489c9b5090e2 Initial load
duke
parents:
diff changeset
   869
  if( VM_Version::v9_instructions_work() ) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   870
    // Under TSO, setting bit 3, 2, or 0 is redundant, so the only value
489c9b5090e2 Initial load
duke
parents:
diff changeset
   871
    // of the mmask subfield of const7a that does anything that isn't done
489c9b5090e2 Initial load
duke
parents:
diff changeset
   872
    // implicitly is StoreLoad.
489c9b5090e2 Initial load
duke
parents:
diff changeset
   873
    const Membar_mask_bits effective_mask =
489c9b5090e2 Initial load
duke
parents:
diff changeset
   874
        Membar_mask_bits(const7a & ~(LoadLoad | LoadStore | StoreStore));
489c9b5090e2 Initial load
duke
parents:
diff changeset
   875
    if ( effective_mask != 0 ) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   876
      Assembler::membar( effective_mask );
489c9b5090e2 Initial load
duke
parents:
diff changeset
   877
    }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   878
  } else {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   879
    // stbar is the closest there is on v8.  Equivalent to membar(StoreStore).  We
489c9b5090e2 Initial load
duke
parents:
diff changeset
   880
    // do not issue the stbar because to my knowledge all v8 machines implement TSO,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   881
    // which guarantees that all stores behave as if an stbar were issued just after
489c9b5090e2 Initial load
duke
parents:
diff changeset
   882
    // each one of them.  On these machines, stbar ought to be a nop.  There doesn't
489c9b5090e2 Initial load
duke
parents:
diff changeset
   883
    // appear to be an equivalent of membar(StoreLoad) on v8: TSO doesn't require it,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   884
    // it can't be specified by stbar, nor have I come up with a way to simulate it.
489c9b5090e2 Initial load
duke
parents:
diff changeset
   885
    //
489c9b5090e2 Initial load
duke
parents:
diff changeset
   886
    // Addendum.  Dave says that ldstub guarantees a write buffer flush to coherent
489c9b5090e2 Initial load
duke
parents:
diff changeset
   887
    // space.  Put one here to be on the safe side.
489c9b5090e2 Initial load
duke
parents:
diff changeset
   888
    Assembler::ldstub(SP, 0, G0);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   889
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   890
}
7397
5b173b4ca846 6989984: Use standard include model for Hospot
stefank
parents: 7112
diff changeset
   891
5b173b4ca846 6989984: Use standard include model for Hospot
stefank
parents: 7112
diff changeset
   892
#endif // CPU_SPARC_VM_ASSEMBLER_SPARC_INLINE_HPP