hotspot/src/cpu/x86/vm/nativeInst_x86.hpp
author kvn
Wed, 24 Oct 2012 14:33:22 -0700
changeset 14132 3c1437abcefd
parent 11427 bf248009cbbe
child 24930 1fc3041c8e78
permissions -rw-r--r--
7184394: add intrinsics to use AES instructions Summary: Use new x86 AES instructions for AESCrypt. Reviewed-by: twisti, kvn, roland Contributed-by: tom.deneau@amd.com
Ignore whitespace changes - Everywhere: Within whitespace: At end of lines:
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
     1
/*
8871
5c3b26c4119e 6964776: c2 should ensure the polling page is reachable on 64 bit
iveresov
parents: 7397
diff changeset
     2
 * Copyright (c) 1997, 2011, Oracle and/or its affiliates. All rights reserved.
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
     3
 * DO NOT ALTER OR REMOVE COPYRIGHT NOTICES OR THIS FILE HEADER.
489c9b5090e2 Initial load
duke
parents:
diff changeset
     4
 *
489c9b5090e2 Initial load
duke
parents:
diff changeset
     5
 * This code is free software; you can redistribute it and/or modify it
489c9b5090e2 Initial load
duke
parents:
diff changeset
     6
 * under the terms of the GNU General Public License version 2 only, as
489c9b5090e2 Initial load
duke
parents:
diff changeset
     7
 * published by the Free Software Foundation.
489c9b5090e2 Initial load
duke
parents:
diff changeset
     8
 *
489c9b5090e2 Initial load
duke
parents:
diff changeset
     9
 * This code is distributed in the hope that it will be useful, but WITHOUT
489c9b5090e2 Initial load
duke
parents:
diff changeset
    10
 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
489c9b5090e2 Initial load
duke
parents:
diff changeset
    11
 * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License
489c9b5090e2 Initial load
duke
parents:
diff changeset
    12
 * version 2 for more details (a copy is included in the LICENSE file that
489c9b5090e2 Initial load
duke
parents:
diff changeset
    13
 * accompanied this code).
489c9b5090e2 Initial load
duke
parents:
diff changeset
    14
 *
489c9b5090e2 Initial load
duke
parents:
diff changeset
    15
 * You should have received a copy of the GNU General Public License version
489c9b5090e2 Initial load
duke
parents:
diff changeset
    16
 * 2 along with this work; if not, write to the Free Software Foundation,
489c9b5090e2 Initial load
duke
parents:
diff changeset
    17
 * Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA.
489c9b5090e2 Initial load
duke
parents:
diff changeset
    18
 *
5547
f4b087cbb361 6941466: Oracle rebranding changes for Hotspot repositories
trims
parents: 1076
diff changeset
    19
 * Please contact Oracle, 500 Oracle Parkway, Redwood Shores, CA 94065 USA
f4b087cbb361 6941466: Oracle rebranding changes for Hotspot repositories
trims
parents: 1076
diff changeset
    20
 * or visit www.oracle.com if you need additional information or have any
f4b087cbb361 6941466: Oracle rebranding changes for Hotspot repositories
trims
parents: 1076
diff changeset
    21
 * questions.
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
    22
 *
489c9b5090e2 Initial load
duke
parents:
diff changeset
    23
 */
489c9b5090e2 Initial load
duke
parents:
diff changeset
    24
7397
5b173b4ca846 6989984: Use standard include model for Hospot
stefank
parents: 5547
diff changeset
    25
#ifndef CPU_X86_VM_NATIVEINST_X86_HPP
5b173b4ca846 6989984: Use standard include model for Hospot
stefank
parents: 5547
diff changeset
    26
#define CPU_X86_VM_NATIVEINST_X86_HPP
5b173b4ca846 6989984: Use standard include model for Hospot
stefank
parents: 5547
diff changeset
    27
5b173b4ca846 6989984: Use standard include model for Hospot
stefank
parents: 5547
diff changeset
    28
#include "asm/assembler.hpp"
5b173b4ca846 6989984: Use standard include model for Hospot
stefank
parents: 5547
diff changeset
    29
#include "memory/allocation.hpp"
5b173b4ca846 6989984: Use standard include model for Hospot
stefank
parents: 5547
diff changeset
    30
#include "runtime/icache.hpp"
5b173b4ca846 6989984: Use standard include model for Hospot
stefank
parents: 5547
diff changeset
    31
#include "runtime/os.hpp"
5b173b4ca846 6989984: Use standard include model for Hospot
stefank
parents: 5547
diff changeset
    32
#include "utilities/top.hpp"
5b173b4ca846 6989984: Use standard include model for Hospot
stefank
parents: 5547
diff changeset
    33
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
    34
// We have interfaces for the following instructions:
489c9b5090e2 Initial load
duke
parents:
diff changeset
    35
// - NativeInstruction
489c9b5090e2 Initial load
duke
parents:
diff changeset
    36
// - - NativeCall
489c9b5090e2 Initial load
duke
parents:
diff changeset
    37
// - - NativeMovConstReg
489c9b5090e2 Initial load
duke
parents:
diff changeset
    38
// - - NativeMovConstRegPatching
489c9b5090e2 Initial load
duke
parents:
diff changeset
    39
// - - NativeMovRegMem
489c9b5090e2 Initial load
duke
parents:
diff changeset
    40
// - - NativeMovRegMemPatching
489c9b5090e2 Initial load
duke
parents:
diff changeset
    41
// - - NativeJump
489c9b5090e2 Initial load
duke
parents:
diff changeset
    42
// - - NativeIllegalOpCode
489c9b5090e2 Initial load
duke
parents:
diff changeset
    43
// - - NativeGeneralJump
489c9b5090e2 Initial load
duke
parents:
diff changeset
    44
// - - NativeReturn
489c9b5090e2 Initial load
duke
parents:
diff changeset
    45
// - - NativeReturnX (return with argument)
489c9b5090e2 Initial load
duke
parents:
diff changeset
    46
// - - NativePushConst
489c9b5090e2 Initial load
duke
parents:
diff changeset
    47
// - - NativeTstRegMem
489c9b5090e2 Initial load
duke
parents:
diff changeset
    48
489c9b5090e2 Initial load
duke
parents:
diff changeset
    49
// The base class for different kinds of native instruction abstractions.
489c9b5090e2 Initial load
duke
parents:
diff changeset
    50
// Provides the primitive operations to manipulate code relative to this.
489c9b5090e2 Initial load
duke
parents:
diff changeset
    51
489c9b5090e2 Initial load
duke
parents:
diff changeset
    52
class NativeInstruction VALUE_OBJ_CLASS_SPEC {
489c9b5090e2 Initial load
duke
parents:
diff changeset
    53
  friend class Relocation;
489c9b5090e2 Initial load
duke
parents:
diff changeset
    54
489c9b5090e2 Initial load
duke
parents:
diff changeset
    55
 public:
489c9b5090e2 Initial load
duke
parents:
diff changeset
    56
  enum Intel_specific_constants {
489c9b5090e2 Initial load
duke
parents:
diff changeset
    57
    nop_instruction_code        = 0x90,
489c9b5090e2 Initial load
duke
parents:
diff changeset
    58
    nop_instruction_size        =    1
489c9b5090e2 Initial load
duke
parents:
diff changeset
    59
  };
489c9b5090e2 Initial load
duke
parents:
diff changeset
    60
489c9b5090e2 Initial load
duke
parents:
diff changeset
    61
  bool is_nop()                        { return ubyte_at(0) == nop_instruction_code; }
363
99d43e8a76ad 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 1
diff changeset
    62
  bool is_dtrace_trap();
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
    63
  inline bool is_call();
489c9b5090e2 Initial load
duke
parents:
diff changeset
    64
  inline bool is_illegal();
489c9b5090e2 Initial load
duke
parents:
diff changeset
    65
  inline bool is_return();
489c9b5090e2 Initial load
duke
parents:
diff changeset
    66
  inline bool is_jump();
489c9b5090e2 Initial load
duke
parents:
diff changeset
    67
  inline bool is_cond_jump();
489c9b5090e2 Initial load
duke
parents:
diff changeset
    68
  inline bool is_safepoint_poll();
489c9b5090e2 Initial load
duke
parents:
diff changeset
    69
  inline bool is_mov_literal64();
489c9b5090e2 Initial load
duke
parents:
diff changeset
    70
489c9b5090e2 Initial load
duke
parents:
diff changeset
    71
 protected:
489c9b5090e2 Initial load
duke
parents:
diff changeset
    72
  address addr_at(int offset) const    { return address(this) + offset; }
489c9b5090e2 Initial load
duke
parents:
diff changeset
    73
489c9b5090e2 Initial load
duke
parents:
diff changeset
    74
  s_char sbyte_at(int offset) const    { return *(s_char*) addr_at(offset); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
    75
  u_char ubyte_at(int offset) const    { return *(u_char*) addr_at(offset); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
    76
489c9b5090e2 Initial load
duke
parents:
diff changeset
    77
  jint int_at(int offset) const         { return *(jint*) addr_at(offset); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
    78
489c9b5090e2 Initial load
duke
parents:
diff changeset
    79
  intptr_t ptr_at(int offset) const    { return *(intptr_t*) addr_at(offset); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
    80
489c9b5090e2 Initial load
duke
parents:
diff changeset
    81
  oop  oop_at (int offset) const       { return *(oop*) addr_at(offset); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
    82
489c9b5090e2 Initial load
duke
parents:
diff changeset
    83
489c9b5090e2 Initial load
duke
parents:
diff changeset
    84
  void set_char_at(int offset, char c)        { *addr_at(offset) = (u_char)c; wrote(offset); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
    85
  void set_int_at(int offset, jint  i)        { *(jint*)addr_at(offset) = i;  wrote(offset); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
    86
  void set_ptr_at (int offset, intptr_t  ptr) { *(intptr_t*) addr_at(offset) = ptr;  wrote(offset); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
    87
  void set_oop_at (int offset, oop  o)        { *(oop*) addr_at(offset) = o;  wrote(offset); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
    88
489c9b5090e2 Initial load
duke
parents:
diff changeset
    89
  // This doesn't really do anything on Intel, but it is the place where
489c9b5090e2 Initial load
duke
parents:
diff changeset
    90
  // cache invalidation belongs, generically:
489c9b5090e2 Initial load
duke
parents:
diff changeset
    91
  void wrote(int offset);
489c9b5090e2 Initial load
duke
parents:
diff changeset
    92
489c9b5090e2 Initial load
duke
parents:
diff changeset
    93
 public:
489c9b5090e2 Initial load
duke
parents:
diff changeset
    94
489c9b5090e2 Initial load
duke
parents:
diff changeset
    95
  // unit test stuff
489c9b5090e2 Initial load
duke
parents:
diff changeset
    96
  static void test() {}                 // override for testing
489c9b5090e2 Initial load
duke
parents:
diff changeset
    97
489c9b5090e2 Initial load
duke
parents:
diff changeset
    98
  inline friend NativeInstruction* nativeInstruction_at(address address);
489c9b5090e2 Initial load
duke
parents:
diff changeset
    99
};
489c9b5090e2 Initial load
duke
parents:
diff changeset
   100
489c9b5090e2 Initial load
duke
parents:
diff changeset
   101
inline NativeInstruction* nativeInstruction_at(address address) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   102
  NativeInstruction* inst = (NativeInstruction*)address;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   103
#ifdef ASSERT
489c9b5090e2 Initial load
duke
parents:
diff changeset
   104
  //inst->verify();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   105
#endif
489c9b5090e2 Initial load
duke
parents:
diff changeset
   106
  return inst;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   107
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   108
489c9b5090e2 Initial load
duke
parents:
diff changeset
   109
inline NativeCall* nativeCall_at(address address);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   110
// The NativeCall is an abstraction for accessing/manipulating native call imm32/rel32off
489c9b5090e2 Initial load
duke
parents:
diff changeset
   111
// instructions (used to manipulate inline caches, primitive & dll calls, etc.).
489c9b5090e2 Initial load
duke
parents:
diff changeset
   112
489c9b5090e2 Initial load
duke
parents:
diff changeset
   113
class NativeCall: public NativeInstruction {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   114
 public:
489c9b5090e2 Initial load
duke
parents:
diff changeset
   115
  enum Intel_specific_constants {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   116
    instruction_code            = 0xE8,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   117
    instruction_size            =    5,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   118
    instruction_offset          =    0,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   119
    displacement_offset         =    1,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   120
    return_address_offset       =    5
489c9b5090e2 Initial load
duke
parents:
diff changeset
   121
  };
489c9b5090e2 Initial load
duke
parents:
diff changeset
   122
489c9b5090e2 Initial load
duke
parents:
diff changeset
   123
  enum { cache_line_size = BytesPerWord };  // conservative estimate!
489c9b5090e2 Initial load
duke
parents:
diff changeset
   124
489c9b5090e2 Initial load
duke
parents:
diff changeset
   125
  address instruction_address() const       { return addr_at(instruction_offset); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   126
  address next_instruction_address() const  { return addr_at(return_address_offset); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   127
  int   displacement() const                { return (jint) int_at(displacement_offset); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   128
  address displacement_address() const      { return addr_at(displacement_offset); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   129
  address return_address() const            { return addr_at(return_address_offset); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   130
  address destination() const;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   131
  void  set_destination(address dest)       {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   132
#ifdef AMD64
489c9b5090e2 Initial load
duke
parents:
diff changeset
   133
    assert((labs((intptr_t) dest - (intptr_t) return_address())  &
489c9b5090e2 Initial load
duke
parents:
diff changeset
   134
            0xFFFFFFFF00000000) == 0,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   135
           "must be 32bit offset");
489c9b5090e2 Initial load
duke
parents:
diff changeset
   136
#endif // AMD64
489c9b5090e2 Initial load
duke
parents:
diff changeset
   137
    set_int_at(displacement_offset, dest - return_address());
489c9b5090e2 Initial load
duke
parents:
diff changeset
   138
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   139
  void  set_destination_mt_safe(address dest);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   140
489c9b5090e2 Initial load
duke
parents:
diff changeset
   141
  void  verify_alignment() { assert((intptr_t)addr_at(displacement_offset) % BytesPerInt == 0, "must be aligned"); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   142
  void  verify();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   143
  void  print();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   144
489c9b5090e2 Initial load
duke
parents:
diff changeset
   145
  // Creation
489c9b5090e2 Initial load
duke
parents:
diff changeset
   146
  inline friend NativeCall* nativeCall_at(address address);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   147
  inline friend NativeCall* nativeCall_before(address return_address);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   148
489c9b5090e2 Initial load
duke
parents:
diff changeset
   149
  static bool is_call_at(address instr) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   150
    return ((*instr) & 0xFF) == NativeCall::instruction_code;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   151
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   152
489c9b5090e2 Initial load
duke
parents:
diff changeset
   153
  static bool is_call_before(address return_address) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   154
    return is_call_at(return_address - NativeCall::return_address_offset);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   155
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   156
489c9b5090e2 Initial load
duke
parents:
diff changeset
   157
  static bool is_call_to(address instr, address target) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   158
    return nativeInstruction_at(instr)->is_call() &&
489c9b5090e2 Initial load
duke
parents:
diff changeset
   159
      nativeCall_at(instr)->destination() == target;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   160
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   161
489c9b5090e2 Initial load
duke
parents:
diff changeset
   162
  // MT-safe patching of a call instruction.
489c9b5090e2 Initial load
duke
parents:
diff changeset
   163
  static void insert(address code_pos, address entry);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   164
489c9b5090e2 Initial load
duke
parents:
diff changeset
   165
  static void replace_mt_safe(address instr_addr, address code_buffer);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   166
};
489c9b5090e2 Initial load
duke
parents:
diff changeset
   167
489c9b5090e2 Initial load
duke
parents:
diff changeset
   168
inline NativeCall* nativeCall_at(address address) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   169
  NativeCall* call = (NativeCall*)(address - NativeCall::instruction_offset);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   170
#ifdef ASSERT
489c9b5090e2 Initial load
duke
parents:
diff changeset
   171
  call->verify();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   172
#endif
489c9b5090e2 Initial load
duke
parents:
diff changeset
   173
  return call;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   174
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   175
489c9b5090e2 Initial load
duke
parents:
diff changeset
   176
inline NativeCall* nativeCall_before(address return_address) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   177
  NativeCall* call = (NativeCall*)(return_address - NativeCall::return_address_offset);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   178
#ifdef ASSERT
489c9b5090e2 Initial load
duke
parents:
diff changeset
   179
  call->verify();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   180
#endif
489c9b5090e2 Initial load
duke
parents:
diff changeset
   181
  return call;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   182
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   183
489c9b5090e2 Initial load
duke
parents:
diff changeset
   184
// An interface for accessing/manipulating native mov reg, imm32 instructions.
489c9b5090e2 Initial load
duke
parents:
diff changeset
   185
// (used to manipulate inlined 32bit data dll calls, etc.)
489c9b5090e2 Initial load
duke
parents:
diff changeset
   186
class NativeMovConstReg: public NativeInstruction {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   187
#ifdef AMD64
489c9b5090e2 Initial load
duke
parents:
diff changeset
   188
  static const bool has_rex = true;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   189
  static const int rex_size = 1;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   190
#else
489c9b5090e2 Initial load
duke
parents:
diff changeset
   191
  static const bool has_rex = false;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   192
  static const int rex_size = 0;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   193
#endif // AMD64
489c9b5090e2 Initial load
duke
parents:
diff changeset
   194
 public:
489c9b5090e2 Initial load
duke
parents:
diff changeset
   195
  enum Intel_specific_constants {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   196
    instruction_code            = 0xB8,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   197
    instruction_size            =    1 + rex_size + wordSize,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   198
    instruction_offset          =    0,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   199
    data_offset                 =    1 + rex_size,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   200
    next_instruction_offset     =    instruction_size,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   201
    register_mask               = 0x07
489c9b5090e2 Initial load
duke
parents:
diff changeset
   202
  };
489c9b5090e2 Initial load
duke
parents:
diff changeset
   203
489c9b5090e2 Initial load
duke
parents:
diff changeset
   204
  address instruction_address() const       { return addr_at(instruction_offset); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   205
  address next_instruction_address() const  { return addr_at(next_instruction_offset); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   206
  intptr_t data() const                     { return ptr_at(data_offset); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   207
  void  set_data(intptr_t x)                { set_ptr_at(data_offset, x); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   208
489c9b5090e2 Initial load
duke
parents:
diff changeset
   209
  void  verify();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   210
  void  print();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   211
489c9b5090e2 Initial load
duke
parents:
diff changeset
   212
  // unit test stuff
489c9b5090e2 Initial load
duke
parents:
diff changeset
   213
  static void test() {}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   214
489c9b5090e2 Initial load
duke
parents:
diff changeset
   215
  // Creation
489c9b5090e2 Initial load
duke
parents:
diff changeset
   216
  inline friend NativeMovConstReg* nativeMovConstReg_at(address address);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   217
  inline friend NativeMovConstReg* nativeMovConstReg_before(address address);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   218
};
489c9b5090e2 Initial load
duke
parents:
diff changeset
   219
489c9b5090e2 Initial load
duke
parents:
diff changeset
   220
inline NativeMovConstReg* nativeMovConstReg_at(address address) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   221
  NativeMovConstReg* test = (NativeMovConstReg*)(address - NativeMovConstReg::instruction_offset);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   222
#ifdef ASSERT
489c9b5090e2 Initial load
duke
parents:
diff changeset
   223
  test->verify();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   224
#endif
489c9b5090e2 Initial load
duke
parents:
diff changeset
   225
  return test;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   226
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   227
489c9b5090e2 Initial load
duke
parents:
diff changeset
   228
inline NativeMovConstReg* nativeMovConstReg_before(address address) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   229
  NativeMovConstReg* test = (NativeMovConstReg*)(address - NativeMovConstReg::instruction_size - NativeMovConstReg::instruction_offset);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   230
#ifdef ASSERT
489c9b5090e2 Initial load
duke
parents:
diff changeset
   231
  test->verify();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   232
#endif
489c9b5090e2 Initial load
duke
parents:
diff changeset
   233
  return test;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   234
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   235
489c9b5090e2 Initial load
duke
parents:
diff changeset
   236
class NativeMovConstRegPatching: public NativeMovConstReg {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   237
 private:
489c9b5090e2 Initial load
duke
parents:
diff changeset
   238
    friend NativeMovConstRegPatching* nativeMovConstRegPatching_at(address address) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   239
    NativeMovConstRegPatching* test = (NativeMovConstRegPatching*)(address - instruction_offset);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   240
    #ifdef ASSERT
489c9b5090e2 Initial load
duke
parents:
diff changeset
   241
      test->verify();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   242
    #endif
489c9b5090e2 Initial load
duke
parents:
diff changeset
   243
    return test;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   244
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   245
};
489c9b5090e2 Initial load
duke
parents:
diff changeset
   246
489c9b5090e2 Initial load
duke
parents:
diff changeset
   247
// An interface for accessing/manipulating native moves of the form:
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   248
//      mov[b/w/l/q] [reg + offset], reg   (instruction_code_reg2mem)
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   249
//      mov[b/w/l/q] reg, [reg+offset]     (instruction_code_mem2reg
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   250
//      mov[s/z]x[w/b/q] [reg + offset], reg
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   251
//      fld_s  [reg+offset]
489c9b5090e2 Initial load
duke
parents:
diff changeset
   252
//      fld_d  [reg+offset]
489c9b5090e2 Initial load
duke
parents:
diff changeset
   253
//      fstp_s [reg + offset]
489c9b5090e2 Initial load
duke
parents:
diff changeset
   254
//      fstp_d [reg + offset]
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   255
//      mov_literal64  scratch,<pointer> ; mov[b/w/l/q] 0(scratch),reg | mov[b/w/l/q] reg,0(scratch)
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   256
//
489c9b5090e2 Initial load
duke
parents:
diff changeset
   257
// Warning: These routines must be able to handle any instruction sequences
489c9b5090e2 Initial load
duke
parents:
diff changeset
   258
// that are generated as a result of the load/store byte,word,long
489c9b5090e2 Initial load
duke
parents:
diff changeset
   259
// macros.  For example: The load_unsigned_byte instruction generates
489c9b5090e2 Initial load
duke
parents:
diff changeset
   260
// an xor reg,reg inst prior to generating the movb instruction.  This
489c9b5090e2 Initial load
duke
parents:
diff changeset
   261
// class must skip the xor instruction.
489c9b5090e2 Initial load
duke
parents:
diff changeset
   262
489c9b5090e2 Initial load
duke
parents:
diff changeset
   263
class NativeMovRegMem: public NativeInstruction {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   264
 public:
489c9b5090e2 Initial load
duke
parents:
diff changeset
   265
  enum Intel_specific_constants {
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   266
    instruction_prefix_wide_lo          = Assembler::REX,
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   267
    instruction_prefix_wide_hi          = Assembler::REX_WRXB,
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   268
    instruction_code_xor                = 0x33,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   269
    instruction_extended_prefix         = 0x0F,
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   270
    instruction_code_mem2reg_movslq     = 0x63,
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   271
    instruction_code_mem2reg_movzxb     = 0xB6,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   272
    instruction_code_mem2reg_movsxb     = 0xBE,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   273
    instruction_code_mem2reg_movzxw     = 0xB7,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   274
    instruction_code_mem2reg_movsxw     = 0xBF,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   275
    instruction_operandsize_prefix      = 0x66,
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   276
    instruction_code_reg2mem            = 0x89,
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   277
    instruction_code_mem2reg            = 0x8b,
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   278
    instruction_code_reg2memb           = 0x88,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   279
    instruction_code_mem2regb           = 0x8a,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   280
    instruction_code_float_s            = 0xd9,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   281
    instruction_code_float_d            = 0xdd,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   282
    instruction_code_long_volatile      = 0xdf,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   283
    instruction_code_xmm_ss_prefix      = 0xf3,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   284
    instruction_code_xmm_sd_prefix      = 0xf2,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   285
    instruction_code_xmm_code           = 0x0f,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   286
    instruction_code_xmm_load           = 0x10,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   287
    instruction_code_xmm_store          = 0x11,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   288
    instruction_code_xmm_lpd            = 0x12,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   289
11427
bf248009cbbe 7116452: Add support for AVX instructions
kvn
parents: 8871
diff changeset
   290
    instruction_VEX_prefix_2bytes       = Assembler::VEX_2bytes,
bf248009cbbe 7116452: Add support for AVX instructions
kvn
parents: 8871
diff changeset
   291
    instruction_VEX_prefix_3bytes       = Assembler::VEX_3bytes,
bf248009cbbe 7116452: Add support for AVX instructions
kvn
parents: 8871
diff changeset
   292
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   293
    instruction_size                    = 4,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   294
    instruction_offset                  = 0,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   295
    data_offset                         = 2,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   296
    next_instruction_offset             = 4
489c9b5090e2 Initial load
duke
parents:
diff changeset
   297
  };
489c9b5090e2 Initial load
duke
parents:
diff changeset
   298
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   299
  // helper
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   300
  int instruction_start() const;
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   301
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   302
  address instruction_address() const;
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   303
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   304
  address next_instruction_address() const;
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   305
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   306
  int   offset() const;
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   307
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   308
  void  set_offset(int x);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   309
489c9b5090e2 Initial load
duke
parents:
diff changeset
   310
  void  add_offset_in_bytes(int add_offset)     { set_offset ( ( offset() + add_offset ) ); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   311
489c9b5090e2 Initial load
duke
parents:
diff changeset
   312
  void verify();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   313
  void print ();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   314
489c9b5090e2 Initial load
duke
parents:
diff changeset
   315
  // unit test stuff
489c9b5090e2 Initial load
duke
parents:
diff changeset
   316
  static void test() {}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   317
489c9b5090e2 Initial load
duke
parents:
diff changeset
   318
 private:
489c9b5090e2 Initial load
duke
parents:
diff changeset
   319
  inline friend NativeMovRegMem* nativeMovRegMem_at (address address);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   320
};
489c9b5090e2 Initial load
duke
parents:
diff changeset
   321
489c9b5090e2 Initial load
duke
parents:
diff changeset
   322
inline NativeMovRegMem* nativeMovRegMem_at (address address) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   323
  NativeMovRegMem* test = (NativeMovRegMem*)(address - NativeMovRegMem::instruction_offset);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   324
#ifdef ASSERT
489c9b5090e2 Initial load
duke
parents:
diff changeset
   325
  test->verify();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   326
#endif
489c9b5090e2 Initial load
duke
parents:
diff changeset
   327
  return test;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   328
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   329
489c9b5090e2 Initial load
duke
parents:
diff changeset
   330
class NativeMovRegMemPatching: public NativeMovRegMem {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   331
 private:
489c9b5090e2 Initial load
duke
parents:
diff changeset
   332
  friend NativeMovRegMemPatching* nativeMovRegMemPatching_at (address address) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   333
    NativeMovRegMemPatching* test = (NativeMovRegMemPatching*)(address - instruction_offset);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   334
    #ifdef ASSERT
489c9b5090e2 Initial load
duke
parents:
diff changeset
   335
      test->verify();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   336
    #endif
489c9b5090e2 Initial load
duke
parents:
diff changeset
   337
    return test;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   338
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   339
};
489c9b5090e2 Initial load
duke
parents:
diff changeset
   340
489c9b5090e2 Initial load
duke
parents:
diff changeset
   341
489c9b5090e2 Initial load
duke
parents:
diff changeset
   342
489c9b5090e2 Initial load
duke
parents:
diff changeset
   343
// An interface for accessing/manipulating native leal instruction of form:
489c9b5090e2 Initial load
duke
parents:
diff changeset
   344
//        leal reg, [reg + offset]
489c9b5090e2 Initial load
duke
parents:
diff changeset
   345
489c9b5090e2 Initial load
duke
parents:
diff changeset
   346
class NativeLoadAddress: public NativeMovRegMem {
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   347
#ifdef AMD64
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   348
  static const bool has_rex = true;
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   349
  static const int rex_size = 1;
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   350
#else
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   351
  static const bool has_rex = false;
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   352
  static const int rex_size = 0;
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   353
#endif // AMD64
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   354
 public:
489c9b5090e2 Initial load
duke
parents:
diff changeset
   355
  enum Intel_specific_constants {
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   356
    instruction_prefix_wide             = Assembler::REX_W,
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   357
    instruction_prefix_wide_extended    = Assembler::REX_WB,
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   358
    lea_instruction_code                = 0x8D,
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   359
    mov64_instruction_code              = 0xB8
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   360
  };
489c9b5090e2 Initial load
duke
parents:
diff changeset
   361
489c9b5090e2 Initial load
duke
parents:
diff changeset
   362
  void verify();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   363
  void print ();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   364
489c9b5090e2 Initial load
duke
parents:
diff changeset
   365
  // unit test stuff
489c9b5090e2 Initial load
duke
parents:
diff changeset
   366
  static void test() {}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   367
489c9b5090e2 Initial load
duke
parents:
diff changeset
   368
 private:
489c9b5090e2 Initial load
duke
parents:
diff changeset
   369
  friend NativeLoadAddress* nativeLoadAddress_at (address address) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   370
    NativeLoadAddress* test = (NativeLoadAddress*)(address - instruction_offset);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   371
    #ifdef ASSERT
489c9b5090e2 Initial load
duke
parents:
diff changeset
   372
      test->verify();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   373
    #endif
489c9b5090e2 Initial load
duke
parents:
diff changeset
   374
    return test;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   375
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   376
};
489c9b5090e2 Initial load
duke
parents:
diff changeset
   377
489c9b5090e2 Initial load
duke
parents:
diff changeset
   378
// jump rel32off
489c9b5090e2 Initial load
duke
parents:
diff changeset
   379
489c9b5090e2 Initial load
duke
parents:
diff changeset
   380
class NativeJump: public NativeInstruction {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   381
 public:
489c9b5090e2 Initial load
duke
parents:
diff changeset
   382
  enum Intel_specific_constants {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   383
    instruction_code            = 0xe9,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   384
    instruction_size            =    5,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   385
    instruction_offset          =    0,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   386
    data_offset                 =    1,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   387
    next_instruction_offset     =    5
489c9b5090e2 Initial load
duke
parents:
diff changeset
   388
  };
489c9b5090e2 Initial load
duke
parents:
diff changeset
   389
489c9b5090e2 Initial load
duke
parents:
diff changeset
   390
  address instruction_address() const       { return addr_at(instruction_offset); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   391
  address next_instruction_address() const  { return addr_at(next_instruction_offset); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   392
  address jump_destination() const          {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   393
     address dest = (int_at(data_offset)+next_instruction_address());
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   394
     // 32bit used to encode unresolved jmp as jmp -1
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   395
     // 64bit can't produce this so it used jump to self.
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   396
     // Now 32bit and 64bit use jump to self as the unresolved address
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   397
     // which the inline cache code (and relocs) know about
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   398
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   399
     // return -1 if jump to self
489c9b5090e2 Initial load
duke
parents:
diff changeset
   400
    dest = (dest == (address) this) ? (address) -1 : dest;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   401
    return dest;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   402
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   403
489c9b5090e2 Initial load
duke
parents:
diff changeset
   404
  void  set_jump_destination(address dest)  {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   405
    intptr_t val = dest - next_instruction_address();
1076
a4f1c0615381 6744422: incorrect handling of -1 in set_jump_destination
never
parents: 1066
diff changeset
   406
    if (dest == (address) -1) {
a4f1c0615381 6744422: incorrect handling of -1 in set_jump_destination
never
parents: 1066
diff changeset
   407
      val = -5; // jump to self
a4f1c0615381 6744422: incorrect handling of -1 in set_jump_destination
never
parents: 1066
diff changeset
   408
    }
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   409
#ifdef AMD64
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   410
    assert((labs(val)  & 0xFFFFFFFF00000000) == 0 || dest == (address)-1, "must be 32bit offset or -1");
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   411
#endif // AMD64
489c9b5090e2 Initial load
duke
parents:
diff changeset
   412
    set_int_at(data_offset, (jint)val);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   413
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   414
489c9b5090e2 Initial load
duke
parents:
diff changeset
   415
  // Creation
489c9b5090e2 Initial load
duke
parents:
diff changeset
   416
  inline friend NativeJump* nativeJump_at(address address);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   417
489c9b5090e2 Initial load
duke
parents:
diff changeset
   418
  void verify();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   419
489c9b5090e2 Initial load
duke
parents:
diff changeset
   420
  // Unit testing stuff
489c9b5090e2 Initial load
duke
parents:
diff changeset
   421
  static void test() {}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   422
489c9b5090e2 Initial load
duke
parents:
diff changeset
   423
  // Insertion of native jump instruction
489c9b5090e2 Initial load
duke
parents:
diff changeset
   424
  static void insert(address code_pos, address entry);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   425
  // MT-safe insertion of native jump at verified method entry
489c9b5090e2 Initial load
duke
parents:
diff changeset
   426
  static void check_verified_entry_alignment(address entry, address verified_entry);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   427
  static void patch_verified_entry(address entry, address verified_entry, address dest);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   428
};
489c9b5090e2 Initial load
duke
parents:
diff changeset
   429
489c9b5090e2 Initial load
duke
parents:
diff changeset
   430
inline NativeJump* nativeJump_at(address address) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   431
  NativeJump* jump = (NativeJump*)(address - NativeJump::instruction_offset);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   432
#ifdef ASSERT
489c9b5090e2 Initial load
duke
parents:
diff changeset
   433
  jump->verify();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   434
#endif
489c9b5090e2 Initial load
duke
parents:
diff changeset
   435
  return jump;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   436
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   437
489c9b5090e2 Initial load
duke
parents:
diff changeset
   438
// Handles all kinds of jump on Intel. Long/far, conditional/unconditional
489c9b5090e2 Initial load
duke
parents:
diff changeset
   439
class NativeGeneralJump: public NativeInstruction {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   440
 public:
489c9b5090e2 Initial load
duke
parents:
diff changeset
   441
  enum Intel_specific_constants {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   442
    // Constants does not apply, since the lengths and offsets depends on the actual jump
489c9b5090e2 Initial load
duke
parents:
diff changeset
   443
    // used
489c9b5090e2 Initial load
duke
parents:
diff changeset
   444
    // Instruction codes:
489c9b5090e2 Initial load
duke
parents:
diff changeset
   445
    //   Unconditional jumps: 0xE9    (rel32off), 0xEB (rel8off)
489c9b5090e2 Initial load
duke
parents:
diff changeset
   446
    //   Conditional jumps:   0x0F8x  (rel32off), 0x7x (rel8off)
489c9b5090e2 Initial load
duke
parents:
diff changeset
   447
    unconditional_long_jump  = 0xe9,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   448
    unconditional_short_jump = 0xeb,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   449
    instruction_size = 5
489c9b5090e2 Initial load
duke
parents:
diff changeset
   450
  };
489c9b5090e2 Initial load
duke
parents:
diff changeset
   451
489c9b5090e2 Initial load
duke
parents:
diff changeset
   452
  address instruction_address() const       { return addr_at(0); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   453
  address jump_destination()    const;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   454
489c9b5090e2 Initial load
duke
parents:
diff changeset
   455
  // Creation
489c9b5090e2 Initial load
duke
parents:
diff changeset
   456
  inline friend NativeGeneralJump* nativeGeneralJump_at(address address);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   457
489c9b5090e2 Initial load
duke
parents:
diff changeset
   458
  // Insertion of native general jump instruction
489c9b5090e2 Initial load
duke
parents:
diff changeset
   459
  static void insert_unconditional(address code_pos, address entry);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   460
  static void replace_mt_safe(address instr_addr, address code_buffer);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   461
489c9b5090e2 Initial load
duke
parents:
diff changeset
   462
  void verify();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   463
};
489c9b5090e2 Initial load
duke
parents:
diff changeset
   464
489c9b5090e2 Initial load
duke
parents:
diff changeset
   465
inline NativeGeneralJump* nativeGeneralJump_at(address address) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   466
  NativeGeneralJump* jump = (NativeGeneralJump*)(address);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   467
  debug_only(jump->verify();)
489c9b5090e2 Initial load
duke
parents:
diff changeset
   468
  return jump;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   469
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   470
489c9b5090e2 Initial load
duke
parents:
diff changeset
   471
class NativePopReg : public NativeInstruction {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   472
 public:
489c9b5090e2 Initial load
duke
parents:
diff changeset
   473
  enum Intel_specific_constants {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   474
    instruction_code            = 0x58,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   475
    instruction_size            =    1,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   476
    instruction_offset          =    0,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   477
    data_offset                 =    1,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   478
    next_instruction_offset     =    1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   479
  };
489c9b5090e2 Initial load
duke
parents:
diff changeset
   480
489c9b5090e2 Initial load
duke
parents:
diff changeset
   481
  // Insert a pop instruction
489c9b5090e2 Initial load
duke
parents:
diff changeset
   482
  static void insert(address code_pos, Register reg);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   483
};
489c9b5090e2 Initial load
duke
parents:
diff changeset
   484
489c9b5090e2 Initial load
duke
parents:
diff changeset
   485
489c9b5090e2 Initial load
duke
parents:
diff changeset
   486
class NativeIllegalInstruction: public NativeInstruction {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   487
 public:
489c9b5090e2 Initial load
duke
parents:
diff changeset
   488
  enum Intel_specific_constants {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   489
    instruction_code            = 0x0B0F,    // Real byte order is: 0x0F, 0x0B
489c9b5090e2 Initial load
duke
parents:
diff changeset
   490
    instruction_size            =    2,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   491
    instruction_offset          =    0,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   492
    next_instruction_offset     =    2
489c9b5090e2 Initial load
duke
parents:
diff changeset
   493
  };
489c9b5090e2 Initial load
duke
parents:
diff changeset
   494
489c9b5090e2 Initial load
duke
parents:
diff changeset
   495
  // Insert illegal opcode as specific address
489c9b5090e2 Initial load
duke
parents:
diff changeset
   496
  static void insert(address code_pos);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   497
};
489c9b5090e2 Initial load
duke
parents:
diff changeset
   498
489c9b5090e2 Initial load
duke
parents:
diff changeset
   499
// return instruction that does not pop values of the stack
489c9b5090e2 Initial load
duke
parents:
diff changeset
   500
class NativeReturn: public NativeInstruction {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   501
 public:
489c9b5090e2 Initial load
duke
parents:
diff changeset
   502
  enum Intel_specific_constants {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   503
    instruction_code            = 0xC3,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   504
    instruction_size            =    1,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   505
    instruction_offset          =    0,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   506
    next_instruction_offset     =    1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   507
  };
489c9b5090e2 Initial load
duke
parents:
diff changeset
   508
};
489c9b5090e2 Initial load
duke
parents:
diff changeset
   509
489c9b5090e2 Initial load
duke
parents:
diff changeset
   510
// return instruction that does pop values of the stack
489c9b5090e2 Initial load
duke
parents:
diff changeset
   511
class NativeReturnX: public NativeInstruction {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   512
 public:
489c9b5090e2 Initial load
duke
parents:
diff changeset
   513
  enum Intel_specific_constants {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   514
    instruction_code            = 0xC2,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   515
    instruction_size            =    2,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   516
    instruction_offset          =    0,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   517
    next_instruction_offset     =    2
489c9b5090e2 Initial load
duke
parents:
diff changeset
   518
  };
489c9b5090e2 Initial load
duke
parents:
diff changeset
   519
};
489c9b5090e2 Initial load
duke
parents:
diff changeset
   520
489c9b5090e2 Initial load
duke
parents:
diff changeset
   521
// Simple test vs memory
489c9b5090e2 Initial load
duke
parents:
diff changeset
   522
class NativeTstRegMem: public NativeInstruction {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   523
 public:
489c9b5090e2 Initial load
duke
parents:
diff changeset
   524
  enum Intel_specific_constants {
8871
5c3b26c4119e 6964776: c2 should ensure the polling page is reachable on 64 bit
iveresov
parents: 7397
diff changeset
   525
    instruction_rex_prefix_mask = 0xF0,
5c3b26c4119e 6964776: c2 should ensure the polling page is reachable on 64 bit
iveresov
parents: 7397
diff changeset
   526
    instruction_rex_prefix      = Assembler::REX,
5c3b26c4119e 6964776: c2 should ensure the polling page is reachable on 64 bit
iveresov
parents: 7397
diff changeset
   527
    instruction_code_memXregl   = 0x85,
5c3b26c4119e 6964776: c2 should ensure the polling page is reachable on 64 bit
iveresov
parents: 7397
diff changeset
   528
    modrm_mask                  = 0x38, // select reg from the ModRM byte
5c3b26c4119e 6964776: c2 should ensure the polling page is reachable on 64 bit
iveresov
parents: 7397
diff changeset
   529
    modrm_reg                   = 0x00  // rax
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   530
  };
489c9b5090e2 Initial load
duke
parents:
diff changeset
   531
};
489c9b5090e2 Initial load
duke
parents:
diff changeset
   532
489c9b5090e2 Initial load
duke
parents:
diff changeset
   533
inline bool NativeInstruction::is_illegal()      { return (short)int_at(0) == (short)NativeIllegalInstruction::instruction_code; }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   534
inline bool NativeInstruction::is_call()         { return ubyte_at(0) == NativeCall::instruction_code; }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   535
inline bool NativeInstruction::is_return()       { return ubyte_at(0) == NativeReturn::instruction_code ||
489c9b5090e2 Initial load
duke
parents:
diff changeset
   536
                                                          ubyte_at(0) == NativeReturnX::instruction_code; }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   537
inline bool NativeInstruction::is_jump()         { return ubyte_at(0) == NativeJump::instruction_code ||
489c9b5090e2 Initial load
duke
parents:
diff changeset
   538
                                                          ubyte_at(0) == 0xEB; /* short jump */ }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   539
inline bool NativeInstruction::is_cond_jump()    { return (int_at(0) & 0xF0FF) == 0x800F /* long jump */ ||
489c9b5090e2 Initial load
duke
parents:
diff changeset
   540
                                                          (ubyte_at(0) & 0xF0) == 0x70;  /* short jump */ }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   541
inline bool NativeInstruction::is_safepoint_poll() {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   542
#ifdef AMD64
8871
5c3b26c4119e 6964776: c2 should ensure the polling page is reachable on 64 bit
iveresov
parents: 7397
diff changeset
   543
  if (Assembler::is_polling_page_far()) {
5c3b26c4119e 6964776: c2 should ensure the polling page is reachable on 64 bit
iveresov
parents: 7397
diff changeset
   544
    // two cases, depending on the choice of the base register in the address.
5c3b26c4119e 6964776: c2 should ensure the polling page is reachable on 64 bit
iveresov
parents: 7397
diff changeset
   545
    if (((ubyte_at(0) & NativeTstRegMem::instruction_rex_prefix_mask) == NativeTstRegMem::instruction_rex_prefix &&
5c3b26c4119e 6964776: c2 should ensure the polling page is reachable on 64 bit
iveresov
parents: 7397
diff changeset
   546
         ubyte_at(1) == NativeTstRegMem::instruction_code_memXregl &&
5c3b26c4119e 6964776: c2 should ensure the polling page is reachable on 64 bit
iveresov
parents: 7397
diff changeset
   547
         (ubyte_at(2) & NativeTstRegMem::modrm_mask) == NativeTstRegMem::modrm_reg) ||
5c3b26c4119e 6964776: c2 should ensure the polling page is reachable on 64 bit
iveresov
parents: 7397
diff changeset
   548
        ubyte_at(0) == NativeTstRegMem::instruction_code_memXregl &&
5c3b26c4119e 6964776: c2 should ensure the polling page is reachable on 64 bit
iveresov
parents: 7397
diff changeset
   549
        (ubyte_at(1) & NativeTstRegMem::modrm_mask) == NativeTstRegMem::modrm_reg) {
5c3b26c4119e 6964776: c2 should ensure the polling page is reachable on 64 bit
iveresov
parents: 7397
diff changeset
   550
      return true;
5c3b26c4119e 6964776: c2 should ensure the polling page is reachable on 64 bit
iveresov
parents: 7397
diff changeset
   551
    } else {
5c3b26c4119e 6964776: c2 should ensure the polling page is reachable on 64 bit
iveresov
parents: 7397
diff changeset
   552
      return false;
5c3b26c4119e 6964776: c2 should ensure the polling page is reachable on 64 bit
iveresov
parents: 7397
diff changeset
   553
    }
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   554
  } else {
8871
5c3b26c4119e 6964776: c2 should ensure the polling page is reachable on 64 bit
iveresov
parents: 7397
diff changeset
   555
    if (ubyte_at(0) == NativeTstRegMem::instruction_code_memXregl &&
5c3b26c4119e 6964776: c2 should ensure the polling page is reachable on 64 bit
iveresov
parents: 7397
diff changeset
   556
        ubyte_at(1) == 0x05) { // 00 rax 101
5c3b26c4119e 6964776: c2 should ensure the polling page is reachable on 64 bit
iveresov
parents: 7397
diff changeset
   557
      address fault = addr_at(6) + int_at(2);
5c3b26c4119e 6964776: c2 should ensure the polling page is reachable on 64 bit
iveresov
parents: 7397
diff changeset
   558
      return os::is_poll_address(fault);
5c3b26c4119e 6964776: c2 should ensure the polling page is reachable on 64 bit
iveresov
parents: 7397
diff changeset
   559
    } else {
5c3b26c4119e 6964776: c2 should ensure the polling page is reachable on 64 bit
iveresov
parents: 7397
diff changeset
   560
      return false;
5c3b26c4119e 6964776: c2 should ensure the polling page is reachable on 64 bit
iveresov
parents: 7397
diff changeset
   561
    }
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   562
  }
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   563
#else
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   564
  return ( ubyte_at(0) == NativeMovRegMem::instruction_code_mem2reg ||
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   565
           ubyte_at(0) == NativeTstRegMem::instruction_code_memXregl ) &&
489c9b5090e2 Initial load
duke
parents:
diff changeset
   566
           (ubyte_at(1)&0xC7) == 0x05 && /* Mod R/M == disp32 */
489c9b5090e2 Initial load
duke
parents:
diff changeset
   567
           (os::is_poll_address((address)int_at(2)));
489c9b5090e2 Initial load
duke
parents:
diff changeset
   568
#endif // AMD64
489c9b5090e2 Initial load
duke
parents:
diff changeset
   569
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   570
489c9b5090e2 Initial load
duke
parents:
diff changeset
   571
inline bool NativeInstruction::is_mov_literal64() {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   572
#ifdef AMD64
489c9b5090e2 Initial load
duke
parents:
diff changeset
   573
  return ((ubyte_at(0) == Assembler::REX_W || ubyte_at(0) == Assembler::REX_WB) &&
489c9b5090e2 Initial load
duke
parents:
diff changeset
   574
          (ubyte_at(1) & (0xff ^ NativeMovConstReg::register_mask)) == 0xB8);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   575
#else
489c9b5090e2 Initial load
duke
parents:
diff changeset
   576
  return false;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   577
#endif // AMD64
489c9b5090e2 Initial load
duke
parents:
diff changeset
   578
}
7397
5b173b4ca846 6989984: Use standard include model for Hospot
stefank
parents: 5547
diff changeset
   579
5b173b4ca846 6989984: Use standard include model for Hospot
stefank
parents: 5547
diff changeset
   580
#endif // CPU_X86_VM_NATIVEINST_X86_HPP