hotspot/src/cpu/sparc/vm/sparc.ad
author hseigel
Thu, 15 Aug 2013 20:04:10 -0400
changeset 19319 0ad35be0733a
parent 18097 acd70736bd60
child 19979 ebe1dbb6e1aa
child 22832 03720a5b7595
permissions -rw-r--r--
8003424: Enable Class Data Sharing for CompressedOops 8016729: ObjectAlignmentInBytes=16 now forces the use of heap based compressed oops 8005933: The -Xshare:auto option is ignored for -server Summary: Move klass metaspace above the heap and support CDS with compressed klass ptrs. Reviewed-by: coleenp, kvn, mgerdin, tschatzl, stefank
Ignore whitespace changes - Everywhere: Within whitespace: At end of lines:
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
     1
//
17008
fe66415573bf 6443505: Ideal() function for CmpLTMask
drchase
parents: 14833
diff changeset
     2
// Copyright (c) 1998, 2013, Oracle and/or its affiliates. All rights reserved.
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
     3
// DO NOT ALTER OR REMOVE COPYRIGHT NOTICES OR THIS FILE HEADER.
489c9b5090e2 Initial load
duke
parents:
diff changeset
     4
//
489c9b5090e2 Initial load
duke
parents:
diff changeset
     5
// This code is free software; you can redistribute it and/or modify it
489c9b5090e2 Initial load
duke
parents:
diff changeset
     6
// under the terms of the GNU General Public License version 2 only, as
489c9b5090e2 Initial load
duke
parents:
diff changeset
     7
// published by the Free Software Foundation.
489c9b5090e2 Initial load
duke
parents:
diff changeset
     8
//
489c9b5090e2 Initial load
duke
parents:
diff changeset
     9
// This code is distributed in the hope that it will be useful, but WITHOUT
489c9b5090e2 Initial load
duke
parents:
diff changeset
    10
// ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
489c9b5090e2 Initial load
duke
parents:
diff changeset
    11
// FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License
489c9b5090e2 Initial load
duke
parents:
diff changeset
    12
// version 2 for more details (a copy is included in the LICENSE file that
489c9b5090e2 Initial load
duke
parents:
diff changeset
    13
// accompanied this code).
489c9b5090e2 Initial load
duke
parents:
diff changeset
    14
//
489c9b5090e2 Initial load
duke
parents:
diff changeset
    15
// You should have received a copy of the GNU General Public License version
489c9b5090e2 Initial load
duke
parents:
diff changeset
    16
// 2 along with this work; if not, write to the Free Software Foundation,
489c9b5090e2 Initial load
duke
parents:
diff changeset
    17
// Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA.
489c9b5090e2 Initial load
duke
parents:
diff changeset
    18
//
5547
f4b087cbb361 6941466: Oracle rebranding changes for Hotspot repositories
trims
parents: 5352
diff changeset
    19
// Please contact Oracle, 500 Oracle Parkway, Redwood Shores, CA 94065 USA
f4b087cbb361 6941466: Oracle rebranding changes for Hotspot repositories
trims
parents: 5352
diff changeset
    20
// or visit www.oracle.com if you need additional information or have any
f4b087cbb361 6941466: Oracle rebranding changes for Hotspot repositories
trims
parents: 5352
diff changeset
    21
// questions.
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
    22
//
489c9b5090e2 Initial load
duke
parents:
diff changeset
    23
//
489c9b5090e2 Initial load
duke
parents:
diff changeset
    24
489c9b5090e2 Initial load
duke
parents:
diff changeset
    25
// SPARC Architecture Description File
489c9b5090e2 Initial load
duke
parents:
diff changeset
    26
489c9b5090e2 Initial load
duke
parents:
diff changeset
    27
//----------REGISTER DEFINITION BLOCK------------------------------------------
489c9b5090e2 Initial load
duke
parents:
diff changeset
    28
// This information is used by the matcher and the register allocator to
489c9b5090e2 Initial load
duke
parents:
diff changeset
    29
// describe individual registers and classes of registers within the target
489c9b5090e2 Initial load
duke
parents:
diff changeset
    30
// archtecture.
489c9b5090e2 Initial load
duke
parents:
diff changeset
    31
register %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
    32
//----------Architecture Description Register Definitions----------------------
489c9b5090e2 Initial load
duke
parents:
diff changeset
    33
// General Registers
489c9b5090e2 Initial load
duke
parents:
diff changeset
    34
// "reg_def"  name ( register save type, C convention save type,
489c9b5090e2 Initial load
duke
parents:
diff changeset
    35
//                   ideal register type, encoding, vm name );
489c9b5090e2 Initial load
duke
parents:
diff changeset
    36
// Register Save Types:
489c9b5090e2 Initial load
duke
parents:
diff changeset
    37
//
489c9b5090e2 Initial load
duke
parents:
diff changeset
    38
// NS  = No-Save:       The register allocator assumes that these registers
489c9b5090e2 Initial load
duke
parents:
diff changeset
    39
//                      can be used without saving upon entry to the method, &
489c9b5090e2 Initial load
duke
parents:
diff changeset
    40
//                      that they do not need to be saved at call sites.
489c9b5090e2 Initial load
duke
parents:
diff changeset
    41
//
489c9b5090e2 Initial load
duke
parents:
diff changeset
    42
// SOC = Save-On-Call:  The register allocator assumes that these registers
489c9b5090e2 Initial load
duke
parents:
diff changeset
    43
//                      can be used without saving upon entry to the method,
489c9b5090e2 Initial load
duke
parents:
diff changeset
    44
//                      but that they must be saved at call sites.
489c9b5090e2 Initial load
duke
parents:
diff changeset
    45
//
489c9b5090e2 Initial load
duke
parents:
diff changeset
    46
// SOE = Save-On-Entry: The register allocator assumes that these registers
489c9b5090e2 Initial load
duke
parents:
diff changeset
    47
//                      must be saved before using them upon entry to the
489c9b5090e2 Initial load
duke
parents:
diff changeset
    48
//                      method, but they do not need to be saved at call
489c9b5090e2 Initial load
duke
parents:
diff changeset
    49
//                      sites.
489c9b5090e2 Initial load
duke
parents:
diff changeset
    50
//
489c9b5090e2 Initial load
duke
parents:
diff changeset
    51
// AS  = Always-Save:   The register allocator assumes that these registers
489c9b5090e2 Initial load
duke
parents:
diff changeset
    52
//                      must be saved before using them upon entry to the
489c9b5090e2 Initial load
duke
parents:
diff changeset
    53
//                      method, & that they must be saved at call sites.
489c9b5090e2 Initial load
duke
parents:
diff changeset
    54
//
489c9b5090e2 Initial load
duke
parents:
diff changeset
    55
// Ideal Register Type is used to determine how to save & restore a
489c9b5090e2 Initial load
duke
parents:
diff changeset
    56
// register.  Op_RegI will get spilled with LoadI/StoreI, Op_RegP will get
489c9b5090e2 Initial load
duke
parents:
diff changeset
    57
// spilled with LoadP/StoreP.  If the register supports both, use Op_RegI.
489c9b5090e2 Initial load
duke
parents:
diff changeset
    58
//
489c9b5090e2 Initial load
duke
parents:
diff changeset
    59
// The encoding number is the actual bit-pattern placed into the opcodes.
489c9b5090e2 Initial load
duke
parents:
diff changeset
    60
489c9b5090e2 Initial load
duke
parents:
diff changeset
    61
489c9b5090e2 Initial load
duke
parents:
diff changeset
    62
// ----------------------------
489c9b5090e2 Initial load
duke
parents:
diff changeset
    63
// Integer/Long Registers
489c9b5090e2 Initial load
duke
parents:
diff changeset
    64
// ----------------------------
489c9b5090e2 Initial load
duke
parents:
diff changeset
    65
489c9b5090e2 Initial load
duke
parents:
diff changeset
    66
// Need to expose the hi/lo aspect of 64-bit registers
489c9b5090e2 Initial load
duke
parents:
diff changeset
    67
// This register set is used for both the 64-bit build and
489c9b5090e2 Initial load
duke
parents:
diff changeset
    68
// the 32-bit build with 1-register longs.
489c9b5090e2 Initial load
duke
parents:
diff changeset
    69
489c9b5090e2 Initial load
duke
parents:
diff changeset
    70
// Global Registers 0-7
489c9b5090e2 Initial load
duke
parents:
diff changeset
    71
reg_def R_G0H( NS,  NS, Op_RegI,128, G0->as_VMReg()->next());
489c9b5090e2 Initial load
duke
parents:
diff changeset
    72
reg_def R_G0 ( NS,  NS, Op_RegI,  0, G0->as_VMReg());
489c9b5090e2 Initial load
duke
parents:
diff changeset
    73
reg_def R_G1H(SOC, SOC, Op_RegI,129, G1->as_VMReg()->next());
489c9b5090e2 Initial load
duke
parents:
diff changeset
    74
reg_def R_G1 (SOC, SOC, Op_RegI,  1, G1->as_VMReg());
489c9b5090e2 Initial load
duke
parents:
diff changeset
    75
reg_def R_G2H( NS,  NS, Op_RegI,130, G2->as_VMReg()->next());
489c9b5090e2 Initial load
duke
parents:
diff changeset
    76
reg_def R_G2 ( NS,  NS, Op_RegI,  2, G2->as_VMReg());
489c9b5090e2 Initial load
duke
parents:
diff changeset
    77
reg_def R_G3H(SOC, SOC, Op_RegI,131, G3->as_VMReg()->next());
489c9b5090e2 Initial load
duke
parents:
diff changeset
    78
reg_def R_G3 (SOC, SOC, Op_RegI,  3, G3->as_VMReg());
489c9b5090e2 Initial load
duke
parents:
diff changeset
    79
reg_def R_G4H(SOC, SOC, Op_RegI,132, G4->as_VMReg()->next());
489c9b5090e2 Initial load
duke
parents:
diff changeset
    80
reg_def R_G4 (SOC, SOC, Op_RegI,  4, G4->as_VMReg());
489c9b5090e2 Initial load
duke
parents:
diff changeset
    81
reg_def R_G5H(SOC, SOC, Op_RegI,133, G5->as_VMReg()->next());
489c9b5090e2 Initial load
duke
parents:
diff changeset
    82
reg_def R_G5 (SOC, SOC, Op_RegI,  5, G5->as_VMReg());
489c9b5090e2 Initial load
duke
parents:
diff changeset
    83
reg_def R_G6H( NS,  NS, Op_RegI,134, G6->as_VMReg()->next());
489c9b5090e2 Initial load
duke
parents:
diff changeset
    84
reg_def R_G6 ( NS,  NS, Op_RegI,  6, G6->as_VMReg());
489c9b5090e2 Initial load
duke
parents:
diff changeset
    85
reg_def R_G7H( NS,  NS, Op_RegI,135, G7->as_VMReg()->next());
489c9b5090e2 Initial load
duke
parents:
diff changeset
    86
reg_def R_G7 ( NS,  NS, Op_RegI,  7, G7->as_VMReg());
489c9b5090e2 Initial load
duke
parents:
diff changeset
    87
489c9b5090e2 Initial load
duke
parents:
diff changeset
    88
// Output Registers 0-7
489c9b5090e2 Initial load
duke
parents:
diff changeset
    89
reg_def R_O0H(SOC, SOC, Op_RegI,136, O0->as_VMReg()->next());
489c9b5090e2 Initial load
duke
parents:
diff changeset
    90
reg_def R_O0 (SOC, SOC, Op_RegI,  8, O0->as_VMReg());
489c9b5090e2 Initial load
duke
parents:
diff changeset
    91
reg_def R_O1H(SOC, SOC, Op_RegI,137, O1->as_VMReg()->next());
489c9b5090e2 Initial load
duke
parents:
diff changeset
    92
reg_def R_O1 (SOC, SOC, Op_RegI,  9, O1->as_VMReg());
489c9b5090e2 Initial load
duke
parents:
diff changeset
    93
reg_def R_O2H(SOC, SOC, Op_RegI,138, O2->as_VMReg()->next());
489c9b5090e2 Initial load
duke
parents:
diff changeset
    94
reg_def R_O2 (SOC, SOC, Op_RegI, 10, O2->as_VMReg());
489c9b5090e2 Initial load
duke
parents:
diff changeset
    95
reg_def R_O3H(SOC, SOC, Op_RegI,139, O3->as_VMReg()->next());
489c9b5090e2 Initial load
duke
parents:
diff changeset
    96
reg_def R_O3 (SOC, SOC, Op_RegI, 11, O3->as_VMReg());
489c9b5090e2 Initial load
duke
parents:
diff changeset
    97
reg_def R_O4H(SOC, SOC, Op_RegI,140, O4->as_VMReg()->next());
489c9b5090e2 Initial load
duke
parents:
diff changeset
    98
reg_def R_O4 (SOC, SOC, Op_RegI, 12, O4->as_VMReg());
489c9b5090e2 Initial load
duke
parents:
diff changeset
    99
reg_def R_O5H(SOC, SOC, Op_RegI,141, O5->as_VMReg()->next());
489c9b5090e2 Initial load
duke
parents:
diff changeset
   100
reg_def R_O5 (SOC, SOC, Op_RegI, 13, O5->as_VMReg());
489c9b5090e2 Initial load
duke
parents:
diff changeset
   101
reg_def R_SPH( NS,  NS, Op_RegI,142, SP->as_VMReg()->next());
489c9b5090e2 Initial load
duke
parents:
diff changeset
   102
reg_def R_SP ( NS,  NS, Op_RegI, 14, SP->as_VMReg());
489c9b5090e2 Initial load
duke
parents:
diff changeset
   103
reg_def R_O7H(SOC, SOC, Op_RegI,143, O7->as_VMReg()->next());
489c9b5090e2 Initial load
duke
parents:
diff changeset
   104
reg_def R_O7 (SOC, SOC, Op_RegI, 15, O7->as_VMReg());
489c9b5090e2 Initial load
duke
parents:
diff changeset
   105
489c9b5090e2 Initial load
duke
parents:
diff changeset
   106
// Local Registers 0-7
489c9b5090e2 Initial load
duke
parents:
diff changeset
   107
reg_def R_L0H( NS,  NS, Op_RegI,144, L0->as_VMReg()->next());
489c9b5090e2 Initial load
duke
parents:
diff changeset
   108
reg_def R_L0 ( NS,  NS, Op_RegI, 16, L0->as_VMReg());
489c9b5090e2 Initial load
duke
parents:
diff changeset
   109
reg_def R_L1H( NS,  NS, Op_RegI,145, L1->as_VMReg()->next());
489c9b5090e2 Initial load
duke
parents:
diff changeset
   110
reg_def R_L1 ( NS,  NS, Op_RegI, 17, L1->as_VMReg());
489c9b5090e2 Initial load
duke
parents:
diff changeset
   111
reg_def R_L2H( NS,  NS, Op_RegI,146, L2->as_VMReg()->next());
489c9b5090e2 Initial load
duke
parents:
diff changeset
   112
reg_def R_L2 ( NS,  NS, Op_RegI, 18, L2->as_VMReg());
489c9b5090e2 Initial load
duke
parents:
diff changeset
   113
reg_def R_L3H( NS,  NS, Op_RegI,147, L3->as_VMReg()->next());
489c9b5090e2 Initial load
duke
parents:
diff changeset
   114
reg_def R_L3 ( NS,  NS, Op_RegI, 19, L3->as_VMReg());
489c9b5090e2 Initial load
duke
parents:
diff changeset
   115
reg_def R_L4H( NS,  NS, Op_RegI,148, L4->as_VMReg()->next());
489c9b5090e2 Initial load
duke
parents:
diff changeset
   116
reg_def R_L4 ( NS,  NS, Op_RegI, 20, L4->as_VMReg());
489c9b5090e2 Initial load
duke
parents:
diff changeset
   117
reg_def R_L5H( NS,  NS, Op_RegI,149, L5->as_VMReg()->next());
489c9b5090e2 Initial load
duke
parents:
diff changeset
   118
reg_def R_L5 ( NS,  NS, Op_RegI, 21, L5->as_VMReg());
489c9b5090e2 Initial load
duke
parents:
diff changeset
   119
reg_def R_L6H( NS,  NS, Op_RegI,150, L6->as_VMReg()->next());
489c9b5090e2 Initial load
duke
parents:
diff changeset
   120
reg_def R_L6 ( NS,  NS, Op_RegI, 22, L6->as_VMReg());
489c9b5090e2 Initial load
duke
parents:
diff changeset
   121
reg_def R_L7H( NS,  NS, Op_RegI,151, L7->as_VMReg()->next());
489c9b5090e2 Initial load
duke
parents:
diff changeset
   122
reg_def R_L7 ( NS,  NS, Op_RegI, 23, L7->as_VMReg());
489c9b5090e2 Initial load
duke
parents:
diff changeset
   123
489c9b5090e2 Initial load
duke
parents:
diff changeset
   124
// Input Registers 0-7
489c9b5090e2 Initial load
duke
parents:
diff changeset
   125
reg_def R_I0H( NS,  NS, Op_RegI,152, I0->as_VMReg()->next());
489c9b5090e2 Initial load
duke
parents:
diff changeset
   126
reg_def R_I0 ( NS,  NS, Op_RegI, 24, I0->as_VMReg());
489c9b5090e2 Initial load
duke
parents:
diff changeset
   127
reg_def R_I1H( NS,  NS, Op_RegI,153, I1->as_VMReg()->next());
489c9b5090e2 Initial load
duke
parents:
diff changeset
   128
reg_def R_I1 ( NS,  NS, Op_RegI, 25, I1->as_VMReg());
489c9b5090e2 Initial load
duke
parents:
diff changeset
   129
reg_def R_I2H( NS,  NS, Op_RegI,154, I2->as_VMReg()->next());
489c9b5090e2 Initial load
duke
parents:
diff changeset
   130
reg_def R_I2 ( NS,  NS, Op_RegI, 26, I2->as_VMReg());
489c9b5090e2 Initial load
duke
parents:
diff changeset
   131
reg_def R_I3H( NS,  NS, Op_RegI,155, I3->as_VMReg()->next());
489c9b5090e2 Initial load
duke
parents:
diff changeset
   132
reg_def R_I3 ( NS,  NS, Op_RegI, 27, I3->as_VMReg());
489c9b5090e2 Initial load
duke
parents:
diff changeset
   133
reg_def R_I4H( NS,  NS, Op_RegI,156, I4->as_VMReg()->next());
489c9b5090e2 Initial load
duke
parents:
diff changeset
   134
reg_def R_I4 ( NS,  NS, Op_RegI, 28, I4->as_VMReg());
489c9b5090e2 Initial load
duke
parents:
diff changeset
   135
reg_def R_I5H( NS,  NS, Op_RegI,157, I5->as_VMReg()->next());
489c9b5090e2 Initial load
duke
parents:
diff changeset
   136
reg_def R_I5 ( NS,  NS, Op_RegI, 29, I5->as_VMReg());
489c9b5090e2 Initial load
duke
parents:
diff changeset
   137
reg_def R_FPH( NS,  NS, Op_RegI,158, FP->as_VMReg()->next());
489c9b5090e2 Initial load
duke
parents:
diff changeset
   138
reg_def R_FP ( NS,  NS, Op_RegI, 30, FP->as_VMReg());
489c9b5090e2 Initial load
duke
parents:
diff changeset
   139
reg_def R_I7H( NS,  NS, Op_RegI,159, I7->as_VMReg()->next());
489c9b5090e2 Initial load
duke
parents:
diff changeset
   140
reg_def R_I7 ( NS,  NS, Op_RegI, 31, I7->as_VMReg());
489c9b5090e2 Initial load
duke
parents:
diff changeset
   141
489c9b5090e2 Initial load
duke
parents:
diff changeset
   142
// ----------------------------
489c9b5090e2 Initial load
duke
parents:
diff changeset
   143
// Float/Double Registers
489c9b5090e2 Initial load
duke
parents:
diff changeset
   144
// ----------------------------
489c9b5090e2 Initial load
duke
parents:
diff changeset
   145
489c9b5090e2 Initial load
duke
parents:
diff changeset
   146
// Float Registers
489c9b5090e2 Initial load
duke
parents:
diff changeset
   147
reg_def R_F0 ( SOC, SOC, Op_RegF,  0, F0->as_VMReg());
489c9b5090e2 Initial load
duke
parents:
diff changeset
   148
reg_def R_F1 ( SOC, SOC, Op_RegF,  1, F1->as_VMReg());
489c9b5090e2 Initial load
duke
parents:
diff changeset
   149
reg_def R_F2 ( SOC, SOC, Op_RegF,  2, F2->as_VMReg());
489c9b5090e2 Initial load
duke
parents:
diff changeset
   150
reg_def R_F3 ( SOC, SOC, Op_RegF,  3, F3->as_VMReg());
489c9b5090e2 Initial load
duke
parents:
diff changeset
   151
reg_def R_F4 ( SOC, SOC, Op_RegF,  4, F4->as_VMReg());
489c9b5090e2 Initial load
duke
parents:
diff changeset
   152
reg_def R_F5 ( SOC, SOC, Op_RegF,  5, F5->as_VMReg());
489c9b5090e2 Initial load
duke
parents:
diff changeset
   153
reg_def R_F6 ( SOC, SOC, Op_RegF,  6, F6->as_VMReg());
489c9b5090e2 Initial load
duke
parents:
diff changeset
   154
reg_def R_F7 ( SOC, SOC, Op_RegF,  7, F7->as_VMReg());
489c9b5090e2 Initial load
duke
parents:
diff changeset
   155
reg_def R_F8 ( SOC, SOC, Op_RegF,  8, F8->as_VMReg());
489c9b5090e2 Initial load
duke
parents:
diff changeset
   156
reg_def R_F9 ( SOC, SOC, Op_RegF,  9, F9->as_VMReg());
489c9b5090e2 Initial load
duke
parents:
diff changeset
   157
reg_def R_F10( SOC, SOC, Op_RegF, 10, F10->as_VMReg());
489c9b5090e2 Initial load
duke
parents:
diff changeset
   158
reg_def R_F11( SOC, SOC, Op_RegF, 11, F11->as_VMReg());
489c9b5090e2 Initial load
duke
parents:
diff changeset
   159
reg_def R_F12( SOC, SOC, Op_RegF, 12, F12->as_VMReg());
489c9b5090e2 Initial load
duke
parents:
diff changeset
   160
reg_def R_F13( SOC, SOC, Op_RegF, 13, F13->as_VMReg());
489c9b5090e2 Initial load
duke
parents:
diff changeset
   161
reg_def R_F14( SOC, SOC, Op_RegF, 14, F14->as_VMReg());
489c9b5090e2 Initial load
duke
parents:
diff changeset
   162
reg_def R_F15( SOC, SOC, Op_RegF, 15, F15->as_VMReg());
489c9b5090e2 Initial load
duke
parents:
diff changeset
   163
reg_def R_F16( SOC, SOC, Op_RegF, 16, F16->as_VMReg());
489c9b5090e2 Initial load
duke
parents:
diff changeset
   164
reg_def R_F17( SOC, SOC, Op_RegF, 17, F17->as_VMReg());
489c9b5090e2 Initial load
duke
parents:
diff changeset
   165
reg_def R_F18( SOC, SOC, Op_RegF, 18, F18->as_VMReg());
489c9b5090e2 Initial load
duke
parents:
diff changeset
   166
reg_def R_F19( SOC, SOC, Op_RegF, 19, F19->as_VMReg());
489c9b5090e2 Initial load
duke
parents:
diff changeset
   167
reg_def R_F20( SOC, SOC, Op_RegF, 20, F20->as_VMReg());
489c9b5090e2 Initial load
duke
parents:
diff changeset
   168
reg_def R_F21( SOC, SOC, Op_RegF, 21, F21->as_VMReg());
489c9b5090e2 Initial load
duke
parents:
diff changeset
   169
reg_def R_F22( SOC, SOC, Op_RegF, 22, F22->as_VMReg());
489c9b5090e2 Initial load
duke
parents:
diff changeset
   170
reg_def R_F23( SOC, SOC, Op_RegF, 23, F23->as_VMReg());
489c9b5090e2 Initial load
duke
parents:
diff changeset
   171
reg_def R_F24( SOC, SOC, Op_RegF, 24, F24->as_VMReg());
489c9b5090e2 Initial load
duke
parents:
diff changeset
   172
reg_def R_F25( SOC, SOC, Op_RegF, 25, F25->as_VMReg());
489c9b5090e2 Initial load
duke
parents:
diff changeset
   173
reg_def R_F26( SOC, SOC, Op_RegF, 26, F26->as_VMReg());
489c9b5090e2 Initial load
duke
parents:
diff changeset
   174
reg_def R_F27( SOC, SOC, Op_RegF, 27, F27->as_VMReg());
489c9b5090e2 Initial load
duke
parents:
diff changeset
   175
reg_def R_F28( SOC, SOC, Op_RegF, 28, F28->as_VMReg());
489c9b5090e2 Initial load
duke
parents:
diff changeset
   176
reg_def R_F29( SOC, SOC, Op_RegF, 29, F29->as_VMReg());
489c9b5090e2 Initial load
duke
parents:
diff changeset
   177
reg_def R_F30( SOC, SOC, Op_RegF, 30, F30->as_VMReg());
489c9b5090e2 Initial load
duke
parents:
diff changeset
   178
reg_def R_F31( SOC, SOC, Op_RegF, 31, F31->as_VMReg());
489c9b5090e2 Initial load
duke
parents:
diff changeset
   179
489c9b5090e2 Initial load
duke
parents:
diff changeset
   180
// Double Registers
489c9b5090e2 Initial load
duke
parents:
diff changeset
   181
// The rules of ADL require that double registers be defined in pairs.
489c9b5090e2 Initial load
duke
parents:
diff changeset
   182
// Each pair must be two 32-bit values, but not necessarily a pair of
489c9b5090e2 Initial load
duke
parents:
diff changeset
   183
// single float registers.  In each pair, ADLC-assigned register numbers
489c9b5090e2 Initial load
duke
parents:
diff changeset
   184
// must be adjacent, with the lower number even.  Finally, when the
489c9b5090e2 Initial load
duke
parents:
diff changeset
   185
// CPU stores such a register pair to memory, the word associated with
489c9b5090e2 Initial load
duke
parents:
diff changeset
   186
// the lower ADLC-assigned number must be stored to the lower address.
489c9b5090e2 Initial load
duke
parents:
diff changeset
   187
489c9b5090e2 Initial load
duke
parents:
diff changeset
   188
// These definitions specify the actual bit encodings of the sparc
489c9b5090e2 Initial load
duke
parents:
diff changeset
   189
// double fp register numbers.  FloatRegisterImpl in register_sparc.hpp
489c9b5090e2 Initial load
duke
parents:
diff changeset
   190
// wants 0-63, so we have to convert every time we want to use fp regs
489c9b5090e2 Initial load
duke
parents:
diff changeset
   191
// with the macroassembler, using reg_to_DoubleFloatRegister_object().
2131
98f9cef66a34 6810672: Comment typos
twisti
parents: 2022
diff changeset
   192
// 255 is a flag meaning "don't go here".
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   193
// I believe we can't handle callee-save doubles D32 and up until
489c9b5090e2 Initial load
duke
parents:
diff changeset
   194
// the place in the sparc stack crawler that asserts on the 255 is
489c9b5090e2 Initial load
duke
parents:
diff changeset
   195
// fixed up.
4010
7467ebf34334 6880034: SIGBUS during deoptimisation at a safepoint on 64bit-SPARC
kvn
parents: 3905
diff changeset
   196
reg_def R_D32 (SOC, SOC, Op_RegD,  1, F32->as_VMReg());
7467ebf34334 6880034: SIGBUS during deoptimisation at a safepoint on 64bit-SPARC
kvn
parents: 3905
diff changeset
   197
reg_def R_D32x(SOC, SOC, Op_RegD,255, F32->as_VMReg()->next());
7467ebf34334 6880034: SIGBUS during deoptimisation at a safepoint on 64bit-SPARC
kvn
parents: 3905
diff changeset
   198
reg_def R_D34 (SOC, SOC, Op_RegD,  3, F34->as_VMReg());
7467ebf34334 6880034: SIGBUS during deoptimisation at a safepoint on 64bit-SPARC
kvn
parents: 3905
diff changeset
   199
reg_def R_D34x(SOC, SOC, Op_RegD,255, F34->as_VMReg()->next());
7467ebf34334 6880034: SIGBUS during deoptimisation at a safepoint on 64bit-SPARC
kvn
parents: 3905
diff changeset
   200
reg_def R_D36 (SOC, SOC, Op_RegD,  5, F36->as_VMReg());
7467ebf34334 6880034: SIGBUS during deoptimisation at a safepoint on 64bit-SPARC
kvn
parents: 3905
diff changeset
   201
reg_def R_D36x(SOC, SOC, Op_RegD,255, F36->as_VMReg()->next());
7467ebf34334 6880034: SIGBUS during deoptimisation at a safepoint on 64bit-SPARC
kvn
parents: 3905
diff changeset
   202
reg_def R_D38 (SOC, SOC, Op_RegD,  7, F38->as_VMReg());
7467ebf34334 6880034: SIGBUS during deoptimisation at a safepoint on 64bit-SPARC
kvn
parents: 3905
diff changeset
   203
reg_def R_D38x(SOC, SOC, Op_RegD,255, F38->as_VMReg()->next());
7467ebf34334 6880034: SIGBUS during deoptimisation at a safepoint on 64bit-SPARC
kvn
parents: 3905
diff changeset
   204
reg_def R_D40 (SOC, SOC, Op_RegD,  9, F40->as_VMReg());
7467ebf34334 6880034: SIGBUS during deoptimisation at a safepoint on 64bit-SPARC
kvn
parents: 3905
diff changeset
   205
reg_def R_D40x(SOC, SOC, Op_RegD,255, F40->as_VMReg()->next());
7467ebf34334 6880034: SIGBUS during deoptimisation at a safepoint on 64bit-SPARC
kvn
parents: 3905
diff changeset
   206
reg_def R_D42 (SOC, SOC, Op_RegD, 11, F42->as_VMReg());
7467ebf34334 6880034: SIGBUS during deoptimisation at a safepoint on 64bit-SPARC
kvn
parents: 3905
diff changeset
   207
reg_def R_D42x(SOC, SOC, Op_RegD,255, F42->as_VMReg()->next());
7467ebf34334 6880034: SIGBUS during deoptimisation at a safepoint on 64bit-SPARC
kvn
parents: 3905
diff changeset
   208
reg_def R_D44 (SOC, SOC, Op_RegD, 13, F44->as_VMReg());
7467ebf34334 6880034: SIGBUS during deoptimisation at a safepoint on 64bit-SPARC
kvn
parents: 3905
diff changeset
   209
reg_def R_D44x(SOC, SOC, Op_RegD,255, F44->as_VMReg()->next());
7467ebf34334 6880034: SIGBUS during deoptimisation at a safepoint on 64bit-SPARC
kvn
parents: 3905
diff changeset
   210
reg_def R_D46 (SOC, SOC, Op_RegD, 15, F46->as_VMReg());
7467ebf34334 6880034: SIGBUS during deoptimisation at a safepoint on 64bit-SPARC
kvn
parents: 3905
diff changeset
   211
reg_def R_D46x(SOC, SOC, Op_RegD,255, F46->as_VMReg()->next());
7467ebf34334 6880034: SIGBUS during deoptimisation at a safepoint on 64bit-SPARC
kvn
parents: 3905
diff changeset
   212
reg_def R_D48 (SOC, SOC, Op_RegD, 17, F48->as_VMReg());
7467ebf34334 6880034: SIGBUS during deoptimisation at a safepoint on 64bit-SPARC
kvn
parents: 3905
diff changeset
   213
reg_def R_D48x(SOC, SOC, Op_RegD,255, F48->as_VMReg()->next());
7467ebf34334 6880034: SIGBUS during deoptimisation at a safepoint on 64bit-SPARC
kvn
parents: 3905
diff changeset
   214
reg_def R_D50 (SOC, SOC, Op_RegD, 19, F50->as_VMReg());
7467ebf34334 6880034: SIGBUS during deoptimisation at a safepoint on 64bit-SPARC
kvn
parents: 3905
diff changeset
   215
reg_def R_D50x(SOC, SOC, Op_RegD,255, F50->as_VMReg()->next());
7467ebf34334 6880034: SIGBUS during deoptimisation at a safepoint on 64bit-SPARC
kvn
parents: 3905
diff changeset
   216
reg_def R_D52 (SOC, SOC, Op_RegD, 21, F52->as_VMReg());
7467ebf34334 6880034: SIGBUS during deoptimisation at a safepoint on 64bit-SPARC
kvn
parents: 3905
diff changeset
   217
reg_def R_D52x(SOC, SOC, Op_RegD,255, F52->as_VMReg()->next());
7467ebf34334 6880034: SIGBUS during deoptimisation at a safepoint on 64bit-SPARC
kvn
parents: 3905
diff changeset
   218
reg_def R_D54 (SOC, SOC, Op_RegD, 23, F54->as_VMReg());
7467ebf34334 6880034: SIGBUS during deoptimisation at a safepoint on 64bit-SPARC
kvn
parents: 3905
diff changeset
   219
reg_def R_D54x(SOC, SOC, Op_RegD,255, F54->as_VMReg()->next());
7467ebf34334 6880034: SIGBUS during deoptimisation at a safepoint on 64bit-SPARC
kvn
parents: 3905
diff changeset
   220
reg_def R_D56 (SOC, SOC, Op_RegD, 25, F56->as_VMReg());
7467ebf34334 6880034: SIGBUS during deoptimisation at a safepoint on 64bit-SPARC
kvn
parents: 3905
diff changeset
   221
reg_def R_D56x(SOC, SOC, Op_RegD,255, F56->as_VMReg()->next());
7467ebf34334 6880034: SIGBUS during deoptimisation at a safepoint on 64bit-SPARC
kvn
parents: 3905
diff changeset
   222
reg_def R_D58 (SOC, SOC, Op_RegD, 27, F58->as_VMReg());
7467ebf34334 6880034: SIGBUS during deoptimisation at a safepoint on 64bit-SPARC
kvn
parents: 3905
diff changeset
   223
reg_def R_D58x(SOC, SOC, Op_RegD,255, F58->as_VMReg()->next());
7467ebf34334 6880034: SIGBUS during deoptimisation at a safepoint on 64bit-SPARC
kvn
parents: 3905
diff changeset
   224
reg_def R_D60 (SOC, SOC, Op_RegD, 29, F60->as_VMReg());
7467ebf34334 6880034: SIGBUS during deoptimisation at a safepoint on 64bit-SPARC
kvn
parents: 3905
diff changeset
   225
reg_def R_D60x(SOC, SOC, Op_RegD,255, F60->as_VMReg()->next());
7467ebf34334 6880034: SIGBUS during deoptimisation at a safepoint on 64bit-SPARC
kvn
parents: 3905
diff changeset
   226
reg_def R_D62 (SOC, SOC, Op_RegD, 31, F62->as_VMReg());
7467ebf34334 6880034: SIGBUS during deoptimisation at a safepoint on 64bit-SPARC
kvn
parents: 3905
diff changeset
   227
reg_def R_D62x(SOC, SOC, Op_RegD,255, F62->as_VMReg()->next());
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   228
489c9b5090e2 Initial load
duke
parents:
diff changeset
   229
489c9b5090e2 Initial load
duke
parents:
diff changeset
   230
// ----------------------------
489c9b5090e2 Initial load
duke
parents:
diff changeset
   231
// Special Registers
489c9b5090e2 Initial load
duke
parents:
diff changeset
   232
// Condition Codes Flag Registers
489c9b5090e2 Initial load
duke
parents:
diff changeset
   233
// I tried to break out ICC and XCC but it's not very pretty.
489c9b5090e2 Initial load
duke
parents:
diff changeset
   234
// Every Sparc instruction which defs/kills one also kills the other.
489c9b5090e2 Initial load
duke
parents:
diff changeset
   235
// Hence every compare instruction which defs one kind of flags ends
489c9b5090e2 Initial load
duke
parents:
diff changeset
   236
// up needing a kill of the other.
489c9b5090e2 Initial load
duke
parents:
diff changeset
   237
reg_def CCR (SOC, SOC,  Op_RegFlags, 0, VMRegImpl::Bad());
489c9b5090e2 Initial load
duke
parents:
diff changeset
   238
489c9b5090e2 Initial load
duke
parents:
diff changeset
   239
reg_def FCC0(SOC, SOC,  Op_RegFlags, 0, VMRegImpl::Bad());
489c9b5090e2 Initial load
duke
parents:
diff changeset
   240
reg_def FCC1(SOC, SOC,  Op_RegFlags, 1, VMRegImpl::Bad());
489c9b5090e2 Initial load
duke
parents:
diff changeset
   241
reg_def FCC2(SOC, SOC,  Op_RegFlags, 2, VMRegImpl::Bad());
489c9b5090e2 Initial load
duke
parents:
diff changeset
   242
reg_def FCC3(SOC, SOC,  Op_RegFlags, 3, VMRegImpl::Bad());
489c9b5090e2 Initial load
duke
parents:
diff changeset
   243
489c9b5090e2 Initial load
duke
parents:
diff changeset
   244
// ----------------------------
489c9b5090e2 Initial load
duke
parents:
diff changeset
   245
// Specify the enum values for the registers.  These enums are only used by the
489c9b5090e2 Initial load
duke
parents:
diff changeset
   246
// OptoReg "class". We can convert these enum values at will to VMReg when needed
489c9b5090e2 Initial load
duke
parents:
diff changeset
   247
// for visibility to the rest of the vm. The order of this enum influences the
489c9b5090e2 Initial load
duke
parents:
diff changeset
   248
// register allocator so having the freedom to set this order and not be stuck
489c9b5090e2 Initial load
duke
parents:
diff changeset
   249
// with the order that is natural for the rest of the vm is worth it.
489c9b5090e2 Initial load
duke
parents:
diff changeset
   250
alloc_class chunk0(
489c9b5090e2 Initial load
duke
parents:
diff changeset
   251
  R_L0,R_L0H, R_L1,R_L1H, R_L2,R_L2H, R_L3,R_L3H, R_L4,R_L4H, R_L5,R_L5H, R_L6,R_L6H, R_L7,R_L7H,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   252
  R_G0,R_G0H, R_G1,R_G1H, R_G2,R_G2H, R_G3,R_G3H, R_G4,R_G4H, R_G5,R_G5H, R_G6,R_G6H, R_G7,R_G7H,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   253
  R_O7,R_O7H, R_SP,R_SPH, R_O0,R_O0H, R_O1,R_O1H, R_O2,R_O2H, R_O3,R_O3H, R_O4,R_O4H, R_O5,R_O5H,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   254
  R_I0,R_I0H, R_I1,R_I1H, R_I2,R_I2H, R_I3,R_I3H, R_I4,R_I4H, R_I5,R_I5H, R_FP,R_FPH, R_I7,R_I7H);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   255
489c9b5090e2 Initial load
duke
parents:
diff changeset
   256
// Note that a register is not allocatable unless it is also mentioned
489c9b5090e2 Initial load
duke
parents:
diff changeset
   257
// in a widely-used reg_class below.  Thus, R_G7 and R_G0 are outside i_reg.
489c9b5090e2 Initial load
duke
parents:
diff changeset
   258
489c9b5090e2 Initial load
duke
parents:
diff changeset
   259
alloc_class chunk1(
489c9b5090e2 Initial load
duke
parents:
diff changeset
   260
  // The first registers listed here are those most likely to be used
489c9b5090e2 Initial load
duke
parents:
diff changeset
   261
  // as temporaries.  We move F0..F7 away from the front of the list,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   262
  // to reduce the likelihood of interferences with parameters and
489c9b5090e2 Initial load
duke
parents:
diff changeset
   263
  // return values.  Likewise, we avoid using F0/F1 for parameters,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   264
  // since they are used for return values.
489c9b5090e2 Initial load
duke
parents:
diff changeset
   265
  // This FPU fine-tuning is worth about 1% on the SPEC geomean.
489c9b5090e2 Initial load
duke
parents:
diff changeset
   266
  R_F8 ,R_F9 ,R_F10,R_F11,R_F12,R_F13,R_F14,R_F15,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   267
  R_F16,R_F17,R_F18,R_F19,R_F20,R_F21,R_F22,R_F23,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   268
  R_F24,R_F25,R_F26,R_F27,R_F28,R_F29,R_F30,R_F31,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   269
  R_F0 ,R_F1 ,R_F2 ,R_F3 ,R_F4 ,R_F5 ,R_F6 ,R_F7 , // used for arguments and return values
489c9b5090e2 Initial load
duke
parents:
diff changeset
   270
  R_D32,R_D32x,R_D34,R_D34x,R_D36,R_D36x,R_D38,R_D38x,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   271
  R_D40,R_D40x,R_D42,R_D42x,R_D44,R_D44x,R_D46,R_D46x,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   272
  R_D48,R_D48x,R_D50,R_D50x,R_D52,R_D52x,R_D54,R_D54x,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   273
  R_D56,R_D56x,R_D58,R_D58x,R_D60,R_D60x,R_D62,R_D62x);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   274
489c9b5090e2 Initial load
duke
parents:
diff changeset
   275
alloc_class chunk2(CCR, FCC0, FCC1, FCC2, FCC3);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   276
489c9b5090e2 Initial load
duke
parents:
diff changeset
   277
//----------Architecture Description Register Classes--------------------------
489c9b5090e2 Initial load
duke
parents:
diff changeset
   278
// Several register classes are automatically defined based upon information in
489c9b5090e2 Initial load
duke
parents:
diff changeset
   279
// this architecture description.
489c9b5090e2 Initial load
duke
parents:
diff changeset
   280
// 1) reg_class inline_cache_reg           ( as defined in frame section )
489c9b5090e2 Initial load
duke
parents:
diff changeset
   281
// 2) reg_class interpreter_method_oop_reg ( as defined in frame section )
489c9b5090e2 Initial load
duke
parents:
diff changeset
   282
// 3) reg_class stack_slots( /* one chunk of stack-based "registers" */ )
489c9b5090e2 Initial load
duke
parents:
diff changeset
   283
//
489c9b5090e2 Initial load
duke
parents:
diff changeset
   284
489c9b5090e2 Initial load
duke
parents:
diff changeset
   285
// G0 is not included in integer class since it has special meaning.
489c9b5090e2 Initial load
duke
parents:
diff changeset
   286
reg_class g0_reg(R_G0);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   287
489c9b5090e2 Initial load
duke
parents:
diff changeset
   288
// ----------------------------
489c9b5090e2 Initial load
duke
parents:
diff changeset
   289
// Integer Register Classes
489c9b5090e2 Initial load
duke
parents:
diff changeset
   290
// ----------------------------
489c9b5090e2 Initial load
duke
parents:
diff changeset
   291
// Exclusions from i_reg:
489c9b5090e2 Initial load
duke
parents:
diff changeset
   292
// R_G0: hardwired zero
489c9b5090e2 Initial load
duke
parents:
diff changeset
   293
// R_G2: reserved by HotSpot to the TLS register (invariant within Java)
489c9b5090e2 Initial load
duke
parents:
diff changeset
   294
// R_G6: reserved by Solaris ABI to tools
489c9b5090e2 Initial load
duke
parents:
diff changeset
   295
// R_G7: reserved by Solaris ABI to libthread
489c9b5090e2 Initial load
duke
parents:
diff changeset
   296
// R_O7: Used as a temp in many encodings
489c9b5090e2 Initial load
duke
parents:
diff changeset
   297
reg_class int_reg(R_G1,R_G3,R_G4,R_G5,R_O0,R_O1,R_O2,R_O3,R_O4,R_O5,R_L0,R_L1,R_L2,R_L3,R_L4,R_L5,R_L6,R_L7,R_I0,R_I1,R_I2,R_I3,R_I4,R_I5);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   298
489c9b5090e2 Initial load
duke
parents:
diff changeset
   299
// Class for all integer registers, except the G registers.  This is used for
489c9b5090e2 Initial load
duke
parents:
diff changeset
   300
// encodings which use G registers as temps.  The regular inputs to such
489c9b5090e2 Initial load
duke
parents:
diff changeset
   301
// instructions use a "notemp_" prefix, as a hack to ensure that the allocator
489c9b5090e2 Initial load
duke
parents:
diff changeset
   302
// will not put an input into a temp register.
489c9b5090e2 Initial load
duke
parents:
diff changeset
   303
reg_class notemp_int_reg(R_O0,R_O1,R_O2,R_O3,R_O4,R_O5,R_L0,R_L1,R_L2,R_L3,R_L4,R_L5,R_L6,R_L7,R_I0,R_I1,R_I2,R_I3,R_I4,R_I5);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   304
489c9b5090e2 Initial load
duke
parents:
diff changeset
   305
reg_class g1_regI(R_G1);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   306
reg_class g3_regI(R_G3);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   307
reg_class g4_regI(R_G4);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   308
reg_class o0_regI(R_O0);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   309
reg_class o7_regI(R_O7);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   310
489c9b5090e2 Initial load
duke
parents:
diff changeset
   311
// ----------------------------
489c9b5090e2 Initial load
duke
parents:
diff changeset
   312
// Pointer Register Classes
489c9b5090e2 Initial load
duke
parents:
diff changeset
   313
// ----------------------------
489c9b5090e2 Initial load
duke
parents:
diff changeset
   314
#ifdef _LP64
489c9b5090e2 Initial load
duke
parents:
diff changeset
   315
// 64-bit build means 64-bit pointers means hi/lo pairs
489c9b5090e2 Initial load
duke
parents:
diff changeset
   316
reg_class ptr_reg(            R_G1H,R_G1,             R_G3H,R_G3, R_G4H,R_G4, R_G5H,R_G5,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   317
                  R_O0H,R_O0, R_O1H,R_O1, R_O2H,R_O2, R_O3H,R_O3, R_O4H,R_O4, R_O5H,R_O5,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   318
                  R_L0H,R_L0, R_L1H,R_L1, R_L2H,R_L2, R_L3H,R_L3, R_L4H,R_L4, R_L5H,R_L5, R_L6H,R_L6, R_L7H,R_L7,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   319
                  R_I0H,R_I0, R_I1H,R_I1, R_I2H,R_I2, R_I3H,R_I3, R_I4H,R_I4, R_I5H,R_I5 );
489c9b5090e2 Initial load
duke
parents:
diff changeset
   320
// Lock encodings use G3 and G4 internally
489c9b5090e2 Initial load
duke
parents:
diff changeset
   321
reg_class lock_ptr_reg(       R_G1H,R_G1,                                     R_G5H,R_G5,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   322
                  R_O0H,R_O0, R_O1H,R_O1, R_O2H,R_O2, R_O3H,R_O3, R_O4H,R_O4, R_O5H,R_O5,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   323
                  R_L0H,R_L0, R_L1H,R_L1, R_L2H,R_L2, R_L3H,R_L3, R_L4H,R_L4, R_L5H,R_L5, R_L6H,R_L6, R_L7H,R_L7,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   324
                  R_I0H,R_I0, R_I1H,R_I1, R_I2H,R_I2, R_I3H,R_I3, R_I4H,R_I4, R_I5H,R_I5 );
489c9b5090e2 Initial load
duke
parents:
diff changeset
   325
// Special class for storeP instructions, which can store SP or RPC to TLS.
489c9b5090e2 Initial load
duke
parents:
diff changeset
   326
// It is also used for memory addressing, allowing direct TLS addressing.
489c9b5090e2 Initial load
duke
parents:
diff changeset
   327
reg_class sp_ptr_reg(         R_G1H,R_G1, R_G2H,R_G2, R_G3H,R_G3, R_G4H,R_G4, R_G5H,R_G5,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   328
                  R_O0H,R_O0, R_O1H,R_O1, R_O2H,R_O2, R_O3H,R_O3, R_O4H,R_O4, R_O5H,R_O5, R_SPH,R_SP,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   329
                  R_L0H,R_L0, R_L1H,R_L1, R_L2H,R_L2, R_L3H,R_L3, R_L4H,R_L4, R_L5H,R_L5, R_L6H,R_L6, R_L7H,R_L7,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   330
                  R_I0H,R_I0, R_I1H,R_I1, R_I2H,R_I2, R_I3H,R_I3, R_I4H,R_I4, R_I5H,R_I5, R_FPH,R_FP );
489c9b5090e2 Initial load
duke
parents:
diff changeset
   331
// R_L7 is the lowest-priority callee-save (i.e., NS) register
489c9b5090e2 Initial load
duke
parents:
diff changeset
   332
// We use it to save R_G2 across calls out of Java.
489c9b5090e2 Initial load
duke
parents:
diff changeset
   333
reg_class l7_regP(R_L7H,R_L7);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   334
489c9b5090e2 Initial load
duke
parents:
diff changeset
   335
// Other special pointer regs
489c9b5090e2 Initial load
duke
parents:
diff changeset
   336
reg_class g1_regP(R_G1H,R_G1);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   337
reg_class g2_regP(R_G2H,R_G2);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   338
reg_class g3_regP(R_G3H,R_G3);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   339
reg_class g4_regP(R_G4H,R_G4);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   340
reg_class g5_regP(R_G5H,R_G5);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   341
reg_class i0_regP(R_I0H,R_I0);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   342
reg_class o0_regP(R_O0H,R_O0);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   343
reg_class o1_regP(R_O1H,R_O1);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   344
reg_class o2_regP(R_O2H,R_O2);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   345
reg_class o7_regP(R_O7H,R_O7);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   346
489c9b5090e2 Initial load
duke
parents:
diff changeset
   347
#else // _LP64
489c9b5090e2 Initial load
duke
parents:
diff changeset
   348
// 32-bit build means 32-bit pointers means 1 register.
489c9b5090e2 Initial load
duke
parents:
diff changeset
   349
reg_class ptr_reg(     R_G1,     R_G3,R_G4,R_G5,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   350
                  R_O0,R_O1,R_O2,R_O3,R_O4,R_O5,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   351
                  R_L0,R_L1,R_L2,R_L3,R_L4,R_L5,R_L6,R_L7,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   352
                  R_I0,R_I1,R_I2,R_I3,R_I4,R_I5);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   353
// Lock encodings use G3 and G4 internally
489c9b5090e2 Initial load
duke
parents:
diff changeset
   354
reg_class lock_ptr_reg(R_G1,               R_G5,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   355
                  R_O0,R_O1,R_O2,R_O3,R_O4,R_O5,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   356
                  R_L0,R_L1,R_L2,R_L3,R_L4,R_L5,R_L6,R_L7,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   357
                  R_I0,R_I1,R_I2,R_I3,R_I4,R_I5);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   358
// Special class for storeP instructions, which can store SP or RPC to TLS.
489c9b5090e2 Initial load
duke
parents:
diff changeset
   359
// It is also used for memory addressing, allowing direct TLS addressing.
489c9b5090e2 Initial load
duke
parents:
diff changeset
   360
reg_class sp_ptr_reg(  R_G1,R_G2,R_G3,R_G4,R_G5,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   361
                  R_O0,R_O1,R_O2,R_O3,R_O4,R_O5,R_SP,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   362
                  R_L0,R_L1,R_L2,R_L3,R_L4,R_L5,R_L6,R_L7,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   363
                  R_I0,R_I1,R_I2,R_I3,R_I4,R_I5,R_FP);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   364
// R_L7 is the lowest-priority callee-save (i.e., NS) register
489c9b5090e2 Initial load
duke
parents:
diff changeset
   365
// We use it to save R_G2 across calls out of Java.
489c9b5090e2 Initial load
duke
parents:
diff changeset
   366
reg_class l7_regP(R_L7);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   367
489c9b5090e2 Initial load
duke
parents:
diff changeset
   368
// Other special pointer regs
489c9b5090e2 Initial load
duke
parents:
diff changeset
   369
reg_class g1_regP(R_G1);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   370
reg_class g2_regP(R_G2);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   371
reg_class g3_regP(R_G3);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   372
reg_class g4_regP(R_G4);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   373
reg_class g5_regP(R_G5);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   374
reg_class i0_regP(R_I0);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   375
reg_class o0_regP(R_O0);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   376
reg_class o1_regP(R_O1);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   377
reg_class o2_regP(R_O2);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   378
reg_class o7_regP(R_O7);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   379
#endif // _LP64
489c9b5090e2 Initial load
duke
parents:
diff changeset
   380
489c9b5090e2 Initial load
duke
parents:
diff changeset
   381
489c9b5090e2 Initial load
duke
parents:
diff changeset
   382
// ----------------------------
489c9b5090e2 Initial load
duke
parents:
diff changeset
   383
// Long Register Classes
489c9b5090e2 Initial load
duke
parents:
diff changeset
   384
// ----------------------------
489c9b5090e2 Initial load
duke
parents:
diff changeset
   385
// Longs in 1 register.  Aligned adjacent hi/lo pairs.
489c9b5090e2 Initial load
duke
parents:
diff changeset
   386
// Note:  O7 is never in this class; it is sometimes used as an encoding temp.
489c9b5090e2 Initial load
duke
parents:
diff changeset
   387
reg_class long_reg(             R_G1H,R_G1,             R_G3H,R_G3, R_G4H,R_G4, R_G5H,R_G5
489c9b5090e2 Initial load
duke
parents:
diff changeset
   388
                   ,R_O0H,R_O0, R_O1H,R_O1, R_O2H,R_O2, R_O3H,R_O3, R_O4H,R_O4, R_O5H,R_O5
489c9b5090e2 Initial load
duke
parents:
diff changeset
   389
#ifdef _LP64
489c9b5090e2 Initial load
duke
parents:
diff changeset
   390
// 64-bit, longs in 1 register: use all 64-bit integer registers
489c9b5090e2 Initial load
duke
parents:
diff changeset
   391
// 32-bit, longs in 1 register: cannot use I's and L's.  Restrict to O's and G's.
489c9b5090e2 Initial load
duke
parents:
diff changeset
   392
                   ,R_L0H,R_L0, R_L1H,R_L1, R_L2H,R_L2, R_L3H,R_L3, R_L4H,R_L4, R_L5H,R_L5, R_L6H,R_L6, R_L7H,R_L7
489c9b5090e2 Initial load
duke
parents:
diff changeset
   393
                   ,R_I0H,R_I0, R_I1H,R_I1, R_I2H,R_I2, R_I3H,R_I3, R_I4H,R_I4, R_I5H,R_I5
489c9b5090e2 Initial load
duke
parents:
diff changeset
   394
#endif // _LP64
489c9b5090e2 Initial load
duke
parents:
diff changeset
   395
                  );
489c9b5090e2 Initial load
duke
parents:
diff changeset
   396
489c9b5090e2 Initial load
duke
parents:
diff changeset
   397
reg_class g1_regL(R_G1H,R_G1);
1500
bea9a90f3e8f 6462850: generate biased locking code in C2 ideal graph
kvn
parents: 1495
diff changeset
   398
reg_class g3_regL(R_G3H,R_G3);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   399
reg_class o2_regL(R_O2H,R_O2);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   400
reg_class o7_regL(R_O7H,R_O7);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   401
489c9b5090e2 Initial load
duke
parents:
diff changeset
   402
// ----------------------------
489c9b5090e2 Initial load
duke
parents:
diff changeset
   403
// Special Class for Condition Code Flags Register
489c9b5090e2 Initial load
duke
parents:
diff changeset
   404
reg_class int_flags(CCR);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   405
reg_class float_flags(FCC0,FCC1,FCC2,FCC3);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   406
reg_class float_flag0(FCC0);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   407
489c9b5090e2 Initial load
duke
parents:
diff changeset
   408
489c9b5090e2 Initial load
duke
parents:
diff changeset
   409
// ----------------------------
489c9b5090e2 Initial load
duke
parents:
diff changeset
   410
// Float Point Register Classes
489c9b5090e2 Initial load
duke
parents:
diff changeset
   411
// ----------------------------
489c9b5090e2 Initial load
duke
parents:
diff changeset
   412
// Skip F30/F31, they are reserved for mem-mem copies
489c9b5090e2 Initial load
duke
parents:
diff changeset
   413
reg_class sflt_reg(R_F0,R_F1,R_F2,R_F3,R_F4,R_F5,R_F6,R_F7,R_F8,R_F9,R_F10,R_F11,R_F12,R_F13,R_F14,R_F15,R_F16,R_F17,R_F18,R_F19,R_F20,R_F21,R_F22,R_F23,R_F24,R_F25,R_F26,R_F27,R_F28,R_F29);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   414
489c9b5090e2 Initial load
duke
parents:
diff changeset
   415
// Paired floating point registers--they show up in the same order as the floats,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   416
// but they are used with the "Op_RegD" type, and always occur in even/odd pairs.
489c9b5090e2 Initial load
duke
parents:
diff changeset
   417
reg_class dflt_reg(R_F0, R_F1, R_F2, R_F3, R_F4, R_F5, R_F6, R_F7, R_F8, R_F9, R_F10,R_F11,R_F12,R_F13,R_F14,R_F15,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   418
                   R_F16,R_F17,R_F18,R_F19,R_F20,R_F21,R_F22,R_F23,R_F24,R_F25,R_F26,R_F27,R_F28,R_F29,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   419
                   /* Use extra V9 double registers; this AD file does not support V8 */
489c9b5090e2 Initial load
duke
parents:
diff changeset
   420
                   R_D32,R_D32x,R_D34,R_D34x,R_D36,R_D36x,R_D38,R_D38x,R_D40,R_D40x,R_D42,R_D42x,R_D44,R_D44x,R_D46,R_D46x,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   421
                   R_D48,R_D48x,R_D50,R_D50x,R_D52,R_D52x,R_D54,R_D54x,R_D56,R_D56x,R_D58,R_D58x,R_D60,R_D60x,R_D62,R_D62x
489c9b5090e2 Initial load
duke
parents:
diff changeset
   422
                   );
489c9b5090e2 Initial load
duke
parents:
diff changeset
   423
489c9b5090e2 Initial load
duke
parents:
diff changeset
   424
// Paired floating point registers--they show up in the same order as the floats,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   425
// but they are used with the "Op_RegD" type, and always occur in even/odd pairs.
489c9b5090e2 Initial load
duke
parents:
diff changeset
   426
// This class is usable for mis-aligned loads as happen in I2C adapters.
489c9b5090e2 Initial load
duke
parents:
diff changeset
   427
reg_class dflt_low_reg(R_F0, R_F1, R_F2, R_F3, R_F4, R_F5, R_F6, R_F7, R_F8, R_F9, R_F10,R_F11,R_F12,R_F13,R_F14,R_F15,
10027
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
   428
                   R_F16,R_F17,R_F18,R_F19,R_F20,R_F21,R_F22,R_F23,R_F24,R_F25,R_F26,R_F27,R_F28,R_F29);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   429
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   430
489c9b5090e2 Initial load
duke
parents:
diff changeset
   431
//----------DEFINITION BLOCK---------------------------------------------------
489c9b5090e2 Initial load
duke
parents:
diff changeset
   432
// Define name --> value mappings to inform the ADLC of an integer valued name
489c9b5090e2 Initial load
duke
parents:
diff changeset
   433
// Current support includes integer values in the range [0, 0x7FFFFFFF]
489c9b5090e2 Initial load
duke
parents:
diff changeset
   434
// Format:
489c9b5090e2 Initial load
duke
parents:
diff changeset
   435
//        int_def  <name>         ( <int_value>, <expression>);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   436
// Generated Code in ad_<arch>.hpp
489c9b5090e2 Initial load
duke
parents:
diff changeset
   437
//        #define  <name>   (<expression>)
489c9b5090e2 Initial load
duke
parents:
diff changeset
   438
//        // value == <int_value>
489c9b5090e2 Initial load
duke
parents:
diff changeset
   439
// Generated code in ad_<arch>.cpp adlc_verification()
489c9b5090e2 Initial load
duke
parents:
diff changeset
   440
//        assert( <name> == <int_value>, "Expect (<expression>) to equal <int_value>");
489c9b5090e2 Initial load
duke
parents:
diff changeset
   441
//
489c9b5090e2 Initial load
duke
parents:
diff changeset
   442
definitions %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
   443
// The default cost (of an ALU instruction).
489c9b5090e2 Initial load
duke
parents:
diff changeset
   444
  int_def DEFAULT_COST      (    100,     100);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   445
  int_def HUGE_COST         (1000000, 1000000);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   446
489c9b5090e2 Initial load
duke
parents:
diff changeset
   447
// Memory refs are twice as expensive as run-of-the-mill.
489c9b5090e2 Initial load
duke
parents:
diff changeset
   448
  int_def MEMORY_REF_COST   (    200, DEFAULT_COST * 2);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   449
489c9b5090e2 Initial load
duke
parents:
diff changeset
   450
// Branches are even more expensive.
489c9b5090e2 Initial load
duke
parents:
diff changeset
   451
  int_def BRANCH_COST       (    300, DEFAULT_COST * 3);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   452
  int_def CALL_COST         (    300, DEFAULT_COST * 3);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   453
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   454
489c9b5090e2 Initial load
duke
parents:
diff changeset
   455
489c9b5090e2 Initial load
duke
parents:
diff changeset
   456
//----------SOURCE BLOCK-------------------------------------------------------
489c9b5090e2 Initial load
duke
parents:
diff changeset
   457
// This is a block of C++ code which provides values, functions, and
489c9b5090e2 Initial load
duke
parents:
diff changeset
   458
// definitions necessary in the rest of the architecture description
489c9b5090e2 Initial load
duke
parents:
diff changeset
   459
source_hpp %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
   460
// Must be visible to the DFA in dfa_sparc.cpp
489c9b5090e2 Initial load
duke
parents:
diff changeset
   461
extern bool can_branch_register( Node *bol, Node *cmp );
489c9b5090e2 Initial load
duke
parents:
diff changeset
   462
10501
5bce84af0883 7059037: Use BIS for zeroing on T4
kvn
parents: 10269
diff changeset
   463
extern bool use_block_zeroing(Node* count);
5bce84af0883 7059037: Use BIS for zeroing on T4
kvn
parents: 10269
diff changeset
   464
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   465
// Macros to extract hi & lo halves from a long pair.
489c9b5090e2 Initial load
duke
parents:
diff changeset
   466
// G0 is not part of any long pair, so assert on that.
2131
98f9cef66a34 6810672: Comment typos
twisti
parents: 2022
diff changeset
   467
// Prevents accidentally using G1 instead of G0.
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   468
#define LONG_HI_REG(x) (x)
489c9b5090e2 Initial load
duke
parents:
diff changeset
   469
#define LONG_LO_REG(x) (x)
489c9b5090e2 Initial load
duke
parents:
diff changeset
   470
489c9b5090e2 Initial load
duke
parents:
diff changeset
   471
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   472
489c9b5090e2 Initial load
duke
parents:
diff changeset
   473
source %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
   474
#define __ _masm.
489c9b5090e2 Initial load
duke
parents:
diff changeset
   475
489c9b5090e2 Initial load
duke
parents:
diff changeset
   476
// tertiary op of a LoadP or StoreP encoding
489c9b5090e2 Initial load
duke
parents:
diff changeset
   477
#define REGP_OP true
489c9b5090e2 Initial load
duke
parents:
diff changeset
   478
489c9b5090e2 Initial load
duke
parents:
diff changeset
   479
static FloatRegister reg_to_SingleFloatRegister_object(int register_encoding);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   480
static FloatRegister reg_to_DoubleFloatRegister_object(int register_encoding);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   481
static Register reg_to_register_object(int register_encoding);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   482
489c9b5090e2 Initial load
duke
parents:
diff changeset
   483
// Used by the DFA in dfa_sparc.cpp.
489c9b5090e2 Initial load
duke
parents:
diff changeset
   484
// Check for being able to use a V9 branch-on-register.  Requires a
489c9b5090e2 Initial load
duke
parents:
diff changeset
   485
// compare-vs-zero, equal/not-equal, of a value which was zero- or sign-
489c9b5090e2 Initial load
duke
parents:
diff changeset
   486
// extended.  Doesn't work following an integer ADD, for example, because of
489c9b5090e2 Initial load
duke
parents:
diff changeset
   487
// overflow (-1 incremented yields 0 plus a carry in the high-order word).  On
489c9b5090e2 Initial load
duke
parents:
diff changeset
   488
// 32-bit V9 systems, interrupts currently blow away the high-order 32 bits and
489c9b5090e2 Initial load
duke
parents:
diff changeset
   489
// replace them with zero, which could become sign-extension in a different OS
489c9b5090e2 Initial load
duke
parents:
diff changeset
   490
// release.  There's no obvious reason why an interrupt will ever fill these
489c9b5090e2 Initial load
duke
parents:
diff changeset
   491
// bits with non-zero junk (the registers are reloaded with standard LD
489c9b5090e2 Initial load
duke
parents:
diff changeset
   492
// instructions which either zero-fill or sign-fill).
489c9b5090e2 Initial load
duke
parents:
diff changeset
   493
bool can_branch_register( Node *bol, Node *cmp ) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   494
  if( !BranchOnRegister ) return false;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   495
#ifdef _LP64
489c9b5090e2 Initial load
duke
parents:
diff changeset
   496
  if( cmp->Opcode() == Op_CmpP )
489c9b5090e2 Initial load
duke
parents:
diff changeset
   497
    return true;  // No problems with pointer compares
489c9b5090e2 Initial load
duke
parents:
diff changeset
   498
#endif
489c9b5090e2 Initial load
duke
parents:
diff changeset
   499
  if( cmp->Opcode() == Op_CmpL )
489c9b5090e2 Initial load
duke
parents:
diff changeset
   500
    return true;  // No problems with long compares
489c9b5090e2 Initial load
duke
parents:
diff changeset
   501
489c9b5090e2 Initial load
duke
parents:
diff changeset
   502
  if( !SparcV9RegsHiBitsZero ) return false;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   503
  if( bol->as_Bool()->_test._test != BoolTest::ne &&
489c9b5090e2 Initial load
duke
parents:
diff changeset
   504
      bol->as_Bool()->_test._test != BoolTest::eq )
489c9b5090e2 Initial load
duke
parents:
diff changeset
   505
     return false;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   506
489c9b5090e2 Initial load
duke
parents:
diff changeset
   507
  // Check for comparing against a 'safe' value.  Any operation which
489c9b5090e2 Initial load
duke
parents:
diff changeset
   508
  // clears out the high word is safe.  Thus, loads and certain shifts
489c9b5090e2 Initial load
duke
parents:
diff changeset
   509
  // are safe, as are non-negative constants.  Any operation which
489c9b5090e2 Initial load
duke
parents:
diff changeset
   510
  // preserves zero bits in the high word is safe as long as each of its
489c9b5090e2 Initial load
duke
parents:
diff changeset
   511
  // inputs are safe.  Thus, phis and bitwise booleans are safe if their
489c9b5090e2 Initial load
duke
parents:
diff changeset
   512
  // inputs are safe.  At present, the only important case to recognize
489c9b5090e2 Initial load
duke
parents:
diff changeset
   513
  // seems to be loads.  Constants should fold away, and shifts &
489c9b5090e2 Initial load
duke
parents:
diff changeset
   514
  // logicals can use the 'cc' forms.
489c9b5090e2 Initial load
duke
parents:
diff changeset
   515
  Node *x = cmp->in(1);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   516
  if( x->is_Load() ) return true;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   517
  if( x->is_Phi() ) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   518
    for( uint i = 1; i < x->req(); i++ )
489c9b5090e2 Initial load
duke
parents:
diff changeset
   519
      if( !x->in(i)->is_Load() )
489c9b5090e2 Initial load
duke
parents:
diff changeset
   520
        return false;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   521
    return true;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   522
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   523
  return false;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   524
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   525
10501
5bce84af0883 7059037: Use BIS for zeroing on T4
kvn
parents: 10269
diff changeset
   526
bool use_block_zeroing(Node* count) {
5bce84af0883 7059037: Use BIS for zeroing on T4
kvn
parents: 10269
diff changeset
   527
  // Use BIS for zeroing if count is not constant
5bce84af0883 7059037: Use BIS for zeroing on T4
kvn
parents: 10269
diff changeset
   528
  // or it is >= BlockZeroingLowLimit.
5bce84af0883 7059037: Use BIS for zeroing on T4
kvn
parents: 10269
diff changeset
   529
  return UseBlockZeroing && (count->find_intptr_t_con(BlockZeroingLowLimit) >= BlockZeroingLowLimit);
5bce84af0883 7059037: Use BIS for zeroing on T4
kvn
parents: 10269
diff changeset
   530
}
5bce84af0883 7059037: Use BIS for zeroing on T4
kvn
parents: 10269
diff changeset
   531
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   532
// ****************************************************************************
489c9b5090e2 Initial load
duke
parents:
diff changeset
   533
489c9b5090e2 Initial load
duke
parents:
diff changeset
   534
// REQUIRED FUNCTIONALITY
489c9b5090e2 Initial load
duke
parents:
diff changeset
   535
489c9b5090e2 Initial load
duke
parents:
diff changeset
   536
// !!!!! Special hack to get all type of calls to specify the byte offset
489c9b5090e2 Initial load
duke
parents:
diff changeset
   537
//       from the start of the call to the point where the return address
489c9b5090e2 Initial load
duke
parents:
diff changeset
   538
//       will point.
489c9b5090e2 Initial load
duke
parents:
diff changeset
   539
//       The "return address" is the address of the call instruction, plus 8.
489c9b5090e2 Initial load
duke
parents:
diff changeset
   540
489c9b5090e2 Initial load
duke
parents:
diff changeset
   541
int MachCallStaticJavaNode::ret_addr_offset() {
5690
796ff3814b23 6934104: JSR 292 needs to support SPARC C2
twisti
parents: 5352
diff changeset
   542
  int offset = NativeCall::instruction_size;  // call; delay slot
796ff3814b23 6934104: JSR 292 needs to support SPARC C2
twisti
parents: 5352
diff changeset
   543
  if (_method_handle_invoke)
796ff3814b23 6934104: JSR 292 needs to support SPARC C2
twisti
parents: 5352
diff changeset
   544
    offset += 4;  // restore SP
796ff3814b23 6934104: JSR 292 needs to support SPARC C2
twisti
parents: 5352
diff changeset
   545
  return offset;
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   546
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   547
489c9b5090e2 Initial load
duke
parents:
diff changeset
   548
int MachCallDynamicJavaNode::ret_addr_offset() {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   549
  int vtable_index = this->_vtable_index;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   550
  if (vtable_index < 0) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   551
    // must be invalid_vtable_index, not nonvirtual_vtable_index
13728
882756847a04 6964458: Reimplement class meta-data storage to use native memory
coleenp
parents: 13104
diff changeset
   552
    assert(vtable_index == Method::invalid_vtable_index, "correct sentinel value");
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   553
    return (NativeMovConstReg::instruction_size +
489c9b5090e2 Initial load
duke
parents:
diff changeset
   554
           NativeCall::instruction_size);  // sethi; setlo; call; delay slot
489c9b5090e2 Initial load
duke
parents:
diff changeset
   555
  } else {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   556
    assert(!UseInlineCaches, "expect vtable calls only if not using ICs");
13728
882756847a04 6964458: Reimplement class meta-data storage to use native memory
coleenp
parents: 13104
diff changeset
   557
    int entry_offset = InstanceKlass::vtable_start_offset() + vtable_index*vtableEntry::size();
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   558
    int v_off = entry_offset*wordSize + vtableEntry::method_offset_in_bytes();
360
21d113ecbf6a 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 254
diff changeset
   559
    int klass_load_size;
13969
d2a189b83b87 7054512: Compress class pointers after perm gen removal
roland
parents: 13930
diff changeset
   560
    if (UseCompressedKlassPointers) {
2254
f13dda645a4b 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 2150
diff changeset
   561
      assert(Universe::heap() != NULL, "java heap should be initialized");
19319
0ad35be0733a 8003424: Enable Class Data Sharing for CompressedOops
hseigel
parents: 18097
diff changeset
   562
      klass_load_size = MacroAssembler::instr_size_for_decode_klass_not_null() + 1*BytesPerInstWord;
360
21d113ecbf6a 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 254
diff changeset
   563
    } else {
21d113ecbf6a 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 254
diff changeset
   564
      klass_load_size = 1*BytesPerInstWord;
21d113ecbf6a 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 254
diff changeset
   565
    }
11190
d561d41f241a 7003454: order constants in constant table by number of references in code
twisti
parents: 10971
diff changeset
   566
    if (Assembler::is_simm13(v_off)) {
360
21d113ecbf6a 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 254
diff changeset
   567
      return klass_load_size +
21d113ecbf6a 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 254
diff changeset
   568
             (2*BytesPerInstWord +           // ld_ptr, ld_ptr
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   569
             NativeCall::instruction_size);  // call; delay slot
489c9b5090e2 Initial load
duke
parents:
diff changeset
   570
    } else {
360
21d113ecbf6a 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 254
diff changeset
   571
      return klass_load_size +
21d113ecbf6a 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 254
diff changeset
   572
             (4*BytesPerInstWord +           // set_hi, set, ld_ptr, ld_ptr
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   573
             NativeCall::instruction_size);  // call; delay slot
489c9b5090e2 Initial load
duke
parents:
diff changeset
   574
    }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   575
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   576
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   577
489c9b5090e2 Initial load
duke
parents:
diff changeset
   578
int MachCallRuntimeNode::ret_addr_offset() {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   579
#ifdef _LP64
7892
ff4948f95c49 7011627: C1: call_RT must support targets that don't fit in wdisp30
iveresov
parents: 7704
diff changeset
   580
  if (MacroAssembler::is_far_target(entry_point())) {
ff4948f95c49 7011627: C1: call_RT must support targets that don't fit in wdisp30
iveresov
parents: 7704
diff changeset
   581
    return NativeFarCall::instruction_size;
ff4948f95c49 7011627: C1: call_RT must support targets that don't fit in wdisp30
iveresov
parents: 7704
diff changeset
   582
  } else {
ff4948f95c49 7011627: C1: call_RT must support targets that don't fit in wdisp30
iveresov
parents: 7704
diff changeset
   583
    return NativeCall::instruction_size;
ff4948f95c49 7011627: C1: call_RT must support targets that don't fit in wdisp30
iveresov
parents: 7704
diff changeset
   584
  }
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   585
#else
489c9b5090e2 Initial load
duke
parents:
diff changeset
   586
  return NativeCall::instruction_size;  // call; delay slot
489c9b5090e2 Initial load
duke
parents:
diff changeset
   587
#endif
489c9b5090e2 Initial load
duke
parents:
diff changeset
   588
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   589
489c9b5090e2 Initial load
duke
parents:
diff changeset
   590
// Indicate if the safepoint node needs the polling page as an input.
489c9b5090e2 Initial load
duke
parents:
diff changeset
   591
// Since Sparc does not have absolute addressing, it does.
489c9b5090e2 Initial load
duke
parents:
diff changeset
   592
bool SafePointNode::needs_polling_address_input() {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   593
  return true;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   594
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   595
489c9b5090e2 Initial load
duke
parents:
diff changeset
   596
// emit an interrupt that is caught by the debugger (for debugging compiler)
489c9b5090e2 Initial load
duke
parents:
diff changeset
   597
void emit_break(CodeBuffer &cbuf) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   598
  MacroAssembler _masm(&cbuf);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   599
  __ breakpoint_trap();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   600
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   601
489c9b5090e2 Initial load
duke
parents:
diff changeset
   602
#ifndef PRODUCT
489c9b5090e2 Initial load
duke
parents:
diff changeset
   603
void MachBreakpointNode::format( PhaseRegAlloc *, outputStream *st ) const {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   604
  st->print("TA");
489c9b5090e2 Initial load
duke
parents:
diff changeset
   605
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   606
#endif
489c9b5090e2 Initial load
duke
parents:
diff changeset
   607
489c9b5090e2 Initial load
duke
parents:
diff changeset
   608
void MachBreakpointNode::emit(CodeBuffer &cbuf, PhaseRegAlloc *ra_) const {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   609
  emit_break(cbuf);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   610
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   611
489c9b5090e2 Initial load
duke
parents:
diff changeset
   612
uint MachBreakpointNode::size(PhaseRegAlloc *ra_) const {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   613
  return MachNode::size(ra_);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   614
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   615
489c9b5090e2 Initial load
duke
parents:
diff changeset
   616
// Traceable jump
489c9b5090e2 Initial load
duke
parents:
diff changeset
   617
void  emit_jmpl(CodeBuffer &cbuf, int jump_target) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   618
  MacroAssembler _masm(&cbuf);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   619
  Register rdest = reg_to_register_object(jump_target);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   620
  __ JMP(rdest, 0);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   621
  __ delayed()->nop();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   622
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   623
489c9b5090e2 Initial load
duke
parents:
diff changeset
   624
// Traceable jump and set exception pc
489c9b5090e2 Initial load
duke
parents:
diff changeset
   625
void  emit_jmpl_set_exception_pc(CodeBuffer &cbuf, int jump_target) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   626
  MacroAssembler _masm(&cbuf);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   627
  Register rdest = reg_to_register_object(jump_target);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   628
  __ JMP(rdest, 0);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   629
  __ delayed()->add(O7, frame::pc_return_offset, Oissuing_pc );
489c9b5090e2 Initial load
duke
parents:
diff changeset
   630
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   631
489c9b5090e2 Initial load
duke
parents:
diff changeset
   632
void emit_nop(CodeBuffer &cbuf) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   633
  MacroAssembler _masm(&cbuf);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   634
  __ nop();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   635
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   636
489c9b5090e2 Initial load
duke
parents:
diff changeset
   637
void emit_illtrap(CodeBuffer &cbuf) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   638
  MacroAssembler _masm(&cbuf);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   639
  __ illtrap(0);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   640
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   641
489c9b5090e2 Initial load
duke
parents:
diff changeset
   642
489c9b5090e2 Initial load
duke
parents:
diff changeset
   643
intptr_t get_offset_from_base(const MachNode* n, const TypePtr* atype, int disp32) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   644
  assert(n->rule() != loadUB_rule, "");
489c9b5090e2 Initial load
duke
parents:
diff changeset
   645
489c9b5090e2 Initial load
duke
parents:
diff changeset
   646
  intptr_t offset = 0;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   647
  const TypePtr *adr_type = TYPE_PTR_SENTINAL;  // Check for base==RegI, disp==immP
489c9b5090e2 Initial load
duke
parents:
diff changeset
   648
  const Node* addr = n->get_base_and_disp(offset, adr_type);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   649
  assert(adr_type == (const TypePtr*)-1, "VerifyOops: no support for sparc operands with base==RegI, disp==immP");
489c9b5090e2 Initial load
duke
parents:
diff changeset
   650
  assert(addr != NULL && addr != (Node*)-1, "invalid addr");
489c9b5090e2 Initial load
duke
parents:
diff changeset
   651
  assert(addr->bottom_type()->isa_oopptr() == atype, "");
489c9b5090e2 Initial load
duke
parents:
diff changeset
   652
  atype = atype->add_offset(offset);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   653
  assert(disp32 == offset, "wrong disp32");
489c9b5090e2 Initial load
duke
parents:
diff changeset
   654
  return atype->_offset;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   655
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   656
489c9b5090e2 Initial load
duke
parents:
diff changeset
   657
489c9b5090e2 Initial load
duke
parents:
diff changeset
   658
intptr_t get_offset_from_base_2(const MachNode* n, const TypePtr* atype, int disp32) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   659
  assert(n->rule() != loadUB_rule, "");
489c9b5090e2 Initial load
duke
parents:
diff changeset
   660
489c9b5090e2 Initial load
duke
parents:
diff changeset
   661
  intptr_t offset = 0;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   662
  Node* addr = n->in(2);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   663
  assert(addr->bottom_type()->isa_oopptr() == atype, "");
489c9b5090e2 Initial load
duke
parents:
diff changeset
   664
  if (addr->is_Mach() && addr->as_Mach()->ideal_Opcode() == Op_AddP) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   665
    Node* a = addr->in(2/*AddPNode::Address*/);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   666
    Node* o = addr->in(3/*AddPNode::Offset*/);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   667
    offset = o->is_Con() ? o->bottom_type()->is_intptr_t()->get_con() : Type::OffsetBot;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   668
    atype = a->bottom_type()->is_ptr()->add_offset(offset);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   669
    assert(atype->isa_oop_ptr(), "still an oop");
489c9b5090e2 Initial load
duke
parents:
diff changeset
   670
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   671
  offset = atype->is_ptr()->_offset;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   672
  if (offset != Type::OffsetBot)  offset += disp32;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   673
  return offset;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   674
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   675
7433
b418028612ad 6961690: load oops from constant table on SPARC
twisti
parents: 7116
diff changeset
   676
static inline jdouble replicate_immI(int con, int count, int width) {
b418028612ad 6961690: load oops from constant table on SPARC
twisti
parents: 7116
diff changeset
   677
  // Load a constant replicated "count" times with width "width"
13104
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
   678
  assert(count*width == 8 && width <= 4, "sanity");
7433
b418028612ad 6961690: load oops from constant table on SPARC
twisti
parents: 7116
diff changeset
   679
  int bit_width = width * 8;
13104
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
   680
  jlong val = con;
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
   681
  val &= (((jlong) 1) << bit_width) - 1;  // mask off sign bits
7433
b418028612ad 6961690: load oops from constant table on SPARC
twisti
parents: 7116
diff changeset
   682
  for (int i = 0; i < count - 1; i++) {
13104
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
   683
    val |= (val << bit_width);
7433
b418028612ad 6961690: load oops from constant table on SPARC
twisti
parents: 7116
diff changeset
   684
  }
b418028612ad 6961690: load oops from constant table on SPARC
twisti
parents: 7116
diff changeset
   685
  jdouble dval = *((jdouble*) &val);  // coerce to double type
b418028612ad 6961690: load oops from constant table on SPARC
twisti
parents: 7116
diff changeset
   686
  return dval;
b418028612ad 6961690: load oops from constant table on SPARC
twisti
parents: 7116
diff changeset
   687
}
b418028612ad 6961690: load oops from constant table on SPARC
twisti
parents: 7116
diff changeset
   688
13104
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
   689
static inline jdouble replicate_immF(float con) {
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
   690
  // Replicate float con 2 times and pack into vector.
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
   691
  int val = *((int*)&con);
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
   692
  jlong lval = val;
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
   693
  lval = (lval << 32) | (lval & 0xFFFFFFFFl);
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
   694
  jdouble dval = *((jdouble*) &lval);  // coerce to double type
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
   695
  return dval;
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
   696
}
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
   697
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   698
// Standard Sparc opcode form2 field breakdown
489c9b5090e2 Initial load
duke
parents:
diff changeset
   699
static inline void emit2_19(CodeBuffer &cbuf, int f30, int f29, int f25, int f22, int f20, int f19, int f0 ) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   700
  f0 &= (1<<19)-1;     // Mask displacement to 19 bits
489c9b5090e2 Initial load
duke
parents:
diff changeset
   701
  int op = (f30 << 30) |
489c9b5090e2 Initial load
duke
parents:
diff changeset
   702
           (f29 << 29) |
489c9b5090e2 Initial load
duke
parents:
diff changeset
   703
           (f25 << 25) |
489c9b5090e2 Initial load
duke
parents:
diff changeset
   704
           (f22 << 22) |
489c9b5090e2 Initial load
duke
parents:
diff changeset
   705
           (f20 << 20) |
489c9b5090e2 Initial load
duke
parents:
diff changeset
   706
           (f19 << 19) |
489c9b5090e2 Initial load
duke
parents:
diff changeset
   707
           (f0  <<  0);
6418
6671edbd230e 6978355: renaming for 6961697
twisti
parents: 5702
diff changeset
   708
  cbuf.insts()->emit_int32(op);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   709
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   710
489c9b5090e2 Initial load
duke
parents:
diff changeset
   711
// Standard Sparc opcode form2 field breakdown
489c9b5090e2 Initial load
duke
parents:
diff changeset
   712
static inline void emit2_22(CodeBuffer &cbuf, int f30, int f25, int f22, int f0 ) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   713
  f0 >>= 10;           // Drop 10 bits
489c9b5090e2 Initial load
duke
parents:
diff changeset
   714
  f0 &= (1<<22)-1;     // Mask displacement to 22 bits
489c9b5090e2 Initial load
duke
parents:
diff changeset
   715
  int op = (f30 << 30) |
489c9b5090e2 Initial load
duke
parents:
diff changeset
   716
           (f25 << 25) |
489c9b5090e2 Initial load
duke
parents:
diff changeset
   717
           (f22 << 22) |
489c9b5090e2 Initial load
duke
parents:
diff changeset
   718
           (f0  <<  0);
6418
6671edbd230e 6978355: renaming for 6961697
twisti
parents: 5702
diff changeset
   719
  cbuf.insts()->emit_int32(op);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   720
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   721
489c9b5090e2 Initial load
duke
parents:
diff changeset
   722
// Standard Sparc opcode form3 field breakdown
489c9b5090e2 Initial load
duke
parents:
diff changeset
   723
static inline void emit3(CodeBuffer &cbuf, int f30, int f25, int f19, int f14, int f5, int f0 ) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   724
  int op = (f30 << 30) |
489c9b5090e2 Initial load
duke
parents:
diff changeset
   725
           (f25 << 25) |
489c9b5090e2 Initial load
duke
parents:
diff changeset
   726
           (f19 << 19) |
489c9b5090e2 Initial load
duke
parents:
diff changeset
   727
           (f14 << 14) |
489c9b5090e2 Initial load
duke
parents:
diff changeset
   728
           (f5  <<  5) |
489c9b5090e2 Initial load
duke
parents:
diff changeset
   729
           (f0  <<  0);
6418
6671edbd230e 6978355: renaming for 6961697
twisti
parents: 5702
diff changeset
   730
  cbuf.insts()->emit_int32(op);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   731
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   732
489c9b5090e2 Initial load
duke
parents:
diff changeset
   733
// Standard Sparc opcode form3 field breakdown
489c9b5090e2 Initial load
duke
parents:
diff changeset
   734
static inline void emit3_simm13(CodeBuffer &cbuf, int f30, int f25, int f19, int f14, int simm13 ) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   735
  simm13 &= (1<<13)-1; // Mask to 13 bits
489c9b5090e2 Initial load
duke
parents:
diff changeset
   736
  int op = (f30 << 30) |
489c9b5090e2 Initial load
duke
parents:
diff changeset
   737
           (f25 << 25) |
489c9b5090e2 Initial load
duke
parents:
diff changeset
   738
           (f19 << 19) |
489c9b5090e2 Initial load
duke
parents:
diff changeset
   739
           (f14 << 14) |
489c9b5090e2 Initial load
duke
parents:
diff changeset
   740
           (1   << 13) | // bit to indicate immediate-mode
489c9b5090e2 Initial load
duke
parents:
diff changeset
   741
           (simm13<<0);
6418
6671edbd230e 6978355: renaming for 6961697
twisti
parents: 5702
diff changeset
   742
  cbuf.insts()->emit_int32(op);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   743
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   744
489c9b5090e2 Initial load
duke
parents:
diff changeset
   745
static inline void emit3_simm10(CodeBuffer &cbuf, int f30, int f25, int f19, int f14, int simm10 ) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   746
  simm10 &= (1<<10)-1; // Mask to 10 bits
489c9b5090e2 Initial load
duke
parents:
diff changeset
   747
  emit3_simm13(cbuf,f30,f25,f19,f14,simm10);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   748
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   749
489c9b5090e2 Initial load
duke
parents:
diff changeset
   750
#ifdef ASSERT
489c9b5090e2 Initial load
duke
parents:
diff changeset
   751
// Helper function for VerifyOops in emit_form3_mem_reg
489c9b5090e2 Initial load
duke
parents:
diff changeset
   752
void verify_oops_warning(const MachNode *n, int ideal_op, int mem_op) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   753
  warning("VerifyOops encountered unexpected instruction:");
489c9b5090e2 Initial load
duke
parents:
diff changeset
   754
  n->dump(2);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   755
  warning("Instruction has ideal_Opcode==Op_%s and op_ld==Op_%s \n", NodeClassNames[ideal_op], NodeClassNames[mem_op]);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   756
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   757
#endif
489c9b5090e2 Initial load
duke
parents:
diff changeset
   758
489c9b5090e2 Initial load
duke
parents:
diff changeset
   759
489c9b5090e2 Initial load
duke
parents:
diff changeset
   760
void emit_form3_mem_reg(CodeBuffer &cbuf, const MachNode* n, int primary, int tertiary,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   761
                        int src1_enc, int disp32, int src2_enc, int dst_enc) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   762
489c9b5090e2 Initial load
duke
parents:
diff changeset
   763
#ifdef ASSERT
489c9b5090e2 Initial load
duke
parents:
diff changeset
   764
  // The following code implements the +VerifyOops feature.
489c9b5090e2 Initial load
duke
parents:
diff changeset
   765
  // It verifies oop values which are loaded into or stored out of
489c9b5090e2 Initial load
duke
parents:
diff changeset
   766
  // the current method activation.  +VerifyOops complements techniques
489c9b5090e2 Initial load
duke
parents:
diff changeset
   767
  // like ScavengeALot, because it eagerly inspects oops in transit,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   768
  // as they enter or leave the stack, as opposed to ScavengeALot,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   769
  // which inspects oops "at rest", in the stack or heap, at safepoints.
489c9b5090e2 Initial load
duke
parents:
diff changeset
   770
  // For this reason, +VerifyOops can sometimes detect bugs very close
489c9b5090e2 Initial load
duke
parents:
diff changeset
   771
  // to their point of creation.  It can also serve as a cross-check
489c9b5090e2 Initial load
duke
parents:
diff changeset
   772
  // on the validity of oop maps, when used toegether with ScavengeALot.
489c9b5090e2 Initial load
duke
parents:
diff changeset
   773
489c9b5090e2 Initial load
duke
parents:
diff changeset
   774
  // It would be good to verify oops at other points, especially
489c9b5090e2 Initial load
duke
parents:
diff changeset
   775
  // when an oop is used as a base pointer for a load or store.
489c9b5090e2 Initial load
duke
parents:
diff changeset
   776
  // This is presently difficult, because it is hard to know when
489c9b5090e2 Initial load
duke
parents:
diff changeset
   777
  // a base address is biased or not.  (If we had such information,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   778
  // it would be easy and useful to make a two-argument version of
489c9b5090e2 Initial load
duke
parents:
diff changeset
   779
  // verify_oop which unbiases the base, and performs verification.)
489c9b5090e2 Initial load
duke
parents:
diff changeset
   780
489c9b5090e2 Initial load
duke
parents:
diff changeset
   781
  assert((uint)tertiary == 0xFFFFFFFF || tertiary == REGP_OP, "valid tertiary");
489c9b5090e2 Initial load
duke
parents:
diff changeset
   782
  bool is_verified_oop_base  = false;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   783
  bool is_verified_oop_load  = false;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   784
  bool is_verified_oop_store = false;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   785
  int tmp_enc = -1;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   786
  if (VerifyOops && src1_enc != R_SP_enc) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   787
    // classify the op, mainly for an assert check
489c9b5090e2 Initial load
duke
parents:
diff changeset
   788
    int st_op = 0, ld_op = 0;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   789
    switch (primary) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   790
    case Assembler::stb_op3:  st_op = Op_StoreB; break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   791
    case Assembler::sth_op3:  st_op = Op_StoreC; break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   792
    case Assembler::stx_op3:  // may become StoreP or stay StoreI or StoreD0
489c9b5090e2 Initial load
duke
parents:
diff changeset
   793
    case Assembler::stw_op3:  st_op = Op_StoreI; break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   794
    case Assembler::std_op3:  st_op = Op_StoreL; break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   795
    case Assembler::stf_op3:  st_op = Op_StoreF; break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   796
    case Assembler::stdf_op3: st_op = Op_StoreD; break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   797
489c9b5090e2 Initial load
duke
parents:
diff changeset
   798
    case Assembler::ldsb_op3: ld_op = Op_LoadB; break;
13104
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
   799
    case Assembler::ldub_op3: ld_op = Op_LoadUB; break;
2022
28ce8115a91d 6796746: rename LoadC (char) opcode class to LoadUS (unsigned short)
twisti
parents: 2015
diff changeset
   800
    case Assembler::lduh_op3: ld_op = Op_LoadUS; break;
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   801
    case Assembler::ldsh_op3: ld_op = Op_LoadS; break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   802
    case Assembler::ldx_op3:  // may become LoadP or stay LoadI
489c9b5090e2 Initial load
duke
parents:
diff changeset
   803
    case Assembler::ldsw_op3: // may become LoadP or stay LoadI
489c9b5090e2 Initial load
duke
parents:
diff changeset
   804
    case Assembler::lduw_op3: ld_op = Op_LoadI; break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   805
    case Assembler::ldd_op3:  ld_op = Op_LoadL; break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   806
    case Assembler::ldf_op3:  ld_op = Op_LoadF; break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   807
    case Assembler::lddf_op3: ld_op = Op_LoadD; break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   808
    case Assembler::prefetch_op3: ld_op = Op_LoadI; break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   809
489c9b5090e2 Initial load
duke
parents:
diff changeset
   810
    default: ShouldNotReachHere();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   811
    }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   812
    if (tertiary == REGP_OP) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   813
      if      (st_op == Op_StoreI)  st_op = Op_StoreP;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   814
      else if (ld_op == Op_LoadI)   ld_op = Op_LoadP;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   815
      else                          ShouldNotReachHere();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   816
      if (st_op) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   817
        // a store
489c9b5090e2 Initial load
duke
parents:
diff changeset
   818
        // inputs are (0:control, 1:memory, 2:address, 3:value)
489c9b5090e2 Initial load
duke
parents:
diff changeset
   819
        Node* n2 = n->in(3);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   820
        if (n2 != NULL) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   821
          const Type* t = n2->bottom_type();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   822
          is_verified_oop_store = t->isa_oop_ptr() ? (t->is_ptr()->_offset==0) : false;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   823
        }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   824
      } else {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   825
        // a load
489c9b5090e2 Initial load
duke
parents:
diff changeset
   826
        const Type* t = n->bottom_type();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   827
        is_verified_oop_load = t->isa_oop_ptr() ? (t->is_ptr()->_offset==0) : false;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   828
      }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   829
    }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   830
489c9b5090e2 Initial load
duke
parents:
diff changeset
   831
    if (ld_op) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   832
      // a Load
489c9b5090e2 Initial load
duke
parents:
diff changeset
   833
      // inputs are (0:control, 1:memory, 2:address)
489c9b5090e2 Initial load
duke
parents:
diff changeset
   834
      if (!(n->ideal_Opcode()==ld_op)       && // Following are special cases
489c9b5090e2 Initial load
duke
parents:
diff changeset
   835
          !(n->ideal_Opcode()==Op_LoadPLocked && ld_op==Op_LoadP) &&
489c9b5090e2 Initial load
duke
parents:
diff changeset
   836
          !(n->ideal_Opcode()==Op_LoadI     && ld_op==Op_LoadF) &&
489c9b5090e2 Initial load
duke
parents:
diff changeset
   837
          !(n->ideal_Opcode()==Op_LoadF     && ld_op==Op_LoadI) &&
489c9b5090e2 Initial load
duke
parents:
diff changeset
   838
          !(n->ideal_Opcode()==Op_LoadRange && ld_op==Op_LoadI) &&
489c9b5090e2 Initial load
duke
parents:
diff changeset
   839
          !(n->ideal_Opcode()==Op_LoadKlass && ld_op==Op_LoadP) &&
489c9b5090e2 Initial load
duke
parents:
diff changeset
   840
          !(n->ideal_Opcode()==Op_LoadL     && ld_op==Op_LoadI) &&
489c9b5090e2 Initial load
duke
parents:
diff changeset
   841
          !(n->ideal_Opcode()==Op_LoadL_unaligned && ld_op==Op_LoadI) &&
489c9b5090e2 Initial load
duke
parents:
diff changeset
   842
          !(n->ideal_Opcode()==Op_LoadD_unaligned && ld_op==Op_LoadF) &&
489c9b5090e2 Initial load
duke
parents:
diff changeset
   843
          !(n->ideal_Opcode()==Op_ConvI2F   && ld_op==Op_LoadF) &&
489c9b5090e2 Initial load
duke
parents:
diff changeset
   844
          !(n->ideal_Opcode()==Op_ConvI2D   && ld_op==Op_LoadF) &&
489c9b5090e2 Initial load
duke
parents:
diff changeset
   845
          !(n->ideal_Opcode()==Op_PrefetchRead  && ld_op==Op_LoadI) &&
489c9b5090e2 Initial load
duke
parents:
diff changeset
   846
          !(n->ideal_Opcode()==Op_PrefetchWrite && ld_op==Op_LoadI) &&
10507
4b1c5c1cf1b8 7085137: -XX:+VerifyOops is broken
kvn
parents: 10501
diff changeset
   847
          !(n->ideal_Opcode()==Op_PrefetchAllocation && ld_op==Op_LoadI) &&
13104
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
   848
          !(n->ideal_Opcode()==Op_LoadVector && ld_op==Op_LoadD) &&
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   849
          !(n->rule() == loadUB_rule)) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   850
        verify_oops_warning(n, n->ideal_Opcode(), ld_op);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   851
      }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   852
    } else if (st_op) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   853
      // a Store
489c9b5090e2 Initial load
duke
parents:
diff changeset
   854
      // inputs are (0:control, 1:memory, 2:address, 3:value)
489c9b5090e2 Initial load
duke
parents:
diff changeset
   855
      if (!(n->ideal_Opcode()==st_op)    && // Following are special cases
489c9b5090e2 Initial load
duke
parents:
diff changeset
   856
          !(n->ideal_Opcode()==Op_StoreCM && st_op==Op_StoreB) &&
489c9b5090e2 Initial load
duke
parents:
diff changeset
   857
          !(n->ideal_Opcode()==Op_StoreI && st_op==Op_StoreF) &&
489c9b5090e2 Initial load
duke
parents:
diff changeset
   858
          !(n->ideal_Opcode()==Op_StoreF && st_op==Op_StoreI) &&
489c9b5090e2 Initial load
duke
parents:
diff changeset
   859
          !(n->ideal_Opcode()==Op_StoreL && st_op==Op_StoreI) &&
13104
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
   860
          !(n->ideal_Opcode()==Op_StoreVector && st_op==Op_StoreD) &&
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   861
          !(n->ideal_Opcode()==Op_StoreD && st_op==Op_StoreI && n->rule() == storeD0_rule)) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   862
        verify_oops_warning(n, n->ideal_Opcode(), st_op);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   863
      }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   864
    }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   865
489c9b5090e2 Initial load
duke
parents:
diff changeset
   866
    if (src2_enc == R_G0_enc && n->rule() != loadUB_rule && n->ideal_Opcode() != Op_StoreCM ) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   867
      Node* addr = n->in(2);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   868
      if (!(addr->is_Mach() && addr->as_Mach()->ideal_Opcode() == Op_AddP)) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   869
        const TypeOopPtr* atype = addr->bottom_type()->isa_instptr();  // %%% oopptr?
489c9b5090e2 Initial load
duke
parents:
diff changeset
   870
        if (atype != NULL) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   871
          intptr_t offset = get_offset_from_base(n, atype, disp32);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   872
          intptr_t offset_2 = get_offset_from_base_2(n, atype, disp32);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   873
          if (offset != offset_2) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   874
            get_offset_from_base(n, atype, disp32);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   875
            get_offset_from_base_2(n, atype, disp32);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   876
          }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   877
          assert(offset == offset_2, "different offsets");
489c9b5090e2 Initial load
duke
parents:
diff changeset
   878
          if (offset == disp32) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   879
            // we now know that src1 is a true oop pointer
489c9b5090e2 Initial load
duke
parents:
diff changeset
   880
            is_verified_oop_base = true;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   881
            if (ld_op && src1_enc == dst_enc && ld_op != Op_LoadF && ld_op != Op_LoadD) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   882
              if( primary == Assembler::ldd_op3 ) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   883
                is_verified_oop_base = false; // Cannot 'ldd' into O7
489c9b5090e2 Initial load
duke
parents:
diff changeset
   884
              } else {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   885
                tmp_enc = dst_enc;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   886
                dst_enc = R_O7_enc; // Load into O7; preserve source oop
489c9b5090e2 Initial load
duke
parents:
diff changeset
   887
                assert(src1_enc != dst_enc, "");
489c9b5090e2 Initial load
duke
parents:
diff changeset
   888
              }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   889
            }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   890
          }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   891
          if (st_op && (( offset == oopDesc::klass_offset_in_bytes())
489c9b5090e2 Initial load
duke
parents:
diff changeset
   892
                       || offset == oopDesc::mark_offset_in_bytes())) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   893
                      // loading the mark should not be allowed either, but
489c9b5090e2 Initial load
duke
parents:
diff changeset
   894
                      // we don't check this since it conflicts with InlineObjectHash
489c9b5090e2 Initial load
duke
parents:
diff changeset
   895
                      // usage of LoadINode to get the mark. We could keep the
489c9b5090e2 Initial load
duke
parents:
diff changeset
   896
                      // check if we create a new LoadMarkNode
489c9b5090e2 Initial load
duke
parents:
diff changeset
   897
            // but do not verify the object before its header is initialized
489c9b5090e2 Initial load
duke
parents:
diff changeset
   898
            ShouldNotReachHere();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   899
          }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   900
        }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   901
      }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   902
    }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   903
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   904
#endif
489c9b5090e2 Initial load
duke
parents:
diff changeset
   905
489c9b5090e2 Initial load
duke
parents:
diff changeset
   906
  uint instr;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   907
  instr = (Assembler::ldst_op << 30)
489c9b5090e2 Initial load
duke
parents:
diff changeset
   908
        | (dst_enc        << 25)
489c9b5090e2 Initial load
duke
parents:
diff changeset
   909
        | (primary        << 19)
489c9b5090e2 Initial load
duke
parents:
diff changeset
   910
        | (src1_enc       << 14);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   911
489c9b5090e2 Initial load
duke
parents:
diff changeset
   912
  uint index = src2_enc;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   913
  int disp = disp32;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   914
489c9b5090e2 Initial load
duke
parents:
diff changeset
   915
  if (src1_enc == R_SP_enc || src1_enc == R_FP_enc)
489c9b5090e2 Initial load
duke
parents:
diff changeset
   916
    disp += STACK_BIAS;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   917
489c9b5090e2 Initial load
duke
parents:
diff changeset
   918
  // We should have a compiler bailout here rather than a guarantee.
489c9b5090e2 Initial load
duke
parents:
diff changeset
   919
  // Better yet would be some mechanism to handle variable-size matches correctly.
489c9b5090e2 Initial load
duke
parents:
diff changeset
   920
  guarantee(Assembler::is_simm13(disp), "Do not match large constant offsets" );
489c9b5090e2 Initial load
duke
parents:
diff changeset
   921
489c9b5090e2 Initial load
duke
parents:
diff changeset
   922
  if( disp == 0 ) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   923
    // use reg-reg form
489c9b5090e2 Initial load
duke
parents:
diff changeset
   924
    // bit 13 is already zero
489c9b5090e2 Initial load
duke
parents:
diff changeset
   925
    instr |= index;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   926
  } else {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   927
    // use reg-imm form
489c9b5090e2 Initial load
duke
parents:
diff changeset
   928
    instr |= 0x00002000;          // set bit 13 to one
489c9b5090e2 Initial load
duke
parents:
diff changeset
   929
    instr |= disp & 0x1FFF;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   930
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   931
6418
6671edbd230e 6978355: renaming for 6961697
twisti
parents: 5702
diff changeset
   932
  cbuf.insts()->emit_int32(instr);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   933
489c9b5090e2 Initial load
duke
parents:
diff changeset
   934
#ifdef ASSERT
489c9b5090e2 Initial load
duke
parents:
diff changeset
   935
  {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   936
    MacroAssembler _masm(&cbuf);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   937
    if (is_verified_oop_base) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   938
      __ verify_oop(reg_to_register_object(src1_enc));
489c9b5090e2 Initial load
duke
parents:
diff changeset
   939
    }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   940
    if (is_verified_oop_store) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   941
      __ verify_oop(reg_to_register_object(dst_enc));
489c9b5090e2 Initial load
duke
parents:
diff changeset
   942
    }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   943
    if (tmp_enc != -1) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   944
      __ mov(O7, reg_to_register_object(tmp_enc));
489c9b5090e2 Initial load
duke
parents:
diff changeset
   945
    }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   946
    if (is_verified_oop_load) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   947
      __ verify_oop(reg_to_register_object(dst_enc));
489c9b5090e2 Initial load
duke
parents:
diff changeset
   948
    }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   949
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   950
#endif
489c9b5090e2 Initial load
duke
parents:
diff changeset
   951
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   952
7892
ff4948f95c49 7011627: C1: call_RT must support targets that don't fit in wdisp30
iveresov
parents: 7704
diff changeset
   953
void emit_call_reloc(CodeBuffer &cbuf, intptr_t entry_point, relocInfo::relocType rtype, bool preserve_g2 = false) {
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   954
  // The method which records debug information at every safepoint
489c9b5090e2 Initial load
duke
parents:
diff changeset
   955
  // expects the call to be the first instruction in the snippet as
489c9b5090e2 Initial load
duke
parents:
diff changeset
   956
  // it creates a PcDesc structure which tracks the offset of a call
489c9b5090e2 Initial load
duke
parents:
diff changeset
   957
  // from the start of the codeBlob. This offset is computed as
489c9b5090e2 Initial load
duke
parents:
diff changeset
   958
  // code_end() - code_begin() of the code which has been emitted
489c9b5090e2 Initial load
duke
parents:
diff changeset
   959
  // so far.
489c9b5090e2 Initial load
duke
parents:
diff changeset
   960
  // In this particular case we have skirted around the problem by
489c9b5090e2 Initial load
duke
parents:
diff changeset
   961
  // putting the "mov" instruction in the delay slot but the problem
489c9b5090e2 Initial load
duke
parents:
diff changeset
   962
  // may bite us again at some other point and a cleaner/generic
489c9b5090e2 Initial load
duke
parents:
diff changeset
   963
  // solution using relocations would be needed.
489c9b5090e2 Initial load
duke
parents:
diff changeset
   964
  MacroAssembler _masm(&cbuf);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   965
  __ set_inst_mark();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   966
489c9b5090e2 Initial load
duke
parents:
diff changeset
   967
  // We flush the current window just so that there is a valid stack copy
489c9b5090e2 Initial load
duke
parents:
diff changeset
   968
  // the fact that the current window becomes active again instantly is
489c9b5090e2 Initial load
duke
parents:
diff changeset
   969
  // not a problem there is nothing live in it.
489c9b5090e2 Initial load
duke
parents:
diff changeset
   970
489c9b5090e2 Initial load
duke
parents:
diff changeset
   971
#ifdef ASSERT
489c9b5090e2 Initial load
duke
parents:
diff changeset
   972
  int startpos = __ offset();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   973
#endif /* ASSERT */
489c9b5090e2 Initial load
duke
parents:
diff changeset
   974
7892
ff4948f95c49 7011627: C1: call_RT must support targets that don't fit in wdisp30
iveresov
parents: 7704
diff changeset
   975
  __ call((address)entry_point, rtype);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   976
489c9b5090e2 Initial load
duke
parents:
diff changeset
   977
  if (preserve_g2)   __ delayed()->mov(G2, L7);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   978
  else __ delayed()->nop();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   979
489c9b5090e2 Initial load
duke
parents:
diff changeset
   980
  if (preserve_g2)   __ mov(L7, G2);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   981
489c9b5090e2 Initial load
duke
parents:
diff changeset
   982
#ifdef ASSERT
489c9b5090e2 Initial load
duke
parents:
diff changeset
   983
  if (preserve_g2 && (VerifyCompiledCode || VerifyOops)) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   984
#ifdef _LP64
489c9b5090e2 Initial load
duke
parents:
diff changeset
   985
    // Trash argument dump slots.
489c9b5090e2 Initial load
duke
parents:
diff changeset
   986
    __ set(0xb0b8ac0db0b8ac0d, G1);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   987
    __ mov(G1, G5);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   988
    __ stx(G1, SP, STACK_BIAS + 0x80);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   989
    __ stx(G1, SP, STACK_BIAS + 0x88);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   990
    __ stx(G1, SP, STACK_BIAS + 0x90);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   991
    __ stx(G1, SP, STACK_BIAS + 0x98);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   992
    __ stx(G1, SP, STACK_BIAS + 0xA0);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   993
    __ stx(G1, SP, STACK_BIAS + 0xA8);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   994
#else // _LP64
489c9b5090e2 Initial load
duke
parents:
diff changeset
   995
    // this is also a native call, so smash the first 7 stack locations,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   996
    // and the various registers
489c9b5090e2 Initial load
duke
parents:
diff changeset
   997
489c9b5090e2 Initial load
duke
parents:
diff changeset
   998
    // Note:  [SP+0x40] is sp[callee_aggregate_return_pointer_sp_offset],
489c9b5090e2 Initial load
duke
parents:
diff changeset
   999
    // while [SP+0x44..0x58] are the argument dump slots.
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1000
    __ set((intptr_t)0xbaadf00d, G1);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1001
    __ mov(G1, G5);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1002
    __ sllx(G1, 32, G1);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1003
    __ or3(G1, G5, G1);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1004
    __ mov(G1, G5);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1005
    __ stx(G1, SP, 0x40);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1006
    __ stx(G1, SP, 0x48);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1007
    __ stx(G1, SP, 0x50);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1008
    __ stw(G1, SP, 0x58); // Do not trash [SP+0x5C] which is a usable spill slot
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1009
#endif // _LP64
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1010
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1011
#endif /*ASSERT*/
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1012
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1013
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1014
//=============================================================================
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1015
// REQUIRED FUNCTIONALITY for encoding
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1016
void emit_lo(CodeBuffer &cbuf, int val) {  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1017
void emit_hi(CodeBuffer &cbuf, int val) {  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1018
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1019
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1020
//=============================================================================
11197
158eecd6b330 7090968: Allow adlc register class to depend on runtime conditions
roland
parents: 11190
diff changeset
  1021
const RegMask& MachConstantBaseNode::_out_RegMask = PTR_REG_mask();
7433
b418028612ad 6961690: load oops from constant table on SPARC
twisti
parents: 7116
diff changeset
  1022
11190
d561d41f241a 7003454: order constants in constant table by number of references in code
twisti
parents: 10971
diff changeset
  1023
int Compile::ConstantTable::calculate_table_base_offset() const {
d561d41f241a 7003454: order constants in constant table by number of references in code
twisti
parents: 10971
diff changeset
  1024
  if (UseRDPCForConstantTableBase) {
d561d41f241a 7003454: order constants in constant table by number of references in code
twisti
parents: 10971
diff changeset
  1025
    // The table base offset might be less but then it fits into
d561d41f241a 7003454: order constants in constant table by number of references in code
twisti
parents: 10971
diff changeset
  1026
    // simm13 anyway and we are good (cf. MachConstantBaseNode::emit).
d561d41f241a 7003454: order constants in constant table by number of references in code
twisti
parents: 10971
diff changeset
  1027
    return Assembler::min_simm13();
d561d41f241a 7003454: order constants in constant table by number of references in code
twisti
parents: 10971
diff changeset
  1028
  } else {
d561d41f241a 7003454: order constants in constant table by number of references in code
twisti
parents: 10971
diff changeset
  1029
    int offset = -(size() / 2);
d561d41f241a 7003454: order constants in constant table by number of references in code
twisti
parents: 10971
diff changeset
  1030
    if (!Assembler::is_simm13(offset)) {
d561d41f241a 7003454: order constants in constant table by number of references in code
twisti
parents: 10971
diff changeset
  1031
      offset = Assembler::min_simm13();
d561d41f241a 7003454: order constants in constant table by number of references in code
twisti
parents: 10971
diff changeset
  1032
    }
d561d41f241a 7003454: order constants in constant table by number of references in code
twisti
parents: 10971
diff changeset
  1033
    return offset;
d561d41f241a 7003454: order constants in constant table by number of references in code
twisti
parents: 10971
diff changeset
  1034
  }
d561d41f241a 7003454: order constants in constant table by number of references in code
twisti
parents: 10971
diff changeset
  1035
}
d561d41f241a 7003454: order constants in constant table by number of references in code
twisti
parents: 10971
diff changeset
  1036
7433
b418028612ad 6961690: load oops from constant table on SPARC
twisti
parents: 7116
diff changeset
  1037
void MachConstantBaseNode::emit(CodeBuffer& cbuf, PhaseRegAlloc* ra_) const {
b418028612ad 6961690: load oops from constant table on SPARC
twisti
parents: 7116
diff changeset
  1038
  Compile* C = ra_->C;
b418028612ad 6961690: load oops from constant table on SPARC
twisti
parents: 7116
diff changeset
  1039
  Compile::ConstantTable& constant_table = C->constant_table();
b418028612ad 6961690: load oops from constant table on SPARC
twisti
parents: 7116
diff changeset
  1040
  MacroAssembler _masm(&cbuf);
b418028612ad 6961690: load oops from constant table on SPARC
twisti
parents: 7116
diff changeset
  1041
b418028612ad 6961690: load oops from constant table on SPARC
twisti
parents: 7116
diff changeset
  1042
  Register r = as_Register(ra_->get_encode(this));
11190
d561d41f241a 7003454: order constants in constant table by number of references in code
twisti
parents: 10971
diff changeset
  1043
  CodeSection* consts_section = __ code()->consts();
d561d41f241a 7003454: order constants in constant table by number of references in code
twisti
parents: 10971
diff changeset
  1044
  int consts_size = consts_section->align_at_start(consts_section->size());
d561d41f241a 7003454: order constants in constant table by number of references in code
twisti
parents: 10971
diff changeset
  1045
  assert(constant_table.size() == consts_size, err_msg("must be: %d == %d", constant_table.size(), consts_size));
7433
b418028612ad 6961690: load oops from constant table on SPARC
twisti
parents: 7116
diff changeset
  1046
b418028612ad 6961690: load oops from constant table on SPARC
twisti
parents: 7116
diff changeset
  1047
  if (UseRDPCForConstantTableBase) {
b418028612ad 6961690: load oops from constant table on SPARC
twisti
parents: 7116
diff changeset
  1048
    // For the following RDPC logic to work correctly the consts
b418028612ad 6961690: load oops from constant table on SPARC
twisti
parents: 7116
diff changeset
  1049
    // section must be allocated right before the insts section.  This
b418028612ad 6961690: load oops from constant table on SPARC
twisti
parents: 7116
diff changeset
  1050
    // assert checks for that.  The layout and the SECT_* constants
b418028612ad 6961690: load oops from constant table on SPARC
twisti
parents: 7116
diff changeset
  1051
    // are defined in src/share/vm/asm/codeBuffer.hpp.
b418028612ad 6961690: load oops from constant table on SPARC
twisti
parents: 7116
diff changeset
  1052
    assert(CodeBuffer::SECT_CONSTS + 1 == CodeBuffer::SECT_INSTS, "must be");
11190
d561d41f241a 7003454: order constants in constant table by number of references in code
twisti
parents: 10971
diff changeset
  1053
    int insts_offset = __ offset();
d561d41f241a 7003454: order constants in constant table by number of references in code
twisti
parents: 10971
diff changeset
  1054
d561d41f241a 7003454: order constants in constant table by number of references in code
twisti
parents: 10971
diff changeset
  1055
    // Layout:
d561d41f241a 7003454: order constants in constant table by number of references in code
twisti
parents: 10971
diff changeset
  1056
    //
d561d41f241a 7003454: order constants in constant table by number of references in code
twisti
parents: 10971
diff changeset
  1057
    // |----------- consts section ------------|----------- insts section -----------...
d561d41f241a 7003454: order constants in constant table by number of references in code
twisti
parents: 10971
diff changeset
  1058
    // |------ constant table -----|- padding -|------------------x----
d561d41f241a 7003454: order constants in constant table by number of references in code
twisti
parents: 10971
diff changeset
  1059
    //                                                            \ current PC (RDPC instruction)
d561d41f241a 7003454: order constants in constant table by number of references in code
twisti
parents: 10971
diff changeset
  1060
    // |<------------- consts_size ----------->|<- insts_offset ->|
d561d41f241a 7003454: order constants in constant table by number of references in code
twisti
parents: 10971
diff changeset
  1061
    //                                                            \ table base
d561d41f241a 7003454: order constants in constant table by number of references in code
twisti
parents: 10971
diff changeset
  1062
    // The table base offset is later added to the load displacement
d561d41f241a 7003454: order constants in constant table by number of references in code
twisti
parents: 10971
diff changeset
  1063
    // so it has to be negative.
d561d41f241a 7003454: order constants in constant table by number of references in code
twisti
parents: 10971
diff changeset
  1064
    int table_base_offset = -(consts_size + insts_offset);
7433
b418028612ad 6961690: load oops from constant table on SPARC
twisti
parents: 7116
diff changeset
  1065
    int disp;
b418028612ad 6961690: load oops from constant table on SPARC
twisti
parents: 7116
diff changeset
  1066
b418028612ad 6961690: load oops from constant table on SPARC
twisti
parents: 7116
diff changeset
  1067
    // If the displacement from the current PC to the constant table
b418028612ad 6961690: load oops from constant table on SPARC
twisti
parents: 7116
diff changeset
  1068
    // base fits into simm13 we set the constant table base to the
b418028612ad 6961690: load oops from constant table on SPARC
twisti
parents: 7116
diff changeset
  1069
    // current PC.
11190
d561d41f241a 7003454: order constants in constant table by number of references in code
twisti
parents: 10971
diff changeset
  1070
    if (Assembler::is_simm13(table_base_offset)) {
d561d41f241a 7003454: order constants in constant table by number of references in code
twisti
parents: 10971
diff changeset
  1071
      constant_table.set_table_base_offset(table_base_offset);
7433
b418028612ad 6961690: load oops from constant table on SPARC
twisti
parents: 7116
diff changeset
  1072
      disp = 0;
b418028612ad 6961690: load oops from constant table on SPARC
twisti
parents: 7116
diff changeset
  1073
    } else {
11190
d561d41f241a 7003454: order constants in constant table by number of references in code
twisti
parents: 10971
diff changeset
  1074
      // Otherwise we set the constant table base offset to the
d561d41f241a 7003454: order constants in constant table by number of references in code
twisti
parents: 10971
diff changeset
  1075
      // maximum negative displacement of load instructions to keep
d561d41f241a 7003454: order constants in constant table by number of references in code
twisti
parents: 10971
diff changeset
  1076
      // the disp as small as possible:
d561d41f241a 7003454: order constants in constant table by number of references in code
twisti
parents: 10971
diff changeset
  1077
      //
d561d41f241a 7003454: order constants in constant table by number of references in code
twisti
parents: 10971
diff changeset
  1078
      // |<------------- consts_size ----------->|<- insts_offset ->|
d561d41f241a 7003454: order constants in constant table by number of references in code
twisti
parents: 10971
diff changeset
  1079
      // |<--------- min_simm13 --------->|<-------- disp --------->|
d561d41f241a 7003454: order constants in constant table by number of references in code
twisti
parents: 10971
diff changeset
  1080
      //                                  \ table base
d561d41f241a 7003454: order constants in constant table by number of references in code
twisti
parents: 10971
diff changeset
  1081
      table_base_offset = Assembler::min_simm13();
d561d41f241a 7003454: order constants in constant table by number of references in code
twisti
parents: 10971
diff changeset
  1082
      constant_table.set_table_base_offset(table_base_offset);
d561d41f241a 7003454: order constants in constant table by number of references in code
twisti
parents: 10971
diff changeset
  1083
      disp = (consts_size + insts_offset) + table_base_offset;
7433
b418028612ad 6961690: load oops from constant table on SPARC
twisti
parents: 7116
diff changeset
  1084
    }
b418028612ad 6961690: load oops from constant table on SPARC
twisti
parents: 7116
diff changeset
  1085
b418028612ad 6961690: load oops from constant table on SPARC
twisti
parents: 7116
diff changeset
  1086
    __ rdpc(r);
b418028612ad 6961690: load oops from constant table on SPARC
twisti
parents: 7116
diff changeset
  1087
b418028612ad 6961690: load oops from constant table on SPARC
twisti
parents: 7116
diff changeset
  1088
    if (disp != 0) {
b418028612ad 6961690: load oops from constant table on SPARC
twisti
parents: 7116
diff changeset
  1089
      assert(r != O7, "need temporary");
b418028612ad 6961690: load oops from constant table on SPARC
twisti
parents: 7116
diff changeset
  1090
      __ sub(r, __ ensure_simm13_or_reg(disp, O7), r);
b418028612ad 6961690: load oops from constant table on SPARC
twisti
parents: 7116
diff changeset
  1091
    }
b418028612ad 6961690: load oops from constant table on SPARC
twisti
parents: 7116
diff changeset
  1092
  }
b418028612ad 6961690: load oops from constant table on SPARC
twisti
parents: 7116
diff changeset
  1093
  else {
b418028612ad 6961690: load oops from constant table on SPARC
twisti
parents: 7116
diff changeset
  1094
    // Materialize the constant table base.
11190
d561d41f241a 7003454: order constants in constant table by number of references in code
twisti
parents: 10971
diff changeset
  1095
    address baseaddr = consts_section->start() + -(constant_table.table_base_offset());
7433
b418028612ad 6961690: load oops from constant table on SPARC
twisti
parents: 7116
diff changeset
  1096
    RelocationHolder rspec = internal_word_Relocation::spec(baseaddr);
b418028612ad 6961690: load oops from constant table on SPARC
twisti
parents: 7116
diff changeset
  1097
    AddressLiteral base(baseaddr, rspec);
b418028612ad 6961690: load oops from constant table on SPARC
twisti
parents: 7116
diff changeset
  1098
    __ set(base, r);
b418028612ad 6961690: load oops from constant table on SPARC
twisti
parents: 7116
diff changeset
  1099
  }
b418028612ad 6961690: load oops from constant table on SPARC
twisti
parents: 7116
diff changeset
  1100
}
b418028612ad 6961690: load oops from constant table on SPARC
twisti
parents: 7116
diff changeset
  1101
b418028612ad 6961690: load oops from constant table on SPARC
twisti
parents: 7116
diff changeset
  1102
uint MachConstantBaseNode::size(PhaseRegAlloc*) const {
b418028612ad 6961690: load oops from constant table on SPARC
twisti
parents: 7116
diff changeset
  1103
  if (UseRDPCForConstantTableBase) {
b418028612ad 6961690: load oops from constant table on SPARC
twisti
parents: 7116
diff changeset
  1104
    // This is really the worst case but generally it's only 1 instruction.
7700
3252c02e23b8 7006044: materialize cheap non-oop pointers on 64-bit SPARC
twisti
parents: 7437
diff changeset
  1105
    return (1 /*rdpc*/ + 1 /*sub*/ + MacroAssembler::worst_case_insts_for_set()) * BytesPerInstWord;
7433
b418028612ad 6961690: load oops from constant table on SPARC
twisti
parents: 7116
diff changeset
  1106
  } else {
7700
3252c02e23b8 7006044: materialize cheap non-oop pointers on 64-bit SPARC
twisti
parents: 7437
diff changeset
  1107
    return MacroAssembler::worst_case_insts_for_set() * BytesPerInstWord;
7433
b418028612ad 6961690: load oops from constant table on SPARC
twisti
parents: 7116
diff changeset
  1108
  }
b418028612ad 6961690: load oops from constant table on SPARC
twisti
parents: 7116
diff changeset
  1109
}
b418028612ad 6961690: load oops from constant table on SPARC
twisti
parents: 7116
diff changeset
  1110
b418028612ad 6961690: load oops from constant table on SPARC
twisti
parents: 7116
diff changeset
  1111
#ifndef PRODUCT
b418028612ad 6961690: load oops from constant table on SPARC
twisti
parents: 7116
diff changeset
  1112
void MachConstantBaseNode::format(PhaseRegAlloc* ra_, outputStream* st) const {
b418028612ad 6961690: load oops from constant table on SPARC
twisti
parents: 7116
diff changeset
  1113
  char reg[128];
b418028612ad 6961690: load oops from constant table on SPARC
twisti
parents: 7116
diff changeset
  1114
  ra_->dump_register(this, reg);
b418028612ad 6961690: load oops from constant table on SPARC
twisti
parents: 7116
diff changeset
  1115
  if (UseRDPCForConstantTableBase) {
b418028612ad 6961690: load oops from constant table on SPARC
twisti
parents: 7116
diff changeset
  1116
    st->print("RDPC   %s\t! constant table base", reg);
b418028612ad 6961690: load oops from constant table on SPARC
twisti
parents: 7116
diff changeset
  1117
  } else {
b418028612ad 6961690: load oops from constant table on SPARC
twisti
parents: 7116
diff changeset
  1118
    st->print("SET    &constanttable,%s\t! constant table base", reg);
b418028612ad 6961690: load oops from constant table on SPARC
twisti
parents: 7116
diff changeset
  1119
  }
b418028612ad 6961690: load oops from constant table on SPARC
twisti
parents: 7116
diff changeset
  1120
}
b418028612ad 6961690: load oops from constant table on SPARC
twisti
parents: 7116
diff changeset
  1121
#endif
b418028612ad 6961690: load oops from constant table on SPARC
twisti
parents: 7116
diff changeset
  1122
b418028612ad 6961690: load oops from constant table on SPARC
twisti
parents: 7116
diff changeset
  1123
b418028612ad 6961690: load oops from constant table on SPARC
twisti
parents: 7116
diff changeset
  1124
//=============================================================================
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1125
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1126
#ifndef PRODUCT
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1127
void MachPrologNode::format( PhaseRegAlloc *ra_, outputStream *st ) const {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1128
  Compile* C = ra_->C;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1129
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1130
  for (int i = 0; i < OptoPrologueNops; i++) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1131
    st->print_cr("NOP"); st->print("\t");
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1132
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1133
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1134
  if( VerifyThread ) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1135
    st->print_cr("Verify_Thread"); st->print("\t");
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1136
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1137
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1138
  size_t framesize = C->frame_slots() << LogBytesPerInt;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1139
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1140
  // Calls to C2R adapters often do not accept exceptional returns.
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1141
  // We require that their callers must bang for them.  But be careful, because
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1142
  // some VM calls (such as call site linkage) can use several kilobytes of
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1143
  // stack.  But the stack safety zone should account for that.
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1144
  // See bugs 4446381, 4468289, 4497237.
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1145
  if (C->need_stack_bang(framesize)) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1146
    st->print_cr("! stack bang"); st->print("\t");
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1147
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1148
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1149
  if (Assembler::is_simm13(-framesize)) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1150
    st->print   ("SAVE   R_SP,-%d,R_SP",framesize);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1151
  } else {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1152
    st->print_cr("SETHI  R_SP,hi%%(-%d),R_G3",framesize); st->print("\t");
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1153
    st->print_cr("ADD    R_G3,lo%%(-%d),R_G3",framesize); st->print("\t");
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1154
    st->print   ("SAVE   R_SP,R_G3,R_SP");
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1155
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1156
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1157
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1158
#endif
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1159
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1160
void MachPrologNode::emit(CodeBuffer &cbuf, PhaseRegAlloc *ra_) const {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1161
  Compile* C = ra_->C;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1162
  MacroAssembler _masm(&cbuf);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1163
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1164
  for (int i = 0; i < OptoPrologueNops; i++) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1165
    __ nop();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1166
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1167
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1168
  __ verify_thread();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1169
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1170
  size_t framesize = C->frame_slots() << LogBytesPerInt;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1171
  assert(framesize >= 16*wordSize, "must have room for reg. save area");
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1172
  assert(framesize%(2*wordSize) == 0, "must preserve 2*wordSize alignment");
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1173
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1174
  // Calls to C2R adapters often do not accept exceptional returns.
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1175
  // We require that their callers must bang for them.  But be careful, because
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1176
  // some VM calls (such as call site linkage) can use several kilobytes of
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1177
  // stack.  But the stack safety zone should account for that.
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1178
  // See bugs 4446381, 4468289, 4497237.
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1179
  if (C->need_stack_bang(framesize)) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1180
    __ generate_stack_overflow_check(framesize);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1181
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1182
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1183
  if (Assembler::is_simm13(-framesize)) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1184
    __ save(SP, -framesize, SP);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1185
  } else {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1186
    __ sethi(-framesize & ~0x3ff, G3);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1187
    __ add(G3, -framesize & 0x3ff, G3);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1188
    __ save(SP, G3, SP);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1189
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1190
  C->set_frame_complete( __ offset() );
11190
d561d41f241a 7003454: order constants in constant table by number of references in code
twisti
parents: 10971
diff changeset
  1191
d561d41f241a 7003454: order constants in constant table by number of references in code
twisti
parents: 10971
diff changeset
  1192
  if (!UseRDPCForConstantTableBase && C->has_mach_constant_base_node()) {
d561d41f241a 7003454: order constants in constant table by number of references in code
twisti
parents: 10971
diff changeset
  1193
    // NOTE: We set the table base offset here because users might be
d561d41f241a 7003454: order constants in constant table by number of references in code
twisti
parents: 10971
diff changeset
  1194
    // emitted before MachConstantBaseNode.
d561d41f241a 7003454: order constants in constant table by number of references in code
twisti
parents: 10971
diff changeset
  1195
    Compile::ConstantTable& constant_table = C->constant_table();
d561d41f241a 7003454: order constants in constant table by number of references in code
twisti
parents: 10971
diff changeset
  1196
    constant_table.set_table_base_offset(constant_table.calculate_table_base_offset());
d561d41f241a 7003454: order constants in constant table by number of references in code
twisti
parents: 10971
diff changeset
  1197
  }
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1198
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1199
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1200
uint MachPrologNode::size(PhaseRegAlloc *ra_) const {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1201
  return MachNode::size(ra_);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1202
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1203
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1204
int MachPrologNode::reloc() const {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1205
  return 10; // a large enough number
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1206
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1207
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1208
//=============================================================================
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1209
#ifndef PRODUCT
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1210
void MachEpilogNode::format( PhaseRegAlloc *ra_, outputStream *st ) const {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1211
  Compile* C = ra_->C;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1212
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1213
  if( do_polling() && ra_->C->is_method_compilation() ) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1214
    st->print("SETHI  #PollAddr,L0\t! Load Polling address\n\t");
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1215
#ifdef _LP64
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1216
    st->print("LDX    [L0],G0\t!Poll for Safepointing\n\t");
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1217
#else
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1218
    st->print("LDUW   [L0],G0\t!Poll for Safepointing\n\t");
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1219
#endif
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1220
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1221
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1222
  if( do_polling() )
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1223
    st->print("RET\n\t");
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1224
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1225
  st->print("RESTORE");
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1226
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1227
#endif
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1228
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1229
void MachEpilogNode::emit(CodeBuffer &cbuf, PhaseRegAlloc *ra_) const {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1230
  MacroAssembler _masm(&cbuf);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1231
  Compile* C = ra_->C;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1232
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1233
  __ verify_thread();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1234
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1235
  // If this does safepoint polling, then do it here
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1236
  if( do_polling() && ra_->C->is_method_compilation() ) {
2571
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2348
diff changeset
  1237
    AddressLiteral polling_page(os::get_polling_page());
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2348
diff changeset
  1238
    __ sethi(polling_page, L0);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1239
    __ relocate(relocInfo::poll_return_type);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1240
    __ ld_ptr( L0, 0, G0 );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1241
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1242
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1243
  // If this is a return, then stuff the restore in the delay slot
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1244
  if( do_polling() ) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1245
    __ ret();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1246
    __ delayed()->restore();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1247
  } else {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1248
    __ restore();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1249
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1250
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1251
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1252
uint MachEpilogNode::size(PhaseRegAlloc *ra_) const {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1253
  return MachNode::size(ra_);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1254
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1255
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1256
int MachEpilogNode::reloc() const {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1257
  return 16; // a large enough number
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1258
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1259
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1260
const Pipeline * MachEpilogNode::pipeline() const {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1261
  return MachNode::pipeline_class();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1262
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1263
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1264
int MachEpilogNode::safepoint_offset() const {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1265
  assert( do_polling(), "no return for this epilog node");
7700
3252c02e23b8 7006044: materialize cheap non-oop pointers on 64-bit SPARC
twisti
parents: 7437
diff changeset
  1266
  return MacroAssembler::insts_for_sethi(os::get_polling_page()) * BytesPerInstWord;
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1267
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1268
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1269
//=============================================================================
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1270
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1271
// Figure out which register class each belongs in: rc_int, rc_float, rc_stack
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1272
enum RC { rc_bad, rc_int, rc_float, rc_stack };
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1273
static enum RC rc_class( OptoReg::Name reg ) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1274
  if( !OptoReg::is_valid(reg)  ) return rc_bad;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1275
  if (OptoReg::is_stack(reg)) return rc_stack;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1276
  VMReg r = OptoReg::as_VMReg(reg);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1277
  if (r->is_Register()) return rc_int;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1278
  assert(r->is_FloatRegister(), "must be");
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1279
  return rc_float;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1280
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1281
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1282
static int impl_helper( const MachNode *mach, CodeBuffer *cbuf, PhaseRegAlloc *ra_, bool do_size, bool is_load, int offset, int reg, int opcode, const char *op_str, int size, outputStream* st ) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1283
  if( cbuf ) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1284
    // Better yet would be some mechanism to handle variable-size matches correctly
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1285
    if (!Assembler::is_simm13(offset + STACK_BIAS)) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1286
      ra_->C->record_method_not_compilable("unable to handle large constant offsets");
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1287
    } else {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1288
      emit_form3_mem_reg(*cbuf, mach, opcode, -1, R_SP_enc, offset, 0, Matcher::_regEncode[reg]);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1289
    }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1290
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1291
#ifndef PRODUCT
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1292
  else if( !do_size ) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1293
    if( size != 0 ) st->print("\n\t");
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1294
    if( is_load ) st->print("%s   [R_SP + #%d],R_%s\t! spill",op_str,offset,OptoReg::regname(reg));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1295
    else          st->print("%s   R_%s,[R_SP + #%d]\t! spill",op_str,OptoReg::regname(reg),offset);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1296
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1297
#endif
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1298
  return size+4;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1299
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1300
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1301
static int impl_mov_helper( CodeBuffer *cbuf, bool do_size, int src, int dst, int op1, int op2, const char *op_str, int size, outputStream* st ) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1302
  if( cbuf ) emit3( *cbuf, Assembler::arith_op, Matcher::_regEncode[dst], op1, 0, op2, Matcher::_regEncode[src] );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1303
#ifndef PRODUCT
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1304
  else if( !do_size ) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1305
    if( size != 0 ) st->print("\n\t");
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1306
    st->print("%s  R_%s,R_%s\t! spill",op_str,OptoReg::regname(src),OptoReg::regname(dst));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1307
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1308
#endif
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1309
  return size+4;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1310
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1311
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1312
uint MachSpillCopyNode::implementation( CodeBuffer *cbuf,
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1313
                                        PhaseRegAlloc *ra_,
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1314
                                        bool do_size,
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1315
                                        outputStream* st ) const {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1316
  // Get registers to move
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1317
  OptoReg::Name src_second = ra_->get_reg_second(in(1));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1318
  OptoReg::Name src_first = ra_->get_reg_first(in(1));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1319
  OptoReg::Name dst_second = ra_->get_reg_second(this );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1320
  OptoReg::Name dst_first = ra_->get_reg_first(this );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1321
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1322
  enum RC src_second_rc = rc_class(src_second);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1323
  enum RC src_first_rc = rc_class(src_first);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1324
  enum RC dst_second_rc = rc_class(dst_second);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1325
  enum RC dst_first_rc = rc_class(dst_first);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1326
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1327
  assert( OptoReg::is_valid(src_first) && OptoReg::is_valid(dst_first), "must move at least 1 register" );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1328
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1329
  // Generate spill code!
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1330
  int size = 0;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1331
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1332
  if( src_first == dst_first && src_second == dst_second )
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1333
    return size;            // Self copy, no move
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1334
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1335
  // --------------------------------------
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1336
  // Check for mem-mem move.  Load into unused float registers and fall into
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1337
  // the float-store case.
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1338
  if( src_first_rc == rc_stack && dst_first_rc == rc_stack ) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1339
    int offset = ra_->reg2offset(src_first);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1340
    // Further check for aligned-adjacent pair, so we can use a double load
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1341
    if( (src_first&1)==0 && src_first+1 == src_second ) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1342
      src_second    = OptoReg::Name(R_F31_num);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1343
      src_second_rc = rc_float;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1344
      size = impl_helper(this,cbuf,ra_,do_size,true,offset,R_F30_num,Assembler::lddf_op3,"LDDF",size, st);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1345
    } else {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1346
      size = impl_helper(this,cbuf,ra_,do_size,true,offset,R_F30_num,Assembler::ldf_op3 ,"LDF ",size, st);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1347
    }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1348
    src_first    = OptoReg::Name(R_F30_num);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1349
    src_first_rc = rc_float;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1350
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1351
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1352
  if( src_second_rc == rc_stack && dst_second_rc == rc_stack ) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1353
    int offset = ra_->reg2offset(src_second);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1354
    size = impl_helper(this,cbuf,ra_,do_size,true,offset,R_F31_num,Assembler::ldf_op3,"LDF ",size, st);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1355
    src_second    = OptoReg::Name(R_F31_num);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1356
    src_second_rc = rc_float;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1357
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1358
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1359
  // --------------------------------------
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1360
  // Check for float->int copy; requires a trip through memory
10027
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  1361
  if (src_first_rc == rc_float && dst_first_rc == rc_int && UseVIS < 3) {
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1362
    int offset = frame::register_save_words*wordSize;
10027
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  1363
    if (cbuf) {
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1364
      emit3_simm13( *cbuf, Assembler::arith_op, R_SP_enc, Assembler::sub_op3, R_SP_enc, 16 );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1365
      impl_helper(this,cbuf,ra_,do_size,false,offset,src_first,Assembler::stf_op3 ,"STF ",size, st);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1366
      impl_helper(this,cbuf,ra_,do_size,true ,offset,dst_first,Assembler::lduw_op3,"LDUW",size, st);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1367
      emit3_simm13( *cbuf, Assembler::arith_op, R_SP_enc, Assembler::add_op3, R_SP_enc, 16 );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1368
    }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1369
#ifndef PRODUCT
10027
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  1370
    else if (!do_size) {
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  1371
      if (size != 0) st->print("\n\t");
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1372
      st->print(  "SUB    R_SP,16,R_SP\n");
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1373
      impl_helper(this,cbuf,ra_,do_size,false,offset,src_first,Assembler::stf_op3 ,"STF ",size, st);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1374
      impl_helper(this,cbuf,ra_,do_size,true ,offset,dst_first,Assembler::lduw_op3,"LDUW",size, st);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1375
      st->print("\tADD    R_SP,16,R_SP\n");
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1376
    }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1377
#endif
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1378
    size += 16;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1379
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1380
10027
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  1381
  // Check for float->int copy on T4
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  1382
  if (src_first_rc == rc_float && dst_first_rc == rc_int && UseVIS >= 3) {
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  1383
    // Further check for aligned-adjacent pair, so we can use a double move
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  1384
    if ((src_first&1)==0 && src_first+1 == src_second && (dst_first&1)==0 && dst_first+1 == dst_second)
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  1385
      return impl_mov_helper(cbuf,do_size,src_first,dst_first,Assembler::mftoi_op3,Assembler::mdtox_opf,"MOVDTOX",size, st);
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  1386
    size  =  impl_mov_helper(cbuf,do_size,src_first,dst_first,Assembler::mftoi_op3,Assembler::mstouw_opf,"MOVSTOUW",size, st);
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  1387
  }
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  1388
  // Check for int->float copy on T4
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  1389
  if (src_first_rc == rc_int && dst_first_rc == rc_float && UseVIS >= 3) {
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  1390
    // Further check for aligned-adjacent pair, so we can use a double move
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  1391
    if ((src_first&1)==0 && src_first+1 == src_second && (dst_first&1)==0 && dst_first+1 == dst_second)
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  1392
      return impl_mov_helper(cbuf,do_size,src_first,dst_first,Assembler::mftoi_op3,Assembler::mxtod_opf,"MOVXTOD",size, st);
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  1393
    size  =  impl_mov_helper(cbuf,do_size,src_first,dst_first,Assembler::mftoi_op3,Assembler::mwtos_opf,"MOVWTOS",size, st);
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  1394
  }
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  1395
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1396
  // --------------------------------------
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1397
  // In the 32-bit 1-reg-longs build ONLY, I see mis-aligned long destinations.
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1398
  // In such cases, I have to do the big-endian swap.  For aligned targets, the
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1399
  // hardware does the flop for me.  Doubles are always aligned, so no problem
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1400
  // there.  Misaligned sources only come from native-long-returns (handled
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1401
  // special below).
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1402
#ifndef _LP64
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1403
  if( src_first_rc == rc_int &&     // source is already big-endian
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1404
      src_second_rc != rc_bad &&    // 64-bit move
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1405
      ((dst_first&1)!=0 || dst_second != dst_first+1) ) { // misaligned dst
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1406
    assert( (src_first&1)==0 && src_second == src_first+1, "source must be aligned" );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1407
    // Do the big-endian flop.
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1408
    OptoReg::Name tmp    = dst_first   ; dst_first    = dst_second   ; dst_second    = tmp   ;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1409
    enum RC       tmp_rc = dst_first_rc; dst_first_rc = dst_second_rc; dst_second_rc = tmp_rc;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1410
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1411
#endif
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1412
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1413
  // --------------------------------------
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1414
  // Check for integer reg-reg copy
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1415
  if( src_first_rc == rc_int && dst_first_rc == rc_int ) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1416
#ifndef _LP64
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1417
    if( src_first == R_O0_num && src_second == R_O1_num ) {  // Check for the evil O0/O1 native long-return case
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1418
      // Note: The _first and _second suffixes refer to the addresses of the the 2 halves of the 64-bit value
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1419
      //       as stored in memory.  On a big-endian machine like SPARC, this means that the _second
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1420
      //       operand contains the least significant word of the 64-bit value and vice versa.
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1421
      OptoReg::Name tmp = OptoReg::Name(R_O7_num);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1422
      assert( (dst_first&1)==0 && dst_second == dst_first+1, "return a native O0/O1 long to an aligned-adjacent 64-bit reg" );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1423
      // Shift O0 left in-place, zero-extend O1, then OR them into the dst
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1424
      if( cbuf ) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1425
        emit3_simm13( *cbuf, Assembler::arith_op, Matcher::_regEncode[tmp], Assembler::sllx_op3, Matcher::_regEncode[src_first], 0x1020 );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1426
        emit3_simm13( *cbuf, Assembler::arith_op, Matcher::_regEncode[src_second], Assembler::srl_op3, Matcher::_regEncode[src_second], 0x0000 );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1427
        emit3       ( *cbuf, Assembler::arith_op, Matcher::_regEncode[dst_first], Assembler:: or_op3, Matcher::_regEncode[tmp], 0, Matcher::_regEncode[src_second] );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1428
#ifndef PRODUCT
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1429
      } else if( !do_size ) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1430
        if( size != 0 ) st->print("\n\t");
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1431
        st->print("SLLX   R_%s,32,R_%s\t! Move O0-first to O7-high\n\t", OptoReg::regname(src_first), OptoReg::regname(tmp));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1432
        st->print("SRL    R_%s, 0,R_%s\t! Zero-extend O1\n\t", OptoReg::regname(src_second), OptoReg::regname(src_second));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1433
        st->print("OR     R_%s,R_%s,R_%s\t! spill",OptoReg::regname(tmp), OptoReg::regname(src_second), OptoReg::regname(dst_first));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1434
#endif
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1435
      }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1436
      return size+12;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1437
    }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1438
    else if( dst_first == R_I0_num && dst_second == R_I1_num ) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1439
      // returning a long value in I0/I1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1440
      // a SpillCopy must be able to target a return instruction's reg_class
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1441
      // Note: The _first and _second suffixes refer to the addresses of the the 2 halves of the 64-bit value
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1442
      //       as stored in memory.  On a big-endian machine like SPARC, this means that the _second
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1443
      //       operand contains the least significant word of the 64-bit value and vice versa.
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1444
      OptoReg::Name tdest = dst_first;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1445
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1446
      if (src_first == dst_first) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1447
        tdest = OptoReg::Name(R_O7_num);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1448
        size += 4;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1449
      }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1450
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1451
      if( cbuf ) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1452
        assert( (src_first&1) == 0 && (src_first+1) == src_second, "return value was in an aligned-adjacent 64-bit reg");
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1453
        // Shift value in upper 32-bits of src to lower 32-bits of I0; move lower 32-bits to I1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1454
        // ShrL_reg_imm6
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1455
        emit3_simm13( *cbuf, Assembler::arith_op, Matcher::_regEncode[tdest], Assembler::srlx_op3, Matcher::_regEncode[src_second], 32 | 0x1000 );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1456
        // ShrR_reg_imm6  src, 0, dst
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1457
        emit3_simm13( *cbuf, Assembler::arith_op, Matcher::_regEncode[dst_second], Assembler::srl_op3, Matcher::_regEncode[src_first], 0x0000 );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1458
        if (tdest != dst_first) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1459
          emit3     ( *cbuf, Assembler::arith_op, Matcher::_regEncode[dst_first], Assembler::or_op3, 0/*G0*/, 0/*op2*/, Matcher::_regEncode[tdest] );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1460
        }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1461
      }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1462
#ifndef PRODUCT
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1463
      else if( !do_size ) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1464
        if( size != 0 ) st->print("\n\t");  // %%%%% !!!!!
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1465
        st->print("SRLX   R_%s,32,R_%s\t! Extract MSW\n\t",OptoReg::regname(src_second),OptoReg::regname(tdest));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1466
        st->print("SRL    R_%s, 0,R_%s\t! Extract LSW\n\t",OptoReg::regname(src_first),OptoReg::regname(dst_second));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1467
        if (tdest != dst_first) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1468
          st->print("MOV    R_%s,R_%s\t! spill\n\t", OptoReg::regname(tdest), OptoReg::regname(dst_first));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1469
        }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1470
      }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1471
#endif // PRODUCT
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1472
      return size+8;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1473
    }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1474
#endif // !_LP64
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1475
    // Else normal reg-reg copy
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1476
    assert( src_second != dst_first, "smashed second before evacuating it" );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1477
    size = impl_mov_helper(cbuf,do_size,src_first,dst_first,Assembler::or_op3,0,"MOV  ",size, st);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1478
    assert( (src_first&1) == 0 && (dst_first&1) == 0, "never move second-halves of int registers" );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1479
    // This moves an aligned adjacent pair.
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1480
    // See if we are done.
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1481
    if( src_first+1 == src_second && dst_first+1 == dst_second )
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1482
      return size;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1483
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1484
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1485
  // Check for integer store
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1486
  if( src_first_rc == rc_int && dst_first_rc == rc_stack ) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1487
    int offset = ra_->reg2offset(dst_first);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1488
    // Further check for aligned-adjacent pair, so we can use a double store
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1489
    if( (src_first&1)==0 && src_first+1 == src_second && (dst_first&1)==0 && dst_first+1 == dst_second )
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1490
      return impl_helper(this,cbuf,ra_,do_size,false,offset,src_first,Assembler::stx_op3,"STX ",size, st);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1491
    size  =  impl_helper(this,cbuf,ra_,do_size,false,offset,src_first,Assembler::stw_op3,"STW ",size, st);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1492
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1493
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1494
  // Check for integer load
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1495
  if( dst_first_rc == rc_int && src_first_rc == rc_stack ) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1496
    int offset = ra_->reg2offset(src_first);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1497
    // Further check for aligned-adjacent pair, so we can use a double load
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1498
    if( (src_first&1)==0 && src_first+1 == src_second && (dst_first&1)==0 && dst_first+1 == dst_second )
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1499
      return impl_helper(this,cbuf,ra_,do_size,true,offset,dst_first,Assembler::ldx_op3 ,"LDX ",size, st);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1500
    size  =  impl_helper(this,cbuf,ra_,do_size,true,offset,dst_first,Assembler::lduw_op3,"LDUW",size, st);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1501
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1502
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1503
  // Check for float reg-reg copy
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1504
  if( src_first_rc == rc_float && dst_first_rc == rc_float ) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1505
    // Further check for aligned-adjacent pair, so we can use a double move
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1506
    if( (src_first&1)==0 && src_first+1 == src_second && (dst_first&1)==0 && dst_first+1 == dst_second )
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1507
      return impl_mov_helper(cbuf,do_size,src_first,dst_first,Assembler::fpop1_op3,Assembler::fmovd_opf,"FMOVD",size, st);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1508
    size  =  impl_mov_helper(cbuf,do_size,src_first,dst_first,Assembler::fpop1_op3,Assembler::fmovs_opf,"FMOVS",size, st);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1509
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1510
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1511
  // Check for float store
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1512
  if( src_first_rc == rc_float && dst_first_rc == rc_stack ) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1513
    int offset = ra_->reg2offset(dst_first);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1514
    // Further check for aligned-adjacent pair, so we can use a double store
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1515
    if( (src_first&1)==0 && src_first+1 == src_second && (dst_first&1)==0 && dst_first+1 == dst_second )
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1516
      return impl_helper(this,cbuf,ra_,do_size,false,offset,src_first,Assembler::stdf_op3,"STDF",size, st);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1517
    size  =  impl_helper(this,cbuf,ra_,do_size,false,offset,src_first,Assembler::stf_op3 ,"STF ",size, st);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1518
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1519
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1520
  // Check for float load
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1521
  if( dst_first_rc == rc_float && src_first_rc == rc_stack ) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1522
    int offset = ra_->reg2offset(src_first);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1523
    // Further check for aligned-adjacent pair, so we can use a double load
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1524
    if( (src_first&1)==0 && src_first+1 == src_second && (dst_first&1)==0 && dst_first+1 == dst_second )
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1525
      return impl_helper(this,cbuf,ra_,do_size,true,offset,dst_first,Assembler::lddf_op3,"LDDF",size, st);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1526
    size  =  impl_helper(this,cbuf,ra_,do_size,true,offset,dst_first,Assembler::ldf_op3 ,"LDF ",size, st);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1527
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1528
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1529
  // --------------------------------------------------------------------
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1530
  // Check for hi bits still needing moving.  Only happens for misaligned
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1531
  // arguments to native calls.
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1532
  if( src_second == dst_second )
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1533
    return size;               // Self copy; no move
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1534
  assert( src_second_rc != rc_bad && dst_second_rc != rc_bad, "src_second & dst_second cannot be Bad" );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1535
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1536
#ifndef _LP64
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1537
  // In the LP64 build, all registers can be moved as aligned/adjacent
2131
98f9cef66a34 6810672: Comment typos
twisti
parents: 2022
diff changeset
  1538
  // pairs, so there's never any need to move the high bits separately.
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1539
  // The 32-bit builds have to deal with the 32-bit ABI which can force
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1540
  // all sorts of silly alignment problems.
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1541
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1542
  // Check for integer reg-reg copy.  Hi bits are stuck up in the top
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1543
  // 32-bits of a 64-bit register, but are needed in low bits of another
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1544
  // register (else it's a hi-bits-to-hi-bits copy which should have
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1545
  // happened already as part of a 64-bit move)
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1546
  if( src_second_rc == rc_int && dst_second_rc == rc_int ) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1547
    assert( (src_second&1)==1, "its the evil O0/O1 native return case" );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1548
    assert( (dst_second&1)==0, "should have moved with 1 64-bit move" );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1549
    // Shift src_second down to dst_second's low bits.
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1550
    if( cbuf ) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1551
      emit3_simm13( *cbuf, Assembler::arith_op, Matcher::_regEncode[dst_second], Assembler::srlx_op3, Matcher::_regEncode[src_second-1], 0x1020 );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1552
#ifndef PRODUCT
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1553
    } else if( !do_size ) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1554
      if( size != 0 ) st->print("\n\t");
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1555
      st->print("SRLX   R_%s,32,R_%s\t! spill: Move high bits down low",OptoReg::regname(src_second-1),OptoReg::regname(dst_second));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1556
#endif
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1557
    }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1558
    return size+4;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1559
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1560
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1561
  // Check for high word integer store.  Must down-shift the hi bits
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1562
  // into a temp register, then fall into the case of storing int bits.
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1563
  if( src_second_rc == rc_int && dst_second_rc == rc_stack && (src_second&1)==1 ) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1564
    // Shift src_second down to dst_second's low bits.
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1565
    if( cbuf ) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1566
      emit3_simm13( *cbuf, Assembler::arith_op, Matcher::_regEncode[R_O7_num], Assembler::srlx_op3, Matcher::_regEncode[src_second-1], 0x1020 );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1567
#ifndef PRODUCT
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1568
    } else if( !do_size ) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1569
      if( size != 0 ) st->print("\n\t");
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1570
      st->print("SRLX   R_%s,32,R_%s\t! spill: Move high bits down low",OptoReg::regname(src_second-1),OptoReg::regname(R_O7_num));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1571
#endif
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1572
    }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1573
    size+=4;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1574
    src_second = OptoReg::Name(R_O7_num); // Not R_O7H_num!
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1575
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1576
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1577
  // Check for high word integer load
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1578
  if( dst_second_rc == rc_int && src_second_rc == rc_stack )
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1579
    return impl_helper(this,cbuf,ra_,do_size,true ,ra_->reg2offset(src_second),dst_second,Assembler::lduw_op3,"LDUW",size, st);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1580
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1581
  // Check for high word integer store
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1582
  if( src_second_rc == rc_int && dst_second_rc == rc_stack )
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1583
    return impl_helper(this,cbuf,ra_,do_size,false,ra_->reg2offset(dst_second),src_second,Assembler::stw_op3 ,"STW ",size, st);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1584
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1585
  // Check for high word float store
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1586
  if( src_second_rc == rc_float && dst_second_rc == rc_stack )
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1587
    return impl_helper(this,cbuf,ra_,do_size,false,ra_->reg2offset(dst_second),src_second,Assembler::stf_op3 ,"STF ",size, st);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1588
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1589
#endif // !_LP64
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1590
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1591
  Unimplemented();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1592
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1593
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1594
#ifndef PRODUCT
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1595
void MachSpillCopyNode::format( PhaseRegAlloc *ra_, outputStream *st ) const {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1596
  implementation( NULL, ra_, false, st );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1597
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1598
#endif
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1599
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1600
void MachSpillCopyNode::emit(CodeBuffer &cbuf, PhaseRegAlloc *ra_) const {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1601
  implementation( &cbuf, ra_, false, NULL );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1602
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1603
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1604
uint MachSpillCopyNode::size(PhaseRegAlloc *ra_) const {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1605
  return implementation( NULL, ra_, true, NULL );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1606
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1607
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1608
//=============================================================================
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1609
#ifndef PRODUCT
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1610
void MachNopNode::format( PhaseRegAlloc *, outputStream *st ) const {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1611
  st->print("NOP \t# %d bytes pad for loops and calls", 4 * _count);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1612
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1613
#endif
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1614
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1615
void MachNopNode::emit(CodeBuffer &cbuf, PhaseRegAlloc * ) const {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1616
  MacroAssembler _masm(&cbuf);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1617
  for(int i = 0; i < _count; i += 1) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1618
    __ nop();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1619
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1620
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1621
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1622
uint MachNopNode::size(PhaseRegAlloc *ra_) const {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1623
  return 4 * _count;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1624
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1625
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1626
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1627
//=============================================================================
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1628
#ifndef PRODUCT
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1629
void BoxLockNode::format( PhaseRegAlloc *ra_, outputStream *st ) const {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1630
  int offset = ra_->reg2offset(in_RegMask(0).find_first_elem());
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1631
  int reg = ra_->get_reg_first(this);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1632
  st->print("LEA    [R_SP+#%d+BIAS],%s",offset,Matcher::regName[reg]);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1633
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1634
#endif
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1635
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1636
void BoxLockNode::emit(CodeBuffer &cbuf, PhaseRegAlloc *ra_) const {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1637
  MacroAssembler _masm(&cbuf);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1638
  int offset = ra_->reg2offset(in_RegMask(0).find_first_elem()) + STACK_BIAS;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1639
  int reg = ra_->get_encode(this);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1640
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1641
  if (Assembler::is_simm13(offset)) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1642
     __ add(SP, offset, reg_to_register_object(reg));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1643
  } else {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1644
     __ set(offset, O7);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1645
     __ add(SP, O7, reg_to_register_object(reg));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1646
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1647
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1648
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1649
uint BoxLockNode::size(PhaseRegAlloc *ra_) const {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1650
  // BoxLockNode is not a MachNode, so we can't just call MachNode::size(ra_)
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1651
  assert(ra_ == ra_->C->regalloc(), "sanity");
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1652
  return ra_->C->scratch_emit_size(this);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1653
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1654
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1655
//=============================================================================
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1656
#ifndef PRODUCT
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1657
void MachUEPNode::format( PhaseRegAlloc *ra_, outputStream *st ) const {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1658
  st->print_cr("\nUEP:");
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1659
#ifdef    _LP64
13969
d2a189b83b87 7054512: Compress class pointers after perm gen removal
roland
parents: 13930
diff changeset
  1660
  if (UseCompressedKlassPointers) {
2254
f13dda645a4b 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 2150
diff changeset
  1661
    assert(Universe::heap() != NULL, "java heap should be initialized");
360
21d113ecbf6a 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 254
diff changeset
  1662
    st->print_cr("\tLDUW   [R_O0 + oopDesc::klass_offset_in_bytes],R_G5\t! Inline cache check - compressed klass");
19319
0ad35be0733a 8003424: Enable Class Data Sharing for CompressedOops
hseigel
parents: 18097
diff changeset
  1663
    st->print_cr("\tSET    Universe::narrow_klass_base,R_G6_heap_base");
0ad35be0733a 8003424: Enable Class Data Sharing for CompressedOops
hseigel
parents: 18097
diff changeset
  1664
    if (Universe::narrow_klass_shift() != 0) {
0ad35be0733a 8003424: Enable Class Data Sharing for CompressedOops
hseigel
parents: 18097
diff changeset
  1665
      st->print_cr("\tSLL    R_G5,3,R_G5");
0ad35be0733a 8003424: Enable Class Data Sharing for CompressedOops
hseigel
parents: 18097
diff changeset
  1666
    }
0ad35be0733a 8003424: Enable Class Data Sharing for CompressedOops
hseigel
parents: 18097
diff changeset
  1667
    st->print_cr("\tADD    R_G5,R_G6_heap_base,R_G5");
0ad35be0733a 8003424: Enable Class Data Sharing for CompressedOops
hseigel
parents: 18097
diff changeset
  1668
    st->print_cr("\tSET    Universe::narrow_ptrs_base,R_G6_heap_base");
360
21d113ecbf6a 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 254
diff changeset
  1669
  } else {
21d113ecbf6a 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 254
diff changeset
  1670
    st->print_cr("\tLDX    [R_O0 + oopDesc::klass_offset_in_bytes],R_G5\t! Inline cache check");
21d113ecbf6a 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 254
diff changeset
  1671
  }
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1672
  st->print_cr("\tCMP    R_G5,R_G3" );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1673
  st->print   ("\tTne    xcc,R_G0+ST_RESERVED_FOR_USER_0+2");
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1674
#else  // _LP64
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1675
  st->print_cr("\tLDUW   [R_O0 + oopDesc::klass_offset_in_bytes],R_G5\t! Inline cache check");
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1676
  st->print_cr("\tCMP    R_G5,R_G3" );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1677
  st->print   ("\tTne    icc,R_G0+ST_RESERVED_FOR_USER_0+2");
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1678
#endif // _LP64
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1679
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1680
#endif
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1681
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1682
void MachUEPNode::emit(CodeBuffer &cbuf, PhaseRegAlloc *ra_) const {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1683
  MacroAssembler _masm(&cbuf);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1684
  Register G5_ic_reg  = reg_to_register_object(Matcher::inline_cache_reg_encode());
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1685
  Register temp_reg   = G3;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1686
  assert( G5_ic_reg != temp_reg, "conflicting registers" );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1687
2131
98f9cef66a34 6810672: Comment typos
twisti
parents: 2022
diff changeset
  1688
  // Load klass from receiver
360
21d113ecbf6a 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 254
diff changeset
  1689
  __ load_klass(O0, temp_reg);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1690
  // Compare against expected klass
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1691
  __ cmp(temp_reg, G5_ic_reg);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1692
  // Branch to miss code, checks xcc or icc depending
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1693
  __ trap(Assembler::notEqual, Assembler::ptr_cc, G0, ST_RESERVED_FOR_USER_0+2);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1694
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1695
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1696
uint MachUEPNode::size(PhaseRegAlloc *ra_) const {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1697
  return MachNode::size(ra_);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1698
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1699
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1700
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1701
//=============================================================================
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1702
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1703
uint size_exception_handler() {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1704
  if (TraceJumps) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1705
    return (400); // just a guess
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1706
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1707
  return ( NativeJump::instruction_size ); // sethi;jmp;nop
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1708
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1709
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1710
uint size_deopt_handler() {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1711
  if (TraceJumps) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1712
    return (400); // just a guess
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1713
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1714
  return ( 4+  NativeJump::instruction_size ); // save;sethi;jmp;restore
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1715
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1716
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1717
// Emit exception handler code.
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1718
int emit_exception_handler(CodeBuffer& cbuf) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1719
  Register temp_reg = G3;
6418
6671edbd230e 6978355: renaming for 6961697
twisti
parents: 5702
diff changeset
  1720
  AddressLiteral exception_blob(OptoRuntime::exception_blob()->entry_point());
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1721
  MacroAssembler _masm(&cbuf);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1722
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1723
  address base =
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1724
  __ start_a_stub(size_exception_handler());
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1725
  if (base == NULL)  return 0;  // CodeBuffer::expand failed
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1726
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1727
  int offset = __ offset();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1728
2571
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2348
diff changeset
  1729
  __ JUMP(exception_blob, temp_reg, 0); // sethi;jmp
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1730
  __ delayed()->nop();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1731
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1732
  assert(__ offset() - offset <= (int) size_exception_handler(), "overflow");
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1733
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1734
  __ end_a_stub();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1735
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1736
  return offset;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1737
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1738
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1739
int emit_deopt_handler(CodeBuffer& cbuf) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1740
  // Can't use any of the current frame's registers as we may have deopted
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1741
  // at a poll and everything (including G3) can be live.
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1742
  Register temp_reg = L0;
2571
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2348
diff changeset
  1743
  AddressLiteral deopt_blob(SharedRuntime::deopt_blob()->unpack());
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1744
  MacroAssembler _masm(&cbuf);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1745
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1746
  address base =
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1747
  __ start_a_stub(size_deopt_handler());
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1748
  if (base == NULL)  return 0;  // CodeBuffer::expand failed
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1749
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1750
  int offset = __ offset();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1751
  __ save_frame(0);
2571
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2348
diff changeset
  1752
  __ JUMP(deopt_blob, temp_reg, 0); // sethi;jmp
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1753
  __ delayed()->restore();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1754
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1755
  assert(__ offset() - offset <= (int) size_deopt_handler(), "overflow");
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1756
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1757
  __ end_a_stub();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1758
  return offset;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1759
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1760
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1761
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1762
// Given a register encoding, produce a Integer Register object
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1763
static Register reg_to_register_object(int register_encoding) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1764
  assert(L5->encoding() == R_L5_enc && G1->encoding() == R_G1_enc, "right coding");
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1765
  return as_Register(register_encoding);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1766
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1767
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1768
// Given a register encoding, produce a single-precision Float Register object
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1769
static FloatRegister reg_to_SingleFloatRegister_object(int register_encoding) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1770
  assert(F5->encoding(FloatRegisterImpl::S) == R_F5_enc && F12->encoding(FloatRegisterImpl::S) == R_F12_enc, "right coding");
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1771
  return as_SingleFloatRegister(register_encoding);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1772
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1773
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1774
// Given a register encoding, produce a double-precision Float Register object
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1775
static FloatRegister reg_to_DoubleFloatRegister_object(int register_encoding) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1776
  assert(F4->encoding(FloatRegisterImpl::D) == R_F4_enc, "right coding");
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1777
  assert(F32->encoding(FloatRegisterImpl::D) == R_D32_enc, "right coding");
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1778
  return as_DoubleFloatRegister(register_encoding);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1779
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1780
2862
fad636edf18f 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 2576
diff changeset
  1781
const bool Matcher::match_rule_supported(int opcode) {
fad636edf18f 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 2576
diff changeset
  1782
  if (!has_match_rule(opcode))
fad636edf18f 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 2576
diff changeset
  1783
    return false;
fad636edf18f 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 2576
diff changeset
  1784
fad636edf18f 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 2576
diff changeset
  1785
  switch (opcode) {
fad636edf18f 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 2576
diff changeset
  1786
  case Op_CountLeadingZerosI:
fad636edf18f 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 2576
diff changeset
  1787
  case Op_CountLeadingZerosL:
fad636edf18f 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 2576
diff changeset
  1788
  case Op_CountTrailingZerosI:
fad636edf18f 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 2576
diff changeset
  1789
  case Op_CountTrailingZerosL:
12113
71f302d5c8ee 7152957: VM crashes with assert(false) failed: bad AD file
never
parents: 11445
diff changeset
  1790
  case Op_PopCountI:
71f302d5c8ee 7152957: VM crashes with assert(false) failed: bad AD file
never
parents: 11445
diff changeset
  1791
  case Op_PopCountL:
2862
fad636edf18f 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 2576
diff changeset
  1792
    if (!UsePopCountInstruction)
fad636edf18f 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 2576
diff changeset
  1793
      return false;
13886
8d82c4dfa722 7023898: Intrinsify AtomicLongFieldUpdater.getAndIncrement()
roland
parents: 13728
diff changeset
  1794
  case Op_CompareAndSwapL:
8d82c4dfa722 7023898: Intrinsify AtomicLongFieldUpdater.getAndIncrement()
roland
parents: 13728
diff changeset
  1795
#ifdef _LP64
8d82c4dfa722 7023898: Intrinsify AtomicLongFieldUpdater.getAndIncrement()
roland
parents: 13728
diff changeset
  1796
  case Op_CompareAndSwapP:
8d82c4dfa722 7023898: Intrinsify AtomicLongFieldUpdater.getAndIncrement()
roland
parents: 13728
diff changeset
  1797
#endif
8d82c4dfa722 7023898: Intrinsify AtomicLongFieldUpdater.getAndIncrement()
roland
parents: 13728
diff changeset
  1798
    if (!VM_Version::supports_cx8())
8d82c4dfa722 7023898: Intrinsify AtomicLongFieldUpdater.getAndIncrement()
roland
parents: 13728
diff changeset
  1799
      return false;
2862
fad636edf18f 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 2576
diff changeset
  1800
    break;
fad636edf18f 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 2576
diff changeset
  1801
  }
fad636edf18f 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 2576
diff changeset
  1802
fad636edf18f 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 2576
diff changeset
  1803
  return true;  // Per default match rules are supported.
fad636edf18f 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 2576
diff changeset
  1804
}
fad636edf18f 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 2576
diff changeset
  1805
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1806
int Matcher::regnum_to_fpu_offset(int regnum) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1807
  return regnum - 32; // The FP registers are in the second chunk
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1808
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1809
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1810
#ifdef ASSERT
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1811
address last_rethrow = NULL;  // debugging aid for Rethrow encoding
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1812
#endif
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1813
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1814
// Vector width in bytes
13104
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
  1815
const int Matcher::vector_width_in_bytes(BasicType bt) {
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
  1816
  assert(MaxVectorSize == 8, "");
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1817
  return 8;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1818
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1819
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1820
// Vector ideal reg
13104
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
  1821
const int Matcher::vector_ideal_reg(int size) {
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
  1822
  assert(MaxVectorSize == 8, "");
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1823
  return Op_RegD;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1824
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1825
13930
8df570f94294 7201026: add vector for shift count
kvn
parents: 13886
diff changeset
  1826
const int Matcher::vector_shift_count_ideal_reg(int size) {
8df570f94294 7201026: add vector for shift count
kvn
parents: 13886
diff changeset
  1827
  fatal("vector shift is not supported");
8df570f94294 7201026: add vector for shift count
kvn
parents: 13886
diff changeset
  1828
  return Node::NotAMachineReg;
8df570f94294 7201026: add vector for shift count
kvn
parents: 13886
diff changeset
  1829
}
8df570f94294 7201026: add vector for shift count
kvn
parents: 13886
diff changeset
  1830
13104
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
  1831
// Limits on vector size (number of elements) loaded into vector.
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
  1832
const int Matcher::max_vector_size(const BasicType bt) {
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
  1833
  assert(is_java_primitive(bt), "only primitive type vectors");
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
  1834
  return vector_width_in_bytes(bt)/type2aelembytes(bt);
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
  1835
}
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
  1836
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
  1837
const int Matcher::min_vector_size(const BasicType bt) {
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
  1838
  return max_vector_size(bt); // Same as max.
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
  1839
}
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
  1840
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
  1841
// SPARC doesn't support misaligned vectors store/load.
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
  1842
const bool Matcher::misaligned_vectors_ok() {
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
  1843
  return false;
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
  1844
}
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
  1845
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1846
// USII supports fxtof through the whole range of number, USIII doesn't
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1847
const bool Matcher::convL2FSupported(void) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1848
  return VM_Version::has_fast_fxtof();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1849
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1850
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1851
// Is this branch offset short enough that a short branch can be used?
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1852
//
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1853
// NOTE: If the platform does not provide any short branch variants, then
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1854
//       this method should return false for offset 0.
10264
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  1855
bool Matcher::is_short_branch_offset(int rule, int br_size, int offset) {
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  1856
  // The passed offset is relative to address of the branch.
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  1857
  // Don't need to adjust the offset.
11190
d561d41f241a 7003454: order constants in constant table by number of references in code
twisti
parents: 10971
diff changeset
  1858
  return UseCBCond && Assembler::is_simm12(offset);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1859
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1860
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1861
const bool Matcher::isSimpleConstant64(jlong value) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1862
  // Will one (StoreL ConL) be cheaper than two (StoreI ConI)?.
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1863
  // Depends on optimizations in MacroAssembler::setx.
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1864
  int hi = (int)(value >> 32);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1865
  int lo = (int)(value & ~0);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1866
  return (hi == 0) || (hi == -1) || (lo == 0);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1867
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1868
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1869
// No scaling for the parameter the ClearArray node.
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1870
const bool Matcher::init_array_count_is_in_bytes = true;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1871
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1872
// Threshold size for cleararray.
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1873
const int Matcher::init_array_short_size = 8 * BytesPerLong;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1874
10971
db45f6ab9a75 7097546: Optimize use of CMOVE instructions
kvn
parents: 10736
diff changeset
  1875
// No additional cost for CMOVL.
db45f6ab9a75 7097546: Optimize use of CMOVE instructions
kvn
parents: 10736
diff changeset
  1876
const int Matcher::long_cmove_cost() { return 0; }
db45f6ab9a75 7097546: Optimize use of CMOVE instructions
kvn
parents: 10736
diff changeset
  1877
db45f6ab9a75 7097546: Optimize use of CMOVE instructions
kvn
parents: 10736
diff changeset
  1878
// CMOVF/CMOVD are expensive on T4 and on SPARC64.
db45f6ab9a75 7097546: Optimize use of CMOVE instructions
kvn
parents: 10736
diff changeset
  1879
const int Matcher::float_cmove_cost() {
db45f6ab9a75 7097546: Optimize use of CMOVE instructions
kvn
parents: 10736
diff changeset
  1880
  return (VM_Version::is_T4() || VM_Version::is_sparc64()) ? ConditionalMoveLimit : 0;
db45f6ab9a75 7097546: Optimize use of CMOVE instructions
kvn
parents: 10736
diff changeset
  1881
}
db45f6ab9a75 7097546: Optimize use of CMOVE instructions
kvn
parents: 10736
diff changeset
  1882
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1883
// Should the Matcher clone shifts on addressing modes, expecting them to
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1884
// be subsumed into complex addressing expressions or compute them into
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1885
// registers?  True for Intel but false for most RISCs
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1886
const bool Matcher::clone_shift_expressions = false;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1887
8868
1bae515b806b 7029017: Additional architecture support for c2 compiler
roland
parents: 8324
diff changeset
  1888
// Do we need to mask the count passed to shift instructions or does
1bae515b806b 7029017: Additional architecture support for c2 compiler
roland
parents: 8324
diff changeset
  1889
// the cpu only look at the lower 5/6 bits anyway?
1bae515b806b 7029017: Additional architecture support for c2 compiler
roland
parents: 8324
diff changeset
  1890
const bool Matcher::need_masked_shift_count = false;
1bae515b806b 7029017: Additional architecture support for c2 compiler
roland
parents: 8324
diff changeset
  1891
5698
091095915ee6 6954029: Improve implicit null check generation with compressed oops
kvn
parents: 5694
diff changeset
  1892
bool Matcher::narrow_oop_use_complex_address() {
091095915ee6 6954029: Improve implicit null check generation with compressed oops
kvn
parents: 5694
diff changeset
  1893
  NOT_LP64(ShouldNotCallThis());
091095915ee6 6954029: Improve implicit null check generation with compressed oops
kvn
parents: 5694
diff changeset
  1894
  assert(UseCompressedOops, "only for compressed oops code");
091095915ee6 6954029: Improve implicit null check generation with compressed oops
kvn
parents: 5694
diff changeset
  1895
  return false;
091095915ee6 6954029: Improve implicit null check generation with compressed oops
kvn
parents: 5694
diff changeset
  1896
}
091095915ee6 6954029: Improve implicit null check generation with compressed oops
kvn
parents: 5694
diff changeset
  1897
13969
d2a189b83b87 7054512: Compress class pointers after perm gen removal
roland
parents: 13930
diff changeset
  1898
bool Matcher::narrow_klass_use_complex_address() {
d2a189b83b87 7054512: Compress class pointers after perm gen removal
roland
parents: 13930
diff changeset
  1899
  NOT_LP64(ShouldNotCallThis());
d2a189b83b87 7054512: Compress class pointers after perm gen removal
roland
parents: 13930
diff changeset
  1900
  assert(UseCompressedKlassPointers, "only for compressed klass code");
d2a189b83b87 7054512: Compress class pointers after perm gen removal
roland
parents: 13930
diff changeset
  1901
  return false;
d2a189b83b87 7054512: Compress class pointers after perm gen removal
roland
parents: 13930
diff changeset
  1902
}
d2a189b83b87 7054512: Compress class pointers after perm gen removal
roland
parents: 13930
diff changeset
  1903
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1904
// Is it better to copy float constants, or load them directly from memory?
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1905
// Intel can load a float constant from a direct address, requiring no
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1906
// extra registers.  Most RISCs will have to materialize an address into a
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1907
// register first, so they would do better to copy the constant from stack.
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1908
const bool Matcher::rematerialize_float_constants = false;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1909
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1910
// If CPU can load and store mis-aligned doubles directly then no fixup is
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1911
// needed.  Else we split the double into 2 integer pieces and move it
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1912
// piece-by-piece.  Only happens when passing doubles into C code as the
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1913
// Java calling convention forces doubles to be aligned.
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1914
#ifdef _LP64
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1915
const bool Matcher::misaligned_doubles_ok = true;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1916
#else
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1917
const bool Matcher::misaligned_doubles_ok = false;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1918
#endif
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1919
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1920
// No-op on SPARC.
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1921
void Matcher::pd_implicit_null_fixup(MachNode *node, uint idx) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1922
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1923
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1924
// Advertise here if the CPU requires explicit rounding operations
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1925
// to implement the UseStrictFP mode.
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1926
const bool Matcher::strict_fp_requires_explicit_rounding = false;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1927
5025
05adc9b8f96a 6910664: C2: java/util/Arrays/Sorting.java fails with DeoptimizeALot flag
kvn
parents: 4589
diff changeset
  1928
// Are floats conerted to double when stored to stack during deoptimization?
05adc9b8f96a 6910664: C2: java/util/Arrays/Sorting.java fails with DeoptimizeALot flag
kvn
parents: 4589
diff changeset
  1929
// Sparc does not handle callee-save floats.
05adc9b8f96a 6910664: C2: java/util/Arrays/Sorting.java fails with DeoptimizeALot flag
kvn
parents: 4589
diff changeset
  1930
bool Matcher::float_in_double() { return false; }
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1931
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1932
// Do ints take an entire long register or just half?
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1933
// Note that we if-def off of _LP64.
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1934
// The relevant question is how the int is callee-saved.  In _LP64
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1935
// the whole long is written but de-opt'ing will have to extract
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1936
// the relevant 32 bits, in not-_LP64 only the low 32 bits is written.
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1937
#ifdef _LP64
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1938
const bool Matcher::int_in_long = true;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1939
#else
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1940
const bool Matcher::int_in_long = false;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1941
#endif
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1942
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1943
// Return whether or not this register is ever used as an argument.  This
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1944
// function is used on startup to build the trampoline stubs in generateOptoStub.
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1945
// Registers not mentioned will be killed by the VM call in the trampoline, and
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1946
// arguments in those registers not be available to the callee.
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1947
bool Matcher::can_be_java_arg( int reg ) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1948
  // Standard sparc 6 args in registers
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1949
  if( reg == R_I0_num ||
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1950
      reg == R_I1_num ||
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1951
      reg == R_I2_num ||
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1952
      reg == R_I3_num ||
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1953
      reg == R_I4_num ||
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1954
      reg == R_I5_num ) return true;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1955
#ifdef _LP64
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1956
  // 64-bit builds can pass 64-bit pointers and longs in
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1957
  // the high I registers
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1958
  if( reg == R_I0H_num ||
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1959
      reg == R_I1H_num ||
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1960
      reg == R_I2H_num ||
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1961
      reg == R_I3H_num ||
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1962
      reg == R_I4H_num ||
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1963
      reg == R_I5H_num ) return true;
360
21d113ecbf6a 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 254
diff changeset
  1964
21d113ecbf6a 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 254
diff changeset
  1965
  if ((UseCompressedOops) && (reg == R_G6_num || reg == R_G6H_num)) {
21d113ecbf6a 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 254
diff changeset
  1966
    return true;
21d113ecbf6a 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 254
diff changeset
  1967
  }
21d113ecbf6a 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 254
diff changeset
  1968
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1969
#else
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1970
  // 32-bit builds with longs-in-one-entry pass longs in G1 & G4.
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1971
  // Longs cannot be passed in O regs, because O regs become I regs
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1972
  // after a 'save' and I regs get their high bits chopped off on
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1973
  // interrupt.
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1974
  if( reg == R_G1H_num || reg == R_G1_num ) return true;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1975
  if( reg == R_G4H_num || reg == R_G4_num ) return true;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1976
#endif
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1977
  // A few float args in registers
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1978
  if( reg >= R_F0_num && reg <= R_F7_num ) return true;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1979
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1980
  return false;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1981
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1982
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1983
bool Matcher::is_spillable_arg( int reg ) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1984
  return can_be_java_arg(reg);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1985
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1986
7115
32300e243300 6987135: Performance regression on Intel platform with 32-bits edition between 6u13 and 6u14.
kvn
parents: 6418
diff changeset
  1987
bool Matcher::use_asm_for_ldiv_by_con( jlong divisor ) {
32300e243300 6987135: Performance regression on Intel platform with 32-bits edition between 6u13 and 6u14.
kvn
parents: 6418
diff changeset
  1988
  // Use hardware SDIVX instruction when it is
32300e243300 6987135: Performance regression on Intel platform with 32-bits edition between 6u13 and 6u14.
kvn
parents: 6418
diff changeset
  1989
  // faster than a code which use multiply.
32300e243300 6987135: Performance regression on Intel platform with 32-bits edition between 6u13 and 6u14.
kvn
parents: 6418
diff changeset
  1990
  return VM_Version::has_fast_idiv();
32300e243300 6987135: Performance regression on Intel platform with 32-bits edition between 6u13 and 6u14.
kvn
parents: 6418
diff changeset
  1991
}
32300e243300 6987135: Performance regression on Intel platform with 32-bits edition between 6u13 and 6u14.
kvn
parents: 6418
diff changeset
  1992
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1993
// Register for DIVI projection of divmodI
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1994
RegMask Matcher::divI_proj_mask() {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1995
  ShouldNotReachHere();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1996
  return RegMask();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1997
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1998
489c9b5090e2 Initial load
duke
parents:
diff changeset
  1999
// Register for MODI projection of divmodI
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2000
RegMask Matcher::modI_proj_mask() {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2001
  ShouldNotReachHere();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2002
  return RegMask();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2003
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2004
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2005
// Register for DIVL projection of divmodL
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2006
RegMask Matcher::divL_proj_mask() {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2007
  ShouldNotReachHere();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2008
  return RegMask();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2009
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2010
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2011
// Register for MODL projection of divmodL
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2012
RegMask Matcher::modL_proj_mask() {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2013
  ShouldNotReachHere();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2014
  return RegMask();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2015
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2016
4566
b363f6ef4068 6829187: compiler optimizations required for JSR 292
twisti
parents: 4096
diff changeset
  2017
const RegMask Matcher::method_handle_invoke_SP_save_mask() {
11197
158eecd6b330 7090968: Allow adlc register class to depend on runtime conditions
roland
parents: 11190
diff changeset
  2018
  return L7_REGP_mask();
4566
b363f6ef4068 6829187: compiler optimizations required for JSR 292
twisti
parents: 4096
diff changeset
  2019
}
b363f6ef4068 6829187: compiler optimizations required for JSR 292
twisti
parents: 4096
diff changeset
  2020
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2021
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2022
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2023
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2024
// The intptr_t operand types, defined by textual substitution.
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2025
// (Cf. opto/type.hpp.  This lets us avoid many, many other ifdefs.)
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2026
#ifdef _LP64
3177
f467776fc753 5057225: Remove useless I2L conversions
twisti
parents: 2872
diff changeset
  2027
#define immX      immL
f467776fc753 5057225: Remove useless I2L conversions
twisti
parents: 2872
diff changeset
  2028
#define immX13    immL13
f467776fc753 5057225: Remove useless I2L conversions
twisti
parents: 2872
diff changeset
  2029
#define immX13m7  immL13m7
f467776fc753 5057225: Remove useless I2L conversions
twisti
parents: 2872
diff changeset
  2030
#define iRegX     iRegL
f467776fc753 5057225: Remove useless I2L conversions
twisti
parents: 2872
diff changeset
  2031
#define g1RegX    g1RegL
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2032
#else
3177
f467776fc753 5057225: Remove useless I2L conversions
twisti
parents: 2872
diff changeset
  2033
#define immX      immI
f467776fc753 5057225: Remove useless I2L conversions
twisti
parents: 2872
diff changeset
  2034
#define immX13    immI13
f467776fc753 5057225: Remove useless I2L conversions
twisti
parents: 2872
diff changeset
  2035
#define immX13m7  immI13m7
f467776fc753 5057225: Remove useless I2L conversions
twisti
parents: 2872
diff changeset
  2036
#define iRegX     iRegI
f467776fc753 5057225: Remove useless I2L conversions
twisti
parents: 2872
diff changeset
  2037
#define g1RegX    g1RegI
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2038
#endif
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2039
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2040
//----------ENCODING BLOCK-----------------------------------------------------
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2041
// This block specifies the encoding classes used by the compiler to output
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2042
// byte streams.  Encoding classes are parameterized macros used by
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2043
// Machine Instruction Nodes in order to generate the bit encoding of the
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2044
// instruction.  Operands specify their base encoding interface with the
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2045
// interface keyword.  There are currently supported four interfaces,
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2046
// REG_INTER, CONST_INTER, MEMORY_INTER, & COND_INTER.  REG_INTER causes an
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2047
// operand to generate a function which returns its register number when
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2048
// queried.   CONST_INTER causes an operand to generate a function which
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2049
// returns the value of the constant when queried.  MEMORY_INTER causes an
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2050
// operand to generate four functions which return the Base Register, the
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2051
// Index Register, the Scale Value, and the Offset Value of the operand when
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2052
// queried.  COND_INTER causes an operand to generate six functions which
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2053
// return the encoding code (ie - encoding bits for the instruction)
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2054
// associated with each basic boolean condition for a conditional instruction.
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2055
//
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2056
// Instructions specify two basic values for encoding.  Again, a function
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2057
// is available to check if the constant displacement is an oop. They use the
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2058
// ins_encode keyword to specify their encoding classes (which must be
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2059
// a sequence of enc_class names, and their parameters, specified in
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2060
// the encoding block), and they use the
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2061
// opcode keyword to specify, in order, their primary, secondary, and
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2062
// tertiary opcode.  Only the opcode sections which a particular instruction
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2063
// needs for encoding need to be specified.
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2064
encode %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2065
  enc_class enc_untested %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2066
#ifdef ASSERT
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2067
    MacroAssembler _masm(&cbuf);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2068
    __ untested("encoding");
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2069
#endif
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2070
  %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2071
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2072
  enc_class form3_mem_reg( memory mem, iRegI dst ) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2073
    emit_form3_mem_reg(cbuf, this, $primary, $tertiary,
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2074
                       $mem$$base, $mem$$disp, $mem$$index, $dst$$reg);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2075
  %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2076
1495
128fe18951ed 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 781
diff changeset
  2077
  enc_class simple_form3_mem_reg( memory mem, iRegI dst ) %{
128fe18951ed 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 781
diff changeset
  2078
    emit_form3_mem_reg(cbuf, this, $primary, -1,
128fe18951ed 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 781
diff changeset
  2079
                       $mem$$base, $mem$$disp, $mem$$index, $dst$$reg);
128fe18951ed 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 781
diff changeset
  2080
  %}
128fe18951ed 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 781
diff changeset
  2081
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2082
  enc_class form3_mem_prefetch_read( memory mem ) %{
1495
128fe18951ed 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 781
diff changeset
  2083
    emit_form3_mem_reg(cbuf, this, $primary, -1,
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2084
                       $mem$$base, $mem$$disp, $mem$$index, 0/*prefetch function many-reads*/);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2085
  %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2086
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2087
  enc_class form3_mem_prefetch_write( memory mem ) %{
1495
128fe18951ed 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 781
diff changeset
  2088
    emit_form3_mem_reg(cbuf, this, $primary, -1,
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2089
                       $mem$$base, $mem$$disp, $mem$$index, 2/*prefetch function many-writes*/);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2090
  %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2091
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2092
  enc_class form3_mem_reg_long_unaligned_marshal( memory mem, iRegL reg ) %{
11190
d561d41f241a 7003454: order constants in constant table by number of references in code
twisti
parents: 10971
diff changeset
  2093
    assert(Assembler::is_simm13($mem$$disp  ), "need disp and disp+4");
d561d41f241a 7003454: order constants in constant table by number of references in code
twisti
parents: 10971
diff changeset
  2094
    assert(Assembler::is_simm13($mem$$disp+4), "need disp and disp+4");
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2095
    guarantee($mem$$index == R_G0_enc, "double index?");
1495
128fe18951ed 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 781
diff changeset
  2096
    emit_form3_mem_reg(cbuf, this, $primary, -1, $mem$$base, $mem$$disp+4, R_G0_enc, R_O7_enc );
128fe18951ed 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 781
diff changeset
  2097
    emit_form3_mem_reg(cbuf, this, $primary, -1, $mem$$base, $mem$$disp,   R_G0_enc, $reg$$reg );
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2098
    emit3_simm13( cbuf, Assembler::arith_op, $reg$$reg, Assembler::sllx_op3, $reg$$reg, 0x1020 );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2099
    emit3( cbuf, Assembler::arith_op, $reg$$reg, Assembler::or_op3, $reg$$reg, 0, R_O7_enc );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2100
  %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2101
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2102
  enc_class form3_mem_reg_double_unaligned( memory mem, RegD_low reg ) %{
11190
d561d41f241a 7003454: order constants in constant table by number of references in code
twisti
parents: 10971
diff changeset
  2103
    assert(Assembler::is_simm13($mem$$disp  ), "need disp and disp+4");
d561d41f241a 7003454: order constants in constant table by number of references in code
twisti
parents: 10971
diff changeset
  2104
    assert(Assembler::is_simm13($mem$$disp+4), "need disp and disp+4");
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2105
    guarantee($mem$$index == R_G0_enc, "double index?");
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2106
    // Load long with 2 instructions
1495
128fe18951ed 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 781
diff changeset
  2107
    emit_form3_mem_reg(cbuf, this, $primary, -1, $mem$$base, $mem$$disp,   R_G0_enc, $reg$$reg+0 );
128fe18951ed 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 781
diff changeset
  2108
    emit_form3_mem_reg(cbuf, this, $primary, -1, $mem$$base, $mem$$disp+4, R_G0_enc, $reg$$reg+1 );
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2109
  %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2110
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2111
  //%%% form3_mem_plus_4_reg is a hack--get rid of it
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2112
  enc_class form3_mem_plus_4_reg( memory mem, iRegI dst ) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2113
    guarantee($mem$$disp, "cannot offset a reg-reg operand by 4");
1495
128fe18951ed 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 781
diff changeset
  2114
    emit_form3_mem_reg(cbuf, this, $primary, -1, $mem$$base, $mem$$disp + 4, $mem$$index, $dst$$reg);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2115
  %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2116
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2117
  enc_class form3_g0_rs2_rd_move( iRegI rs2, iRegI rd ) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2118
    // Encode a reg-reg copy.  If it is useless, then empty encoding.
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2119
    if( $rs2$$reg != $rd$$reg )
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2120
      emit3( cbuf, Assembler::arith_op, $rd$$reg, Assembler::or_op3, 0, 0, $rs2$$reg );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2121
  %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2122
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2123
  // Target lo half of long
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2124
  enc_class form3_g0_rs2_rd_move_lo( iRegI rs2, iRegL rd ) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2125
    // Encode a reg-reg copy.  If it is useless, then empty encoding.
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2126
    if( $rs2$$reg != LONG_LO_REG($rd$$reg) )
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2127
      emit3( cbuf, Assembler::arith_op, LONG_LO_REG($rd$$reg), Assembler::or_op3, 0, 0, $rs2$$reg );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2128
  %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2129
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2130
  // Source lo half of long
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2131
  enc_class form3_g0_rs2_rd_move_lo2( iRegL rs2, iRegI rd ) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2132
    // Encode a reg-reg copy.  If it is useless, then empty encoding.
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2133
    if( LONG_LO_REG($rs2$$reg) != $rd$$reg )
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2134
      emit3( cbuf, Assembler::arith_op, $rd$$reg, Assembler::or_op3, 0, 0, LONG_LO_REG($rs2$$reg) );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2135
  %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2136
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2137
  // Target hi half of long
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2138
  enc_class form3_rs1_rd_copysign_hi( iRegI rs1, iRegL rd ) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2139
    emit3_simm13( cbuf, Assembler::arith_op, $rd$$reg, Assembler::sra_op3, $rs1$$reg, 31 );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2140
  %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2141
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2142
  // Source lo half of long, and leave it sign extended.
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2143
  enc_class form3_rs1_rd_signextend_lo1( iRegL rs1, iRegI rd ) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2144
    // Sign extend low half
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2145
    emit3( cbuf, Assembler::arith_op, $rd$$reg, Assembler::sra_op3, $rs1$$reg, 0, 0 );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2146
  %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2147
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2148
  // Source hi half of long, and leave it sign extended.
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2149
  enc_class form3_rs1_rd_copy_hi1( iRegL rs1, iRegI rd ) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2150
    // Shift high half to low half
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2151
    emit3_simm13( cbuf, Assembler::arith_op, $rd$$reg, Assembler::srlx_op3, $rs1$$reg, 32 );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2152
  %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2153
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2154
  // Source hi half of long
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2155
  enc_class form3_g0_rs2_rd_move_hi2( iRegL rs2, iRegI rd ) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2156
    // Encode a reg-reg copy.  If it is useless, then empty encoding.
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2157
    if( LONG_HI_REG($rs2$$reg) != $rd$$reg )
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2158
      emit3( cbuf, Assembler::arith_op, $rd$$reg, Assembler::or_op3, 0, 0, LONG_HI_REG($rs2$$reg) );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2159
  %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2160
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2161
  enc_class form3_rs1_rs2_rd( iRegI rs1, iRegI rs2, iRegI rd ) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2162
    emit3( cbuf, $secondary, $rd$$reg, $primary, $rs1$$reg, 0, $rs2$$reg );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2163
  %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2164
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2165
  enc_class enc_to_bool( iRegI src, iRegI dst ) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2166
    emit3       ( cbuf, Assembler::arith_op,         0, Assembler::subcc_op3, 0, 0, $src$$reg );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2167
    emit3_simm13( cbuf, Assembler::arith_op, $dst$$reg, Assembler::addc_op3 , 0, 0 );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2168
  %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2169
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2170
  enc_class enc_ltmask( iRegI p, iRegI q, iRegI dst ) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2171
    emit3       ( cbuf, Assembler::arith_op,         0, Assembler::subcc_op3, $p$$reg, 0, $q$$reg );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2172
    // clear if nothing else is happening
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2173
    emit3_simm13( cbuf, Assembler::arith_op, $dst$$reg, Assembler::or_op3, 0,  0 );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2174
    // blt,a,pn done
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2175
    emit2_19    ( cbuf, Assembler::branch_op, 1/*annul*/, Assembler::less, Assembler::bp_op2, Assembler::icc, 0/*predict not taken*/, 2 );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2176
    // mov dst,-1 in delay slot
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2177
    emit3_simm13( cbuf, Assembler::arith_op, $dst$$reg, Assembler::or_op3, 0, -1 );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2178
  %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2179
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2180
  enc_class form3_rs1_imm5_rd( iRegI rs1, immU5 imm5, iRegI rd ) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2181
    emit3_simm13( cbuf, $secondary, $rd$$reg, $primary, $rs1$$reg, $imm5$$constant & 0x1F );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2182
  %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2183
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2184
  enc_class form3_sd_rs1_imm6_rd( iRegL rs1, immU6 imm6, iRegL rd ) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2185
    emit3_simm13( cbuf, $secondary, $rd$$reg, $primary, $rs1$$reg, ($imm6$$constant & 0x3F) | 0x1000 );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2186
  %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2187
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2188
  enc_class form3_sd_rs1_rs2_rd( iRegL rs1, iRegI rs2, iRegL rd ) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2189
    emit3( cbuf, $secondary, $rd$$reg, $primary, $rs1$$reg, 0x80, $rs2$$reg );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2190
  %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2191
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2192
  enc_class form3_rs1_simm13_rd( iRegI rs1, immI13 simm13, iRegI rd ) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2193
    emit3_simm13( cbuf, $secondary, $rd$$reg, $primary, $rs1$$reg, $simm13$$constant );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2194
  %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2195
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2196
  enc_class move_return_pc_to_o1() %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2197
    emit3_simm13( cbuf, Assembler::arith_op, R_O1_enc, Assembler::add_op3, R_O7_enc, frame::pc_return_offset );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2198
  %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2199
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2200
#ifdef _LP64
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2201
  /* %%% merge with enc_to_bool */
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2202
  enc_class enc_convP2B( iRegI dst, iRegP src ) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2203
    MacroAssembler _masm(&cbuf);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2204
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2205
    Register   src_reg = reg_to_register_object($src$$reg);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2206
    Register   dst_reg = reg_to_register_object($dst$$reg);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2207
    __ movr(Assembler::rc_nz, src_reg, 1, dst_reg);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2208
  %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2209
#endif
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2210
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2211
  enc_class enc_cadd_cmpLTMask( iRegI p, iRegI q, iRegI y, iRegI tmp ) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2212
    // (Set p (AddI (AndI (CmpLTMask p q) y) (SubI p q)))
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2213
    MacroAssembler _masm(&cbuf);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2214
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2215
    Register   p_reg = reg_to_register_object($p$$reg);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2216
    Register   q_reg = reg_to_register_object($q$$reg);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2217
    Register   y_reg = reg_to_register_object($y$$reg);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2218
    Register tmp_reg = reg_to_register_object($tmp$$reg);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2219
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2220
    __ subcc( p_reg, q_reg,   p_reg );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2221
    __ add  ( p_reg, y_reg, tmp_reg );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2222
    __ movcc( Assembler::less, false, Assembler::icc, tmp_reg, p_reg );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2223
  %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2224
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2225
  enc_class form_d2i_helper(regD src, regF dst) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2226
    // fcmp %fcc0,$src,$src
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2227
    emit3( cbuf, Assembler::arith_op , Assembler::fcc0, Assembler::fpop2_op3, $src$$reg, Assembler::fcmpd_opf, $src$$reg );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2228
    // branch %fcc0 not-nan, predict taken
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2229
    emit2_19( cbuf, Assembler::branch_op, 0/*annul*/, Assembler::f_ordered, Assembler::fbp_op2, Assembler::fcc0, 1/*predict taken*/, 4 );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2230
    // fdtoi $src,$dst
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2231
    emit3( cbuf, Assembler::arith_op , $dst$$reg, Assembler::fpop1_op3,         0, Assembler::fdtoi_opf, $src$$reg );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2232
    // fitos $dst,$dst (if nan)
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2233
    emit3( cbuf, Assembler::arith_op , $dst$$reg, Assembler::fpop1_op3,         0, Assembler::fitos_opf, $dst$$reg );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2234
    // clear $dst (if nan)
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2235
    emit3( cbuf, Assembler::arith_op , $dst$$reg, Assembler::fpop1_op3, $dst$$reg, Assembler::fsubs_opf, $dst$$reg );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2236
    // carry on here...
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2237
  %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2238
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2239
  enc_class form_d2l_helper(regD src, regD dst) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2240
    // fcmp %fcc0,$src,$src  check for NAN
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2241
    emit3( cbuf, Assembler::arith_op , Assembler::fcc0, Assembler::fpop2_op3, $src$$reg, Assembler::fcmpd_opf, $src$$reg );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2242
    // branch %fcc0 not-nan, predict taken
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2243
    emit2_19( cbuf, Assembler::branch_op, 0/*annul*/, Assembler::f_ordered, Assembler::fbp_op2, Assembler::fcc0, 1/*predict taken*/, 4 );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2244
    // fdtox $src,$dst   convert in delay slot
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2245
    emit3( cbuf, Assembler::arith_op , $dst$$reg, Assembler::fpop1_op3,         0, Assembler::fdtox_opf, $src$$reg );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2246
    // fxtod $dst,$dst  (if nan)
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2247
    emit3( cbuf, Assembler::arith_op , $dst$$reg, Assembler::fpop1_op3,         0, Assembler::fxtod_opf, $dst$$reg );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2248
    // clear $dst (if nan)
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2249
    emit3( cbuf, Assembler::arith_op , $dst$$reg, Assembler::fpop1_op3, $dst$$reg, Assembler::fsubd_opf, $dst$$reg );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2250
    // carry on here...
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2251
  %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2252
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2253
  enc_class form_f2i_helper(regF src, regF dst) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2254
    // fcmps %fcc0,$src,$src
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2255
    emit3( cbuf, Assembler::arith_op , Assembler::fcc0, Assembler::fpop2_op3, $src$$reg, Assembler::fcmps_opf, $src$$reg );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2256
    // branch %fcc0 not-nan, predict taken
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2257
    emit2_19( cbuf, Assembler::branch_op, 0/*annul*/, Assembler::f_ordered, Assembler::fbp_op2, Assembler::fcc0, 1/*predict taken*/, 4 );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2258
    // fstoi $src,$dst
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2259
    emit3( cbuf, Assembler::arith_op , $dst$$reg, Assembler::fpop1_op3,         0, Assembler::fstoi_opf, $src$$reg );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2260
    // fitos $dst,$dst (if nan)
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2261
    emit3( cbuf, Assembler::arith_op , $dst$$reg, Assembler::fpop1_op3,         0, Assembler::fitos_opf, $dst$$reg );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2262
    // clear $dst (if nan)
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2263
    emit3( cbuf, Assembler::arith_op , $dst$$reg, Assembler::fpop1_op3, $dst$$reg, Assembler::fsubs_opf, $dst$$reg );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2264
    // carry on here...
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2265
  %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2266
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2267
  enc_class form_f2l_helper(regF src, regD dst) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2268
    // fcmps %fcc0,$src,$src
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2269
    emit3( cbuf, Assembler::arith_op , Assembler::fcc0, Assembler::fpop2_op3, $src$$reg, Assembler::fcmps_opf, $src$$reg );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2270
    // branch %fcc0 not-nan, predict taken
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2271
    emit2_19( cbuf, Assembler::branch_op, 0/*annul*/, Assembler::f_ordered, Assembler::fbp_op2, Assembler::fcc0, 1/*predict taken*/, 4 );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2272
    // fstox $src,$dst
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2273
    emit3( cbuf, Assembler::arith_op , $dst$$reg, Assembler::fpop1_op3,         0, Assembler::fstox_opf, $src$$reg );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2274
    // fxtod $dst,$dst (if nan)
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2275
    emit3( cbuf, Assembler::arith_op , $dst$$reg, Assembler::fpop1_op3,         0, Assembler::fxtod_opf, $dst$$reg );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2276
    // clear $dst (if nan)
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2277
    emit3( cbuf, Assembler::arith_op , $dst$$reg, Assembler::fpop1_op3, $dst$$reg, Assembler::fsubd_opf, $dst$$reg );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2278
    // carry on here...
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2279
  %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2280
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2281
  enc_class form3_opf_rs2F_rdF(regF rs2, regF rd) %{ emit3(cbuf,$secondary,$rd$$reg,$primary,0,$tertiary,$rs2$$reg); %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2282
  enc_class form3_opf_rs2F_rdD(regF rs2, regD rd) %{ emit3(cbuf,$secondary,$rd$$reg,$primary,0,$tertiary,$rs2$$reg); %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2283
  enc_class form3_opf_rs2D_rdF(regD rs2, regF rd) %{ emit3(cbuf,$secondary,$rd$$reg,$primary,0,$tertiary,$rs2$$reg); %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2284
  enc_class form3_opf_rs2D_rdD(regD rs2, regD rd) %{ emit3(cbuf,$secondary,$rd$$reg,$primary,0,$tertiary,$rs2$$reg); %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2285
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2286
  enc_class form3_opf_rs2D_lo_rdF(regD rs2, regF rd) %{ emit3(cbuf,$secondary,$rd$$reg,$primary,0,$tertiary,$rs2$$reg+1); %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2287
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2288
  enc_class form3_opf_rs2D_hi_rdD_hi(regD rs2, regD rd) %{ emit3(cbuf,$secondary,$rd$$reg,$primary,0,$tertiary,$rs2$$reg); %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2289
  enc_class form3_opf_rs2D_lo_rdD_lo(regD rs2, regD rd) %{ emit3(cbuf,$secondary,$rd$$reg+1,$primary,0,$tertiary,$rs2$$reg+1); %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2290
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2291
  enc_class form3_opf_rs1F_rs2F_rdF( regF rs1, regF rs2, regF rd ) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2292
    emit3( cbuf, $secondary, $rd$$reg, $primary, $rs1$$reg, $tertiary, $rs2$$reg );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2293
  %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2294
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2295
  enc_class form3_opf_rs1D_rs2D_rdD( regD rs1, regD rs2, regD rd ) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2296
    emit3( cbuf, $secondary, $rd$$reg, $primary, $rs1$$reg, $tertiary, $rs2$$reg );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2297
  %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2298
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2299
  enc_class form3_opf_rs1F_rs2F_fcc( regF rs1, regF rs2, flagsRegF fcc ) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2300
    emit3( cbuf, $secondary, $fcc$$reg, $primary, $rs1$$reg, $tertiary, $rs2$$reg );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2301
  %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2302
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2303
  enc_class form3_opf_rs1D_rs2D_fcc( regD rs1, regD rs2, flagsRegF fcc ) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2304
    emit3( cbuf, $secondary, $fcc$$reg, $primary, $rs1$$reg, $tertiary, $rs2$$reg );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2305
  %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2306
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2307
  enc_class form3_convI2F(regF rs2, regF rd) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2308
    emit3(cbuf,Assembler::arith_op,$rd$$reg,Assembler::fpop1_op3,0,$secondary,$rs2$$reg);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2309
  %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2310
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2311
  // Encloding class for traceable jumps
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2312
  enc_class form_jmpl(g3RegP dest) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2313
    emit_jmpl(cbuf, $dest$$reg);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2314
  %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2315
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2316
  enc_class form_jmpl_set_exception_pc(g1RegP dest) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2317
    emit_jmpl_set_exception_pc(cbuf, $dest$$reg);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2318
  %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2319
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2320
  enc_class form2_nop() %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2321
    emit_nop(cbuf);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2322
  %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2323
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2324
  enc_class form2_illtrap() %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2325
    emit_illtrap(cbuf);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2326
  %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2327
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2328
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2329
  // Compare longs and convert into -1, 0, 1.
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2330
  enc_class cmpl_flag( iRegL src1, iRegL src2, iRegI dst ) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2331
    // CMP $src1,$src2
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2332
    emit3( cbuf, Assembler::arith_op, 0, Assembler::subcc_op3, $src1$$reg, 0, $src2$$reg );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2333
    // blt,a,pn done
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2334
    emit2_19( cbuf, Assembler::branch_op, 1/*annul*/, Assembler::less   , Assembler::bp_op2, Assembler::xcc, 0/*predict not taken*/, 5 );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2335
    // mov dst,-1 in delay slot
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2336
    emit3_simm13( cbuf, Assembler::arith_op, $dst$$reg, Assembler::or_op3, 0, -1 );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2337
    // bgt,a,pn done
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2338
    emit2_19( cbuf, Assembler::branch_op, 1/*annul*/, Assembler::greater, Assembler::bp_op2, Assembler::xcc, 0/*predict not taken*/, 3 );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2339
    // mov dst,1 in delay slot
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2340
    emit3_simm13( cbuf, Assembler::arith_op, $dst$$reg, Assembler::or_op3, 0,  1 );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2341
    // CLR    $dst
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2342
    emit3( cbuf, Assembler::arith_op, $dst$$reg, Assembler::or_op3 , 0, 0, 0 );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2343
  %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2344
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2345
  enc_class enc_PartialSubtypeCheck() %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2346
    MacroAssembler _masm(&cbuf);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2347
    __ call(StubRoutines::Sparc::partial_subtype_check(), relocInfo::runtime_call_type);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2348
    __ delayed()->nop();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2349
  %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2350
10252
0981ce1c3eef 7063628: Use cbcond on T4
kvn
parents: 10027
diff changeset
  2351
  enc_class enc_bp( label labl, cmpOp cmp, flagsReg cc ) %{
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2352
    MacroAssembler _masm(&cbuf);
10252
0981ce1c3eef 7063628: Use cbcond on T4
kvn
parents: 10027
diff changeset
  2353
    Label* L = $labl$$label;
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2354
    Assembler::Predict predict_taken =
10252
0981ce1c3eef 7063628: Use cbcond on T4
kvn
parents: 10027
diff changeset
  2355
      cbuf.is_backward_branch(*L) ? Assembler::pt : Assembler::pn;
0981ce1c3eef 7063628: Use cbcond on T4
kvn
parents: 10027
diff changeset
  2356
0981ce1c3eef 7063628: Use cbcond on T4
kvn
parents: 10027
diff changeset
  2357
    __ bp( (Assembler::Condition)($cmp$$cmpcode), false, Assembler::icc, predict_taken, *L);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2358
    __ delayed()->nop();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2359
  %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2360
10252
0981ce1c3eef 7063628: Use cbcond on T4
kvn
parents: 10027
diff changeset
  2361
  enc_class enc_bpr( label labl, cmpOp_reg cmp, iRegI op1 ) %{
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2362
    MacroAssembler _masm(&cbuf);
10252
0981ce1c3eef 7063628: Use cbcond on T4
kvn
parents: 10027
diff changeset
  2363
    Label* L = $labl$$label;
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2364
    Assembler::Predict predict_taken =
10252
0981ce1c3eef 7063628: Use cbcond on T4
kvn
parents: 10027
diff changeset
  2365
      cbuf.is_backward_branch(*L) ? Assembler::pt : Assembler::pn;
0981ce1c3eef 7063628: Use cbcond on T4
kvn
parents: 10027
diff changeset
  2366
0981ce1c3eef 7063628: Use cbcond on T4
kvn
parents: 10027
diff changeset
  2367
    __ bpr( (Assembler::RCondition)($cmp$$cmpcode), false, predict_taken, as_Register($op1$$reg), *L);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2368
    __ delayed()->nop();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2369
  %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2370
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2371
  enc_class enc_cmov_reg( cmpOp cmp, iRegI dst, iRegI src, immI pcc) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2372
    int op = (Assembler::arith_op << 30) |
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2373
             ($dst$$reg << 25) |
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2374
             (Assembler::movcc_op3 << 19) |
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2375
             (1 << 18) |                    // cc2 bit for 'icc'
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2376
             ($cmp$$cmpcode << 14) |
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2377
             (0 << 13) |                    // select register move
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2378
             ($pcc$$constant << 11) |       // cc1, cc0 bits for 'icc' or 'xcc'
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2379
             ($src$$reg << 0);
6418
6671edbd230e 6978355: renaming for 6961697
twisti
parents: 5702
diff changeset
  2380
    cbuf.insts()->emit_int32(op);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2381
  %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2382
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2383
  enc_class enc_cmov_imm( cmpOp cmp, iRegI dst, immI11 src, immI pcc ) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2384
    int simm11 = $src$$constant & ((1<<11)-1); // Mask to 11 bits
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2385
    int op = (Assembler::arith_op << 30) |
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2386
             ($dst$$reg << 25) |
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2387
             (Assembler::movcc_op3 << 19) |
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2388
             (1 << 18) |                    // cc2 bit for 'icc'
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2389
             ($cmp$$cmpcode << 14) |
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2390
             (1 << 13) |                    // select immediate move
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2391
             ($pcc$$constant << 11) |       // cc1, cc0 bits for 'icc'
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2392
             (simm11 << 0);
6418
6671edbd230e 6978355: renaming for 6961697
twisti
parents: 5702
diff changeset
  2393
    cbuf.insts()->emit_int32(op);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2394
  %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2395
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2396
  enc_class enc_cmov_reg_f( cmpOpF cmp, iRegI dst, iRegI src, flagsRegF fcc ) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2397
    int op = (Assembler::arith_op << 30) |
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2398
             ($dst$$reg << 25) |
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2399
             (Assembler::movcc_op3 << 19) |
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2400
             (0 << 18) |                    // cc2 bit for 'fccX'
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2401
             ($cmp$$cmpcode << 14) |
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2402
             (0 << 13) |                    // select register move
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2403
             ($fcc$$reg << 11) |            // cc1, cc0 bits for fcc0-fcc3
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2404
             ($src$$reg << 0);
6418
6671edbd230e 6978355: renaming for 6961697
twisti
parents: 5702
diff changeset
  2405
    cbuf.insts()->emit_int32(op);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2406
  %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2407
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2408
  enc_class enc_cmov_imm_f( cmpOp cmp, iRegI dst, immI11 src, flagsRegF fcc ) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2409
    int simm11 = $src$$constant & ((1<<11)-1); // Mask to 11 bits
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2410
    int op = (Assembler::arith_op << 30) |
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2411
             ($dst$$reg << 25) |
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2412
             (Assembler::movcc_op3 << 19) |
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2413
             (0 << 18) |                    // cc2 bit for 'fccX'
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2414
             ($cmp$$cmpcode << 14) |
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2415
             (1 << 13) |                    // select immediate move
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2416
             ($fcc$$reg << 11) |            // cc1, cc0 bits for fcc0-fcc3
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2417
             (simm11 << 0);
6418
6671edbd230e 6978355: renaming for 6961697
twisti
parents: 5702
diff changeset
  2418
    cbuf.insts()->emit_int32(op);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2419
  %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2420
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2421
  enc_class enc_cmovf_reg( cmpOp cmp, regD dst, regD src, immI pcc ) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2422
    int op = (Assembler::arith_op << 30) |
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2423
             ($dst$$reg << 25) |
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2424
             (Assembler::fpop2_op3 << 19) |
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2425
             (0 << 18) |
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2426
             ($cmp$$cmpcode << 14) |
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2427
             (1 << 13) |                    // select register move
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2428
             ($pcc$$constant << 11) |       // cc1-cc0 bits for 'icc' or 'xcc'
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2429
             ($primary << 5) |              // select single, double or quad
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2430
             ($src$$reg << 0);
6418
6671edbd230e 6978355: renaming for 6961697
twisti
parents: 5702
diff changeset
  2431
    cbuf.insts()->emit_int32(op);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2432
  %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2433
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2434
  enc_class enc_cmovff_reg( cmpOpF cmp, flagsRegF fcc, regD dst, regD src ) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2435
    int op = (Assembler::arith_op << 30) |
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2436
             ($dst$$reg << 25) |
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2437
             (Assembler::fpop2_op3 << 19) |
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2438
             (0 << 18) |
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2439
             ($cmp$$cmpcode << 14) |
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2440
             ($fcc$$reg << 11) |            // cc2-cc0 bits for 'fccX'
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2441
             ($primary << 5) |              // select single, double or quad
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2442
             ($src$$reg << 0);
6418
6671edbd230e 6978355: renaming for 6961697
twisti
parents: 5702
diff changeset
  2443
    cbuf.insts()->emit_int32(op);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2444
  %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2445
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2446
  // Used by the MIN/MAX encodings.  Same as a CMOV, but
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2447
  // the condition comes from opcode-field instead of an argument.
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2448
  enc_class enc_cmov_reg_minmax( iRegI dst, iRegI src ) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2449
    int op = (Assembler::arith_op << 30) |
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2450
             ($dst$$reg << 25) |
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2451
             (Assembler::movcc_op3 << 19) |
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2452
             (1 << 18) |                    // cc2 bit for 'icc'
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2453
             ($primary << 14) |
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2454
             (0 << 13) |                    // select register move
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2455
             (0 << 11) |                    // cc1, cc0 bits for 'icc'
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2456
             ($src$$reg << 0);
6418
6671edbd230e 6978355: renaming for 6961697
twisti
parents: 5702
diff changeset
  2457
    cbuf.insts()->emit_int32(op);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2458
  %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2459
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2460
  enc_class enc_cmov_reg_minmax_long( iRegL dst, iRegL src ) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2461
    int op = (Assembler::arith_op << 30) |
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2462
             ($dst$$reg << 25) |
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2463
             (Assembler::movcc_op3 << 19) |
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2464
             (6 << 16) |                    // cc2 bit for 'xcc'
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2465
             ($primary << 14) |
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2466
             (0 << 13) |                    // select register move
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2467
             (0 << 11) |                    // cc1, cc0 bits for 'icc'
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2468
             ($src$$reg << 0);
6418
6671edbd230e 6978355: renaming for 6961697
twisti
parents: 5702
diff changeset
  2469
    cbuf.insts()->emit_int32(op);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2470
  %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2471
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2472
  enc_class Set13( immI13 src, iRegI rd ) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2473
    emit3_simm13( cbuf, Assembler::arith_op, $rd$$reg, Assembler::or_op3, 0, $src$$constant );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2474
  %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2475
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2476
  enc_class SetHi22( immI src, iRegI rd ) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2477
    emit2_22( cbuf, Assembler::branch_op, $rd$$reg, Assembler::sethi_op2, $src$$constant );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2478
  %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2479
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2480
  enc_class Set32( immI src, iRegI rd ) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2481
    MacroAssembler _masm(&cbuf);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2482
    __ set($src$$constant, reg_to_register_object($rd$$reg));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2483
  %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2484
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2485
  enc_class call_epilog %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2486
    if( VerifyStackAtCalls ) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2487
      MacroAssembler _masm(&cbuf);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2488
      int framesize = ra_->C->frame_slots() << LogBytesPerInt;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2489
      Register temp_reg = G3;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2490
      __ add(SP, framesize, temp_reg);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2491
      __ cmp(temp_reg, FP);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2492
      __ breakpoint_trap(Assembler::notEqual, Assembler::ptr_cc);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2493
    }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2494
  %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2495
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2496
  // Long values come back from native calls in O0:O1 in the 32-bit VM, copy the value
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2497
  // to G1 so the register allocator will not have to deal with the misaligned register
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2498
  // pair.
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2499
  enc_class adjust_long_from_native_call %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2500
#ifndef _LP64
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2501
    if (returns_long()) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2502
      //    sllx  O0,32,O0
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2503
      emit3_simm13( cbuf, Assembler::arith_op, R_O0_enc, Assembler::sllx_op3, R_O0_enc, 0x1020 );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2504
      //    srl   O1,0,O1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2505
      emit3_simm13( cbuf, Assembler::arith_op, R_O1_enc, Assembler::srl_op3, R_O1_enc, 0x0000 );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2506
      //    or    O0,O1,G1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2507
      emit3       ( cbuf, Assembler::arith_op, R_G1_enc, Assembler:: or_op3, R_O0_enc, 0, R_O1_enc );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2508
    }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2509
#endif
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2510
  %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2511
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2512
  enc_class Java_To_Runtime (method meth) %{    // CALL Java_To_Runtime
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2513
    // CALL directly to the runtime
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2514
    // The user of this is responsible for ensuring that R_L7 is empty (killed).
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2515
    emit_call_reloc(cbuf, $meth$$method, relocInfo::runtime_call_type,
7892
ff4948f95c49 7011627: C1: call_RT must support targets that don't fit in wdisp30
iveresov
parents: 7704
diff changeset
  2516
                    /*preserve_g2=*/true);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2517
  %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2518
5690
796ff3814b23 6934104: JSR 292 needs to support SPARC C2
twisti
parents: 5352
diff changeset
  2519
  enc_class preserve_SP %{
796ff3814b23 6934104: JSR 292 needs to support SPARC C2
twisti
parents: 5352
diff changeset
  2520
    MacroAssembler _masm(&cbuf);
796ff3814b23 6934104: JSR 292 needs to support SPARC C2
twisti
parents: 5352
diff changeset
  2521
    __ mov(SP, L7_mh_SP_save);
796ff3814b23 6934104: JSR 292 needs to support SPARC C2
twisti
parents: 5352
diff changeset
  2522
  %}
796ff3814b23 6934104: JSR 292 needs to support SPARC C2
twisti
parents: 5352
diff changeset
  2523
796ff3814b23 6934104: JSR 292 needs to support SPARC C2
twisti
parents: 5352
diff changeset
  2524
  enc_class restore_SP %{
796ff3814b23 6934104: JSR 292 needs to support SPARC C2
twisti
parents: 5352
diff changeset
  2525
    MacroAssembler _masm(&cbuf);
796ff3814b23 6934104: JSR 292 needs to support SPARC C2
twisti
parents: 5352
diff changeset
  2526
    __ mov(L7_mh_SP_save, SP);
796ff3814b23 6934104: JSR 292 needs to support SPARC C2
twisti
parents: 5352
diff changeset
  2527
  %}
796ff3814b23 6934104: JSR 292 needs to support SPARC C2
twisti
parents: 5352
diff changeset
  2528
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2529
  enc_class Java_Static_Call (method meth) %{    // JAVA STATIC CALL
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2530
    // CALL to fixup routine.  Fixup routine uses ScopeDesc info to determine
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2531
    // who we intended to call.
17094
29c4955396d2 8003853: specify offset of IC load in java_to_interp stub
dlong
parents: 14833
diff changeset
  2532
    if (!_method) {
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2533
      emit_call_reloc(cbuf, $meth$$method, relocInfo::runtime_call_type);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2534
    } else if (_optimized_virtual) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2535
      emit_call_reloc(cbuf, $meth$$method, relocInfo::opt_virtual_call_type);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2536
    } else {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2537
      emit_call_reloc(cbuf, $meth$$method, relocInfo::static_call_type);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2538
    }
17094
29c4955396d2 8003853: specify offset of IC load in java_to_interp stub
dlong
parents: 14833
diff changeset
  2539
    if (_method) {  // Emit stub for static call.
29c4955396d2 8003853: specify offset of IC load in java_to_interp stub
dlong
parents: 14833
diff changeset
  2540
      CompiledStaticCall::emit_to_interp_stub(cbuf);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2541
    }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2542
  %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2543
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2544
  enc_class Java_Dynamic_Call (method meth) %{    // JAVA DYNAMIC CALL
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2545
    MacroAssembler _masm(&cbuf);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2546
    __ set_inst_mark();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2547
    int vtable_index = this->_vtable_index;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2548
    // MachCallDynamicJavaNode::ret_addr_offset uses this same test
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2549
    if (vtable_index < 0) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2550
      // must be invalid_vtable_index, not nonvirtual_vtable_index
13728
882756847a04 6964458: Reimplement class meta-data storage to use native memory
coleenp
parents: 13104
diff changeset
  2551
      assert(vtable_index == Method::invalid_vtable_index, "correct sentinel value");
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2552
      Register G5_ic_reg = reg_to_register_object(Matcher::inline_cache_reg_encode());
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2553
      assert(G5_ic_reg == G5_inline_cache_reg, "G5_inline_cache_reg used in assemble_ic_buffer_code()");
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2554
      assert(G5_ic_reg == G5_megamorphic_method, "G5_megamorphic_method used in megamorphic call stub");
13728
882756847a04 6964458: Reimplement class meta-data storage to use native memory
coleenp
parents: 13104
diff changeset
  2555
      __ ic_call((address)$meth$$method);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2556
    } else {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2557
      assert(!UseInlineCaches, "expect vtable calls only if not using ICs");
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2558
      // Just go thru the vtable
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2559
      // get receiver klass (receiver already checked for non-null)
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2560
      // If we end up going thru a c2i adapter interpreter expects method in G5
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2561
      int off = __ offset();
360
21d113ecbf6a 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 254
diff changeset
  2562
      __ load_klass(O0, G3_scratch);
21d113ecbf6a 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 254
diff changeset
  2563
      int klass_load_size;
13969
d2a189b83b87 7054512: Compress class pointers after perm gen removal
roland
parents: 13930
diff changeset
  2564
      if (UseCompressedKlassPointers) {
2254
f13dda645a4b 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 2150
diff changeset
  2565
        assert(Universe::heap() != NULL, "java heap should be initialized");
19319
0ad35be0733a 8003424: Enable Class Data Sharing for CompressedOops
hseigel
parents: 18097
diff changeset
  2566
        klass_load_size = MacroAssembler::instr_size_for_decode_klass_not_null() + 1*BytesPerInstWord;
360
21d113ecbf6a 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 254
diff changeset
  2567
      } else {
21d113ecbf6a 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 254
diff changeset
  2568
        klass_load_size = 1*BytesPerInstWord;
21d113ecbf6a 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 254
diff changeset
  2569
      }
13728
882756847a04 6964458: Reimplement class meta-data storage to use native memory
coleenp
parents: 13104
diff changeset
  2570
      int entry_offset = InstanceKlass::vtable_start_offset() + vtable_index*vtableEntry::size();
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2571
      int v_off = entry_offset*wordSize + vtableEntry::method_offset_in_bytes();
11190
d561d41f241a 7003454: order constants in constant table by number of references in code
twisti
parents: 10971
diff changeset
  2572
      if (Assembler::is_simm13(v_off)) {
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2573
        __ ld_ptr(G3, v_off, G5_method);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2574
      } else {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2575
        // Generate 2 instructions
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2576
        __ Assembler::sethi(v_off & ~0x3ff, G5_method);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2577
        __ or3(G5_method, v_off & 0x3ff, G5_method);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2578
        // ld_ptr, set_hi, set
360
21d113ecbf6a 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 254
diff changeset
  2579
        assert(__ offset() - off == klass_load_size + 2*BytesPerInstWord,
21d113ecbf6a 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 254
diff changeset
  2580
               "Unexpected instruction size(s)");
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2581
        __ ld_ptr(G3, G5_method, G5_method);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2582
      }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2583
      // NOTE: for vtable dispatches, the vtable entry will never be null.
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2584
      // However it may very well end up in handle_wrong_method if the
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2585
      // method is abstract for the particular class.
13728
882756847a04 6964458: Reimplement class meta-data storage to use native memory
coleenp
parents: 13104
diff changeset
  2586
      __ ld_ptr(G5_method, in_bytes(Method::from_compiled_offset()), G3_scratch);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2587
      // jump to target (either compiled code or c2iadapter)
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2588
      __ jmpl(G3_scratch, G0, O7);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2589
      __ delayed()->nop();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2590
    }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2591
  %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2592
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2593
  enc_class Java_Compiled_Call (method meth) %{    // JAVA COMPILED CALL
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2594
    MacroAssembler _masm(&cbuf);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2595
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2596
    Register G5_ic_reg = reg_to_register_object(Matcher::inline_cache_reg_encode());
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2597
    Register temp_reg = G3;   // caller must kill G3!  We cannot reuse G5_ic_reg here because
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2598
                              // we might be calling a C2I adapter which needs it.
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2599
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2600
    assert(temp_reg != G5_ic_reg, "conflicting registers");
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2601
    // Load nmethod
13728
882756847a04 6964458: Reimplement class meta-data storage to use native memory
coleenp
parents: 13104
diff changeset
  2602
    __ ld_ptr(G5_ic_reg, in_bytes(Method::from_compiled_offset()), temp_reg);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2603
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2604
    // CALL to compiled java, indirect the contents of G3
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2605
    __ set_inst_mark();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2606
    __ callr(temp_reg, G0);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2607
    __ delayed()->nop();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2608
  %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2609
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2610
enc_class idiv_reg(iRegIsafe src1, iRegIsafe src2, iRegIsafe dst) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2611
    MacroAssembler _masm(&cbuf);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2612
    Register Rdividend = reg_to_register_object($src1$$reg);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2613
    Register Rdivisor = reg_to_register_object($src2$$reg);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2614
    Register Rresult = reg_to_register_object($dst$$reg);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2615
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2616
    __ sra(Rdivisor, 0, Rdivisor);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2617
    __ sra(Rdividend, 0, Rdividend);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2618
    __ sdivx(Rdividend, Rdivisor, Rresult);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2619
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2620
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2621
enc_class idiv_imm(iRegIsafe src1, immI13 imm, iRegIsafe dst) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2622
    MacroAssembler _masm(&cbuf);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2623
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2624
    Register Rdividend = reg_to_register_object($src1$$reg);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2625
    int divisor = $imm$$constant;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2626
    Register Rresult = reg_to_register_object($dst$$reg);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2627
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2628
    __ sra(Rdividend, 0, Rdividend);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2629
    __ sdivx(Rdividend, divisor, Rresult);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2630
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2631
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2632
enc_class enc_mul_hi(iRegIsafe dst, iRegIsafe src1, iRegIsafe src2) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2633
    MacroAssembler _masm(&cbuf);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2634
    Register Rsrc1 = reg_to_register_object($src1$$reg);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2635
    Register Rsrc2 = reg_to_register_object($src2$$reg);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2636
    Register Rdst  = reg_to_register_object($dst$$reg);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2637
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2638
    __ sra( Rsrc1, 0, Rsrc1 );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2639
    __ sra( Rsrc2, 0, Rsrc2 );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2640
    __ mulx( Rsrc1, Rsrc2, Rdst );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2641
    __ srlx( Rdst, 32, Rdst );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2642
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2643
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2644
enc_class irem_reg(iRegIsafe src1, iRegIsafe src2, iRegIsafe dst, o7RegL scratch) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2645
    MacroAssembler _masm(&cbuf);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2646
    Register Rdividend = reg_to_register_object($src1$$reg);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2647
    Register Rdivisor = reg_to_register_object($src2$$reg);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2648
    Register Rresult = reg_to_register_object($dst$$reg);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2649
    Register Rscratch = reg_to_register_object($scratch$$reg);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2650
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2651
    assert(Rdividend != Rscratch, "");
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2652
    assert(Rdivisor  != Rscratch, "");
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2653
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2654
    __ sra(Rdividend, 0, Rdividend);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2655
    __ sra(Rdivisor, 0, Rdivisor);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2656
    __ sdivx(Rdividend, Rdivisor, Rscratch);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2657
    __ mulx(Rscratch, Rdivisor, Rscratch);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2658
    __ sub(Rdividend, Rscratch, Rresult);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2659
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2660
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2661
enc_class irem_imm(iRegIsafe src1, immI13 imm, iRegIsafe dst, o7RegL scratch) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2662
    MacroAssembler _masm(&cbuf);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2663
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2664
    Register Rdividend = reg_to_register_object($src1$$reg);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2665
    int divisor = $imm$$constant;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2666
    Register Rresult = reg_to_register_object($dst$$reg);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2667
    Register Rscratch = reg_to_register_object($scratch$$reg);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2668
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2669
    assert(Rdividend != Rscratch, "");
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2670
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2671
    __ sra(Rdividend, 0, Rdividend);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2672
    __ sdivx(Rdividend, divisor, Rscratch);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2673
    __ mulx(Rscratch, divisor, Rscratch);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2674
    __ sub(Rdividend, Rscratch, Rresult);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2675
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2676
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2677
enc_class fabss (sflt_reg dst, sflt_reg src) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2678
    MacroAssembler _masm(&cbuf);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2679
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2680
    FloatRegister Fdst = reg_to_SingleFloatRegister_object($dst$$reg);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2681
    FloatRegister Fsrc = reg_to_SingleFloatRegister_object($src$$reg);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2682
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2683
    __ fabs(FloatRegisterImpl::S, Fsrc, Fdst);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2684
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2685
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2686
enc_class fabsd (dflt_reg dst, dflt_reg src) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2687
    MacroAssembler _masm(&cbuf);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2688
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2689
    FloatRegister Fdst = reg_to_DoubleFloatRegister_object($dst$$reg);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2690
    FloatRegister Fsrc = reg_to_DoubleFloatRegister_object($src$$reg);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2691
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2692
    __ fabs(FloatRegisterImpl::D, Fsrc, Fdst);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2693
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2694
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2695
enc_class fnegd (dflt_reg dst, dflt_reg src) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2696
    MacroAssembler _masm(&cbuf);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2697
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2698
    FloatRegister Fdst = reg_to_DoubleFloatRegister_object($dst$$reg);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2699
    FloatRegister Fsrc = reg_to_DoubleFloatRegister_object($src$$reg);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2700
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2701
    __ fneg(FloatRegisterImpl::D, Fsrc, Fdst);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2702
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2703
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2704
enc_class fsqrts (sflt_reg dst, sflt_reg src) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2705
    MacroAssembler _masm(&cbuf);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2706
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2707
    FloatRegister Fdst = reg_to_SingleFloatRegister_object($dst$$reg);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2708
    FloatRegister Fsrc = reg_to_SingleFloatRegister_object($src$$reg);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2709
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2710
    __ fsqrt(FloatRegisterImpl::S, Fsrc, Fdst);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2711
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2712
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2713
enc_class fsqrtd (dflt_reg dst, dflt_reg src) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2714
    MacroAssembler _masm(&cbuf);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2715
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2716
    FloatRegister Fdst = reg_to_DoubleFloatRegister_object($dst$$reg);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2717
    FloatRegister Fsrc = reg_to_DoubleFloatRegister_object($src$$reg);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2718
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2719
    __ fsqrt(FloatRegisterImpl::D, Fsrc, Fdst);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2720
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2721
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2722
enc_class fmovs (dflt_reg dst, dflt_reg src) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2723
    MacroAssembler _masm(&cbuf);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2724
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2725
    FloatRegister Fdst = reg_to_SingleFloatRegister_object($dst$$reg);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2726
    FloatRegister Fsrc = reg_to_SingleFloatRegister_object($src$$reg);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2727
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2728
    __ fmov(FloatRegisterImpl::S, Fsrc, Fdst);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2729
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2730
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2731
enc_class fmovd (dflt_reg dst, dflt_reg src) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2732
    MacroAssembler _masm(&cbuf);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2733
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2734
    FloatRegister Fdst = reg_to_DoubleFloatRegister_object($dst$$reg);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2735
    FloatRegister Fsrc = reg_to_DoubleFloatRegister_object($src$$reg);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2736
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2737
    __ fmov(FloatRegisterImpl::D, Fsrc, Fdst);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2738
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2739
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2740
enc_class Fast_Lock(iRegP oop, iRegP box, o7RegP scratch, iRegP scratch2) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2741
    MacroAssembler _masm(&cbuf);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2742
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2743
    Register Roop  = reg_to_register_object($oop$$reg);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2744
    Register Rbox  = reg_to_register_object($box$$reg);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2745
    Register Rscratch = reg_to_register_object($scratch$$reg);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2746
    Register Rmark =    reg_to_register_object($scratch2$$reg);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2747
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2748
    assert(Roop  != Rscratch, "");
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2749
    assert(Roop  != Rmark, "");
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2750
    assert(Rbox  != Rscratch, "");
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2751
    assert(Rbox  != Rmark, "");
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2752
1500
bea9a90f3e8f 6462850: generate biased locking code in C2 ideal graph
kvn
parents: 1495
diff changeset
  2753
    __ compiler_lock_object(Roop, Rmark, Rbox, Rscratch, _counters, UseBiasedLocking && !UseOptoBiasInlining);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2754
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2755
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2756
enc_class Fast_Unlock(iRegP oop, iRegP box, o7RegP scratch, iRegP scratch2) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2757
    MacroAssembler _masm(&cbuf);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2758
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2759
    Register Roop  = reg_to_register_object($oop$$reg);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2760
    Register Rbox  = reg_to_register_object($box$$reg);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2761
    Register Rscratch = reg_to_register_object($scratch$$reg);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2762
    Register Rmark =    reg_to_register_object($scratch2$$reg);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2763
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2764
    assert(Roop  != Rscratch, "");
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2765
    assert(Roop  != Rmark, "");
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2766
    assert(Rbox  != Rscratch, "");
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2767
    assert(Rbox  != Rmark, "");
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2768
1500
bea9a90f3e8f 6462850: generate biased locking code in C2 ideal graph
kvn
parents: 1495
diff changeset
  2769
    __ compiler_unlock_object(Roop, Rmark, Rbox, Rscratch, UseBiasedLocking && !UseOptoBiasInlining);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2770
  %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2771
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2772
  enc_class enc_cas( iRegP mem, iRegP old, iRegP new ) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2773
    MacroAssembler _masm(&cbuf);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2774
    Register Rmem = reg_to_register_object($mem$$reg);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2775
    Register Rold = reg_to_register_object($old$$reg);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2776
    Register Rnew = reg_to_register_object($new$$reg);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2777
18097
acd70736bd60 8008407: remove SPARC V8 support
morris
parents: 17095
diff changeset
  2778
    __ cas_ptr(Rmem, Rold, Rnew); // Swap(*Rmem,Rnew) if *Rmem == Rold
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2779
    __ cmp( Rold, Rnew );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2780
  %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2781
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2782
  enc_class enc_casx( iRegP mem, iRegL old, iRegL new) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2783
    Register Rmem = reg_to_register_object($mem$$reg);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2784
    Register Rold = reg_to_register_object($old$$reg);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2785
    Register Rnew = reg_to_register_object($new$$reg);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2786
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2787
    MacroAssembler _masm(&cbuf);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2788
    __ mov(Rnew, O7);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2789
    __ casx(Rmem, Rold, O7);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2790
    __ cmp( Rold, O7 );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2791
  %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2792
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2793
  // raw int cas, used for compareAndSwap
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2794
  enc_class enc_casi( iRegP mem, iRegL old, iRegL new) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2795
    Register Rmem = reg_to_register_object($mem$$reg);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2796
    Register Rold = reg_to_register_object($old$$reg);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2797
    Register Rnew = reg_to_register_object($new$$reg);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2798
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2799
    MacroAssembler _masm(&cbuf);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2800
    __ mov(Rnew, O7);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2801
    __ cas(Rmem, Rold, O7);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2802
    __ cmp( Rold, O7 );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2803
  %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2804
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2805
  enc_class enc_lflags_ne_to_boolean( iRegI res ) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2806
    Register Rres = reg_to_register_object($res$$reg);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2807
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2808
    MacroAssembler _masm(&cbuf);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2809
    __ mov(1, Rres);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2810
    __ movcc( Assembler::notEqual, false, Assembler::xcc, G0, Rres );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2811
  %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2812
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2813
  enc_class enc_iflags_ne_to_boolean( iRegI res ) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2814
    Register Rres = reg_to_register_object($res$$reg);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2815
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2816
    MacroAssembler _masm(&cbuf);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2817
    __ mov(1, Rres);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2818
    __ movcc( Assembler::notEqual, false, Assembler::icc, G0, Rres );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2819
  %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2820
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2821
  enc_class floating_cmp ( iRegP dst, regF src1, regF src2 ) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2822
    MacroAssembler _masm(&cbuf);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2823
    Register Rdst = reg_to_register_object($dst$$reg);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2824
    FloatRegister Fsrc1 = $primary ? reg_to_SingleFloatRegister_object($src1$$reg)
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2825
                                     : reg_to_DoubleFloatRegister_object($src1$$reg);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2826
    FloatRegister Fsrc2 = $primary ? reg_to_SingleFloatRegister_object($src2$$reg)
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2827
                                     : reg_to_DoubleFloatRegister_object($src2$$reg);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2828
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2829
    // Convert condition code fcc0 into -1,0,1; unordered reports less-than (-1)
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2830
    __ float_cmp( $primary, -1, Fsrc1, Fsrc2, Rdst);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2831
  %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2832
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2833
3905
7d725029ac85 6827605: new String intrinsics may prevent EA scalar replacement
kvn
parents: 3798
diff changeset
  2834
  enc_class enc_String_Compare(o0RegP str1, o1RegP str2, g3RegI cnt1, g4RegI cnt2, notemp_iRegI result) %{
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2835
    Label Ldone, Lloop;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2836
    MacroAssembler _masm(&cbuf);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2837
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2838
    Register   str1_reg = reg_to_register_object($str1$$reg);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2839
    Register   str2_reg = reg_to_register_object($str2$$reg);
3905
7d725029ac85 6827605: new String intrinsics may prevent EA scalar replacement
kvn
parents: 3798
diff changeset
  2840
    Register   cnt1_reg = reg_to_register_object($cnt1$$reg);
7d725029ac85 6827605: new String intrinsics may prevent EA scalar replacement
kvn
parents: 3798
diff changeset
  2841
    Register   cnt2_reg = reg_to_register_object($cnt2$$reg);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2842
    Register result_reg = reg_to_register_object($result$$reg);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2843
3905
7d725029ac85 6827605: new String intrinsics may prevent EA scalar replacement
kvn
parents: 3798
diff changeset
  2844
    assert(result_reg != str1_reg &&
7d725029ac85 6827605: new String intrinsics may prevent EA scalar replacement
kvn
parents: 3798
diff changeset
  2845
           result_reg != str2_reg &&
7d725029ac85 6827605: new String intrinsics may prevent EA scalar replacement
kvn
parents: 3798
diff changeset
  2846
           result_reg != cnt1_reg &&
7d725029ac85 6827605: new String intrinsics may prevent EA scalar replacement
kvn
parents: 3798
diff changeset
  2847
           result_reg != cnt2_reg ,
7d725029ac85 6827605: new String intrinsics may prevent EA scalar replacement
kvn
parents: 3798
diff changeset
  2848
           "need different registers");
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2849
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2850
    // Compute the minimum of the string lengths(str1_reg) and the
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2851
    // difference of the string lengths (stack)
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2852
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2853
    // See if the lengths are different, and calculate min in str1_reg.
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2854
    // Stash diff in O7 in case we need it for a tie-breaker.
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2855
    Label Lskip;
3905
7d725029ac85 6827605: new String intrinsics may prevent EA scalar replacement
kvn
parents: 3798
diff changeset
  2856
    __ subcc(cnt1_reg, cnt2_reg, O7);
7d725029ac85 6827605: new String intrinsics may prevent EA scalar replacement
kvn
parents: 3798
diff changeset
  2857
    __ sll(cnt1_reg, exact_log2(sizeof(jchar)), cnt1_reg); // scale the limit
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2858
    __ br(Assembler::greater, true, Assembler::pt, Lskip);
3905
7d725029ac85 6827605: new String intrinsics may prevent EA scalar replacement
kvn
parents: 3798
diff changeset
  2859
    // cnt2 is shorter, so use its count:
7d725029ac85 6827605: new String intrinsics may prevent EA scalar replacement
kvn
parents: 3798
diff changeset
  2860
    __ delayed()->sll(cnt2_reg, exact_log2(sizeof(jchar)), cnt1_reg); // scale the limit
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2861
    __ bind(Lskip);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2862
3905
7d725029ac85 6827605: new String intrinsics may prevent EA scalar replacement
kvn
parents: 3798
diff changeset
  2863
    // reallocate cnt1_reg, cnt2_reg, result_reg
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2864
    // Note:  limit_reg holds the string length pre-scaled by 2
3905
7d725029ac85 6827605: new String intrinsics may prevent EA scalar replacement
kvn
parents: 3798
diff changeset
  2865
    Register limit_reg =   cnt1_reg;
7d725029ac85 6827605: new String intrinsics may prevent EA scalar replacement
kvn
parents: 3798
diff changeset
  2866
    Register  chr2_reg =   cnt2_reg;
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2867
    Register  chr1_reg = result_reg;
3905
7d725029ac85 6827605: new String intrinsics may prevent EA scalar replacement
kvn
parents: 3798
diff changeset
  2868
    // str{12} are the base pointers
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2869
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2870
    // Is the minimum length zero?
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2871
    __ cmp(limit_reg, (int)(0 * sizeof(jchar))); // use cast to resolve overloading ambiguity
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2872
    __ br(Assembler::equal, true, Assembler::pn, Ldone);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2873
    __ delayed()->mov(O7, result_reg);  // result is difference in lengths
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2874
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2875
    // Load first characters
3905
7d725029ac85 6827605: new String intrinsics may prevent EA scalar replacement
kvn
parents: 3798
diff changeset
  2876
    __ lduh(str1_reg, 0, chr1_reg);
7d725029ac85 6827605: new String intrinsics may prevent EA scalar replacement
kvn
parents: 3798
diff changeset
  2877
    __ lduh(str2_reg, 0, chr2_reg);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2878
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2879
    // Compare first characters
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2880
    __ subcc(chr1_reg, chr2_reg, chr1_reg);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2881
    __ br(Assembler::notZero, false, Assembler::pt,  Ldone);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2882
    assert(chr1_reg == result_reg, "result must be pre-placed");
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2883
    __ delayed()->nop();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2884
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2885
    {
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2886
      // Check after comparing first character to see if strings are equivalent
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2887
      Label LSkip2;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2888
      // Check if the strings start at same location
3905
7d725029ac85 6827605: new String intrinsics may prevent EA scalar replacement
kvn
parents: 3798
diff changeset
  2889
      __ cmp(str1_reg, str2_reg);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2890
      __ brx(Assembler::notEqual, true, Assembler::pt, LSkip2);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2891
      __ delayed()->nop();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2892
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2893
      // Check if the length difference is zero (in O7)
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2894
      __ cmp(G0, O7);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2895
      __ br(Assembler::equal, true, Assembler::pn, Ldone);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2896
      __ delayed()->mov(G0, result_reg);  // result is zero
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2897
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2898
      // Strings might not be equal
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2899
      __ bind(LSkip2);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2900
    }
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2901
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2902
    __ subcc(limit_reg, 1 * sizeof(jchar), chr1_reg);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2903
    __ br(Assembler::equal, true, Assembler::pn, Ldone);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2904
    __ delayed()->mov(O7, result_reg);  // result is difference in lengths
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2905
3905
7d725029ac85 6827605: new String intrinsics may prevent EA scalar replacement
kvn
parents: 3798
diff changeset
  2906
    // Shift str1_reg and str2_reg to the end of the arrays, negate limit
7d725029ac85 6827605: new String intrinsics may prevent EA scalar replacement
kvn
parents: 3798
diff changeset
  2907
    __ add(str1_reg, limit_reg, str1_reg);
7d725029ac85 6827605: new String intrinsics may prevent EA scalar replacement
kvn
parents: 3798
diff changeset
  2908
    __ add(str2_reg, limit_reg, str2_reg);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2909
    __ neg(chr1_reg, limit_reg);  // limit = -(limit-2)
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2910
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2911
    // Compare the rest of the characters
3905
7d725029ac85 6827605: new String intrinsics may prevent EA scalar replacement
kvn
parents: 3798
diff changeset
  2912
    __ lduh(str1_reg, limit_reg, chr1_reg);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2913
    __ bind(Lloop);
3905
7d725029ac85 6827605: new String intrinsics may prevent EA scalar replacement
kvn
parents: 3798
diff changeset
  2914
    // __ lduh(str1_reg, limit_reg, chr1_reg); // hoisted
7d725029ac85 6827605: new String intrinsics may prevent EA scalar replacement
kvn
parents: 3798
diff changeset
  2915
    __ lduh(str2_reg, limit_reg, chr2_reg);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2916
    __ subcc(chr1_reg, chr2_reg, chr1_reg);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2917
    __ br(Assembler::notZero, false, Assembler::pt, Ldone);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2918
    assert(chr1_reg == result_reg, "result must be pre-placed");
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2919
    __ delayed()->inccc(limit_reg, sizeof(jchar));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2920
    // annul LDUH if branch is not taken to prevent access past end of string
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2921
    __ br(Assembler::notZero, true, Assembler::pt, Lloop);
3905
7d725029ac85 6827605: new String intrinsics may prevent EA scalar replacement
kvn
parents: 3798
diff changeset
  2922
    __ delayed()->lduh(str1_reg, limit_reg, chr1_reg); // hoisted
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2923
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2924
    // If strings are equal up to min length, return the length difference.
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2925
    __ mov(O7, result_reg);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2926
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2927
    // Otherwise, return the difference between the first mismatched chars.
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2928
    __ bind(Ldone);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2929
  %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  2930
3905
7d725029ac85 6827605: new String intrinsics may prevent EA scalar replacement
kvn
parents: 3798
diff changeset
  2931
enc_class enc_String_Equals(o0RegP str1, o1RegP str2, g3RegI cnt, notemp_iRegI result) %{
7d725029ac85 6827605: new String intrinsics may prevent EA scalar replacement
kvn
parents: 3798
diff changeset
  2932
    Label Lword_loop, Lpost_word, Lchar, Lchar_loop, Ldone;
2348
4e71ed4c2709 6761600: Use sse 4.2 in intrinsics
cfang
parents: 2259
diff changeset
  2933
    MacroAssembler _masm(&cbuf);
4e71ed4c2709 6761600: Use sse 4.2 in intrinsics
cfang
parents: 2259
diff changeset
  2934
4e71ed4c2709 6761600: Use sse 4.2 in intrinsics
cfang
parents: 2259
diff changeset
  2935
    Register   str1_reg = reg_to_register_object($str1$$reg);
4e71ed4c2709 6761600: Use sse 4.2 in intrinsics
cfang
parents: 2259
diff changeset
  2936
    Register   str2_reg = reg_to_register_object($str2$$reg);
3905
7d725029ac85 6827605: new String intrinsics may prevent EA scalar replacement
kvn
parents: 3798
diff changeset
  2937
    Register    cnt_reg = reg_to_register_object($cnt$$reg);
7d725029ac85 6827605: new String intrinsics may prevent EA scalar replacement
kvn
parents: 3798
diff changeset
  2938
    Register   tmp1_reg = O7;
2348
4e71ed4c2709 6761600: Use sse 4.2 in intrinsics
cfang
parents: 2259
diff changeset
  2939
    Register result_reg = reg_to_register_object($result$$reg);
4e71ed4c2709 6761600: Use sse 4.2 in intrinsics
cfang
parents: 2259
diff changeset
  2940
3905
7d725029ac85 6827605: new String intrinsics may prevent EA scalar replacement
kvn
parents: 3798
diff changeset
  2941
    assert(result_reg != str1_reg &&
7d725029ac85 6827605: new String intrinsics may prevent EA scalar replacement
kvn
parents: 3798
diff changeset
  2942
           result_reg != str2_reg &&
7d725029ac85 6827605: new String intrinsics may prevent EA scalar replacement
kvn
parents: 3798
diff changeset
  2943
           result_reg !=  cnt_reg &&
7d725029ac85 6827605: new String intrinsics may prevent EA scalar replacement
kvn
parents: 3798
diff changeset
  2944
           result_reg != tmp1_reg ,
7d725029ac85 6827605: new String intrinsics may prevent EA scalar replacement
kvn
parents: 3798
diff changeset
  2945
           "need different registers");
7d725029ac85 6827605: new String intrinsics may prevent EA scalar replacement
kvn
parents: 3798
diff changeset
  2946
7d725029ac85 6827605: new String intrinsics may prevent EA scalar replacement
kvn
parents: 3798
diff changeset
  2947
    __ cmp(str1_reg, str2_reg); //same char[] ?
2348
4e71ed4c2709 6761600: Use sse 4.2 in intrinsics
cfang
parents: 2259
diff changeset
  2948
    __ brx(Assembler::equal, true, Assembler::pn, Ldone);
4e71ed4c2709 6761600: Use sse 4.2 in intrinsics
cfang
parents: 2259
diff changeset
  2949
    __ delayed()->add(G0, 1, result_reg);
4e71ed4c2709 6761600: Use sse 4.2 in intrinsics
cfang
parents: 2259
diff changeset
  2950
10252
0981ce1c3eef 7063628: Use cbcond on T4
kvn
parents: 10027
diff changeset
  2951
    __ cmp_zero_and_br(Assembler::zero, cnt_reg, Ldone, true, Assembler::pn);
3905
7d725029ac85 6827605: new String intrinsics may prevent EA scalar replacement
kvn
parents: 3798
diff changeset
  2952
    __ delayed()->add(G0, 1, result_reg); // count == 0
7d725029ac85 6827605: new String intrinsics may prevent EA scalar replacement
kvn
parents: 3798
diff changeset
  2953
2348
4e71ed4c2709 6761600: Use sse 4.2 in intrinsics
cfang
parents: 2259
diff changeset
  2954
    //rename registers
3905
7d725029ac85 6827605: new String intrinsics may prevent EA scalar replacement
kvn
parents: 3798
diff changeset
  2955
    Register limit_reg =    cnt_reg;
2348
4e71ed4c2709 6761600: Use sse 4.2 in intrinsics
cfang
parents: 2259
diff changeset
  2956
    Register  chr1_reg = result_reg;
3905
7d725029ac85 6827605: new String intrinsics may prevent EA scalar replacement
kvn
parents: 3798
diff changeset
  2957
    Register  chr2_reg =   tmp1_reg;
2348
4e71ed4c2709 6761600: Use sse 4.2 in intrinsics
cfang
parents: 2259
diff changeset
  2958
4e71ed4c2709 6761600: Use sse 4.2 in intrinsics
cfang
parents: 2259
diff changeset
  2959
    //check for alignment and position the pointers to the ends
3905
7d725029ac85 6827605: new String intrinsics may prevent EA scalar replacement
kvn
parents: 3798
diff changeset
  2960
    __ or3(str1_reg, str2_reg, chr1_reg);
7d725029ac85 6827605: new String intrinsics may prevent EA scalar replacement
kvn
parents: 3798
diff changeset
  2961
    __ andcc(chr1_reg, 0x3, chr1_reg);
7d725029ac85 6827605: new String intrinsics may prevent EA scalar replacement
kvn
parents: 3798
diff changeset
  2962
    // notZero means at least one not 4-byte aligned.
7d725029ac85 6827605: new String intrinsics may prevent EA scalar replacement
kvn
parents: 3798
diff changeset
  2963
    // We could optimize the case when both arrays are not aligned
7d725029ac85 6827605: new String intrinsics may prevent EA scalar replacement
kvn
parents: 3798
diff changeset
  2964
    // but it is not frequent case and it requires additional checks.
7d725029ac85 6827605: new String intrinsics may prevent EA scalar replacement
kvn
parents: 3798
diff changeset
  2965
    __ br(Assembler::notZero, false, Assembler::pn, Lchar); // char by char compare
7d725029ac85 6827605: new String intrinsics may prevent EA scalar replacement
kvn
parents: 3798
diff changeset
  2966
    __ delayed()->sll(limit_reg, exact_log2(sizeof(jchar)), limit_reg); // set byte count
7d725029ac85 6827605: new String intrinsics may prevent EA scalar replacement
kvn
parents: 3798
diff changeset
  2967
7d725029ac85 6827605: new String intrinsics may prevent EA scalar replacement
kvn
parents: 3798
diff changeset
  2968
    // Compare char[] arrays aligned to 4 bytes.
7d725029ac85 6827605: new String intrinsics may prevent EA scalar replacement
kvn
parents: 3798
diff changeset
  2969
    __ char_arrays_equals(str1_reg, str2_reg, limit_reg, result_reg,
7d725029ac85 6827605: new String intrinsics may prevent EA scalar replacement
kvn
parents: 3798
diff changeset
  2970
                          chr1_reg, chr2_reg, Ldone);
10252
0981ce1c3eef 7063628: Use cbcond on T4
kvn
parents: 10027
diff changeset
  2971
    __ ba(Ldone);
2348
4e71ed4c2709 6761600: Use sse 4.2 in intrinsics
cfang
parents: 2259
diff changeset
  2972
    __ delayed()->add(G0, 1, result_reg);
4e71ed4c2709 6761600: Use sse 4.2 in intrinsics
cfang
parents: 2259
diff changeset
  2973
3905
7d725029ac85 6827605: new String intrinsics may prevent EA scalar replacement
kvn
parents: 3798
diff changeset
  2974
    // char by char compare
2348
4e71ed4c2709 6761600: Use sse 4.2 in intrinsics
cfang
parents: 2259
diff changeset
  2975
    __ bind(Lchar);
3905
7d725029ac85 6827605: new String intrinsics may prevent EA scalar replacement
kvn
parents: 3798
diff changeset
  2976
    __ add(str1_reg, limit_reg, str1_reg);
7d725029ac85 6827605: new String intrinsics may prevent EA scalar replacement
kvn
parents: 3798
diff changeset
  2977
    __ add(str2_reg, limit_reg, str2_reg);
2348
4e71ed4c2709 6761600: Use sse 4.2 in intrinsics
cfang
parents: 2259
diff changeset
  2978
    __ neg(limit_reg); //negate count
4e71ed4c2709 6761600: Use sse 4.2 in intrinsics
cfang
parents: 2259
diff changeset
  2979
3905
7d725029ac85 6827605: new String intrinsics may prevent EA scalar replacement
kvn
parents: 3798
diff changeset
  2980
    __ lduh(str1_reg, limit_reg, chr1_reg);
7d725029ac85 6827605: new String intrinsics may prevent EA scalar replacement
kvn
parents: 3798
diff changeset
  2981
    // Lchar_loop
2348
4e71ed4c2709 6761600: Use sse 4.2 in intrinsics
cfang
parents: 2259
diff changeset
  2982
    __ bind(Lchar_loop);
3905
7d725029ac85 6827605: new String intrinsics may prevent EA scalar replacement
kvn
parents: 3798
diff changeset
  2983
    __ lduh(str2_reg, limit_reg, chr2_reg);
2348
4e71ed4c2709 6761600: Use sse 4.2 in intrinsics
cfang
parents: 2259
diff changeset
  2984
    __ cmp(chr1_reg, chr2_reg);
4e71ed4c2709 6761600: Use sse 4.2 in intrinsics
cfang
parents: 2259
diff changeset
  2985
    __ br(Assembler::notEqual, true, Assembler::pt, Ldone);
4e71ed4c2709 6761600: Use sse 4.2 in intrinsics
cfang
parents: 2259
diff changeset
  2986
    __ delayed()->mov(G0, result_reg); //not equal
4e71ed4c2709 6761600: Use sse 4.2 in intrinsics
cfang
parents: 2259
diff changeset
  2987
    __ inccc(limit_reg, sizeof(jchar));
4e71ed4c2709 6761600: Use sse 4.2 in intrinsics
cfang
parents: 2259
diff changeset
  2988
    // annul LDUH if branch is not taken to prevent access past end of string
3905
7d725029ac85 6827605: new String intrinsics may prevent EA scalar replacement
kvn
parents: 3798
diff changeset
  2989
    __ br(Assembler::notZero, true, Assembler::pt, Lchar_loop);
7d725029ac85 6827605: new String intrinsics may prevent EA scalar replacement
kvn
parents: 3798
diff changeset
  2990
    __ delayed()->lduh(str1_reg, limit_reg, chr1_reg); // hoisted
2348
4e71ed4c2709 6761600: Use sse 4.2 in intrinsics
cfang
parents: 2259
diff changeset
  2991
4e71ed4c2709 6761600: Use sse 4.2 in intrinsics
cfang
parents: 2259
diff changeset
  2992
    __ add(G0, 1, result_reg);  //equal
4e71ed4c2709 6761600: Use sse 4.2 in intrinsics
cfang
parents: 2259
diff changeset
  2993
4e71ed4c2709 6761600: Use sse 4.2 in intrinsics
cfang
parents: 2259
diff changeset
  2994
    __ bind(Ldone);
4e71ed4c2709 6761600: Use sse 4.2 in intrinsics
cfang
parents: 2259
diff changeset
  2995
  %}
4e71ed4c2709 6761600: Use sse 4.2 in intrinsics
cfang
parents: 2259
diff changeset
  2996
3905
7d725029ac85 6827605: new String intrinsics may prevent EA scalar replacement
kvn
parents: 3798
diff changeset
  2997
enc_class enc_Array_Equals(o0RegP ary1, o1RegP ary2, g3RegP tmp1, notemp_iRegI result) %{
2348
4e71ed4c2709 6761600: Use sse 4.2 in intrinsics
cfang
parents: 2259
diff changeset
  2998
    Label Lvector, Ldone, Lloop;
4e71ed4c2709 6761600: Use sse 4.2 in intrinsics
cfang
parents: 2259
diff changeset
  2999
    MacroAssembler _masm(&cbuf);
4e71ed4c2709 6761600: Use sse 4.2 in intrinsics
cfang
parents: 2259
diff changeset
  3000
4e71ed4c2709 6761600: Use sse 4.2 in intrinsics
cfang
parents: 2259
diff changeset
  3001
    Register   ary1_reg = reg_to_register_object($ary1$$reg);
4e71ed4c2709 6761600: Use sse 4.2 in intrinsics
cfang
parents: 2259
diff changeset
  3002
    Register   ary2_reg = reg_to_register_object($ary2$$reg);
4e71ed4c2709 6761600: Use sse 4.2 in intrinsics
cfang
parents: 2259
diff changeset
  3003
    Register   tmp1_reg = reg_to_register_object($tmp1$$reg);
3905
7d725029ac85 6827605: new String intrinsics may prevent EA scalar replacement
kvn
parents: 3798
diff changeset
  3004
    Register   tmp2_reg = O7;
2348
4e71ed4c2709 6761600: Use sse 4.2 in intrinsics
cfang
parents: 2259
diff changeset
  3005
    Register result_reg = reg_to_register_object($result$$reg);
4e71ed4c2709 6761600: Use sse 4.2 in intrinsics
cfang
parents: 2259
diff changeset
  3006
4e71ed4c2709 6761600: Use sse 4.2 in intrinsics
cfang
parents: 2259
diff changeset
  3007
    int length_offset  = arrayOopDesc::length_offset_in_bytes();
4e71ed4c2709 6761600: Use sse 4.2 in intrinsics
cfang
parents: 2259
diff changeset
  3008
    int base_offset    = arrayOopDesc::base_offset_in_bytes(T_CHAR);
4e71ed4c2709 6761600: Use sse 4.2 in intrinsics
cfang
parents: 2259
diff changeset
  3009
4e71ed4c2709 6761600: Use sse 4.2 in intrinsics
cfang
parents: 2259
diff changeset
  3010
    // return true if the same array
4e71ed4c2709 6761600: Use sse 4.2 in intrinsics
cfang
parents: 2259
diff changeset
  3011
    __ cmp(ary1_reg, ary2_reg);
4019
6d6674c9e7d7 6890984: Comparison of 2 arrays could cause VM crash
kvn
parents: 4010
diff changeset
  3012
    __ brx(Assembler::equal, true, Assembler::pn, Ldone);
2348
4e71ed4c2709 6761600: Use sse 4.2 in intrinsics
cfang
parents: 2259
diff changeset
  3013
    __ delayed()->add(G0, 1, result_reg); // equal
4e71ed4c2709 6761600: Use sse 4.2 in intrinsics
cfang
parents: 2259
diff changeset
  3014
4e71ed4c2709 6761600: Use sse 4.2 in intrinsics
cfang
parents: 2259
diff changeset
  3015
    __ br_null(ary1_reg, true, Assembler::pn, Ldone);
4e71ed4c2709 6761600: Use sse 4.2 in intrinsics
cfang
parents: 2259
diff changeset
  3016
    __ delayed()->mov(G0, result_reg);    // not equal
4e71ed4c2709 6761600: Use sse 4.2 in intrinsics
cfang
parents: 2259
diff changeset
  3017
4e71ed4c2709 6761600: Use sse 4.2 in intrinsics
cfang
parents: 2259
diff changeset
  3018
    __ br_null(ary2_reg, true, Assembler::pn, Ldone);
4e71ed4c2709 6761600: Use sse 4.2 in intrinsics
cfang
parents: 2259
diff changeset
  3019
    __ delayed()->mov(G0, result_reg);    // not equal
4e71ed4c2709 6761600: Use sse 4.2 in intrinsics
cfang
parents: 2259
diff changeset
  3020
4e71ed4c2709 6761600: Use sse 4.2 in intrinsics
cfang
parents: 2259
diff changeset
  3021
    //load the lengths of arrays
2571
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2348
diff changeset
  3022
    __ ld(Address(ary1_reg, length_offset), tmp1_reg);
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2348
diff changeset
  3023
    __ ld(Address(ary2_reg, length_offset), tmp2_reg);
2348
4e71ed4c2709 6761600: Use sse 4.2 in intrinsics
cfang
parents: 2259
diff changeset
  3024
4e71ed4c2709 6761600: Use sse 4.2 in intrinsics
cfang
parents: 2259
diff changeset
  3025
    // return false if the two arrays are not equal length
4e71ed4c2709 6761600: Use sse 4.2 in intrinsics
cfang
parents: 2259
diff changeset
  3026
    __ cmp(tmp1_reg, tmp2_reg);
4e71ed4c2709 6761600: Use sse 4.2 in intrinsics
cfang
parents: 2259
diff changeset
  3027
    __ br(Assembler::notEqual, true, Assembler::pn, Ldone);
4e71ed4c2709 6761600: Use sse 4.2 in intrinsics
cfang
parents: 2259
diff changeset
  3028
    __ delayed()->mov(G0, result_reg);     // not equal
4e71ed4c2709 6761600: Use sse 4.2 in intrinsics
cfang
parents: 2259
diff changeset
  3029
10252
0981ce1c3eef 7063628: Use cbcond on T4
kvn
parents: 10027
diff changeset
  3030
    __ cmp_zero_and_br(Assembler::zero, tmp1_reg, Ldone, true, Assembler::pn);
2348
4e71ed4c2709 6761600: Use sse 4.2 in intrinsics
cfang
parents: 2259
diff changeset
  3031
    __ delayed()->add(G0, 1, result_reg); // zero-length arrays are equal
4e71ed4c2709 6761600: Use sse 4.2 in intrinsics
cfang
parents: 2259
diff changeset
  3032
4e71ed4c2709 6761600: Use sse 4.2 in intrinsics
cfang
parents: 2259
diff changeset
  3033
    // load array addresses
4e71ed4c2709 6761600: Use sse 4.2 in intrinsics
cfang
parents: 2259
diff changeset
  3034
    __ add(ary1_reg, base_offset, ary1_reg);
4e71ed4c2709 6761600: Use sse 4.2 in intrinsics
cfang
parents: 2259
diff changeset
  3035
    __ add(ary2_reg, base_offset, ary2_reg);
4e71ed4c2709 6761600: Use sse 4.2 in intrinsics
cfang
parents: 2259
diff changeset
  3036
4e71ed4c2709 6761600: Use sse 4.2 in intrinsics
cfang
parents: 2259
diff changeset
  3037
    // renaming registers
3905
7d725029ac85 6827605: new String intrinsics may prevent EA scalar replacement
kvn
parents: 3798
diff changeset
  3038
    Register chr1_reg  =  result_reg; // for characters in ary1
7d725029ac85 6827605: new String intrinsics may prevent EA scalar replacement
kvn
parents: 3798
diff changeset
  3039
    Register chr2_reg  =  tmp2_reg;   // for characters in ary2
2348
4e71ed4c2709 6761600: Use sse 4.2 in intrinsics
cfang
parents: 2259
diff changeset
  3040
    Register limit_reg =  tmp1_reg;   // length
4e71ed4c2709 6761600: Use sse 4.2 in intrinsics
cfang
parents: 2259
diff changeset
  3041
4e71ed4c2709 6761600: Use sse 4.2 in intrinsics
cfang
parents: 2259
diff changeset
  3042
    // set byte count
4e71ed4c2709 6761600: Use sse 4.2 in intrinsics
cfang
parents: 2259
diff changeset
  3043
    __ sll(limit_reg, exact_log2(sizeof(jchar)), limit_reg);
3905
7d725029ac85 6827605: new String intrinsics may prevent EA scalar replacement
kvn
parents: 3798
diff changeset
  3044
7d725029ac85 6827605: new String intrinsics may prevent EA scalar replacement
kvn
parents: 3798
diff changeset
  3045
    // Compare char[] arrays aligned to 4 bytes.
7d725029ac85 6827605: new String intrinsics may prevent EA scalar replacement
kvn
parents: 3798
diff changeset
  3046
    __ char_arrays_equals(ary1_reg, ary2_reg, limit_reg, result_reg,
7d725029ac85 6827605: new String intrinsics may prevent EA scalar replacement
kvn
parents: 3798
diff changeset
  3047
                          chr1_reg, chr2_reg, Ldone);
2348
4e71ed4c2709 6761600: Use sse 4.2 in intrinsics
cfang
parents: 2259
diff changeset
  3048
    __ add(G0, 1, result_reg); // equals
4e71ed4c2709 6761600: Use sse 4.2 in intrinsics
cfang
parents: 2259
diff changeset
  3049
4e71ed4c2709 6761600: Use sse 4.2 in intrinsics
cfang
parents: 2259
diff changeset
  3050
    __ bind(Ldone);
4e71ed4c2709 6761600: Use sse 4.2 in intrinsics
cfang
parents: 2259
diff changeset
  3051
  %}
4e71ed4c2709 6761600: Use sse 4.2 in intrinsics
cfang
parents: 2259
diff changeset
  3052
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3053
  enc_class enc_rethrow() %{
6418
6671edbd230e 6978355: renaming for 6961697
twisti
parents: 5702
diff changeset
  3054
    cbuf.set_insts_mark();
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3055
    Register temp_reg = G3;
2571
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2348
diff changeset
  3056
    AddressLiteral rethrow_stub(OptoRuntime::rethrow_stub());
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3057
    assert(temp_reg != reg_to_register_object(R_I0_num), "temp must not break oop_reg");
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3058
    MacroAssembler _masm(&cbuf);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3059
#ifdef ASSERT
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3060
    __ save_frame(0);
2571
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2348
diff changeset
  3061
    AddressLiteral last_rethrow_addrlit(&last_rethrow);
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2348
diff changeset
  3062
    __ sethi(last_rethrow_addrlit, L1);
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2348
diff changeset
  3063
    Address addr(L1, last_rethrow_addrlit.low10());
18097
acd70736bd60 8008407: remove SPARC V8 support
morris
parents: 17095
diff changeset
  3064
    __ rdpc(L2);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3065
    __ inc(L2, 3 * BytesPerInstWord);  // skip this & 2 more insns to point at jump_to
2571
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2348
diff changeset
  3066
    __ st_ptr(L2, addr);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3067
    __ restore();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3068
#endif
2571
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2348
diff changeset
  3069
    __ JUMP(rethrow_stub, temp_reg, 0); // sethi;jmp
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3070
    __ delayed()->nop();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3071
  %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3072
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3073
  enc_class emit_mem_nop() %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3074
    // Generates the instruction LDUXA [o6,g0],#0x82,g0
6418
6671edbd230e 6978355: renaming for 6961697
twisti
parents: 5702
diff changeset
  3075
    cbuf.insts()->emit_int32((unsigned int) 0xc0839040);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3076
  %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3077
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3078
  enc_class emit_fadd_nop() %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3079
    // Generates the instruction FMOVS f31,f31
6418
6671edbd230e 6978355: renaming for 6961697
twisti
parents: 5702
diff changeset
  3080
    cbuf.insts()->emit_int32((unsigned int) 0xbfa0003f);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3081
  %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3082
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3083
  enc_class emit_br_nop() %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3084
    // Generates the instruction BPN,PN .
6418
6671edbd230e 6978355: renaming for 6961697
twisti
parents: 5702
diff changeset
  3085
    cbuf.insts()->emit_int32((unsigned int) 0x00400000);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3086
  %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3087
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3088
  enc_class enc_membar_acquire %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3089
    MacroAssembler _masm(&cbuf);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3090
    __ membar( Assembler::Membar_mask_bits(Assembler::LoadStore | Assembler::LoadLoad) );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3091
  %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3092
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3093
  enc_class enc_membar_release %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3094
    MacroAssembler _masm(&cbuf);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3095
    __ membar( Assembler::Membar_mask_bits(Assembler::LoadStore | Assembler::StoreStore) );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3096
  %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3097
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3098
  enc_class enc_membar_volatile %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3099
    MacroAssembler _masm(&cbuf);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3100
    __ membar( Assembler::Membar_mask_bits(Assembler::StoreLoad) );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3101
  %}
360
21d113ecbf6a 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 254
diff changeset
  3102
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3103
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3104
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3105
//----------FRAME--------------------------------------------------------------
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3106
// Definition of frame structure and management information.
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3107
//
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3108
//  S T A C K   L A Y O U T    Allocators stack-slot number
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3109
//                             |   (to get allocators register number
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3110
//  G  Owned by    |        |  v    add VMRegImpl::stack0)
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3111
//  r   CALLER     |        |
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3112
//  o     |        +--------+      pad to even-align allocators stack-slot
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3113
//  w     V        |  pad0  |        numbers; owned by CALLER
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3114
//  t   -----------+--------+----> Matcher::_in_arg_limit, unaligned
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3115
//  h     ^        |   in   |  5
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3116
//        |        |  args  |  4   Holes in incoming args owned by SELF
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3117
//  |     |        |        |  3
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3118
//  |     |        +--------+
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3119
//  V     |        | old out|      Empty on Intel, window on Sparc
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3120
//        |    old |preserve|      Must be even aligned.
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3121
//        |     SP-+--------+----> Matcher::_old_SP, 8 (or 16 in LP64)-byte aligned
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3122
//        |        |   in   |  3   area for Intel ret address
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3123
//     Owned by    |preserve|      Empty on Sparc.
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3124
//       SELF      +--------+
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3125
//        |        |  pad2  |  2   pad to align old SP
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3126
//        |        +--------+  1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3127
//        |        | locks  |  0
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3128
//        |        +--------+----> VMRegImpl::stack0, 8 (or 16 in LP64)-byte aligned
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3129
//        |        |  pad1  | 11   pad to align new SP
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3130
//        |        +--------+
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3131
//        |        |        | 10
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3132
//        |        | spills |  9   spills
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3133
//        V        |        |  8   (pad0 slot for callee)
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3134
//      -----------+--------+----> Matcher::_out_arg_limit, unaligned
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3135
//        ^        |  out   |  7
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3136
//        |        |  args  |  6   Holes in outgoing args owned by CALLEE
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3137
//     Owned by    +--------+
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3138
//      CALLEE     | new out|  6   Empty on Intel, window on Sparc
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3139
//        |    new |preserve|      Must be even-aligned.
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3140
//        |     SP-+--------+----> Matcher::_new_SP, even aligned
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3141
//        |        |        |
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3142
//
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3143
// Note 1: Only region 8-11 is determined by the allocator.  Region 0-5 is
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3144
//         known from SELF's arguments and the Java calling convention.
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3145
//         Region 6-7 is determined per call site.
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3146
// Note 2: If the calling convention leaves holes in the incoming argument
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3147
//         area, those holes are owned by SELF.  Holes in the outgoing area
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3148
//         are owned by the CALLEE.  Holes should not be nessecary in the
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3149
//         incoming area, as the Java calling convention is completely under
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3150
//         the control of the AD file.  Doubles can be sorted and packed to
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3151
//         avoid holes.  Holes in the outgoing arguments may be nessecary for
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3152
//         varargs C calling conventions.
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3153
// Note 3: Region 0-3 is even aligned, with pad2 as needed.  Region 3-5 is
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3154
//         even aligned with pad0 as needed.
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3155
//         Region 6 is even aligned.  Region 6-7 is NOT even aligned;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3156
//         region 6-11 is even aligned; it may be padded out more so that
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3157
//         the region from SP to FP meets the minimum stack alignment.
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3158
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3159
frame %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3160
  // What direction does stack grow in (assumed to be same for native & Java)
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3161
  stack_direction(TOWARDS_LOW);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3162
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3163
  // These two registers define part of the calling convention
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3164
  // between compiled code and the interpreter.
13728
882756847a04 6964458: Reimplement class meta-data storage to use native memory
coleenp
parents: 13104
diff changeset
  3165
  inline_cache_reg(R_G5);                // Inline Cache Register or Method* for I2C
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3166
  interpreter_method_oop_reg(R_G5);      // Method Oop Register when calling interpreter
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3167
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3168
  // Optional: name the operand used by cisc-spilling to access [stack_pointer + offset]
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3169
  cisc_spilling_operand_name(indOffset);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3170
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3171
  // Number of stack slots consumed by a Monitor enter
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3172
#ifdef _LP64
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3173
  sync_stack_slots(2);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3174
#else
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3175
  sync_stack_slots(1);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3176
#endif
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3177
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3178
  // Compiled code's Frame Pointer
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3179
  frame_pointer(R_SP);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3180
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3181
  // Stack alignment requirement
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3182
  stack_alignment(StackAlignmentInBytes);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3183
  //  LP64: Alignment size in bytes (128-bit -> 16 bytes)
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3184
  // !LP64: Alignment size in bytes (64-bit  ->  8 bytes)
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3185
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3186
  // Number of stack slots between incoming argument block and the start of
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3187
  // a new frame.  The PROLOG must add this many slots to the stack.  The
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3188
  // EPILOG must remove this many slots.
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3189
  in_preserve_stack_slots(0);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3190
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3191
  // Number of outgoing stack slots killed above the out_preserve_stack_slots
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3192
  // for calls to C.  Supports the var-args backing area for register parms.
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3193
  // ADLC doesn't support parsing expressions, so I folded the math by hand.
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3194
#ifdef _LP64
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3195
  // (callee_register_argument_save_area_words (6) + callee_aggregate_return_pointer_words (0)) * 2-stack-slots-per-word
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3196
  varargs_C_out_slots_killed(12);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3197
#else
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3198
  // (callee_register_argument_save_area_words (6) + callee_aggregate_return_pointer_words (1)) * 1-stack-slots-per-word
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3199
  varargs_C_out_slots_killed( 7);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3200
#endif
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3201
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3202
  // The after-PROLOG location of the return address.  Location of
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3203
  // return address specifies a type (REG or STACK) and a number
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3204
  // representing the register number (i.e. - use a register name) or
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3205
  // stack slot.
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3206
  return_addr(REG R_I7);          // Ret Addr is in register I7
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3207
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3208
  // Body of function which returns an OptoRegs array locating
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3209
  // arguments either in registers or in stack slots for calling
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3210
  // java
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3211
  calling_convention %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3212
    (void) SharedRuntime::java_calling_convention(sig_bt, regs, length, is_outgoing);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3213
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3214
  %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3215
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3216
  // Body of function which returns an OptoRegs array locating
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3217
  // arguments either in registers or in stack slots for callin
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3218
  // C.
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3219
  c_calling_convention %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3220
    // This is obviously always outgoing
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3221
    (void) SharedRuntime::c_calling_convention(sig_bt, regs, length);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3222
  %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3223
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3224
  // Location of native (C/C++) and interpreter return values.  This is specified to
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3225
  // be the  same as Java.  In the 32-bit VM, long values are actually returned from
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3226
  // native calls in O0:O1 and returned to the interpreter in I0:I1.  The copying
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3227
  // to and from the register pairs is done by the appropriate call and epilog
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3228
  // opcodes.  This simplifies the register allocator.
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3229
  c_return_value %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3230
    assert( ideal_reg >= Op_RegI && ideal_reg <= Op_RegL, "only return normal values" );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3231
#ifdef     _LP64
360
21d113ecbf6a 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 254
diff changeset
  3232
    static int lo_out[Op_RegL+1] = { OptoReg::Bad, OptoReg::Bad, R_O0_num,     R_O0_num,     R_O0_num,     R_F0_num,     R_F0_num, R_O0_num };
21d113ecbf6a 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 254
diff changeset
  3233
    static int hi_out[Op_RegL+1] = { OptoReg::Bad, OptoReg::Bad, OptoReg::Bad, OptoReg::Bad, R_O0H_num,    OptoReg::Bad, R_F1_num, R_O0H_num};
21d113ecbf6a 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 254
diff changeset
  3234
    static int lo_in [Op_RegL+1] = { OptoReg::Bad, OptoReg::Bad, R_I0_num,     R_I0_num,     R_I0_num,     R_F0_num,     R_F0_num, R_I0_num };
21d113ecbf6a 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 254
diff changeset
  3235
    static int hi_in [Op_RegL+1] = { OptoReg::Bad, OptoReg::Bad, OptoReg::Bad, OptoReg::Bad, R_I0H_num,    OptoReg::Bad, R_F1_num, R_I0H_num};
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3236
#else  // !_LP64
360
21d113ecbf6a 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 254
diff changeset
  3237
    static int lo_out[Op_RegL+1] = { OptoReg::Bad, OptoReg::Bad, R_O0_num,     R_O0_num,     R_O0_num,     R_F0_num,     R_F0_num, R_G1_num };
21d113ecbf6a 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 254
diff changeset
  3238
    static int hi_out[Op_RegL+1] = { OptoReg::Bad, OptoReg::Bad, OptoReg::Bad, OptoReg::Bad, OptoReg::Bad, OptoReg::Bad, R_F1_num, R_G1H_num };
21d113ecbf6a 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 254
diff changeset
  3239
    static int lo_in [Op_RegL+1] = { OptoReg::Bad, OptoReg::Bad, R_I0_num,     R_I0_num,     R_I0_num,     R_F0_num,     R_F0_num, R_G1_num };
21d113ecbf6a 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 254
diff changeset
  3240
    static int hi_in [Op_RegL+1] = { OptoReg::Bad, OptoReg::Bad, OptoReg::Bad, OptoReg::Bad, OptoReg::Bad, OptoReg::Bad, R_F1_num, R_G1H_num };
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3241
#endif
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3242
    return OptoRegPair( (is_outgoing?hi_out:hi_in)[ideal_reg],
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3243
                        (is_outgoing?lo_out:lo_in)[ideal_reg] );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3244
  %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3245
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3246
  // Location of compiled Java return values.  Same as C
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3247
  return_value %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3248
    assert( ideal_reg >= Op_RegI && ideal_reg <= Op_RegL, "only return normal values" );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3249
#ifdef     _LP64
360
21d113ecbf6a 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 254
diff changeset
  3250
    static int lo_out[Op_RegL+1] = { OptoReg::Bad, OptoReg::Bad, R_O0_num,     R_O0_num,     R_O0_num,     R_F0_num,     R_F0_num, R_O0_num };
21d113ecbf6a 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 254
diff changeset
  3251
    static int hi_out[Op_RegL+1] = { OptoReg::Bad, OptoReg::Bad, OptoReg::Bad, OptoReg::Bad, R_O0H_num,    OptoReg::Bad, R_F1_num, R_O0H_num};
21d113ecbf6a 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 254
diff changeset
  3252
    static int lo_in [Op_RegL+1] = { OptoReg::Bad, OptoReg::Bad, R_I0_num,     R_I0_num,     R_I0_num,     R_F0_num,     R_F0_num, R_I0_num };
21d113ecbf6a 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 254
diff changeset
  3253
    static int hi_in [Op_RegL+1] = { OptoReg::Bad, OptoReg::Bad, OptoReg::Bad, OptoReg::Bad, R_I0H_num,    OptoReg::Bad, R_F1_num, R_I0H_num};
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3254
#else  // !_LP64
360
21d113ecbf6a 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 254
diff changeset
  3255
    static int lo_out[Op_RegL+1] = { OptoReg::Bad, OptoReg::Bad, R_O0_num,     R_O0_num,     R_O0_num,     R_F0_num,     R_F0_num, R_G1_num };
21d113ecbf6a 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 254
diff changeset
  3256
    static int hi_out[Op_RegL+1] = { OptoReg::Bad, OptoReg::Bad, OptoReg::Bad, OptoReg::Bad, OptoReg::Bad, OptoReg::Bad, R_F1_num, R_G1H_num};
21d113ecbf6a 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 254
diff changeset
  3257
    static int lo_in [Op_RegL+1] = { OptoReg::Bad, OptoReg::Bad, R_I0_num,     R_I0_num,     R_I0_num,     R_F0_num,     R_F0_num, R_G1_num };
21d113ecbf6a 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 254
diff changeset
  3258
    static int hi_in [Op_RegL+1] = { OptoReg::Bad, OptoReg::Bad, OptoReg::Bad, OptoReg::Bad, OptoReg::Bad, OptoReg::Bad, R_F1_num, R_G1H_num};
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3259
#endif
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3260
    return OptoRegPair( (is_outgoing?hi_out:hi_in)[ideal_reg],
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3261
                        (is_outgoing?lo_out:lo_in)[ideal_reg] );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3262
  %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3263
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3264
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3265
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3266
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3267
//----------ATTRIBUTES---------------------------------------------------------
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3268
//----------Operand Attributes-------------------------------------------------
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3269
op_attrib op_cost(1);          // Required cost attribute
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3270
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3271
//----------Instruction Attributes---------------------------------------------
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3272
ins_attrib ins_cost(DEFAULT_COST); // Required cost attribute
10255
bab46e6f7661 7069452: Cleanup NodeFlags
kvn
parents: 10252
diff changeset
  3273
ins_attrib ins_size(32);           // Required size attribute (in bits)
10264
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  3274
ins_attrib ins_avoid_back_to_back(0); // instruction should not be generated back to back
10255
bab46e6f7661 7069452: Cleanup NodeFlags
kvn
parents: 10252
diff changeset
  3275
ins_attrib ins_short_branch(0);    // Required flag: is this instruction a
bab46e6f7661 7069452: Cleanup NodeFlags
kvn
parents: 10252
diff changeset
  3276
                                   // non-matching short branch variant of some
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3277
                                                            // long branch?
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3278
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3279
//----------OPERANDS-----------------------------------------------------------
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3280
// Operand definitions must precede instruction definitions for correct parsing
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3281
// in the ADLC because operands constitute user defined types which are used in
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3282
// instruction definitions.
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3283
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3284
//----------Simple Operands----------------------------------------------------
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3285
// Immediate Operands
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3286
// Integer Immediate: 32-bit
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3287
operand immI() %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3288
  match(ConI);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3289
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3290
  op_cost(0);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3291
  // formats are generated automatically for constants and base registers
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3292
  format %{ %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3293
  interface(CONST_INTER);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3294
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3295
3177
f467776fc753 5057225: Remove useless I2L conversions
twisti
parents: 2872
diff changeset
  3296
// Integer Immediate: 8-bit
f467776fc753 5057225: Remove useless I2L conversions
twisti
parents: 2872
diff changeset
  3297
operand immI8() %{
11190
d561d41f241a 7003454: order constants in constant table by number of references in code
twisti
parents: 10971
diff changeset
  3298
  predicate(Assembler::is_simm8(n->get_int()));
3177
f467776fc753 5057225: Remove useless I2L conversions
twisti
parents: 2872
diff changeset
  3299
  match(ConI);
f467776fc753 5057225: Remove useless I2L conversions
twisti
parents: 2872
diff changeset
  3300
  op_cost(0);
f467776fc753 5057225: Remove useless I2L conversions
twisti
parents: 2872
diff changeset
  3301
  format %{ %}
f467776fc753 5057225: Remove useless I2L conversions
twisti
parents: 2872
diff changeset
  3302
  interface(CONST_INTER);
f467776fc753 5057225: Remove useless I2L conversions
twisti
parents: 2872
diff changeset
  3303
%}
f467776fc753 5057225: Remove useless I2L conversions
twisti
parents: 2872
diff changeset
  3304
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3305
// Integer Immediate: 13-bit
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3306
operand immI13() %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3307
  predicate(Assembler::is_simm13(n->get_int()));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3308
  match(ConI);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3309
  op_cost(0);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3310
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3311
  format %{ %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3312
  interface(CONST_INTER);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3313
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3314
2872
93eb5ac6cfb0 6814842: Load shortening optimizations
twisti
parents: 2862
diff changeset
  3315
// Integer Immediate: 13-bit minus 7
93eb5ac6cfb0 6814842: Load shortening optimizations
twisti
parents: 2862
diff changeset
  3316
operand immI13m7() %{
93eb5ac6cfb0 6814842: Load shortening optimizations
twisti
parents: 2862
diff changeset
  3317
  predicate((-4096 < n->get_int()) && ((n->get_int() + 7) <= 4095));
93eb5ac6cfb0 6814842: Load shortening optimizations
twisti
parents: 2862
diff changeset
  3318
  match(ConI);
93eb5ac6cfb0 6814842: Load shortening optimizations
twisti
parents: 2862
diff changeset
  3319
  op_cost(0);
93eb5ac6cfb0 6814842: Load shortening optimizations
twisti
parents: 2862
diff changeset
  3320
93eb5ac6cfb0 6814842: Load shortening optimizations
twisti
parents: 2862
diff changeset
  3321
  format %{ %}
93eb5ac6cfb0 6814842: Load shortening optimizations
twisti
parents: 2862
diff changeset
  3322
  interface(CONST_INTER);
93eb5ac6cfb0 6814842: Load shortening optimizations
twisti
parents: 2862
diff changeset
  3323
%}
93eb5ac6cfb0 6814842: Load shortening optimizations
twisti
parents: 2862
diff changeset
  3324
3177
f467776fc753 5057225: Remove useless I2L conversions
twisti
parents: 2872
diff changeset
  3325
// Integer Immediate: 16-bit
f467776fc753 5057225: Remove useless I2L conversions
twisti
parents: 2872
diff changeset
  3326
operand immI16() %{
11190
d561d41f241a 7003454: order constants in constant table by number of references in code
twisti
parents: 10971
diff changeset
  3327
  predicate(Assembler::is_simm16(n->get_int()));
3177
f467776fc753 5057225: Remove useless I2L conversions
twisti
parents: 2872
diff changeset
  3328
  match(ConI);
f467776fc753 5057225: Remove useless I2L conversions
twisti
parents: 2872
diff changeset
  3329
  op_cost(0);
f467776fc753 5057225: Remove useless I2L conversions
twisti
parents: 2872
diff changeset
  3330
  format %{ %}
f467776fc753 5057225: Remove useless I2L conversions
twisti
parents: 2872
diff changeset
  3331
  interface(CONST_INTER);
f467776fc753 5057225: Remove useless I2L conversions
twisti
parents: 2872
diff changeset
  3332
%}
f467776fc753 5057225: Remove useless I2L conversions
twisti
parents: 2872
diff changeset
  3333
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3334
// Unsigned (positive) Integer Immediate: 13-bit
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3335
operand immU13() %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3336
  predicate((0 <= n->get_int()) && Assembler::is_simm13(n->get_int()));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3337
  match(ConI);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3338
  op_cost(0);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3339
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3340
  format %{ %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3341
  interface(CONST_INTER);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3342
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3343
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3344
// Integer Immediate: 6-bit
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3345
operand immU6() %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3346
  predicate(n->get_int() >= 0 && n->get_int() <= 63);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3347
  match(ConI);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3348
  op_cost(0);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3349
  format %{ %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3350
  interface(CONST_INTER);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3351
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3352
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3353
// Integer Immediate: 11-bit
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3354
operand immI11() %{
11190
d561d41f241a 7003454: order constants in constant table by number of references in code
twisti
parents: 10971
diff changeset
  3355
  predicate(Assembler::is_simm11(n->get_int()));
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3356
  match(ConI);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3357
  op_cost(0);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3358
  format %{ %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3359
  interface(CONST_INTER);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3360
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3361
10264
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  3362
// Integer Immediate: 5-bit
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  3363
operand immI5() %{
11190
d561d41f241a 7003454: order constants in constant table by number of references in code
twisti
parents: 10971
diff changeset
  3364
  predicate(Assembler::is_simm5(n->get_int()));
10264
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  3365
  match(ConI);
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  3366
  op_cost(0);
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  3367
  format %{ %}
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  3368
  interface(CONST_INTER);
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  3369
%}
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  3370
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3371
// Integer Immediate: 0-bit
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3372
operand immI0() %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3373
  predicate(n->get_int() == 0);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3374
  match(ConI);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3375
  op_cost(0);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3376
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3377
  format %{ %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3378
  interface(CONST_INTER);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3379
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3380
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3381
// Integer Immediate: the value 10
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3382
operand immI10() %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3383
  predicate(n->get_int() == 10);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3384
  match(ConI);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3385
  op_cost(0);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3386
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3387
  format %{ %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3388
  interface(CONST_INTER);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3389
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3390
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3391
// Integer Immediate: the values 0-31
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3392
operand immU5() %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3393
  predicate(n->get_int() >= 0 && n->get_int() <= 31);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3394
  match(ConI);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3395
  op_cost(0);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3396
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3397
  format %{ %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3398
  interface(CONST_INTER);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3399
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3400
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3401
// Integer Immediate: the values 1-31
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3402
operand immI_1_31() %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3403
  predicate(n->get_int() >= 1 && n->get_int() <= 31);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3404
  match(ConI);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3405
  op_cost(0);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3406
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3407
  format %{ %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3408
  interface(CONST_INTER);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3409
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3410
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3411
// Integer Immediate: the values 32-63
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3412
operand immI_32_63() %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3413
  predicate(n->get_int() >= 32 && n->get_int() <= 63);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3414
  match(ConI);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3415
  op_cost(0);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3416
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3417
  format %{ %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3418
  interface(CONST_INTER);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3419
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3420
2872
93eb5ac6cfb0 6814842: Load shortening optimizations
twisti
parents: 2862
diff changeset
  3421
// Immediates for special shifts (sign extend)
93eb5ac6cfb0 6814842: Load shortening optimizations
twisti
parents: 2862
diff changeset
  3422
93eb5ac6cfb0 6814842: Load shortening optimizations
twisti
parents: 2862
diff changeset
  3423
// Integer Immediate: the value 16
93eb5ac6cfb0 6814842: Load shortening optimizations
twisti
parents: 2862
diff changeset
  3424
operand immI_16() %{
93eb5ac6cfb0 6814842: Load shortening optimizations
twisti
parents: 2862
diff changeset
  3425
  predicate(n->get_int() == 16);
93eb5ac6cfb0 6814842: Load shortening optimizations
twisti
parents: 2862
diff changeset
  3426
  match(ConI);
93eb5ac6cfb0 6814842: Load shortening optimizations
twisti
parents: 2862
diff changeset
  3427
  op_cost(0);
93eb5ac6cfb0 6814842: Load shortening optimizations
twisti
parents: 2862
diff changeset
  3428
93eb5ac6cfb0 6814842: Load shortening optimizations
twisti
parents: 2862
diff changeset
  3429
  format %{ %}
93eb5ac6cfb0 6814842: Load shortening optimizations
twisti
parents: 2862
diff changeset
  3430
  interface(CONST_INTER);
93eb5ac6cfb0 6814842: Load shortening optimizations
twisti
parents: 2862
diff changeset
  3431
%}
93eb5ac6cfb0 6814842: Load shortening optimizations
twisti
parents: 2862
diff changeset
  3432
93eb5ac6cfb0 6814842: Load shortening optimizations
twisti
parents: 2862
diff changeset
  3433
// Integer Immediate: the value 24
93eb5ac6cfb0 6814842: Load shortening optimizations
twisti
parents: 2862
diff changeset
  3434
operand immI_24() %{
93eb5ac6cfb0 6814842: Load shortening optimizations
twisti
parents: 2862
diff changeset
  3435
  predicate(n->get_int() == 24);
93eb5ac6cfb0 6814842: Load shortening optimizations
twisti
parents: 2862
diff changeset
  3436
  match(ConI);
93eb5ac6cfb0 6814842: Load shortening optimizations
twisti
parents: 2862
diff changeset
  3437
  op_cost(0);
93eb5ac6cfb0 6814842: Load shortening optimizations
twisti
parents: 2862
diff changeset
  3438
93eb5ac6cfb0 6814842: Load shortening optimizations
twisti
parents: 2862
diff changeset
  3439
  format %{ %}
93eb5ac6cfb0 6814842: Load shortening optimizations
twisti
parents: 2862
diff changeset
  3440
  interface(CONST_INTER);
93eb5ac6cfb0 6814842: Load shortening optimizations
twisti
parents: 2862
diff changeset
  3441
%}
93eb5ac6cfb0 6814842: Load shortening optimizations
twisti
parents: 2862
diff changeset
  3442
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3443
// Integer Immediate: the value 255
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3444
operand immI_255() %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3445
  predicate( n->get_int() == 255 );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3446
  match(ConI);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3447
  op_cost(0);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3448
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3449
  format %{ %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3450
  interface(CONST_INTER);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3451
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3452
2872
93eb5ac6cfb0 6814842: Load shortening optimizations
twisti
parents: 2862
diff changeset
  3453
// Integer Immediate: the value 65535
93eb5ac6cfb0 6814842: Load shortening optimizations
twisti
parents: 2862
diff changeset
  3454
operand immI_65535() %{
93eb5ac6cfb0 6814842: Load shortening optimizations
twisti
parents: 2862
diff changeset
  3455
  predicate(n->get_int() == 65535);
93eb5ac6cfb0 6814842: Load shortening optimizations
twisti
parents: 2862
diff changeset
  3456
  match(ConI);
93eb5ac6cfb0 6814842: Load shortening optimizations
twisti
parents: 2862
diff changeset
  3457
  op_cost(0);
93eb5ac6cfb0 6814842: Load shortening optimizations
twisti
parents: 2862
diff changeset
  3458
93eb5ac6cfb0 6814842: Load shortening optimizations
twisti
parents: 2862
diff changeset
  3459
  format %{ %}
93eb5ac6cfb0 6814842: Load shortening optimizations
twisti
parents: 2862
diff changeset
  3460
  interface(CONST_INTER);
93eb5ac6cfb0 6814842: Load shortening optimizations
twisti
parents: 2862
diff changeset
  3461
%}
93eb5ac6cfb0 6814842: Load shortening optimizations
twisti
parents: 2862
diff changeset
  3462
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3463
// Long Immediate: the value FF
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3464
operand immL_FF() %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3465
  predicate( n->get_long() == 0xFFL );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3466
  match(ConL);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3467
  op_cost(0);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3468
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3469
  format %{ %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3470
  interface(CONST_INTER);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3471
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3472
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3473
// Long Immediate: the value FFFF
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3474
operand immL_FFFF() %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3475
  predicate( n->get_long() == 0xFFFFL );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3476
  match(ConL);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3477
  op_cost(0);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3478
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3479
  format %{ %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3480
  interface(CONST_INTER);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3481
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3482
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3483
// Pointer Immediate: 32 or 64-bit
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3484
operand immP() %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3485
  match(ConP);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3486
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3487
  op_cost(5);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3488
  // formats are generated automatically for constants and base registers
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3489
  format %{ %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3490
  interface(CONST_INTER);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3491
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3492
7700
3252c02e23b8 7006044: materialize cheap non-oop pointers on 64-bit SPARC
twisti
parents: 7437
diff changeset
  3493
#ifdef _LP64
3252c02e23b8 7006044: materialize cheap non-oop pointers on 64-bit SPARC
twisti
parents: 7437
diff changeset
  3494
// Pointer Immediate: 64-bit
7433
b418028612ad 6961690: load oops from constant table on SPARC
twisti
parents: 7116
diff changeset
  3495
operand immP_set() %{
7704
cc9d3ed42704 7006505: Use kstat info to identify SPARC processor
kvn
parents: 7700
diff changeset
  3496
  predicate(!VM_Version::is_niagara_plus());
7433
b418028612ad 6961690: load oops from constant table on SPARC
twisti
parents: 7116
diff changeset
  3497
  match(ConP);
b418028612ad 6961690: load oops from constant table on SPARC
twisti
parents: 7116
diff changeset
  3498
b418028612ad 6961690: load oops from constant table on SPARC
twisti
parents: 7116
diff changeset
  3499
  op_cost(5);
b418028612ad 6961690: load oops from constant table on SPARC
twisti
parents: 7116
diff changeset
  3500
  // formats are generated automatically for constants and base registers
b418028612ad 6961690: load oops from constant table on SPARC
twisti
parents: 7116
diff changeset
  3501
  format %{ %}
b418028612ad 6961690: load oops from constant table on SPARC
twisti
parents: 7116
diff changeset
  3502
  interface(CONST_INTER);
b418028612ad 6961690: load oops from constant table on SPARC
twisti
parents: 7116
diff changeset
  3503
%}
b418028612ad 6961690: load oops from constant table on SPARC
twisti
parents: 7116
diff changeset
  3504
7700
3252c02e23b8 7006044: materialize cheap non-oop pointers on 64-bit SPARC
twisti
parents: 7437
diff changeset
  3505
// Pointer Immediate: 64-bit
7433
b418028612ad 6961690: load oops from constant table on SPARC
twisti
parents: 7116
diff changeset
  3506
// From Niagara2 processors on a load should be better than materializing.
b418028612ad 6961690: load oops from constant table on SPARC
twisti
parents: 7116
diff changeset
  3507
operand immP_load() %{
7704
cc9d3ed42704 7006505: Use kstat info to identify SPARC processor
kvn
parents: 7700
diff changeset
  3508
  predicate(VM_Version::is_niagara_plus() && (n->bottom_type()->isa_oop_ptr() || (MacroAssembler::insts_for_set(n->get_ptr()) > 3)));
7433
b418028612ad 6961690: load oops from constant table on SPARC
twisti
parents: 7116
diff changeset
  3509
  match(ConP);
b418028612ad 6961690: load oops from constant table on SPARC
twisti
parents: 7116
diff changeset
  3510
b418028612ad 6961690: load oops from constant table on SPARC
twisti
parents: 7116
diff changeset
  3511
  op_cost(5);
b418028612ad 6961690: load oops from constant table on SPARC
twisti
parents: 7116
diff changeset
  3512
  // formats are generated automatically for constants and base registers
b418028612ad 6961690: load oops from constant table on SPARC
twisti
parents: 7116
diff changeset
  3513
  format %{ %}
b418028612ad 6961690: load oops from constant table on SPARC
twisti
parents: 7116
diff changeset
  3514
  interface(CONST_INTER);
b418028612ad 6961690: load oops from constant table on SPARC
twisti
parents: 7116
diff changeset
  3515
%}
b418028612ad 6961690: load oops from constant table on SPARC
twisti
parents: 7116
diff changeset
  3516
7700
3252c02e23b8 7006044: materialize cheap non-oop pointers on 64-bit SPARC
twisti
parents: 7437
diff changeset
  3517
// Pointer Immediate: 64-bit
3252c02e23b8 7006044: materialize cheap non-oop pointers on 64-bit SPARC
twisti
parents: 7437
diff changeset
  3518
operand immP_no_oop_cheap() %{
7704
cc9d3ed42704 7006505: Use kstat info to identify SPARC processor
kvn
parents: 7700
diff changeset
  3519
  predicate(VM_Version::is_niagara_plus() && !n->bottom_type()->isa_oop_ptr() && (MacroAssembler::insts_for_set(n->get_ptr()) <= 3));
7700
3252c02e23b8 7006044: materialize cheap non-oop pointers on 64-bit SPARC
twisti
parents: 7437
diff changeset
  3520
  match(ConP);
3252c02e23b8 7006044: materialize cheap non-oop pointers on 64-bit SPARC
twisti
parents: 7437
diff changeset
  3521
3252c02e23b8 7006044: materialize cheap non-oop pointers on 64-bit SPARC
twisti
parents: 7437
diff changeset
  3522
  op_cost(5);
3252c02e23b8 7006044: materialize cheap non-oop pointers on 64-bit SPARC
twisti
parents: 7437
diff changeset
  3523
  // formats are generated automatically for constants and base registers
3252c02e23b8 7006044: materialize cheap non-oop pointers on 64-bit SPARC
twisti
parents: 7437
diff changeset
  3524
  format %{ %}
3252c02e23b8 7006044: materialize cheap non-oop pointers on 64-bit SPARC
twisti
parents: 7437
diff changeset
  3525
  interface(CONST_INTER);
3252c02e23b8 7006044: materialize cheap non-oop pointers on 64-bit SPARC
twisti
parents: 7437
diff changeset
  3526
%}
3252c02e23b8 7006044: materialize cheap non-oop pointers on 64-bit SPARC
twisti
parents: 7437
diff changeset
  3527
#endif
3252c02e23b8 7006044: materialize cheap non-oop pointers on 64-bit SPARC
twisti
parents: 7437
diff changeset
  3528
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3529
operand immP13() %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3530
  predicate((-4096 < n->get_ptr()) && (n->get_ptr() <= 4095));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3531
  match(ConP);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3532
  op_cost(0);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3533
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3534
  format %{ %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3535
  interface(CONST_INTER);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3536
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3537
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3538
operand immP0() %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3539
  predicate(n->get_ptr() == 0);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3540
  match(ConP);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3541
  op_cost(0);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3542
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3543
  format %{ %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3544
  interface(CONST_INTER);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3545
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3546
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3547
operand immP_poll() %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3548
  predicate(n->get_ptr() != 0 && n->get_ptr() == (intptr_t)os::get_polling_page());
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3549
  match(ConP);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3550
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3551
  // formats are generated automatically for constants and base registers
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3552
  format %{ %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3553
  interface(CONST_INTER);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3554
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3555
360
21d113ecbf6a 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 254
diff changeset
  3556
// Pointer Immediate
21d113ecbf6a 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 254
diff changeset
  3557
operand immN()
21d113ecbf6a 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 254
diff changeset
  3558
%{
21d113ecbf6a 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 254
diff changeset
  3559
  match(ConN);
21d113ecbf6a 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 254
diff changeset
  3560
21d113ecbf6a 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 254
diff changeset
  3561
  op_cost(10);
21d113ecbf6a 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 254
diff changeset
  3562
  format %{ %}
21d113ecbf6a 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 254
diff changeset
  3563
  interface(CONST_INTER);
21d113ecbf6a 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 254
diff changeset
  3564
%}
21d113ecbf6a 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 254
diff changeset
  3565
13969
d2a189b83b87 7054512: Compress class pointers after perm gen removal
roland
parents: 13930
diff changeset
  3566
operand immNKlass()
d2a189b83b87 7054512: Compress class pointers after perm gen removal
roland
parents: 13930
diff changeset
  3567
%{
d2a189b83b87 7054512: Compress class pointers after perm gen removal
roland
parents: 13930
diff changeset
  3568
  match(ConNKlass);
d2a189b83b87 7054512: Compress class pointers after perm gen removal
roland
parents: 13930
diff changeset
  3569
d2a189b83b87 7054512: Compress class pointers after perm gen removal
roland
parents: 13930
diff changeset
  3570
  op_cost(10);
d2a189b83b87 7054512: Compress class pointers after perm gen removal
roland
parents: 13930
diff changeset
  3571
  format %{ %}
d2a189b83b87 7054512: Compress class pointers after perm gen removal
roland
parents: 13930
diff changeset
  3572
  interface(CONST_INTER);
d2a189b83b87 7054512: Compress class pointers after perm gen removal
roland
parents: 13930
diff changeset
  3573
%}
d2a189b83b87 7054512: Compress class pointers after perm gen removal
roland
parents: 13930
diff changeset
  3574
360
21d113ecbf6a 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 254
diff changeset
  3575
// NULL Pointer Immediate
21d113ecbf6a 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 254
diff changeset
  3576
operand immN0()
21d113ecbf6a 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 254
diff changeset
  3577
%{
21d113ecbf6a 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 254
diff changeset
  3578
  predicate(n->get_narrowcon() == 0);
21d113ecbf6a 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 254
diff changeset
  3579
  match(ConN);
21d113ecbf6a 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 254
diff changeset
  3580
21d113ecbf6a 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 254
diff changeset
  3581
  op_cost(0);
21d113ecbf6a 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 254
diff changeset
  3582
  format %{ %}
21d113ecbf6a 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 254
diff changeset
  3583
  interface(CONST_INTER);
21d113ecbf6a 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 254
diff changeset
  3584
%}
21d113ecbf6a 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 254
diff changeset
  3585
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3586
operand immL() %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3587
  match(ConL);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3588
  op_cost(40);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3589
  // formats are generated automatically for constants and base registers
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3590
  format %{ %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3591
  interface(CONST_INTER);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3592
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3593
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3594
operand immL0() %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3595
  predicate(n->get_long() == 0L);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3596
  match(ConL);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3597
  op_cost(0);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3598
  // formats are generated automatically for constants and base registers
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3599
  format %{ %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3600
  interface(CONST_INTER);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3601
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3602
10264
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  3603
// Integer Immediate: 5-bit
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  3604
operand immL5() %{
11190
d561d41f241a 7003454: order constants in constant table by number of references in code
twisti
parents: 10971
diff changeset
  3605
  predicate(n->get_long() == (int)n->get_long() && Assembler::is_simm5((int)n->get_long()));
10264
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  3606
  match(ConL);
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  3607
  op_cost(0);
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  3608
  format %{ %}
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  3609
  interface(CONST_INTER);
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  3610
%}
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  3611
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3612
// Long Immediate: 13-bit
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3613
operand immL13() %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3614
  predicate((-4096L < n->get_long()) && (n->get_long() <= 4095L));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3615
  match(ConL);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3616
  op_cost(0);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3617
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3618
  format %{ %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3619
  interface(CONST_INTER);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3620
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3621
2872
93eb5ac6cfb0 6814842: Load shortening optimizations
twisti
parents: 2862
diff changeset
  3622
// Long Immediate: 13-bit minus 7
93eb5ac6cfb0 6814842: Load shortening optimizations
twisti
parents: 2862
diff changeset
  3623
operand immL13m7() %{
93eb5ac6cfb0 6814842: Load shortening optimizations
twisti
parents: 2862
diff changeset
  3624
  predicate((-4096L < n->get_long()) && ((n->get_long() + 7L) <= 4095L));
93eb5ac6cfb0 6814842: Load shortening optimizations
twisti
parents: 2862
diff changeset
  3625
  match(ConL);
93eb5ac6cfb0 6814842: Load shortening optimizations
twisti
parents: 2862
diff changeset
  3626
  op_cost(0);
93eb5ac6cfb0 6814842: Load shortening optimizations
twisti
parents: 2862
diff changeset
  3627
93eb5ac6cfb0 6814842: Load shortening optimizations
twisti
parents: 2862
diff changeset
  3628
  format %{ %}
93eb5ac6cfb0 6814842: Load shortening optimizations
twisti
parents: 2862
diff changeset
  3629
  interface(CONST_INTER);
93eb5ac6cfb0 6814842: Load shortening optimizations
twisti
parents: 2862
diff changeset
  3630
%}
93eb5ac6cfb0 6814842: Load shortening optimizations
twisti
parents: 2862
diff changeset
  3631
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3632
// Long Immediate: low 32-bit mask
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3633
operand immL_32bits() %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3634
  predicate(n->get_long() == 0xFFFFFFFFL);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3635
  match(ConL);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3636
  op_cost(0);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3637
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3638
  format %{ %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3639
  interface(CONST_INTER);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3640
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3641
7433
b418028612ad 6961690: load oops from constant table on SPARC
twisti
parents: 7116
diff changeset
  3642
// Long Immediate: cheap (materialize in <= 3 instructions)
b418028612ad 6961690: load oops from constant table on SPARC
twisti
parents: 7116
diff changeset
  3643
operand immL_cheap() %{
7704
cc9d3ed42704 7006505: Use kstat info to identify SPARC processor
kvn
parents: 7700
diff changeset
  3644
  predicate(!VM_Version::is_niagara_plus() || MacroAssembler::insts_for_set64(n->get_long()) <= 3);
7433
b418028612ad 6961690: load oops from constant table on SPARC
twisti
parents: 7116
diff changeset
  3645
  match(ConL);
b418028612ad 6961690: load oops from constant table on SPARC
twisti
parents: 7116
diff changeset
  3646
  op_cost(0);
b418028612ad 6961690: load oops from constant table on SPARC
twisti
parents: 7116
diff changeset
  3647
b418028612ad 6961690: load oops from constant table on SPARC
twisti
parents: 7116
diff changeset
  3648
  format %{ %}
b418028612ad 6961690: load oops from constant table on SPARC
twisti
parents: 7116
diff changeset
  3649
  interface(CONST_INTER);
b418028612ad 6961690: load oops from constant table on SPARC
twisti
parents: 7116
diff changeset
  3650
%}
b418028612ad 6961690: load oops from constant table on SPARC
twisti
parents: 7116
diff changeset
  3651
b418028612ad 6961690: load oops from constant table on SPARC
twisti
parents: 7116
diff changeset
  3652
// Long Immediate: expensive (materialize in > 3 instructions)
b418028612ad 6961690: load oops from constant table on SPARC
twisti
parents: 7116
diff changeset
  3653
operand immL_expensive() %{
7704
cc9d3ed42704 7006505: Use kstat info to identify SPARC processor
kvn
parents: 7700
diff changeset
  3654
  predicate(VM_Version::is_niagara_plus() && MacroAssembler::insts_for_set64(n->get_long()) > 3);
7433
b418028612ad 6961690: load oops from constant table on SPARC
twisti
parents: 7116
diff changeset
  3655
  match(ConL);
b418028612ad 6961690: load oops from constant table on SPARC
twisti
parents: 7116
diff changeset
  3656
  op_cost(0);
b418028612ad 6961690: load oops from constant table on SPARC
twisti
parents: 7116
diff changeset
  3657
b418028612ad 6961690: load oops from constant table on SPARC
twisti
parents: 7116
diff changeset
  3658
  format %{ %}
b418028612ad 6961690: load oops from constant table on SPARC
twisti
parents: 7116
diff changeset
  3659
  interface(CONST_INTER);
b418028612ad 6961690: load oops from constant table on SPARC
twisti
parents: 7116
diff changeset
  3660
%}
b418028612ad 6961690: load oops from constant table on SPARC
twisti
parents: 7116
diff changeset
  3661
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3662
// Double Immediate
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3663
operand immD() %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3664
  match(ConD);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3665
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3666
  op_cost(40);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3667
  format %{ %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3668
  interface(CONST_INTER);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3669
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3670
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3671
operand immD0() %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3672
#ifdef _LP64
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3673
  // on 64-bit architectures this comparision is faster
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3674
  predicate(jlong_cast(n->getd()) == 0);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3675
#else
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3676
  predicate((n->getd() == 0) && (fpclass(n->getd()) == FP_PZERO));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3677
#endif
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3678
  match(ConD);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3679
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3680
  op_cost(0);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3681
  format %{ %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3682
  interface(CONST_INTER);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3683
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3684
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3685
// Float Immediate
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3686
operand immF() %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3687
  match(ConF);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3688
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3689
  op_cost(20);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3690
  format %{ %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3691
  interface(CONST_INTER);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3692
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3693
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3694
// Float Immediate: 0
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3695
operand immF0() %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3696
  predicate((n->getf() == 0) && (fpclass(n->getf()) == FP_PZERO));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3697
  match(ConF);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3698
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3699
  op_cost(0);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3700
  format %{ %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3701
  interface(CONST_INTER);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3702
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3703
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3704
// Integer Register Operands
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3705
// Integer Register
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3706
operand iRegI() %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3707
  constraint(ALLOC_IN_RC(int_reg));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3708
  match(RegI);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3709
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3710
  match(notemp_iRegI);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3711
  match(g1RegI);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3712
  match(o0RegI);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3713
  match(iRegIsafe);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3714
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3715
  format %{ %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3716
  interface(REG_INTER);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3717
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3718
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3719
operand notemp_iRegI() %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3720
  constraint(ALLOC_IN_RC(notemp_int_reg));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3721
  match(RegI);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3722
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3723
  match(o0RegI);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3724
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3725
  format %{ %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3726
  interface(REG_INTER);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3727
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3728
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3729
operand o0RegI() %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3730
  constraint(ALLOC_IN_RC(o0_regI));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3731
  match(iRegI);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3732
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3733
  format %{ %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3734
  interface(REG_INTER);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3735
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3736
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3737
// Pointer Register
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3738
operand iRegP() %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3739
  constraint(ALLOC_IN_RC(ptr_reg));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3740
  match(RegP);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3741
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3742
  match(lock_ptr_RegP);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3743
  match(g1RegP);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3744
  match(g2RegP);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3745
  match(g3RegP);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3746
  match(g4RegP);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3747
  match(i0RegP);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3748
  match(o0RegP);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3749
  match(o1RegP);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3750
  match(l7RegP);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3751
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3752
  format %{ %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3753
  interface(REG_INTER);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3754
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3755
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3756
operand sp_ptr_RegP() %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3757
  constraint(ALLOC_IN_RC(sp_ptr_reg));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3758
  match(RegP);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3759
  match(iRegP);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3760
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3761
  format %{ %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3762
  interface(REG_INTER);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3763
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3764
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3765
operand lock_ptr_RegP() %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3766
  constraint(ALLOC_IN_RC(lock_ptr_reg));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3767
  match(RegP);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3768
  match(i0RegP);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3769
  match(o0RegP);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3770
  match(o1RegP);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3771
  match(l7RegP);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3772
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3773
  format %{ %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3774
  interface(REG_INTER);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3775
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3776
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3777
operand g1RegP() %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3778
  constraint(ALLOC_IN_RC(g1_regP));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3779
  match(iRegP);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3780
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3781
  format %{ %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3782
  interface(REG_INTER);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3783
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3784
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3785
operand g2RegP() %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3786
  constraint(ALLOC_IN_RC(g2_regP));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3787
  match(iRegP);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3788
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3789
  format %{ %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3790
  interface(REG_INTER);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3791
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3792
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3793
operand g3RegP() %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3794
  constraint(ALLOC_IN_RC(g3_regP));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3795
  match(iRegP);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3796
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3797
  format %{ %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3798
  interface(REG_INTER);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3799
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3800
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3801
operand g1RegI() %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3802
  constraint(ALLOC_IN_RC(g1_regI));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3803
  match(iRegI);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3804
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3805
  format %{ %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3806
  interface(REG_INTER);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3807
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3808
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3809
operand g3RegI() %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3810
  constraint(ALLOC_IN_RC(g3_regI));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3811
  match(iRegI);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3812
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3813
  format %{ %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3814
  interface(REG_INTER);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3815
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3816
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3817
operand g4RegI() %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3818
  constraint(ALLOC_IN_RC(g4_regI));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3819
  match(iRegI);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3820
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3821
  format %{ %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3822
  interface(REG_INTER);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3823
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3824
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3825
operand g4RegP() %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3826
  constraint(ALLOC_IN_RC(g4_regP));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3827
  match(iRegP);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3828
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3829
  format %{ %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3830
  interface(REG_INTER);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3831
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3832
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3833
operand i0RegP() %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3834
  constraint(ALLOC_IN_RC(i0_regP));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3835
  match(iRegP);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3836
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3837
  format %{ %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3838
  interface(REG_INTER);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3839
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3840
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3841
operand o0RegP() %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3842
  constraint(ALLOC_IN_RC(o0_regP));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3843
  match(iRegP);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3844
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3845
  format %{ %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3846
  interface(REG_INTER);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3847
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3848
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3849
operand o1RegP() %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3850
  constraint(ALLOC_IN_RC(o1_regP));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3851
  match(iRegP);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3852
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3853
  format %{ %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3854
  interface(REG_INTER);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3855
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3856
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3857
operand o2RegP() %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3858
  constraint(ALLOC_IN_RC(o2_regP));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3859
  match(iRegP);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3860
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3861
  format %{ %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3862
  interface(REG_INTER);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3863
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3864
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3865
operand o7RegP() %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3866
  constraint(ALLOC_IN_RC(o7_regP));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3867
  match(iRegP);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3868
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3869
  format %{ %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3870
  interface(REG_INTER);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3871
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3872
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3873
operand l7RegP() %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3874
  constraint(ALLOC_IN_RC(l7_regP));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3875
  match(iRegP);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3876
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3877
  format %{ %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3878
  interface(REG_INTER);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3879
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3880
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3881
operand o7RegI() %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3882
  constraint(ALLOC_IN_RC(o7_regI));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3883
  match(iRegI);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3884
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3885
  format %{ %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3886
  interface(REG_INTER);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3887
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3888
360
21d113ecbf6a 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 254
diff changeset
  3889
operand iRegN() %{
21d113ecbf6a 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 254
diff changeset
  3890
  constraint(ALLOC_IN_RC(int_reg));
21d113ecbf6a 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 254
diff changeset
  3891
  match(RegN);
21d113ecbf6a 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 254
diff changeset
  3892
21d113ecbf6a 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 254
diff changeset
  3893
  format %{ %}
21d113ecbf6a 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 254
diff changeset
  3894
  interface(REG_INTER);
21d113ecbf6a 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 254
diff changeset
  3895
%}
21d113ecbf6a 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 254
diff changeset
  3896
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3897
// Long Register
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3898
operand iRegL() %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3899
  constraint(ALLOC_IN_RC(long_reg));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3900
  match(RegL);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3901
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3902
  format %{ %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3903
  interface(REG_INTER);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3904
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3905
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3906
operand o2RegL() %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3907
  constraint(ALLOC_IN_RC(o2_regL));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3908
  match(iRegL);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3909
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3910
  format %{ %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3911
  interface(REG_INTER);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3912
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3913
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3914
operand o7RegL() %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3915
  constraint(ALLOC_IN_RC(o7_regL));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3916
  match(iRegL);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3917
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3918
  format %{ %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3919
  interface(REG_INTER);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3920
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3921
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3922
operand g1RegL() %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3923
  constraint(ALLOC_IN_RC(g1_regL));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3924
  match(iRegL);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3925
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3926
  format %{ %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3927
  interface(REG_INTER);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3928
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3929
1500
bea9a90f3e8f 6462850: generate biased locking code in C2 ideal graph
kvn
parents: 1495
diff changeset
  3930
operand g3RegL() %{
bea9a90f3e8f 6462850: generate biased locking code in C2 ideal graph
kvn
parents: 1495
diff changeset
  3931
  constraint(ALLOC_IN_RC(g3_regL));
bea9a90f3e8f 6462850: generate biased locking code in C2 ideal graph
kvn
parents: 1495
diff changeset
  3932
  match(iRegL);
bea9a90f3e8f 6462850: generate biased locking code in C2 ideal graph
kvn
parents: 1495
diff changeset
  3933
bea9a90f3e8f 6462850: generate biased locking code in C2 ideal graph
kvn
parents: 1495
diff changeset
  3934
  format %{ %}
bea9a90f3e8f 6462850: generate biased locking code in C2 ideal graph
kvn
parents: 1495
diff changeset
  3935
  interface(REG_INTER);
bea9a90f3e8f 6462850: generate biased locking code in C2 ideal graph
kvn
parents: 1495
diff changeset
  3936
%}
bea9a90f3e8f 6462850: generate biased locking code in C2 ideal graph
kvn
parents: 1495
diff changeset
  3937
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3938
// Int Register safe
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3939
// This is 64bit safe
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3940
operand iRegIsafe() %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3941
  constraint(ALLOC_IN_RC(long_reg));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3942
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3943
  match(iRegI);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3944
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3945
  format %{ %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3946
  interface(REG_INTER);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3947
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3948
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3949
// Condition Code Flag Register
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3950
operand flagsReg() %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3951
  constraint(ALLOC_IN_RC(int_flags));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3952
  match(RegFlags);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3953
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3954
  format %{ "ccr" %} // both ICC and XCC
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3955
  interface(REG_INTER);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3956
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3957
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3958
// Condition Code Register, unsigned comparisons.
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3959
operand flagsRegU() %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3960
  constraint(ALLOC_IN_RC(int_flags));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3961
  match(RegFlags);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3962
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3963
  format %{ "icc_U" %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3964
  interface(REG_INTER);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3965
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3966
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3967
// Condition Code Register, pointer comparisons.
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3968
operand flagsRegP() %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3969
  constraint(ALLOC_IN_RC(int_flags));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3970
  match(RegFlags);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3971
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3972
#ifdef _LP64
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3973
  format %{ "xcc_P" %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3974
#else
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3975
  format %{ "icc_P" %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3976
#endif
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3977
  interface(REG_INTER);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3978
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3979
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3980
// Condition Code Register, long comparisons.
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3981
operand flagsRegL() %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3982
  constraint(ALLOC_IN_RC(int_flags));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3983
  match(RegFlags);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3984
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3985
  format %{ "xcc_L" %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3986
  interface(REG_INTER);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3987
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3988
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3989
// Condition Code Register, floating comparisons, unordered same as "less".
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3990
operand flagsRegF() %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3991
  constraint(ALLOC_IN_RC(float_flags));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3992
  match(RegFlags);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3993
  match(flagsRegF0);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3994
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3995
  format %{ %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3996
  interface(REG_INTER);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3997
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3998
489c9b5090e2 Initial load
duke
parents:
diff changeset
  3999
operand flagsRegF0() %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4000
  constraint(ALLOC_IN_RC(float_flag0));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4001
  match(RegFlags);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4002
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4003
  format %{ %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4004
  interface(REG_INTER);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4005
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4006
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4007
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4008
// Condition Code Flag Register used by long compare
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4009
operand flagsReg_long_LTGE() %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4010
  constraint(ALLOC_IN_RC(int_flags));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4011
  match(RegFlags);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4012
  format %{ "icc_LTGE" %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4013
  interface(REG_INTER);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4014
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4015
operand flagsReg_long_EQNE() %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4016
  constraint(ALLOC_IN_RC(int_flags));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4017
  match(RegFlags);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4018
  format %{ "icc_EQNE" %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4019
  interface(REG_INTER);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4020
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4021
operand flagsReg_long_LEGT() %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4022
  constraint(ALLOC_IN_RC(int_flags));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4023
  match(RegFlags);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4024
  format %{ "icc_LEGT" %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4025
  interface(REG_INTER);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4026
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4027
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4028
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4029
operand regD() %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4030
  constraint(ALLOC_IN_RC(dflt_reg));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4031
  match(RegD);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4032
2015
580165b3f277 6790182: matcher.cpp:1375: assert(false,"bad AD file")
kvn
parents: 1500
diff changeset
  4033
  match(regD_low);
580165b3f277 6790182: matcher.cpp:1375: assert(false,"bad AD file")
kvn
parents: 1500
diff changeset
  4034
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4035
  format %{ %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4036
  interface(REG_INTER);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4037
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4038
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4039
operand regF() %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4040
  constraint(ALLOC_IN_RC(sflt_reg));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4041
  match(RegF);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4042
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4043
  format %{ %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4044
  interface(REG_INTER);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4045
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4046
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4047
operand regD_low() %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4048
  constraint(ALLOC_IN_RC(dflt_low_reg));
2015
580165b3f277 6790182: matcher.cpp:1375: assert(false,"bad AD file")
kvn
parents: 1500
diff changeset
  4049
  match(regD);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4050
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4051
  format %{ %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4052
  interface(REG_INTER);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4053
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4054
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4055
// Special Registers
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4056
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4057
// Method Register
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4058
operand inline_cache_regP(iRegP reg) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4059
  constraint(ALLOC_IN_RC(g5_regP)); // G5=inline_cache_reg but uses 2 bits instead of 1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4060
  match(reg);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4061
  format %{ %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4062
  interface(REG_INTER);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4063
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4064
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4065
operand interpreter_method_oop_regP(iRegP reg) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4066
  constraint(ALLOC_IN_RC(g5_regP)); // G5=interpreter_method_oop_reg but uses 2 bits instead of 1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4067
  match(reg);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4068
  format %{ %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4069
  interface(REG_INTER);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4070
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4071
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4072
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4073
//----------Complex Operands---------------------------------------------------
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4074
// Indirect Memory Reference
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4075
operand indirect(sp_ptr_RegP reg) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4076
  constraint(ALLOC_IN_RC(sp_ptr_reg));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4077
  match(reg);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4078
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4079
  op_cost(100);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4080
  format %{ "[$reg]" %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4081
  interface(MEMORY_INTER) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4082
    base($reg);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4083
    index(0x0);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4084
    scale(0x0);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4085
    disp(0x0);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4086
  %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4087
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4088
2872
93eb5ac6cfb0 6814842: Load shortening optimizations
twisti
parents: 2862
diff changeset
  4089
// Indirect with simm13 Offset
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4090
operand indOffset13(sp_ptr_RegP reg, immX13 offset) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4091
  constraint(ALLOC_IN_RC(sp_ptr_reg));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4092
  match(AddP reg offset);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4093
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4094
  op_cost(100);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4095
  format %{ "[$reg + $offset]" %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4096
  interface(MEMORY_INTER) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4097
    base($reg);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4098
    index(0x0);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4099
    scale(0x0);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4100
    disp($offset);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4101
  %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4102
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4103
2872
93eb5ac6cfb0 6814842: Load shortening optimizations
twisti
parents: 2862
diff changeset
  4104
// Indirect with simm13 Offset minus 7
93eb5ac6cfb0 6814842: Load shortening optimizations
twisti
parents: 2862
diff changeset
  4105
operand indOffset13m7(sp_ptr_RegP reg, immX13m7 offset) %{
93eb5ac6cfb0 6814842: Load shortening optimizations
twisti
parents: 2862
diff changeset
  4106
  constraint(ALLOC_IN_RC(sp_ptr_reg));
93eb5ac6cfb0 6814842: Load shortening optimizations
twisti
parents: 2862
diff changeset
  4107
  match(AddP reg offset);
93eb5ac6cfb0 6814842: Load shortening optimizations
twisti
parents: 2862
diff changeset
  4108
93eb5ac6cfb0 6814842: Load shortening optimizations
twisti
parents: 2862
diff changeset
  4109
  op_cost(100);
93eb5ac6cfb0 6814842: Load shortening optimizations
twisti
parents: 2862
diff changeset
  4110
  format %{ "[$reg + $offset]" %}
93eb5ac6cfb0 6814842: Load shortening optimizations
twisti
parents: 2862
diff changeset
  4111
  interface(MEMORY_INTER) %{
93eb5ac6cfb0 6814842: Load shortening optimizations
twisti
parents: 2862
diff changeset
  4112
    base($reg);
93eb5ac6cfb0 6814842: Load shortening optimizations
twisti
parents: 2862
diff changeset
  4113
    index(0x0);
93eb5ac6cfb0 6814842: Load shortening optimizations
twisti
parents: 2862
diff changeset
  4114
    scale(0x0);
93eb5ac6cfb0 6814842: Load shortening optimizations
twisti
parents: 2862
diff changeset
  4115
    disp($offset);
93eb5ac6cfb0 6814842: Load shortening optimizations
twisti
parents: 2862
diff changeset
  4116
  %}
93eb5ac6cfb0 6814842: Load shortening optimizations
twisti
parents: 2862
diff changeset
  4117
%}
93eb5ac6cfb0 6814842: Load shortening optimizations
twisti
parents: 2862
diff changeset
  4118
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4119
// Note:  Intel has a swapped version also, like this:
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4120
//operand indOffsetX(iRegI reg, immP offset) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4121
//  constraint(ALLOC_IN_RC(int_reg));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4122
//  match(AddP offset reg);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4123
//
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4124
//  op_cost(100);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4125
//  format %{ "[$reg + $offset]" %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4126
//  interface(MEMORY_INTER) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4127
//    base($reg);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4128
//    index(0x0);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4129
//    scale(0x0);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4130
//    disp($offset);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4131
//  %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4132
//%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4133
//// However, it doesn't make sense for SPARC, since
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4134
// we have no particularly good way to embed oops in
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4135
// single instructions.
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4136
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4137
// Indirect with Register Index
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4138
operand indIndex(iRegP addr, iRegX index) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4139
  constraint(ALLOC_IN_RC(ptr_reg));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4140
  match(AddP addr index);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4141
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4142
  op_cost(100);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4143
  format %{ "[$addr + $index]" %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4144
  interface(MEMORY_INTER) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4145
    base($addr);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4146
    index($index);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4147
    scale(0x0);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4148
    disp(0x0);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4149
  %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4150
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4151
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4152
//----------Special Memory Operands--------------------------------------------
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4153
// Stack Slot Operand - This operand is used for loading and storing temporary
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4154
//                      values on the stack where a match requires a value to
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4155
//                      flow through memory.
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4156
operand stackSlotI(sRegI reg) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4157
  constraint(ALLOC_IN_RC(stack_slots));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4158
  op_cost(100);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4159
  //match(RegI);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4160
  format %{ "[$reg]" %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4161
  interface(MEMORY_INTER) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4162
    base(0xE);   // R_SP
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4163
    index(0x0);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4164
    scale(0x0);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4165
    disp($reg);  // Stack Offset
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4166
  %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4167
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4168
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4169
operand stackSlotP(sRegP reg) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4170
  constraint(ALLOC_IN_RC(stack_slots));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4171
  op_cost(100);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4172
  //match(RegP);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4173
  format %{ "[$reg]" %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4174
  interface(MEMORY_INTER) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4175
    base(0xE);   // R_SP
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4176
    index(0x0);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4177
    scale(0x0);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4178
    disp($reg);  // Stack Offset
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4179
  %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4180
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4181
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4182
operand stackSlotF(sRegF reg) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4183
  constraint(ALLOC_IN_RC(stack_slots));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4184
  op_cost(100);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4185
  //match(RegF);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4186
  format %{ "[$reg]" %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4187
  interface(MEMORY_INTER) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4188
    base(0xE);   // R_SP
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4189
    index(0x0);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4190
    scale(0x0);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4191
    disp($reg);  // Stack Offset
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4192
  %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4193
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4194
operand stackSlotD(sRegD reg) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4195
  constraint(ALLOC_IN_RC(stack_slots));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4196
  op_cost(100);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4197
  //match(RegD);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4198
  format %{ "[$reg]" %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4199
  interface(MEMORY_INTER) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4200
    base(0xE);   // R_SP
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4201
    index(0x0);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4202
    scale(0x0);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4203
    disp($reg);  // Stack Offset
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4204
  %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4205
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4206
operand stackSlotL(sRegL reg) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4207
  constraint(ALLOC_IN_RC(stack_slots));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4208
  op_cost(100);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4209
  //match(RegL);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4210
  format %{ "[$reg]" %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4211
  interface(MEMORY_INTER) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4212
    base(0xE);   // R_SP
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4213
    index(0x0);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4214
    scale(0x0);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4215
    disp($reg);  // Stack Offset
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4216
  %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4217
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4218
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4219
// Operands for expressing Control Flow
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4220
// NOTE:  Label is a predefined operand which should not be redefined in
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4221
//        the AD file.  It is generically handled within the ADLC.
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4222
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4223
//----------Conditional Branch Operands----------------------------------------
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4224
// Comparison Op  - This is the operation of the comparison, and is limited to
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4225
//                  the following set of codes:
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4226
//                  L (<), LE (<=), G (>), GE (>=), E (==), NE (!=)
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4227
//
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4228
// Other attributes of the comparison, such as unsignedness, are specified
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4229
// by the comparison instruction that sets a condition code flags register.
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4230
// That result is represented by a flags operand whose subtype is appropriate
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4231
// to the unsignedness (etc.) of the comparison.
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4232
//
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4233
// Later, the instruction which matches both the Comparison Op (a Bool) and
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4234
// the flags (produced by the Cmp) specifies the coding of the comparison op
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4235
// by matching a specific subtype of Bool operand below, such as cmpOpU.
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4236
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4237
operand cmpOp() %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4238
  match(Bool);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4239
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4240
  format %{ "" %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4241
  interface(COND_INTER) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4242
    equal(0x1);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4243
    not_equal(0x9);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4244
    less(0x3);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4245
    greater_equal(0xB);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4246
    less_equal(0x2);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4247
    greater(0xA);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4248
  %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4249
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4250
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4251
// Comparison Op, unsigned
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4252
operand cmpOpU() %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4253
  match(Bool);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4254
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4255
  format %{ "u" %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4256
  interface(COND_INTER) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4257
    equal(0x1);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4258
    not_equal(0x9);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4259
    less(0x5);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4260
    greater_equal(0xD);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4261
    less_equal(0x4);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4262
    greater(0xC);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4263
  %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4264
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4265
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4266
// Comparison Op, pointer (same as unsigned)
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4267
operand cmpOpP() %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4268
  match(Bool);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4269
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4270
  format %{ "p" %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4271
  interface(COND_INTER) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4272
    equal(0x1);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4273
    not_equal(0x9);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4274
    less(0x5);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4275
    greater_equal(0xD);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4276
    less_equal(0x4);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4277
    greater(0xC);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4278
  %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4279
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4280
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4281
// Comparison Op, branch-register encoding
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4282
operand cmpOp_reg() %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4283
  match(Bool);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4284
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4285
  format %{ "" %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4286
  interface(COND_INTER) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4287
    equal        (0x1);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4288
    not_equal    (0x5);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4289
    less         (0x3);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4290
    greater_equal(0x7);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4291
    less_equal   (0x2);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4292
    greater      (0x6);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4293
  %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4294
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4295
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4296
// Comparison Code, floating, unordered same as less
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4297
operand cmpOpF() %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4298
  match(Bool);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4299
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4300
  format %{ "fl" %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4301
  interface(COND_INTER) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4302
    equal(0x9);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4303
    not_equal(0x1);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4304
    less(0x3);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4305
    greater_equal(0xB);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4306
    less_equal(0xE);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4307
    greater(0x6);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4308
  %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4309
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4310
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4311
// Used by long compare
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4312
operand cmpOp_commute() %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4313
  match(Bool);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4314
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4315
  format %{ "" %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4316
  interface(COND_INTER) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4317
    equal(0x1);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4318
    not_equal(0x9);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4319
    less(0xA);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4320
    greater_equal(0x2);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4321
    less_equal(0xB);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4322
    greater(0x3);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4323
  %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4324
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4325
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4326
//----------OPERAND CLASSES----------------------------------------------------
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4327
// Operand Classes are groups of operands that are used to simplify
2131
98f9cef66a34 6810672: Comment typos
twisti
parents: 2022
diff changeset
  4328
// instruction definitions by not requiring the AD writer to specify separate
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4329
// instructions for every form of operand when the instruction accepts
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4330
// multiple operand types with the same basic encoding and format.  The classic
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4331
// case of this is memory operands.
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4332
opclass memory( indirect, indOffset13, indIndex );
5352
cee8f7acb7bc 6946040: add intrinsic for short and char reverseBytes
never
parents: 5251
diff changeset
  4333
opclass indIndexMemory( indIndex );
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4334
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4335
//----------PIPELINE-----------------------------------------------------------
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4336
pipeline %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4337
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4338
//----------ATTRIBUTES---------------------------------------------------------
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4339
attributes %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4340
  fixed_size_instructions;           // Fixed size instructions
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4341
  branch_has_delay_slot;             // Branch has delay slot following
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4342
  max_instructions_per_bundle = 4;   // Up to 4 instructions per bundle
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4343
  instruction_unit_size = 4;         // An instruction is 4 bytes long
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4344
  instruction_fetch_unit_size = 16;  // The processor fetches one line
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4345
  instruction_fetch_units = 1;       // of 16 bytes
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4346
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4347
  // List of nop instructions
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4348
  nops( Nop_A0, Nop_A1, Nop_MS, Nop_FA, Nop_BR );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4349
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4350
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4351
//----------RESOURCES----------------------------------------------------------
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4352
// Resources are the functional units available to the machine
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4353
resources(A0, A1, MS, BR, FA, FM, IDIV, FDIV, IALU = A0 | A1);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4354
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4355
//----------PIPELINE DESCRIPTION-----------------------------------------------
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4356
// Pipeline Description specifies the stages in the machine's pipeline
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4357
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4358
pipe_desc(A, P, F, B, I, J, S, R, E, C, M, W, X, T, D);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4359
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4360
//----------PIPELINE CLASSES---------------------------------------------------
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4361
// Pipeline Classes describe the stages in which input and output are
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4362
// referenced by the hardware pipeline.
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4363
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4364
// Integer ALU reg-reg operation
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4365
pipe_class ialu_reg_reg(iRegI dst, iRegI src1, iRegI src2) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4366
    single_instruction;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4367
    dst   : E(write);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4368
    src1  : R(read);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4369
    src2  : R(read);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4370
    IALU  : R;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4371
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4372
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4373
// Integer ALU reg-reg long operation
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4374
pipe_class ialu_reg_reg_2(iRegL dst, iRegL src1, iRegL src2) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4375
    instruction_count(2);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4376
    dst   : E(write);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4377
    src1  : R(read);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4378
    src2  : R(read);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4379
    IALU  : R;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4380
    IALU  : R;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4381
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4382
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4383
// Integer ALU reg-reg long dependent operation
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4384
pipe_class ialu_reg_reg_2_dep(iRegL dst, iRegL src1, iRegL src2, flagsReg cr) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4385
    instruction_count(1); multiple_bundles;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4386
    dst   : E(write);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4387
    src1  : R(read);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4388
    src2  : R(read);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4389
    cr    : E(write);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4390
    IALU  : R(2);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4391
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4392
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4393
// Integer ALU reg-imm operaion
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4394
pipe_class ialu_reg_imm(iRegI dst, iRegI src1, immI13 src2) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4395
    single_instruction;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4396
    dst   : E(write);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4397
    src1  : R(read);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4398
    IALU  : R;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4399
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4400
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4401
// Integer ALU reg-reg operation with condition code
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4402
pipe_class ialu_cc_reg_reg(iRegI dst, iRegI src1, iRegI src2, flagsReg cr) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4403
    single_instruction;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4404
    dst   : E(write);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4405
    cr    : E(write);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4406
    src1  : R(read);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4407
    src2  : R(read);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4408
    IALU  : R;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4409
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4410
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4411
// Integer ALU reg-imm operation with condition code
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4412
pipe_class ialu_cc_reg_imm(iRegI dst, iRegI src1, immI13 src2, flagsReg cr) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4413
    single_instruction;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4414
    dst   : E(write);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4415
    cr    : E(write);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4416
    src1  : R(read);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4417
    IALU  : R;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4418
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4419
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4420
// Integer ALU zero-reg operation
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4421
pipe_class ialu_zero_reg(iRegI dst, immI0 zero, iRegI src2) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4422
    single_instruction;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4423
    dst   : E(write);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4424
    src2  : R(read);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4425
    IALU  : R;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4426
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4427
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4428
// Integer ALU zero-reg operation with condition code only
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4429
pipe_class ialu_cconly_zero_reg(flagsReg cr, iRegI src) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4430
    single_instruction;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4431
    cr    : E(write);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4432
    src   : R(read);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4433
    IALU  : R;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4434
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4435
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4436
// Integer ALU reg-reg operation with condition code only
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4437
pipe_class ialu_cconly_reg_reg(flagsReg cr, iRegI src1, iRegI src2) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4438
    single_instruction;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4439
    cr    : E(write);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4440
    src1  : R(read);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4441
    src2  : R(read);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4442
    IALU  : R;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4443
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4444
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4445
// Integer ALU reg-imm operation with condition code only
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4446
pipe_class ialu_cconly_reg_imm(flagsReg cr, iRegI src1, immI13 src2) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4447
    single_instruction;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4448
    cr    : E(write);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4449
    src1  : R(read);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4450
    IALU  : R;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4451
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4452
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4453
// Integer ALU reg-reg-zero operation with condition code only
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4454
pipe_class ialu_cconly_reg_reg_zero(flagsReg cr, iRegI src1, iRegI src2, immI0 zero) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4455
    single_instruction;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4456
    cr    : E(write);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4457
    src1  : R(read);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4458
    src2  : R(read);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4459
    IALU  : R;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4460
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4461
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4462
// Integer ALU reg-imm-zero operation with condition code only
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4463
pipe_class ialu_cconly_reg_imm_zero(flagsReg cr, iRegI src1, immI13 src2, immI0 zero) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4464
    single_instruction;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4465
    cr    : E(write);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4466
    src1  : R(read);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4467
    IALU  : R;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4468
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4469
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4470
// Integer ALU reg-reg operation with condition code, src1 modified
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4471
pipe_class ialu_cc_rwreg_reg(flagsReg cr, iRegI src1, iRegI src2) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4472
    single_instruction;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4473
    cr    : E(write);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4474
    src1  : E(write);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4475
    src1  : R(read);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4476
    src2  : R(read);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4477
    IALU  : R;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4478
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4479
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4480
// Integer ALU reg-imm operation with condition code, src1 modified
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4481
pipe_class ialu_cc_rwreg_imm(flagsReg cr, iRegI src1, immI13 src2) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4482
    single_instruction;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4483
    cr    : E(write);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4484
    src1  : E(write);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4485
    src1  : R(read);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4486
    IALU  : R;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4487
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4488
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4489
pipe_class cmpL_reg(iRegI dst, iRegL src1, iRegL src2, flagsReg cr ) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4490
    multiple_bundles;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4491
    dst   : E(write)+4;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4492
    cr    : E(write);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4493
    src1  : R(read);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4494
    src2  : R(read);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4495
    IALU  : R(3);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4496
    BR    : R(2);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4497
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4498
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4499
// Integer ALU operation
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4500
pipe_class ialu_none(iRegI dst) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4501
    single_instruction;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4502
    dst   : E(write);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4503
    IALU  : R;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4504
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4505
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4506
// Integer ALU reg operation
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4507
pipe_class ialu_reg(iRegI dst, iRegI src) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4508
    single_instruction; may_have_no_code;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4509
    dst   : E(write);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4510
    src   : R(read);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4511
    IALU  : R;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4512
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4513
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4514
// Integer ALU reg conditional operation
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4515
// This instruction has a 1 cycle stall, and cannot execute
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4516
// in the same cycle as the instruction setting the condition
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4517
// code. We kludge this by pretending to read the condition code
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4518
// 1 cycle earlier, and by marking the functional units as busy
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4519
// for 2 cycles with the result available 1 cycle later than
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4520
// is really the case.
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4521
pipe_class ialu_reg_flags( iRegI op2_out, iRegI op2_in, iRegI op1, flagsReg cr ) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4522
    single_instruction;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4523
    op2_out : C(write);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4524
    op1     : R(read);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4525
    cr      : R(read);       // This is really E, with a 1 cycle stall
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4526
    BR      : R(2);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4527
    MS      : R(2);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4528
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4529
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4530
#ifdef _LP64
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4531
pipe_class ialu_clr_and_mover( iRegI dst, iRegP src ) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4532
    instruction_count(1); multiple_bundles;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4533
    dst     : C(write)+1;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4534
    src     : R(read)+1;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4535
    IALU    : R(1);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4536
    BR      : E(2);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4537
    MS      : E(2);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4538
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4539
#endif
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4540
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4541
// Integer ALU reg operation
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4542
pipe_class ialu_move_reg_L_to_I(iRegI dst, iRegL src) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4543
    single_instruction; may_have_no_code;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4544
    dst   : E(write);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4545
    src   : R(read);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4546
    IALU  : R;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4547
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4548
pipe_class ialu_move_reg_I_to_L(iRegL dst, iRegI src) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4549
    single_instruction; may_have_no_code;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4550
    dst   : E(write);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4551
    src   : R(read);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4552
    IALU  : R;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4553
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4554
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4555
// Two integer ALU reg operations
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4556
pipe_class ialu_reg_2(iRegL dst, iRegL src) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4557
    instruction_count(2);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4558
    dst   : E(write);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4559
    src   : R(read);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4560
    A0    : R;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4561
    A1    : R;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4562
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4563
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4564
// Two integer ALU reg operations
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4565
pipe_class ialu_move_reg_L_to_L(iRegL dst, iRegL src) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4566
    instruction_count(2); may_have_no_code;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4567
    dst   : E(write);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4568
    src   : R(read);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4569
    A0    : R;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4570
    A1    : R;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4571
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4572
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4573
// Integer ALU imm operation
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4574
pipe_class ialu_imm(iRegI dst, immI13 src) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4575
    single_instruction;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4576
    dst   : E(write);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4577
    IALU  : R;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4578
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4579
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4580
// Integer ALU reg-reg with carry operation
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4581
pipe_class ialu_reg_reg_cy(iRegI dst, iRegI src1, iRegI src2, iRegI cy) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4582
    single_instruction;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4583
    dst   : E(write);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4584
    src1  : R(read);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4585
    src2  : R(read);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4586
    IALU  : R;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4587
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4588
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4589
// Integer ALU cc operation
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4590
pipe_class ialu_cc(iRegI dst, flagsReg cc) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4591
    single_instruction;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4592
    dst   : E(write);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4593
    cc    : R(read);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4594
    IALU  : R;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4595
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4596
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4597
// Integer ALU cc / second IALU operation
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4598
pipe_class ialu_reg_ialu( iRegI dst, iRegI src ) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4599
    instruction_count(1); multiple_bundles;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4600
    dst   : E(write)+1;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4601
    src   : R(read);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4602
    IALU  : R;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4603
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4604
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4605
// Integer ALU cc / second IALU operation
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4606
pipe_class ialu_reg_reg_ialu( iRegI dst, iRegI p, iRegI q ) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4607
    instruction_count(1); multiple_bundles;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4608
    dst   : E(write)+1;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4609
    p     : R(read);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4610
    q     : R(read);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4611
    IALU  : R;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4612
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4613
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4614
// Integer ALU hi-lo-reg operation
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4615
pipe_class ialu_hi_lo_reg(iRegI dst, immI src) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4616
    instruction_count(1); multiple_bundles;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4617
    dst   : E(write)+1;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4618
    IALU  : R(2);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4619
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4620
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4621
// Float ALU hi-lo-reg operation (with temp)
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4622
pipe_class ialu_hi_lo_reg_temp(regF dst, immF src, g3RegP tmp) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4623
    instruction_count(1); multiple_bundles;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4624
    dst   : E(write)+1;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4625
    IALU  : R(2);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4626
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4627
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4628
// Long Constant
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4629
pipe_class loadConL( iRegL dst, immL src ) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4630
    instruction_count(2); multiple_bundles;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4631
    dst   : E(write)+1;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4632
    IALU  : R(2);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4633
    IALU  : R(2);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4634
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4635
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4636
// Pointer Constant
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4637
pipe_class loadConP( iRegP dst, immP src ) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4638
    instruction_count(0); multiple_bundles;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4639
    fixed_latency(6);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4640
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4641
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4642
// Polling Address
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4643
pipe_class loadConP_poll( iRegP dst, immP_poll src ) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4644
#ifdef _LP64
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4645
    instruction_count(0); multiple_bundles;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4646
    fixed_latency(6);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4647
#else
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4648
    dst   : E(write);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4649
    IALU  : R;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4650
#endif
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4651
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4652
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4653
// Long Constant small
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4654
pipe_class loadConLlo( iRegL dst, immL src ) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4655
    instruction_count(2);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4656
    dst   : E(write);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4657
    IALU  : R;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4658
    IALU  : R;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4659
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4660
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4661
// [PHH] This is wrong for 64-bit.  See LdImmF/D.
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4662
pipe_class loadConFD(regF dst, immF src, g3RegP tmp) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4663
    instruction_count(1); multiple_bundles;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4664
    src   : R(read);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4665
    dst   : M(write)+1;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4666
    IALU  : R;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4667
    MS    : E;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4668
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4669
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4670
// Integer ALU nop operation
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4671
pipe_class ialu_nop() %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4672
    single_instruction;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4673
    IALU  : R;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4674
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4675
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4676
// Integer ALU nop operation
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4677
pipe_class ialu_nop_A0() %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4678
    single_instruction;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4679
    A0    : R;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4680
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4681
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4682
// Integer ALU nop operation
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4683
pipe_class ialu_nop_A1() %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4684
    single_instruction;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4685
    A1    : R;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4686
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4687
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4688
// Integer Multiply reg-reg operation
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4689
pipe_class imul_reg_reg(iRegI dst, iRegI src1, iRegI src2) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4690
    single_instruction;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4691
    dst   : E(write);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4692
    src1  : R(read);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4693
    src2  : R(read);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4694
    MS    : R(5);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4695
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4696
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4697
// Integer Multiply reg-imm operation
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4698
pipe_class imul_reg_imm(iRegI dst, iRegI src1, immI13 src2) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4699
    single_instruction;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4700
    dst   : E(write);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4701
    src1  : R(read);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4702
    MS    : R(5);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4703
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4704
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4705
pipe_class mulL_reg_reg(iRegL dst, iRegL src1, iRegL src2) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4706
    single_instruction;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4707
    dst   : E(write)+4;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4708
    src1  : R(read);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4709
    src2  : R(read);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4710
    MS    : R(6);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4711
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4712
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4713
pipe_class mulL_reg_imm(iRegL dst, iRegL src1, immL13 src2) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4714
    single_instruction;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4715
    dst   : E(write)+4;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4716
    src1  : R(read);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4717
    MS    : R(6);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4718
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4719
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4720
// Integer Divide reg-reg
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4721
pipe_class sdiv_reg_reg(iRegI dst, iRegI src1, iRegI src2, iRegI temp, flagsReg cr) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4722
    instruction_count(1); multiple_bundles;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4723
    dst   : E(write);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4724
    temp  : E(write);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4725
    src1  : R(read);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4726
    src2  : R(read);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4727
    temp  : R(read);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4728
    MS    : R(38);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4729
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4730
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4731
// Integer Divide reg-imm
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4732
pipe_class sdiv_reg_imm(iRegI dst, iRegI src1, immI13 src2, iRegI temp, flagsReg cr) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4733
    instruction_count(1); multiple_bundles;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4734
    dst   : E(write);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4735
    temp  : E(write);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4736
    src1  : R(read);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4737
    temp  : R(read);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4738
    MS    : R(38);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4739
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4740
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4741
// Long Divide
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4742
pipe_class divL_reg_reg(iRegL dst, iRegL src1, iRegL src2) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4743
    dst  : E(write)+71;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4744
    src1 : R(read);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4745
    src2 : R(read)+1;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4746
    MS   : R(70);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4747
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4748
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4749
pipe_class divL_reg_imm(iRegL dst, iRegL src1, immL13 src2) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4750
    dst  : E(write)+71;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4751
    src1 : R(read);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4752
    MS   : R(70);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4753
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4754
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4755
// Floating Point Add Float
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4756
pipe_class faddF_reg_reg(regF dst, regF src1, regF src2) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4757
    single_instruction;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4758
    dst   : X(write);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4759
    src1  : E(read);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4760
    src2  : E(read);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4761
    FA    : R;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4762
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4763
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4764
// Floating Point Add Double
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4765
pipe_class faddD_reg_reg(regD dst, regD src1, regD src2) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4766
    single_instruction;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4767
    dst   : X(write);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4768
    src1  : E(read);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4769
    src2  : E(read);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4770
    FA    : R;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4771
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4772
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4773
// Floating Point Conditional Move based on integer flags
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4774
pipe_class int_conditional_float_move (cmpOp cmp, flagsReg cr, regF dst, regF src) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4775
    single_instruction;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4776
    dst   : X(write);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4777
    src   : E(read);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4778
    cr    : R(read);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4779
    FA    : R(2);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4780
    BR    : R(2);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4781
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4782
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4783
// Floating Point Conditional Move based on integer flags
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4784
pipe_class int_conditional_double_move (cmpOp cmp, flagsReg cr, regD dst, regD src) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4785
    single_instruction;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4786
    dst   : X(write);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4787
    src   : E(read);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4788
    cr    : R(read);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4789
    FA    : R(2);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4790
    BR    : R(2);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4791
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4792
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4793
// Floating Point Multiply Float
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4794
pipe_class fmulF_reg_reg(regF dst, regF src1, regF src2) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4795
    single_instruction;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4796
    dst   : X(write);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4797
    src1  : E(read);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4798
    src2  : E(read);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4799
    FM    : R;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4800
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4801
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4802
// Floating Point Multiply Double
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4803
pipe_class fmulD_reg_reg(regD dst, regD src1, regD src2) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4804
    single_instruction;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4805
    dst   : X(write);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4806
    src1  : E(read);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4807
    src2  : E(read);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4808
    FM    : R;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4809
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4810
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4811
// Floating Point Divide Float
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4812
pipe_class fdivF_reg_reg(regF dst, regF src1, regF src2) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4813
    single_instruction;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4814
    dst   : X(write);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4815
    src1  : E(read);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4816
    src2  : E(read);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4817
    FM    : R;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4818
    FDIV  : C(14);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4819
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4820
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4821
// Floating Point Divide Double
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4822
pipe_class fdivD_reg_reg(regD dst, regD src1, regD src2) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4823
    single_instruction;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4824
    dst   : X(write);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4825
    src1  : E(read);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4826
    src2  : E(read);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4827
    FM    : R;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4828
    FDIV  : C(17);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4829
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4830
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4831
// Floating Point Move/Negate/Abs Float
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4832
pipe_class faddF_reg(regF dst, regF src) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4833
    single_instruction;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4834
    dst   : W(write);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4835
    src   : E(read);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4836
    FA    : R(1);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4837
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4838
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4839
// Floating Point Move/Negate/Abs Double
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4840
pipe_class faddD_reg(regD dst, regD src) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4841
    single_instruction;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4842
    dst   : W(write);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4843
    src   : E(read);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4844
    FA    : R;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4845
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4846
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4847
// Floating Point Convert F->D
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4848
pipe_class fcvtF2D(regD dst, regF src) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4849
    single_instruction;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4850
    dst   : X(write);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4851
    src   : E(read);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4852
    FA    : R;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4853
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4854
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4855
// Floating Point Convert I->D
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4856
pipe_class fcvtI2D(regD dst, regF src) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4857
    single_instruction;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4858
    dst   : X(write);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4859
    src   : E(read);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4860
    FA    : R;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4861
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4862
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4863
// Floating Point Convert LHi->D
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4864
pipe_class fcvtLHi2D(regD dst, regD src) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4865
    single_instruction;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4866
    dst   : X(write);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4867
    src   : E(read);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4868
    FA    : R;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4869
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4870
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4871
// Floating Point Convert L->D
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4872
pipe_class fcvtL2D(regD dst, regF src) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4873
    single_instruction;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4874
    dst   : X(write);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4875
    src   : E(read);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4876
    FA    : R;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4877
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4878
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4879
// Floating Point Convert L->F
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4880
pipe_class fcvtL2F(regD dst, regF src) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4881
    single_instruction;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4882
    dst   : X(write);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4883
    src   : E(read);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4884
    FA    : R;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4885
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4886
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4887
// Floating Point Convert D->F
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4888
pipe_class fcvtD2F(regD dst, regF src) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4889
    single_instruction;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4890
    dst   : X(write);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4891
    src   : E(read);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4892
    FA    : R;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4893
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4894
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4895
// Floating Point Convert I->L
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4896
pipe_class fcvtI2L(regD dst, regF src) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4897
    single_instruction;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4898
    dst   : X(write);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4899
    src   : E(read);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4900
    FA    : R;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4901
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4902
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4903
// Floating Point Convert D->F
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4904
pipe_class fcvtD2I(regF dst, regD src, flagsReg cr) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4905
    instruction_count(1); multiple_bundles;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4906
    dst   : X(write)+6;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4907
    src   : E(read);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4908
    FA    : R;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4909
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4910
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4911
// Floating Point Convert D->L
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4912
pipe_class fcvtD2L(regD dst, regD src, flagsReg cr) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4913
    instruction_count(1); multiple_bundles;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4914
    dst   : X(write)+6;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4915
    src   : E(read);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4916
    FA    : R;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4917
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4918
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4919
// Floating Point Convert F->I
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4920
pipe_class fcvtF2I(regF dst, regF src, flagsReg cr) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4921
    instruction_count(1); multiple_bundles;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4922
    dst   : X(write)+6;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4923
    src   : E(read);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4924
    FA    : R;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4925
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4926
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4927
// Floating Point Convert F->L
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4928
pipe_class fcvtF2L(regD dst, regF src, flagsReg cr) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4929
    instruction_count(1); multiple_bundles;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4930
    dst   : X(write)+6;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4931
    src   : E(read);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4932
    FA    : R;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4933
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4934
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4935
// Floating Point Convert I->F
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4936
pipe_class fcvtI2F(regF dst, regF src) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4937
    single_instruction;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4938
    dst   : X(write);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4939
    src   : E(read);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4940
    FA    : R;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4941
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4942
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4943
// Floating Point Compare
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4944
pipe_class faddF_fcc_reg_reg_zero(flagsRegF cr, regF src1, regF src2, immI0 zero) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4945
    single_instruction;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4946
    cr    : X(write);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4947
    src1  : E(read);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4948
    src2  : E(read);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4949
    FA    : R;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4950
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4951
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4952
// Floating Point Compare
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4953
pipe_class faddD_fcc_reg_reg_zero(flagsRegF cr, regD src1, regD src2, immI0 zero) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4954
    single_instruction;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4955
    cr    : X(write);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4956
    src1  : E(read);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4957
    src2  : E(read);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4958
    FA    : R;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4959
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4960
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4961
// Floating Add Nop
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4962
pipe_class fadd_nop() %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4963
    single_instruction;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4964
    FA  : R;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4965
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4966
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4967
// Integer Store to Memory
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4968
pipe_class istore_mem_reg(memory mem, iRegI src) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4969
    single_instruction;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4970
    mem   : R(read);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4971
    src   : C(read);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4972
    MS    : R;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4973
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4974
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4975
// Integer Store to Memory
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4976
pipe_class istore_mem_spORreg(memory mem, sp_ptr_RegP src) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4977
    single_instruction;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4978
    mem   : R(read);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4979
    src   : C(read);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4980
    MS    : R;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4981
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4982
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4983
// Integer Store Zero to Memory
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4984
pipe_class istore_mem_zero(memory mem, immI0 src) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4985
    single_instruction;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4986
    mem   : R(read);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4987
    MS    : R;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4988
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4989
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4990
// Special Stack Slot Store
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4991
pipe_class istore_stk_reg(stackSlotI stkSlot, iRegI src) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4992
    single_instruction;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4993
    stkSlot : R(read);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4994
    src     : C(read);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4995
    MS      : R;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4996
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4997
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4998
// Special Stack Slot Store
489c9b5090e2 Initial load
duke
parents:
diff changeset
  4999
pipe_class lstoreI_stk_reg(stackSlotL stkSlot, iRegI src) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5000
    instruction_count(2); multiple_bundles;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5001
    stkSlot : R(read);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5002
    src     : C(read);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5003
    MS      : R(2);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5004
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5005
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5006
// Float Store
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5007
pipe_class fstoreF_mem_reg(memory mem, RegF src) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5008
    single_instruction;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5009
    mem : R(read);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5010
    src : C(read);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5011
    MS  : R;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5012
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5013
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5014
// Float Store
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5015
pipe_class fstoreF_mem_zero(memory mem, immF0 src) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5016
    single_instruction;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5017
    mem : R(read);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5018
    MS  : R;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5019
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5020
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5021
// Double Store
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5022
pipe_class fstoreD_mem_reg(memory mem, RegD src) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5023
    instruction_count(1);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5024
    mem : R(read);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5025
    src : C(read);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5026
    MS  : R;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5027
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5028
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5029
// Double Store
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5030
pipe_class fstoreD_mem_zero(memory mem, immD0 src) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5031
    single_instruction;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5032
    mem : R(read);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5033
    MS  : R;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5034
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5035
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5036
// Special Stack Slot Float Store
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5037
pipe_class fstoreF_stk_reg(stackSlotI stkSlot, RegF src) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5038
    single_instruction;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5039
    stkSlot : R(read);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5040
    src     : C(read);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5041
    MS      : R;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5042
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5043
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5044
// Special Stack Slot Double Store
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5045
pipe_class fstoreD_stk_reg(stackSlotI stkSlot, RegD src) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5046
    single_instruction;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5047
    stkSlot : R(read);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5048
    src     : C(read);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5049
    MS      : R;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5050
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5051
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5052
// Integer Load (when sign bit propagation not needed)
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5053
pipe_class iload_mem(iRegI dst, memory mem) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5054
    single_instruction;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5055
    mem : R(read);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5056
    dst : C(write);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5057
    MS  : R;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5058
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5059
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5060
// Integer Load from stack operand
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5061
pipe_class iload_stkD(iRegI dst, stackSlotD mem ) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5062
    single_instruction;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5063
    mem : R(read);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5064
    dst : C(write);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5065
    MS  : R;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5066
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5067
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5068
// Integer Load (when sign bit propagation or masking is needed)
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5069
pipe_class iload_mask_mem(iRegI dst, memory mem) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5070
    single_instruction;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5071
    mem : R(read);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5072
    dst : M(write);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5073
    MS  : R;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5074
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5075
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5076
// Float Load
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5077
pipe_class floadF_mem(regF dst, memory mem) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5078
    single_instruction;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5079
    mem : R(read);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5080
    dst : M(write);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5081
    MS  : R;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5082
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5083
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5084
// Float Load
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5085
pipe_class floadD_mem(regD dst, memory mem) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5086
    instruction_count(1); multiple_bundles; // Again, unaligned argument is only multiple case
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5087
    mem : R(read);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5088
    dst : M(write);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5089
    MS  : R;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5090
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5091
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5092
// Float Load
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5093
pipe_class floadF_stk(regF dst, stackSlotI stkSlot) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5094
    single_instruction;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5095
    stkSlot : R(read);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5096
    dst : M(write);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5097
    MS  : R;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5098
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5099
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5100
// Float Load
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5101
pipe_class floadD_stk(regD dst, stackSlotI stkSlot) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5102
    single_instruction;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5103
    stkSlot : R(read);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5104
    dst : M(write);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5105
    MS  : R;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5106
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5107
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5108
// Memory Nop
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5109
pipe_class mem_nop() %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5110
    single_instruction;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5111
    MS  : R;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5112
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5113
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5114
pipe_class sethi(iRegP dst, immI src) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5115
    single_instruction;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5116
    dst  : E(write);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5117
    IALU : R;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5118
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5119
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5120
pipe_class loadPollP(iRegP poll) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5121
    single_instruction;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5122
    poll : R(read);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5123
    MS   : R;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5124
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5125
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5126
pipe_class br(Universe br, label labl) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5127
    single_instruction_with_delay_slot;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5128
    BR  : R;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5129
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5130
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5131
pipe_class br_cc(Universe br, cmpOp cmp, flagsReg cr, label labl) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5132
    single_instruction_with_delay_slot;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5133
    cr    : E(read);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5134
    BR    : R;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5135
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5136
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5137
pipe_class br_reg(Universe br, cmpOp cmp, iRegI op1, label labl) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5138
    single_instruction_with_delay_slot;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5139
    op1 : E(read);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5140
    BR  : R;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5141
    MS  : R;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5142
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5143
10264
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  5144
// Compare and branch
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  5145
pipe_class cmp_br_reg_reg(Universe br, cmpOp cmp, iRegI src1, iRegI src2, label labl, flagsReg cr) %{
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  5146
    instruction_count(2); has_delay_slot;
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  5147
    cr    : E(write);
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  5148
    src1  : R(read);
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  5149
    src2  : R(read);
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  5150
    IALU  : R;
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  5151
    BR    : R;
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  5152
%}
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  5153
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  5154
// Compare and branch
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  5155
pipe_class cmp_br_reg_imm(Universe br, cmpOp cmp, iRegI src1, immI13 src2, label labl, flagsReg cr) %{
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  5156
    instruction_count(2); has_delay_slot;
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  5157
    cr    : E(write);
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  5158
    src1  : R(read);
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  5159
    IALU  : R;
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  5160
    BR    : R;
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  5161
%}
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  5162
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  5163
// Compare and branch using cbcond
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  5164
pipe_class cbcond_reg_reg(Universe br, cmpOp cmp, iRegI src1, iRegI src2, label labl) %{
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  5165
    single_instruction;
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  5166
    src1  : E(read);
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  5167
    src2  : E(read);
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  5168
    IALU  : R;
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  5169
    BR    : R;
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  5170
%}
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  5171
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  5172
// Compare and branch using cbcond
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  5173
pipe_class cbcond_reg_imm(Universe br, cmpOp cmp, iRegI src1, immI5 src2, label labl) %{
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  5174
    single_instruction;
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  5175
    src1  : E(read);
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  5176
    IALU  : R;
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  5177
    BR    : R;
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  5178
%}
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  5179
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5180
pipe_class br_fcc(Universe br, cmpOpF cc, flagsReg cr, label labl) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5181
    single_instruction_with_delay_slot;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5182
    cr    : E(read);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5183
    BR    : R;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5184
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5185
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5186
pipe_class br_nop() %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5187
    single_instruction;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5188
    BR  : R;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5189
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5190
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5191
pipe_class simple_call(method meth) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5192
    instruction_count(2); multiple_bundles; force_serialization;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5193
    fixed_latency(100);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5194
    BR  : R(1);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5195
    MS  : R(1);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5196
    A0  : R(1);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5197
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5198
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5199
pipe_class compiled_call(method meth) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5200
    instruction_count(1); multiple_bundles; force_serialization;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5201
    fixed_latency(100);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5202
    MS  : R(1);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5203
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5204
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5205
pipe_class call(method meth) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5206
    instruction_count(0); multiple_bundles; force_serialization;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5207
    fixed_latency(100);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5208
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5209
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5210
pipe_class tail_call(Universe ignore, label labl) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5211
    single_instruction; has_delay_slot;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5212
    fixed_latency(100);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5213
    BR  : R(1);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5214
    MS  : R(1);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5215
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5216
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5217
pipe_class ret(Universe ignore) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5218
    single_instruction; has_delay_slot;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5219
    BR  : R(1);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5220
    MS  : R(1);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5221
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5222
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5223
pipe_class ret_poll(g3RegP poll) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5224
    instruction_count(3); has_delay_slot;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5225
    poll : E(read);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5226
    MS   : R;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5227
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5228
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5229
// The real do-nothing guy
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5230
pipe_class empty( ) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5231
    instruction_count(0);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5232
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5233
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5234
pipe_class long_memory_op() %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5235
    instruction_count(0); multiple_bundles; force_serialization;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5236
    fixed_latency(25);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5237
    MS  : R(1);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5238
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5239
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5240
// Check-cast
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5241
pipe_class partial_subtype_check_pipe(Universe ignore, iRegP array, iRegP match ) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5242
    array : R(read);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5243
    match  : R(read);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5244
    IALU   : R(2);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5245
    BR     : R(2);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5246
    MS     : R;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5247
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5248
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5249
// Convert FPU flags into +1,0,-1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5250
pipe_class floating_cmp( iRegI dst, regF src1, regF src2 ) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5251
    src1  : E(read);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5252
    src2  : E(read);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5253
    dst   : E(write);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5254
    FA    : R;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5255
    MS    : R(2);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5256
    BR    : R(2);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5257
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5258
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5259
// Compare for p < q, and conditionally add y
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5260
pipe_class cadd_cmpltmask( iRegI p, iRegI q, iRegI y ) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5261
    p     : E(read);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5262
    q     : E(read);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5263
    y     : E(read);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5264
    IALU  : R(3)
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5265
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5266
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5267
// Perform a compare, then move conditionally in a branch delay slot.
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5268
pipe_class min_max( iRegI src2, iRegI srcdst ) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5269
    src2   : E(read);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5270
    srcdst : E(read);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5271
    IALU   : R;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5272
    BR     : R;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5273
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5274
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5275
// Define the class for the Nop node
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5276
define %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5277
   MachNop = ialu_nop;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5278
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5279
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5280
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5281
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5282
//----------INSTRUCTIONS-------------------------------------------------------
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5283
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5284
//------------Special Stack Slot instructions - no match rules-----------------
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5285
instruct stkI_to_regF(regF dst, stackSlotI src) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5286
  // No match rule to avoid chain rule match.
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5287
  effect(DEF dst, USE src);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5288
  ins_cost(MEMORY_REF_COST);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5289
  size(4);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5290
  format %{ "LDF    $src,$dst\t! stkI to regF" %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5291
  opcode(Assembler::ldf_op3);
1495
128fe18951ed 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 781
diff changeset
  5292
  ins_encode(simple_form3_mem_reg(src, dst));
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5293
  ins_pipe(floadF_stk);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5294
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5295
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5296
instruct stkL_to_regD(regD dst, stackSlotL src) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5297
  // No match rule to avoid chain rule match.
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5298
  effect(DEF dst, USE src);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5299
  ins_cost(MEMORY_REF_COST);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5300
  size(4);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5301
  format %{ "LDDF   $src,$dst\t! stkL to regD" %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5302
  opcode(Assembler::lddf_op3);
1495
128fe18951ed 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 781
diff changeset
  5303
  ins_encode(simple_form3_mem_reg(src, dst));
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5304
  ins_pipe(floadD_stk);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5305
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5306
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5307
instruct regF_to_stkI(stackSlotI dst, regF src) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5308
  // No match rule to avoid chain rule match.
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5309
  effect(DEF dst, USE src);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5310
  ins_cost(MEMORY_REF_COST);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5311
  size(4);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5312
  format %{ "STF    $src,$dst\t! regF to stkI" %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5313
  opcode(Assembler::stf_op3);
1495
128fe18951ed 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 781
diff changeset
  5314
  ins_encode(simple_form3_mem_reg(dst, src));
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5315
  ins_pipe(fstoreF_stk_reg);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5316
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5317
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5318
instruct regD_to_stkL(stackSlotL dst, regD src) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5319
  // No match rule to avoid chain rule match.
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5320
  effect(DEF dst, USE src);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5321
  ins_cost(MEMORY_REF_COST);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5322
  size(4);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5323
  format %{ "STDF   $src,$dst\t! regD to stkL" %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5324
  opcode(Assembler::stdf_op3);
1495
128fe18951ed 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 781
diff changeset
  5325
  ins_encode(simple_form3_mem_reg(dst, src));
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5326
  ins_pipe(fstoreD_stk_reg);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5327
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5328
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5329
instruct regI_to_stkLHi(stackSlotL dst, iRegI src) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5330
  effect(DEF dst, USE src);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5331
  ins_cost(MEMORY_REF_COST*2);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5332
  size(8);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5333
  format %{ "STW    $src,$dst.hi\t! long\n\t"
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5334
            "STW    R_G0,$dst.lo" %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5335
  opcode(Assembler::stw_op3);
1495
128fe18951ed 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 781
diff changeset
  5336
  ins_encode(simple_form3_mem_reg(dst, src), form3_mem_plus_4_reg(dst, R_G0));
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5337
  ins_pipe(lstoreI_stk_reg);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5338
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5339
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5340
instruct regL_to_stkD(stackSlotD dst, iRegL src) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5341
  // No match rule to avoid chain rule match.
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5342
  effect(DEF dst, USE src);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5343
  ins_cost(MEMORY_REF_COST);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5344
  size(4);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5345
  format %{ "STX    $src,$dst\t! regL to stkD" %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5346
  opcode(Assembler::stx_op3);
1495
128fe18951ed 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 781
diff changeset
  5347
  ins_encode(simple_form3_mem_reg( dst, src ) );
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5348
  ins_pipe(istore_stk_reg);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5349
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5350
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5351
//---------- Chain stack slots between similar types --------
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5352
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5353
// Load integer from stack slot
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5354
instruct stkI_to_regI( iRegI dst, stackSlotI src ) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5355
  match(Set dst src);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5356
  ins_cost(MEMORY_REF_COST);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5357
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5358
  size(4);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5359
  format %{ "LDUW   $src,$dst\t!stk" %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5360
  opcode(Assembler::lduw_op3);
1495
128fe18951ed 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 781
diff changeset
  5361
  ins_encode(simple_form3_mem_reg( src, dst ) );
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5362
  ins_pipe(iload_mem);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5363
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5364
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5365
// Store integer to stack slot
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5366
instruct regI_to_stkI( stackSlotI dst, iRegI src ) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5367
  match(Set dst src);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5368
  ins_cost(MEMORY_REF_COST);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5369
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5370
  size(4);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5371
  format %{ "STW    $src,$dst\t!stk" %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5372
  opcode(Assembler::stw_op3);
1495
128fe18951ed 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 781
diff changeset
  5373
  ins_encode(simple_form3_mem_reg( dst, src ) );
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5374
  ins_pipe(istore_mem_reg);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5375
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5376
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5377
// Load long from stack slot
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5378
instruct stkL_to_regL( iRegL dst, stackSlotL src ) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5379
  match(Set dst src);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5380
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5381
  ins_cost(MEMORY_REF_COST);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5382
  size(4);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5383
  format %{ "LDX    $src,$dst\t! long" %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5384
  opcode(Assembler::ldx_op3);
1495
128fe18951ed 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 781
diff changeset
  5385
  ins_encode(simple_form3_mem_reg( src, dst ) );
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5386
  ins_pipe(iload_mem);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5387
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5388
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5389
// Store long to stack slot
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5390
instruct regL_to_stkL(stackSlotL dst, iRegL src) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5391
  match(Set dst src);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5392
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5393
  ins_cost(MEMORY_REF_COST);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5394
  size(4);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5395
  format %{ "STX    $src,$dst\t! long" %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5396
  opcode(Assembler::stx_op3);
1495
128fe18951ed 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 781
diff changeset
  5397
  ins_encode(simple_form3_mem_reg( dst, src ) );
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5398
  ins_pipe(istore_mem_reg);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5399
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5400
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5401
#ifdef _LP64
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5402
// Load pointer from stack slot, 64-bit encoding
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5403
instruct stkP_to_regP( iRegP dst, stackSlotP src ) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5404
  match(Set dst src);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5405
  ins_cost(MEMORY_REF_COST);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5406
  size(4);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5407
  format %{ "LDX    $src,$dst\t!ptr" %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5408
  opcode(Assembler::ldx_op3);
1495
128fe18951ed 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 781
diff changeset
  5409
  ins_encode(simple_form3_mem_reg( src, dst ) );
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5410
  ins_pipe(iload_mem);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5411
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5412
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5413
// Store pointer to stack slot
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5414
instruct regP_to_stkP(stackSlotP dst, iRegP src) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5415
  match(Set dst src);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5416
  ins_cost(MEMORY_REF_COST);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5417
  size(4);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5418
  format %{ "STX    $src,$dst\t!ptr" %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5419
  opcode(Assembler::stx_op3);
1495
128fe18951ed 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 781
diff changeset
  5420
  ins_encode(simple_form3_mem_reg( dst, src ) );
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5421
  ins_pipe(istore_mem_reg);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5422
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5423
#else // _LP64
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5424
// Load pointer from stack slot, 32-bit encoding
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5425
instruct stkP_to_regP( iRegP dst, stackSlotP src ) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5426
  match(Set dst src);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5427
  ins_cost(MEMORY_REF_COST);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5428
  format %{ "LDUW   $src,$dst\t!ptr" %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5429
  opcode(Assembler::lduw_op3, Assembler::ldst_op);
1495
128fe18951ed 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 781
diff changeset
  5430
  ins_encode(simple_form3_mem_reg( src, dst ) );
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5431
  ins_pipe(iload_mem);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5432
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5433
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5434
// Store pointer to stack slot
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5435
instruct regP_to_stkP(stackSlotP dst, iRegP src) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5436
  match(Set dst src);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5437
  ins_cost(MEMORY_REF_COST);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5438
  format %{ "STW    $src,$dst\t!ptr" %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5439
  opcode(Assembler::stw_op3, Assembler::ldst_op);
1495
128fe18951ed 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 781
diff changeset
  5440
  ins_encode(simple_form3_mem_reg( dst, src ) );
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5441
  ins_pipe(istore_mem_reg);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5442
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5443
#endif // _LP64
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5444
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5445
//------------Special Nop instructions for bundling - no match rules-----------
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5446
// Nop using the A0 functional unit
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5447
instruct Nop_A0() %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5448
  ins_cost(0);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5449
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5450
  format %{ "NOP    ! Alu Pipeline" %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5451
  opcode(Assembler::or_op3, Assembler::arith_op);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5452
  ins_encode( form2_nop() );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5453
  ins_pipe(ialu_nop_A0);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5454
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5455
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5456
// Nop using the A1 functional unit
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5457
instruct Nop_A1( ) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5458
  ins_cost(0);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5459
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5460
  format %{ "NOP    ! Alu Pipeline" %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5461
  opcode(Assembler::or_op3, Assembler::arith_op);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5462
  ins_encode( form2_nop() );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5463
  ins_pipe(ialu_nop_A1);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5464
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5465
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5466
// Nop using the memory functional unit
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5467
instruct Nop_MS( ) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5468
  ins_cost(0);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5469
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5470
  format %{ "NOP    ! Memory Pipeline" %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5471
  ins_encode( emit_mem_nop );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5472
  ins_pipe(mem_nop);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5473
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5474
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5475
// Nop using the floating add functional unit
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5476
instruct Nop_FA( ) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5477
  ins_cost(0);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5478
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5479
  format %{ "NOP    ! Floating Add Pipeline" %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5480
  ins_encode( emit_fadd_nop );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5481
  ins_pipe(fadd_nop);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5482
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5483
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5484
// Nop using the branch functional unit
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5485
instruct Nop_BR( ) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5486
  ins_cost(0);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5487
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5488
  format %{ "NOP    ! Branch Pipeline" %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5489
  ins_encode( emit_br_nop );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5490
  ins_pipe(br_nop);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5491
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5492
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5493
//----------Load/Store/Move Instructions---------------------------------------
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5494
//----------Load Instructions--------------------------------------------------
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5495
// Load Byte (8bit signed)
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5496
instruct loadB(iRegI dst, memory mem) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5497
  match(Set dst (LoadB mem));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5498
  ins_cost(MEMORY_REF_COST);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5499
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5500
  size(4);
2150
0d91d17158cc 6797305: Add LoadUB and LoadUI opcode class
twisti
parents: 2131
diff changeset
  5501
  format %{ "LDSB   $mem,$dst\t! byte" %}
2571
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2348
diff changeset
  5502
  ins_encode %{
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2348
diff changeset
  5503
    __ ldsb($mem$$Address, $dst$$Register);
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2348
diff changeset
  5504
  %}
2150
0d91d17158cc 6797305: Add LoadUB and LoadUI opcode class
twisti
parents: 2131
diff changeset
  5505
  ins_pipe(iload_mask_mem);
0d91d17158cc 6797305: Add LoadUB and LoadUI opcode class
twisti
parents: 2131
diff changeset
  5506
%}
0d91d17158cc 6797305: Add LoadUB and LoadUI opcode class
twisti
parents: 2131
diff changeset
  5507
0d91d17158cc 6797305: Add LoadUB and LoadUI opcode class
twisti
parents: 2131
diff changeset
  5508
// Load Byte (8bit signed) into a Long Register
0d91d17158cc 6797305: Add LoadUB and LoadUI opcode class
twisti
parents: 2131
diff changeset
  5509
instruct loadB2L(iRegL dst, memory mem) %{
0d91d17158cc 6797305: Add LoadUB and LoadUI opcode class
twisti
parents: 2131
diff changeset
  5510
  match(Set dst (ConvI2L (LoadB mem)));
0d91d17158cc 6797305: Add LoadUB and LoadUI opcode class
twisti
parents: 2131
diff changeset
  5511
  ins_cost(MEMORY_REF_COST);
0d91d17158cc 6797305: Add LoadUB and LoadUI opcode class
twisti
parents: 2131
diff changeset
  5512
0d91d17158cc 6797305: Add LoadUB and LoadUI opcode class
twisti
parents: 2131
diff changeset
  5513
  size(4);
0d91d17158cc 6797305: Add LoadUB and LoadUI opcode class
twisti
parents: 2131
diff changeset
  5514
  format %{ "LDSB   $mem,$dst\t! byte -> long" %}
2571
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2348
diff changeset
  5515
  ins_encode %{
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2348
diff changeset
  5516
    __ ldsb($mem$$Address, $dst$$Register);
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2348
diff changeset
  5517
  %}
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5518
  ins_pipe(iload_mask_mem);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5519
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5520
2150
0d91d17158cc 6797305: Add LoadUB and LoadUI opcode class
twisti
parents: 2131
diff changeset
  5521
// Load Unsigned Byte (8bit UNsigned) into an int reg
0d91d17158cc 6797305: Add LoadUB and LoadUI opcode class
twisti
parents: 2131
diff changeset
  5522
instruct loadUB(iRegI dst, memory mem) %{
0d91d17158cc 6797305: Add LoadUB and LoadUI opcode class
twisti
parents: 2131
diff changeset
  5523
  match(Set dst (LoadUB mem));
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5524
  ins_cost(MEMORY_REF_COST);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5525
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5526
  size(4);
2150
0d91d17158cc 6797305: Add LoadUB and LoadUI opcode class
twisti
parents: 2131
diff changeset
  5527
  format %{ "LDUB   $mem,$dst\t! ubyte" %}
2571
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2348
diff changeset
  5528
  ins_encode %{
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2348
diff changeset
  5529
    __ ldub($mem$$Address, $dst$$Register);
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2348
diff changeset
  5530
  %}
3177
f467776fc753 5057225: Remove useless I2L conversions
twisti
parents: 2872
diff changeset
  5531
  ins_pipe(iload_mem);
2150
0d91d17158cc 6797305: Add LoadUB and LoadUI opcode class
twisti
parents: 2131
diff changeset
  5532
%}
0d91d17158cc 6797305: Add LoadUB and LoadUI opcode class
twisti
parents: 2131
diff changeset
  5533
0d91d17158cc 6797305: Add LoadUB and LoadUI opcode class
twisti
parents: 2131
diff changeset
  5534
// Load Unsigned Byte (8bit UNsigned) into a Long Register
0d91d17158cc 6797305: Add LoadUB and LoadUI opcode class
twisti
parents: 2131
diff changeset
  5535
instruct loadUB2L(iRegL dst, memory mem) %{
0d91d17158cc 6797305: Add LoadUB and LoadUI opcode class
twisti
parents: 2131
diff changeset
  5536
  match(Set dst (ConvI2L (LoadUB mem)));
0d91d17158cc 6797305: Add LoadUB and LoadUI opcode class
twisti
parents: 2131
diff changeset
  5537
  ins_cost(MEMORY_REF_COST);
0d91d17158cc 6797305: Add LoadUB and LoadUI opcode class
twisti
parents: 2131
diff changeset
  5538
0d91d17158cc 6797305: Add LoadUB and LoadUI opcode class
twisti
parents: 2131
diff changeset
  5539
  size(4);
0d91d17158cc 6797305: Add LoadUB and LoadUI opcode class
twisti
parents: 2131
diff changeset
  5540
  format %{ "LDUB   $mem,$dst\t! ubyte -> long" %}
2571
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2348
diff changeset
  5541
  ins_encode %{
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2348
diff changeset
  5542
    __ ldub($mem$$Address, $dst$$Register);
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2348
diff changeset
  5543
  %}
3177
f467776fc753 5057225: Remove useless I2L conversions
twisti
parents: 2872
diff changeset
  5544
  ins_pipe(iload_mem);
f467776fc753 5057225: Remove useless I2L conversions
twisti
parents: 2872
diff changeset
  5545
%}
f467776fc753 5057225: Remove useless I2L conversions
twisti
parents: 2872
diff changeset
  5546
f467776fc753 5057225: Remove useless I2L conversions
twisti
parents: 2872
diff changeset
  5547
// Load Unsigned Byte (8 bit UNsigned) with 8-bit mask into Long Register
f467776fc753 5057225: Remove useless I2L conversions
twisti
parents: 2872
diff changeset
  5548
instruct loadUB2L_immI8(iRegL dst, memory mem, immI8 mask) %{
f467776fc753 5057225: Remove useless I2L conversions
twisti
parents: 2872
diff changeset
  5549
  match(Set dst (ConvI2L (AndI (LoadUB mem) mask)));
f467776fc753 5057225: Remove useless I2L conversions
twisti
parents: 2872
diff changeset
  5550
  ins_cost(MEMORY_REF_COST + DEFAULT_COST);
f467776fc753 5057225: Remove useless I2L conversions
twisti
parents: 2872
diff changeset
  5551
f467776fc753 5057225: Remove useless I2L conversions
twisti
parents: 2872
diff changeset
  5552
  size(2*4);
f467776fc753 5057225: Remove useless I2L conversions
twisti
parents: 2872
diff changeset
  5553
  format %{ "LDUB   $mem,$dst\t# ubyte & 8-bit mask -> long\n\t"
f467776fc753 5057225: Remove useless I2L conversions
twisti
parents: 2872
diff changeset
  5554
            "AND    $dst,$mask,$dst" %}
f467776fc753 5057225: Remove useless I2L conversions
twisti
parents: 2872
diff changeset
  5555
  ins_encode %{
f467776fc753 5057225: Remove useless I2L conversions
twisti
parents: 2872
diff changeset
  5556
    __ ldub($mem$$Address, $dst$$Register);
f467776fc753 5057225: Remove useless I2L conversions
twisti
parents: 2872
diff changeset
  5557
    __ and3($dst$$Register, $mask$$constant, $dst$$Register);
f467776fc753 5057225: Remove useless I2L conversions
twisti
parents: 2872
diff changeset
  5558
  %}
f467776fc753 5057225: Remove useless I2L conversions
twisti
parents: 2872
diff changeset
  5559
  ins_pipe(iload_mem);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5560
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5561
2150
0d91d17158cc 6797305: Add LoadUB and LoadUI opcode class
twisti
parents: 2131
diff changeset
  5562
// Load Short (16bit signed)
0d91d17158cc 6797305: Add LoadUB and LoadUI opcode class
twisti
parents: 2131
diff changeset
  5563
instruct loadS(iRegI dst, memory mem) %{
0d91d17158cc 6797305: Add LoadUB and LoadUI opcode class
twisti
parents: 2131
diff changeset
  5564
  match(Set dst (LoadS mem));
0d91d17158cc 6797305: Add LoadUB and LoadUI opcode class
twisti
parents: 2131
diff changeset
  5565
  ins_cost(MEMORY_REF_COST);
0d91d17158cc 6797305: Add LoadUB and LoadUI opcode class
twisti
parents: 2131
diff changeset
  5566
0d91d17158cc 6797305: Add LoadUB and LoadUI opcode class
twisti
parents: 2131
diff changeset
  5567
  size(4);
0d91d17158cc 6797305: Add LoadUB and LoadUI opcode class
twisti
parents: 2131
diff changeset
  5568
  format %{ "LDSH   $mem,$dst\t! short" %}
2571
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2348
diff changeset
  5569
  ins_encode %{
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2348
diff changeset
  5570
    __ ldsh($mem$$Address, $dst$$Register);
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2348
diff changeset
  5571
  %}
2150
0d91d17158cc 6797305: Add LoadUB and LoadUI opcode class
twisti
parents: 2131
diff changeset
  5572
  ins_pipe(iload_mask_mem);
0d91d17158cc 6797305: Add LoadUB and LoadUI opcode class
twisti
parents: 2131
diff changeset
  5573
%}
0d91d17158cc 6797305: Add LoadUB and LoadUI opcode class
twisti
parents: 2131
diff changeset
  5574
2872
93eb5ac6cfb0 6814842: Load shortening optimizations
twisti
parents: 2862
diff changeset
  5575
// Load Short (16 bit signed) to Byte (8 bit signed)
93eb5ac6cfb0 6814842: Load shortening optimizations
twisti
parents: 2862
diff changeset
  5576
instruct loadS2B(iRegI dst, indOffset13m7 mem, immI_24 twentyfour) %{
93eb5ac6cfb0 6814842: Load shortening optimizations
twisti
parents: 2862
diff changeset
  5577
  match(Set dst (RShiftI (LShiftI (LoadS mem) twentyfour) twentyfour));
93eb5ac6cfb0 6814842: Load shortening optimizations
twisti
parents: 2862
diff changeset
  5578
  ins_cost(MEMORY_REF_COST);
93eb5ac6cfb0 6814842: Load shortening optimizations
twisti
parents: 2862
diff changeset
  5579
93eb5ac6cfb0 6814842: Load shortening optimizations
twisti
parents: 2862
diff changeset
  5580
  size(4);
93eb5ac6cfb0 6814842: Load shortening optimizations
twisti
parents: 2862
diff changeset
  5581
93eb5ac6cfb0 6814842: Load shortening optimizations
twisti
parents: 2862
diff changeset
  5582
  format %{ "LDSB   $mem+1,$dst\t! short -> byte" %}
93eb5ac6cfb0 6814842: Load shortening optimizations
twisti
parents: 2862
diff changeset
  5583
  ins_encode %{
93eb5ac6cfb0 6814842: Load shortening optimizations
twisti
parents: 2862
diff changeset
  5584
    __ ldsb($mem$$Address, $dst$$Register, 1);
93eb5ac6cfb0 6814842: Load shortening optimizations
twisti
parents: 2862
diff changeset
  5585
  %}
93eb5ac6cfb0 6814842: Load shortening optimizations
twisti
parents: 2862
diff changeset
  5586
  ins_pipe(iload_mask_mem);
93eb5ac6cfb0 6814842: Load shortening optimizations
twisti
parents: 2862
diff changeset
  5587
%}
93eb5ac6cfb0 6814842: Load shortening optimizations
twisti
parents: 2862
diff changeset
  5588
2150
0d91d17158cc 6797305: Add LoadUB and LoadUI opcode class
twisti
parents: 2131
diff changeset
  5589
// Load Short (16bit signed) into a Long Register
0d91d17158cc 6797305: Add LoadUB and LoadUI opcode class
twisti
parents: 2131
diff changeset
  5590
instruct loadS2L(iRegL dst, memory mem) %{
0d91d17158cc 6797305: Add LoadUB and LoadUI opcode class
twisti
parents: 2131
diff changeset
  5591
  match(Set dst (ConvI2L (LoadS mem)));
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5592
  ins_cost(MEMORY_REF_COST);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5593
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5594
  size(4);
2150
0d91d17158cc 6797305: Add LoadUB and LoadUI opcode class
twisti
parents: 2131
diff changeset
  5595
  format %{ "LDSH   $mem,$dst\t! short -> long" %}
2571
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2348
diff changeset
  5596
  ins_encode %{
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2348
diff changeset
  5597
    __ ldsh($mem$$Address, $dst$$Register);
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2348
diff changeset
  5598
  %}
2150
0d91d17158cc 6797305: Add LoadUB and LoadUI opcode class
twisti
parents: 2131
diff changeset
  5599
  ins_pipe(iload_mask_mem);
0d91d17158cc 6797305: Add LoadUB and LoadUI opcode class
twisti
parents: 2131
diff changeset
  5600
%}
0d91d17158cc 6797305: Add LoadUB and LoadUI opcode class
twisti
parents: 2131
diff changeset
  5601
0d91d17158cc 6797305: Add LoadUB and LoadUI opcode class
twisti
parents: 2131
diff changeset
  5602
// Load Unsigned Short/Char (16bit UNsigned)
0d91d17158cc 6797305: Add LoadUB and LoadUI opcode class
twisti
parents: 2131
diff changeset
  5603
instruct loadUS(iRegI dst, memory mem) %{
0d91d17158cc 6797305: Add LoadUB and LoadUI opcode class
twisti
parents: 2131
diff changeset
  5604
  match(Set dst (LoadUS mem));
0d91d17158cc 6797305: Add LoadUB and LoadUI opcode class
twisti
parents: 2131
diff changeset
  5605
  ins_cost(MEMORY_REF_COST);
0d91d17158cc 6797305: Add LoadUB and LoadUI opcode class
twisti
parents: 2131
diff changeset
  5606
0d91d17158cc 6797305: Add LoadUB and LoadUI opcode class
twisti
parents: 2131
diff changeset
  5607
  size(4);
0d91d17158cc 6797305: Add LoadUB and LoadUI opcode class
twisti
parents: 2131
diff changeset
  5608
  format %{ "LDUH   $mem,$dst\t! ushort/char" %}
2571
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2348
diff changeset
  5609
  ins_encode %{
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2348
diff changeset
  5610
    __ lduh($mem$$Address, $dst$$Register);
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2348
diff changeset
  5611
  %}
3177
f467776fc753 5057225: Remove useless I2L conversions
twisti
parents: 2872
diff changeset
  5612
  ins_pipe(iload_mem);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5613
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5614
2872
93eb5ac6cfb0 6814842: Load shortening optimizations
twisti
parents: 2862
diff changeset
  5615
// Load Unsigned Short/Char (16 bit UNsigned) to Byte (8 bit signed)
93eb5ac6cfb0 6814842: Load shortening optimizations
twisti
parents: 2862
diff changeset
  5616
instruct loadUS2B(iRegI dst, indOffset13m7 mem, immI_24 twentyfour) %{
93eb5ac6cfb0 6814842: Load shortening optimizations
twisti
parents: 2862
diff changeset
  5617
  match(Set dst (RShiftI (LShiftI (LoadUS mem) twentyfour) twentyfour));
93eb5ac6cfb0 6814842: Load shortening optimizations
twisti
parents: 2862
diff changeset
  5618
  ins_cost(MEMORY_REF_COST);
93eb5ac6cfb0 6814842: Load shortening optimizations
twisti
parents: 2862
diff changeset
  5619
93eb5ac6cfb0 6814842: Load shortening optimizations
twisti
parents: 2862
diff changeset
  5620
  size(4);
93eb5ac6cfb0 6814842: Load shortening optimizations
twisti
parents: 2862
diff changeset
  5621
  format %{ "LDSB   $mem+1,$dst\t! ushort -> byte" %}
93eb5ac6cfb0 6814842: Load shortening optimizations
twisti
parents: 2862
diff changeset
  5622
  ins_encode %{
93eb5ac6cfb0 6814842: Load shortening optimizations
twisti
parents: 2862
diff changeset
  5623
    __ ldsb($mem$$Address, $dst$$Register, 1);
93eb5ac6cfb0 6814842: Load shortening optimizations
twisti
parents: 2862
diff changeset
  5624
  %}
93eb5ac6cfb0 6814842: Load shortening optimizations
twisti
parents: 2862
diff changeset
  5625
  ins_pipe(iload_mask_mem);
93eb5ac6cfb0 6814842: Load shortening optimizations
twisti
parents: 2862
diff changeset
  5626
%}
93eb5ac6cfb0 6814842: Load shortening optimizations
twisti
parents: 2862
diff changeset
  5627
2022
28ce8115a91d 6796746: rename LoadC (char) opcode class to LoadUS (unsigned short)
twisti
parents: 2015
diff changeset
  5628
// Load Unsigned Short/Char (16bit UNsigned) into a Long Register
2150
0d91d17158cc 6797305: Add LoadUB and LoadUI opcode class
twisti
parents: 2131
diff changeset
  5629
instruct loadUS2L(iRegL dst, memory mem) %{
0d91d17158cc 6797305: Add LoadUB and LoadUI opcode class
twisti
parents: 2131
diff changeset
  5630
  match(Set dst (ConvI2L (LoadUS mem)));
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5631
  ins_cost(MEMORY_REF_COST);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5632
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5633
  size(4);
2150
0d91d17158cc 6797305: Add LoadUB and LoadUI opcode class
twisti
parents: 2131
diff changeset
  5634
  format %{ "LDUH   $mem,$dst\t! ushort/char -> long" %}
2571
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2348
diff changeset
  5635
  ins_encode %{
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2348
diff changeset
  5636
    __ lduh($mem$$Address, $dst$$Register);
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2348
diff changeset
  5637
  %}
3177
f467776fc753 5057225: Remove useless I2L conversions
twisti
parents: 2872
diff changeset
  5638
  ins_pipe(iload_mem);
f467776fc753 5057225: Remove useless I2L conversions
twisti
parents: 2872
diff changeset
  5639
%}
f467776fc753 5057225: Remove useless I2L conversions
twisti
parents: 2872
diff changeset
  5640
f467776fc753 5057225: Remove useless I2L conversions
twisti
parents: 2872
diff changeset
  5641
// Load Unsigned Short/Char (16bit UNsigned) with mask 0xFF into a Long Register
f467776fc753 5057225: Remove useless I2L conversions
twisti
parents: 2872
diff changeset
  5642
instruct loadUS2L_immI_255(iRegL dst, indOffset13m7 mem, immI_255 mask) %{
f467776fc753 5057225: Remove useless I2L conversions
twisti
parents: 2872
diff changeset
  5643
  match(Set dst (ConvI2L (AndI (LoadUS mem) mask)));
f467776fc753 5057225: Remove useless I2L conversions
twisti
parents: 2872
diff changeset
  5644
  ins_cost(MEMORY_REF_COST);
f467776fc753 5057225: Remove useless I2L conversions
twisti
parents: 2872
diff changeset
  5645
f467776fc753 5057225: Remove useless I2L conversions
twisti
parents: 2872
diff changeset
  5646
  size(4);
f467776fc753 5057225: Remove useless I2L conversions
twisti
parents: 2872
diff changeset
  5647
  format %{ "LDUB   $mem+1,$dst\t! ushort/char & 0xFF -> long" %}
f467776fc753 5057225: Remove useless I2L conversions
twisti
parents: 2872
diff changeset
  5648
  ins_encode %{
f467776fc753 5057225: Remove useless I2L conversions
twisti
parents: 2872
diff changeset
  5649
    __ ldub($mem$$Address, $dst$$Register, 1);  // LSB is index+1 on BE
f467776fc753 5057225: Remove useless I2L conversions
twisti
parents: 2872
diff changeset
  5650
  %}
f467776fc753 5057225: Remove useless I2L conversions
twisti
parents: 2872
diff changeset
  5651
  ins_pipe(iload_mem);
f467776fc753 5057225: Remove useless I2L conversions
twisti
parents: 2872
diff changeset
  5652
%}
f467776fc753 5057225: Remove useless I2L conversions
twisti
parents: 2872
diff changeset
  5653
f467776fc753 5057225: Remove useless I2L conversions
twisti
parents: 2872
diff changeset
  5654
// Load Unsigned Short/Char (16bit UNsigned) with a 13-bit mask into a Long Register
f467776fc753 5057225: Remove useless I2L conversions
twisti
parents: 2872
diff changeset
  5655
instruct loadUS2L_immI13(iRegL dst, memory mem, immI13 mask) %{
f467776fc753 5057225: Remove useless I2L conversions
twisti
parents: 2872
diff changeset
  5656
  match(Set dst (ConvI2L (AndI (LoadUS mem) mask)));
f467776fc753 5057225: Remove useless I2L conversions
twisti
parents: 2872
diff changeset
  5657
  ins_cost(MEMORY_REF_COST + DEFAULT_COST);
f467776fc753 5057225: Remove useless I2L conversions
twisti
parents: 2872
diff changeset
  5658
f467776fc753 5057225: Remove useless I2L conversions
twisti
parents: 2872
diff changeset
  5659
  size(2*4);
f467776fc753 5057225: Remove useless I2L conversions
twisti
parents: 2872
diff changeset
  5660
  format %{ "LDUH   $mem,$dst\t! ushort/char & 13-bit mask -> long\n\t"
f467776fc753 5057225: Remove useless I2L conversions
twisti
parents: 2872
diff changeset
  5661
            "AND    $dst,$mask,$dst" %}
f467776fc753 5057225: Remove useless I2L conversions
twisti
parents: 2872
diff changeset
  5662
  ins_encode %{
f467776fc753 5057225: Remove useless I2L conversions
twisti
parents: 2872
diff changeset
  5663
    Register Rdst = $dst$$Register;
f467776fc753 5057225: Remove useless I2L conversions
twisti
parents: 2872
diff changeset
  5664
    __ lduh($mem$$Address, Rdst);
f467776fc753 5057225: Remove useless I2L conversions
twisti
parents: 2872
diff changeset
  5665
    __ and3(Rdst, $mask$$constant, Rdst);
f467776fc753 5057225: Remove useless I2L conversions
twisti
parents: 2872
diff changeset
  5666
  %}
f467776fc753 5057225: Remove useless I2L conversions
twisti
parents: 2872
diff changeset
  5667
  ins_pipe(iload_mem);
f467776fc753 5057225: Remove useless I2L conversions
twisti
parents: 2872
diff changeset
  5668
%}
f467776fc753 5057225: Remove useless I2L conversions
twisti
parents: 2872
diff changeset
  5669
f467776fc753 5057225: Remove useless I2L conversions
twisti
parents: 2872
diff changeset
  5670
// Load Unsigned Short/Char (16bit UNsigned) with a 16-bit mask into a Long Register
f467776fc753 5057225: Remove useless I2L conversions
twisti
parents: 2872
diff changeset
  5671
instruct loadUS2L_immI16(iRegL dst, memory mem, immI16 mask, iRegL tmp) %{
f467776fc753 5057225: Remove useless I2L conversions
twisti
parents: 2872
diff changeset
  5672
  match(Set dst (ConvI2L (AndI (LoadUS mem) mask)));
f467776fc753 5057225: Remove useless I2L conversions
twisti
parents: 2872
diff changeset
  5673
  effect(TEMP dst, TEMP tmp);
f467776fc753 5057225: Remove useless I2L conversions
twisti
parents: 2872
diff changeset
  5674
  ins_cost(MEMORY_REF_COST + 2*DEFAULT_COST);
f467776fc753 5057225: Remove useless I2L conversions
twisti
parents: 2872
diff changeset
  5675
3798
a8d3bacb68d7 6875967: CTW fails with./generated/adfiles/ad_sparc.cpp:6711
twisti
parents: 3177
diff changeset
  5676
  size((3+1)*4);  // set may use two instructions.
3177
f467776fc753 5057225: Remove useless I2L conversions
twisti
parents: 2872
diff changeset
  5677
  format %{ "LDUH   $mem,$dst\t! ushort/char & 16-bit mask -> long\n\t"
f467776fc753 5057225: Remove useless I2L conversions
twisti
parents: 2872
diff changeset
  5678
            "SET    $mask,$tmp\n\t"
f467776fc753 5057225: Remove useless I2L conversions
twisti
parents: 2872
diff changeset
  5679
            "AND    $dst,$tmp,$dst" %}
f467776fc753 5057225: Remove useless I2L conversions
twisti
parents: 2872
diff changeset
  5680
  ins_encode %{
f467776fc753 5057225: Remove useless I2L conversions
twisti
parents: 2872
diff changeset
  5681
    Register Rdst = $dst$$Register;
f467776fc753 5057225: Remove useless I2L conversions
twisti
parents: 2872
diff changeset
  5682
    Register Rtmp = $tmp$$Register;
f467776fc753 5057225: Remove useless I2L conversions
twisti
parents: 2872
diff changeset
  5683
    __ lduh($mem$$Address, Rdst);
f467776fc753 5057225: Remove useless I2L conversions
twisti
parents: 2872
diff changeset
  5684
    __ set($mask$$constant, Rtmp);
f467776fc753 5057225: Remove useless I2L conversions
twisti
parents: 2872
diff changeset
  5685
    __ and3(Rdst, Rtmp, Rdst);
f467776fc753 5057225: Remove useless I2L conversions
twisti
parents: 2872
diff changeset
  5686
  %}
f467776fc753 5057225: Remove useless I2L conversions
twisti
parents: 2872
diff changeset
  5687
  ins_pipe(iload_mem);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5688
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5689
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5690
// Load Integer
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5691
instruct loadI(iRegI dst, memory mem) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5692
  match(Set dst (LoadI mem));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5693
  ins_cost(MEMORY_REF_COST);
2150
0d91d17158cc 6797305: Add LoadUB and LoadUI opcode class
twisti
parents: 2131
diff changeset
  5694
0d91d17158cc 6797305: Add LoadUB and LoadUI opcode class
twisti
parents: 2131
diff changeset
  5695
  size(4);
0d91d17158cc 6797305: Add LoadUB and LoadUI opcode class
twisti
parents: 2131
diff changeset
  5696
  format %{ "LDUW   $mem,$dst\t! int" %}
2571
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2348
diff changeset
  5697
  ins_encode %{
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2348
diff changeset
  5698
    __ lduw($mem$$Address, $dst$$Register);
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2348
diff changeset
  5699
  %}
2150
0d91d17158cc 6797305: Add LoadUB and LoadUI opcode class
twisti
parents: 2131
diff changeset
  5700
  ins_pipe(iload_mem);
0d91d17158cc 6797305: Add LoadUB and LoadUI opcode class
twisti
parents: 2131
diff changeset
  5701
%}
0d91d17158cc 6797305: Add LoadUB and LoadUI opcode class
twisti
parents: 2131
diff changeset
  5702
2872
93eb5ac6cfb0 6814842: Load shortening optimizations
twisti
parents: 2862
diff changeset
  5703
// Load Integer to Byte (8 bit signed)
93eb5ac6cfb0 6814842: Load shortening optimizations
twisti
parents: 2862
diff changeset
  5704
instruct loadI2B(iRegI dst, indOffset13m7 mem, immI_24 twentyfour) %{
93eb5ac6cfb0 6814842: Load shortening optimizations
twisti
parents: 2862
diff changeset
  5705
  match(Set dst (RShiftI (LShiftI (LoadI mem) twentyfour) twentyfour));
93eb5ac6cfb0 6814842: Load shortening optimizations
twisti
parents: 2862
diff changeset
  5706
  ins_cost(MEMORY_REF_COST);
93eb5ac6cfb0 6814842: Load shortening optimizations
twisti
parents: 2862
diff changeset
  5707
93eb5ac6cfb0 6814842: Load shortening optimizations
twisti
parents: 2862
diff changeset
  5708
  size(4);
93eb5ac6cfb0 6814842: Load shortening optimizations
twisti
parents: 2862
diff changeset
  5709
93eb5ac6cfb0 6814842: Load shortening optimizations
twisti
parents: 2862
diff changeset
  5710
  format %{ "LDSB   $mem+3,$dst\t! int -> byte" %}
93eb5ac6cfb0 6814842: Load shortening optimizations
twisti
parents: 2862
diff changeset
  5711
  ins_encode %{
93eb5ac6cfb0 6814842: Load shortening optimizations
twisti
parents: 2862
diff changeset
  5712
    __ ldsb($mem$$Address, $dst$$Register, 3);
93eb5ac6cfb0 6814842: Load shortening optimizations
twisti
parents: 2862
diff changeset
  5713
  %}
93eb5ac6cfb0 6814842: Load shortening optimizations
twisti
parents: 2862
diff changeset
  5714
  ins_pipe(iload_mask_mem);
93eb5ac6cfb0 6814842: Load shortening optimizations
twisti
parents: 2862
diff changeset
  5715
%}
93eb5ac6cfb0 6814842: Load shortening optimizations
twisti
parents: 2862
diff changeset
  5716
93eb5ac6cfb0 6814842: Load shortening optimizations
twisti
parents: 2862
diff changeset
  5717
// Load Integer to Unsigned Byte (8 bit UNsigned)
93eb5ac6cfb0 6814842: Load shortening optimizations
twisti
parents: 2862
diff changeset
  5718
instruct loadI2UB(iRegI dst, indOffset13m7 mem, immI_255 mask) %{
93eb5ac6cfb0 6814842: Load shortening optimizations
twisti
parents: 2862
diff changeset
  5719
  match(Set dst (AndI (LoadI mem) mask));
93eb5ac6cfb0 6814842: Load shortening optimizations
twisti
parents: 2862
diff changeset
  5720
  ins_cost(MEMORY_REF_COST);
93eb5ac6cfb0 6814842: Load shortening optimizations
twisti
parents: 2862
diff changeset
  5721
93eb5ac6cfb0 6814842: Load shortening optimizations
twisti
parents: 2862
diff changeset
  5722
  size(4);
93eb5ac6cfb0 6814842: Load shortening optimizations
twisti
parents: 2862
diff changeset
  5723
93eb5ac6cfb0 6814842: Load shortening optimizations
twisti
parents: 2862
diff changeset
  5724
  format %{ "LDUB   $mem+3,$dst\t! int -> ubyte" %}
93eb5ac6cfb0 6814842: Load shortening optimizations
twisti
parents: 2862
diff changeset
  5725
  ins_encode %{
93eb5ac6cfb0 6814842: Load shortening optimizations
twisti
parents: 2862
diff changeset
  5726
    __ ldub($mem$$Address, $dst$$Register, 3);
93eb5ac6cfb0 6814842: Load shortening optimizations
twisti
parents: 2862
diff changeset
  5727
  %}
93eb5ac6cfb0 6814842: Load shortening optimizations
twisti
parents: 2862
diff changeset
  5728
  ins_pipe(iload_mask_mem);
93eb5ac6cfb0 6814842: Load shortening optimizations
twisti
parents: 2862
diff changeset
  5729
%}
93eb5ac6cfb0 6814842: Load shortening optimizations
twisti
parents: 2862
diff changeset
  5730
93eb5ac6cfb0 6814842: Load shortening optimizations
twisti
parents: 2862
diff changeset
  5731
// Load Integer to Short (16 bit signed)
93eb5ac6cfb0 6814842: Load shortening optimizations
twisti
parents: 2862
diff changeset
  5732
instruct loadI2S(iRegI dst, indOffset13m7 mem, immI_16 sixteen) %{
93eb5ac6cfb0 6814842: Load shortening optimizations
twisti
parents: 2862
diff changeset
  5733
  match(Set dst (RShiftI (LShiftI (LoadI mem) sixteen) sixteen));
93eb5ac6cfb0 6814842: Load shortening optimizations
twisti
parents: 2862
diff changeset
  5734
  ins_cost(MEMORY_REF_COST);
93eb5ac6cfb0 6814842: Load shortening optimizations
twisti
parents: 2862
diff changeset
  5735
93eb5ac6cfb0 6814842: Load shortening optimizations
twisti
parents: 2862
diff changeset
  5736
  size(4);
93eb5ac6cfb0 6814842: Load shortening optimizations
twisti
parents: 2862
diff changeset
  5737
93eb5ac6cfb0 6814842: Load shortening optimizations
twisti
parents: 2862
diff changeset
  5738
  format %{ "LDSH   $mem+2,$dst\t! int -> short" %}
93eb5ac6cfb0 6814842: Load shortening optimizations
twisti
parents: 2862
diff changeset
  5739
  ins_encode %{
93eb5ac6cfb0 6814842: Load shortening optimizations
twisti
parents: 2862
diff changeset
  5740
    __ ldsh($mem$$Address, $dst$$Register, 2);
93eb5ac6cfb0 6814842: Load shortening optimizations
twisti
parents: 2862
diff changeset
  5741
  %}
93eb5ac6cfb0 6814842: Load shortening optimizations
twisti
parents: 2862
diff changeset
  5742
  ins_pipe(iload_mask_mem);
93eb5ac6cfb0 6814842: Load shortening optimizations
twisti
parents: 2862
diff changeset
  5743
%}
93eb5ac6cfb0 6814842: Load shortening optimizations
twisti
parents: 2862
diff changeset
  5744
93eb5ac6cfb0 6814842: Load shortening optimizations
twisti
parents: 2862
diff changeset
  5745
// Load Integer to Unsigned Short (16 bit UNsigned)
93eb5ac6cfb0 6814842: Load shortening optimizations
twisti
parents: 2862
diff changeset
  5746
instruct loadI2US(iRegI dst, indOffset13m7 mem, immI_65535 mask) %{
93eb5ac6cfb0 6814842: Load shortening optimizations
twisti
parents: 2862
diff changeset
  5747
  match(Set dst (AndI (LoadI mem) mask));
93eb5ac6cfb0 6814842: Load shortening optimizations
twisti
parents: 2862
diff changeset
  5748
  ins_cost(MEMORY_REF_COST);
93eb5ac6cfb0 6814842: Load shortening optimizations
twisti
parents: 2862
diff changeset
  5749
93eb5ac6cfb0 6814842: Load shortening optimizations
twisti
parents: 2862
diff changeset
  5750
  size(4);
93eb5ac6cfb0 6814842: Load shortening optimizations
twisti
parents: 2862
diff changeset
  5751
93eb5ac6cfb0 6814842: Load shortening optimizations
twisti
parents: 2862
diff changeset
  5752
  format %{ "LDUH   $mem+2,$dst\t! int -> ushort/char" %}
93eb5ac6cfb0 6814842: Load shortening optimizations
twisti
parents: 2862
diff changeset
  5753
  ins_encode %{
93eb5ac6cfb0 6814842: Load shortening optimizations
twisti
parents: 2862
diff changeset
  5754
    __ lduh($mem$$Address, $dst$$Register, 2);
93eb5ac6cfb0 6814842: Load shortening optimizations
twisti
parents: 2862
diff changeset
  5755
  %}
93eb5ac6cfb0 6814842: Load shortening optimizations
twisti
parents: 2862
diff changeset
  5756
  ins_pipe(iload_mask_mem);
93eb5ac6cfb0 6814842: Load shortening optimizations
twisti
parents: 2862
diff changeset
  5757
%}
93eb5ac6cfb0 6814842: Load shortening optimizations
twisti
parents: 2862
diff changeset
  5758
2150
0d91d17158cc 6797305: Add LoadUB and LoadUI opcode class
twisti
parents: 2131
diff changeset
  5759
// Load Integer into a Long Register
0d91d17158cc 6797305: Add LoadUB and LoadUI opcode class
twisti
parents: 2131
diff changeset
  5760
instruct loadI2L(iRegL dst, memory mem) %{
0d91d17158cc 6797305: Add LoadUB and LoadUI opcode class
twisti
parents: 2131
diff changeset
  5761
  match(Set dst (ConvI2L (LoadI mem)));
0d91d17158cc 6797305: Add LoadUB and LoadUI opcode class
twisti
parents: 2131
diff changeset
  5762
  ins_cost(MEMORY_REF_COST);
0d91d17158cc 6797305: Add LoadUB and LoadUI opcode class
twisti
parents: 2131
diff changeset
  5763
0d91d17158cc 6797305: Add LoadUB and LoadUI opcode class
twisti
parents: 2131
diff changeset
  5764
  size(4);
0d91d17158cc 6797305: Add LoadUB and LoadUI opcode class
twisti
parents: 2131
diff changeset
  5765
  format %{ "LDSW   $mem,$dst\t! int -> long" %}
2571
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2348
diff changeset
  5766
  ins_encode %{
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2348
diff changeset
  5767
    __ ldsw($mem$$Address, $dst$$Register);
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2348
diff changeset
  5768
  %}
3177
f467776fc753 5057225: Remove useless I2L conversions
twisti
parents: 2872
diff changeset
  5769
  ins_pipe(iload_mask_mem);
f467776fc753 5057225: Remove useless I2L conversions
twisti
parents: 2872
diff changeset
  5770
%}
f467776fc753 5057225: Remove useless I2L conversions
twisti
parents: 2872
diff changeset
  5771
f467776fc753 5057225: Remove useless I2L conversions
twisti
parents: 2872
diff changeset
  5772
// Load Integer with mask 0xFF into a Long Register
f467776fc753 5057225: Remove useless I2L conversions
twisti
parents: 2872
diff changeset
  5773
instruct loadI2L_immI_255(iRegL dst, indOffset13m7 mem, immI_255 mask) %{
f467776fc753 5057225: Remove useless I2L conversions
twisti
parents: 2872
diff changeset
  5774
  match(Set dst (ConvI2L (AndI (LoadI mem) mask)));
f467776fc753 5057225: Remove useless I2L conversions
twisti
parents: 2872
diff changeset
  5775
  ins_cost(MEMORY_REF_COST);
f467776fc753 5057225: Remove useless I2L conversions
twisti
parents: 2872
diff changeset
  5776
f467776fc753 5057225: Remove useless I2L conversions
twisti
parents: 2872
diff changeset
  5777
  size(4);
f467776fc753 5057225: Remove useless I2L conversions
twisti
parents: 2872
diff changeset
  5778
  format %{ "LDUB   $mem+3,$dst\t! int & 0xFF -> long" %}
f467776fc753 5057225: Remove useless I2L conversions
twisti
parents: 2872
diff changeset
  5779
  ins_encode %{
f467776fc753 5057225: Remove useless I2L conversions
twisti
parents: 2872
diff changeset
  5780
    __ ldub($mem$$Address, $dst$$Register, 3);  // LSB is index+3 on BE
f467776fc753 5057225: Remove useless I2L conversions
twisti
parents: 2872
diff changeset
  5781
  %}
f467776fc753 5057225: Remove useless I2L conversions
twisti
parents: 2872
diff changeset
  5782
  ins_pipe(iload_mem);
f467776fc753 5057225: Remove useless I2L conversions
twisti
parents: 2872
diff changeset
  5783
%}
f467776fc753 5057225: Remove useless I2L conversions
twisti
parents: 2872
diff changeset
  5784
f467776fc753 5057225: Remove useless I2L conversions
twisti
parents: 2872
diff changeset
  5785
// Load Integer with mask 0xFFFF into a Long Register
f467776fc753 5057225: Remove useless I2L conversions
twisti
parents: 2872
diff changeset
  5786
instruct loadI2L_immI_65535(iRegL dst, indOffset13m7 mem, immI_65535 mask) %{
f467776fc753 5057225: Remove useless I2L conversions
twisti
parents: 2872
diff changeset
  5787
  match(Set dst (ConvI2L (AndI (LoadI mem) mask)));
f467776fc753 5057225: Remove useless I2L conversions
twisti
parents: 2872
diff changeset
  5788
  ins_cost(MEMORY_REF_COST);
f467776fc753 5057225: Remove useless I2L conversions
twisti
parents: 2872
diff changeset
  5789
f467776fc753 5057225: Remove useless I2L conversions
twisti
parents: 2872
diff changeset
  5790
  size(4);
f467776fc753 5057225: Remove useless I2L conversions
twisti
parents: 2872
diff changeset
  5791
  format %{ "LDUH   $mem+2,$dst\t! int & 0xFFFF -> long" %}
f467776fc753 5057225: Remove useless I2L conversions
twisti
parents: 2872
diff changeset
  5792
  ins_encode %{
f467776fc753 5057225: Remove useless I2L conversions
twisti
parents: 2872
diff changeset
  5793
    __ lduh($mem$$Address, $dst$$Register, 2);  // LSW is index+2 on BE
f467776fc753 5057225: Remove useless I2L conversions
twisti
parents: 2872
diff changeset
  5794
  %}
f467776fc753 5057225: Remove useless I2L conversions
twisti
parents: 2872
diff changeset
  5795
  ins_pipe(iload_mem);
f467776fc753 5057225: Remove useless I2L conversions
twisti
parents: 2872
diff changeset
  5796
%}
f467776fc753 5057225: Remove useless I2L conversions
twisti
parents: 2872
diff changeset
  5797
f467776fc753 5057225: Remove useless I2L conversions
twisti
parents: 2872
diff changeset
  5798
// Load Integer with a 13-bit mask into a Long Register
f467776fc753 5057225: Remove useless I2L conversions
twisti
parents: 2872
diff changeset
  5799
instruct loadI2L_immI13(iRegL dst, memory mem, immI13 mask) %{
f467776fc753 5057225: Remove useless I2L conversions
twisti
parents: 2872
diff changeset
  5800
  match(Set dst (ConvI2L (AndI (LoadI mem) mask)));
f467776fc753 5057225: Remove useless I2L conversions
twisti
parents: 2872
diff changeset
  5801
  ins_cost(MEMORY_REF_COST + DEFAULT_COST);
f467776fc753 5057225: Remove useless I2L conversions
twisti
parents: 2872
diff changeset
  5802
f467776fc753 5057225: Remove useless I2L conversions
twisti
parents: 2872
diff changeset
  5803
  size(2*4);
f467776fc753 5057225: Remove useless I2L conversions
twisti
parents: 2872
diff changeset
  5804
  format %{ "LDUW   $mem,$dst\t! int & 13-bit mask -> long\n\t"
f467776fc753 5057225: Remove useless I2L conversions
twisti
parents: 2872
diff changeset
  5805
            "AND    $dst,$mask,$dst" %}
f467776fc753 5057225: Remove useless I2L conversions
twisti
parents: 2872
diff changeset
  5806
  ins_encode %{
f467776fc753 5057225: Remove useless I2L conversions
twisti
parents: 2872
diff changeset
  5807
    Register Rdst = $dst$$Register;
f467776fc753 5057225: Remove useless I2L conversions
twisti
parents: 2872
diff changeset
  5808
    __ lduw($mem$$Address, Rdst);
f467776fc753 5057225: Remove useless I2L conversions
twisti
parents: 2872
diff changeset
  5809
    __ and3(Rdst, $mask$$constant, Rdst);
f467776fc753 5057225: Remove useless I2L conversions
twisti
parents: 2872
diff changeset
  5810
  %}
f467776fc753 5057225: Remove useless I2L conversions
twisti
parents: 2872
diff changeset
  5811
  ins_pipe(iload_mem);
f467776fc753 5057225: Remove useless I2L conversions
twisti
parents: 2872
diff changeset
  5812
%}
f467776fc753 5057225: Remove useless I2L conversions
twisti
parents: 2872
diff changeset
  5813
f467776fc753 5057225: Remove useless I2L conversions
twisti
parents: 2872
diff changeset
  5814
// Load Integer with a 32-bit mask into a Long Register
f467776fc753 5057225: Remove useless I2L conversions
twisti
parents: 2872
diff changeset
  5815
instruct loadI2L_immI(iRegL dst, memory mem, immI mask, iRegL tmp) %{
f467776fc753 5057225: Remove useless I2L conversions
twisti
parents: 2872
diff changeset
  5816
  match(Set dst (ConvI2L (AndI (LoadI mem) mask)));
f467776fc753 5057225: Remove useless I2L conversions
twisti
parents: 2872
diff changeset
  5817
  effect(TEMP dst, TEMP tmp);
f467776fc753 5057225: Remove useless I2L conversions
twisti
parents: 2872
diff changeset
  5818
  ins_cost(MEMORY_REF_COST + 2*DEFAULT_COST);
f467776fc753 5057225: Remove useless I2L conversions
twisti
parents: 2872
diff changeset
  5819
3798
a8d3bacb68d7 6875967: CTW fails with./generated/adfiles/ad_sparc.cpp:6711
twisti
parents: 3177
diff changeset
  5820
  size((3+1)*4);  // set may use two instructions.
3177
f467776fc753 5057225: Remove useless I2L conversions
twisti
parents: 2872
diff changeset
  5821
  format %{ "LDUW   $mem,$dst\t! int & 32-bit mask -> long\n\t"
f467776fc753 5057225: Remove useless I2L conversions
twisti
parents: 2872
diff changeset
  5822
            "SET    $mask,$tmp\n\t"
f467776fc753 5057225: Remove useless I2L conversions
twisti
parents: 2872
diff changeset
  5823
            "AND    $dst,$tmp,$dst" %}
f467776fc753 5057225: Remove useless I2L conversions
twisti
parents: 2872
diff changeset
  5824
  ins_encode %{
f467776fc753 5057225: Remove useless I2L conversions
twisti
parents: 2872
diff changeset
  5825
    Register Rdst = $dst$$Register;
f467776fc753 5057225: Remove useless I2L conversions
twisti
parents: 2872
diff changeset
  5826
    Register Rtmp = $tmp$$Register;
f467776fc753 5057225: Remove useless I2L conversions
twisti
parents: 2872
diff changeset
  5827
    __ lduw($mem$$Address, Rdst);
f467776fc753 5057225: Remove useless I2L conversions
twisti
parents: 2872
diff changeset
  5828
    __ set($mask$$constant, Rtmp);
f467776fc753 5057225: Remove useless I2L conversions
twisti
parents: 2872
diff changeset
  5829
    __ and3(Rdst, Rtmp, Rdst);
f467776fc753 5057225: Remove useless I2L conversions
twisti
parents: 2872
diff changeset
  5830
  %}
2150
0d91d17158cc 6797305: Add LoadUB and LoadUI opcode class
twisti
parents: 2131
diff changeset
  5831
  ins_pipe(iload_mem);
0d91d17158cc 6797305: Add LoadUB and LoadUI opcode class
twisti
parents: 2131
diff changeset
  5832
%}
0d91d17158cc 6797305: Add LoadUB and LoadUI opcode class
twisti
parents: 2131
diff changeset
  5833
0d91d17158cc 6797305: Add LoadUB and LoadUI opcode class
twisti
parents: 2131
diff changeset
  5834
// Load Unsigned Integer into a Long Register
13970
11a9630698a6 7199654: Remove LoadUI2LNode
vlivanov
parents: 13969
diff changeset
  5835
instruct loadUI2L(iRegL dst, memory mem, immL_32bits mask) %{
11a9630698a6 7199654: Remove LoadUI2LNode
vlivanov
parents: 13969
diff changeset
  5836
  match(Set dst (AndL (ConvI2L (LoadI mem)) mask));
2150
0d91d17158cc 6797305: Add LoadUB and LoadUI opcode class
twisti
parents: 2131
diff changeset
  5837
  ins_cost(MEMORY_REF_COST);
0d91d17158cc 6797305: Add LoadUB and LoadUI opcode class
twisti
parents: 2131
diff changeset
  5838
0d91d17158cc 6797305: Add LoadUB and LoadUI opcode class
twisti
parents: 2131
diff changeset
  5839
  size(4);
0d91d17158cc 6797305: Add LoadUB and LoadUI opcode class
twisti
parents: 2131
diff changeset
  5840
  format %{ "LDUW   $mem,$dst\t! uint -> long" %}
2571
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2348
diff changeset
  5841
  ins_encode %{
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2348
diff changeset
  5842
    __ lduw($mem$$Address, $dst$$Register);
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2348
diff changeset
  5843
  %}
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5844
  ins_pipe(iload_mem);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5845
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5846
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5847
// Load Long - aligned
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5848
instruct loadL(iRegL dst, memory mem ) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5849
  match(Set dst (LoadL mem));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5850
  ins_cost(MEMORY_REF_COST);
2150
0d91d17158cc 6797305: Add LoadUB and LoadUI opcode class
twisti
parents: 2131
diff changeset
  5851
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5852
  size(4);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5853
  format %{ "LDX    $mem,$dst\t! long" %}
2571
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2348
diff changeset
  5854
  ins_encode %{
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2348
diff changeset
  5855
    __ ldx($mem$$Address, $dst$$Register);
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2348
diff changeset
  5856
  %}
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5857
  ins_pipe(iload_mem);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5858
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5859
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5860
// Load Long - UNaligned
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5861
instruct loadL_unaligned(iRegL dst, memory mem, o7RegI tmp) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5862
  match(Set dst (LoadL_unaligned mem));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5863
  effect(KILL tmp);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5864
  ins_cost(MEMORY_REF_COST*2+DEFAULT_COST);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5865
  size(16);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5866
  format %{ "LDUW   $mem+4,R_O7\t! misaligned long\n"
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5867
          "\tLDUW   $mem  ,$dst\n"
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5868
          "\tSLLX   #32, $dst, $dst\n"
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5869
          "\tOR     $dst, R_O7, $dst" %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5870
  opcode(Assembler::lduw_op3);
1495
128fe18951ed 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 781
diff changeset
  5871
  ins_encode(form3_mem_reg_long_unaligned_marshal( mem, dst ));
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5872
  ins_pipe(iload_mem);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5873
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5874
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5875
// Load Range
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5876
instruct loadRange(iRegI dst, memory mem) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5877
  match(Set dst (LoadRange mem));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5878
  ins_cost(MEMORY_REF_COST);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5879
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5880
  size(4);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5881
  format %{ "LDUW   $mem,$dst\t! range" %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5882
  opcode(Assembler::lduw_op3);
1495
128fe18951ed 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 781
diff changeset
  5883
  ins_encode(simple_form3_mem_reg( mem, dst ) );
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5884
  ins_pipe(iload_mem);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5885
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5886
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5887
// Load Integer into %f register (for fitos/fitod)
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5888
instruct loadI_freg(regF dst, memory mem) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5889
  match(Set dst (LoadI mem));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5890
  ins_cost(MEMORY_REF_COST);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5891
  size(4);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5892
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5893
  format %{ "LDF    $mem,$dst\t! for fitos/fitod" %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5894
  opcode(Assembler::ldf_op3);
1495
128fe18951ed 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 781
diff changeset
  5895
  ins_encode(simple_form3_mem_reg( mem, dst ) );
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5896
  ins_pipe(floadF_mem);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5897
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5898
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5899
// Load Pointer
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5900
instruct loadP(iRegP dst, memory mem) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5901
  match(Set dst (LoadP mem));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5902
  ins_cost(MEMORY_REF_COST);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5903
  size(4);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5904
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5905
#ifndef _LP64
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5906
  format %{ "LDUW   $mem,$dst\t! ptr" %}
2571
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2348
diff changeset
  5907
  ins_encode %{
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2348
diff changeset
  5908
    __ lduw($mem$$Address, $dst$$Register);
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2348
diff changeset
  5909
  %}
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5910
#else
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5911
  format %{ "LDX    $mem,$dst\t! ptr" %}
2571
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2348
diff changeset
  5912
  ins_encode %{
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2348
diff changeset
  5913
    __ ldx($mem$$Address, $dst$$Register);
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2348
diff changeset
  5914
  %}
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5915
#endif
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5916
  ins_pipe(iload_mem);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5917
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5918
360
21d113ecbf6a 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 254
diff changeset
  5919
// Load Compressed Pointer
21d113ecbf6a 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 254
diff changeset
  5920
instruct loadN(iRegN dst, memory mem) %{
2571
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2348
diff changeset
  5921
  match(Set dst (LoadN mem));
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2348
diff changeset
  5922
  ins_cost(MEMORY_REF_COST);
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2348
diff changeset
  5923
  size(4);
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2348
diff changeset
  5924
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2348
diff changeset
  5925
  format %{ "LDUW   $mem,$dst\t! compressed ptr" %}
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2348
diff changeset
  5926
  ins_encode %{
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2348
diff changeset
  5927
    __ lduw($mem$$Address, $dst$$Register);
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2348
diff changeset
  5928
  %}
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2348
diff changeset
  5929
  ins_pipe(iload_mem);
360
21d113ecbf6a 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 254
diff changeset
  5930
%}
21d113ecbf6a 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 254
diff changeset
  5931
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5932
// Load Klass Pointer
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5933
instruct loadKlass(iRegP dst, memory mem) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5934
  match(Set dst (LoadKlass mem));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5935
  ins_cost(MEMORY_REF_COST);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5936
  size(4);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5937
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5938
#ifndef _LP64
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5939
  format %{ "LDUW   $mem,$dst\t! klass ptr" %}
2571
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2348
diff changeset
  5940
  ins_encode %{
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2348
diff changeset
  5941
    __ lduw($mem$$Address, $dst$$Register);
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2348
diff changeset
  5942
  %}
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5943
#else
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5944
  format %{ "LDX    $mem,$dst\t! klass ptr" %}
2571
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2348
diff changeset
  5945
  ins_encode %{
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2348
diff changeset
  5946
    __ ldx($mem$$Address, $dst$$Register);
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2348
diff changeset
  5947
  %}
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5948
#endif
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5949
  ins_pipe(iload_mem);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5950
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5951
590
2954744d7bba 6703890: Compressed Oops: add LoadNKlass node to generate narrow oops (32-bits) compare instructions
kvn
parents: 589
diff changeset
  5952
// Load narrow Klass Pointer
2954744d7bba 6703890: Compressed Oops: add LoadNKlass node to generate narrow oops (32-bits) compare instructions
kvn
parents: 589
diff changeset
  5953
instruct loadNKlass(iRegN dst, memory mem) %{
2954744d7bba 6703890: Compressed Oops: add LoadNKlass node to generate narrow oops (32-bits) compare instructions
kvn
parents: 589
diff changeset
  5954
  match(Set dst (LoadNKlass mem));
360
21d113ecbf6a 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 254
diff changeset
  5955
  ins_cost(MEMORY_REF_COST);
591
04d2e26e6d69 6703888: Compressed Oops: use the 32-bits gap after klass in a object
kvn
parents: 590
diff changeset
  5956
  size(4);
360
21d113ecbf6a 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 254
diff changeset
  5957
21d113ecbf6a 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 254
diff changeset
  5958
  format %{ "LDUW   $mem,$dst\t! compressed klass ptr" %}
21d113ecbf6a 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 254
diff changeset
  5959
  ins_encode %{
2571
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2348
diff changeset
  5960
    __ lduw($mem$$Address, $dst$$Register);
360
21d113ecbf6a 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 254
diff changeset
  5961
  %}
21d113ecbf6a 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 254
diff changeset
  5962
  ins_pipe(iload_mem);
21d113ecbf6a 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 254
diff changeset
  5963
%}
21d113ecbf6a 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 254
diff changeset
  5964
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5965
// Load Double
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5966
instruct loadD(regD dst, memory mem) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5967
  match(Set dst (LoadD mem));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5968
  ins_cost(MEMORY_REF_COST);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5969
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5970
  size(4);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5971
  format %{ "LDDF   $mem,$dst" %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5972
  opcode(Assembler::lddf_op3);
1495
128fe18951ed 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 781
diff changeset
  5973
  ins_encode(simple_form3_mem_reg( mem, dst ) );
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5974
  ins_pipe(floadD_mem);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5975
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5976
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5977
// Load Double - UNaligned
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5978
instruct loadD_unaligned(regD_low dst, memory mem ) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5979
  match(Set dst (LoadD_unaligned mem));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5980
  ins_cost(MEMORY_REF_COST*2+DEFAULT_COST);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5981
  size(8);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5982
  format %{ "LDF    $mem  ,$dst.hi\t! misaligned double\n"
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5983
          "\tLDF    $mem+4,$dst.lo\t!" %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5984
  opcode(Assembler::ldf_op3);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5985
  ins_encode( form3_mem_reg_double_unaligned( mem, dst ));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5986
  ins_pipe(iload_mem);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5987
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5988
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5989
// Load Float
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5990
instruct loadF(regF dst, memory mem) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5991
  match(Set dst (LoadF mem));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5992
  ins_cost(MEMORY_REF_COST);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5993
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5994
  size(4);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5995
  format %{ "LDF    $mem,$dst" %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5996
  opcode(Assembler::ldf_op3);
1495
128fe18951ed 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 781
diff changeset
  5997
  ins_encode(simple_form3_mem_reg( mem, dst ) );
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5998
  ins_pipe(floadF_mem);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  5999
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6000
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6001
// Load Constant
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6002
instruct loadConI( iRegI dst, immI src ) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6003
  match(Set dst src);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6004
  ins_cost(DEFAULT_COST * 3/2);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6005
  format %{ "SET    $src,$dst" %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6006
  ins_encode( Set32(src, dst) );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6007
  ins_pipe(ialu_hi_lo_reg);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6008
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6009
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6010
instruct loadConI13( iRegI dst, immI13 src ) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6011
  match(Set dst src);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6012
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6013
  size(4);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6014
  format %{ "MOV    $src,$dst" %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6015
  ins_encode( Set13( src, dst ) );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6016
  ins_pipe(ialu_imm);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6017
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6018
7433
b418028612ad 6961690: load oops from constant table on SPARC
twisti
parents: 7116
diff changeset
  6019
#ifndef _LP64
b418028612ad 6961690: load oops from constant table on SPARC
twisti
parents: 7116
diff changeset
  6020
instruct loadConP(iRegP dst, immP con) %{
b418028612ad 6961690: load oops from constant table on SPARC
twisti
parents: 7116
diff changeset
  6021
  match(Set dst con);
b418028612ad 6961690: load oops from constant table on SPARC
twisti
parents: 7116
diff changeset
  6022
  ins_cost(DEFAULT_COST * 3/2);
b418028612ad 6961690: load oops from constant table on SPARC
twisti
parents: 7116
diff changeset
  6023
  format %{ "SET    $con,$dst\t!ptr" %}
b418028612ad 6961690: load oops from constant table on SPARC
twisti
parents: 7116
diff changeset
  6024
  ins_encode %{
13728
882756847a04 6964458: Reimplement class meta-data storage to use native memory
coleenp
parents: 13104
diff changeset
  6025
    relocInfo::relocType constant_reloc = _opnds[1]->constant_reloc();
7433
b418028612ad 6961690: load oops from constant table on SPARC
twisti
parents: 7116
diff changeset
  6026
      intptr_t val = $con$$constant;
13728
882756847a04 6964458: Reimplement class meta-data storage to use native memory
coleenp
parents: 13104
diff changeset
  6027
    if (constant_reloc == relocInfo::oop_type) {
7433
b418028612ad 6961690: load oops from constant table on SPARC
twisti
parents: 7116
diff changeset
  6028
      __ set_oop_constant((jobject) val, $dst$$Register);
13728
882756847a04 6964458: Reimplement class meta-data storage to use native memory
coleenp
parents: 13104
diff changeset
  6029
    } else if (constant_reloc == relocInfo::metadata_type) {
882756847a04 6964458: Reimplement class meta-data storage to use native memory
coleenp
parents: 13104
diff changeset
  6030
      __ set_metadata_constant((Metadata*)val, $dst$$Register);
7433
b418028612ad 6961690: load oops from constant table on SPARC
twisti
parents: 7116
diff changeset
  6031
    } else {          // non-oop pointers, e.g. card mark base, heap top
13728
882756847a04 6964458: Reimplement class meta-data storage to use native memory
coleenp
parents: 13104
diff changeset
  6032
      assert(constant_reloc == relocInfo::none, "unexpected reloc type");
882756847a04 6964458: Reimplement class meta-data storage to use native memory
coleenp
parents: 13104
diff changeset
  6033
      __ set(val, $dst$$Register);
7433
b418028612ad 6961690: load oops from constant table on SPARC
twisti
parents: 7116
diff changeset
  6034
    }
b418028612ad 6961690: load oops from constant table on SPARC
twisti
parents: 7116
diff changeset
  6035
  %}
b418028612ad 6961690: load oops from constant table on SPARC
twisti
parents: 7116
diff changeset
  6036
  ins_pipe(loadConP);
b418028612ad 6961690: load oops from constant table on SPARC
twisti
parents: 7116
diff changeset
  6037
%}
b418028612ad 6961690: load oops from constant table on SPARC
twisti
parents: 7116
diff changeset
  6038
#else
b418028612ad 6961690: load oops from constant table on SPARC
twisti
parents: 7116
diff changeset
  6039
instruct loadConP_set(iRegP dst, immP_set con) %{
b418028612ad 6961690: load oops from constant table on SPARC
twisti
parents: 7116
diff changeset
  6040
  match(Set dst con);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6041
  ins_cost(DEFAULT_COST * 3/2);
7433
b418028612ad 6961690: load oops from constant table on SPARC
twisti
parents: 7116
diff changeset
  6042
  format %{ "SET    $con,$dst\t! ptr" %}
b418028612ad 6961690: load oops from constant table on SPARC
twisti
parents: 7116
diff changeset
  6043
  ins_encode %{
13728
882756847a04 6964458: Reimplement class meta-data storage to use native memory
coleenp
parents: 13104
diff changeset
  6044
    relocInfo::relocType constant_reloc = _opnds[1]->constant_reloc();
7433
b418028612ad 6961690: load oops from constant table on SPARC
twisti
parents: 7116
diff changeset
  6045
      intptr_t val = $con$$constant;
13728
882756847a04 6964458: Reimplement class meta-data storage to use native memory
coleenp
parents: 13104
diff changeset
  6046
    if (constant_reloc == relocInfo::oop_type) {
7433
b418028612ad 6961690: load oops from constant table on SPARC
twisti
parents: 7116
diff changeset
  6047
      __ set_oop_constant((jobject) val, $dst$$Register);
13728
882756847a04 6964458: Reimplement class meta-data storage to use native memory
coleenp
parents: 13104
diff changeset
  6048
    } else if (constant_reloc == relocInfo::metadata_type) {
882756847a04 6964458: Reimplement class meta-data storage to use native memory
coleenp
parents: 13104
diff changeset
  6049
      __ set_metadata_constant((Metadata*)val, $dst$$Register);
7433
b418028612ad 6961690: load oops from constant table on SPARC
twisti
parents: 7116
diff changeset
  6050
    } else {          // non-oop pointers, e.g. card mark base, heap top
13728
882756847a04 6964458: Reimplement class meta-data storage to use native memory
coleenp
parents: 13104
diff changeset
  6051
      assert(constant_reloc == relocInfo::none, "unexpected reloc type");
882756847a04 6964458: Reimplement class meta-data storage to use native memory
coleenp
parents: 13104
diff changeset
  6052
      __ set(val, $dst$$Register);
7433
b418028612ad 6961690: load oops from constant table on SPARC
twisti
parents: 7116
diff changeset
  6053
    }
b418028612ad 6961690: load oops from constant table on SPARC
twisti
parents: 7116
diff changeset
  6054
  %}
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6055
  ins_pipe(loadConP);
7433
b418028612ad 6961690: load oops from constant table on SPARC
twisti
parents: 7116
diff changeset
  6056
%}
b418028612ad 6961690: load oops from constant table on SPARC
twisti
parents: 7116
diff changeset
  6057
b418028612ad 6961690: load oops from constant table on SPARC
twisti
parents: 7116
diff changeset
  6058
instruct loadConP_load(iRegP dst, immP_load con) %{
b418028612ad 6961690: load oops from constant table on SPARC
twisti
parents: 7116
diff changeset
  6059
  match(Set dst con);
b418028612ad 6961690: load oops from constant table on SPARC
twisti
parents: 7116
diff changeset
  6060
  ins_cost(MEMORY_REF_COST);
b418028612ad 6961690: load oops from constant table on SPARC
twisti
parents: 7116
diff changeset
  6061
  format %{ "LD     [$constanttablebase + $constantoffset],$dst\t! load from constant table: ptr=$con" %}
b418028612ad 6961690: load oops from constant table on SPARC
twisti
parents: 7116
diff changeset
  6062
  ins_encode %{
7700
3252c02e23b8 7006044: materialize cheap non-oop pointers on 64-bit SPARC
twisti
parents: 7437
diff changeset
  6063
    RegisterOrConstant con_offset = __ ensure_simm13_or_reg($constantoffset($con), $dst$$Register);
3252c02e23b8 7006044: materialize cheap non-oop pointers on 64-bit SPARC
twisti
parents: 7437
diff changeset
  6064
    __ ld_ptr($constanttablebase, con_offset, $dst$$Register);
3252c02e23b8 7006044: materialize cheap non-oop pointers on 64-bit SPARC
twisti
parents: 7437
diff changeset
  6065
  %}
3252c02e23b8 7006044: materialize cheap non-oop pointers on 64-bit SPARC
twisti
parents: 7437
diff changeset
  6066
  ins_pipe(loadConP);
3252c02e23b8 7006044: materialize cheap non-oop pointers on 64-bit SPARC
twisti
parents: 7437
diff changeset
  6067
%}
3252c02e23b8 7006044: materialize cheap non-oop pointers on 64-bit SPARC
twisti
parents: 7437
diff changeset
  6068
3252c02e23b8 7006044: materialize cheap non-oop pointers on 64-bit SPARC
twisti
parents: 7437
diff changeset
  6069
instruct loadConP_no_oop_cheap(iRegP dst, immP_no_oop_cheap con) %{
3252c02e23b8 7006044: materialize cheap non-oop pointers on 64-bit SPARC
twisti
parents: 7437
diff changeset
  6070
  match(Set dst con);
3252c02e23b8 7006044: materialize cheap non-oop pointers on 64-bit SPARC
twisti
parents: 7437
diff changeset
  6071
  ins_cost(DEFAULT_COST * 3/2);
3252c02e23b8 7006044: materialize cheap non-oop pointers on 64-bit SPARC
twisti
parents: 7437
diff changeset
  6072
  format %{ "SET    $con,$dst\t! non-oop ptr" %}
3252c02e23b8 7006044: materialize cheap non-oop pointers on 64-bit SPARC
twisti
parents: 7437
diff changeset
  6073
  ins_encode %{
3252c02e23b8 7006044: materialize cheap non-oop pointers on 64-bit SPARC
twisti
parents: 7437
diff changeset
  6074
    __ set($con$$constant, $dst$$Register);
7433
b418028612ad 6961690: load oops from constant table on SPARC
twisti
parents: 7116
diff changeset
  6075
  %}
b418028612ad 6961690: load oops from constant table on SPARC
twisti
parents: 7116
diff changeset
  6076
  ins_pipe(loadConP);
b418028612ad 6961690: load oops from constant table on SPARC
twisti
parents: 7116
diff changeset
  6077
%}
b418028612ad 6961690: load oops from constant table on SPARC
twisti
parents: 7116
diff changeset
  6078
#endif // _LP64
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6079
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6080
instruct loadConP0(iRegP dst, immP0 src) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6081
  match(Set dst src);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6082
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6083
  size(4);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6084
  format %{ "CLR    $dst\t!ptr" %}
7433
b418028612ad 6961690: load oops from constant table on SPARC
twisti
parents: 7116
diff changeset
  6085
  ins_encode %{
b418028612ad 6961690: load oops from constant table on SPARC
twisti
parents: 7116
diff changeset
  6086
    __ clr($dst$$Register);
b418028612ad 6961690: load oops from constant table on SPARC
twisti
parents: 7116
diff changeset
  6087
  %}
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6088
  ins_pipe(ialu_imm);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6089
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6090
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6091
instruct loadConP_poll(iRegP dst, immP_poll src) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6092
  match(Set dst src);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6093
  ins_cost(DEFAULT_COST);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6094
  format %{ "SET    $src,$dst\t!ptr" %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6095
  ins_encode %{
2571
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2348
diff changeset
  6096
    AddressLiteral polling_page(os::get_polling_page());
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2348
diff changeset
  6097
    __ sethi(polling_page, reg_to_register_object($dst$$reg));
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6098
  %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6099
  ins_pipe(loadConP_poll);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6100
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6101
590
2954744d7bba 6703890: Compressed Oops: add LoadNKlass node to generate narrow oops (32-bits) compare instructions
kvn
parents: 589
diff changeset
  6102
instruct loadConN0(iRegN dst, immN0 src) %{
2954744d7bba 6703890: Compressed Oops: add LoadNKlass node to generate narrow oops (32-bits) compare instructions
kvn
parents: 589
diff changeset
  6103
  match(Set dst src);
2954744d7bba 6703890: Compressed Oops: add LoadNKlass node to generate narrow oops (32-bits) compare instructions
kvn
parents: 589
diff changeset
  6104
2954744d7bba 6703890: Compressed Oops: add LoadNKlass node to generate narrow oops (32-bits) compare instructions
kvn
parents: 589
diff changeset
  6105
  size(4);
2954744d7bba 6703890: Compressed Oops: add LoadNKlass node to generate narrow oops (32-bits) compare instructions
kvn
parents: 589
diff changeset
  6106
  format %{ "CLR    $dst\t! compressed NULL ptr" %}
7433
b418028612ad 6961690: load oops from constant table on SPARC
twisti
parents: 7116
diff changeset
  6107
  ins_encode %{
b418028612ad 6961690: load oops from constant table on SPARC
twisti
parents: 7116
diff changeset
  6108
    __ clr($dst$$Register);
b418028612ad 6961690: load oops from constant table on SPARC
twisti
parents: 7116
diff changeset
  6109
  %}
590
2954744d7bba 6703890: Compressed Oops: add LoadNKlass node to generate narrow oops (32-bits) compare instructions
kvn
parents: 589
diff changeset
  6110
  ins_pipe(ialu_imm);
2954744d7bba 6703890: Compressed Oops: add LoadNKlass node to generate narrow oops (32-bits) compare instructions
kvn
parents: 589
diff changeset
  6111
%}
2954744d7bba 6703890: Compressed Oops: add LoadNKlass node to generate narrow oops (32-bits) compare instructions
kvn
parents: 589
diff changeset
  6112
360
21d113ecbf6a 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 254
diff changeset
  6113
instruct loadConN(iRegN dst, immN src) %{
21d113ecbf6a 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 254
diff changeset
  6114
  match(Set dst src);
590
2954744d7bba 6703890: Compressed Oops: add LoadNKlass node to generate narrow oops (32-bits) compare instructions
kvn
parents: 589
diff changeset
  6115
  ins_cost(DEFAULT_COST * 3/2);
2954744d7bba 6703890: Compressed Oops: add LoadNKlass node to generate narrow oops (32-bits) compare instructions
kvn
parents: 589
diff changeset
  6116
  format %{ "SET    $src,$dst\t! compressed ptr" %}
360
21d113ecbf6a 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 254
diff changeset
  6117
  ins_encode %{
21d113ecbf6a 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 254
diff changeset
  6118
    Register dst = $dst$$Register;
590
2954744d7bba 6703890: Compressed Oops: add LoadNKlass node to generate narrow oops (32-bits) compare instructions
kvn
parents: 589
diff changeset
  6119
    __ set_narrow_oop((jobject)$src$$constant, dst);
2954744d7bba 6703890: Compressed Oops: add LoadNKlass node to generate narrow oops (32-bits) compare instructions
kvn
parents: 589
diff changeset
  6120
  %}
2954744d7bba 6703890: Compressed Oops: add LoadNKlass node to generate narrow oops (32-bits) compare instructions
kvn
parents: 589
diff changeset
  6121
  ins_pipe(ialu_hi_lo_reg);
360
21d113ecbf6a 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 254
diff changeset
  6122
%}
21d113ecbf6a 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 254
diff changeset
  6123
13969
d2a189b83b87 7054512: Compress class pointers after perm gen removal
roland
parents: 13930
diff changeset
  6124
instruct loadConNKlass(iRegN dst, immNKlass src) %{
d2a189b83b87 7054512: Compress class pointers after perm gen removal
roland
parents: 13930
diff changeset
  6125
  match(Set dst src);
d2a189b83b87 7054512: Compress class pointers after perm gen removal
roland
parents: 13930
diff changeset
  6126
  ins_cost(DEFAULT_COST * 3/2);
d2a189b83b87 7054512: Compress class pointers after perm gen removal
roland
parents: 13930
diff changeset
  6127
  format %{ "SET    $src,$dst\t! compressed klass ptr" %}
d2a189b83b87 7054512: Compress class pointers after perm gen removal
roland
parents: 13930
diff changeset
  6128
  ins_encode %{
d2a189b83b87 7054512: Compress class pointers after perm gen removal
roland
parents: 13930
diff changeset
  6129
    Register dst = $dst$$Register;
d2a189b83b87 7054512: Compress class pointers after perm gen removal
roland
parents: 13930
diff changeset
  6130
    __ set_narrow_klass((Klass*)$src$$constant, dst);
d2a189b83b87 7054512: Compress class pointers after perm gen removal
roland
parents: 13930
diff changeset
  6131
  %}
d2a189b83b87 7054512: Compress class pointers after perm gen removal
roland
parents: 13930
diff changeset
  6132
  ins_pipe(ialu_hi_lo_reg);
d2a189b83b87 7054512: Compress class pointers after perm gen removal
roland
parents: 13930
diff changeset
  6133
%}
d2a189b83b87 7054512: Compress class pointers after perm gen removal
roland
parents: 13930
diff changeset
  6134
7433
b418028612ad 6961690: load oops from constant table on SPARC
twisti
parents: 7116
diff changeset
  6135
// Materialize long value (predicated by immL_cheap).
b418028612ad 6961690: load oops from constant table on SPARC
twisti
parents: 7116
diff changeset
  6136
instruct loadConL_set64(iRegL dst, immL_cheap con, o7RegL tmp) %{
b418028612ad 6961690: load oops from constant table on SPARC
twisti
parents: 7116
diff changeset
  6137
  match(Set dst con);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6138
  effect(KILL tmp);
7433
b418028612ad 6961690: load oops from constant table on SPARC
twisti
parents: 7116
diff changeset
  6139
  ins_cost(DEFAULT_COST * 3);
b418028612ad 6961690: load oops from constant table on SPARC
twisti
parents: 7116
diff changeset
  6140
  format %{ "SET64   $con,$dst KILL $tmp\t! cheap long" %}
b418028612ad 6961690: load oops from constant table on SPARC
twisti
parents: 7116
diff changeset
  6141
  ins_encode %{
b418028612ad 6961690: load oops from constant table on SPARC
twisti
parents: 7116
diff changeset
  6142
    __ set64($con$$constant, $dst$$Register, $tmp$$Register);
b418028612ad 6961690: load oops from constant table on SPARC
twisti
parents: 7116
diff changeset
  6143
  %}
b418028612ad 6961690: load oops from constant table on SPARC
twisti
parents: 7116
diff changeset
  6144
  ins_pipe(loadConL);
b418028612ad 6961690: load oops from constant table on SPARC
twisti
parents: 7116
diff changeset
  6145
%}
b418028612ad 6961690: load oops from constant table on SPARC
twisti
parents: 7116
diff changeset
  6146
b418028612ad 6961690: load oops from constant table on SPARC
twisti
parents: 7116
diff changeset
  6147
// Load long value from constant table (predicated by immL_expensive).
b418028612ad 6961690: load oops from constant table on SPARC
twisti
parents: 7116
diff changeset
  6148
instruct loadConL_ldx(iRegL dst, immL_expensive con) %{
b418028612ad 6961690: load oops from constant table on SPARC
twisti
parents: 7116
diff changeset
  6149
  match(Set dst con);
b418028612ad 6961690: load oops from constant table on SPARC
twisti
parents: 7116
diff changeset
  6150
  ins_cost(MEMORY_REF_COST);
b418028612ad 6961690: load oops from constant table on SPARC
twisti
parents: 7116
diff changeset
  6151
  format %{ "LDX     [$constanttablebase + $constantoffset],$dst\t! load from constant table: long=$con" %}
b418028612ad 6961690: load oops from constant table on SPARC
twisti
parents: 7116
diff changeset
  6152
  ins_encode %{
7437
270cb0bf17af 7004925: CTW: assert(nbits == 32 || -(1 << nbits-1) <= x && x < ( 1 << nbits-1)) failed: value out of range
kvn
parents: 7433
diff changeset
  6153
      RegisterOrConstant con_offset = __ ensure_simm13_or_reg($constantoffset($con), $dst$$Register);
270cb0bf17af 7004925: CTW: assert(nbits == 32 || -(1 << nbits-1) <= x && x < ( 1 << nbits-1)) failed: value out of range
kvn
parents: 7433
diff changeset
  6154
    __ ldx($constanttablebase, con_offset, $dst$$Register);
7433
b418028612ad 6961690: load oops from constant table on SPARC
twisti
parents: 7116
diff changeset
  6155
  %}
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6156
  ins_pipe(loadConL);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6157
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6158
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6159
instruct loadConL0( iRegL dst, immL0 src ) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6160
  match(Set dst src);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6161
  ins_cost(DEFAULT_COST);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6162
  size(4);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6163
  format %{ "CLR    $dst\t! long" %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6164
  ins_encode( Set13( src, dst ) );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6165
  ins_pipe(ialu_imm);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6166
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6167
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6168
instruct loadConL13( iRegL dst, immL13 src ) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6169
  match(Set dst src);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6170
  ins_cost(DEFAULT_COST * 2);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6171
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6172
  size(4);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6173
  format %{ "MOV    $src,$dst\t! long" %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6174
  ins_encode( Set13( src, dst ) );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6175
  ins_pipe(ialu_imm);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6176
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6177
7437
270cb0bf17af 7004925: CTW: assert(nbits == 32 || -(1 << nbits-1) <= x && x < ( 1 << nbits-1)) failed: value out of range
kvn
parents: 7433
diff changeset
  6178
instruct loadConF(regF dst, immF con, o7RegI tmp) %{
7433
b418028612ad 6961690: load oops from constant table on SPARC
twisti
parents: 7116
diff changeset
  6179
  match(Set dst con);
7437
270cb0bf17af 7004925: CTW: assert(nbits == 32 || -(1 << nbits-1) <= x && x < ( 1 << nbits-1)) failed: value out of range
kvn
parents: 7433
diff changeset
  6180
  effect(KILL tmp);
7433
b418028612ad 6961690: load oops from constant table on SPARC
twisti
parents: 7116
diff changeset
  6181
  format %{ "LDF    [$constanttablebase + $constantoffset],$dst\t! load from constant table: float=$con" %}
2571
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2348
diff changeset
  6182
  ins_encode %{
7437
270cb0bf17af 7004925: CTW: assert(nbits == 32 || -(1 << nbits-1) <= x && x < ( 1 << nbits-1)) failed: value out of range
kvn
parents: 7433
diff changeset
  6183
      RegisterOrConstant con_offset = __ ensure_simm13_or_reg($constantoffset($con), $tmp$$Register);
270cb0bf17af 7004925: CTW: assert(nbits == 32 || -(1 << nbits-1) <= x && x < ( 1 << nbits-1)) failed: value out of range
kvn
parents: 7433
diff changeset
  6184
    __ ldf(FloatRegisterImpl::S, $constanttablebase, con_offset, $dst$$FloatRegister);
2571
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2348
diff changeset
  6185
  %}
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6186
  ins_pipe(loadConFD);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6187
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6188
7437
270cb0bf17af 7004925: CTW: assert(nbits == 32 || -(1 << nbits-1) <= x && x < ( 1 << nbits-1)) failed: value out of range
kvn
parents: 7433
diff changeset
  6189
instruct loadConD(regD dst, immD con, o7RegI tmp) %{
7433
b418028612ad 6961690: load oops from constant table on SPARC
twisti
parents: 7116
diff changeset
  6190
  match(Set dst con);
7437
270cb0bf17af 7004925: CTW: assert(nbits == 32 || -(1 << nbits-1) <= x && x < ( 1 << nbits-1)) failed: value out of range
kvn
parents: 7433
diff changeset
  6191
  effect(KILL tmp);
7433
b418028612ad 6961690: load oops from constant table on SPARC
twisti
parents: 7116
diff changeset
  6192
  format %{ "LDDF   [$constanttablebase + $constantoffset],$dst\t! load from constant table: double=$con" %}
2571
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2348
diff changeset
  6193
  ins_encode %{
2576
a3babdbbca51 6833573: C2 sparc: assert(c < 64 && (c & 1) == 0,"bad double float register")
never
parents: 2571
diff changeset
  6194
    // XXX This is a quick fix for 6833573.
7433
b418028612ad 6961690: load oops from constant table on SPARC
twisti
parents: 7116
diff changeset
  6195
    //__ ldf(FloatRegisterImpl::D, $constanttablebase, $constantoffset($con), $dst$$FloatRegister);
7437
270cb0bf17af 7004925: CTW: assert(nbits == 32 || -(1 << nbits-1) <= x && x < ( 1 << nbits-1)) failed: value out of range
kvn
parents: 7433
diff changeset
  6196
    RegisterOrConstant con_offset = __ ensure_simm13_or_reg($constantoffset($con), $tmp$$Register);
270cb0bf17af 7004925: CTW: assert(nbits == 32 || -(1 << nbits-1) <= x && x < ( 1 << nbits-1)) failed: value out of range
kvn
parents: 7433
diff changeset
  6197
    __ ldf(FloatRegisterImpl::D, $constanttablebase, con_offset, as_DoubleFloatRegister($dst$$reg));
2571
d602ad6538bd 6822110: Add AddressLiteral class on SPARC
twisti
parents: 2348
diff changeset
  6198
  %}
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6199
  ins_pipe(loadConFD);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6200
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6201
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6202
// Prefetch instructions.
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6203
// Must be safe to execute with invalid address (cannot fault).
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6204
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6205
instruct prefetchr( memory mem ) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6206
  match( PrefetchRead mem );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6207
  ins_cost(MEMORY_REF_COST);
10267
8bdeec886dc4 7079329: Adjust allocation prefetching for T4
kvn
parents: 10264
diff changeset
  6208
  size(4);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6209
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6210
  format %{ "PREFETCH $mem,0\t! Prefetch read-many" %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6211
  opcode(Assembler::prefetch_op3);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6212
  ins_encode( form3_mem_prefetch_read( mem ) );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6213
  ins_pipe(iload_mem);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6214
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6215
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6216
instruct prefetchw( memory mem ) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6217
  match( PrefetchWrite mem );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6218
  ins_cost(MEMORY_REF_COST);
10267
8bdeec886dc4 7079329: Adjust allocation prefetching for T4
kvn
parents: 10264
diff changeset
  6219
  size(4);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6220
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6221
  format %{ "PREFETCH $mem,2\t! Prefetch write-many (and read)" %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6222
  opcode(Assembler::prefetch_op3);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6223
  ins_encode( form3_mem_prefetch_write( mem ) );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6224
  ins_pipe(iload_mem);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6225
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6226
10267
8bdeec886dc4 7079329: Adjust allocation prefetching for T4
kvn
parents: 10264
diff changeset
  6227
// Prefetch instructions for allocation.
8bdeec886dc4 7079329: Adjust allocation prefetching for T4
kvn
parents: 10264
diff changeset
  6228
8bdeec886dc4 7079329: Adjust allocation prefetching for T4
kvn
parents: 10264
diff changeset
  6229
instruct prefetchAlloc( memory mem ) %{
8bdeec886dc4 7079329: Adjust allocation prefetching for T4
kvn
parents: 10264
diff changeset
  6230
  predicate(AllocatePrefetchInstr == 0);
8bdeec886dc4 7079329: Adjust allocation prefetching for T4
kvn
parents: 10264
diff changeset
  6231
  match( PrefetchAllocation mem );
8bdeec886dc4 7079329: Adjust allocation prefetching for T4
kvn
parents: 10264
diff changeset
  6232
  ins_cost(MEMORY_REF_COST);
8bdeec886dc4 7079329: Adjust allocation prefetching for T4
kvn
parents: 10264
diff changeset
  6233
  size(4);
8bdeec886dc4 7079329: Adjust allocation prefetching for T4
kvn
parents: 10264
diff changeset
  6234
8bdeec886dc4 7079329: Adjust allocation prefetching for T4
kvn
parents: 10264
diff changeset
  6235
  format %{ "PREFETCH $mem,2\t! Prefetch allocation" %}
8bdeec886dc4 7079329: Adjust allocation prefetching for T4
kvn
parents: 10264
diff changeset
  6236
  opcode(Assembler::prefetch_op3);
8bdeec886dc4 7079329: Adjust allocation prefetching for T4
kvn
parents: 10264
diff changeset
  6237
  ins_encode( form3_mem_prefetch_write( mem ) );
8bdeec886dc4 7079329: Adjust allocation prefetching for T4
kvn
parents: 10264
diff changeset
  6238
  ins_pipe(iload_mem);
8bdeec886dc4 7079329: Adjust allocation prefetching for T4
kvn
parents: 10264
diff changeset
  6239
%}
8bdeec886dc4 7079329: Adjust allocation prefetching for T4
kvn
parents: 10264
diff changeset
  6240
8bdeec886dc4 7079329: Adjust allocation prefetching for T4
kvn
parents: 10264
diff changeset
  6241
// Use BIS instruction to prefetch for allocation.
8bdeec886dc4 7079329: Adjust allocation prefetching for T4
kvn
parents: 10264
diff changeset
  6242
// Could fault, need space at the end of TLAB.
8bdeec886dc4 7079329: Adjust allocation prefetching for T4
kvn
parents: 10264
diff changeset
  6243
instruct prefetchAlloc_bis( iRegP dst ) %{
8bdeec886dc4 7079329: Adjust allocation prefetching for T4
kvn
parents: 10264
diff changeset
  6244
  predicate(AllocatePrefetchInstr == 1);
8bdeec886dc4 7079329: Adjust allocation prefetching for T4
kvn
parents: 10264
diff changeset
  6245
  match( PrefetchAllocation dst );
8bdeec886dc4 7079329: Adjust allocation prefetching for T4
kvn
parents: 10264
diff changeset
  6246
  ins_cost(MEMORY_REF_COST);
8bdeec886dc4 7079329: Adjust allocation prefetching for T4
kvn
parents: 10264
diff changeset
  6247
  size(4);
8bdeec886dc4 7079329: Adjust allocation prefetching for T4
kvn
parents: 10264
diff changeset
  6248
8bdeec886dc4 7079329: Adjust allocation prefetching for T4
kvn
parents: 10264
diff changeset
  6249
  format %{ "STXA   [$dst]\t! // Prefetch allocation using BIS" %}
8bdeec886dc4 7079329: Adjust allocation prefetching for T4
kvn
parents: 10264
diff changeset
  6250
  ins_encode %{
8bdeec886dc4 7079329: Adjust allocation prefetching for T4
kvn
parents: 10264
diff changeset
  6251
    __ stxa(G0, $dst$$Register, G0, Assembler::ASI_ST_BLKINIT_PRIMARY);
5251
f86f7a86d761 6940726: Use BIS instruction for allocation prefetch on Sparc
kvn
parents: 5025
diff changeset
  6252
  %}
f86f7a86d761 6940726: Use BIS instruction for allocation prefetch on Sparc
kvn
parents: 5025
diff changeset
  6253
  ins_pipe(istore_mem_reg);
f86f7a86d761 6940726: Use BIS instruction for allocation prefetch on Sparc
kvn
parents: 5025
diff changeset
  6254
%}
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6255
10267
8bdeec886dc4 7079329: Adjust allocation prefetching for T4
kvn
parents: 10264
diff changeset
  6256
// Next code is used for finding next cache line address to prefetch.
8bdeec886dc4 7079329: Adjust allocation prefetching for T4
kvn
parents: 10264
diff changeset
  6257
#ifndef _LP64
8bdeec886dc4 7079329: Adjust allocation prefetching for T4
kvn
parents: 10264
diff changeset
  6258
instruct cacheLineAdr( iRegP dst, iRegP src, immI13 mask ) %{
8bdeec886dc4 7079329: Adjust allocation prefetching for T4
kvn
parents: 10264
diff changeset
  6259
  match(Set dst (CastX2P (AndI (CastP2X src) mask)));
8bdeec886dc4 7079329: Adjust allocation prefetching for T4
kvn
parents: 10264
diff changeset
  6260
  ins_cost(DEFAULT_COST);
8bdeec886dc4 7079329: Adjust allocation prefetching for T4
kvn
parents: 10264
diff changeset
  6261
  size(4);
8bdeec886dc4 7079329: Adjust allocation prefetching for T4
kvn
parents: 10264
diff changeset
  6262
8bdeec886dc4 7079329: Adjust allocation prefetching for T4
kvn
parents: 10264
diff changeset
  6263
  format %{ "AND    $src,$mask,$dst\t! next cache line address" %}
8bdeec886dc4 7079329: Adjust allocation prefetching for T4
kvn
parents: 10264
diff changeset
  6264
  ins_encode %{
8bdeec886dc4 7079329: Adjust allocation prefetching for T4
kvn
parents: 10264
diff changeset
  6265
    __ and3($src$$Register, $mask$$constant, $dst$$Register);
8bdeec886dc4 7079329: Adjust allocation prefetching for T4
kvn
parents: 10264
diff changeset
  6266
  %}
8bdeec886dc4 7079329: Adjust allocation prefetching for T4
kvn
parents: 10264
diff changeset
  6267
  ins_pipe(ialu_reg_imm);
8bdeec886dc4 7079329: Adjust allocation prefetching for T4
kvn
parents: 10264
diff changeset
  6268
%}
8bdeec886dc4 7079329: Adjust allocation prefetching for T4
kvn
parents: 10264
diff changeset
  6269
#else
8bdeec886dc4 7079329: Adjust allocation prefetching for T4
kvn
parents: 10264
diff changeset
  6270
instruct cacheLineAdr( iRegP dst, iRegP src, immL13 mask ) %{
8bdeec886dc4 7079329: Adjust allocation prefetching for T4
kvn
parents: 10264
diff changeset
  6271
  match(Set dst (CastX2P (AndL (CastP2X src) mask)));
8bdeec886dc4 7079329: Adjust allocation prefetching for T4
kvn
parents: 10264
diff changeset
  6272
  ins_cost(DEFAULT_COST);
8bdeec886dc4 7079329: Adjust allocation prefetching for T4
kvn
parents: 10264
diff changeset
  6273
  size(4);
8bdeec886dc4 7079329: Adjust allocation prefetching for T4
kvn
parents: 10264
diff changeset
  6274
8bdeec886dc4 7079329: Adjust allocation prefetching for T4
kvn
parents: 10264
diff changeset
  6275
  format %{ "AND    $src,$mask,$dst\t! next cache line address" %}
8bdeec886dc4 7079329: Adjust allocation prefetching for T4
kvn
parents: 10264
diff changeset
  6276
  ins_encode %{
8bdeec886dc4 7079329: Adjust allocation prefetching for T4
kvn
parents: 10264
diff changeset
  6277
    __ and3($src$$Register, $mask$$constant, $dst$$Register);
8bdeec886dc4 7079329: Adjust allocation prefetching for T4
kvn
parents: 10264
diff changeset
  6278
  %}
8bdeec886dc4 7079329: Adjust allocation prefetching for T4
kvn
parents: 10264
diff changeset
  6279
  ins_pipe(ialu_reg_imm);
8bdeec886dc4 7079329: Adjust allocation prefetching for T4
kvn
parents: 10264
diff changeset
  6280
%}
8bdeec886dc4 7079329: Adjust allocation prefetching for T4
kvn
parents: 10264
diff changeset
  6281
#endif
8bdeec886dc4 7079329: Adjust allocation prefetching for T4
kvn
parents: 10264
diff changeset
  6282
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6283
//----------Store Instructions-------------------------------------------------
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6284
// Store Byte
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6285
instruct storeB(memory mem, iRegI src) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6286
  match(Set mem (StoreB mem src));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6287
  ins_cost(MEMORY_REF_COST);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6288
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6289
  size(4);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6290
  format %{ "STB    $src,$mem\t! byte" %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6291
  opcode(Assembler::stb_op3);
1495
128fe18951ed 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 781
diff changeset
  6292
  ins_encode(simple_form3_mem_reg( mem, src ) );
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6293
  ins_pipe(istore_mem_reg);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6294
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6295
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6296
instruct storeB0(memory mem, immI0 src) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6297
  match(Set mem (StoreB mem src));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6298
  ins_cost(MEMORY_REF_COST);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6299
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6300
  size(4);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6301
  format %{ "STB    $src,$mem\t! byte" %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6302
  opcode(Assembler::stb_op3);
1495
128fe18951ed 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 781
diff changeset
  6303
  ins_encode(simple_form3_mem_reg( mem, R_G0 ) );
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6304
  ins_pipe(istore_mem_zero);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6305
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6306
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6307
instruct storeCM0(memory mem, immI0 src) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6308
  match(Set mem (StoreCM mem src));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6309
  ins_cost(MEMORY_REF_COST);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6310
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6311
  size(4);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6312
  format %{ "STB    $src,$mem\t! CMS card-mark byte 0" %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6313
  opcode(Assembler::stb_op3);
1495
128fe18951ed 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 781
diff changeset
  6314
  ins_encode(simple_form3_mem_reg( mem, R_G0 ) );
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6315
  ins_pipe(istore_mem_zero);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6316
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6317
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6318
// Store Char/Short
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6319
instruct storeC(memory mem, iRegI src) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6320
  match(Set mem (StoreC mem src));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6321
  ins_cost(MEMORY_REF_COST);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6322
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6323
  size(4);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6324
  format %{ "STH    $src,$mem\t! short" %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6325
  opcode(Assembler::sth_op3);
1495
128fe18951ed 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 781
diff changeset
  6326
  ins_encode(simple_form3_mem_reg( mem, src ) );
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6327
  ins_pipe(istore_mem_reg);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6328
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6329
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6330
instruct storeC0(memory mem, immI0 src) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6331
  match(Set mem (StoreC mem src));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6332
  ins_cost(MEMORY_REF_COST);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6333
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6334
  size(4);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6335
  format %{ "STH    $src,$mem\t! short" %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6336
  opcode(Assembler::sth_op3);
1495
128fe18951ed 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 781
diff changeset
  6337
  ins_encode(simple_form3_mem_reg( mem, R_G0 ) );
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6338
  ins_pipe(istore_mem_zero);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6339
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6340
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6341
// Store Integer
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6342
instruct storeI(memory mem, iRegI src) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6343
  match(Set mem (StoreI mem src));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6344
  ins_cost(MEMORY_REF_COST);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6345
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6346
  size(4);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6347
  format %{ "STW    $src,$mem" %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6348
  opcode(Assembler::stw_op3);
1495
128fe18951ed 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 781
diff changeset
  6349
  ins_encode(simple_form3_mem_reg( mem, src ) );
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6350
  ins_pipe(istore_mem_reg);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6351
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6352
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6353
// Store Long
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6354
instruct storeL(memory mem, iRegL src) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6355
  match(Set mem (StoreL mem src));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6356
  ins_cost(MEMORY_REF_COST);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6357
  size(4);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6358
  format %{ "STX    $src,$mem\t! long" %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6359
  opcode(Assembler::stx_op3);
1495
128fe18951ed 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 781
diff changeset
  6360
  ins_encode(simple_form3_mem_reg( mem, src ) );
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6361
  ins_pipe(istore_mem_reg);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6362
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6363
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6364
instruct storeI0(memory mem, immI0 src) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6365
  match(Set mem (StoreI mem src));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6366
  ins_cost(MEMORY_REF_COST);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6367
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6368
  size(4);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6369
  format %{ "STW    $src,$mem" %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6370
  opcode(Assembler::stw_op3);
1495
128fe18951ed 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 781
diff changeset
  6371
  ins_encode(simple_form3_mem_reg( mem, R_G0 ) );
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6372
  ins_pipe(istore_mem_zero);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6373
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6374
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6375
instruct storeL0(memory mem, immL0 src) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6376
  match(Set mem (StoreL mem src));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6377
  ins_cost(MEMORY_REF_COST);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6378
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6379
  size(4);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6380
  format %{ "STX    $src,$mem" %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6381
  opcode(Assembler::stx_op3);
1495
128fe18951ed 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 781
diff changeset
  6382
  ins_encode(simple_form3_mem_reg( mem, R_G0 ) );
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6383
  ins_pipe(istore_mem_zero);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6384
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6385
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6386
// Store Integer from float register (used after fstoi)
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6387
instruct storeI_Freg(memory mem, regF src) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6388
  match(Set mem (StoreI mem src));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6389
  ins_cost(MEMORY_REF_COST);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6390
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6391
  size(4);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6392
  format %{ "STF    $src,$mem\t! after fstoi/fdtoi" %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6393
  opcode(Assembler::stf_op3);
1495
128fe18951ed 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 781
diff changeset
  6394
  ins_encode(simple_form3_mem_reg( mem, src ) );
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6395
  ins_pipe(fstoreF_mem_reg);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6396
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6397
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6398
// Store Pointer
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6399
instruct storeP(memory dst, sp_ptr_RegP src) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6400
  match(Set dst (StoreP dst src));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6401
  ins_cost(MEMORY_REF_COST);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6402
  size(4);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6403
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6404
#ifndef _LP64
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6405
  format %{ "STW    $src,$dst\t! ptr" %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6406
  opcode(Assembler::stw_op3, 0, REGP_OP);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6407
#else
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6408
  format %{ "STX    $src,$dst\t! ptr" %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6409
  opcode(Assembler::stx_op3, 0, REGP_OP);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6410
#endif
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6411
  ins_encode( form3_mem_reg( dst, src ) );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6412
  ins_pipe(istore_mem_spORreg);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6413
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6414
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6415
instruct storeP0(memory dst, immP0 src) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6416
  match(Set dst (StoreP dst src));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6417
  ins_cost(MEMORY_REF_COST);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6418
  size(4);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6419
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6420
#ifndef _LP64
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6421
  format %{ "STW    $src,$dst\t! ptr" %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6422
  opcode(Assembler::stw_op3, 0, REGP_OP);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6423
#else
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6424
  format %{ "STX    $src,$dst\t! ptr" %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6425
  opcode(Assembler::stx_op3, 0, REGP_OP);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6426
#endif
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6427
  ins_encode( form3_mem_reg( dst, R_G0 ) );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6428
  ins_pipe(istore_mem_zero);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6429
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6430
360
21d113ecbf6a 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 254
diff changeset
  6431
// Store Compressed Pointer
21d113ecbf6a 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 254
diff changeset
  6432
instruct storeN(memory dst, iRegN src) %{
21d113ecbf6a 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 254
diff changeset
  6433
   match(Set dst (StoreN dst src));
21d113ecbf6a 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 254
diff changeset
  6434
   ins_cost(MEMORY_REF_COST);
21d113ecbf6a 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 254
diff changeset
  6435
   size(4);
21d113ecbf6a 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 254
diff changeset
  6436
21d113ecbf6a 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 254
diff changeset
  6437
   format %{ "STW    $src,$dst\t! compressed ptr" %}
21d113ecbf6a 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 254
diff changeset
  6438
   ins_encode %{
21d113ecbf6a 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 254
diff changeset
  6439
     Register base = as_Register($dst$$base);
21d113ecbf6a 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 254
diff changeset
  6440
     Register index = as_Register($dst$$index);
21d113ecbf6a 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 254
diff changeset
  6441
     Register src = $src$$Register;
21d113ecbf6a 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 254
diff changeset
  6442
     if (index != G0) {
21d113ecbf6a 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 254
diff changeset
  6443
       __ stw(src, base, index);
21d113ecbf6a 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 254
diff changeset
  6444
     } else {
21d113ecbf6a 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 254
diff changeset
  6445
       __ stw(src, base, $dst$$disp);
21d113ecbf6a 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 254
diff changeset
  6446
     }
21d113ecbf6a 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 254
diff changeset
  6447
   %}
21d113ecbf6a 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 254
diff changeset
  6448
   ins_pipe(istore_mem_spORreg);
21d113ecbf6a 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 254
diff changeset
  6449
%}
21d113ecbf6a 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 254
diff changeset
  6450
13969
d2a189b83b87 7054512: Compress class pointers after perm gen removal
roland
parents: 13930
diff changeset
  6451
instruct storeNKlass(memory dst, iRegN src) %{
d2a189b83b87 7054512: Compress class pointers after perm gen removal
roland
parents: 13930
diff changeset
  6452
   match(Set dst (StoreNKlass dst src));
d2a189b83b87 7054512: Compress class pointers after perm gen removal
roland
parents: 13930
diff changeset
  6453
   ins_cost(MEMORY_REF_COST);
d2a189b83b87 7054512: Compress class pointers after perm gen removal
roland
parents: 13930
diff changeset
  6454
   size(4);
d2a189b83b87 7054512: Compress class pointers after perm gen removal
roland
parents: 13930
diff changeset
  6455
d2a189b83b87 7054512: Compress class pointers after perm gen removal
roland
parents: 13930
diff changeset
  6456
   format %{ "STW    $src,$dst\t! compressed klass ptr" %}
d2a189b83b87 7054512: Compress class pointers after perm gen removal
roland
parents: 13930
diff changeset
  6457
   ins_encode %{
d2a189b83b87 7054512: Compress class pointers after perm gen removal
roland
parents: 13930
diff changeset
  6458
     Register base = as_Register($dst$$base);
d2a189b83b87 7054512: Compress class pointers after perm gen removal
roland
parents: 13930
diff changeset
  6459
     Register index = as_Register($dst$$index);
d2a189b83b87 7054512: Compress class pointers after perm gen removal
roland
parents: 13930
diff changeset
  6460
     Register src = $src$$Register;
d2a189b83b87 7054512: Compress class pointers after perm gen removal
roland
parents: 13930
diff changeset
  6461
     if (index != G0) {
d2a189b83b87 7054512: Compress class pointers after perm gen removal
roland
parents: 13930
diff changeset
  6462
       __ stw(src, base, index);
d2a189b83b87 7054512: Compress class pointers after perm gen removal
roland
parents: 13930
diff changeset
  6463
     } else {
d2a189b83b87 7054512: Compress class pointers after perm gen removal
roland
parents: 13930
diff changeset
  6464
       __ stw(src, base, $dst$$disp);
d2a189b83b87 7054512: Compress class pointers after perm gen removal
roland
parents: 13930
diff changeset
  6465
     }
d2a189b83b87 7054512: Compress class pointers after perm gen removal
roland
parents: 13930
diff changeset
  6466
   %}
d2a189b83b87 7054512: Compress class pointers after perm gen removal
roland
parents: 13930
diff changeset
  6467
   ins_pipe(istore_mem_spORreg);
d2a189b83b87 7054512: Compress class pointers after perm gen removal
roland
parents: 13930
diff changeset
  6468
%}
d2a189b83b87 7054512: Compress class pointers after perm gen removal
roland
parents: 13930
diff changeset
  6469
360
21d113ecbf6a 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 254
diff changeset
  6470
instruct storeN0(memory dst, immN0 src) %{
21d113ecbf6a 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 254
diff changeset
  6471
   match(Set dst (StoreN dst src));
21d113ecbf6a 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 254
diff changeset
  6472
   ins_cost(MEMORY_REF_COST);
21d113ecbf6a 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 254
diff changeset
  6473
   size(4);
21d113ecbf6a 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 254
diff changeset
  6474
21d113ecbf6a 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 254
diff changeset
  6475
   format %{ "STW    $src,$dst\t! compressed ptr" %}
21d113ecbf6a 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 254
diff changeset
  6476
   ins_encode %{
21d113ecbf6a 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 254
diff changeset
  6477
     Register base = as_Register($dst$$base);
21d113ecbf6a 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 254
diff changeset
  6478
     Register index = as_Register($dst$$index);
21d113ecbf6a 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 254
diff changeset
  6479
     if (index != G0) {
21d113ecbf6a 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 254
diff changeset
  6480
       __ stw(0, base, index);
21d113ecbf6a 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 254
diff changeset
  6481
     } else {
21d113ecbf6a 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 254
diff changeset
  6482
       __ stw(0, base, $dst$$disp);
21d113ecbf6a 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 254
diff changeset
  6483
     }
21d113ecbf6a 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 254
diff changeset
  6484
   %}
21d113ecbf6a 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 254
diff changeset
  6485
   ins_pipe(istore_mem_zero);
21d113ecbf6a 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 254
diff changeset
  6486
%}
21d113ecbf6a 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 254
diff changeset
  6487
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6488
// Store Double
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6489
instruct storeD( memory mem, regD src) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6490
  match(Set mem (StoreD mem src));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6491
  ins_cost(MEMORY_REF_COST);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6492
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6493
  size(4);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6494
  format %{ "STDF   $src,$mem" %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6495
  opcode(Assembler::stdf_op3);
1495
128fe18951ed 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 781
diff changeset
  6496
  ins_encode(simple_form3_mem_reg( mem, src ) );
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6497
  ins_pipe(fstoreD_mem_reg);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6498
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6499
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6500
instruct storeD0( memory mem, immD0 src) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6501
  match(Set mem (StoreD mem src));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6502
  ins_cost(MEMORY_REF_COST);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6503
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6504
  size(4);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6505
  format %{ "STX    $src,$mem" %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6506
  opcode(Assembler::stx_op3);
1495
128fe18951ed 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 781
diff changeset
  6507
  ins_encode(simple_form3_mem_reg( mem, R_G0 ) );
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6508
  ins_pipe(fstoreD_mem_zero);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6509
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6510
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6511
// Store Float
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6512
instruct storeF( memory mem, regF src) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6513
  match(Set mem (StoreF mem src));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6514
  ins_cost(MEMORY_REF_COST);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6515
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6516
  size(4);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6517
  format %{ "STF    $src,$mem" %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6518
  opcode(Assembler::stf_op3);
1495
128fe18951ed 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 781
diff changeset
  6519
  ins_encode(simple_form3_mem_reg( mem, src ) );
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6520
  ins_pipe(fstoreF_mem_reg);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6521
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6522
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6523
instruct storeF0( memory mem, immF0 src) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6524
  match(Set mem (StoreF mem src));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6525
  ins_cost(MEMORY_REF_COST);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6526
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6527
  size(4);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6528
  format %{ "STW    $src,$mem\t! storeF0" %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6529
  opcode(Assembler::stw_op3);
1495
128fe18951ed 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 781
diff changeset
  6530
  ins_encode(simple_form3_mem_reg( mem, R_G0 ) );
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6531
  ins_pipe(fstoreF_mem_zero);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6532
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6533
360
21d113ecbf6a 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 254
diff changeset
  6534
// Convert oop pointer into compressed form
21d113ecbf6a 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 254
diff changeset
  6535
instruct encodeHeapOop(iRegN dst, iRegP src) %{
767
64fb1fd7186d 6710487: More than half of JDI Regression tests hang with COOPs in -Xcomp mode
kvn
parents: 608
diff changeset
  6536
  predicate(n->bottom_type()->make_ptr()->ptr() != TypePtr::NotNull);
360
21d113ecbf6a 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 254
diff changeset
  6537
  match(Set dst (EncodeP src));
371
1aacedc9db7c 6689060: Escape Analysis does not work with Compressed Oops
kvn
parents: 360
diff changeset
  6538
  format %{ "encode_heap_oop $src, $dst" %}
360
21d113ecbf6a 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 254
diff changeset
  6539
  ins_encode %{
21d113ecbf6a 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 254
diff changeset
  6540
    __ encode_heap_oop($src$$Register, $dst$$Register);
21d113ecbf6a 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 254
diff changeset
  6541
  %}
21d113ecbf6a 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 254
diff changeset
  6542
  ins_pipe(ialu_reg);
21d113ecbf6a 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 254
diff changeset
  6543
%}
21d113ecbf6a 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 254
diff changeset
  6544
371
1aacedc9db7c 6689060: Escape Analysis does not work with Compressed Oops
kvn
parents: 360
diff changeset
  6545
instruct encodeHeapOop_not_null(iRegN dst, iRegP src) %{
767
64fb1fd7186d 6710487: More than half of JDI Regression tests hang with COOPs in -Xcomp mode
kvn
parents: 608
diff changeset
  6546
  predicate(n->bottom_type()->make_ptr()->ptr() == TypePtr::NotNull);
371
1aacedc9db7c 6689060: Escape Analysis does not work with Compressed Oops
kvn
parents: 360
diff changeset
  6547
  match(Set dst (EncodeP src));
1aacedc9db7c 6689060: Escape Analysis does not work with Compressed Oops
kvn
parents: 360
diff changeset
  6548
  format %{ "encode_heap_oop_not_null $src, $dst" %}
1aacedc9db7c 6689060: Escape Analysis does not work with Compressed Oops
kvn
parents: 360
diff changeset
  6549
  ins_encode %{
1aacedc9db7c 6689060: Escape Analysis does not work with Compressed Oops
kvn
parents: 360
diff changeset
  6550
    __ encode_heap_oop_not_null($src$$Register, $dst$$Register);
1aacedc9db7c 6689060: Escape Analysis does not work with Compressed Oops
kvn
parents: 360
diff changeset
  6551
  %}
1aacedc9db7c 6689060: Escape Analysis does not work with Compressed Oops
kvn
parents: 360
diff changeset
  6552
  ins_pipe(ialu_reg);
1aacedc9db7c 6689060: Escape Analysis does not work with Compressed Oops
kvn
parents: 360
diff changeset
  6553
%}
1aacedc9db7c 6689060: Escape Analysis does not work with Compressed Oops
kvn
parents: 360
diff changeset
  6554
360
21d113ecbf6a 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 254
diff changeset
  6555
instruct decodeHeapOop(iRegP dst, iRegN src) %{
608
fe8c5fbbc54e 6709093: Compressed Oops: reduce size of compiled methods
kvn
parents: 607
diff changeset
  6556
  predicate(n->bottom_type()->is_oopptr()->ptr() != TypePtr::NotNull &&
fe8c5fbbc54e 6709093: Compressed Oops: reduce size of compiled methods
kvn
parents: 607
diff changeset
  6557
            n->bottom_type()->is_oopptr()->ptr() != TypePtr::Constant);
360
21d113ecbf6a 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 254
diff changeset
  6558
  match(Set dst (DecodeN src));
21d113ecbf6a 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 254
diff changeset
  6559
  format %{ "decode_heap_oop $src, $dst" %}
21d113ecbf6a 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 254
diff changeset
  6560
  ins_encode %{
21d113ecbf6a 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 254
diff changeset
  6561
    __ decode_heap_oop($src$$Register, $dst$$Register);
21d113ecbf6a 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 254
diff changeset
  6562
  %}
21d113ecbf6a 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 254
diff changeset
  6563
  ins_pipe(ialu_reg);
21d113ecbf6a 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 254
diff changeset
  6564
%}
21d113ecbf6a 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 254
diff changeset
  6565
371
1aacedc9db7c 6689060: Escape Analysis does not work with Compressed Oops
kvn
parents: 360
diff changeset
  6566
instruct decodeHeapOop_not_null(iRegP dst, iRegN src) %{
608
fe8c5fbbc54e 6709093: Compressed Oops: reduce size of compiled methods
kvn
parents: 607
diff changeset
  6567
  predicate(n->bottom_type()->is_oopptr()->ptr() == TypePtr::NotNull ||
fe8c5fbbc54e 6709093: Compressed Oops: reduce size of compiled methods
kvn
parents: 607
diff changeset
  6568
            n->bottom_type()->is_oopptr()->ptr() == TypePtr::Constant);
371
1aacedc9db7c 6689060: Escape Analysis does not work with Compressed Oops
kvn
parents: 360
diff changeset
  6569
  match(Set dst (DecodeN src));
1aacedc9db7c 6689060: Escape Analysis does not work with Compressed Oops
kvn
parents: 360
diff changeset
  6570
  format %{ "decode_heap_oop_not_null $src, $dst" %}
1aacedc9db7c 6689060: Escape Analysis does not work with Compressed Oops
kvn
parents: 360
diff changeset
  6571
  ins_encode %{
1aacedc9db7c 6689060: Escape Analysis does not work with Compressed Oops
kvn
parents: 360
diff changeset
  6572
    __ decode_heap_oop_not_null($src$$Register, $dst$$Register);
1aacedc9db7c 6689060: Escape Analysis does not work with Compressed Oops
kvn
parents: 360
diff changeset
  6573
  %}
1aacedc9db7c 6689060: Escape Analysis does not work with Compressed Oops
kvn
parents: 360
diff changeset
  6574
  ins_pipe(ialu_reg);
1aacedc9db7c 6689060: Escape Analysis does not work with Compressed Oops
kvn
parents: 360
diff changeset
  6575
%}
1aacedc9db7c 6689060: Escape Analysis does not work with Compressed Oops
kvn
parents: 360
diff changeset
  6576
13969
d2a189b83b87 7054512: Compress class pointers after perm gen removal
roland
parents: 13930
diff changeset
  6577
instruct encodeKlass_not_null(iRegN dst, iRegP src) %{
d2a189b83b87 7054512: Compress class pointers after perm gen removal
roland
parents: 13930
diff changeset
  6578
  match(Set dst (EncodePKlass src));
d2a189b83b87 7054512: Compress class pointers after perm gen removal
roland
parents: 13930
diff changeset
  6579
  format %{ "encode_klass_not_null $src, $dst" %}
d2a189b83b87 7054512: Compress class pointers after perm gen removal
roland
parents: 13930
diff changeset
  6580
  ins_encode %{
d2a189b83b87 7054512: Compress class pointers after perm gen removal
roland
parents: 13930
diff changeset
  6581
    __ encode_klass_not_null($src$$Register, $dst$$Register);
d2a189b83b87 7054512: Compress class pointers after perm gen removal
roland
parents: 13930
diff changeset
  6582
  %}
d2a189b83b87 7054512: Compress class pointers after perm gen removal
roland
parents: 13930
diff changeset
  6583
  ins_pipe(ialu_reg);
d2a189b83b87 7054512: Compress class pointers after perm gen removal
roland
parents: 13930
diff changeset
  6584
%}
d2a189b83b87 7054512: Compress class pointers after perm gen removal
roland
parents: 13930
diff changeset
  6585
d2a189b83b87 7054512: Compress class pointers after perm gen removal
roland
parents: 13930
diff changeset
  6586
instruct decodeKlass_not_null(iRegP dst, iRegN src) %{
d2a189b83b87 7054512: Compress class pointers after perm gen removal
roland
parents: 13930
diff changeset
  6587
  match(Set dst (DecodeNKlass src));
d2a189b83b87 7054512: Compress class pointers after perm gen removal
roland
parents: 13930
diff changeset
  6588
  format %{ "decode_klass_not_null $src, $dst" %}
d2a189b83b87 7054512: Compress class pointers after perm gen removal
roland
parents: 13930
diff changeset
  6589
  ins_encode %{
d2a189b83b87 7054512: Compress class pointers after perm gen removal
roland
parents: 13930
diff changeset
  6590
    __ decode_klass_not_null($src$$Register, $dst$$Register);
d2a189b83b87 7054512: Compress class pointers after perm gen removal
roland
parents: 13930
diff changeset
  6591
  %}
d2a189b83b87 7054512: Compress class pointers after perm gen removal
roland
parents: 13930
diff changeset
  6592
  ins_pipe(ialu_reg);
d2a189b83b87 7054512: Compress class pointers after perm gen removal
roland
parents: 13930
diff changeset
  6593
%}
360
21d113ecbf6a 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 254
diff changeset
  6594
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6595
//----------MemBar Instructions-----------------------------------------------
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6596
// Memory barrier flavors
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6597
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6598
instruct membar_acquire() %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6599
  match(MemBarAcquire);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6600
  ins_cost(4*MEMORY_REF_COST);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6601
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6602
  size(0);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6603
  format %{ "MEMBAR-acquire" %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6604
  ins_encode( enc_membar_acquire );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6605
  ins_pipe(long_memory_op);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6606
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6607
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6608
instruct membar_acquire_lock() %{
10262
c5f62d314bee 7074017: Introduce MemBarAcquireLock/MemBarReleaseLock nodes for monitor enter/exit code paths
roland
parents: 10255
diff changeset
  6609
  match(MemBarAcquireLock);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6610
  ins_cost(0);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6611
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6612
  size(0);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6613
  format %{ "!MEMBAR-acquire (CAS in prior FastLock so empty encoding)" %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6614
  ins_encode( );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6615
  ins_pipe(empty);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6616
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6617
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6618
instruct membar_release() %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6619
  match(MemBarRelease);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6620
  ins_cost(4*MEMORY_REF_COST);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6621
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6622
  size(0);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6623
  format %{ "MEMBAR-release" %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6624
  ins_encode( enc_membar_release );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6625
  ins_pipe(long_memory_op);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6626
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6627
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6628
instruct membar_release_lock() %{
10262
c5f62d314bee 7074017: Introduce MemBarAcquireLock/MemBarReleaseLock nodes for monitor enter/exit code paths
roland
parents: 10255
diff changeset
  6629
  match(MemBarReleaseLock);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6630
  ins_cost(0);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6631
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6632
  size(0);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6633
  format %{ "!MEMBAR-release (CAS in succeeding FastUnlock so empty encoding)" %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6634
  ins_encode( );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6635
  ins_pipe(empty);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6636
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6637
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6638
instruct membar_volatile() %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6639
  match(MemBarVolatile);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6640
  ins_cost(4*MEMORY_REF_COST);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6641
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6642
  size(4);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6643
  format %{ "MEMBAR-volatile" %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6644
  ins_encode( enc_membar_volatile );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6645
  ins_pipe(long_memory_op);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6646
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6647
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6648
instruct unnecessary_membar_volatile() %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6649
  match(MemBarVolatile);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6650
  predicate(Matcher::post_store_load_barrier(n));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6651
  ins_cost(0);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6652
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6653
  size(0);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6654
  format %{ "!MEMBAR-volatile (unnecessary so empty encoding)" %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6655
  ins_encode( );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6656
  ins_pipe(empty);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6657
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6658
11431
5ca3a19e559a 7121140: Allocation paths require explicit memory synchronization operations for RMO systems
roland
parents: 11197
diff changeset
  6659
instruct membar_storestore() %{
5ca3a19e559a 7121140: Allocation paths require explicit memory synchronization operations for RMO systems
roland
parents: 11197
diff changeset
  6660
  match(MemBarStoreStore);
5ca3a19e559a 7121140: Allocation paths require explicit memory synchronization operations for RMO systems
roland
parents: 11197
diff changeset
  6661
  ins_cost(0);
5ca3a19e559a 7121140: Allocation paths require explicit memory synchronization operations for RMO systems
roland
parents: 11197
diff changeset
  6662
5ca3a19e559a 7121140: Allocation paths require explicit memory synchronization operations for RMO systems
roland
parents: 11197
diff changeset
  6663
  size(0);
5ca3a19e559a 7121140: Allocation paths require explicit memory synchronization operations for RMO systems
roland
parents: 11197
diff changeset
  6664
  format %{ "!MEMBAR-storestore (empty encoding)" %}
5ca3a19e559a 7121140: Allocation paths require explicit memory synchronization operations for RMO systems
roland
parents: 11197
diff changeset
  6665
  ins_encode( );
5ca3a19e559a 7121140: Allocation paths require explicit memory synchronization operations for RMO systems
roland
parents: 11197
diff changeset
  6666
  ins_pipe(empty);
5ca3a19e559a 7121140: Allocation paths require explicit memory synchronization operations for RMO systems
roland
parents: 11197
diff changeset
  6667
%}
5ca3a19e559a 7121140: Allocation paths require explicit memory synchronization operations for RMO systems
roland
parents: 11197
diff changeset
  6668
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6669
//----------Register Move Instructions-----------------------------------------
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6670
instruct roundDouble_nop(regD dst) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6671
  match(Set dst (RoundDouble dst));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6672
  ins_cost(0);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6673
  // SPARC results are already "rounded" (i.e., normal-format IEEE)
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6674
  ins_encode( );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6675
  ins_pipe(empty);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6676
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6677
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6678
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6679
instruct roundFloat_nop(regF dst) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6680
  match(Set dst (RoundFloat dst));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6681
  ins_cost(0);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6682
  // SPARC results are already "rounded" (i.e., normal-format IEEE)
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6683
  ins_encode( );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6684
  ins_pipe(empty);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6685
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6686
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6687
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6688
// Cast Index to Pointer for unsafe natives
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6689
instruct castX2P(iRegX src, iRegP dst) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6690
  match(Set dst (CastX2P src));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6691
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6692
  format %{ "MOV    $src,$dst\t! IntX->Ptr" %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6693
  ins_encode( form3_g0_rs2_rd_move( src, dst ) );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6694
  ins_pipe(ialu_reg);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6695
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6696
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6697
// Cast Pointer to Index for unsafe natives
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6698
instruct castP2X(iRegP src, iRegX dst) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6699
  match(Set dst (CastP2X src));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6700
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6701
  format %{ "MOV    $src,$dst\t! Ptr->IntX" %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6702
  ins_encode( form3_g0_rs2_rd_move( src, dst ) );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6703
  ins_pipe(ialu_reg);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6704
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6705
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6706
instruct stfSSD(stackSlotD stkSlot, regD src) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6707
  // %%%% TO DO: Tell the coalescer that this kind of node is a copy!
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6708
  match(Set stkSlot src);   // chain rule
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6709
  ins_cost(MEMORY_REF_COST);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6710
  format %{ "STDF   $src,$stkSlot\t!stk" %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6711
  opcode(Assembler::stdf_op3);
1495
128fe18951ed 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 781
diff changeset
  6712
  ins_encode(simple_form3_mem_reg(stkSlot, src));
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6713
  ins_pipe(fstoreD_stk_reg);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6714
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6715
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6716
instruct ldfSSD(regD dst, stackSlotD stkSlot) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6717
  // %%%% TO DO: Tell the coalescer that this kind of node is a copy!
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6718
  match(Set dst stkSlot);   // chain rule
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6719
  ins_cost(MEMORY_REF_COST);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6720
  format %{ "LDDF   $stkSlot,$dst\t!stk" %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6721
  opcode(Assembler::lddf_op3);
1495
128fe18951ed 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 781
diff changeset
  6722
  ins_encode(simple_form3_mem_reg(stkSlot, dst));
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6723
  ins_pipe(floadD_stk);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6724
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6725
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6726
instruct stfSSF(stackSlotF stkSlot, regF src) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6727
  // %%%% TO DO: Tell the coalescer that this kind of node is a copy!
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6728
  match(Set stkSlot src);   // chain rule
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6729
  ins_cost(MEMORY_REF_COST);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6730
  format %{ "STF   $src,$stkSlot\t!stk" %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6731
  opcode(Assembler::stf_op3);
1495
128fe18951ed 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 781
diff changeset
  6732
  ins_encode(simple_form3_mem_reg(stkSlot, src));
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6733
  ins_pipe(fstoreF_stk_reg);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6734
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6735
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6736
//----------Conditional Move---------------------------------------------------
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6737
// Conditional move
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6738
instruct cmovIP_reg(cmpOpP cmp, flagsRegP pcc, iRegI dst, iRegI src) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6739
  match(Set dst (CMoveI (Binary cmp pcc) (Binary dst src)));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6740
  ins_cost(150);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6741
  format %{ "MOV$cmp $pcc,$src,$dst" %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6742
  ins_encode( enc_cmov_reg(cmp,dst,src, (Assembler::ptr_cc)) );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6743
  ins_pipe(ialu_reg);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6744
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6745
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6746
instruct cmovIP_imm(cmpOpP cmp, flagsRegP pcc, iRegI dst, immI11 src) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6747
  match(Set dst (CMoveI (Binary cmp pcc) (Binary dst src)));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6748
  ins_cost(140);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6749
  format %{ "MOV$cmp $pcc,$src,$dst" %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6750
  ins_encode( enc_cmov_imm(cmp,dst,src, (Assembler::ptr_cc)) );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6751
  ins_pipe(ialu_imm);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6752
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6753
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6754
instruct cmovII_reg(cmpOp cmp, flagsReg icc, iRegI dst, iRegI src) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6755
  match(Set dst (CMoveI (Binary cmp icc) (Binary dst src)));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6756
  ins_cost(150);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6757
  size(4);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6758
  format %{ "MOV$cmp  $icc,$src,$dst" %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6759
  ins_encode( enc_cmov_reg(cmp,dst,src, (Assembler::icc)) );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6760
  ins_pipe(ialu_reg);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6761
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6762
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6763
instruct cmovII_imm(cmpOp cmp, flagsReg icc, iRegI dst, immI11 src) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6764
  match(Set dst (CMoveI (Binary cmp icc) (Binary dst src)));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6765
  ins_cost(140);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6766
  size(4);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6767
  format %{ "MOV$cmp  $icc,$src,$dst" %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6768
  ins_encode( enc_cmov_imm(cmp,dst,src, (Assembler::icc)) );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6769
  ins_pipe(ialu_imm);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6770
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6771
4589
2621c7da5a88 6909839: missing unsigned compare cases for some cmoves in sparc.ad
never
parents: 4566
diff changeset
  6772
instruct cmovIIu_reg(cmpOpU cmp, flagsRegU icc, iRegI dst, iRegI src) %{
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6773
  match(Set dst (CMoveI (Binary cmp icc) (Binary dst src)));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6774
  ins_cost(150);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6775
  size(4);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6776
  format %{ "MOV$cmp  $icc,$src,$dst" %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6777
  ins_encode( enc_cmov_reg(cmp,dst,src, (Assembler::icc)) );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6778
  ins_pipe(ialu_reg);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6779
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6780
4589
2621c7da5a88 6909839: missing unsigned compare cases for some cmoves in sparc.ad
never
parents: 4566
diff changeset
  6781
instruct cmovIIu_imm(cmpOpU cmp, flagsRegU icc, iRegI dst, immI11 src) %{
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6782
  match(Set dst (CMoveI (Binary cmp icc) (Binary dst src)));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6783
  ins_cost(140);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6784
  size(4);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6785
  format %{ "MOV$cmp  $icc,$src,$dst" %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6786
  ins_encode( enc_cmov_imm(cmp,dst,src, (Assembler::icc)) );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6787
  ins_pipe(ialu_imm);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6788
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6789
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6790
instruct cmovIF_reg(cmpOpF cmp, flagsRegF fcc, iRegI dst, iRegI src) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6791
  match(Set dst (CMoveI (Binary cmp fcc) (Binary dst src)));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6792
  ins_cost(150);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6793
  size(4);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6794
  format %{ "MOV$cmp $fcc,$src,$dst" %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6795
  ins_encode( enc_cmov_reg_f(cmp,dst,src, fcc) );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6796
  ins_pipe(ialu_reg);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6797
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6798
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6799
instruct cmovIF_imm(cmpOpF cmp, flagsRegF fcc, iRegI dst, immI11 src) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6800
  match(Set dst (CMoveI (Binary cmp fcc) (Binary dst src)));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6801
  ins_cost(140);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6802
  size(4);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6803
  format %{ "MOV$cmp $fcc,$src,$dst" %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6804
  ins_encode( enc_cmov_imm_f(cmp,dst,src, fcc) );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6805
  ins_pipe(ialu_imm);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6806
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6807
590
2954744d7bba 6703890: Compressed Oops: add LoadNKlass node to generate narrow oops (32-bits) compare instructions
kvn
parents: 589
diff changeset
  6808
// Conditional move for RegN. Only cmov(reg,reg).
2954744d7bba 6703890: Compressed Oops: add LoadNKlass node to generate narrow oops (32-bits) compare instructions
kvn
parents: 589
diff changeset
  6809
instruct cmovNP_reg(cmpOpP cmp, flagsRegP pcc, iRegN dst, iRegN src) %{
2954744d7bba 6703890: Compressed Oops: add LoadNKlass node to generate narrow oops (32-bits) compare instructions
kvn
parents: 589
diff changeset
  6810
  match(Set dst (CMoveN (Binary cmp pcc) (Binary dst src)));
2954744d7bba 6703890: Compressed Oops: add LoadNKlass node to generate narrow oops (32-bits) compare instructions
kvn
parents: 589
diff changeset
  6811
  ins_cost(150);
2954744d7bba 6703890: Compressed Oops: add LoadNKlass node to generate narrow oops (32-bits) compare instructions
kvn
parents: 589
diff changeset
  6812
  format %{ "MOV$cmp $pcc,$src,$dst" %}
2954744d7bba 6703890: Compressed Oops: add LoadNKlass node to generate narrow oops (32-bits) compare instructions
kvn
parents: 589
diff changeset
  6813
  ins_encode( enc_cmov_reg(cmp,dst,src, (Assembler::ptr_cc)) );
2954744d7bba 6703890: Compressed Oops: add LoadNKlass node to generate narrow oops (32-bits) compare instructions
kvn
parents: 589
diff changeset
  6814
  ins_pipe(ialu_reg);
2954744d7bba 6703890: Compressed Oops: add LoadNKlass node to generate narrow oops (32-bits) compare instructions
kvn
parents: 589
diff changeset
  6815
%}
2954744d7bba 6703890: Compressed Oops: add LoadNKlass node to generate narrow oops (32-bits) compare instructions
kvn
parents: 589
diff changeset
  6816
2954744d7bba 6703890: Compressed Oops: add LoadNKlass node to generate narrow oops (32-bits) compare instructions
kvn
parents: 589
diff changeset
  6817
// This instruction also works with CmpN so we don't need cmovNN_reg.
2954744d7bba 6703890: Compressed Oops: add LoadNKlass node to generate narrow oops (32-bits) compare instructions
kvn
parents: 589
diff changeset
  6818
instruct cmovNI_reg(cmpOp cmp, flagsReg icc, iRegN dst, iRegN src) %{
2954744d7bba 6703890: Compressed Oops: add LoadNKlass node to generate narrow oops (32-bits) compare instructions
kvn
parents: 589
diff changeset
  6819
  match(Set dst (CMoveN (Binary cmp icc) (Binary dst src)));
2954744d7bba 6703890: Compressed Oops: add LoadNKlass node to generate narrow oops (32-bits) compare instructions
kvn
parents: 589
diff changeset
  6820
  ins_cost(150);
2954744d7bba 6703890: Compressed Oops: add LoadNKlass node to generate narrow oops (32-bits) compare instructions
kvn
parents: 589
diff changeset
  6821
  size(4);
2954744d7bba 6703890: Compressed Oops: add LoadNKlass node to generate narrow oops (32-bits) compare instructions
kvn
parents: 589
diff changeset
  6822
  format %{ "MOV$cmp  $icc,$src,$dst" %}
2954744d7bba 6703890: Compressed Oops: add LoadNKlass node to generate narrow oops (32-bits) compare instructions
kvn
parents: 589
diff changeset
  6823
  ins_encode( enc_cmov_reg(cmp,dst,src, (Assembler::icc)) );
2954744d7bba 6703890: Compressed Oops: add LoadNKlass node to generate narrow oops (32-bits) compare instructions
kvn
parents: 589
diff changeset
  6824
  ins_pipe(ialu_reg);
2954744d7bba 6703890: Compressed Oops: add LoadNKlass node to generate narrow oops (32-bits) compare instructions
kvn
parents: 589
diff changeset
  6825
%}
2954744d7bba 6703890: Compressed Oops: add LoadNKlass node to generate narrow oops (32-bits) compare instructions
kvn
parents: 589
diff changeset
  6826
4589
2621c7da5a88 6909839: missing unsigned compare cases for some cmoves in sparc.ad
never
parents: 4566
diff changeset
  6827
// This instruction also works with CmpN so we don't need cmovNN_reg.
2621c7da5a88 6909839: missing unsigned compare cases for some cmoves in sparc.ad
never
parents: 4566
diff changeset
  6828
instruct cmovNIu_reg(cmpOpU cmp, flagsRegU icc, iRegN dst, iRegN src) %{
2621c7da5a88 6909839: missing unsigned compare cases for some cmoves in sparc.ad
never
parents: 4566
diff changeset
  6829
  match(Set dst (CMoveN (Binary cmp icc) (Binary dst src)));
2621c7da5a88 6909839: missing unsigned compare cases for some cmoves in sparc.ad
never
parents: 4566
diff changeset
  6830
  ins_cost(150);
2621c7da5a88 6909839: missing unsigned compare cases for some cmoves in sparc.ad
never
parents: 4566
diff changeset
  6831
  size(4);
2621c7da5a88 6909839: missing unsigned compare cases for some cmoves in sparc.ad
never
parents: 4566
diff changeset
  6832
  format %{ "MOV$cmp  $icc,$src,$dst" %}
2621c7da5a88 6909839: missing unsigned compare cases for some cmoves in sparc.ad
never
parents: 4566
diff changeset
  6833
  ins_encode( enc_cmov_reg(cmp,dst,src, (Assembler::icc)) );
2621c7da5a88 6909839: missing unsigned compare cases for some cmoves in sparc.ad
never
parents: 4566
diff changeset
  6834
  ins_pipe(ialu_reg);
2621c7da5a88 6909839: missing unsigned compare cases for some cmoves in sparc.ad
never
parents: 4566
diff changeset
  6835
%}
2621c7da5a88 6909839: missing unsigned compare cases for some cmoves in sparc.ad
never
parents: 4566
diff changeset
  6836
590
2954744d7bba 6703890: Compressed Oops: add LoadNKlass node to generate narrow oops (32-bits) compare instructions
kvn
parents: 589
diff changeset
  6837
instruct cmovNF_reg(cmpOpF cmp, flagsRegF fcc, iRegN dst, iRegN src) %{
2954744d7bba 6703890: Compressed Oops: add LoadNKlass node to generate narrow oops (32-bits) compare instructions
kvn
parents: 589
diff changeset
  6838
  match(Set dst (CMoveN (Binary cmp fcc) (Binary dst src)));
2954744d7bba 6703890: Compressed Oops: add LoadNKlass node to generate narrow oops (32-bits) compare instructions
kvn
parents: 589
diff changeset
  6839
  ins_cost(150);
2954744d7bba 6703890: Compressed Oops: add LoadNKlass node to generate narrow oops (32-bits) compare instructions
kvn
parents: 589
diff changeset
  6840
  size(4);
2954744d7bba 6703890: Compressed Oops: add LoadNKlass node to generate narrow oops (32-bits) compare instructions
kvn
parents: 589
diff changeset
  6841
  format %{ "MOV$cmp $fcc,$src,$dst" %}
2954744d7bba 6703890: Compressed Oops: add LoadNKlass node to generate narrow oops (32-bits) compare instructions
kvn
parents: 589
diff changeset
  6842
  ins_encode( enc_cmov_reg_f(cmp,dst,src, fcc) );
2954744d7bba 6703890: Compressed Oops: add LoadNKlass node to generate narrow oops (32-bits) compare instructions
kvn
parents: 589
diff changeset
  6843
  ins_pipe(ialu_reg);
2954744d7bba 6703890: Compressed Oops: add LoadNKlass node to generate narrow oops (32-bits) compare instructions
kvn
parents: 589
diff changeset
  6844
%}
2954744d7bba 6703890: Compressed Oops: add LoadNKlass node to generate narrow oops (32-bits) compare instructions
kvn
parents: 589
diff changeset
  6845
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6846
// Conditional move
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6847
instruct cmovPP_reg(cmpOpP cmp, flagsRegP pcc, iRegP dst, iRegP src) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6848
  match(Set dst (CMoveP (Binary cmp pcc) (Binary dst src)));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6849
  ins_cost(150);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6850
  format %{ "MOV$cmp $pcc,$src,$dst\t! ptr" %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6851
  ins_encode( enc_cmov_reg(cmp,dst,src, (Assembler::ptr_cc)) );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6852
  ins_pipe(ialu_reg);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6853
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6854
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6855
instruct cmovPP_imm(cmpOpP cmp, flagsRegP pcc, iRegP dst, immP0 src) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6856
  match(Set dst (CMoveP (Binary cmp pcc) (Binary dst src)));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6857
  ins_cost(140);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6858
  format %{ "MOV$cmp $pcc,$src,$dst\t! ptr" %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6859
  ins_encode( enc_cmov_imm(cmp,dst,src, (Assembler::ptr_cc)) );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6860
  ins_pipe(ialu_imm);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6861
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6862
590
2954744d7bba 6703890: Compressed Oops: add LoadNKlass node to generate narrow oops (32-bits) compare instructions
kvn
parents: 589
diff changeset
  6863
// This instruction also works with CmpN so we don't need cmovPN_reg.
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6864
instruct cmovPI_reg(cmpOp cmp, flagsReg icc, iRegP dst, iRegP src) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6865
  match(Set dst (CMoveP (Binary cmp icc) (Binary dst src)));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6866
  ins_cost(150);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6867
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6868
  size(4);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6869
  format %{ "MOV$cmp  $icc,$src,$dst\t! ptr" %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6870
  ins_encode( enc_cmov_reg(cmp,dst,src, (Assembler::icc)) );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6871
  ins_pipe(ialu_reg);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6872
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6873
4589
2621c7da5a88 6909839: missing unsigned compare cases for some cmoves in sparc.ad
never
parents: 4566
diff changeset
  6874
instruct cmovPIu_reg(cmpOpU cmp, flagsRegU icc, iRegP dst, iRegP src) %{
2621c7da5a88 6909839: missing unsigned compare cases for some cmoves in sparc.ad
never
parents: 4566
diff changeset
  6875
  match(Set dst (CMoveP (Binary cmp icc) (Binary dst src)));
2621c7da5a88 6909839: missing unsigned compare cases for some cmoves in sparc.ad
never
parents: 4566
diff changeset
  6876
  ins_cost(150);
2621c7da5a88 6909839: missing unsigned compare cases for some cmoves in sparc.ad
never
parents: 4566
diff changeset
  6877
2621c7da5a88 6909839: missing unsigned compare cases for some cmoves in sparc.ad
never
parents: 4566
diff changeset
  6878
  size(4);
2621c7da5a88 6909839: missing unsigned compare cases for some cmoves in sparc.ad
never
parents: 4566
diff changeset
  6879
  format %{ "MOV$cmp  $icc,$src,$dst\t! ptr" %}
2621c7da5a88 6909839: missing unsigned compare cases for some cmoves in sparc.ad
never
parents: 4566
diff changeset
  6880
  ins_encode( enc_cmov_reg(cmp,dst,src, (Assembler::icc)) );
2621c7da5a88 6909839: missing unsigned compare cases for some cmoves in sparc.ad
never
parents: 4566
diff changeset
  6881
  ins_pipe(ialu_reg);
2621c7da5a88 6909839: missing unsigned compare cases for some cmoves in sparc.ad
never
parents: 4566
diff changeset
  6882
%}
2621c7da5a88 6909839: missing unsigned compare cases for some cmoves in sparc.ad
never
parents: 4566
diff changeset
  6883
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6884
instruct cmovPI_imm(cmpOp cmp, flagsReg icc, iRegP dst, immP0 src) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6885
  match(Set dst (CMoveP (Binary cmp icc) (Binary dst src)));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6886
  ins_cost(140);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6887
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6888
  size(4);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6889
  format %{ "MOV$cmp  $icc,$src,$dst\t! ptr" %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6890
  ins_encode( enc_cmov_imm(cmp,dst,src, (Assembler::icc)) );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6891
  ins_pipe(ialu_imm);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6892
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6893
4589
2621c7da5a88 6909839: missing unsigned compare cases for some cmoves in sparc.ad
never
parents: 4566
diff changeset
  6894
instruct cmovPIu_imm(cmpOpU cmp, flagsRegU icc, iRegP dst, immP0 src) %{
2621c7da5a88 6909839: missing unsigned compare cases for some cmoves in sparc.ad
never
parents: 4566
diff changeset
  6895
  match(Set dst (CMoveP (Binary cmp icc) (Binary dst src)));
2621c7da5a88 6909839: missing unsigned compare cases for some cmoves in sparc.ad
never
parents: 4566
diff changeset
  6896
  ins_cost(140);
2621c7da5a88 6909839: missing unsigned compare cases for some cmoves in sparc.ad
never
parents: 4566
diff changeset
  6897
2621c7da5a88 6909839: missing unsigned compare cases for some cmoves in sparc.ad
never
parents: 4566
diff changeset
  6898
  size(4);
2621c7da5a88 6909839: missing unsigned compare cases for some cmoves in sparc.ad
never
parents: 4566
diff changeset
  6899
  format %{ "MOV$cmp  $icc,$src,$dst\t! ptr" %}
2621c7da5a88 6909839: missing unsigned compare cases for some cmoves in sparc.ad
never
parents: 4566
diff changeset
  6900
  ins_encode( enc_cmov_imm(cmp,dst,src, (Assembler::icc)) );
2621c7da5a88 6909839: missing unsigned compare cases for some cmoves in sparc.ad
never
parents: 4566
diff changeset
  6901
  ins_pipe(ialu_imm);
2621c7da5a88 6909839: missing unsigned compare cases for some cmoves in sparc.ad
never
parents: 4566
diff changeset
  6902
%}
2621c7da5a88 6909839: missing unsigned compare cases for some cmoves in sparc.ad
never
parents: 4566
diff changeset
  6903
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6904
instruct cmovPF_reg(cmpOpF cmp, flagsRegF fcc, iRegP dst, iRegP src) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6905
  match(Set dst (CMoveP (Binary cmp fcc) (Binary dst src)));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6906
  ins_cost(150);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6907
  size(4);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6908
  format %{ "MOV$cmp $fcc,$src,$dst" %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6909
  ins_encode( enc_cmov_reg_f(cmp,dst,src, fcc) );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6910
  ins_pipe(ialu_imm);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6911
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6912
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6913
instruct cmovPF_imm(cmpOpF cmp, flagsRegF fcc, iRegP dst, immP0 src) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6914
  match(Set dst (CMoveP (Binary cmp fcc) (Binary dst src)));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6915
  ins_cost(140);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6916
  size(4);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6917
  format %{ "MOV$cmp $fcc,$src,$dst" %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6918
  ins_encode( enc_cmov_imm_f(cmp,dst,src, fcc) );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6919
  ins_pipe(ialu_imm);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6920
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6921
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6922
// Conditional move
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6923
instruct cmovFP_reg(cmpOpP cmp, flagsRegP pcc, regF dst, regF src) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6924
  match(Set dst (CMoveF (Binary cmp pcc) (Binary dst src)));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6925
  ins_cost(150);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6926
  opcode(0x101);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6927
  format %{ "FMOVD$cmp $pcc,$src,$dst" %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6928
  ins_encode( enc_cmovf_reg(cmp,dst,src, (Assembler::ptr_cc)) );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6929
  ins_pipe(int_conditional_float_move);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6930
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6931
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6932
instruct cmovFI_reg(cmpOp cmp, flagsReg icc, regF dst, regF src) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6933
  match(Set dst (CMoveF (Binary cmp icc) (Binary dst src)));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6934
  ins_cost(150);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6935
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6936
  size(4);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6937
  format %{ "FMOVS$cmp $icc,$src,$dst" %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6938
  opcode(0x101);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6939
  ins_encode( enc_cmovf_reg(cmp,dst,src, (Assembler::icc)) );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6940
  ins_pipe(int_conditional_float_move);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6941
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6942
4589
2621c7da5a88 6909839: missing unsigned compare cases for some cmoves in sparc.ad
never
parents: 4566
diff changeset
  6943
instruct cmovFIu_reg(cmpOpU cmp, flagsRegU icc, regF dst, regF src) %{
2621c7da5a88 6909839: missing unsigned compare cases for some cmoves in sparc.ad
never
parents: 4566
diff changeset
  6944
  match(Set dst (CMoveF (Binary cmp icc) (Binary dst src)));
2621c7da5a88 6909839: missing unsigned compare cases for some cmoves in sparc.ad
never
parents: 4566
diff changeset
  6945
  ins_cost(150);
2621c7da5a88 6909839: missing unsigned compare cases for some cmoves in sparc.ad
never
parents: 4566
diff changeset
  6946
2621c7da5a88 6909839: missing unsigned compare cases for some cmoves in sparc.ad
never
parents: 4566
diff changeset
  6947
  size(4);
2621c7da5a88 6909839: missing unsigned compare cases for some cmoves in sparc.ad
never
parents: 4566
diff changeset
  6948
  format %{ "FMOVS$cmp $icc,$src,$dst" %}
2621c7da5a88 6909839: missing unsigned compare cases for some cmoves in sparc.ad
never
parents: 4566
diff changeset
  6949
  opcode(0x101);
2621c7da5a88 6909839: missing unsigned compare cases for some cmoves in sparc.ad
never
parents: 4566
diff changeset
  6950
  ins_encode( enc_cmovf_reg(cmp,dst,src, (Assembler::icc)) );
2621c7da5a88 6909839: missing unsigned compare cases for some cmoves in sparc.ad
never
parents: 4566
diff changeset
  6951
  ins_pipe(int_conditional_float_move);
2621c7da5a88 6909839: missing unsigned compare cases for some cmoves in sparc.ad
never
parents: 4566
diff changeset
  6952
%}
2621c7da5a88 6909839: missing unsigned compare cases for some cmoves in sparc.ad
never
parents: 4566
diff changeset
  6953
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6954
// Conditional move,
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6955
instruct cmovFF_reg(cmpOpF cmp, flagsRegF fcc, regF dst, regF src) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6956
  match(Set dst (CMoveF (Binary cmp fcc) (Binary dst src)));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6957
  ins_cost(150);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6958
  size(4);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6959
  format %{ "FMOVF$cmp $fcc,$src,$dst" %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6960
  opcode(0x1);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6961
  ins_encode( enc_cmovff_reg(cmp,fcc,dst,src) );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6962
  ins_pipe(int_conditional_double_move);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6963
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6964
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6965
// Conditional move
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6966
instruct cmovDP_reg(cmpOpP cmp, flagsRegP pcc, regD dst, regD src) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6967
  match(Set dst (CMoveD (Binary cmp pcc) (Binary dst src)));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6968
  ins_cost(150);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6969
  size(4);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6970
  opcode(0x102);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6971
  format %{ "FMOVD$cmp $pcc,$src,$dst" %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6972
  ins_encode( enc_cmovf_reg(cmp,dst,src, (Assembler::ptr_cc)) );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6973
  ins_pipe(int_conditional_double_move);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6974
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6975
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6976
instruct cmovDI_reg(cmpOp cmp, flagsReg icc, regD dst, regD src) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6977
  match(Set dst (CMoveD (Binary cmp icc) (Binary dst src)));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6978
  ins_cost(150);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6979
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6980
  size(4);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6981
  format %{ "FMOVD$cmp $icc,$src,$dst" %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6982
  opcode(0x102);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6983
  ins_encode( enc_cmovf_reg(cmp,dst,src, (Assembler::icc)) );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6984
  ins_pipe(int_conditional_double_move);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6985
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6986
4589
2621c7da5a88 6909839: missing unsigned compare cases for some cmoves in sparc.ad
never
parents: 4566
diff changeset
  6987
instruct cmovDIu_reg(cmpOpU cmp, flagsRegU icc, regD dst, regD src) %{
2621c7da5a88 6909839: missing unsigned compare cases for some cmoves in sparc.ad
never
parents: 4566
diff changeset
  6988
  match(Set dst (CMoveD (Binary cmp icc) (Binary dst src)));
2621c7da5a88 6909839: missing unsigned compare cases for some cmoves in sparc.ad
never
parents: 4566
diff changeset
  6989
  ins_cost(150);
2621c7da5a88 6909839: missing unsigned compare cases for some cmoves in sparc.ad
never
parents: 4566
diff changeset
  6990
2621c7da5a88 6909839: missing unsigned compare cases for some cmoves in sparc.ad
never
parents: 4566
diff changeset
  6991
  size(4);
2621c7da5a88 6909839: missing unsigned compare cases for some cmoves in sparc.ad
never
parents: 4566
diff changeset
  6992
  format %{ "FMOVD$cmp $icc,$src,$dst" %}
2621c7da5a88 6909839: missing unsigned compare cases for some cmoves in sparc.ad
never
parents: 4566
diff changeset
  6993
  opcode(0x102);
2621c7da5a88 6909839: missing unsigned compare cases for some cmoves in sparc.ad
never
parents: 4566
diff changeset
  6994
  ins_encode( enc_cmovf_reg(cmp,dst,src, (Assembler::icc)) );
2621c7da5a88 6909839: missing unsigned compare cases for some cmoves in sparc.ad
never
parents: 4566
diff changeset
  6995
  ins_pipe(int_conditional_double_move);
2621c7da5a88 6909839: missing unsigned compare cases for some cmoves in sparc.ad
never
parents: 4566
diff changeset
  6996
%}
2621c7da5a88 6909839: missing unsigned compare cases for some cmoves in sparc.ad
never
parents: 4566
diff changeset
  6997
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6998
// Conditional move,
489c9b5090e2 Initial load
duke
parents:
diff changeset
  6999
instruct cmovDF_reg(cmpOpF cmp, flagsRegF fcc, regD dst, regD src) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7000
  match(Set dst (CMoveD (Binary cmp fcc) (Binary dst src)));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7001
  ins_cost(150);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7002
  size(4);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7003
  format %{ "FMOVD$cmp $fcc,$src,$dst" %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7004
  opcode(0x2);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7005
  ins_encode( enc_cmovff_reg(cmp,fcc,dst,src) );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7006
  ins_pipe(int_conditional_double_move);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7007
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7008
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7009
// Conditional move
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7010
instruct cmovLP_reg(cmpOpP cmp, flagsRegP pcc, iRegL dst, iRegL src) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7011
  match(Set dst (CMoveL (Binary cmp pcc) (Binary dst src)));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7012
  ins_cost(150);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7013
  format %{ "MOV$cmp $pcc,$src,$dst\t! long" %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7014
  ins_encode( enc_cmov_reg(cmp,dst,src, (Assembler::ptr_cc)) );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7015
  ins_pipe(ialu_reg);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7016
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7017
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7018
instruct cmovLP_imm(cmpOpP cmp, flagsRegP pcc, iRegL dst, immI11 src) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7019
  match(Set dst (CMoveL (Binary cmp pcc) (Binary dst src)));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7020
  ins_cost(140);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7021
  format %{ "MOV$cmp $pcc,$src,$dst\t! long" %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7022
  ins_encode( enc_cmov_imm(cmp,dst,src, (Assembler::ptr_cc)) );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7023
  ins_pipe(ialu_imm);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7024
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7025
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7026
instruct cmovLI_reg(cmpOp cmp, flagsReg icc, iRegL dst, iRegL src) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7027
  match(Set dst (CMoveL (Binary cmp icc) (Binary dst src)));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7028
  ins_cost(150);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7029
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7030
  size(4);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7031
  format %{ "MOV$cmp  $icc,$src,$dst\t! long" %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7032
  ins_encode( enc_cmov_reg(cmp,dst,src, (Assembler::icc)) );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7033
  ins_pipe(ialu_reg);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7034
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7035
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7036
4589
2621c7da5a88 6909839: missing unsigned compare cases for some cmoves in sparc.ad
never
parents: 4566
diff changeset
  7037
instruct cmovLIu_reg(cmpOpU cmp, flagsRegU icc, iRegL dst, iRegL src) %{
2621c7da5a88 6909839: missing unsigned compare cases for some cmoves in sparc.ad
never
parents: 4566
diff changeset
  7038
  match(Set dst (CMoveL (Binary cmp icc) (Binary dst src)));
2621c7da5a88 6909839: missing unsigned compare cases for some cmoves in sparc.ad
never
parents: 4566
diff changeset
  7039
  ins_cost(150);
2621c7da5a88 6909839: missing unsigned compare cases for some cmoves in sparc.ad
never
parents: 4566
diff changeset
  7040
2621c7da5a88 6909839: missing unsigned compare cases for some cmoves in sparc.ad
never
parents: 4566
diff changeset
  7041
  size(4);
2621c7da5a88 6909839: missing unsigned compare cases for some cmoves in sparc.ad
never
parents: 4566
diff changeset
  7042
  format %{ "MOV$cmp  $icc,$src,$dst\t! long" %}
2621c7da5a88 6909839: missing unsigned compare cases for some cmoves in sparc.ad
never
parents: 4566
diff changeset
  7043
  ins_encode( enc_cmov_reg(cmp,dst,src, (Assembler::icc)) );
2621c7da5a88 6909839: missing unsigned compare cases for some cmoves in sparc.ad
never
parents: 4566
diff changeset
  7044
  ins_pipe(ialu_reg);
2621c7da5a88 6909839: missing unsigned compare cases for some cmoves in sparc.ad
never
parents: 4566
diff changeset
  7045
%}
2621c7da5a88 6909839: missing unsigned compare cases for some cmoves in sparc.ad
never
parents: 4566
diff changeset
  7046
2621c7da5a88 6909839: missing unsigned compare cases for some cmoves in sparc.ad
never
parents: 4566
diff changeset
  7047
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7048
instruct cmovLF_reg(cmpOpF cmp, flagsRegF fcc, iRegL dst, iRegL src) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7049
  match(Set dst (CMoveL (Binary cmp fcc) (Binary dst src)));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7050
  ins_cost(150);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7051
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7052
  size(4);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7053
  format %{ "MOV$cmp  $fcc,$src,$dst\t! long" %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7054
  ins_encode( enc_cmov_reg_f(cmp,dst,src, fcc) );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7055
  ins_pipe(ialu_reg);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7056
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7057
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7058
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7059
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7060
//----------OS and Locking Instructions----------------------------------------
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7061
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7062
// This name is KNOWN by the ADLC and cannot be changed.
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7063
// The ADLC forces a 'TypeRawPtr::BOTTOM' output type
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7064
// for this guy.
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7065
instruct tlsLoadP(g2RegP dst) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7066
  match(Set dst (ThreadLocal));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7067
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7068
  size(0);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7069
  ins_cost(0);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7070
  format %{ "# TLS is in G2" %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7071
  ins_encode( /*empty encoding*/ );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7072
  ins_pipe(ialu_none);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7073
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7074
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7075
instruct checkCastPP( iRegP dst ) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7076
  match(Set dst (CheckCastPP dst));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7077
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7078
  size(0);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7079
  format %{ "# checkcastPP of $dst" %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7080
  ins_encode( /*empty encoding*/ );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7081
  ins_pipe(empty);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7082
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7083
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7084
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7085
instruct castPP( iRegP dst ) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7086
  match(Set dst (CastPP dst));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7087
  format %{ "# castPP of $dst" %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7088
  ins_encode( /*empty encoding*/ );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7089
  ins_pipe(empty);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7090
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7091
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7092
instruct castII( iRegI dst ) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7093
  match(Set dst (CastII dst));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7094
  format %{ "# castII of $dst" %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7095
  ins_encode( /*empty encoding*/ );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7096
  ins_cost(0);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7097
  ins_pipe(empty);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7098
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7099
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7100
//----------Arithmetic Instructions--------------------------------------------
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7101
// Addition Instructions
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7102
// Register Addition
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7103
instruct addI_reg_reg(iRegI dst, iRegI src1, iRegI src2) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7104
  match(Set dst (AddI src1 src2));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7105
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7106
  size(4);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7107
  format %{ "ADD    $src1,$src2,$dst" %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7108
  ins_encode %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7109
    __ add($src1$$Register, $src2$$Register, $dst$$Register);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7110
  %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7111
  ins_pipe(ialu_reg_reg);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7112
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7113
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7114
// Immediate Addition
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7115
instruct addI_reg_imm13(iRegI dst, iRegI src1, immI13 src2) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7116
  match(Set dst (AddI src1 src2));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7117
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7118
  size(4);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7119
  format %{ "ADD    $src1,$src2,$dst" %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7120
  opcode(Assembler::add_op3, Assembler::arith_op);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7121
  ins_encode( form3_rs1_simm13_rd( src1, src2, dst ) );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7122
  ins_pipe(ialu_reg_imm);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7123
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7124
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7125
// Pointer Register Addition
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7126
instruct addP_reg_reg(iRegP dst, iRegP src1, iRegX src2) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7127
  match(Set dst (AddP src1 src2));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7128
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7129
  size(4);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7130
  format %{ "ADD    $src1,$src2,$dst" %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7131
  opcode(Assembler::add_op3, Assembler::arith_op);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7132
  ins_encode( form3_rs1_rs2_rd( src1, src2, dst ) );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7133
  ins_pipe(ialu_reg_reg);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7134
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7135
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7136
// Pointer Immediate Addition
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7137
instruct addP_reg_imm13(iRegP dst, iRegP src1, immX13 src2) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7138
  match(Set dst (AddP src1 src2));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7139
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7140
  size(4);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7141
  format %{ "ADD    $src1,$src2,$dst" %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7142
  opcode(Assembler::add_op3, Assembler::arith_op);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7143
  ins_encode( form3_rs1_simm13_rd( src1, src2, dst ) );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7144
  ins_pipe(ialu_reg_imm);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7145
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7146
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7147
// Long Addition
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7148
instruct addL_reg_reg(iRegL dst, iRegL src1, iRegL src2) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7149
  match(Set dst (AddL src1 src2));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7150
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7151
  size(4);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7152
  format %{ "ADD    $src1,$src2,$dst\t! long" %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7153
  opcode(Assembler::add_op3, Assembler::arith_op);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7154
  ins_encode( form3_rs1_rs2_rd( src1, src2, dst ) );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7155
  ins_pipe(ialu_reg_reg);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7156
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7157
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7158
instruct addL_reg_imm13(iRegL dst, iRegL src1, immL13 con) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7159
  match(Set dst (AddL src1 con));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7160
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7161
  size(4);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7162
  format %{ "ADD    $src1,$con,$dst" %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7163
  opcode(Assembler::add_op3, Assembler::arith_op);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7164
  ins_encode( form3_rs1_simm13_rd( src1, con, dst ) );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7165
  ins_pipe(ialu_reg_imm);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7166
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7167
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7168
//----------Conditional_store--------------------------------------------------
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7169
// Conditional-store of the updated heap-top.
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7170
// Used during allocation of the shared heap.
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7171
// Sets flags (EQ) on success.  Implemented with a CASA on Sparc.
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7172
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7173
// LoadP-locked.  Same as a regular pointer load when used with a compare-swap
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7174
instruct loadPLocked(iRegP dst, memory mem) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7175
  match(Set dst (LoadPLocked mem));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7176
  ins_cost(MEMORY_REF_COST);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7177
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7178
#ifndef _LP64
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7179
  size(4);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7180
  format %{ "LDUW   $mem,$dst\t! ptr" %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7181
  opcode(Assembler::lduw_op3, 0, REGP_OP);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7182
#else
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7183
  format %{ "LDX    $mem,$dst\t! ptr" %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7184
  opcode(Assembler::ldx_op3, 0, REGP_OP);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7185
#endif
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7186
  ins_encode( form3_mem_reg( mem, dst ) );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7187
  ins_pipe(iload_mem);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7188
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7189
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7190
instruct storePConditional( iRegP heap_top_ptr, iRegP oldval, g3RegP newval, flagsRegP pcc ) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7191
  match(Set pcc (StorePConditional heap_top_ptr (Binary oldval newval)));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7192
  effect( KILL newval );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7193
  format %{ "CASA   [$heap_top_ptr],$oldval,R_G3\t! If $oldval==[$heap_top_ptr] Then store R_G3 into [$heap_top_ptr], set R_G3=[$heap_top_ptr] in any case\n\t"
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7194
            "CMP    R_G3,$oldval\t\t! See if we made progress"  %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7195
  ins_encode( enc_cas(heap_top_ptr,oldval,newval) );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7196
  ins_pipe( long_memory_op );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7197
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7198
1500
bea9a90f3e8f 6462850: generate biased locking code in C2 ideal graph
kvn
parents: 1495
diff changeset
  7199
// Conditional-store of an int value.
bea9a90f3e8f 6462850: generate biased locking code in C2 ideal graph
kvn
parents: 1495
diff changeset
  7200
instruct storeIConditional( iRegP mem_ptr, iRegI oldval, g3RegI newval, flagsReg icc ) %{
bea9a90f3e8f 6462850: generate biased locking code in C2 ideal graph
kvn
parents: 1495
diff changeset
  7201
  match(Set icc (StoreIConditional mem_ptr (Binary oldval newval)));
bea9a90f3e8f 6462850: generate biased locking code in C2 ideal graph
kvn
parents: 1495
diff changeset
  7202
  effect( KILL newval );
bea9a90f3e8f 6462850: generate biased locking code in C2 ideal graph
kvn
parents: 1495
diff changeset
  7203
  format %{ "CASA   [$mem_ptr],$oldval,$newval\t! If $oldval==[$mem_ptr] Then store $newval into [$mem_ptr], set $newval=[$mem_ptr] in any case\n\t"
bea9a90f3e8f 6462850: generate biased locking code in C2 ideal graph
kvn
parents: 1495
diff changeset
  7204
            "CMP    $oldval,$newval\t\t! See if we made progress"  %}
bea9a90f3e8f 6462850: generate biased locking code in C2 ideal graph
kvn
parents: 1495
diff changeset
  7205
  ins_encode( enc_cas(mem_ptr,oldval,newval) );
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7206
  ins_pipe( long_memory_op );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7207
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7208
1500
bea9a90f3e8f 6462850: generate biased locking code in C2 ideal graph
kvn
parents: 1495
diff changeset
  7209
// Conditional-store of a long value.
bea9a90f3e8f 6462850: generate biased locking code in C2 ideal graph
kvn
parents: 1495
diff changeset
  7210
instruct storeLConditional( iRegP mem_ptr, iRegL oldval, g3RegL newval, flagsRegL xcc ) %{
bea9a90f3e8f 6462850: generate biased locking code in C2 ideal graph
kvn
parents: 1495
diff changeset
  7211
  match(Set xcc (StoreLConditional mem_ptr (Binary oldval newval)));
bea9a90f3e8f 6462850: generate biased locking code in C2 ideal graph
kvn
parents: 1495
diff changeset
  7212
  effect( KILL newval );
bea9a90f3e8f 6462850: generate biased locking code in C2 ideal graph
kvn
parents: 1495
diff changeset
  7213
  format %{ "CASXA  [$mem_ptr],$oldval,$newval\t! If $oldval==[$mem_ptr] Then store $newval into [$mem_ptr], set $newval=[$mem_ptr] in any case\n\t"
bea9a90f3e8f 6462850: generate biased locking code in C2 ideal graph
kvn
parents: 1495
diff changeset
  7214
            "CMP    $oldval,$newval\t\t! See if we made progress"  %}
bea9a90f3e8f 6462850: generate biased locking code in C2 ideal graph
kvn
parents: 1495
diff changeset
  7215
  ins_encode( enc_cas(mem_ptr,oldval,newval) );
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7216
  ins_pipe( long_memory_op );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7217
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7218
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7219
// No flag versions for CompareAndSwap{P,I,L} because matcher can't match them
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7220
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7221
instruct compareAndSwapL_bool(iRegP mem_ptr, iRegL oldval, iRegL newval, iRegI res, o7RegI tmp1, flagsReg ccr ) %{
13886
8d82c4dfa722 7023898: Intrinsify AtomicLongFieldUpdater.getAndIncrement()
roland
parents: 13728
diff changeset
  7222
  predicate(VM_Version::supports_cx8());
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7223
  match(Set res (CompareAndSwapL mem_ptr (Binary oldval newval)));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7224
  effect( USE mem_ptr, KILL ccr, KILL tmp1);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7225
  format %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7226
            "MOV    $newval,O7\n\t"
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7227
            "CASXA  [$mem_ptr],$oldval,O7\t! If $oldval==[$mem_ptr] Then store O7 into [$mem_ptr], set O7=[$mem_ptr] in any case\n\t"
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7228
            "CMP    $oldval,O7\t\t! See if we made progress\n\t"
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7229
            "MOV    1,$res\n\t"
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7230
            "MOVne  xcc,R_G0,$res"
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7231
  %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7232
  ins_encode( enc_casx(mem_ptr, oldval, newval),
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7233
              enc_lflags_ne_to_boolean(res) );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7234
  ins_pipe( long_memory_op );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7235
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7236
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7237
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7238
instruct compareAndSwapI_bool(iRegP mem_ptr, iRegI oldval, iRegI newval, iRegI res, o7RegI tmp1, flagsReg ccr ) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7239
  match(Set res (CompareAndSwapI mem_ptr (Binary oldval newval)));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7240
  effect( USE mem_ptr, KILL ccr, KILL tmp1);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7241
  format %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7242
            "MOV    $newval,O7\n\t"
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7243
            "CASA   [$mem_ptr],$oldval,O7\t! If $oldval==[$mem_ptr] Then store O7 into [$mem_ptr], set O7=[$mem_ptr] in any case\n\t"
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7244
            "CMP    $oldval,O7\t\t! See if we made progress\n\t"
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7245
            "MOV    1,$res\n\t"
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7246
            "MOVne  icc,R_G0,$res"
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7247
  %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7248
  ins_encode( enc_casi(mem_ptr, oldval, newval),
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7249
              enc_iflags_ne_to_boolean(res) );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7250
  ins_pipe( long_memory_op );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7251
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7252
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7253
instruct compareAndSwapP_bool(iRegP mem_ptr, iRegP oldval, iRegP newval, iRegI res, o7RegI tmp1, flagsReg ccr ) %{
13886
8d82c4dfa722 7023898: Intrinsify AtomicLongFieldUpdater.getAndIncrement()
roland
parents: 13728
diff changeset
  7254
#ifdef _LP64
8d82c4dfa722 7023898: Intrinsify AtomicLongFieldUpdater.getAndIncrement()
roland
parents: 13728
diff changeset
  7255
  predicate(VM_Version::supports_cx8());
8d82c4dfa722 7023898: Intrinsify AtomicLongFieldUpdater.getAndIncrement()
roland
parents: 13728
diff changeset
  7256
#endif
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7257
  match(Set res (CompareAndSwapP mem_ptr (Binary oldval newval)));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7258
  effect( USE mem_ptr, KILL ccr, KILL tmp1);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7259
  format %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7260
            "MOV    $newval,O7\n\t"
360
21d113ecbf6a 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 254
diff changeset
  7261
            "CASA_PTR  [$mem_ptr],$oldval,O7\t! If $oldval==[$mem_ptr] Then store O7 into [$mem_ptr], set O7=[$mem_ptr] in any case\n\t"
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7262
            "CMP    $oldval,O7\t\t! See if we made progress\n\t"
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7263
            "MOV    1,$res\n\t"
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7264
            "MOVne  xcc,R_G0,$res"
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7265
  %}
360
21d113ecbf6a 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 254
diff changeset
  7266
#ifdef _LP64
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7267
  ins_encode( enc_casx(mem_ptr, oldval, newval),
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7268
              enc_lflags_ne_to_boolean(res) );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7269
#else
360
21d113ecbf6a 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 254
diff changeset
  7270
  ins_encode( enc_casi(mem_ptr, oldval, newval),
21d113ecbf6a 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 254
diff changeset
  7271
              enc_iflags_ne_to_boolean(res) );
21d113ecbf6a 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 254
diff changeset
  7272
#endif
21d113ecbf6a 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 254
diff changeset
  7273
  ins_pipe( long_memory_op );
21d113ecbf6a 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 254
diff changeset
  7274
%}
21d113ecbf6a 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 254
diff changeset
  7275
607
3edc58bab61e 6709165: Tests hang or misbahve with HS 13.0-b01 on solaris-sparcv9
never
parents: 591
diff changeset
  7276
instruct compareAndSwapN_bool(iRegP mem_ptr, iRegN oldval, iRegN newval, iRegI res, o7RegI tmp1, flagsReg ccr ) %{
360
21d113ecbf6a 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 254
diff changeset
  7277
  match(Set res (CompareAndSwapN mem_ptr (Binary oldval newval)));
607
3edc58bab61e 6709165: Tests hang or misbahve with HS 13.0-b01 on solaris-sparcv9
never
parents: 591
diff changeset
  7278
  effect( USE mem_ptr, KILL ccr, KILL tmp1);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7279
  format %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7280
            "MOV    $newval,O7\n\t"
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7281
            "CASA   [$mem_ptr],$oldval,O7\t! If $oldval==[$mem_ptr] Then store O7 into [$mem_ptr], set O7=[$mem_ptr] in any case\n\t"
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7282
            "CMP    $oldval,O7\t\t! See if we made progress\n\t"
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7283
            "MOV    1,$res\n\t"
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7284
            "MOVne  icc,R_G0,$res"
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7285
  %}
607
3edc58bab61e 6709165: Tests hang or misbahve with HS 13.0-b01 on solaris-sparcv9
never
parents: 591
diff changeset
  7286
  ins_encode( enc_casi(mem_ptr, oldval, newval),
3edc58bab61e 6709165: Tests hang or misbahve with HS 13.0-b01 on solaris-sparcv9
never
parents: 591
diff changeset
  7287
              enc_iflags_ne_to_boolean(res) );
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7288
  ins_pipe( long_memory_op );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7289
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7290
13886
8d82c4dfa722 7023898: Intrinsify AtomicLongFieldUpdater.getAndIncrement()
roland
parents: 13728
diff changeset
  7291
instruct xchgI( memory mem, iRegI newval) %{
8d82c4dfa722 7023898: Intrinsify AtomicLongFieldUpdater.getAndIncrement()
roland
parents: 13728
diff changeset
  7292
  match(Set newval (GetAndSetI mem newval));
8d82c4dfa722 7023898: Intrinsify AtomicLongFieldUpdater.getAndIncrement()
roland
parents: 13728
diff changeset
  7293
  format %{ "SWAP  [$mem],$newval" %}
8d82c4dfa722 7023898: Intrinsify AtomicLongFieldUpdater.getAndIncrement()
roland
parents: 13728
diff changeset
  7294
  size(4);
8d82c4dfa722 7023898: Intrinsify AtomicLongFieldUpdater.getAndIncrement()
roland
parents: 13728
diff changeset
  7295
  ins_encode %{
8d82c4dfa722 7023898: Intrinsify AtomicLongFieldUpdater.getAndIncrement()
roland
parents: 13728
diff changeset
  7296
    __ swap($mem$$Address, $newval$$Register);
8d82c4dfa722 7023898: Intrinsify AtomicLongFieldUpdater.getAndIncrement()
roland
parents: 13728
diff changeset
  7297
  %}
8d82c4dfa722 7023898: Intrinsify AtomicLongFieldUpdater.getAndIncrement()
roland
parents: 13728
diff changeset
  7298
  ins_pipe( long_memory_op );
8d82c4dfa722 7023898: Intrinsify AtomicLongFieldUpdater.getAndIncrement()
roland
parents: 13728
diff changeset
  7299
%}
8d82c4dfa722 7023898: Intrinsify AtomicLongFieldUpdater.getAndIncrement()
roland
parents: 13728
diff changeset
  7300
8d82c4dfa722 7023898: Intrinsify AtomicLongFieldUpdater.getAndIncrement()
roland
parents: 13728
diff changeset
  7301
#ifndef _LP64
8d82c4dfa722 7023898: Intrinsify AtomicLongFieldUpdater.getAndIncrement()
roland
parents: 13728
diff changeset
  7302
instruct xchgP( memory mem, iRegP newval) %{
8d82c4dfa722 7023898: Intrinsify AtomicLongFieldUpdater.getAndIncrement()
roland
parents: 13728
diff changeset
  7303
  match(Set newval (GetAndSetP mem newval));
8d82c4dfa722 7023898: Intrinsify AtomicLongFieldUpdater.getAndIncrement()
roland
parents: 13728
diff changeset
  7304
  format %{ "SWAP  [$mem],$newval" %}
8d82c4dfa722 7023898: Intrinsify AtomicLongFieldUpdater.getAndIncrement()
roland
parents: 13728
diff changeset
  7305
  size(4);
8d82c4dfa722 7023898: Intrinsify AtomicLongFieldUpdater.getAndIncrement()
roland
parents: 13728
diff changeset
  7306
  ins_encode %{
8d82c4dfa722 7023898: Intrinsify AtomicLongFieldUpdater.getAndIncrement()
roland
parents: 13728
diff changeset
  7307
    __ swap($mem$$Address, $newval$$Register);
8d82c4dfa722 7023898: Intrinsify AtomicLongFieldUpdater.getAndIncrement()
roland
parents: 13728
diff changeset
  7308
  %}
8d82c4dfa722 7023898: Intrinsify AtomicLongFieldUpdater.getAndIncrement()
roland
parents: 13728
diff changeset
  7309
  ins_pipe( long_memory_op );
8d82c4dfa722 7023898: Intrinsify AtomicLongFieldUpdater.getAndIncrement()
roland
parents: 13728
diff changeset
  7310
%}
8d82c4dfa722 7023898: Intrinsify AtomicLongFieldUpdater.getAndIncrement()
roland
parents: 13728
diff changeset
  7311
#endif
8d82c4dfa722 7023898: Intrinsify AtomicLongFieldUpdater.getAndIncrement()
roland
parents: 13728
diff changeset
  7312
8d82c4dfa722 7023898: Intrinsify AtomicLongFieldUpdater.getAndIncrement()
roland
parents: 13728
diff changeset
  7313
instruct xchgN( memory mem, iRegN newval) %{
8d82c4dfa722 7023898: Intrinsify AtomicLongFieldUpdater.getAndIncrement()
roland
parents: 13728
diff changeset
  7314
  match(Set newval (GetAndSetN mem newval));
8d82c4dfa722 7023898: Intrinsify AtomicLongFieldUpdater.getAndIncrement()
roland
parents: 13728
diff changeset
  7315
  format %{ "SWAP  [$mem],$newval" %}
8d82c4dfa722 7023898: Intrinsify AtomicLongFieldUpdater.getAndIncrement()
roland
parents: 13728
diff changeset
  7316
  size(4);
8d82c4dfa722 7023898: Intrinsify AtomicLongFieldUpdater.getAndIncrement()
roland
parents: 13728
diff changeset
  7317
  ins_encode %{
8d82c4dfa722 7023898: Intrinsify AtomicLongFieldUpdater.getAndIncrement()
roland
parents: 13728
diff changeset
  7318
    __ swap($mem$$Address, $newval$$Register);
8d82c4dfa722 7023898: Intrinsify AtomicLongFieldUpdater.getAndIncrement()
roland
parents: 13728
diff changeset
  7319
  %}
8d82c4dfa722 7023898: Intrinsify AtomicLongFieldUpdater.getAndIncrement()
roland
parents: 13728
diff changeset
  7320
  ins_pipe( long_memory_op );
8d82c4dfa722 7023898: Intrinsify AtomicLongFieldUpdater.getAndIncrement()
roland
parents: 13728
diff changeset
  7321
%}
8d82c4dfa722 7023898: Intrinsify AtomicLongFieldUpdater.getAndIncrement()
roland
parents: 13728
diff changeset
  7322
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7323
//---------------------
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7324
// Subtraction Instructions
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7325
// Register Subtraction
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7326
instruct subI_reg_reg(iRegI dst, iRegI src1, iRegI src2) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7327
  match(Set dst (SubI src1 src2));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7328
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7329
  size(4);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7330
  format %{ "SUB    $src1,$src2,$dst" %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7331
  opcode(Assembler::sub_op3, Assembler::arith_op);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7332
  ins_encode( form3_rs1_rs2_rd( src1, src2, dst ) );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7333
  ins_pipe(ialu_reg_reg);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7334
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7335
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7336
// Immediate Subtraction
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7337
instruct subI_reg_imm13(iRegI dst, iRegI src1, immI13 src2) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7338
  match(Set dst (SubI src1 src2));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7339
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7340
  size(4);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7341
  format %{ "SUB    $src1,$src2,$dst" %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7342
  opcode(Assembler::sub_op3, Assembler::arith_op);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7343
  ins_encode( form3_rs1_simm13_rd( src1, src2, dst ) );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7344
  ins_pipe(ialu_reg_imm);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7345
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7346
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7347
instruct subI_zero_reg(iRegI dst, immI0 zero, iRegI src2) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7348
  match(Set dst (SubI zero src2));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7349
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7350
  size(4);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7351
  format %{ "NEG    $src2,$dst" %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7352
  opcode(Assembler::sub_op3, Assembler::arith_op);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7353
  ins_encode( form3_rs1_rs2_rd( R_G0, src2, dst ) );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7354
  ins_pipe(ialu_zero_reg);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7355
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7356
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7357
// Long subtraction
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7358
instruct subL_reg_reg(iRegL dst, iRegL src1, iRegL src2) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7359
  match(Set dst (SubL src1 src2));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7360
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7361
  size(4);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7362
  format %{ "SUB    $src1,$src2,$dst\t! long" %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7363
  opcode(Assembler::sub_op3, Assembler::arith_op);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7364
  ins_encode( form3_rs1_rs2_rd( src1, src2, dst ) );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7365
  ins_pipe(ialu_reg_reg);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7366
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7367
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7368
// Immediate Subtraction
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7369
instruct subL_reg_imm13(iRegL dst, iRegL src1, immL13 con) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7370
  match(Set dst (SubL src1 con));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7371
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7372
  size(4);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7373
  format %{ "SUB    $src1,$con,$dst\t! long" %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7374
  opcode(Assembler::sub_op3, Assembler::arith_op);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7375
  ins_encode( form3_rs1_simm13_rd( src1, con, dst ) );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7376
  ins_pipe(ialu_reg_imm);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7377
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7378
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7379
// Long negation
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7380
instruct negL_reg_reg(iRegL dst, immL0 zero, iRegL src2) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7381
  match(Set dst (SubL zero src2));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7382
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7383
  size(4);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7384
  format %{ "NEG    $src2,$dst\t! long" %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7385
  opcode(Assembler::sub_op3, Assembler::arith_op);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7386
  ins_encode( form3_rs1_rs2_rd( R_G0, src2, dst ) );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7387
  ins_pipe(ialu_zero_reg);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7388
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7389
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7390
// Multiplication Instructions
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7391
// Integer Multiplication
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7392
// Register Multiplication
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7393
instruct mulI_reg_reg(iRegI dst, iRegI src1, iRegI src2) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7394
  match(Set dst (MulI src1 src2));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7395
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7396
  size(4);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7397
  format %{ "MULX   $src1,$src2,$dst" %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7398
  opcode(Assembler::mulx_op3, Assembler::arith_op);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7399
  ins_encode( form3_rs1_rs2_rd( src1, src2, dst ) );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7400
  ins_pipe(imul_reg_reg);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7401
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7402
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7403
// Immediate Multiplication
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7404
instruct mulI_reg_imm13(iRegI dst, iRegI src1, immI13 src2) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7405
  match(Set dst (MulI src1 src2));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7406
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7407
  size(4);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7408
  format %{ "MULX   $src1,$src2,$dst" %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7409
  opcode(Assembler::mulx_op3, Assembler::arith_op);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7410
  ins_encode( form3_rs1_simm13_rd( src1, src2, dst ) );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7411
  ins_pipe(imul_reg_imm);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7412
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7413
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7414
instruct mulL_reg_reg(iRegL dst, iRegL src1, iRegL src2) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7415
  match(Set dst (MulL src1 src2));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7416
  ins_cost(DEFAULT_COST * 5);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7417
  size(4);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7418
  format %{ "MULX   $src1,$src2,$dst\t! long" %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7419
  opcode(Assembler::mulx_op3, Assembler::arith_op);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7420
  ins_encode( form3_rs1_rs2_rd( src1, src2, dst ) );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7421
  ins_pipe(mulL_reg_reg);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7422
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7423
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7424
// Immediate Multiplication
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7425
instruct mulL_reg_imm13(iRegL dst, iRegL src1, immL13 src2) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7426
  match(Set dst (MulL src1 src2));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7427
  ins_cost(DEFAULT_COST * 5);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7428
  size(4);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7429
  format %{ "MULX   $src1,$src2,$dst" %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7430
  opcode(Assembler::mulx_op3, Assembler::arith_op);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7431
  ins_encode( form3_rs1_simm13_rd( src1, src2, dst ) );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7432
  ins_pipe(mulL_reg_imm);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7433
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7434
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7435
// Integer Division
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7436
// Register Division
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7437
instruct divI_reg_reg(iRegI dst, iRegIsafe src1, iRegIsafe src2) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7438
  match(Set dst (DivI src1 src2));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7439
  ins_cost((2+71)*DEFAULT_COST);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7440
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7441
  format %{ "SRA     $src2,0,$src2\n\t"
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7442
            "SRA     $src1,0,$src1\n\t"
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7443
            "SDIVX   $src1,$src2,$dst" %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7444
  ins_encode( idiv_reg( src1, src2, dst ) );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7445
  ins_pipe(sdiv_reg_reg);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7446
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7447
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7448
// Immediate Division
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7449
instruct divI_reg_imm13(iRegI dst, iRegIsafe src1, immI13 src2) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7450
  match(Set dst (DivI src1 src2));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7451
  ins_cost((2+71)*DEFAULT_COST);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7452
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7453
  format %{ "SRA     $src1,0,$src1\n\t"
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7454
            "SDIVX   $src1,$src2,$dst" %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7455
  ins_encode( idiv_imm( src1, src2, dst ) );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7456
  ins_pipe(sdiv_reg_imm);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7457
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7458
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7459
//----------Div-By-10-Expansion------------------------------------------------
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7460
// Extract hi bits of a 32x32->64 bit multiply.
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7461
// Expand rule only, not matched
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7462
instruct mul_hi(iRegIsafe dst, iRegIsafe src1, iRegIsafe src2 ) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7463
  effect( DEF dst, USE src1, USE src2 );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7464
  format %{ "MULX   $src1,$src2,$dst\t! Used in div-by-10\n\t"
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7465
            "SRLX   $dst,#32,$dst\t\t! Extract only hi word of result" %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7466
  ins_encode( enc_mul_hi(dst,src1,src2));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7467
  ins_pipe(sdiv_reg_reg);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7468
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7469
2131
98f9cef66a34 6810672: Comment typos
twisti
parents: 2022
diff changeset
  7470
// Magic constant, reciprocal of 10
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7471
instruct loadConI_x66666667(iRegIsafe dst) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7472
  effect( DEF dst );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7473
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7474
  size(8);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7475
  format %{ "SET    0x66666667,$dst\t! Used in div-by-10" %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7476
  ins_encode( Set32(0x66666667, dst) );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7477
  ins_pipe(ialu_hi_lo_reg);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7478
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7479
2131
98f9cef66a34 6810672: Comment typos
twisti
parents: 2022
diff changeset
  7480
// Register Shift Right Arithmetic Long by 32-63
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7481
instruct sra_31( iRegI dst, iRegI src ) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7482
  effect( DEF dst, USE src );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7483
  format %{ "SRA    $src,31,$dst\t! Used in div-by-10" %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7484
  ins_encode( form3_rs1_rd_copysign_hi(src,dst) );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7485
  ins_pipe(ialu_reg_reg);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7486
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7487
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7488
// Arithmetic Shift Right by 8-bit immediate
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7489
instruct sra_reg_2( iRegI dst, iRegI src ) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7490
  effect( DEF dst, USE src );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7491
  format %{ "SRA    $src,2,$dst\t! Used in div-by-10" %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7492
  opcode(Assembler::sra_op3, Assembler::arith_op);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7493
  ins_encode( form3_rs1_simm13_rd( src, 0x2, dst ) );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7494
  ins_pipe(ialu_reg_imm);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7495
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7496
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7497
// Integer DIV with 10
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7498
instruct divI_10( iRegI dst, iRegIsafe src, immI10 div ) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7499
  match(Set dst (DivI src div));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7500
  ins_cost((6+6)*DEFAULT_COST);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7501
  expand %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7502
    iRegIsafe tmp1;               // Killed temps;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7503
    iRegIsafe tmp2;               // Killed temps;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7504
    iRegI tmp3;                   // Killed temps;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7505
    iRegI tmp4;                   // Killed temps;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7506
    loadConI_x66666667( tmp1 );   // SET  0x66666667 -> tmp1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7507
    mul_hi( tmp2, src, tmp1 );    // MUL  hibits(src * tmp1) -> tmp2
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7508
    sra_31( tmp3, src );          // SRA  src,31 -> tmp3
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7509
    sra_reg_2( tmp4, tmp2 );      // SRA  tmp2,2 -> tmp4
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7510
    subI_reg_reg( dst,tmp4,tmp3); // SUB  tmp4 - tmp3 -> dst
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7511
  %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7512
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7513
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7514
// Register Long Division
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7515
instruct divL_reg_reg(iRegL dst, iRegL src1, iRegL src2) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7516
  match(Set dst (DivL src1 src2));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7517
  ins_cost(DEFAULT_COST*71);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7518
  size(4);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7519
  format %{ "SDIVX  $src1,$src2,$dst\t! long" %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7520
  opcode(Assembler::sdivx_op3, Assembler::arith_op);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7521
  ins_encode( form3_rs1_rs2_rd( src1, src2, dst ) );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7522
  ins_pipe(divL_reg_reg);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7523
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7524
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7525
// Register Long Division
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7526
instruct divL_reg_imm13(iRegL dst, iRegL src1, immL13 src2) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7527
  match(Set dst (DivL src1 src2));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7528
  ins_cost(DEFAULT_COST*71);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7529
  size(4);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7530
  format %{ "SDIVX  $src1,$src2,$dst\t! long" %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7531
  opcode(Assembler::sdivx_op3, Assembler::arith_op);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7532
  ins_encode( form3_rs1_simm13_rd( src1, src2, dst ) );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7533
  ins_pipe(divL_reg_imm);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7534
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7535
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7536
// Integer Remainder
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7537
// Register Remainder
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7538
instruct modI_reg_reg(iRegI dst, iRegIsafe src1, iRegIsafe src2, o7RegP temp, flagsReg ccr ) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7539
  match(Set dst (ModI src1 src2));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7540
  effect( KILL ccr, KILL temp);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7541
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7542
  format %{ "SREM   $src1,$src2,$dst" %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7543
  ins_encode( irem_reg(src1, src2, dst, temp) );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7544
  ins_pipe(sdiv_reg_reg);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7545
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7546
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7547
// Immediate Remainder
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7548
instruct modI_reg_imm13(iRegI dst, iRegIsafe src1, immI13 src2, o7RegP temp, flagsReg ccr ) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7549
  match(Set dst (ModI src1 src2));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7550
  effect( KILL ccr, KILL temp);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7551
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7552
  format %{ "SREM   $src1,$src2,$dst" %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7553
  ins_encode( irem_imm(src1, src2, dst, temp) );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7554
  ins_pipe(sdiv_reg_imm);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7555
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7556
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7557
// Register Long Remainder
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7558
instruct divL_reg_reg_1(iRegL dst, iRegL src1, iRegL src2) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7559
  effect(DEF dst, USE src1, USE src2);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7560
  size(4);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7561
  format %{ "SDIVX  $src1,$src2,$dst\t! long" %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7562
  opcode(Assembler::sdivx_op3, Assembler::arith_op);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7563
  ins_encode( form3_rs1_rs2_rd( src1, src2, dst ) );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7564
  ins_pipe(divL_reg_reg);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7565
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7566
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7567
// Register Long Division
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7568
instruct divL_reg_imm13_1(iRegL dst, iRegL src1, immL13 src2) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7569
  effect(DEF dst, USE src1, USE src2);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7570
  size(4);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7571
  format %{ "SDIVX  $src1,$src2,$dst\t! long" %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7572
  opcode(Assembler::sdivx_op3, Assembler::arith_op);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7573
  ins_encode( form3_rs1_simm13_rd( src1, src2, dst ) );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7574
  ins_pipe(divL_reg_imm);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7575
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7576
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7577
instruct mulL_reg_reg_1(iRegL dst, iRegL src1, iRegL src2) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7578
  effect(DEF dst, USE src1, USE src2);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7579
  size(4);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7580
  format %{ "MULX   $src1,$src2,$dst\t! long" %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7581
  opcode(Assembler::mulx_op3, Assembler::arith_op);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7582
  ins_encode( form3_rs1_rs2_rd( src1, src2, dst ) );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7583
  ins_pipe(mulL_reg_reg);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7584
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7585
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7586
// Immediate Multiplication
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7587
instruct mulL_reg_imm13_1(iRegL dst, iRegL src1, immL13 src2) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7588
  effect(DEF dst, USE src1, USE src2);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7589
  size(4);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7590
  format %{ "MULX   $src1,$src2,$dst" %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7591
  opcode(Assembler::mulx_op3, Assembler::arith_op);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7592
  ins_encode( form3_rs1_simm13_rd( src1, src2, dst ) );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7593
  ins_pipe(mulL_reg_imm);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7594
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7595
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7596
instruct subL_reg_reg_1(iRegL dst, iRegL src1, iRegL src2) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7597
  effect(DEF dst, USE src1, USE src2);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7598
  size(4);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7599
  format %{ "SUB    $src1,$src2,$dst\t! long" %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7600
  opcode(Assembler::sub_op3, Assembler::arith_op);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7601
  ins_encode( form3_rs1_rs2_rd( src1, src2, dst ) );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7602
  ins_pipe(ialu_reg_reg);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7603
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7604
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7605
instruct subL_reg_reg_2(iRegL dst, iRegL src1, iRegL src2) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7606
  effect(DEF dst, USE src1, USE src2);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7607
  size(4);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7608
  format %{ "SUB    $src1,$src2,$dst\t! long" %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7609
  opcode(Assembler::sub_op3, Assembler::arith_op);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7610
  ins_encode( form3_rs1_rs2_rd( src1, src2, dst ) );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7611
  ins_pipe(ialu_reg_reg);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7612
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7613
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7614
// Register Long Remainder
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7615
instruct modL_reg_reg(iRegL dst, iRegL src1, iRegL src2) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7616
  match(Set dst (ModL src1 src2));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7617
  ins_cost(DEFAULT_COST*(71 + 6 + 1));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7618
  expand %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7619
    iRegL tmp1;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7620
    iRegL tmp2;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7621
    divL_reg_reg_1(tmp1, src1, src2);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7622
    mulL_reg_reg_1(tmp2, tmp1, src2);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7623
    subL_reg_reg_1(dst,  src1, tmp2);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7624
  %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7625
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7626
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7627
// Register Long Remainder
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7628
instruct modL_reg_imm13(iRegL dst, iRegL src1, immL13 src2) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7629
  match(Set dst (ModL src1 src2));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7630
  ins_cost(DEFAULT_COST*(71 + 6 + 1));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7631
  expand %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7632
    iRegL tmp1;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7633
    iRegL tmp2;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7634
    divL_reg_imm13_1(tmp1, src1, src2);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7635
    mulL_reg_imm13_1(tmp2, tmp1, src2);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7636
    subL_reg_reg_2  (dst,  src1, tmp2);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7637
  %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7638
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7639
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7640
// Integer Shift Instructions
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7641
// Register Shift Left
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7642
instruct shlI_reg_reg(iRegI dst, iRegI src1, iRegI src2) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7643
  match(Set dst (LShiftI src1 src2));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7644
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7645
  size(4);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7646
  format %{ "SLL    $src1,$src2,$dst" %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7647
  opcode(Assembler::sll_op3, Assembler::arith_op);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7648
  ins_encode( form3_rs1_rs2_rd( src1, src2, dst ) );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7649
  ins_pipe(ialu_reg_reg);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7650
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7651
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7652
// Register Shift Left Immediate
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7653
instruct shlI_reg_imm5(iRegI dst, iRegI src1, immU5 src2) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7654
  match(Set dst (LShiftI src1 src2));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7655
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7656
  size(4);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7657
  format %{ "SLL    $src1,$src2,$dst" %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7658
  opcode(Assembler::sll_op3, Assembler::arith_op);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7659
  ins_encode( form3_rs1_imm5_rd( src1, src2, dst ) );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7660
  ins_pipe(ialu_reg_imm);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7661
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7662
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7663
// Register Shift Left
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7664
instruct shlL_reg_reg(iRegL dst, iRegL src1, iRegI src2) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7665
  match(Set dst (LShiftL src1 src2));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7666
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7667
  size(4);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7668
  format %{ "SLLX   $src1,$src2,$dst" %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7669
  opcode(Assembler::sllx_op3, Assembler::arith_op);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7670
  ins_encode( form3_sd_rs1_rs2_rd( src1, src2, dst ) );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7671
  ins_pipe(ialu_reg_reg);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7672
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7673
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7674
// Register Shift Left Immediate
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7675
instruct shlL_reg_imm6(iRegL dst, iRegL src1, immU6 src2) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7676
  match(Set dst (LShiftL src1 src2));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7677
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7678
  size(4);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7679
  format %{ "SLLX   $src1,$src2,$dst" %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7680
  opcode(Assembler::sllx_op3, Assembler::arith_op);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7681
  ins_encode( form3_sd_rs1_imm6_rd( src1, src2, dst ) );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7682
  ins_pipe(ialu_reg_imm);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7683
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7684
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7685
// Register Arithmetic Shift Right
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7686
instruct sarI_reg_reg(iRegI dst, iRegI src1, iRegI src2) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7687
  match(Set dst (RShiftI src1 src2));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7688
  size(4);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7689
  format %{ "SRA    $src1,$src2,$dst" %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7690
  opcode(Assembler::sra_op3, Assembler::arith_op);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7691
  ins_encode( form3_rs1_rs2_rd( src1, src2, dst ) );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7692
  ins_pipe(ialu_reg_reg);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7693
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7694
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7695
// Register Arithmetic Shift Right Immediate
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7696
instruct sarI_reg_imm5(iRegI dst, iRegI src1, immU5 src2) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7697
  match(Set dst (RShiftI src1 src2));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7698
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7699
  size(4);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7700
  format %{ "SRA    $src1,$src2,$dst" %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7701
  opcode(Assembler::sra_op3, Assembler::arith_op);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7702
  ins_encode( form3_rs1_imm5_rd( src1, src2, dst ) );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7703
  ins_pipe(ialu_reg_imm);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7704
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7705
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7706
// Register Shift Right Arithmatic Long
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7707
instruct sarL_reg_reg(iRegL dst, iRegL src1, iRegI src2) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7708
  match(Set dst (RShiftL src1 src2));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7709
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7710
  size(4);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7711
  format %{ "SRAX   $src1,$src2,$dst" %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7712
  opcode(Assembler::srax_op3, Assembler::arith_op);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7713
  ins_encode( form3_sd_rs1_rs2_rd( src1, src2, dst ) );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7714
  ins_pipe(ialu_reg_reg);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7715
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7716
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7717
// Register Shift Left Immediate
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7718
instruct sarL_reg_imm6(iRegL dst, iRegL src1, immU6 src2) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7719
  match(Set dst (RShiftL src1 src2));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7720
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7721
  size(4);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7722
  format %{ "SRAX   $src1,$src2,$dst" %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7723
  opcode(Assembler::srax_op3, Assembler::arith_op);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7724
  ins_encode( form3_sd_rs1_imm6_rd( src1, src2, dst ) );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7725
  ins_pipe(ialu_reg_imm);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7726
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7727
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7728
// Register Shift Right
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7729
instruct shrI_reg_reg(iRegI dst, iRegI src1, iRegI src2) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7730
  match(Set dst (URShiftI src1 src2));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7731
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7732
  size(4);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7733
  format %{ "SRL    $src1,$src2,$dst" %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7734
  opcode(Assembler::srl_op3, Assembler::arith_op);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7735
  ins_encode( form3_rs1_rs2_rd( src1, src2, dst ) );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7736
  ins_pipe(ialu_reg_reg);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7737
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7738
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7739
// Register Shift Right Immediate
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7740
instruct shrI_reg_imm5(iRegI dst, iRegI src1, immU5 src2) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7741
  match(Set dst (URShiftI src1 src2));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7742
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7743
  size(4);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7744
  format %{ "SRL    $src1,$src2,$dst" %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7745
  opcode(Assembler::srl_op3, Assembler::arith_op);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7746
  ins_encode( form3_rs1_imm5_rd( src1, src2, dst ) );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7747
  ins_pipe(ialu_reg_imm);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7748
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7749
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7750
// Register Shift Right
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7751
instruct shrL_reg_reg(iRegL dst, iRegL src1, iRegI src2) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7752
  match(Set dst (URShiftL src1 src2));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7753
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7754
  size(4);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7755
  format %{ "SRLX   $src1,$src2,$dst" %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7756
  opcode(Assembler::srlx_op3, Assembler::arith_op);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7757
  ins_encode( form3_sd_rs1_rs2_rd( src1, src2, dst ) );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7758
  ins_pipe(ialu_reg_reg);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7759
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7760
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7761
// Register Shift Right Immediate
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7762
instruct shrL_reg_imm6(iRegL dst, iRegL src1, immU6 src2) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7763
  match(Set dst (URShiftL src1 src2));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7764
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7765
  size(4);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7766
  format %{ "SRLX   $src1,$src2,$dst" %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7767
  opcode(Assembler::srlx_op3, Assembler::arith_op);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7768
  ins_encode( form3_sd_rs1_imm6_rd( src1, src2, dst ) );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7769
  ins_pipe(ialu_reg_imm);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7770
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7771
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7772
// Register Shift Right Immediate with a CastP2X
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7773
#ifdef _LP64
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7774
instruct shrP_reg_imm6(iRegL dst, iRegP src1, immU6 src2) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7775
  match(Set dst (URShiftL (CastP2X src1) src2));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7776
  size(4);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7777
  format %{ "SRLX   $src1,$src2,$dst\t! Cast ptr $src1 to long and shift" %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7778
  opcode(Assembler::srlx_op3, Assembler::arith_op);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7779
  ins_encode( form3_sd_rs1_imm6_rd( src1, src2, dst ) );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7780
  ins_pipe(ialu_reg_imm);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7781
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7782
#else
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7783
instruct shrP_reg_imm5(iRegI dst, iRegP src1, immU5 src2) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7784
  match(Set dst (URShiftI (CastP2X src1) src2));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7785
  size(4);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7786
  format %{ "SRL    $src1,$src2,$dst\t! Cast ptr $src1 to int and shift" %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7787
  opcode(Assembler::srl_op3, Assembler::arith_op);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7788
  ins_encode( form3_rs1_imm5_rd( src1, src2, dst ) );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7789
  ins_pipe(ialu_reg_imm);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7790
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7791
#endif
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7792
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7793
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7794
//----------Floating Point Arithmetic Instructions-----------------------------
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7795
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7796
//  Add float single precision
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7797
instruct addF_reg_reg(regF dst, regF src1, regF src2) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7798
  match(Set dst (AddF src1 src2));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7799
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7800
  size(4);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7801
  format %{ "FADDS  $src1,$src2,$dst" %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7802
  opcode(Assembler::fpop1_op3, Assembler::arith_op, Assembler::fadds_opf);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7803
  ins_encode(form3_opf_rs1F_rs2F_rdF(src1, src2, dst));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7804
  ins_pipe(faddF_reg_reg);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7805
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7806
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7807
//  Add float double precision
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7808
instruct addD_reg_reg(regD dst, regD src1, regD src2) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7809
  match(Set dst (AddD src1 src2));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7810
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7811
  size(4);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7812
  format %{ "FADDD  $src1,$src2,$dst" %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7813
  opcode(Assembler::fpop1_op3, Assembler::arith_op, Assembler::faddd_opf);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7814
  ins_encode(form3_opf_rs1D_rs2D_rdD(src1, src2, dst));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7815
  ins_pipe(faddD_reg_reg);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7816
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7817
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7818
//  Sub float single precision
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7819
instruct subF_reg_reg(regF dst, regF src1, regF src2) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7820
  match(Set dst (SubF src1 src2));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7821
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7822
  size(4);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7823
  format %{ "FSUBS  $src1,$src2,$dst" %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7824
  opcode(Assembler::fpop1_op3, Assembler::arith_op, Assembler::fsubs_opf);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7825
  ins_encode(form3_opf_rs1F_rs2F_rdF(src1, src2, dst));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7826
  ins_pipe(faddF_reg_reg);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7827
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7828
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7829
//  Sub float double precision
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7830
instruct subD_reg_reg(regD dst, regD src1, regD src2) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7831
  match(Set dst (SubD src1 src2));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7832
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7833
  size(4);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7834
  format %{ "FSUBD  $src1,$src2,$dst" %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7835
  opcode(Assembler::fpop1_op3, Assembler::arith_op, Assembler::fsubd_opf);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7836
  ins_encode(form3_opf_rs1D_rs2D_rdD(src1, src2, dst));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7837
  ins_pipe(faddD_reg_reg);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7838
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7839
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7840
//  Mul float single precision
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7841
instruct mulF_reg_reg(regF dst, regF src1, regF src2) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7842
  match(Set dst (MulF src1 src2));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7843
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7844
  size(4);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7845
  format %{ "FMULS  $src1,$src2,$dst" %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7846
  opcode(Assembler::fpop1_op3, Assembler::arith_op, Assembler::fmuls_opf);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7847
  ins_encode(form3_opf_rs1F_rs2F_rdF(src1, src2, dst));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7848
  ins_pipe(fmulF_reg_reg);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7849
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7850
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7851
//  Mul float double precision
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7852
instruct mulD_reg_reg(regD dst, regD src1, regD src2) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7853
  match(Set dst (MulD src1 src2));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7854
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7855
  size(4);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7856
  format %{ "FMULD  $src1,$src2,$dst" %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7857
  opcode(Assembler::fpop1_op3, Assembler::arith_op, Assembler::fmuld_opf);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7858
  ins_encode(form3_opf_rs1D_rs2D_rdD(src1, src2, dst));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7859
  ins_pipe(fmulD_reg_reg);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7860
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7861
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7862
//  Div float single precision
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7863
instruct divF_reg_reg(regF dst, regF src1, regF src2) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7864
  match(Set dst (DivF src1 src2));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7865
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7866
  size(4);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7867
  format %{ "FDIVS  $src1,$src2,$dst" %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7868
  opcode(Assembler::fpop1_op3, Assembler::arith_op, Assembler::fdivs_opf);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7869
  ins_encode(form3_opf_rs1F_rs2F_rdF(src1, src2, dst));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7870
  ins_pipe(fdivF_reg_reg);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7871
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7872
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7873
//  Div float double precision
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7874
instruct divD_reg_reg(regD dst, regD src1, regD src2) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7875
  match(Set dst (DivD src1 src2));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7876
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7877
  size(4);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7878
  format %{ "FDIVD  $src1,$src2,$dst" %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7879
  opcode(Assembler::fpop1_op3, Assembler::arith_op, Assembler::fdivd_opf);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7880
  ins_encode(form3_opf_rs1D_rs2D_rdD(src1, src2, dst));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7881
  ins_pipe(fdivD_reg_reg);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7882
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7883
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7884
//  Absolute float double precision
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7885
instruct absD_reg(regD dst, regD src) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7886
  match(Set dst (AbsD src));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7887
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7888
  format %{ "FABSd  $src,$dst" %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7889
  ins_encode(fabsd(dst, src));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7890
  ins_pipe(faddD_reg);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7891
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7892
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7893
//  Absolute float single precision
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7894
instruct absF_reg(regF dst, regF src) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7895
  match(Set dst (AbsF src));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7896
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7897
  format %{ "FABSs  $src,$dst" %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7898
  ins_encode(fabss(dst, src));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7899
  ins_pipe(faddF_reg);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7900
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7901
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7902
instruct negF_reg(regF dst, regF src) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7903
  match(Set dst (NegF src));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7904
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7905
  size(4);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7906
  format %{ "FNEGs  $src,$dst" %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7907
  opcode(Assembler::fpop1_op3, Assembler::arith_op, Assembler::fnegs_opf);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7908
  ins_encode(form3_opf_rs2F_rdF(src, dst));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7909
  ins_pipe(faddF_reg);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7910
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7911
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7912
instruct negD_reg(regD dst, regD src) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7913
  match(Set dst (NegD src));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7914
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7915
  format %{ "FNEGd  $src,$dst" %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7916
  ins_encode(fnegd(dst, src));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7917
  ins_pipe(faddD_reg);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7918
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7919
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7920
//  Sqrt float double precision
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7921
instruct sqrtF_reg_reg(regF dst, regF src) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7922
  match(Set dst (ConvD2F (SqrtD (ConvF2D src))));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7923
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7924
  size(4);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7925
  format %{ "FSQRTS $src,$dst" %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7926
  ins_encode(fsqrts(dst, src));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7927
  ins_pipe(fdivF_reg_reg);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7928
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7929
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7930
//  Sqrt float double precision
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7931
instruct sqrtD_reg_reg(regD dst, regD src) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7932
  match(Set dst (SqrtD src));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7933
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7934
  size(4);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7935
  format %{ "FSQRTD $src,$dst" %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7936
  ins_encode(fsqrtd(dst, src));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7937
  ins_pipe(fdivD_reg_reg);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7938
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7939
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7940
//----------Logical Instructions-----------------------------------------------
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7941
// And Instructions
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7942
// Register And
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7943
instruct andI_reg_reg(iRegI dst, iRegI src1, iRegI src2) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7944
  match(Set dst (AndI src1 src2));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7945
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7946
  size(4);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7947
  format %{ "AND    $src1,$src2,$dst" %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7948
  opcode(Assembler::and_op3, Assembler::arith_op);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7949
  ins_encode( form3_rs1_rs2_rd( src1, src2, dst ) );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7950
  ins_pipe(ialu_reg_reg);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7951
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7952
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7953
// Immediate And
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7954
instruct andI_reg_imm13(iRegI dst, iRegI src1, immI13 src2) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7955
  match(Set dst (AndI src1 src2));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7956
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7957
  size(4);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7958
  format %{ "AND    $src1,$src2,$dst" %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7959
  opcode(Assembler::and_op3, Assembler::arith_op);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7960
  ins_encode( form3_rs1_simm13_rd( src1, src2, dst ) );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7961
  ins_pipe(ialu_reg_imm);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7962
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7963
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7964
// Register And Long
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7965
instruct andL_reg_reg(iRegL dst, iRegL src1, iRegL src2) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7966
  match(Set dst (AndL src1 src2));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7967
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7968
  ins_cost(DEFAULT_COST);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7969
  size(4);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7970
  format %{ "AND    $src1,$src2,$dst\t! long" %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7971
  opcode(Assembler::and_op3, Assembler::arith_op);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7972
  ins_encode( form3_rs1_rs2_rd( src1, src2, dst ) );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7973
  ins_pipe(ialu_reg_reg);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7974
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7975
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7976
instruct andL_reg_imm13(iRegL dst, iRegL src1, immL13 con) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7977
  match(Set dst (AndL src1 con));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7978
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7979
  ins_cost(DEFAULT_COST);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7980
  size(4);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7981
  format %{ "AND    $src1,$con,$dst\t! long" %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7982
  opcode(Assembler::and_op3, Assembler::arith_op);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7983
  ins_encode( form3_rs1_simm13_rd( src1, con, dst ) );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7984
  ins_pipe(ialu_reg_imm);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7985
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7986
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7987
// Or Instructions
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7988
// Register Or
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7989
instruct orI_reg_reg(iRegI dst, iRegI src1, iRegI src2) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7990
  match(Set dst (OrI src1 src2));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7991
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7992
  size(4);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7993
  format %{ "OR     $src1,$src2,$dst" %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7994
  opcode(Assembler::or_op3, Assembler::arith_op);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7995
  ins_encode( form3_rs1_rs2_rd( src1, src2, dst ) );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7996
  ins_pipe(ialu_reg_reg);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7997
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7998
489c9b5090e2 Initial load
duke
parents:
diff changeset
  7999
// Immediate Or
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8000
instruct orI_reg_imm13(iRegI dst, iRegI src1, immI13 src2) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8001
  match(Set dst (OrI src1 src2));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8002
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8003
  size(4);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8004
  format %{ "OR     $src1,$src2,$dst" %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8005
  opcode(Assembler::or_op3, Assembler::arith_op);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8006
  ins_encode( form3_rs1_simm13_rd( src1, src2, dst ) );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8007
  ins_pipe(ialu_reg_imm);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8008
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8009
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8010
// Register Or Long
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8011
instruct orL_reg_reg(iRegL dst, iRegL src1, iRegL src2) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8012
  match(Set dst (OrL src1 src2));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8013
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8014
  ins_cost(DEFAULT_COST);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8015
  size(4);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8016
  format %{ "OR     $src1,$src2,$dst\t! long" %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8017
  opcode(Assembler::or_op3, Assembler::arith_op);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8018
  ins_encode( form3_rs1_rs2_rd( src1, src2, dst ) );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8019
  ins_pipe(ialu_reg_reg);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8020
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8021
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8022
instruct orL_reg_imm13(iRegL dst, iRegL src1, immL13 con) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8023
  match(Set dst (OrL src1 con));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8024
  ins_cost(DEFAULT_COST*2);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8025
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8026
  ins_cost(DEFAULT_COST);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8027
  size(4);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8028
  format %{ "OR     $src1,$con,$dst\t! long" %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8029
  opcode(Assembler::or_op3, Assembler::arith_op);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8030
  ins_encode( form3_rs1_simm13_rd( src1, con, dst ) );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8031
  ins_pipe(ialu_reg_imm);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8032
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8033
1500
bea9a90f3e8f 6462850: generate biased locking code in C2 ideal graph
kvn
parents: 1495
diff changeset
  8034
#ifndef _LP64
bea9a90f3e8f 6462850: generate biased locking code in C2 ideal graph
kvn
parents: 1495
diff changeset
  8035
bea9a90f3e8f 6462850: generate biased locking code in C2 ideal graph
kvn
parents: 1495
diff changeset
  8036
// Use sp_ptr_RegP to match G2 (TLS register) without spilling.
bea9a90f3e8f 6462850: generate biased locking code in C2 ideal graph
kvn
parents: 1495
diff changeset
  8037
instruct orI_reg_castP2X(iRegI dst, iRegI src1, sp_ptr_RegP src2) %{
bea9a90f3e8f 6462850: generate biased locking code in C2 ideal graph
kvn
parents: 1495
diff changeset
  8038
  match(Set dst (OrI src1 (CastP2X src2)));
bea9a90f3e8f 6462850: generate biased locking code in C2 ideal graph
kvn
parents: 1495
diff changeset
  8039
bea9a90f3e8f 6462850: generate biased locking code in C2 ideal graph
kvn
parents: 1495
diff changeset
  8040
  size(4);
bea9a90f3e8f 6462850: generate biased locking code in C2 ideal graph
kvn
parents: 1495
diff changeset
  8041
  format %{ "OR     $src1,$src2,$dst" %}
bea9a90f3e8f 6462850: generate biased locking code in C2 ideal graph
kvn
parents: 1495
diff changeset
  8042
  opcode(Assembler::or_op3, Assembler::arith_op);
bea9a90f3e8f 6462850: generate biased locking code in C2 ideal graph
kvn
parents: 1495
diff changeset
  8043
  ins_encode( form3_rs1_rs2_rd( src1, src2, dst ) );
bea9a90f3e8f 6462850: generate biased locking code in C2 ideal graph
kvn
parents: 1495
diff changeset
  8044
  ins_pipe(ialu_reg_reg);
bea9a90f3e8f 6462850: generate biased locking code in C2 ideal graph
kvn
parents: 1495
diff changeset
  8045
%}
bea9a90f3e8f 6462850: generate biased locking code in C2 ideal graph
kvn
parents: 1495
diff changeset
  8046
bea9a90f3e8f 6462850: generate biased locking code in C2 ideal graph
kvn
parents: 1495
diff changeset
  8047
#else
bea9a90f3e8f 6462850: generate biased locking code in C2 ideal graph
kvn
parents: 1495
diff changeset
  8048
bea9a90f3e8f 6462850: generate biased locking code in C2 ideal graph
kvn
parents: 1495
diff changeset
  8049
instruct orL_reg_castP2X(iRegL dst, iRegL src1, sp_ptr_RegP src2) %{
bea9a90f3e8f 6462850: generate biased locking code in C2 ideal graph
kvn
parents: 1495
diff changeset
  8050
  match(Set dst (OrL src1 (CastP2X src2)));
bea9a90f3e8f 6462850: generate biased locking code in C2 ideal graph
kvn
parents: 1495
diff changeset
  8051
bea9a90f3e8f 6462850: generate biased locking code in C2 ideal graph
kvn
parents: 1495
diff changeset
  8052
  ins_cost(DEFAULT_COST);
bea9a90f3e8f 6462850: generate biased locking code in C2 ideal graph
kvn
parents: 1495
diff changeset
  8053
  size(4);
bea9a90f3e8f 6462850: generate biased locking code in C2 ideal graph
kvn
parents: 1495
diff changeset
  8054
  format %{ "OR     $src1,$src2,$dst\t! long" %}
bea9a90f3e8f 6462850: generate biased locking code in C2 ideal graph
kvn
parents: 1495
diff changeset
  8055
  opcode(Assembler::or_op3, Assembler::arith_op);
bea9a90f3e8f 6462850: generate biased locking code in C2 ideal graph
kvn
parents: 1495
diff changeset
  8056
  ins_encode( form3_rs1_rs2_rd( src1, src2, dst ) );
bea9a90f3e8f 6462850: generate biased locking code in C2 ideal graph
kvn
parents: 1495
diff changeset
  8057
  ins_pipe(ialu_reg_reg);
bea9a90f3e8f 6462850: generate biased locking code in C2 ideal graph
kvn
parents: 1495
diff changeset
  8058
%}
bea9a90f3e8f 6462850: generate biased locking code in C2 ideal graph
kvn
parents: 1495
diff changeset
  8059
bea9a90f3e8f 6462850: generate biased locking code in C2 ideal graph
kvn
parents: 1495
diff changeset
  8060
#endif
bea9a90f3e8f 6462850: generate biased locking code in C2 ideal graph
kvn
parents: 1495
diff changeset
  8061
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8062
// Xor Instructions
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8063
// Register Xor
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8064
instruct xorI_reg_reg(iRegI dst, iRegI src1, iRegI src2) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8065
  match(Set dst (XorI src1 src2));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8066
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8067
  size(4);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8068
  format %{ "XOR    $src1,$src2,$dst" %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8069
  opcode(Assembler::xor_op3, Assembler::arith_op);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8070
  ins_encode( form3_rs1_rs2_rd( src1, src2, dst ) );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8071
  ins_pipe(ialu_reg_reg);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8072
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8073
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8074
// Immediate Xor
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8075
instruct xorI_reg_imm13(iRegI dst, iRegI src1, immI13 src2) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8076
  match(Set dst (XorI src1 src2));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8077
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8078
  size(4);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8079
  format %{ "XOR    $src1,$src2,$dst" %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8080
  opcode(Assembler::xor_op3, Assembler::arith_op);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8081
  ins_encode( form3_rs1_simm13_rd( src1, src2, dst ) );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8082
  ins_pipe(ialu_reg_imm);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8083
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8084
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8085
// Register Xor Long
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8086
instruct xorL_reg_reg(iRegL dst, iRegL src1, iRegL src2) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8087
  match(Set dst (XorL src1 src2));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8088
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8089
  ins_cost(DEFAULT_COST);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8090
  size(4);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8091
  format %{ "XOR    $src1,$src2,$dst\t! long" %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8092
  opcode(Assembler::xor_op3, Assembler::arith_op);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8093
  ins_encode( form3_rs1_rs2_rd( src1, src2, dst ) );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8094
  ins_pipe(ialu_reg_reg);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8095
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8096
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8097
instruct xorL_reg_imm13(iRegL dst, iRegL src1, immL13 con) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8098
  match(Set dst (XorL src1 con));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8099
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8100
  ins_cost(DEFAULT_COST);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8101
  size(4);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8102
  format %{ "XOR    $src1,$con,$dst\t! long" %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8103
  opcode(Assembler::xor_op3, Assembler::arith_op);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8104
  ins_encode( form3_rs1_simm13_rd( src1, con, dst ) );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8105
  ins_pipe(ialu_reg_imm);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8106
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8107
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8108
//----------Convert to Boolean-------------------------------------------------
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8109
// Nice hack for 32-bit tests but doesn't work for
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8110
// 64-bit pointers.
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8111
instruct convI2B( iRegI dst, iRegI src, flagsReg ccr ) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8112
  match(Set dst (Conv2B src));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8113
  effect( KILL ccr );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8114
  ins_cost(DEFAULT_COST*2);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8115
  format %{ "CMP    R_G0,$src\n\t"
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8116
            "ADDX   R_G0,0,$dst" %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8117
  ins_encode( enc_to_bool( src, dst ) );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8118
  ins_pipe(ialu_reg_ialu);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8119
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8120
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8121
#ifndef _LP64
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8122
instruct convP2B( iRegI dst, iRegP src, flagsReg ccr ) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8123
  match(Set dst (Conv2B src));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8124
  effect( KILL ccr );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8125
  ins_cost(DEFAULT_COST*2);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8126
  format %{ "CMP    R_G0,$src\n\t"
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8127
            "ADDX   R_G0,0,$dst" %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8128
  ins_encode( enc_to_bool( src, dst ) );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8129
  ins_pipe(ialu_reg_ialu);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8130
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8131
#else
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8132
instruct convP2B( iRegI dst, iRegP src ) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8133
  match(Set dst (Conv2B src));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8134
  ins_cost(DEFAULT_COST*2);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8135
  format %{ "MOV    $src,$dst\n\t"
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8136
            "MOVRNZ $src,1,$dst" %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8137
  ins_encode( form3_g0_rs2_rd_move( src, dst ), enc_convP2B( dst, src ) );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8138
  ins_pipe(ialu_clr_and_mover);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8139
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8140
#endif
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8141
8324
a9933c6c5a95 7017746: Regression : C2 compiler crash due to SIGSEGV in PhaseCFG::schedule_early()
kvn
parents: 7892
diff changeset
  8142
instruct cmpLTMask0( iRegI dst, iRegI src, immI0 zero, flagsReg ccr ) %{
a9933c6c5a95 7017746: Regression : C2 compiler crash due to SIGSEGV in PhaseCFG::schedule_early()
kvn
parents: 7892
diff changeset
  8143
  match(Set dst (CmpLTMask src zero));
a9933c6c5a95 7017746: Regression : C2 compiler crash due to SIGSEGV in PhaseCFG::schedule_early()
kvn
parents: 7892
diff changeset
  8144
  effect(KILL ccr);
a9933c6c5a95 7017746: Regression : C2 compiler crash due to SIGSEGV in PhaseCFG::schedule_early()
kvn
parents: 7892
diff changeset
  8145
  size(4);
a9933c6c5a95 7017746: Regression : C2 compiler crash due to SIGSEGV in PhaseCFG::schedule_early()
kvn
parents: 7892
diff changeset
  8146
  format %{ "SRA    $src,#31,$dst\t# cmpLTMask0" %}
a9933c6c5a95 7017746: Regression : C2 compiler crash due to SIGSEGV in PhaseCFG::schedule_early()
kvn
parents: 7892
diff changeset
  8147
  ins_encode %{
a9933c6c5a95 7017746: Regression : C2 compiler crash due to SIGSEGV in PhaseCFG::schedule_early()
kvn
parents: 7892
diff changeset
  8148
    __ sra($src$$Register, 31, $dst$$Register);
a9933c6c5a95 7017746: Regression : C2 compiler crash due to SIGSEGV in PhaseCFG::schedule_early()
kvn
parents: 7892
diff changeset
  8149
  %}
a9933c6c5a95 7017746: Regression : C2 compiler crash due to SIGSEGV in PhaseCFG::schedule_early()
kvn
parents: 7892
diff changeset
  8150
  ins_pipe(ialu_reg_imm);
a9933c6c5a95 7017746: Regression : C2 compiler crash due to SIGSEGV in PhaseCFG::schedule_early()
kvn
parents: 7892
diff changeset
  8151
%}
a9933c6c5a95 7017746: Regression : C2 compiler crash due to SIGSEGV in PhaseCFG::schedule_early()
kvn
parents: 7892
diff changeset
  8152
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8153
instruct cmpLTMask_reg_reg( iRegI dst, iRegI p, iRegI q, flagsReg ccr ) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8154
  match(Set dst (CmpLTMask p q));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8155
  effect( KILL ccr );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8156
  ins_cost(DEFAULT_COST*4);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8157
  format %{ "CMP    $p,$q\n\t"
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8158
            "MOV    #0,$dst\n\t"
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8159
            "BLT,a  .+8\n\t"
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8160
            "MOV    #-1,$dst" %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8161
  ins_encode( enc_ltmask(p,q,dst) );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8162
  ins_pipe(ialu_reg_reg_ialu);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8163
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8164
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8165
instruct cadd_cmpLTMask( iRegI p, iRegI q, iRegI y, iRegI tmp, flagsReg ccr ) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8166
  match(Set p (AddI (AndI (CmpLTMask p q) y) (SubI p q)));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8167
  effect(KILL ccr, TEMP tmp);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8168
  ins_cost(DEFAULT_COST*3);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8169
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8170
  format %{ "SUBcc  $p,$q,$p\t! p' = p-q\n\t"
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8171
            "ADD    $p,$y,$tmp\t! g3=p-q+y\n\t"
8324
a9933c6c5a95 7017746: Regression : C2 compiler crash due to SIGSEGV in PhaseCFG::schedule_early()
kvn
parents: 7892
diff changeset
  8172
            "MOVlt  $tmp,$p\t! p' < 0 ? p'+y : p'" %}
17008
fe66415573bf 6443505: Ideal() function for CmpLTMask
drchase
parents: 14833
diff changeset
  8173
  ins_encode(enc_cadd_cmpLTMask(p, q, y, tmp));
fe66415573bf 6443505: Ideal() function for CmpLTMask
drchase
parents: 14833
diff changeset
  8174
  ins_pipe(cadd_cmpltmask);
fe66415573bf 6443505: Ideal() function for CmpLTMask
drchase
parents: 14833
diff changeset
  8175
%}
fe66415573bf 6443505: Ideal() function for CmpLTMask
drchase
parents: 14833
diff changeset
  8176
fe66415573bf 6443505: Ideal() function for CmpLTMask
drchase
parents: 14833
diff changeset
  8177
instruct and_cmpLTMask(iRegI p, iRegI q, iRegI y, flagsReg ccr) %{
fe66415573bf 6443505: Ideal() function for CmpLTMask
drchase
parents: 14833
diff changeset
  8178
  match(Set p (AndI (CmpLTMask p q) y));
fe66415573bf 6443505: Ideal() function for CmpLTMask
drchase
parents: 14833
diff changeset
  8179
  effect(KILL ccr);
fe66415573bf 6443505: Ideal() function for CmpLTMask
drchase
parents: 14833
diff changeset
  8180
  ins_cost(DEFAULT_COST*3);
fe66415573bf 6443505: Ideal() function for CmpLTMask
drchase
parents: 14833
diff changeset
  8181
fe66415573bf 6443505: Ideal() function for CmpLTMask
drchase
parents: 14833
diff changeset
  8182
  format %{ "CMP  $p,$q\n\t"
fe66415573bf 6443505: Ideal() function for CmpLTMask
drchase
parents: 14833
diff changeset
  8183
            "MOV  $y,$p\n\t"
fe66415573bf 6443505: Ideal() function for CmpLTMask
drchase
parents: 14833
diff changeset
  8184
            "MOVge G0,$p" %}
fe66415573bf 6443505: Ideal() function for CmpLTMask
drchase
parents: 14833
diff changeset
  8185
  ins_encode %{
fe66415573bf 6443505: Ideal() function for CmpLTMask
drchase
parents: 14833
diff changeset
  8186
    __ cmp($p$$Register, $q$$Register);
fe66415573bf 6443505: Ideal() function for CmpLTMask
drchase
parents: 14833
diff changeset
  8187
    __ mov($y$$Register, $p$$Register);
fe66415573bf 6443505: Ideal() function for CmpLTMask
drchase
parents: 14833
diff changeset
  8188
    __ movcc(Assembler::greaterEqual, false, Assembler::icc, G0, $p$$Register);
fe66415573bf 6443505: Ideal() function for CmpLTMask
drchase
parents: 14833
diff changeset
  8189
  %}
fe66415573bf 6443505: Ideal() function for CmpLTMask
drchase
parents: 14833
diff changeset
  8190
  ins_pipe(ialu_reg_reg_ialu);
fe66415573bf 6443505: Ideal() function for CmpLTMask
drchase
parents: 14833
diff changeset
  8191
%}
10027
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8192
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8193
//-----------------------------------------------------------------
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8194
// Direct raw moves between float and general registers using VIS3.
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8195
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8196
//  ins_pipe(faddF_reg);
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8197
instruct MoveF2I_reg_reg(iRegI dst, regF src) %{
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8198
  predicate(UseVIS >= 3);
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8199
  match(Set dst (MoveF2I src));
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8200
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8201
  format %{ "MOVSTOUW $src,$dst\t! MoveF2I" %}
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8202
  ins_encode %{
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8203
    __ movstouw($src$$FloatRegister, $dst$$Register);
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8204
  %}
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8205
  ins_pipe(ialu_reg_reg);
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8206
%}
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8207
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8208
instruct MoveI2F_reg_reg(regF dst, iRegI src) %{
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8209
  predicate(UseVIS >= 3);
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8210
  match(Set dst (MoveI2F src));
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8211
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8212
  format %{ "MOVWTOS $src,$dst\t! MoveI2F" %}
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8213
  ins_encode %{
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8214
    __ movwtos($src$$Register, $dst$$FloatRegister);
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8215
  %}
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8216
  ins_pipe(ialu_reg_reg);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8217
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8218
10027
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8219
instruct MoveD2L_reg_reg(iRegL dst, regD src) %{
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8220
  predicate(UseVIS >= 3);
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8221
  match(Set dst (MoveD2L src));
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8222
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8223
  format %{ "MOVDTOX $src,$dst\t! MoveD2L" %}
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8224
  ins_encode %{
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8225
    __ movdtox(as_DoubleFloatRegister($src$$reg), $dst$$Register);
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8226
  %}
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8227
  ins_pipe(ialu_reg_reg);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8228
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8229
10027
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8230
instruct MoveL2D_reg_reg(regD dst, iRegL src) %{
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8231
  predicate(UseVIS >= 3);
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8232
  match(Set dst (MoveL2D src));
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8233
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8234
  format %{ "MOVXTOD $src,$dst\t! MoveL2D" %}
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8235
  ins_encode %{
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8236
    __ movxtod($src$$Register, as_DoubleFloatRegister($dst$$reg));
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8237
  %}
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8238
  ins_pipe(ialu_reg_reg);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8239
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8240
10027
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8241
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8242
// Raw moves between float and general registers using stack.
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8243
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8244
instruct MoveF2I_stack_reg(iRegI dst, stackSlotF src) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8245
  match(Set dst (MoveF2I src));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8246
  effect(DEF dst, USE src);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8247
  ins_cost(MEMORY_REF_COST);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8248
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8249
  size(4);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8250
  format %{ "LDUW   $src,$dst\t! MoveF2I" %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8251
  opcode(Assembler::lduw_op3);
1495
128fe18951ed 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 781
diff changeset
  8252
  ins_encode(simple_form3_mem_reg( src, dst ) );
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8253
  ins_pipe(iload_mem);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8254
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8255
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8256
instruct MoveI2F_stack_reg(regF dst, stackSlotI src) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8257
  match(Set dst (MoveI2F src));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8258
  effect(DEF dst, USE src);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8259
  ins_cost(MEMORY_REF_COST);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8260
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8261
  size(4);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8262
  format %{ "LDF    $src,$dst\t! MoveI2F" %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8263
  opcode(Assembler::ldf_op3);
1495
128fe18951ed 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 781
diff changeset
  8264
  ins_encode(simple_form3_mem_reg(src, dst));
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8265
  ins_pipe(floadF_stk);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8266
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8267
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8268
instruct MoveD2L_stack_reg(iRegL dst, stackSlotD src) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8269
  match(Set dst (MoveD2L src));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8270
  effect(DEF dst, USE src);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8271
  ins_cost(MEMORY_REF_COST);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8272
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8273
  size(4);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8274
  format %{ "LDX    $src,$dst\t! MoveD2L" %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8275
  opcode(Assembler::ldx_op3);
1495
128fe18951ed 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 781
diff changeset
  8276
  ins_encode(simple_form3_mem_reg( src, dst ) );
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8277
  ins_pipe(iload_mem);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8278
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8279
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8280
instruct MoveL2D_stack_reg(regD dst, stackSlotL src) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8281
  match(Set dst (MoveL2D src));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8282
  effect(DEF dst, USE src);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8283
  ins_cost(MEMORY_REF_COST);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8284
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8285
  size(4);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8286
  format %{ "LDDF   $src,$dst\t! MoveL2D" %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8287
  opcode(Assembler::lddf_op3);
1495
128fe18951ed 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 781
diff changeset
  8288
  ins_encode(simple_form3_mem_reg(src, dst));
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8289
  ins_pipe(floadD_stk);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8290
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8291
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8292
instruct MoveF2I_reg_stack(stackSlotI dst, regF src) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8293
  match(Set dst (MoveF2I src));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8294
  effect(DEF dst, USE src);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8295
  ins_cost(MEMORY_REF_COST);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8296
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8297
  size(4);
10027
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8298
  format %{ "STF   $src,$dst\t! MoveF2I" %}
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8299
  opcode(Assembler::stf_op3);
1495
128fe18951ed 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 781
diff changeset
  8300
  ins_encode(simple_form3_mem_reg(dst, src));
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8301
  ins_pipe(fstoreF_stk_reg);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8302
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8303
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8304
instruct MoveI2F_reg_stack(stackSlotF dst, iRegI src) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8305
  match(Set dst (MoveI2F src));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8306
  effect(DEF dst, USE src);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8307
  ins_cost(MEMORY_REF_COST);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8308
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8309
  size(4);
10027
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8310
  format %{ "STW    $src,$dst\t! MoveI2F" %}
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8311
  opcode(Assembler::stw_op3);
1495
128fe18951ed 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 781
diff changeset
  8312
  ins_encode(simple_form3_mem_reg( dst, src ) );
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8313
  ins_pipe(istore_mem_reg);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8314
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8315
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8316
instruct MoveD2L_reg_stack(stackSlotL dst, regD src) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8317
  match(Set dst (MoveD2L src));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8318
  effect(DEF dst, USE src);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8319
  ins_cost(MEMORY_REF_COST);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8320
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8321
  size(4);
10027
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8322
  format %{ "STDF   $src,$dst\t! MoveD2L" %}
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8323
  opcode(Assembler::stdf_op3);
1495
128fe18951ed 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 781
diff changeset
  8324
  ins_encode(simple_form3_mem_reg(dst, src));
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8325
  ins_pipe(fstoreD_stk_reg);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8326
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8327
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8328
instruct MoveL2D_reg_stack(stackSlotD dst, iRegL src) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8329
  match(Set dst (MoveL2D src));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8330
  effect(DEF dst, USE src);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8331
  ins_cost(MEMORY_REF_COST);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8332
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8333
  size(4);
10027
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8334
  format %{ "STX    $src,$dst\t! MoveL2D" %}
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8335
  opcode(Assembler::stx_op3);
1495
128fe18951ed 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 781
diff changeset
  8336
  ins_encode(simple_form3_mem_reg( dst, src ) );
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8337
  ins_pipe(istore_mem_reg);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8338
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8339
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8340
10027
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8341
//----------Arithmetic Conversion Instructions---------------------------------
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8342
// The conversions operations are all Alpha sorted.  Please keep it that way!
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8343
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8344
instruct convD2F_reg(regF dst, regD src) %{
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8345
  match(Set dst (ConvD2F src));
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8346
  size(4);
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8347
  format %{ "FDTOS  $src,$dst" %}
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8348
  opcode(Assembler::fpop1_op3, Assembler::arith_op, Assembler::fdtos_opf);
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8349
  ins_encode(form3_opf_rs2D_rdF(src, dst));
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8350
  ins_pipe(fcvtD2F);
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8351
%}
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8352
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8353
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8354
// Convert a double to an int in a float register.
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8355
// If the double is a NAN, stuff a zero in instead.
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8356
instruct convD2I_helper(regF dst, regD src, flagsRegF0 fcc0) %{
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8357
  effect(DEF dst, USE src, KILL fcc0);
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8358
  format %{ "FCMPd  fcc0,$src,$src\t! check for NAN\n\t"
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8359
            "FBO,pt fcc0,skip\t! branch on ordered, predict taken\n\t"
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8360
            "FDTOI  $src,$dst\t! convert in delay slot\n\t"
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8361
            "FITOS  $dst,$dst\t! change NaN/max-int to valid float\n\t"
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8362
            "FSUBs  $dst,$dst,$dst\t! cleared only if nan\n"
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8363
      "skip:" %}
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8364
  ins_encode(form_d2i_helper(src,dst));
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8365
  ins_pipe(fcvtD2I);
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8366
%}
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8367
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8368
instruct convD2I_stk(stackSlotI dst, regD src) %{
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8369
  match(Set dst (ConvD2I src));
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8370
  ins_cost(DEFAULT_COST*2 + MEMORY_REF_COST*2 + BRANCH_COST);
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8371
  expand %{
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8372
    regF tmp;
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8373
    convD2I_helper(tmp, src);
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8374
    regF_to_stkI(dst, tmp);
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8375
  %}
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8376
%}
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8377
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8378
instruct convD2I_reg(iRegI dst, regD src) %{
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8379
  predicate(UseVIS >= 3);
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8380
  match(Set dst (ConvD2I src));
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8381
  ins_cost(DEFAULT_COST*2 + BRANCH_COST);
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8382
  expand %{
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8383
    regF tmp;
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8384
    convD2I_helper(tmp, src);
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8385
    MoveF2I_reg_reg(dst, tmp);
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8386
  %}
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8387
%}
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8388
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8389
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8390
// Convert a double to a long in a double register.
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8391
// If the double is a NAN, stuff a zero in instead.
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8392
instruct convD2L_helper(regD dst, regD src, flagsRegF0 fcc0) %{
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8393
  effect(DEF dst, USE src, KILL fcc0);
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8394
  format %{ "FCMPd  fcc0,$src,$src\t! check for NAN\n\t"
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8395
            "FBO,pt fcc0,skip\t! branch on ordered, predict taken\n\t"
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8396
            "FDTOX  $src,$dst\t! convert in delay slot\n\t"
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8397
            "FXTOD  $dst,$dst\t! change NaN/max-long to valid double\n\t"
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8398
            "FSUBd  $dst,$dst,$dst\t! cleared only if nan\n"
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8399
      "skip:" %}
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8400
  ins_encode(form_d2l_helper(src,dst));
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8401
  ins_pipe(fcvtD2L);
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8402
%}
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8403
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8404
instruct convD2L_stk(stackSlotL dst, regD src) %{
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8405
  match(Set dst (ConvD2L src));
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8406
  ins_cost(DEFAULT_COST*2 + MEMORY_REF_COST*2 + BRANCH_COST);
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8407
  expand %{
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8408
    regD tmp;
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8409
    convD2L_helper(tmp, src);
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8410
    regD_to_stkL(dst, tmp);
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8411
  %}
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8412
%}
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8413
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8414
instruct convD2L_reg(iRegL dst, regD src) %{
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8415
  predicate(UseVIS >= 3);
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8416
  match(Set dst (ConvD2L src));
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8417
  ins_cost(DEFAULT_COST*2 + BRANCH_COST);
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8418
  expand %{
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8419
    regD tmp;
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8420
    convD2L_helper(tmp, src);
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8421
    MoveD2L_reg_reg(dst, tmp);
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8422
  %}
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8423
%}
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8424
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8425
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8426
instruct convF2D_reg(regD dst, regF src) %{
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8427
  match(Set dst (ConvF2D src));
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8428
  format %{ "FSTOD  $src,$dst" %}
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8429
  opcode(Assembler::fpop1_op3, Assembler::arith_op, Assembler::fstod_opf);
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8430
  ins_encode(form3_opf_rs2F_rdD(src, dst));
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8431
  ins_pipe(fcvtF2D);
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8432
%}
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8433
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8434
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8435
// Convert a float to an int in a float register.
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8436
// If the float is a NAN, stuff a zero in instead.
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8437
instruct convF2I_helper(regF dst, regF src, flagsRegF0 fcc0) %{
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8438
  effect(DEF dst, USE src, KILL fcc0);
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8439
  format %{ "FCMPs  fcc0,$src,$src\t! check for NAN\n\t"
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8440
            "FBO,pt fcc0,skip\t! branch on ordered, predict taken\n\t"
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8441
            "FSTOI  $src,$dst\t! convert in delay slot\n\t"
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8442
            "FITOS  $dst,$dst\t! change NaN/max-int to valid float\n\t"
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8443
            "FSUBs  $dst,$dst,$dst\t! cleared only if nan\n"
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8444
      "skip:" %}
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8445
  ins_encode(form_f2i_helper(src,dst));
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8446
  ins_pipe(fcvtF2I);
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8447
%}
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8448
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8449
instruct convF2I_stk(stackSlotI dst, regF src) %{
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8450
  match(Set dst (ConvF2I src));
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8451
  ins_cost(DEFAULT_COST*2 + MEMORY_REF_COST*2 + BRANCH_COST);
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8452
  expand %{
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8453
    regF tmp;
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8454
    convF2I_helper(tmp, src);
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8455
    regF_to_stkI(dst, tmp);
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8456
  %}
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8457
%}
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8458
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8459
instruct convF2I_reg(iRegI dst, regF src) %{
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8460
  predicate(UseVIS >= 3);
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8461
  match(Set dst (ConvF2I src));
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8462
  ins_cost(DEFAULT_COST*2 + BRANCH_COST);
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8463
  expand %{
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8464
    regF tmp;
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8465
    convF2I_helper(tmp, src);
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8466
    MoveF2I_reg_reg(dst, tmp);
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8467
  %}
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8468
%}
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8469
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8470
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8471
// Convert a float to a long in a float register.
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8472
// If the float is a NAN, stuff a zero in instead.
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8473
instruct convF2L_helper(regD dst, regF src, flagsRegF0 fcc0) %{
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8474
  effect(DEF dst, USE src, KILL fcc0);
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8475
  format %{ "FCMPs  fcc0,$src,$src\t! check for NAN\n\t"
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8476
            "FBO,pt fcc0,skip\t! branch on ordered, predict taken\n\t"
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8477
            "FSTOX  $src,$dst\t! convert in delay slot\n\t"
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8478
            "FXTOD  $dst,$dst\t! change NaN/max-long to valid double\n\t"
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8479
            "FSUBd  $dst,$dst,$dst\t! cleared only if nan\n"
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8480
      "skip:" %}
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8481
  ins_encode(form_f2l_helper(src,dst));
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8482
  ins_pipe(fcvtF2L);
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8483
%}
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8484
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8485
instruct convF2L_stk(stackSlotL dst, regF src) %{
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8486
  match(Set dst (ConvF2L src));
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8487
  ins_cost(DEFAULT_COST*2 + MEMORY_REF_COST*2 + BRANCH_COST);
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8488
  expand %{
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8489
    regD tmp;
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8490
    convF2L_helper(tmp, src);
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8491
    regD_to_stkL(dst, tmp);
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8492
  %}
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8493
%}
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8494
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8495
instruct convF2L_reg(iRegL dst, regF src) %{
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8496
  predicate(UseVIS >= 3);
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8497
  match(Set dst (ConvF2L src));
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8498
  ins_cost(DEFAULT_COST*2 + BRANCH_COST);
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8499
  expand %{
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8500
    regD tmp;
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8501
    convF2L_helper(tmp, src);
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8502
    MoveD2L_reg_reg(dst, tmp);
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8503
  %}
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8504
%}
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8505
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8506
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8507
instruct convI2D_helper(regD dst, regF tmp) %{
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8508
  effect(USE tmp, DEF dst);
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8509
  format %{ "FITOD  $tmp,$dst" %}
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8510
  opcode(Assembler::fpop1_op3, Assembler::arith_op, Assembler::fitod_opf);
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8511
  ins_encode(form3_opf_rs2F_rdD(tmp, dst));
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8512
  ins_pipe(fcvtI2D);
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8513
%}
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8514
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8515
instruct convI2D_stk(stackSlotI src, regD dst) %{
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8516
  match(Set dst (ConvI2D src));
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8517
  ins_cost(DEFAULT_COST + MEMORY_REF_COST);
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8518
  expand %{
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8519
    regF tmp;
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8520
    stkI_to_regF(tmp, src);
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8521
    convI2D_helper(dst, tmp);
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8522
  %}
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8523
%}
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8524
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8525
instruct convI2D_reg(regD_low dst, iRegI src) %{
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8526
  predicate(UseVIS >= 3);
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8527
  match(Set dst (ConvI2D src));
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8528
  expand %{
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8529
    regF tmp;
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8530
    MoveI2F_reg_reg(tmp, src);
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8531
    convI2D_helper(dst, tmp);
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8532
  %}
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8533
%}
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8534
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8535
instruct convI2D_mem(regD_low dst, memory mem) %{
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8536
  match(Set dst (ConvI2D (LoadI mem)));
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8537
  ins_cost(DEFAULT_COST + MEMORY_REF_COST);
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8538
  size(8);
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8539
  format %{ "LDF    $mem,$dst\n\t"
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8540
            "FITOD  $dst,$dst" %}
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8541
  opcode(Assembler::ldf_op3, Assembler::fitod_opf);
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8542
  ins_encode(simple_form3_mem_reg( mem, dst ), form3_convI2F(dst, dst));
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8543
  ins_pipe(floadF_mem);
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8544
%}
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8545
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8546
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8547
instruct convI2F_helper(regF dst, regF tmp) %{
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8548
  effect(DEF dst, USE tmp);
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8549
  format %{ "FITOS  $tmp,$dst" %}
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8550
  opcode(Assembler::fpop1_op3, Assembler::arith_op, Assembler::fitos_opf);
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8551
  ins_encode(form3_opf_rs2F_rdF(tmp, dst));
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8552
  ins_pipe(fcvtI2F);
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8553
%}
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8554
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8555
instruct convI2F_stk(regF dst, stackSlotI src) %{
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8556
  match(Set dst (ConvI2F src));
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8557
  ins_cost(DEFAULT_COST + MEMORY_REF_COST);
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8558
  expand %{
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8559
    regF tmp;
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8560
    stkI_to_regF(tmp,src);
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8561
    convI2F_helper(dst, tmp);
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8562
  %}
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8563
%}
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8564
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8565
instruct convI2F_reg(regF dst, iRegI src) %{
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8566
  predicate(UseVIS >= 3);
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8567
  match(Set dst (ConvI2F src));
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8568
  ins_cost(DEFAULT_COST);
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8569
  expand %{
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8570
    regF tmp;
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8571
    MoveI2F_reg_reg(tmp, src);
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8572
    convI2F_helper(dst, tmp);
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8573
  %}
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8574
%}
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8575
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8576
instruct convI2F_mem( regF dst, memory mem ) %{
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8577
  match(Set dst (ConvI2F (LoadI mem)));
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8578
  ins_cost(DEFAULT_COST + MEMORY_REF_COST);
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8579
  size(8);
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8580
  format %{ "LDF    $mem,$dst\n\t"
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8581
            "FITOS  $dst,$dst" %}
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8582
  opcode(Assembler::ldf_op3, Assembler::fitos_opf);
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8583
  ins_encode(simple_form3_mem_reg( mem, dst ), form3_convI2F(dst, dst));
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8584
  ins_pipe(floadF_mem);
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8585
%}
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8586
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8587
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8588
instruct convI2L_reg(iRegL dst, iRegI src) %{
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8589
  match(Set dst (ConvI2L src));
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8590
  size(4);
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8591
  format %{ "SRA    $src,0,$dst\t! int->long" %}
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8592
  opcode(Assembler::sra_op3, Assembler::arith_op);
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8593
  ins_encode( form3_rs1_rs2_rd( src, R_G0, dst ) );
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8594
  ins_pipe(ialu_reg_reg);
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8595
%}
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8596
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8597
// Zero-extend convert int to long
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8598
instruct convI2L_reg_zex(iRegL dst, iRegI src, immL_32bits mask ) %{
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8599
  match(Set dst (AndL (ConvI2L src) mask) );
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8600
  size(4);
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8601
  format %{ "SRL    $src,0,$dst\t! zero-extend int to long" %}
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8602
  opcode(Assembler::srl_op3, Assembler::arith_op);
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8603
  ins_encode( form3_rs1_rs2_rd( src, R_G0, dst ) );
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8604
  ins_pipe(ialu_reg_reg);
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8605
%}
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8606
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8607
// Zero-extend long
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8608
instruct zerox_long(iRegL dst, iRegL src, immL_32bits mask ) %{
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8609
  match(Set dst (AndL src mask) );
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8610
  size(4);
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8611
  format %{ "SRL    $src,0,$dst\t! zero-extend long" %}
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8612
  opcode(Assembler::srl_op3, Assembler::arith_op);
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8613
  ins_encode( form3_rs1_rs2_rd( src, R_G0, dst ) );
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8614
  ins_pipe(ialu_reg_reg);
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8615
%}
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8616
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8617
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8618
//-----------
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8619
// Long to Double conversion using V8 opcodes.
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8620
// Still useful because cheetah traps and becomes
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8621
// amazingly slow for some common numbers.
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8622
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8623
// Magic constant, 0x43300000
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8624
instruct loadConI_x43300000(iRegI dst) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8625
  effect(DEF dst);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8626
  size(4);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8627
  format %{ "SETHI  HI(0x43300000),$dst\t! 2^52" %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8628
  ins_encode(SetHi22(0x43300000, dst));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8629
  ins_pipe(ialu_none);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8630
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8631
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8632
// Magic constant, 0x41f00000
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8633
instruct loadConI_x41f00000(iRegI dst) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8634
  effect(DEF dst);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8635
  size(4);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8636
  format %{ "SETHI  HI(0x41f00000),$dst\t! 2^32" %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8637
  ins_encode(SetHi22(0x41f00000, dst));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8638
  ins_pipe(ialu_none);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8639
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8640
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8641
// Construct a double from two float halves
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8642
instruct regDHi_regDLo_to_regD(regD_low dst, regD_low src1, regD_low src2) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8643
  effect(DEF dst, USE src1, USE src2);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8644
  size(8);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8645
  format %{ "FMOVS  $src1.hi,$dst.hi\n\t"
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8646
            "FMOVS  $src2.lo,$dst.lo" %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8647
  opcode(Assembler::fpop1_op3, Assembler::arith_op, Assembler::fmovs_opf);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8648
  ins_encode(form3_opf_rs2D_hi_rdD_hi(src1, dst), form3_opf_rs2D_lo_rdD_lo(src2, dst));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8649
  ins_pipe(faddD_reg_reg);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8650
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8651
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8652
// Convert integer in high half of a double register (in the lower half of
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8653
// the double register file) to double
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8654
instruct convI2D_regDHi_regD(regD dst, regD_low src) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8655
  effect(DEF dst, USE src);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8656
  size(4);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8657
  format %{ "FITOD  $src,$dst" %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8658
  opcode(Assembler::fpop1_op3, Assembler::arith_op, Assembler::fitod_opf);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8659
  ins_encode(form3_opf_rs2D_rdD(src, dst));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8660
  ins_pipe(fcvtLHi2D);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8661
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8662
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8663
// Add float double precision
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8664
instruct addD_regD_regD(regD dst, regD src1, regD src2) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8665
  effect(DEF dst, USE src1, USE src2);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8666
  size(4);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8667
  format %{ "FADDD  $src1,$src2,$dst" %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8668
  opcode(Assembler::fpop1_op3, Assembler::arith_op, Assembler::faddd_opf);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8669
  ins_encode(form3_opf_rs1D_rs2D_rdD(src1, src2, dst));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8670
  ins_pipe(faddD_reg_reg);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8671
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8672
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8673
// Sub float double precision
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8674
instruct subD_regD_regD(regD dst, regD src1, regD src2) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8675
  effect(DEF dst, USE src1, USE src2);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8676
  size(4);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8677
  format %{ "FSUBD  $src1,$src2,$dst" %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8678
  opcode(Assembler::fpop1_op3, Assembler::arith_op, Assembler::fsubd_opf);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8679
  ins_encode(form3_opf_rs1D_rs2D_rdD(src1, src2, dst));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8680
  ins_pipe(faddD_reg_reg);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8681
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8682
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8683
// Mul float double precision
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8684
instruct mulD_regD_regD(regD dst, regD src1, regD src2) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8685
  effect(DEF dst, USE src1, USE src2);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8686
  size(4);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8687
  format %{ "FMULD  $src1,$src2,$dst" %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8688
  opcode(Assembler::fpop1_op3, Assembler::arith_op, Assembler::fmuld_opf);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8689
  ins_encode(form3_opf_rs1D_rs2D_rdD(src1, src2, dst));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8690
  ins_pipe(fmulD_reg_reg);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8691
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8692
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8693
instruct convL2D_reg_slow_fxtof(regD dst, stackSlotL src) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8694
  match(Set dst (ConvL2D src));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8695
  ins_cost(DEFAULT_COST*8 + MEMORY_REF_COST*6);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8696
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8697
  expand %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8698
    regD_low   tmpsrc;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8699
    iRegI      ix43300000;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8700
    iRegI      ix41f00000;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8701
    stackSlotL lx43300000;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8702
    stackSlotL lx41f00000;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8703
    regD_low   dx43300000;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8704
    regD       dx41f00000;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8705
    regD       tmp1;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8706
    regD_low   tmp2;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8707
    regD       tmp3;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8708
    regD       tmp4;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8709
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8710
    stkL_to_regD(tmpsrc, src);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8711
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8712
    loadConI_x43300000(ix43300000);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8713
    loadConI_x41f00000(ix41f00000);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8714
    regI_to_stkLHi(lx43300000, ix43300000);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8715
    regI_to_stkLHi(lx41f00000, ix41f00000);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8716
    stkL_to_regD(dx43300000, lx43300000);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8717
    stkL_to_regD(dx41f00000, lx41f00000);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8718
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8719
    convI2D_regDHi_regD(tmp1, tmpsrc);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8720
    regDHi_regDLo_to_regD(tmp2, dx43300000, tmpsrc);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8721
    subD_regD_regD(tmp3, tmp2, dx43300000);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8722
    mulD_regD_regD(tmp4, tmp1, dx41f00000);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8723
    addD_regD_regD(dst, tmp3, tmp4);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8724
  %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8725
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8726
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8727
// Long to Double conversion using fast fxtof
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8728
instruct convL2D_helper(regD dst, regD tmp) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8729
  effect(DEF dst, USE tmp);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8730
  size(4);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8731
  format %{ "FXTOD  $tmp,$dst" %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8732
  opcode(Assembler::fpop1_op3, Assembler::arith_op, Assembler::fxtod_opf);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8733
  ins_encode(form3_opf_rs2D_rdD(tmp, dst));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8734
  ins_pipe(fcvtL2D);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8735
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8736
10027
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8737
instruct convL2D_stk_fast_fxtof(regD dst, stackSlotL src) %{
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8738
  predicate(VM_Version::has_fast_fxtof());
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8739
  match(Set dst (ConvL2D src));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8740
  ins_cost(DEFAULT_COST + 3 * MEMORY_REF_COST);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8741
  expand %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8742
    regD tmp;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8743
    stkL_to_regD(tmp, src);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8744
    convL2D_helper(dst, tmp);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8745
  %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8746
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8747
10027
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8748
instruct convL2D_reg(regD dst, iRegL src) %{
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8749
  predicate(UseVIS >= 3);
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8750
  match(Set dst (ConvL2D src));
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8751
  expand %{
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8752
    regD tmp;
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8753
    MoveL2D_reg_reg(tmp, src);
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8754
    convL2D_helper(dst, tmp);
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8755
  %}
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8756
%}
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8757
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8758
// Long to Float conversion using fast fxtof
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8759
instruct convL2F_helper(regF dst, regD tmp) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8760
  effect(DEF dst, USE tmp);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8761
  size(4);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8762
  format %{ "FXTOS  $tmp,$dst" %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8763
  opcode(Assembler::fpop1_op3, Assembler::arith_op, Assembler::fxtos_opf);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8764
  ins_encode(form3_opf_rs2D_rdF(tmp, dst));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8765
  ins_pipe(fcvtL2F);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8766
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8767
10027
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8768
instruct convL2F_stk_fast_fxtof(regF dst, stackSlotL src) %{
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8769
  match(Set dst (ConvL2F src));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8770
  ins_cost(DEFAULT_COST + MEMORY_REF_COST);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8771
  expand %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8772
    regD tmp;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8773
    stkL_to_regD(tmp, src);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8774
    convL2F_helper(dst, tmp);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8775
  %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8776
%}
10027
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8777
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8778
instruct convL2F_reg(regF dst, iRegL src) %{
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8779
  predicate(UseVIS >= 3);
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8780
  match(Set dst (ConvL2F src));
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8781
  ins_cost(DEFAULT_COST);
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8782
  expand %{
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8783
    regD tmp;
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8784
    MoveL2D_reg_reg(tmp, src);
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8785
    convL2F_helper(dst, tmp);
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8786
  %}
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8787
%}
20cd71f29262 7059034: Use movxtod/movdtox on T4
kvn
parents: 8868
diff changeset
  8788
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8789
//-----------
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8790
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8791
instruct convL2I_reg(iRegI dst, iRegL src) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8792
  match(Set dst (ConvL2I src));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8793
#ifndef _LP64
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8794
  format %{ "MOV    $src.lo,$dst\t! long->int" %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8795
  ins_encode( form3_g0_rs2_rd_move_lo2( src, dst ) );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8796
  ins_pipe(ialu_move_reg_I_to_L);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8797
#else
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8798
  size(4);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8799
  format %{ "SRA    $src,R_G0,$dst\t! long->int" %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8800
  ins_encode( form3_rs1_rd_signextend_lo1( src, dst ) );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8801
  ins_pipe(ialu_reg);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8802
#endif
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8803
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8804
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8805
// Register Shift Right Immediate
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8806
instruct shrL_reg_imm6_L2I(iRegI dst, iRegL src, immI_32_63 cnt) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8807
  match(Set dst (ConvL2I (RShiftL src cnt)));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8808
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8809
  size(4);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8810
  format %{ "SRAX   $src,$cnt,$dst" %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8811
  opcode(Assembler::srax_op3, Assembler::arith_op);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8812
  ins_encode( form3_sd_rs1_imm6_rd( src, cnt, dst ) );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8813
  ins_pipe(ialu_reg_imm);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8814
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8815
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8816
//----------Control Flow Instructions------------------------------------------
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8817
// Compare Instructions
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8818
// Compare Integers
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8819
instruct compI_iReg(flagsReg icc, iRegI op1, iRegI op2) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8820
  match(Set icc (CmpI op1 op2));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8821
  effect( DEF icc, USE op1, USE op2 );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8822
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8823
  size(4);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8824
  format %{ "CMP    $op1,$op2" %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8825
  opcode(Assembler::subcc_op3, Assembler::arith_op);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8826
  ins_encode( form3_rs1_rs2_rd( op1, op2, R_G0 ) );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8827
  ins_pipe(ialu_cconly_reg_reg);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8828
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8829
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8830
instruct compU_iReg(flagsRegU icc, iRegI op1, iRegI op2) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8831
  match(Set icc (CmpU op1 op2));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8832
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8833
  size(4);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8834
  format %{ "CMP    $op1,$op2\t! unsigned" %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8835
  opcode(Assembler::subcc_op3, Assembler::arith_op);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8836
  ins_encode( form3_rs1_rs2_rd( op1, op2, R_G0 ) );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8837
  ins_pipe(ialu_cconly_reg_reg);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8838
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8839
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8840
instruct compI_iReg_imm13(flagsReg icc, iRegI op1, immI13 op2) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8841
  match(Set icc (CmpI op1 op2));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8842
  effect( DEF icc, USE op1 );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8843
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8844
  size(4);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8845
  format %{ "CMP    $op1,$op2" %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8846
  opcode(Assembler::subcc_op3, Assembler::arith_op);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8847
  ins_encode( form3_rs1_simm13_rd( op1, op2, R_G0 ) );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8848
  ins_pipe(ialu_cconly_reg_imm);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8849
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8850
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8851
instruct testI_reg_reg( flagsReg icc, iRegI op1, iRegI op2, immI0 zero ) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8852
  match(Set icc (CmpI (AndI op1 op2) zero));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8853
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8854
  size(4);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8855
  format %{ "BTST   $op2,$op1" %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8856
  opcode(Assembler::andcc_op3, Assembler::arith_op);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8857
  ins_encode( form3_rs1_rs2_rd( op1, op2, R_G0 ) );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8858
  ins_pipe(ialu_cconly_reg_reg_zero);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8859
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8860
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8861
instruct testI_reg_imm( flagsReg icc, iRegI op1, immI13 op2, immI0 zero ) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8862
  match(Set icc (CmpI (AndI op1 op2) zero));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8863
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8864
  size(4);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8865
  format %{ "BTST   $op2,$op1" %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8866
  opcode(Assembler::andcc_op3, Assembler::arith_op);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8867
  ins_encode( form3_rs1_simm13_rd( op1, op2, R_G0 ) );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8868
  ins_pipe(ialu_cconly_reg_imm_zero);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8869
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8870
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8871
instruct compL_reg_reg(flagsRegL xcc, iRegL op1, iRegL op2 ) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8872
  match(Set xcc (CmpL op1 op2));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8873
  effect( DEF xcc, USE op1, USE op2 );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8874
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8875
  size(4);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8876
  format %{ "CMP    $op1,$op2\t\t! long" %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8877
  opcode(Assembler::subcc_op3, Assembler::arith_op);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8878
  ins_encode( form3_rs1_rs2_rd( op1, op2, R_G0 ) );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8879
  ins_pipe(ialu_cconly_reg_reg);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8880
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8881
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8882
instruct compL_reg_con(flagsRegL xcc, iRegL op1, immL13 con) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8883
  match(Set xcc (CmpL op1 con));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8884
  effect( DEF xcc, USE op1, USE con );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8885
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8886
  size(4);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8887
  format %{ "CMP    $op1,$con\t\t! long" %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8888
  opcode(Assembler::subcc_op3, Assembler::arith_op);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8889
  ins_encode( form3_rs1_simm13_rd( op1, con, R_G0 ) );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8890
  ins_pipe(ialu_cconly_reg_reg);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8891
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8892
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8893
instruct testL_reg_reg(flagsRegL xcc, iRegL op1, iRegL op2, immL0 zero) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8894
  match(Set xcc (CmpL (AndL op1 op2) zero));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8895
  effect( DEF xcc, USE op1, USE op2 );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8896
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8897
  size(4);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8898
  format %{ "BTST   $op1,$op2\t\t! long" %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8899
  opcode(Assembler::andcc_op3, Assembler::arith_op);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8900
  ins_encode( form3_rs1_rs2_rd( op1, op2, R_G0 ) );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8901
  ins_pipe(ialu_cconly_reg_reg);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8902
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8903
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8904
// useful for checking the alignment of a pointer:
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8905
instruct testL_reg_con(flagsRegL xcc, iRegL op1, immL13 con, immL0 zero) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8906
  match(Set xcc (CmpL (AndL op1 con) zero));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8907
  effect( DEF xcc, USE op1, USE con );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8908
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8909
  size(4);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8910
  format %{ "BTST   $op1,$con\t\t! long" %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8911
  opcode(Assembler::andcc_op3, Assembler::arith_op);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8912
  ins_encode( form3_rs1_simm13_rd( op1, con, R_G0 ) );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8913
  ins_pipe(ialu_cconly_reg_reg);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8914
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8915
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8916
instruct compU_iReg_imm13(flagsRegU icc, iRegI op1, immU13 op2 ) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8917
  match(Set icc (CmpU op1 op2));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8918
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8919
  size(4);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8920
  format %{ "CMP    $op1,$op2\t! unsigned" %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8921
  opcode(Assembler::subcc_op3, Assembler::arith_op);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8922
  ins_encode( form3_rs1_simm13_rd( op1, op2, R_G0 ) );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8923
  ins_pipe(ialu_cconly_reg_imm);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8924
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8925
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8926
// Compare Pointers
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8927
instruct compP_iRegP(flagsRegP pcc, iRegP op1, iRegP op2 ) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8928
  match(Set pcc (CmpP op1 op2));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8929
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8930
  size(4);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8931
  format %{ "CMP    $op1,$op2\t! ptr" %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8932
  opcode(Assembler::subcc_op3, Assembler::arith_op);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8933
  ins_encode( form3_rs1_rs2_rd( op1, op2, R_G0 ) );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8934
  ins_pipe(ialu_cconly_reg_reg);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8935
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8936
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8937
instruct compP_iRegP_imm13(flagsRegP pcc, iRegP op1, immP13 op2 ) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8938
  match(Set pcc (CmpP op1 op2));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8939
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8940
  size(4);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8941
  format %{ "CMP    $op1,$op2\t! ptr" %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8942
  opcode(Assembler::subcc_op3, Assembler::arith_op);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8943
  ins_encode( form3_rs1_simm13_rd( op1, op2, R_G0 ) );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8944
  ins_pipe(ialu_cconly_reg_imm);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8945
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8946
590
2954744d7bba 6703890: Compressed Oops: add LoadNKlass node to generate narrow oops (32-bits) compare instructions
kvn
parents: 589
diff changeset
  8947
// Compare Narrow oops
2954744d7bba 6703890: Compressed Oops: add LoadNKlass node to generate narrow oops (32-bits) compare instructions
kvn
parents: 589
diff changeset
  8948
instruct compN_iRegN(flagsReg icc, iRegN op1, iRegN op2 ) %{
2954744d7bba 6703890: Compressed Oops: add LoadNKlass node to generate narrow oops (32-bits) compare instructions
kvn
parents: 589
diff changeset
  8949
  match(Set icc (CmpN op1 op2));
2954744d7bba 6703890: Compressed Oops: add LoadNKlass node to generate narrow oops (32-bits) compare instructions
kvn
parents: 589
diff changeset
  8950
2954744d7bba 6703890: Compressed Oops: add LoadNKlass node to generate narrow oops (32-bits) compare instructions
kvn
parents: 589
diff changeset
  8951
  size(4);
2954744d7bba 6703890: Compressed Oops: add LoadNKlass node to generate narrow oops (32-bits) compare instructions
kvn
parents: 589
diff changeset
  8952
  format %{ "CMP    $op1,$op2\t! compressed ptr" %}
2954744d7bba 6703890: Compressed Oops: add LoadNKlass node to generate narrow oops (32-bits) compare instructions
kvn
parents: 589
diff changeset
  8953
  opcode(Assembler::subcc_op3, Assembler::arith_op);
2954744d7bba 6703890: Compressed Oops: add LoadNKlass node to generate narrow oops (32-bits) compare instructions
kvn
parents: 589
diff changeset
  8954
  ins_encode( form3_rs1_rs2_rd( op1, op2, R_G0 ) );
2954744d7bba 6703890: Compressed Oops: add LoadNKlass node to generate narrow oops (32-bits) compare instructions
kvn
parents: 589
diff changeset
  8955
  ins_pipe(ialu_cconly_reg_reg);
2954744d7bba 6703890: Compressed Oops: add LoadNKlass node to generate narrow oops (32-bits) compare instructions
kvn
parents: 589
diff changeset
  8956
%}
2954744d7bba 6703890: Compressed Oops: add LoadNKlass node to generate narrow oops (32-bits) compare instructions
kvn
parents: 589
diff changeset
  8957
2954744d7bba 6703890: Compressed Oops: add LoadNKlass node to generate narrow oops (32-bits) compare instructions
kvn
parents: 589
diff changeset
  8958
instruct compN_iRegN_immN0(flagsReg icc, iRegN op1, immN0 op2 ) %{
2954744d7bba 6703890: Compressed Oops: add LoadNKlass node to generate narrow oops (32-bits) compare instructions
kvn
parents: 589
diff changeset
  8959
  match(Set icc (CmpN op1 op2));
2954744d7bba 6703890: Compressed Oops: add LoadNKlass node to generate narrow oops (32-bits) compare instructions
kvn
parents: 589
diff changeset
  8960
2954744d7bba 6703890: Compressed Oops: add LoadNKlass node to generate narrow oops (32-bits) compare instructions
kvn
parents: 589
diff changeset
  8961
  size(4);
2954744d7bba 6703890: Compressed Oops: add LoadNKlass node to generate narrow oops (32-bits) compare instructions
kvn
parents: 589
diff changeset
  8962
  format %{ "CMP    $op1,$op2\t! compressed ptr" %}
2954744d7bba 6703890: Compressed Oops: add LoadNKlass node to generate narrow oops (32-bits) compare instructions
kvn
parents: 589
diff changeset
  8963
  opcode(Assembler::subcc_op3, Assembler::arith_op);
2954744d7bba 6703890: Compressed Oops: add LoadNKlass node to generate narrow oops (32-bits) compare instructions
kvn
parents: 589
diff changeset
  8964
  ins_encode( form3_rs1_simm13_rd( op1, op2, R_G0 ) );
2954744d7bba 6703890: Compressed Oops: add LoadNKlass node to generate narrow oops (32-bits) compare instructions
kvn
parents: 589
diff changeset
  8965
  ins_pipe(ialu_cconly_reg_imm);
2954744d7bba 6703890: Compressed Oops: add LoadNKlass node to generate narrow oops (32-bits) compare instructions
kvn
parents: 589
diff changeset
  8966
%}
2954744d7bba 6703890: Compressed Oops: add LoadNKlass node to generate narrow oops (32-bits) compare instructions
kvn
parents: 589
diff changeset
  8967
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8968
//----------Max and Min--------------------------------------------------------
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8969
// Min Instructions
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8970
// Conditional move for min
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8971
instruct cmovI_reg_lt( iRegI op2, iRegI op1, flagsReg icc ) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8972
  effect( USE_DEF op2, USE op1, USE icc );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8973
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8974
  size(4);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8975
  format %{ "MOVlt  icc,$op1,$op2\t! min" %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8976
  opcode(Assembler::less);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8977
  ins_encode( enc_cmov_reg_minmax(op2,op1) );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8978
  ins_pipe(ialu_reg_flags);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8979
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8980
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8981
// Min Register with Register.
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8982
instruct minI_eReg(iRegI op1, iRegI op2) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8983
  match(Set op2 (MinI op1 op2));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8984
  ins_cost(DEFAULT_COST*2);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8985
  expand %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8986
    flagsReg icc;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8987
    compI_iReg(icc,op1,op2);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8988
    cmovI_reg_lt(op2,op1,icc);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8989
  %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8990
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8991
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8992
// Max Instructions
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8993
// Conditional move for max
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8994
instruct cmovI_reg_gt( iRegI op2, iRegI op1, flagsReg icc ) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8995
  effect( USE_DEF op2, USE op1, USE icc );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8996
  format %{ "MOVgt  icc,$op1,$op2\t! max" %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8997
  opcode(Assembler::greater);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8998
  ins_encode( enc_cmov_reg_minmax(op2,op1) );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  8999
  ins_pipe(ialu_reg_flags);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9000
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9001
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9002
// Max Register with Register
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9003
instruct maxI_eReg(iRegI op1, iRegI op2) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9004
  match(Set op2 (MaxI op1 op2));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9005
  ins_cost(DEFAULT_COST*2);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9006
  expand %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9007
    flagsReg icc;
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9008
    compI_iReg(icc,op1,op2);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9009
    cmovI_reg_gt(op2,op1,icc);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9010
  %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9011
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9012
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9013
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9014
//----------Float Compares----------------------------------------------------
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9015
// Compare floating, generate condition code
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9016
instruct cmpF_cc(flagsRegF fcc, regF src1, regF src2) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9017
  match(Set fcc (CmpF src1 src2));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9018
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9019
  size(4);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9020
  format %{ "FCMPs  $fcc,$src1,$src2" %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9021
  opcode(Assembler::fpop2_op3, Assembler::arith_op, Assembler::fcmps_opf);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9022
  ins_encode( form3_opf_rs1F_rs2F_fcc( src1, src2, fcc ) );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9023
  ins_pipe(faddF_fcc_reg_reg_zero);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9024
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9025
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9026
instruct cmpD_cc(flagsRegF fcc, regD src1, regD src2) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9027
  match(Set fcc (CmpD src1 src2));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9028
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9029
  size(4);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9030
  format %{ "FCMPd  $fcc,$src1,$src2" %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9031
  opcode(Assembler::fpop2_op3, Assembler::arith_op, Assembler::fcmpd_opf);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9032
  ins_encode( form3_opf_rs1D_rs2D_fcc( src1, src2, fcc ) );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9033
  ins_pipe(faddD_fcc_reg_reg_zero);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9034
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9035
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9036
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9037
// Compare floating, generate -1,0,1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9038
instruct cmpF_reg(iRegI dst, regF src1, regF src2, flagsRegF0 fcc0) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9039
  match(Set dst (CmpF3 src1 src2));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9040
  effect(KILL fcc0);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9041
  ins_cost(DEFAULT_COST*3+BRANCH_COST*3);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9042
  format %{ "fcmpl  $dst,$src1,$src2" %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9043
  // Primary = float
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9044
  opcode( true );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9045
  ins_encode( floating_cmp( dst, src1, src2 ) );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9046
  ins_pipe( floating_cmp );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9047
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9048
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9049
instruct cmpD_reg(iRegI dst, regD src1, regD src2, flagsRegF0 fcc0) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9050
  match(Set dst (CmpD3 src1 src2));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9051
  effect(KILL fcc0);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9052
  ins_cost(DEFAULT_COST*3+BRANCH_COST*3);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9053
  format %{ "dcmpl  $dst,$src1,$src2" %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9054
  // Primary = double (not float)
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9055
  opcode( false );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9056
  ins_encode( floating_cmp( dst, src1, src2 ) );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9057
  ins_pipe( floating_cmp );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9058
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9059
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9060
//----------Branches---------------------------------------------------------
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9061
// Jump
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9062
// (compare 'operand indIndex' and 'instruct addP_reg_reg' above)
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9063
instruct jumpXtnd(iRegX switch_val, o7RegI table) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9064
  match(Jump switch_val);
11444
8a2619fd3fca 7110824: ctw/jarfiles/GUI3rdParty_jar/ob_mask_DateField crashes VM
kvn
parents: 11431
diff changeset
  9065
  effect(TEMP table);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9066
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9067
  ins_cost(350);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9068
7433
b418028612ad 6961690: load oops from constant table on SPARC
twisti
parents: 7116
diff changeset
  9069
  format %{  "ADD    $constanttablebase, $constantoffset, O7\n\t"
b418028612ad 6961690: load oops from constant table on SPARC
twisti
parents: 7116
diff changeset
  9070
             "LD     [O7 + $switch_val], O7\n\t"
11190
d561d41f241a 7003454: order constants in constant table by number of references in code
twisti
parents: 10971
diff changeset
  9071
             "JUMP   O7" %}
7433
b418028612ad 6961690: load oops from constant table on SPARC
twisti
parents: 7116
diff changeset
  9072
  ins_encode %{
b418028612ad 6961690: load oops from constant table on SPARC
twisti
parents: 7116
diff changeset
  9073
    // Calculate table address into a register.
b418028612ad 6961690: load oops from constant table on SPARC
twisti
parents: 7116
diff changeset
  9074
    Register table_reg;
b418028612ad 6961690: load oops from constant table on SPARC
twisti
parents: 7116
diff changeset
  9075
    Register label_reg = O7;
11190
d561d41f241a 7003454: order constants in constant table by number of references in code
twisti
parents: 10971
diff changeset
  9076
    // If we are calculating the size of this instruction don't trust
d561d41f241a 7003454: order constants in constant table by number of references in code
twisti
parents: 10971
diff changeset
  9077
    // zero offsets because they might change when
d561d41f241a 7003454: order constants in constant table by number of references in code
twisti
parents: 10971
diff changeset
  9078
    // MachConstantBaseNode decides to optimize the constant table
d561d41f241a 7003454: order constants in constant table by number of references in code
twisti
parents: 10971
diff changeset
  9079
    // base.
d561d41f241a 7003454: order constants in constant table by number of references in code
twisti
parents: 10971
diff changeset
  9080
    if ((constant_offset() == 0) && !Compile::current()->in_scratch_emit_size()) {
7433
b418028612ad 6961690: load oops from constant table on SPARC
twisti
parents: 7116
diff changeset
  9081
      table_reg = $constanttablebase;
b418028612ad 6961690: load oops from constant table on SPARC
twisti
parents: 7116
diff changeset
  9082
    } else {
b418028612ad 6961690: load oops from constant table on SPARC
twisti
parents: 7116
diff changeset
  9083
      table_reg = O7;
7437
270cb0bf17af 7004925: CTW: assert(nbits == 32 || -(1 << nbits-1) <= x && x < ( 1 << nbits-1)) failed: value out of range
kvn
parents: 7433
diff changeset
  9084
      RegisterOrConstant con_offset = __ ensure_simm13_or_reg($constantoffset, O7);
270cb0bf17af 7004925: CTW: assert(nbits == 32 || -(1 << nbits-1) <= x && x < ( 1 << nbits-1)) failed: value out of range
kvn
parents: 7433
diff changeset
  9085
      __ add($constanttablebase, con_offset, table_reg);
7433
b418028612ad 6961690: load oops from constant table on SPARC
twisti
parents: 7116
diff changeset
  9086
    }
b418028612ad 6961690: load oops from constant table on SPARC
twisti
parents: 7116
diff changeset
  9087
b418028612ad 6961690: load oops from constant table on SPARC
twisti
parents: 7116
diff changeset
  9088
    // Jump to base address + switch value
b418028612ad 6961690: load oops from constant table on SPARC
twisti
parents: 7116
diff changeset
  9089
    __ ld_ptr(table_reg, $switch_val$$Register, label_reg);
b418028612ad 6961690: load oops from constant table on SPARC
twisti
parents: 7116
diff changeset
  9090
    __ jmp(label_reg, G0);
b418028612ad 6961690: load oops from constant table on SPARC
twisti
parents: 7116
diff changeset
  9091
    __ delayed()->nop();
b418028612ad 6961690: load oops from constant table on SPARC
twisti
parents: 7116
diff changeset
  9092
  %}
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9093
  ins_pipe(ialu_reg_reg);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9094
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9095
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9096
// Direct Branch.  Use V8 version with longer range.
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9097
instruct branch(label labl) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9098
  match(Goto);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9099
  effect(USE labl);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9100
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9101
  size(8);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9102
  ins_cost(BRANCH_COST);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9103
  format %{ "BA     $labl" %}
10252
0981ce1c3eef 7063628: Use cbcond on T4
kvn
parents: 10027
diff changeset
  9104
  ins_encode %{
0981ce1c3eef 7063628: Use cbcond on T4
kvn
parents: 10027
diff changeset
  9105
    Label* L = $labl$$label;
0981ce1c3eef 7063628: Use cbcond on T4
kvn
parents: 10027
diff changeset
  9106
    __ ba(*L);
0981ce1c3eef 7063628: Use cbcond on T4
kvn
parents: 10027
diff changeset
  9107
    __ delayed()->nop();
0981ce1c3eef 7063628: Use cbcond on T4
kvn
parents: 10027
diff changeset
  9108
  %}
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9109
  ins_pipe(br);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9110
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9111
10264
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9112
// Direct Branch, short with no delay slot
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9113
instruct branch_short(label labl) %{
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9114
  match(Goto);
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9115
  predicate(UseCBCond);
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9116
  effect(USE labl);
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9117
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9118
  size(4);
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9119
  ins_cost(BRANCH_COST);
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9120
  format %{ "BA     $labl\t! short branch" %}
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9121
  ins_encode %{ 
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9122
    Label* L = $labl$$label;
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9123
    assert(__ use_cbcond(*L), "back to back cbcond");
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9124
    __ ba_short(*L);
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9125
  %}
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9126
  ins_short_branch(1);
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9127
  ins_avoid_back_to_back(1);
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9128
  ins_pipe(cbcond_reg_imm);
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9129
%}
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9130
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9131
// Conditional Direct Branch
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9132
instruct branchCon(cmpOp cmp, flagsReg icc, label labl) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9133
  match(If cmp icc);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9134
  effect(USE labl);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9135
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9136
  size(8);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9137
  ins_cost(BRANCH_COST);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9138
  format %{ "BP$cmp   $icc,$labl" %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9139
  // Prim = bits 24-22, Secnd = bits 31-30
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9140
  ins_encode( enc_bp( labl, cmp, icc ) );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9141
  ins_pipe(br_cc);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9142
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9143
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9144
instruct branchConU(cmpOpU cmp, flagsRegU icc, label labl) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9145
  match(If cmp icc);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9146
  effect(USE labl);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9147
10264
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9148
  ins_cost(BRANCH_COST);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9149
  format %{ "BP$cmp  $icc,$labl" %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9150
  // Prim = bits 24-22, Secnd = bits 31-30
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9151
  ins_encode( enc_bp( labl, cmp, icc ) );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9152
  ins_pipe(br_cc);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9153
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9154
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9155
instruct branchConP(cmpOpP cmp, flagsRegP pcc, label labl) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9156
  match(If cmp pcc);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9157
  effect(USE labl);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9158
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9159
  size(8);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9160
  ins_cost(BRANCH_COST);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9161
  format %{ "BP$cmp  $pcc,$labl" %}
10252
0981ce1c3eef 7063628: Use cbcond on T4
kvn
parents: 10027
diff changeset
  9162
  ins_encode %{
0981ce1c3eef 7063628: Use cbcond on T4
kvn
parents: 10027
diff changeset
  9163
    Label* L = $labl$$label;
0981ce1c3eef 7063628: Use cbcond on T4
kvn
parents: 10027
diff changeset
  9164
    Assembler::Predict predict_taken =
0981ce1c3eef 7063628: Use cbcond on T4
kvn
parents: 10027
diff changeset
  9165
      cbuf.is_backward_branch(*L) ? Assembler::pt : Assembler::pn;
0981ce1c3eef 7063628: Use cbcond on T4
kvn
parents: 10027
diff changeset
  9166
0981ce1c3eef 7063628: Use cbcond on T4
kvn
parents: 10027
diff changeset
  9167
    __ bp( (Assembler::Condition)($cmp$$cmpcode), false, Assembler::ptr_cc, predict_taken, *L);
0981ce1c3eef 7063628: Use cbcond on T4
kvn
parents: 10027
diff changeset
  9168
    __ delayed()->nop();
0981ce1c3eef 7063628: Use cbcond on T4
kvn
parents: 10027
diff changeset
  9169
  %}
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9170
  ins_pipe(br_cc);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9171
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9172
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9173
instruct branchConF(cmpOpF cmp, flagsRegF fcc, label labl) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9174
  match(If cmp fcc);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9175
  effect(USE labl);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9176
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9177
  size(8);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9178
  ins_cost(BRANCH_COST);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9179
  format %{ "FBP$cmp $fcc,$labl" %}
10252
0981ce1c3eef 7063628: Use cbcond on T4
kvn
parents: 10027
diff changeset
  9180
  ins_encode %{
0981ce1c3eef 7063628: Use cbcond on T4
kvn
parents: 10027
diff changeset
  9181
    Label* L = $labl$$label;
0981ce1c3eef 7063628: Use cbcond on T4
kvn
parents: 10027
diff changeset
  9182
    Assembler::Predict predict_taken =
0981ce1c3eef 7063628: Use cbcond on T4
kvn
parents: 10027
diff changeset
  9183
      cbuf.is_backward_branch(*L) ? Assembler::pt : Assembler::pn;
0981ce1c3eef 7063628: Use cbcond on T4
kvn
parents: 10027
diff changeset
  9184
0981ce1c3eef 7063628: Use cbcond on T4
kvn
parents: 10027
diff changeset
  9185
    __ fbp( (Assembler::Condition)($cmp$$cmpcode), false, (Assembler::CC)($fcc$$reg), predict_taken, *L);
0981ce1c3eef 7063628: Use cbcond on T4
kvn
parents: 10027
diff changeset
  9186
    __ delayed()->nop();
0981ce1c3eef 7063628: Use cbcond on T4
kvn
parents: 10027
diff changeset
  9187
  %}
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9188
  ins_pipe(br_fcc);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9189
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9190
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9191
instruct branchLoopEnd(cmpOp cmp, flagsReg icc, label labl) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9192
  match(CountedLoopEnd cmp icc);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9193
  effect(USE labl);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9194
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9195
  size(8);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9196
  ins_cost(BRANCH_COST);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9197
  format %{ "BP$cmp   $icc,$labl\t! Loop end" %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9198
  // Prim = bits 24-22, Secnd = bits 31-30
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9199
  ins_encode( enc_bp( labl, cmp, icc ) );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9200
  ins_pipe(br_cc);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9201
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9202
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9203
instruct branchLoopEndU(cmpOpU cmp, flagsRegU icc, label labl) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9204
  match(CountedLoopEnd cmp icc);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9205
  effect(USE labl);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9206
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9207
  size(8);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9208
  ins_cost(BRANCH_COST);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9209
  format %{ "BP$cmp  $icc,$labl\t! Loop end" %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9210
  // Prim = bits 24-22, Secnd = bits 31-30
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9211
  ins_encode( enc_bp( labl, cmp, icc ) );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9212
  ins_pipe(br_cc);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9213
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9214
10264
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9215
// Compare and branch instructions
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9216
instruct cmpI_reg_branch(cmpOp cmp, iRegI op1, iRegI op2, label labl, flagsReg icc) %{
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9217
  match(If cmp (CmpI op1 op2));
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9218
  effect(USE labl, KILL icc);
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9219
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9220
  size(12);
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9221
  ins_cost(BRANCH_COST);
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9222
  format %{ "CMP    $op1,$op2\t! int\n\t"
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9223
            "BP$cmp   $labl" %}
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9224
  ins_encode %{
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9225
    Label* L = $labl$$label;
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9226
    Assembler::Predict predict_taken =
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9227
      cbuf.is_backward_branch(*L) ? Assembler::pt : Assembler::pn;
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9228
    __ cmp($op1$$Register, $op2$$Register);
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9229
    __ bp((Assembler::Condition)($cmp$$cmpcode), false, Assembler::icc, predict_taken, *L);
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9230
    __ delayed()->nop();
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9231
  %}
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9232
  ins_pipe(cmp_br_reg_reg);
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9233
%}
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9234
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9235
instruct cmpI_imm_branch(cmpOp cmp, iRegI op1, immI5 op2, label labl, flagsReg icc) %{
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9236
  match(If cmp (CmpI op1 op2));
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9237
  effect(USE labl, KILL icc);
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9238
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9239
  size(12);
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9240
  ins_cost(BRANCH_COST);
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9241
  format %{ "CMP    $op1,$op2\t! int\n\t"
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9242
            "BP$cmp   $labl" %}
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9243
  ins_encode %{
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9244
    Label* L = $labl$$label;
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9245
    Assembler::Predict predict_taken =
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9246
      cbuf.is_backward_branch(*L) ? Assembler::pt : Assembler::pn;
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9247
    __ cmp($op1$$Register, $op2$$constant);
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9248
    __ bp((Assembler::Condition)($cmp$$cmpcode), false, Assembler::icc, predict_taken, *L);
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9249
    __ delayed()->nop();
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9250
  %}
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9251
  ins_pipe(cmp_br_reg_imm);
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9252
%}
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9253
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9254
instruct cmpU_reg_branch(cmpOpU cmp, iRegI op1, iRegI op2, label labl, flagsRegU icc) %{
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9255
  match(If cmp (CmpU op1 op2));
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9256
  effect(USE labl, KILL icc);
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9257
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9258
  size(12);
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9259
  ins_cost(BRANCH_COST);
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9260
  format %{ "CMP    $op1,$op2\t! unsigned\n\t"
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9261
            "BP$cmp  $labl" %}
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9262
  ins_encode %{
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9263
    Label* L = $labl$$label;
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9264
    Assembler::Predict predict_taken =
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9265
      cbuf.is_backward_branch(*L) ? Assembler::pt : Assembler::pn;
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9266
    __ cmp($op1$$Register, $op2$$Register);
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9267
    __ bp((Assembler::Condition)($cmp$$cmpcode), false, Assembler::icc, predict_taken, *L);
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9268
    __ delayed()->nop();
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9269
  %}
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9270
  ins_pipe(cmp_br_reg_reg);
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9271
%}
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9272
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9273
instruct cmpU_imm_branch(cmpOpU cmp, iRegI op1, immI5 op2, label labl, flagsRegU icc) %{
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9274
  match(If cmp (CmpU op1 op2));
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9275
  effect(USE labl, KILL icc);
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9276
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9277
  size(12);
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9278
  ins_cost(BRANCH_COST);
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9279
  format %{ "CMP    $op1,$op2\t! unsigned\n\t"
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9280
            "BP$cmp  $labl" %}
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9281
  ins_encode %{
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9282
    Label* L = $labl$$label;
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9283
    Assembler::Predict predict_taken =
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9284
      cbuf.is_backward_branch(*L) ? Assembler::pt : Assembler::pn;
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9285
    __ cmp($op1$$Register, $op2$$constant);
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9286
    __ bp((Assembler::Condition)($cmp$$cmpcode), false, Assembler::icc, predict_taken, *L);
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9287
    __ delayed()->nop();
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9288
  %}
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9289
  ins_pipe(cmp_br_reg_imm);
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9290
%}
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9291
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9292
instruct cmpL_reg_branch(cmpOp cmp, iRegL op1, iRegL op2, label labl, flagsRegL xcc) %{
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9293
  match(If cmp (CmpL op1 op2));
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9294
  effect(USE labl, KILL xcc);
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9295
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9296
  size(12);
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9297
  ins_cost(BRANCH_COST);
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9298
  format %{ "CMP    $op1,$op2\t! long\n\t"
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9299
            "BP$cmp   $labl" %}
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9300
  ins_encode %{
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9301
    Label* L = $labl$$label;
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9302
    Assembler::Predict predict_taken =
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9303
      cbuf.is_backward_branch(*L) ? Assembler::pt : Assembler::pn;
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9304
    __ cmp($op1$$Register, $op2$$Register);
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9305
    __ bp((Assembler::Condition)($cmp$$cmpcode), false, Assembler::xcc, predict_taken, *L);
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9306
    __ delayed()->nop();
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9307
  %}
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9308
  ins_pipe(cmp_br_reg_reg);
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9309
%}
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9310
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9311
instruct cmpL_imm_branch(cmpOp cmp, iRegL op1, immL5 op2, label labl, flagsRegL xcc) %{
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9312
  match(If cmp (CmpL op1 op2));
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9313
  effect(USE labl, KILL xcc);
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9314
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9315
  size(12);
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9316
  ins_cost(BRANCH_COST);
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9317
  format %{ "CMP    $op1,$op2\t! long\n\t"
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9318
            "BP$cmp   $labl" %}
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9319
  ins_encode %{
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9320
    Label* L = $labl$$label;
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9321
    Assembler::Predict predict_taken =
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9322
      cbuf.is_backward_branch(*L) ? Assembler::pt : Assembler::pn;
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9323
    __ cmp($op1$$Register, $op2$$constant);
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9324
    __ bp((Assembler::Condition)($cmp$$cmpcode), false, Assembler::xcc, predict_taken, *L);
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9325
    __ delayed()->nop();
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9326
  %}
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9327
  ins_pipe(cmp_br_reg_imm);
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9328
%}
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9329
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9330
// Compare Pointers and branch
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9331
instruct cmpP_reg_branch(cmpOpP cmp, iRegP op1, iRegP op2, label labl, flagsRegP pcc) %{
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9332
  match(If cmp (CmpP op1 op2));
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9333
  effect(USE labl, KILL pcc);
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9334
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9335
  size(12);
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9336
  ins_cost(BRANCH_COST);
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9337
  format %{ "CMP    $op1,$op2\t! ptr\n\t"
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9338
            "B$cmp   $labl" %}
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9339
  ins_encode %{
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9340
    Label* L = $labl$$label;
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9341
    Assembler::Predict predict_taken =
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9342
      cbuf.is_backward_branch(*L) ? Assembler::pt : Assembler::pn;
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9343
    __ cmp($op1$$Register, $op2$$Register);
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9344
    __ bp((Assembler::Condition)($cmp$$cmpcode), false, Assembler::ptr_cc, predict_taken, *L);
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9345
    __ delayed()->nop();
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9346
  %}
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9347
  ins_pipe(cmp_br_reg_reg);
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9348
%}
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9349
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9350
instruct cmpP_null_branch(cmpOpP cmp, iRegP op1, immP0 null, label labl, flagsRegP pcc) %{
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9351
  match(If cmp (CmpP op1 null));
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9352
  effect(USE labl, KILL pcc);
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9353
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9354
  size(12);
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9355
  ins_cost(BRANCH_COST);
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9356
  format %{ "CMP    $op1,0\t! ptr\n\t"
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9357
            "B$cmp   $labl" %}
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9358
  ins_encode %{
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9359
    Label* L = $labl$$label;
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9360
    Assembler::Predict predict_taken =
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9361
      cbuf.is_backward_branch(*L) ? Assembler::pt : Assembler::pn;
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9362
    __ cmp($op1$$Register, G0);
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9363
    // bpr() is not used here since it has shorter distance.
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9364
    __ bp((Assembler::Condition)($cmp$$cmpcode), false, Assembler::ptr_cc, predict_taken, *L);
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9365
    __ delayed()->nop();
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9366
  %}
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9367
  ins_pipe(cmp_br_reg_reg);
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9368
%}
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9369
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9370
instruct cmpN_reg_branch(cmpOp cmp, iRegN op1, iRegN op2, label labl, flagsReg icc) %{
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9371
  match(If cmp (CmpN op1 op2));
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9372
  effect(USE labl, KILL icc);
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9373
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9374
  size(12);
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9375
  ins_cost(BRANCH_COST);
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9376
  format %{ "CMP    $op1,$op2\t! compressed ptr\n\t"
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9377
            "BP$cmp   $labl" %}
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9378
  ins_encode %{
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9379
    Label* L = $labl$$label;
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9380
    Assembler::Predict predict_taken =
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9381
      cbuf.is_backward_branch(*L) ? Assembler::pt : Assembler::pn;
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9382
    __ cmp($op1$$Register, $op2$$Register);
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9383
    __ bp((Assembler::Condition)($cmp$$cmpcode), false, Assembler::icc, predict_taken, *L);
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9384
    __ delayed()->nop();
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9385
  %}
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9386
  ins_pipe(cmp_br_reg_reg);
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9387
%}
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9388
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9389
instruct cmpN_null_branch(cmpOp cmp, iRegN op1, immN0 null, label labl, flagsReg icc) %{
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9390
  match(If cmp (CmpN op1 null));
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9391
  effect(USE labl, KILL icc);
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9392
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9393
  size(12);
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9394
  ins_cost(BRANCH_COST);
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9395
  format %{ "CMP    $op1,0\t! compressed ptr\n\t"
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9396
            "BP$cmp   $labl" %}
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9397
  ins_encode %{
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9398
    Label* L = $labl$$label;
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9399
    Assembler::Predict predict_taken =
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9400
      cbuf.is_backward_branch(*L) ? Assembler::pt : Assembler::pn;
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9401
    __ cmp($op1$$Register, G0);
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9402
    __ bp((Assembler::Condition)($cmp$$cmpcode), false, Assembler::icc, predict_taken, *L);
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9403
    __ delayed()->nop();
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9404
  %}
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9405
  ins_pipe(cmp_br_reg_reg);
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9406
%}
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9407
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9408
// Loop back branch
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9409
instruct cmpI_reg_branchLoopEnd(cmpOp cmp, iRegI op1, iRegI op2, label labl, flagsReg icc) %{
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9410
  match(CountedLoopEnd cmp (CmpI op1 op2));
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9411
  effect(USE labl, KILL icc);
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9412
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9413
  size(12);
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9414
  ins_cost(BRANCH_COST);
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9415
  format %{ "CMP    $op1,$op2\t! int\n\t"
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9416
            "BP$cmp   $labl\t! Loop end" %}
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9417
  ins_encode %{
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9418
    Label* L = $labl$$label;
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9419
    Assembler::Predict predict_taken =
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9420
      cbuf.is_backward_branch(*L) ? Assembler::pt : Assembler::pn;
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9421
    __ cmp($op1$$Register, $op2$$Register);
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9422
    __ bp((Assembler::Condition)($cmp$$cmpcode), false, Assembler::icc, predict_taken, *L);
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9423
    __ delayed()->nop();
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9424
  %}
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9425
  ins_pipe(cmp_br_reg_reg);
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9426
%}
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9427
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9428
instruct cmpI_imm_branchLoopEnd(cmpOp cmp, iRegI op1, immI5 op2, label labl, flagsReg icc) %{
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9429
  match(CountedLoopEnd cmp (CmpI op1 op2));
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9430
  effect(USE labl, KILL icc);
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9431
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9432
  size(12);
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9433
  ins_cost(BRANCH_COST);
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9434
  format %{ "CMP    $op1,$op2\t! int\n\t"
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9435
            "BP$cmp   $labl\t! Loop end" %}
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9436
  ins_encode %{
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9437
    Label* L = $labl$$label;
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9438
    Assembler::Predict predict_taken =
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9439
      cbuf.is_backward_branch(*L) ? Assembler::pt : Assembler::pn;
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9440
    __ cmp($op1$$Register, $op2$$constant);
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9441
    __ bp((Assembler::Condition)($cmp$$cmpcode), false, Assembler::icc, predict_taken, *L);
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9442
    __ delayed()->nop();
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9443
  %}
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9444
  ins_pipe(cmp_br_reg_imm);
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9445
%}
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9446
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9447
// Short compare and branch instructions
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9448
instruct cmpI_reg_branch_short(cmpOp cmp, iRegI op1, iRegI op2, label labl, flagsReg icc) %{
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9449
  match(If cmp (CmpI op1 op2));
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9450
  predicate(UseCBCond);
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9451
  effect(USE labl, KILL icc);
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9452
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9453
  size(4);
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9454
  ins_cost(BRANCH_COST);
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9455
  format %{ "CWB$cmp  $op1,$op2,$labl\t! int" %}
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9456
  ins_encode %{
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9457
    Label* L = $labl$$label;
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9458
    assert(__ use_cbcond(*L), "back to back cbcond");
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9459
    __ cbcond((Assembler::Condition)($cmp$$cmpcode), Assembler::icc, $op1$$Register, $op2$$Register, *L);
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9460
  %}
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9461
  ins_short_branch(1);
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9462
  ins_avoid_back_to_back(1);
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9463
  ins_pipe(cbcond_reg_reg);
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9464
%}
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9465
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9466
instruct cmpI_imm_branch_short(cmpOp cmp, iRegI op1, immI5 op2, label labl, flagsReg icc) %{
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9467
  match(If cmp (CmpI op1 op2));
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9468
  predicate(UseCBCond);
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9469
  effect(USE labl, KILL icc);
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9470
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9471
  size(4);
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9472
  ins_cost(BRANCH_COST);
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9473
  format %{ "CWB$cmp  $op1,$op2,$labl\t! int" %}
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9474
  ins_encode %{
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9475
    Label* L = $labl$$label;
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9476
    assert(__ use_cbcond(*L), "back to back cbcond");
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9477
    __ cbcond((Assembler::Condition)($cmp$$cmpcode), Assembler::icc, $op1$$Register, $op2$$constant, *L);
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9478
  %}
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9479
  ins_short_branch(1);
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9480
  ins_avoid_back_to_back(1);
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9481
  ins_pipe(cbcond_reg_imm);
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9482
%}
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9483
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9484
instruct cmpU_reg_branch_short(cmpOpU cmp, iRegI op1, iRegI op2, label labl, flagsRegU icc) %{
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9485
  match(If cmp (CmpU op1 op2));
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9486
  predicate(UseCBCond);
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9487
  effect(USE labl, KILL icc);
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9488
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9489
  size(4);
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9490
  ins_cost(BRANCH_COST);
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9491
  format %{ "CWB$cmp $op1,$op2,$labl\t! unsigned" %}
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9492
  ins_encode %{
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9493
    Label* L = $labl$$label;
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9494
    assert(__ use_cbcond(*L), "back to back cbcond");
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9495
    __ cbcond((Assembler::Condition)($cmp$$cmpcode), Assembler::icc, $op1$$Register, $op2$$Register, *L);
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9496
  %}
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9497
  ins_short_branch(1);
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9498
  ins_avoid_back_to_back(1);
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9499
  ins_pipe(cbcond_reg_reg);
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9500
%}
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9501
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9502
instruct cmpU_imm_branch_short(cmpOpU cmp, iRegI op1, immI5 op2, label labl, flagsRegU icc) %{
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9503
  match(If cmp (CmpU op1 op2));
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9504
  predicate(UseCBCond);
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9505
  effect(USE labl, KILL icc);
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9506
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9507
  size(4);
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9508
  ins_cost(BRANCH_COST);
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9509
  format %{ "CWB$cmp $op1,$op2,$labl\t! unsigned" %}
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9510
  ins_encode %{
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9511
    Label* L = $labl$$label;
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9512
    assert(__ use_cbcond(*L), "back to back cbcond");
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9513
    __ cbcond((Assembler::Condition)($cmp$$cmpcode), Assembler::icc, $op1$$Register, $op2$$constant, *L);
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9514
  %}
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9515
  ins_short_branch(1);
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9516
  ins_avoid_back_to_back(1);
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9517
  ins_pipe(cbcond_reg_imm);
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9518
%}
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9519
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9520
instruct cmpL_reg_branch_short(cmpOp cmp, iRegL op1, iRegL op2, label labl, flagsRegL xcc) %{
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9521
  match(If cmp (CmpL op1 op2));
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9522
  predicate(UseCBCond);
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9523
  effect(USE labl, KILL xcc);
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9524
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9525
  size(4);
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9526
  ins_cost(BRANCH_COST);
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9527
  format %{ "CXB$cmp  $op1,$op2,$labl\t! long" %}
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9528
  ins_encode %{
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9529
    Label* L = $labl$$label;
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9530
    assert(__ use_cbcond(*L), "back to back cbcond");
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9531
    __ cbcond((Assembler::Condition)($cmp$$cmpcode), Assembler::xcc, $op1$$Register, $op2$$Register, *L);
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9532
  %}
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9533
  ins_short_branch(1);
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9534
  ins_avoid_back_to_back(1);
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9535
  ins_pipe(cbcond_reg_reg);
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9536
%}
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9537
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9538
instruct cmpL_imm_branch_short(cmpOp cmp, iRegL op1, immL5 op2, label labl, flagsRegL xcc) %{
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9539
  match(If cmp (CmpL op1 op2));
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9540
  predicate(UseCBCond);
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9541
  effect(USE labl, KILL xcc);
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9542
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9543
  size(4);
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9544
  ins_cost(BRANCH_COST);
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9545
  format %{ "CXB$cmp  $op1,$op2,$labl\t! long" %}
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9546
  ins_encode %{
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9547
    Label* L = $labl$$label;
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9548
    assert(__ use_cbcond(*L), "back to back cbcond");
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9549
    __ cbcond((Assembler::Condition)($cmp$$cmpcode), Assembler::xcc, $op1$$Register, $op2$$constant, *L);
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9550
  %}
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9551
  ins_short_branch(1);
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9552
  ins_avoid_back_to_back(1);
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9553
  ins_pipe(cbcond_reg_imm);
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9554
%}
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9555
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9556
// Compare Pointers and branch
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9557
instruct cmpP_reg_branch_short(cmpOpP cmp, iRegP op1, iRegP op2, label labl, flagsRegP pcc) %{
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9558
  match(If cmp (CmpP op1 op2));
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9559
  predicate(UseCBCond);
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9560
  effect(USE labl, KILL pcc);
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9561
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9562
  size(4);
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9563
  ins_cost(BRANCH_COST);
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9564
#ifdef _LP64
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9565
  format %{ "CXB$cmp $op1,$op2,$labl\t! ptr" %}
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9566
#else
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9567
  format %{ "CWB$cmp $op1,$op2,$labl\t! ptr" %}
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9568
#endif
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9569
  ins_encode %{
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9570
    Label* L = $labl$$label;
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9571
    assert(__ use_cbcond(*L), "back to back cbcond");
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9572
    __ cbcond((Assembler::Condition)($cmp$$cmpcode), Assembler::ptr_cc, $op1$$Register, $op2$$Register, *L);
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9573
  %}
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9574
  ins_short_branch(1);
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9575
  ins_avoid_back_to_back(1);
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9576
  ins_pipe(cbcond_reg_reg);
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9577
%}
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9578
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9579
instruct cmpP_null_branch_short(cmpOpP cmp, iRegP op1, immP0 null, label labl, flagsRegP pcc) %{
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9580
  match(If cmp (CmpP op1 null));
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9581
  predicate(UseCBCond);
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9582
  effect(USE labl, KILL pcc);
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9583
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9584
  size(4);
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9585
  ins_cost(BRANCH_COST);
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9586
#ifdef _LP64
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9587
  format %{ "CXB$cmp $op1,0,$labl\t! ptr" %}
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9588
#else
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9589
  format %{ "CWB$cmp $op1,0,$labl\t! ptr" %}
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9590
#endif
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9591
  ins_encode %{
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9592
    Label* L = $labl$$label;
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9593
    assert(__ use_cbcond(*L), "back to back cbcond");
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9594
    __ cbcond((Assembler::Condition)($cmp$$cmpcode), Assembler::ptr_cc, $op1$$Register, G0, *L);
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9595
  %}
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9596
  ins_short_branch(1);
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9597
  ins_avoid_back_to_back(1);
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9598
  ins_pipe(cbcond_reg_reg);
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9599
%}
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9600
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9601
instruct cmpN_reg_branch_short(cmpOp cmp, iRegN op1, iRegN op2, label labl, flagsReg icc) %{
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9602
  match(If cmp (CmpN op1 op2));
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9603
  predicate(UseCBCond);
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9604
  effect(USE labl, KILL icc);
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9605
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9606
  size(4);
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9607
  ins_cost(BRANCH_COST);
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9608
  format %{ "CWB$cmp  $op1,op2,$labl\t! compressed ptr" %}
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9609
  ins_encode %{
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9610
    Label* L = $labl$$label;
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9611
    assert(__ use_cbcond(*L), "back to back cbcond");
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9612
    __ cbcond((Assembler::Condition)($cmp$$cmpcode), Assembler::icc, $op1$$Register, $op2$$Register, *L);
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9613
  %}
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9614
  ins_short_branch(1);
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9615
  ins_avoid_back_to_back(1);
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9616
  ins_pipe(cbcond_reg_reg);
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9617
%}
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9618
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9619
instruct cmpN_null_branch_short(cmpOp cmp, iRegN op1, immN0 null, label labl, flagsReg icc) %{
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9620
  match(If cmp (CmpN op1 null));
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9621
  predicate(UseCBCond);
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9622
  effect(USE labl, KILL icc);
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9623
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9624
  size(4);
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9625
  ins_cost(BRANCH_COST);
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9626
  format %{ "CWB$cmp  $op1,0,$labl\t! compressed ptr" %}
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9627
  ins_encode %{
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9628
    Label* L = $labl$$label;
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9629
    assert(__ use_cbcond(*L), "back to back cbcond");
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9630
    __ cbcond((Assembler::Condition)($cmp$$cmpcode), Assembler::icc, $op1$$Register, G0, *L);
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9631
  %}
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9632
  ins_short_branch(1);
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9633
  ins_avoid_back_to_back(1);
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9634
  ins_pipe(cbcond_reg_reg);
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9635
%}
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9636
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9637
// Loop back branch
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9638
instruct cmpI_reg_branchLoopEnd_short(cmpOp cmp, iRegI op1, iRegI op2, label labl, flagsReg icc) %{
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9639
  match(CountedLoopEnd cmp (CmpI op1 op2));
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9640
  predicate(UseCBCond);
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9641
  effect(USE labl, KILL icc);
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9642
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9643
  size(4);
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9644
  ins_cost(BRANCH_COST);
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9645
  format %{ "CWB$cmp  $op1,$op2,$labl\t! Loop end" %}
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9646
  ins_encode %{
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9647
    Label* L = $labl$$label;
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9648
    assert(__ use_cbcond(*L), "back to back cbcond");
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9649
    __ cbcond((Assembler::Condition)($cmp$$cmpcode), Assembler::icc, $op1$$Register, $op2$$Register, *L);
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9650
  %}
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9651
  ins_short_branch(1);
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9652
  ins_avoid_back_to_back(1);
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9653
  ins_pipe(cbcond_reg_reg);
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9654
%}
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9655
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9656
instruct cmpI_imm_branchLoopEnd_short(cmpOp cmp, iRegI op1, immI5 op2, label labl, flagsReg icc) %{
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9657
  match(CountedLoopEnd cmp (CmpI op1 op2));
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9658
  predicate(UseCBCond);
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9659
  effect(USE labl, KILL icc);
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9660
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9661
  size(4);
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9662
  ins_cost(BRANCH_COST);
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9663
  format %{ "CWB$cmp  $op1,$op2,$labl\t! Loop end" %}
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9664
  ins_encode %{
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9665
    Label* L = $labl$$label;
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9666
    assert(__ use_cbcond(*L), "back to back cbcond");
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9667
    __ cbcond((Assembler::Condition)($cmp$$cmpcode), Assembler::icc, $op1$$Register, $op2$$constant, *L);
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9668
  %}
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9669
  ins_short_branch(1);
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9670
  ins_avoid_back_to_back(1);
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9671
  ins_pipe(cbcond_reg_imm);
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9672
%}
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9673
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9674
// Branch-on-register tests all 64 bits.  We assume that values
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9675
// in 64-bit registers always remains zero or sign extended
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9676
// unless our code munges the high bits.  Interrupts can chop
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9677
// the high order bits to zero or sign at any time.
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9678
instruct branchCon_regI(cmpOp_reg cmp, iRegI op1, immI0 zero, label labl) %{
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9679
  match(If cmp (CmpI op1 zero));
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9680
  predicate(can_branch_register(_kids[0]->_leaf, _kids[1]->_leaf));
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9681
  effect(USE labl);
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9682
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9683
  size(8);
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9684
  ins_cost(BRANCH_COST);
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9685
  format %{ "BR$cmp   $op1,$labl" %}
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9686
  ins_encode( enc_bpr( labl, cmp, op1 ) );
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9687
  ins_pipe(br_reg);
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9688
%}
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9689
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9690
instruct branchCon_regP(cmpOp_reg cmp, iRegP op1, immP0 null, label labl) %{
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9691
  match(If cmp (CmpP op1 null));
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9692
  predicate(can_branch_register(_kids[0]->_leaf, _kids[1]->_leaf));
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9693
  effect(USE labl);
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9694
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9695
  size(8);
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9696
  ins_cost(BRANCH_COST);
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9697
  format %{ "BR$cmp   $op1,$labl" %}
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9698
  ins_encode( enc_bpr( labl, cmp, op1 ) );
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9699
  ins_pipe(br_reg);
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9700
%}
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9701
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9702
instruct branchCon_regL(cmpOp_reg cmp, iRegL op1, immL0 zero, label labl) %{
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9703
  match(If cmp (CmpL op1 zero));
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9704
  predicate(can_branch_register(_kids[0]->_leaf, _kids[1]->_leaf));
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9705
  effect(USE labl);
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9706
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9707
  size(8);
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9708
  ins_cost(BRANCH_COST);
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9709
  format %{ "BR$cmp   $op1,$labl" %}
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9710
  ins_encode( enc_bpr( labl, cmp, op1 ) );
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9711
  ins_pipe(br_reg);
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9712
%}
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9713
6879f93d268d 7063629: use cbcond in C2 generated code on T4
kvn
parents: 10262
diff changeset
  9714
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9715
// ============================================================================
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9716
// Long Compare
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9717
//
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9718
// Currently we hold longs in 2 registers.  Comparing such values efficiently
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9719
// is tricky.  The flavor of compare used depends on whether we are testing
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9720
// for LT, LE, or EQ.  For a simple LT test we can check just the sign bit.
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9721
// The GE test is the negated LT test.  The LE test can be had by commuting
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9722
// the operands (yielding a GE test) and then negating; negate again for the
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9723
// GT test.  The EQ test is done by ORcc'ing the high and low halves, and the
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9724
// NE test is negated from that.
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9725
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9726
// Due to a shortcoming in the ADLC, it mixes up expressions like:
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9727
// (foo (CmpI (CmpL X Y) 0)) and (bar (CmpI (CmpL X 0L) 0)).  Note the
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9728
// difference between 'Y' and '0L'.  The tree-matches for the CmpI sections
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9729
// are collapsed internally in the ADLC's dfa-gen code.  The match for
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9730
// (CmpI (CmpL X Y) 0) is silently replaced with (CmpI (CmpL X 0L) 0) and the
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9731
// foo match ends up with the wrong leaf.  One fix is to not match both
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9732
// reg-reg and reg-zero forms of long-compare.  This is unfortunate because
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9733
// both forms beat the trinary form of long-compare and both are very useful
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9734
// on Intel which has so few registers.
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9735
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9736
instruct branchCon_long(cmpOp cmp, flagsRegL xcc, label labl) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9737
  match(If cmp xcc);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9738
  effect(USE labl);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9739
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9740
  size(8);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9741
  ins_cost(BRANCH_COST);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9742
  format %{ "BP$cmp   $xcc,$labl" %}
10252
0981ce1c3eef 7063628: Use cbcond on T4
kvn
parents: 10027
diff changeset
  9743
  ins_encode %{
0981ce1c3eef 7063628: Use cbcond on T4
kvn
parents: 10027
diff changeset
  9744
    Label* L = $labl$$label;
0981ce1c3eef 7063628: Use cbcond on T4
kvn
parents: 10027
diff changeset
  9745
    Assembler::Predict predict_taken =
0981ce1c3eef 7063628: Use cbcond on T4
kvn
parents: 10027
diff changeset
  9746
      cbuf.is_backward_branch(*L) ? Assembler::pt : Assembler::pn;
0981ce1c3eef 7063628: Use cbcond on T4
kvn
parents: 10027
diff changeset
  9747
0981ce1c3eef 7063628: Use cbcond on T4
kvn
parents: 10027
diff changeset
  9748
    __ bp( (Assembler::Condition)($cmp$$cmpcode), false, Assembler::xcc, predict_taken, *L);
0981ce1c3eef 7063628: Use cbcond on T4
kvn
parents: 10027
diff changeset
  9749
    __ delayed()->nop();
0981ce1c3eef 7063628: Use cbcond on T4
kvn
parents: 10027
diff changeset
  9750
  %}
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9751
  ins_pipe(br_cc);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9752
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9753
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9754
// Manifest a CmpL3 result in an integer register.  Very painful.
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9755
// This is the test to avoid.
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9756
instruct cmpL3_reg_reg(iRegI dst, iRegL src1, iRegL src2, flagsReg ccr ) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9757
  match(Set dst (CmpL3 src1 src2) );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9758
  effect( KILL ccr );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9759
  ins_cost(6*DEFAULT_COST);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9760
  size(24);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9761
  format %{ "CMP    $src1,$src2\t\t! long\n"
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9762
          "\tBLT,a,pn done\n"
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9763
          "\tMOV    -1,$dst\t! delay slot\n"
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9764
          "\tBGT,a,pn done\n"
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9765
          "\tMOV    1,$dst\t! delay slot\n"
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9766
          "\tCLR    $dst\n"
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9767
    "done:"     %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9768
  ins_encode( cmpl_flag(src1,src2,dst) );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9769
  ins_pipe(cmpL_reg);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9770
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9771
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9772
// Conditional move
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9773
instruct cmovLL_reg(cmpOp cmp, flagsRegL xcc, iRegL dst, iRegL src) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9774
  match(Set dst (CMoveL (Binary cmp xcc) (Binary dst src)));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9775
  ins_cost(150);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9776
  format %{ "MOV$cmp  $xcc,$src,$dst\t! long" %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9777
  ins_encode( enc_cmov_reg(cmp,dst,src, (Assembler::xcc)) );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9778
  ins_pipe(ialu_reg);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9779
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9780
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9781
instruct cmovLL_imm(cmpOp cmp, flagsRegL xcc, iRegL dst, immL0 src) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9782
  match(Set dst (CMoveL (Binary cmp xcc) (Binary dst src)));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9783
  ins_cost(140);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9784
  format %{ "MOV$cmp  $xcc,$src,$dst\t! long" %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9785
  ins_encode( enc_cmov_imm(cmp,dst,src, (Assembler::xcc)) );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9786
  ins_pipe(ialu_imm);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9787
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9788
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9789
instruct cmovIL_reg(cmpOp cmp, flagsRegL xcc, iRegI dst, iRegI src) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9790
  match(Set dst (CMoveI (Binary cmp xcc) (Binary dst src)));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9791
  ins_cost(150);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9792
  format %{ "MOV$cmp  $xcc,$src,$dst" %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9793
  ins_encode( enc_cmov_reg(cmp,dst,src, (Assembler::xcc)) );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9794
  ins_pipe(ialu_reg);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9795
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9796
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9797
instruct cmovIL_imm(cmpOp cmp, flagsRegL xcc, iRegI dst, immI11 src) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9798
  match(Set dst (CMoveI (Binary cmp xcc) (Binary dst src)));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9799
  ins_cost(140);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9800
  format %{ "MOV$cmp  $xcc,$src,$dst" %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9801
  ins_encode( enc_cmov_imm(cmp,dst,src, (Assembler::xcc)) );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9802
  ins_pipe(ialu_imm);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9803
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9804
590
2954744d7bba 6703890: Compressed Oops: add LoadNKlass node to generate narrow oops (32-bits) compare instructions
kvn
parents: 589
diff changeset
  9805
instruct cmovNL_reg(cmpOp cmp, flagsRegL xcc, iRegN dst, iRegN src) %{
2954744d7bba 6703890: Compressed Oops: add LoadNKlass node to generate narrow oops (32-bits) compare instructions
kvn
parents: 589
diff changeset
  9806
  match(Set dst (CMoveN (Binary cmp xcc) (Binary dst src)));
2954744d7bba 6703890: Compressed Oops: add LoadNKlass node to generate narrow oops (32-bits) compare instructions
kvn
parents: 589
diff changeset
  9807
  ins_cost(150);
2954744d7bba 6703890: Compressed Oops: add LoadNKlass node to generate narrow oops (32-bits) compare instructions
kvn
parents: 589
diff changeset
  9808
  format %{ "MOV$cmp  $xcc,$src,$dst" %}
2954744d7bba 6703890: Compressed Oops: add LoadNKlass node to generate narrow oops (32-bits) compare instructions
kvn
parents: 589
diff changeset
  9809
  ins_encode( enc_cmov_reg(cmp,dst,src, (Assembler::xcc)) );
2954744d7bba 6703890: Compressed Oops: add LoadNKlass node to generate narrow oops (32-bits) compare instructions
kvn
parents: 589
diff changeset
  9810
  ins_pipe(ialu_reg);
2954744d7bba 6703890: Compressed Oops: add LoadNKlass node to generate narrow oops (32-bits) compare instructions
kvn
parents: 589
diff changeset
  9811
%}
2954744d7bba 6703890: Compressed Oops: add LoadNKlass node to generate narrow oops (32-bits) compare instructions
kvn
parents: 589
diff changeset
  9812
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9813
instruct cmovPL_reg(cmpOp cmp, flagsRegL xcc, iRegP dst, iRegP src) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9814
  match(Set dst (CMoveP (Binary cmp xcc) (Binary dst src)));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9815
  ins_cost(150);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9816
  format %{ "MOV$cmp  $xcc,$src,$dst" %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9817
  ins_encode( enc_cmov_reg(cmp,dst,src, (Assembler::xcc)) );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9818
  ins_pipe(ialu_reg);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9819
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9820
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9821
instruct cmovPL_imm(cmpOp cmp, flagsRegL xcc, iRegP dst, immP0 src) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9822
  match(Set dst (CMoveP (Binary cmp xcc) (Binary dst src)));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9823
  ins_cost(140);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9824
  format %{ "MOV$cmp  $xcc,$src,$dst" %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9825
  ins_encode( enc_cmov_imm(cmp,dst,src, (Assembler::xcc)) );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9826
  ins_pipe(ialu_imm);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9827
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9828
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9829
instruct cmovFL_reg(cmpOp cmp, flagsRegL xcc, regF dst, regF src) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9830
  match(Set dst (CMoveF (Binary cmp xcc) (Binary dst src)));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9831
  ins_cost(150);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9832
  opcode(0x101);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9833
  format %{ "FMOVS$cmp $xcc,$src,$dst" %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9834
  ins_encode( enc_cmovf_reg(cmp,dst,src, (Assembler::xcc)) );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9835
  ins_pipe(int_conditional_float_move);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9836
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9837
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9838
instruct cmovDL_reg(cmpOp cmp, flagsRegL xcc, regD dst, regD src) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9839
  match(Set dst (CMoveD (Binary cmp xcc) (Binary dst src)));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9840
  ins_cost(150);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9841
  opcode(0x102);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9842
  format %{ "FMOVD$cmp $xcc,$src,$dst" %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9843
  ins_encode( enc_cmovf_reg(cmp,dst,src, (Assembler::xcc)) );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9844
  ins_pipe(int_conditional_float_move);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9845
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9846
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9847
// ============================================================================
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9848
// Safepoint Instruction
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9849
instruct safePoint_poll(iRegP poll) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9850
  match(SafePoint poll);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9851
  effect(USE poll);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9852
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9853
  size(4);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9854
#ifdef _LP64
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9855
  format %{ "LDX    [$poll],R_G0\t! Safepoint: poll for GC" %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9856
#else
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9857
  format %{ "LDUW   [$poll],R_G0\t! Safepoint: poll for GC" %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9858
#endif
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9859
  ins_encode %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9860
    __ relocate(relocInfo::poll_type);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9861
    __ ld_ptr($poll$$Register, 0, G0);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9862
  %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9863
  ins_pipe(loadPollP);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9864
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9865
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9866
// ============================================================================
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9867
// Call Instructions
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9868
// Call Java Static Instruction
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9869
instruct CallStaticJavaDirect( method meth ) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9870
  match(CallStaticJava);
5690
796ff3814b23 6934104: JSR 292 needs to support SPARC C2
twisti
parents: 5352
diff changeset
  9871
  predicate(! ((CallStaticJavaNode*)n)->is_method_handle_invoke());
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9872
  effect(USE meth);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9873
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9874
  size(8);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9875
  ins_cost(CALL_COST);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9876
  format %{ "CALL,static  ; NOP ==> " %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9877
  ins_encode( Java_Static_Call( meth ), call_epilog );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9878
  ins_pipe(simple_call);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9879
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9880
5690
796ff3814b23 6934104: JSR 292 needs to support SPARC C2
twisti
parents: 5352
diff changeset
  9881
// Call Java Static Instruction (method handle version)
796ff3814b23 6934104: JSR 292 needs to support SPARC C2
twisti
parents: 5352
diff changeset
  9882
instruct CallStaticJavaHandle(method meth, l7RegP l7_mh_SP_save) %{
796ff3814b23 6934104: JSR 292 needs to support SPARC C2
twisti
parents: 5352
diff changeset
  9883
  match(CallStaticJava);
796ff3814b23 6934104: JSR 292 needs to support SPARC C2
twisti
parents: 5352
diff changeset
  9884
  predicate(((CallStaticJavaNode*)n)->is_method_handle_invoke());
796ff3814b23 6934104: JSR 292 needs to support SPARC C2
twisti
parents: 5352
diff changeset
  9885
  effect(USE meth, KILL l7_mh_SP_save);
796ff3814b23 6934104: JSR 292 needs to support SPARC C2
twisti
parents: 5352
diff changeset
  9886
10269
8a1ab847ebea 7079769: JSR 292: incorrect size() for CallStaticJavaHandle on sparc
twisti
parents: 10267
diff changeset
  9887
  size(16);
5690
796ff3814b23 6934104: JSR 292 needs to support SPARC C2
twisti
parents: 5352
diff changeset
  9888
  ins_cost(CALL_COST);
796ff3814b23 6934104: JSR 292 needs to support SPARC C2
twisti
parents: 5352
diff changeset
  9889
  format %{ "CALL,static/MethodHandle" %}
796ff3814b23 6934104: JSR 292 needs to support SPARC C2
twisti
parents: 5352
diff changeset
  9890
  ins_encode(preserve_SP, Java_Static_Call(meth), restore_SP, call_epilog);
796ff3814b23 6934104: JSR 292 needs to support SPARC C2
twisti
parents: 5352
diff changeset
  9891
  ins_pipe(simple_call);
796ff3814b23 6934104: JSR 292 needs to support SPARC C2
twisti
parents: 5352
diff changeset
  9892
%}
796ff3814b23 6934104: JSR 292 needs to support SPARC C2
twisti
parents: 5352
diff changeset
  9893
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9894
// Call Java Dynamic Instruction
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9895
instruct CallDynamicJavaDirect( method meth ) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9896
  match(CallDynamicJava);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9897
  effect(USE meth);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9898
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9899
  ins_cost(CALL_COST);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9900
  format %{ "SET    (empty),R_G5\n\t"
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9901
            "CALL,dynamic  ; NOP ==> " %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9902
  ins_encode( Java_Dynamic_Call( meth ), call_epilog );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9903
  ins_pipe(call);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9904
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9905
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9906
// Call Runtime Instruction
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9907
instruct CallRuntimeDirect(method meth, l7RegP l7) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9908
  match(CallRuntime);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9909
  effect(USE meth, KILL l7);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9910
  ins_cost(CALL_COST);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9911
  format %{ "CALL,runtime" %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9912
  ins_encode( Java_To_Runtime( meth ),
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9913
              call_epilog, adjust_long_from_native_call );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9914
  ins_pipe(simple_call);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9915
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9916
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9917
// Call runtime without safepoint - same as CallRuntime
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9918
instruct CallLeafDirect(method meth, l7RegP l7) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9919
  match(CallLeaf);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9920
  effect(USE meth, KILL l7);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9921
  ins_cost(CALL_COST);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9922
  format %{ "CALL,runtime leaf" %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9923
  ins_encode( Java_To_Runtime( meth ),
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9924
              call_epilog,
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9925
              adjust_long_from_native_call );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9926
  ins_pipe(simple_call);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9927
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9928
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9929
// Call runtime without safepoint - same as CallLeaf
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9930
instruct CallLeafNoFPDirect(method meth, l7RegP l7) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9931
  match(CallLeafNoFP);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9932
  effect(USE meth, KILL l7);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9933
  ins_cost(CALL_COST);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9934
  format %{ "CALL,runtime leaf nofp" %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9935
  ins_encode( Java_To_Runtime( meth ),
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9936
              call_epilog,
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9937
              adjust_long_from_native_call );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9938
  ins_pipe(simple_call);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9939
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9940
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9941
// Tail Call; Jump from runtime stub to Java code.
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9942
// Also known as an 'interprocedural jump'.
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9943
// Target of jump will eventually return to caller.
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9944
// TailJump below removes the return address.
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9945
instruct TailCalljmpInd(g3RegP jump_target, inline_cache_regP method_oop) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9946
  match(TailCall jump_target method_oop );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9947
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9948
  ins_cost(CALL_COST);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9949
  format %{ "Jmp     $jump_target  ; NOP \t! $method_oop holds method oop" %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9950
  ins_encode(form_jmpl(jump_target));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9951
  ins_pipe(tail_call);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9952
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9953
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9954
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9955
// Return Instruction
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9956
instruct Ret() %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9957
  match(Return);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9958
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9959
  // The epilogue node did the ret already.
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9960
  size(0);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9961
  format %{ "! return" %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9962
  ins_encode();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9963
  ins_pipe(empty);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9964
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9965
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9966
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9967
// Tail Jump; remove the return address; jump to target.
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9968
// TailCall above leaves the return address around.
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9969
// TailJump is used in only one place, the rethrow_Java stub (fancy_jump=2).
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9970
// ex_oop (Exception Oop) is needed in %o0 at the jump. As there would be a
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9971
// "restore" before this instruction (in Epilogue), we need to materialize it
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9972
// in %i0.
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9973
instruct tailjmpInd(g1RegP jump_target, i0RegP ex_oop) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9974
  match( TailJump jump_target ex_oop );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9975
  ins_cost(CALL_COST);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9976
  format %{ "! discard R_O7\n\t"
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9977
            "Jmp     $jump_target  ; ADD O7,8,O1 \t! $ex_oop holds exc. oop" %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9978
  ins_encode(form_jmpl_set_exception_pc(jump_target));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9979
  // opcode(Assembler::jmpl_op3, Assembler::arith_op);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9980
  // The hack duplicates the exception oop into G3, so that CreateEx can use it there.
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9981
  // ins_encode( form3_rs1_simm13_rd( jump_target, 0x00, R_G0 ), move_return_pc_to_o1() );
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9982
  ins_pipe(tail_call);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9983
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9984
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9985
// Create exception oop: created by stack-crawling runtime code.
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9986
// Created exception is now available to this handler, and is setup
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9987
// just prior to jumping to this handler.  No code emitted.
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9988
instruct CreateException( o0RegP ex_oop )
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9989
%{
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9990
  match(Set ex_oop (CreateEx));
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9991
  ins_cost(0);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9992
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9993
  size(0);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9994
  // use the following format syntax
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9995
  format %{ "! exception oop is in R_O0; no code emitted" %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9996
  ins_encode();
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9997
  ins_pipe(empty);
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9998
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
  9999
489c9b5090e2 Initial load
duke
parents:
diff changeset
 10000
489c9b5090e2 Initial load
duke
parents:
diff changeset
 10001
// Rethrow exception:
489c9b5090e2 Initial load
duke
parents:
diff changeset
 10002
// The exception oop will come in the first argument position.
489c9b5090e2 Initial load
duke
parents:
diff changeset
 10003
// Then JUMP (not call) to the rethrow stub code.
489c9b5090e2 Initial load
duke
parents:
diff changeset
 10004
instruct RethrowException()
489c9b5090e2 Initial load
duke
parents:
diff changeset
 10005
%{
489c9b5090e2 Initial load
duke
parents:
diff changeset
 10006
  match(Rethrow);
489c9b5090e2 Initial load
duke
parents:
diff changeset
 10007
  ins_cost(CALL_COST);
489c9b5090e2 Initial load
duke
parents:
diff changeset
 10008
489c9b5090e2 Initial load
duke
parents:
diff changeset
 10009
  // use the following format syntax
489c9b5090e2 Initial load
duke
parents:
diff changeset
 10010
  format %{ "Jmp    rethrow_stub" %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
 10011
  ins_encode(enc_rethrow);
489c9b5090e2 Initial load
duke
parents:
diff changeset
 10012
  ins_pipe(tail_call);
489c9b5090e2 Initial load
duke
parents:
diff changeset
 10013
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
 10014
489c9b5090e2 Initial load
duke
parents:
diff changeset
 10015
489c9b5090e2 Initial load
duke
parents:
diff changeset
 10016
// Die now
489c9b5090e2 Initial load
duke
parents:
diff changeset
 10017
instruct ShouldNotReachHere( )
489c9b5090e2 Initial load
duke
parents:
diff changeset
 10018
%{
489c9b5090e2 Initial load
duke
parents:
diff changeset
 10019
  match(Halt);
489c9b5090e2 Initial load
duke
parents:
diff changeset
 10020
  ins_cost(CALL_COST);
489c9b5090e2 Initial load
duke
parents:
diff changeset
 10021
489c9b5090e2 Initial load
duke
parents:
diff changeset
 10022
  size(4);
489c9b5090e2 Initial load
duke
parents:
diff changeset
 10023
  // Use the following format syntax
489c9b5090e2 Initial load
duke
parents:
diff changeset
 10024
  format %{ "ILLTRAP   ; ShouldNotReachHere" %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
 10025
  ins_encode( form2_illtrap() );
489c9b5090e2 Initial load
duke
parents:
diff changeset
 10026
  ins_pipe(tail_call);
489c9b5090e2 Initial load
duke
parents:
diff changeset
 10027
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
 10028
489c9b5090e2 Initial load
duke
parents:
diff changeset
 10029
// ============================================================================
489c9b5090e2 Initial load
duke
parents:
diff changeset
 10030
// The 2nd slow-half of a subtype check.  Scan the subklass's 2ndary superklass
489c9b5090e2 Initial load
duke
parents:
diff changeset
 10031
// array for an instance of the superklass.  Set a hidden internal cache on a
489c9b5090e2 Initial load
duke
parents:
diff changeset
 10032
// hit (cache is checked with exposed code in gen_subtype_check()).  Return
489c9b5090e2 Initial load
duke
parents:
diff changeset
 10033
// not zero for a miss or zero for a hit.  The encoding ALSO sets flags.
489c9b5090e2 Initial load
duke
parents:
diff changeset
 10034
instruct partialSubtypeCheck( o0RegP index, o1RegP sub, o2RegP super, flagsRegP pcc, o7RegP o7 ) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
 10035
  match(Set index (PartialSubtypeCheck sub super));
489c9b5090e2 Initial load
duke
parents:
diff changeset
 10036
  effect( KILL pcc, KILL o7 );
489c9b5090e2 Initial load
duke
parents:
diff changeset
 10037
  ins_cost(DEFAULT_COST*10);
489c9b5090e2 Initial load
duke
parents:
diff changeset
 10038
  format %{ "CALL   PartialSubtypeCheck\n\tNOP" %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
 10039
  ins_encode( enc_PartialSubtypeCheck() );
489c9b5090e2 Initial load
duke
parents:
diff changeset
 10040
  ins_pipe(partial_subtype_check_pipe);
489c9b5090e2 Initial load
duke
parents:
diff changeset
 10041
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
 10042
489c9b5090e2 Initial load
duke
parents:
diff changeset
 10043
instruct partialSubtypeCheck_vs_zero( flagsRegP pcc, o1RegP sub, o2RegP super, immP0 zero, o0RegP idx, o7RegP o7 ) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
 10044
  match(Set pcc (CmpP (PartialSubtypeCheck sub super) zero));
489c9b5090e2 Initial load
duke
parents:
diff changeset
 10045
  effect( KILL idx, KILL o7 );
489c9b5090e2 Initial load
duke
parents:
diff changeset
 10046
  ins_cost(DEFAULT_COST*10);
489c9b5090e2 Initial load
duke
parents:
diff changeset
 10047
  format %{ "CALL   PartialSubtypeCheck\n\tNOP\t# (sets condition codes)" %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
 10048
  ins_encode( enc_PartialSubtypeCheck() );
489c9b5090e2 Initial load
duke
parents:
diff changeset
 10049
  ins_pipe(partial_subtype_check_pipe);
489c9b5090e2 Initial load
duke
parents:
diff changeset
 10050
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
 10051
360
21d113ecbf6a 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 254
diff changeset
 10052
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
 10053
// ============================================================================
489c9b5090e2 Initial load
duke
parents:
diff changeset
 10054
// inlined locking and unlocking
489c9b5090e2 Initial load
duke
parents:
diff changeset
 10055
11445
3c768dca60f5 7125896: Eliminate nested locks
kvn
parents: 11444
diff changeset
 10056
instruct cmpFastLock(flagsRegP pcc, iRegP object, o1RegP box, iRegP scratch2, o7RegP scratch ) %{
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
 10057
  match(Set pcc (FastLock object box));
489c9b5090e2 Initial load
duke
parents:
diff changeset
 10058
11445
3c768dca60f5 7125896: Eliminate nested locks
kvn
parents: 11444
diff changeset
 10059
  effect(TEMP scratch2, USE_KILL box, KILL scratch);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
 10060
  ins_cost(100);
489c9b5090e2 Initial load
duke
parents:
diff changeset
 10061
11445
3c768dca60f5 7125896: Eliminate nested locks
kvn
parents: 11444
diff changeset
 10062
  format %{ "FASTLOCK  $object,$box\t! kills $box,$scratch,$scratch2" %}
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
 10063
  ins_encode( Fast_Lock(object, box, scratch, scratch2) );
489c9b5090e2 Initial load
duke
parents:
diff changeset
 10064
  ins_pipe(long_memory_op);
489c9b5090e2 Initial load
duke
parents:
diff changeset
 10065
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
 10066
489c9b5090e2 Initial load
duke
parents:
diff changeset
 10067
11445
3c768dca60f5 7125896: Eliminate nested locks
kvn
parents: 11444
diff changeset
 10068
instruct cmpFastUnlock(flagsRegP pcc, iRegP object, o1RegP box, iRegP scratch2, o7RegP scratch ) %{
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
 10069
  match(Set pcc (FastUnlock object box));
11445
3c768dca60f5 7125896: Eliminate nested locks
kvn
parents: 11444
diff changeset
 10070
  effect(TEMP scratch2, USE_KILL box, KILL scratch);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
 10071
  ins_cost(100);
489c9b5090e2 Initial load
duke
parents:
diff changeset
 10072
11445
3c768dca60f5 7125896: Eliminate nested locks
kvn
parents: 11444
diff changeset
 10073
  format %{ "FASTUNLOCK  $object,$box\t! kills $box,$scratch,$scratch2" %}
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
 10074
  ins_encode( Fast_Unlock(object, box, scratch, scratch2) );
489c9b5090e2 Initial load
duke
parents:
diff changeset
 10075
  ins_pipe(long_memory_op);
489c9b5090e2 Initial load
duke
parents:
diff changeset
 10076
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
 10077
10501
5bce84af0883 7059037: Use BIS for zeroing on T4
kvn
parents: 10269
diff changeset
 10078
// The encodings are generic.
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
 10079
instruct clear_array(iRegX cnt, iRegP base, iRegX temp, Universe dummy, flagsReg ccr) %{
10501
5bce84af0883 7059037: Use BIS for zeroing on T4
kvn
parents: 10269
diff changeset
 10080
  predicate(!use_block_zeroing(n->in(2)) );
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
 10081
  match(Set dummy (ClearArray cnt base));
489c9b5090e2 Initial load
duke
parents:
diff changeset
 10082
  effect(TEMP temp, KILL ccr);
489c9b5090e2 Initial load
duke
parents:
diff changeset
 10083
  ins_cost(300);
489c9b5090e2 Initial load
duke
parents:
diff changeset
 10084
  format %{ "MOV    $cnt,$temp\n"
489c9b5090e2 Initial load
duke
parents:
diff changeset
 10085
    "loop:   SUBcc  $temp,8,$temp\t! Count down a dword of bytes\n"
489c9b5090e2 Initial load
duke
parents:
diff changeset
 10086
    "        BRge   loop\t\t! Clearing loop\n"
489c9b5090e2 Initial load
duke
parents:
diff changeset
 10087
    "        STX    G0,[$base+$temp]\t! delay slot" %}
10501
5bce84af0883 7059037: Use BIS for zeroing on T4
kvn
parents: 10269
diff changeset
 10088
5bce84af0883 7059037: Use BIS for zeroing on T4
kvn
parents: 10269
diff changeset
 10089
  ins_encode %{
5bce84af0883 7059037: Use BIS for zeroing on T4
kvn
parents: 10269
diff changeset
 10090
    // Compiler ensures base is doubleword aligned and cnt is count of doublewords
5bce84af0883 7059037: Use BIS for zeroing on T4
kvn
parents: 10269
diff changeset
 10091
    Register nof_bytes_arg    = $cnt$$Register;
5bce84af0883 7059037: Use BIS for zeroing on T4
kvn
parents: 10269
diff changeset
 10092
    Register nof_bytes_tmp    = $temp$$Register;
5bce84af0883 7059037: Use BIS for zeroing on T4
kvn
parents: 10269
diff changeset
 10093
    Register base_pointer_arg = $base$$Register;
5bce84af0883 7059037: Use BIS for zeroing on T4
kvn
parents: 10269
diff changeset
 10094
5bce84af0883 7059037: Use BIS for zeroing on T4
kvn
parents: 10269
diff changeset
 10095
    Label loop;
5bce84af0883 7059037: Use BIS for zeroing on T4
kvn
parents: 10269
diff changeset
 10096
    __ mov(nof_bytes_arg, nof_bytes_tmp);
5bce84af0883 7059037: Use BIS for zeroing on T4
kvn
parents: 10269
diff changeset
 10097
5bce84af0883 7059037: Use BIS for zeroing on T4
kvn
parents: 10269
diff changeset
 10098
    // Loop and clear, walking backwards through the array.
5bce84af0883 7059037: Use BIS for zeroing on T4
kvn
parents: 10269
diff changeset
 10099
    // nof_bytes_tmp (if >0) is always the number of bytes to zero
5bce84af0883 7059037: Use BIS for zeroing on T4
kvn
parents: 10269
diff changeset
 10100
    __ bind(loop);
5bce84af0883 7059037: Use BIS for zeroing on T4
kvn
parents: 10269
diff changeset
 10101
    __ deccc(nof_bytes_tmp, 8);
5bce84af0883 7059037: Use BIS for zeroing on T4
kvn
parents: 10269
diff changeset
 10102
    __ br(Assembler::greaterEqual, true, Assembler::pt, loop);
5bce84af0883 7059037: Use BIS for zeroing on T4
kvn
parents: 10269
diff changeset
 10103
    __ delayed()-> stx(G0, base_pointer_arg, nof_bytes_tmp);
5bce84af0883 7059037: Use BIS for zeroing on T4
kvn
parents: 10269
diff changeset
 10104
    // %%%% this mini-loop must not cross a cache boundary!
5bce84af0883 7059037: Use BIS for zeroing on T4
kvn
parents: 10269
diff changeset
 10105
  %}
5bce84af0883 7059037: Use BIS for zeroing on T4
kvn
parents: 10269
diff changeset
 10106
  ins_pipe(long_memory_op);
5bce84af0883 7059037: Use BIS for zeroing on T4
kvn
parents: 10269
diff changeset
 10107
%}
5bce84af0883 7059037: Use BIS for zeroing on T4
kvn
parents: 10269
diff changeset
 10108
5bce84af0883 7059037: Use BIS for zeroing on T4
kvn
parents: 10269
diff changeset
 10109
instruct clear_array_bis(g1RegX cnt, o0RegP base, Universe dummy, flagsReg ccr) %{
5bce84af0883 7059037: Use BIS for zeroing on T4
kvn
parents: 10269
diff changeset
 10110
  predicate(use_block_zeroing(n->in(2)));
5bce84af0883 7059037: Use BIS for zeroing on T4
kvn
parents: 10269
diff changeset
 10111
  match(Set dummy (ClearArray cnt base));
5bce84af0883 7059037: Use BIS for zeroing on T4
kvn
parents: 10269
diff changeset
 10112
  effect(USE_KILL cnt, USE_KILL base, KILL ccr);
5bce84af0883 7059037: Use BIS for zeroing on T4
kvn
parents: 10269
diff changeset
 10113
  ins_cost(300);
5bce84af0883 7059037: Use BIS for zeroing on T4
kvn
parents: 10269
diff changeset
 10114
  format %{ "CLEAR  [$base, $cnt]\t! ClearArray" %}
5bce84af0883 7059037: Use BIS for zeroing on T4
kvn
parents: 10269
diff changeset
 10115
5bce84af0883 7059037: Use BIS for zeroing on T4
kvn
parents: 10269
diff changeset
 10116
  ins_encode %{
5bce84af0883 7059037: Use BIS for zeroing on T4
kvn
parents: 10269
diff changeset
 10117
5bce84af0883 7059037: Use BIS for zeroing on T4
kvn
parents: 10269
diff changeset
 10118
    assert(MinObjAlignmentInBytes >= BytesPerLong, "need alternate implementation");
5bce84af0883 7059037: Use BIS for zeroing on T4
kvn
parents: 10269
diff changeset
 10119
    Register to    = $base$$Register;
5bce84af0883 7059037: Use BIS for zeroing on T4
kvn
parents: 10269
diff changeset
 10120
    Register count = $cnt$$Register;
5bce84af0883 7059037: Use BIS for zeroing on T4
kvn
parents: 10269
diff changeset
 10121
5bce84af0883 7059037: Use BIS for zeroing on T4
kvn
parents: 10269
diff changeset
 10122
    Label Ldone;
5bce84af0883 7059037: Use BIS for zeroing on T4
kvn
parents: 10269
diff changeset
 10123
    __ nop(); // Separate short branches
5bce84af0883 7059037: Use BIS for zeroing on T4
kvn
parents: 10269
diff changeset
 10124
    // Use BIS for zeroing (temp is not used).
5bce84af0883 7059037: Use BIS for zeroing on T4
kvn
parents: 10269
diff changeset
 10125
    __ bis_zeroing(to, count, G0, Ldone);
5bce84af0883 7059037: Use BIS for zeroing on T4
kvn
parents: 10269
diff changeset
 10126
    __ bind(Ldone);
5bce84af0883 7059037: Use BIS for zeroing on T4
kvn
parents: 10269
diff changeset
 10127
5bce84af0883 7059037: Use BIS for zeroing on T4
kvn
parents: 10269
diff changeset
 10128
  %}
5bce84af0883 7059037: Use BIS for zeroing on T4
kvn
parents: 10269
diff changeset
 10129
  ins_pipe(long_memory_op);
5bce84af0883 7059037: Use BIS for zeroing on T4
kvn
parents: 10269
diff changeset
 10130
%}
5bce84af0883 7059037: Use BIS for zeroing on T4
kvn
parents: 10269
diff changeset
 10131
5bce84af0883 7059037: Use BIS for zeroing on T4
kvn
parents: 10269
diff changeset
 10132
instruct clear_array_bis_2(g1RegX cnt, o0RegP base, iRegX tmp, Universe dummy, flagsReg ccr) %{
5bce84af0883 7059037: Use BIS for zeroing on T4
kvn
parents: 10269
diff changeset
 10133
  predicate(use_block_zeroing(n->in(2)) && !Assembler::is_simm13((int)BlockZeroingLowLimit));
5bce84af0883 7059037: Use BIS for zeroing on T4
kvn
parents: 10269
diff changeset
 10134
  match(Set dummy (ClearArray cnt base));
5bce84af0883 7059037: Use BIS for zeroing on T4
kvn
parents: 10269
diff changeset
 10135
  effect(TEMP tmp, USE_KILL cnt, USE_KILL base, KILL ccr);
5bce84af0883 7059037: Use BIS for zeroing on T4
kvn
parents: 10269
diff changeset
 10136
  ins_cost(300);
5bce84af0883 7059037: Use BIS for zeroing on T4
kvn
parents: 10269
diff changeset
 10137
  format %{ "CLEAR  [$base, $cnt]\t! ClearArray" %}
5bce84af0883 7059037: Use BIS for zeroing on T4
kvn
parents: 10269
diff changeset
 10138
5bce84af0883 7059037: Use BIS for zeroing on T4
kvn
parents: 10269
diff changeset
 10139
  ins_encode %{
5bce84af0883 7059037: Use BIS for zeroing on T4
kvn
parents: 10269
diff changeset
 10140
5bce84af0883 7059037: Use BIS for zeroing on T4
kvn
parents: 10269
diff changeset
 10141
    assert(MinObjAlignmentInBytes >= BytesPerLong, "need alternate implementation");
5bce84af0883 7059037: Use BIS for zeroing on T4
kvn
parents: 10269
diff changeset
 10142
    Register to    = $base$$Register;
5bce84af0883 7059037: Use BIS for zeroing on T4
kvn
parents: 10269
diff changeset
 10143
    Register count = $cnt$$Register;
5bce84af0883 7059037: Use BIS for zeroing on T4
kvn
parents: 10269
diff changeset
 10144
    Register temp  = $tmp$$Register;
5bce84af0883 7059037: Use BIS for zeroing on T4
kvn
parents: 10269
diff changeset
 10145
5bce84af0883 7059037: Use BIS for zeroing on T4
kvn
parents: 10269
diff changeset
 10146
    Label Ldone;
5bce84af0883 7059037: Use BIS for zeroing on T4
kvn
parents: 10269
diff changeset
 10147
    __ nop(); // Separate short branches
5bce84af0883 7059037: Use BIS for zeroing on T4
kvn
parents: 10269
diff changeset
 10148
    // Use BIS for zeroing
5bce84af0883 7059037: Use BIS for zeroing on T4
kvn
parents: 10269
diff changeset
 10149
    __ bis_zeroing(to, count, temp, Ldone);
5bce84af0883 7059037: Use BIS for zeroing on T4
kvn
parents: 10269
diff changeset
 10150
    __ bind(Ldone);
5bce84af0883 7059037: Use BIS for zeroing on T4
kvn
parents: 10269
diff changeset
 10151
5bce84af0883 7059037: Use BIS for zeroing on T4
kvn
parents: 10269
diff changeset
 10152
  %}
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
 10153
  ins_pipe(long_memory_op);
489c9b5090e2 Initial load
duke
parents:
diff changeset
 10154
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
 10155
3905
7d725029ac85 6827605: new String intrinsics may prevent EA scalar replacement
kvn
parents: 3798
diff changeset
 10156
instruct string_compare(o0RegP str1, o1RegP str2, g3RegI cnt1, g4RegI cnt2, notemp_iRegI result,
7d725029ac85 6827605: new String intrinsics may prevent EA scalar replacement
kvn
parents: 3798
diff changeset
 10157
                        o7RegI tmp, flagsReg ccr) %{
7d725029ac85 6827605: new String intrinsics may prevent EA scalar replacement
kvn
parents: 3798
diff changeset
 10158
  match(Set result (StrComp (Binary str1 cnt1) (Binary str2 cnt2)));
7d725029ac85 6827605: new String intrinsics may prevent EA scalar replacement
kvn
parents: 3798
diff changeset
 10159
  effect(USE_KILL str1, USE_KILL str2, USE_KILL cnt1, USE_KILL cnt2, KILL ccr, KILL tmp);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
 10160
  ins_cost(300);
3905
7d725029ac85 6827605: new String intrinsics may prevent EA scalar replacement
kvn
parents: 3798
diff changeset
 10161
  format %{ "String Compare $str1,$cnt1,$str2,$cnt2 -> $result   // KILL $tmp" %}
7d725029ac85 6827605: new String intrinsics may prevent EA scalar replacement
kvn
parents: 3798
diff changeset
 10162
  ins_encode( enc_String_Compare(str1, str2, cnt1, cnt2, result) );
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
 10163
  ins_pipe(long_memory_op);
489c9b5090e2 Initial load
duke
parents:
diff changeset
 10164
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
 10165
3905
7d725029ac85 6827605: new String intrinsics may prevent EA scalar replacement
kvn
parents: 3798
diff changeset
 10166
instruct string_equals(o0RegP str1, o1RegP str2, g3RegI cnt, notemp_iRegI result,
7d725029ac85 6827605: new String intrinsics may prevent EA scalar replacement
kvn
parents: 3798
diff changeset
 10167
                       o7RegI tmp, flagsReg ccr) %{
7d725029ac85 6827605: new String intrinsics may prevent EA scalar replacement
kvn
parents: 3798
diff changeset
 10168
  match(Set result (StrEquals (Binary str1 str2) cnt));
7d725029ac85 6827605: new String intrinsics may prevent EA scalar replacement
kvn
parents: 3798
diff changeset
 10169
  effect(USE_KILL str1, USE_KILL str2, USE_KILL cnt, KILL tmp, KILL ccr);
2348
4e71ed4c2709 6761600: Use sse 4.2 in intrinsics
cfang
parents: 2259
diff changeset
 10170
  ins_cost(300);
3905
7d725029ac85 6827605: new String intrinsics may prevent EA scalar replacement
kvn
parents: 3798
diff changeset
 10171
  format %{ "String Equals $str1,$str2,$cnt -> $result   // KILL $tmp" %}
7d725029ac85 6827605: new String intrinsics may prevent EA scalar replacement
kvn
parents: 3798
diff changeset
 10172
  ins_encode( enc_String_Equals(str1, str2, cnt, result) );
2348
4e71ed4c2709 6761600: Use sse 4.2 in intrinsics
cfang
parents: 2259
diff changeset
 10173
  ins_pipe(long_memory_op);
4e71ed4c2709 6761600: Use sse 4.2 in intrinsics
cfang
parents: 2259
diff changeset
 10174
%}
4e71ed4c2709 6761600: Use sse 4.2 in intrinsics
cfang
parents: 2259
diff changeset
 10175
3905
7d725029ac85 6827605: new String intrinsics may prevent EA scalar replacement
kvn
parents: 3798
diff changeset
 10176
instruct array_equals(o0RegP ary1, o1RegP ary2, g3RegI tmp1, notemp_iRegI result,
7d725029ac85 6827605: new String intrinsics may prevent EA scalar replacement
kvn
parents: 3798
diff changeset
 10177
                      o7RegI tmp2, flagsReg ccr) %{
2348
4e71ed4c2709 6761600: Use sse 4.2 in intrinsics
cfang
parents: 2259
diff changeset
 10178
  match(Set result (AryEq ary1 ary2));
4e71ed4c2709 6761600: Use sse 4.2 in intrinsics
cfang
parents: 2259
diff changeset
 10179
  effect(USE_KILL ary1, USE_KILL ary2, KILL tmp1, KILL tmp2, KILL ccr);
4e71ed4c2709 6761600: Use sse 4.2 in intrinsics
cfang
parents: 2259
diff changeset
 10180
  ins_cost(300);
3905
7d725029ac85 6827605: new String intrinsics may prevent EA scalar replacement
kvn
parents: 3798
diff changeset
 10181
  format %{ "Array Equals $ary1,$ary2 -> $result   // KILL $tmp1,$tmp2" %}
7d725029ac85 6827605: new String intrinsics may prevent EA scalar replacement
kvn
parents: 3798
diff changeset
 10182
  ins_encode( enc_Array_Equals(ary1, ary2, tmp1, result));
2348
4e71ed4c2709 6761600: Use sse 4.2 in intrinsics
cfang
parents: 2259
diff changeset
 10183
  ins_pipe(long_memory_op);
4e71ed4c2709 6761600: Use sse 4.2 in intrinsics
cfang
parents: 2259
diff changeset
 10184
%}
2255
54abdf3e1055 6378821: bitCount() should use POPC on SPARC processors and AMD+10h
twisti
parents: 2254
diff changeset
 10185
2862
fad636edf18f 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 2576
diff changeset
 10186
fad636edf18f 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 2576
diff changeset
 10187
//---------- Zeros Count Instructions ------------------------------------------
fad636edf18f 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 2576
diff changeset
 10188
14833
3c5e36997f11 8005033: clear high word for integer pop count on SPARC
twisti
parents: 13970
diff changeset
 10189
instruct countLeadingZerosI(iRegIsafe dst, iRegI src, iRegI tmp, flagsReg cr) %{
2862
fad636edf18f 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 2576
diff changeset
 10190
  predicate(UsePopCountInstruction);  // See Matcher::match_rule_supported
fad636edf18f 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 2576
diff changeset
 10191
  match(Set dst (CountLeadingZerosI src));
fad636edf18f 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 2576
diff changeset
 10192
  effect(TEMP dst, TEMP tmp, KILL cr);
fad636edf18f 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 2576
diff changeset
 10193
fad636edf18f 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 2576
diff changeset
 10194
  // x |= (x >> 1);
fad636edf18f 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 2576
diff changeset
 10195
  // x |= (x >> 2);
fad636edf18f 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 2576
diff changeset
 10196
  // x |= (x >> 4);
fad636edf18f 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 2576
diff changeset
 10197
  // x |= (x >> 8);
fad636edf18f 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 2576
diff changeset
 10198
  // x |= (x >> 16);
fad636edf18f 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 2576
diff changeset
 10199
  // return (WORDBITS - popc(x));
4096
5d08743da209 6893554: SPECjvm2008 mpegaudio fails with SecurityException
twisti
parents: 4019
diff changeset
 10200
  format %{ "SRL     $src,1,$tmp\t! count leading zeros (int)\n\t"
5d08743da209 6893554: SPECjvm2008 mpegaudio fails with SecurityException
twisti
parents: 4019
diff changeset
 10201
            "SRL     $src,0,$dst\t! 32-bit zero extend\n\t"
5d08743da209 6893554: SPECjvm2008 mpegaudio fails with SecurityException
twisti
parents: 4019
diff changeset
 10202
            "OR      $dst,$tmp,$dst\n\t"
2862
fad636edf18f 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 2576
diff changeset
 10203
            "SRL     $dst,2,$tmp\n\t"
fad636edf18f 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 2576
diff changeset
 10204
            "OR      $dst,$tmp,$dst\n\t"
fad636edf18f 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 2576
diff changeset
 10205
            "SRL     $dst,4,$tmp\n\t"
fad636edf18f 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 2576
diff changeset
 10206
            "OR      $dst,$tmp,$dst\n\t"
fad636edf18f 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 2576
diff changeset
 10207
            "SRL     $dst,8,$tmp\n\t"
fad636edf18f 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 2576
diff changeset
 10208
            "OR      $dst,$tmp,$dst\n\t"
fad636edf18f 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 2576
diff changeset
 10209
            "SRL     $dst,16,$tmp\n\t"
fad636edf18f 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 2576
diff changeset
 10210
            "OR      $dst,$tmp,$dst\n\t"
fad636edf18f 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 2576
diff changeset
 10211
            "POPC    $dst,$dst\n\t"
fad636edf18f 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 2576
diff changeset
 10212
            "MOV     32,$tmp\n\t"
fad636edf18f 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 2576
diff changeset
 10213
            "SUB     $tmp,$dst,$dst" %}
fad636edf18f 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 2576
diff changeset
 10214
  ins_encode %{
fad636edf18f 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 2576
diff changeset
 10215
    Register Rdst = $dst$$Register;
fad636edf18f 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 2576
diff changeset
 10216
    Register Rsrc = $src$$Register;
fad636edf18f 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 2576
diff changeset
 10217
    Register Rtmp = $tmp$$Register;
7116
e24b7743e3d4 6996240: The BitSet.length method sometimes returns an index+1 value less than that of the highest bit set.
twisti
parents: 7115
diff changeset
 10218
    __ srl(Rsrc, 1,    Rtmp);
e24b7743e3d4 6996240: The BitSet.length method sometimes returns an index+1 value less than that of the highest bit set.
twisti
parents: 7115
diff changeset
 10219
    __ srl(Rsrc, 0,    Rdst);
4096
5d08743da209 6893554: SPECjvm2008 mpegaudio fails with SecurityException
twisti
parents: 4019
diff changeset
 10220
    __ or3(Rdst, Rtmp, Rdst);
7116
e24b7743e3d4 6996240: The BitSet.length method sometimes returns an index+1 value less than that of the highest bit set.
twisti
parents: 7115
diff changeset
 10221
    __ srl(Rdst, 2,    Rtmp);
2862
fad636edf18f 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 2576
diff changeset
 10222
    __ or3(Rdst, Rtmp, Rdst);
7116
e24b7743e3d4 6996240: The BitSet.length method sometimes returns an index+1 value less than that of the highest bit set.
twisti
parents: 7115
diff changeset
 10223
    __ srl(Rdst, 4,    Rtmp);
2862
fad636edf18f 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 2576
diff changeset
 10224
    __ or3(Rdst, Rtmp, Rdst);
7116
e24b7743e3d4 6996240: The BitSet.length method sometimes returns an index+1 value less than that of the highest bit set.
twisti
parents: 7115
diff changeset
 10225
    __ srl(Rdst, 8,    Rtmp);
2862
fad636edf18f 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 2576
diff changeset
 10226
    __ or3(Rdst, Rtmp, Rdst);
7116
e24b7743e3d4 6996240: The BitSet.length method sometimes returns an index+1 value less than that of the highest bit set.
twisti
parents: 7115
diff changeset
 10227
    __ srl(Rdst, 16,   Rtmp);
2862
fad636edf18f 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 2576
diff changeset
 10228
    __ or3(Rdst, Rtmp, Rdst);
fad636edf18f 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 2576
diff changeset
 10229
    __ popc(Rdst, Rdst);
fad636edf18f 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 2576
diff changeset
 10230
    __ mov(BitsPerInt, Rtmp);
fad636edf18f 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 2576
diff changeset
 10231
    __ sub(Rtmp, Rdst, Rdst);
fad636edf18f 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 2576
diff changeset
 10232
  %}
fad636edf18f 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 2576
diff changeset
 10233
  ins_pipe(ialu_reg);
fad636edf18f 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 2576
diff changeset
 10234
%}
fad636edf18f 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 2576
diff changeset
 10235
7116
e24b7743e3d4 6996240: The BitSet.length method sometimes returns an index+1 value less than that of the highest bit set.
twisti
parents: 7115
diff changeset
 10236
instruct countLeadingZerosL(iRegIsafe dst, iRegL src, iRegL tmp, flagsReg cr) %{
2862
fad636edf18f 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 2576
diff changeset
 10237
  predicate(UsePopCountInstruction);  // See Matcher::match_rule_supported
fad636edf18f 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 2576
diff changeset
 10238
  match(Set dst (CountLeadingZerosL src));
fad636edf18f 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 2576
diff changeset
 10239
  effect(TEMP dst, TEMP tmp, KILL cr);
fad636edf18f 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 2576
diff changeset
 10240
fad636edf18f 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 2576
diff changeset
 10241
  // x |= (x >> 1);
fad636edf18f 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 2576
diff changeset
 10242
  // x |= (x >> 2);
fad636edf18f 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 2576
diff changeset
 10243
  // x |= (x >> 4);
fad636edf18f 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 2576
diff changeset
 10244
  // x |= (x >> 8);
fad636edf18f 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 2576
diff changeset
 10245
  // x |= (x >> 16);
fad636edf18f 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 2576
diff changeset
 10246
  // x |= (x >> 32);
fad636edf18f 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 2576
diff changeset
 10247
  // return (WORDBITS - popc(x));
4096
5d08743da209 6893554: SPECjvm2008 mpegaudio fails with SecurityException
twisti
parents: 4019
diff changeset
 10248
  format %{ "SRLX    $src,1,$tmp\t! count leading zeros (long)\n\t"
2862
fad636edf18f 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 2576
diff changeset
 10249
            "OR      $src,$tmp,$dst\n\t"
fad636edf18f 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 2576
diff changeset
 10250
            "SRLX    $dst,2,$tmp\n\t"
fad636edf18f 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 2576
diff changeset
 10251
            "OR      $dst,$tmp,$dst\n\t"
fad636edf18f 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 2576
diff changeset
 10252
            "SRLX    $dst,4,$tmp\n\t"
fad636edf18f 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 2576
diff changeset
 10253
            "OR      $dst,$tmp,$dst\n\t"
fad636edf18f 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 2576
diff changeset
 10254
            "SRLX    $dst,8,$tmp\n\t"
fad636edf18f 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 2576
diff changeset
 10255
            "OR      $dst,$tmp,$dst\n\t"
fad636edf18f 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 2576
diff changeset
 10256
            "SRLX    $dst,16,$tmp\n\t"
fad636edf18f 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 2576
diff changeset
 10257
            "OR      $dst,$tmp,$dst\n\t"
fad636edf18f 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 2576
diff changeset
 10258
            "SRLX    $dst,32,$tmp\n\t"
fad636edf18f 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 2576
diff changeset
 10259
            "OR      $dst,$tmp,$dst\n\t"
fad636edf18f 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 2576
diff changeset
 10260
            "POPC    $dst,$dst\n\t"
fad636edf18f 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 2576
diff changeset
 10261
            "MOV     64,$tmp\n\t"
fad636edf18f 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 2576
diff changeset
 10262
            "SUB     $tmp,$dst,$dst" %}
fad636edf18f 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 2576
diff changeset
 10263
  ins_encode %{
fad636edf18f 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 2576
diff changeset
 10264
    Register Rdst = $dst$$Register;
fad636edf18f 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 2576
diff changeset
 10265
    Register Rsrc = $src$$Register;
fad636edf18f 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 2576
diff changeset
 10266
    Register Rtmp = $tmp$$Register;
7116
e24b7743e3d4 6996240: The BitSet.length method sometimes returns an index+1 value less than that of the highest bit set.
twisti
parents: 7115
diff changeset
 10267
    __ srlx(Rsrc, 1,    Rtmp);
e24b7743e3d4 6996240: The BitSet.length method sometimes returns an index+1 value less than that of the highest bit set.
twisti
parents: 7115
diff changeset
 10268
    __ or3( Rsrc, Rtmp, Rdst);
e24b7743e3d4 6996240: The BitSet.length method sometimes returns an index+1 value less than that of the highest bit set.
twisti
parents: 7115
diff changeset
 10269
    __ srlx(Rdst, 2,    Rtmp);
e24b7743e3d4 6996240: The BitSet.length method sometimes returns an index+1 value less than that of the highest bit set.
twisti
parents: 7115
diff changeset
 10270
    __ or3( Rdst, Rtmp, Rdst);
e24b7743e3d4 6996240: The BitSet.length method sometimes returns an index+1 value less than that of the highest bit set.
twisti
parents: 7115
diff changeset
 10271
    __ srlx(Rdst, 4,    Rtmp);
e24b7743e3d4 6996240: The BitSet.length method sometimes returns an index+1 value less than that of the highest bit set.
twisti
parents: 7115
diff changeset
 10272
    __ or3( Rdst, Rtmp, Rdst);
e24b7743e3d4 6996240: The BitSet.length method sometimes returns an index+1 value less than that of the highest bit set.
twisti
parents: 7115
diff changeset
 10273
    __ srlx(Rdst, 8,    Rtmp);
e24b7743e3d4 6996240: The BitSet.length method sometimes returns an index+1 value less than that of the highest bit set.
twisti
parents: 7115
diff changeset
 10274
    __ or3( Rdst, Rtmp, Rdst);
e24b7743e3d4 6996240: The BitSet.length method sometimes returns an index+1 value less than that of the highest bit set.
twisti
parents: 7115
diff changeset
 10275
    __ srlx(Rdst, 16,   Rtmp);
e24b7743e3d4 6996240: The BitSet.length method sometimes returns an index+1 value less than that of the highest bit set.
twisti
parents: 7115
diff changeset
 10276
    __ or3( Rdst, Rtmp, Rdst);
e24b7743e3d4 6996240: The BitSet.length method sometimes returns an index+1 value less than that of the highest bit set.
twisti
parents: 7115
diff changeset
 10277
    __ srlx(Rdst, 32,   Rtmp);
e24b7743e3d4 6996240: The BitSet.length method sometimes returns an index+1 value less than that of the highest bit set.
twisti
parents: 7115
diff changeset
 10278
    __ or3( Rdst, Rtmp, Rdst);
2862
fad636edf18f 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 2576
diff changeset
 10279
    __ popc(Rdst, Rdst);
fad636edf18f 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 2576
diff changeset
 10280
    __ mov(BitsPerLong, Rtmp);
fad636edf18f 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 2576
diff changeset
 10281
    __ sub(Rtmp, Rdst, Rdst);
fad636edf18f 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 2576
diff changeset
 10282
  %}
fad636edf18f 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 2576
diff changeset
 10283
  ins_pipe(ialu_reg);
fad636edf18f 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 2576
diff changeset
 10284
%}
fad636edf18f 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 2576
diff changeset
 10285
14833
3c5e36997f11 8005033: clear high word for integer pop count on SPARC
twisti
parents: 13970
diff changeset
 10286
instruct countTrailingZerosI(iRegIsafe dst, iRegI src, flagsReg cr) %{
2862
fad636edf18f 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 2576
diff changeset
 10287
  predicate(UsePopCountInstruction);  // See Matcher::match_rule_supported
fad636edf18f 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 2576
diff changeset
 10288
  match(Set dst (CountTrailingZerosI src));
fad636edf18f 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 2576
diff changeset
 10289
  effect(TEMP dst, KILL cr);
fad636edf18f 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 2576
diff changeset
 10290
fad636edf18f 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 2576
diff changeset
 10291
  // return popc(~x & (x - 1));
fad636edf18f 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 2576
diff changeset
 10292
  format %{ "SUB     $src,1,$dst\t! count trailing zeros (int)\n\t"
fad636edf18f 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 2576
diff changeset
 10293
            "ANDN    $dst,$src,$dst\n\t"
fad636edf18f 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 2576
diff changeset
 10294
            "SRL     $dst,R_G0,$dst\n\t"
fad636edf18f 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 2576
diff changeset
 10295
            "POPC    $dst,$dst" %}
fad636edf18f 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 2576
diff changeset
 10296
  ins_encode %{
fad636edf18f 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 2576
diff changeset
 10297
    Register Rdst = $dst$$Register;
fad636edf18f 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 2576
diff changeset
 10298
    Register Rsrc = $src$$Register;
fad636edf18f 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 2576
diff changeset
 10299
    __ sub(Rsrc, 1, Rdst);
fad636edf18f 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 2576
diff changeset
 10300
    __ andn(Rdst, Rsrc, Rdst);
fad636edf18f 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 2576
diff changeset
 10301
    __ srl(Rdst, G0, Rdst);
fad636edf18f 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 2576
diff changeset
 10302
    __ popc(Rdst, Rdst);
fad636edf18f 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 2576
diff changeset
 10303
  %}
fad636edf18f 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 2576
diff changeset
 10304
  ins_pipe(ialu_reg);
fad636edf18f 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 2576
diff changeset
 10305
%}
fad636edf18f 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 2576
diff changeset
 10306
10736
1a11ec86574e 7100757: The BitSet.nextSetBit() produces incorrect result in 32bit VM on Sparc
kvn
parents: 10507
diff changeset
 10307
instruct countTrailingZerosL(iRegIsafe dst, iRegL src, flagsReg cr) %{
2862
fad636edf18f 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 2576
diff changeset
 10308
  predicate(UsePopCountInstruction);  // See Matcher::match_rule_supported
fad636edf18f 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 2576
diff changeset
 10309
  match(Set dst (CountTrailingZerosL src));
fad636edf18f 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 2576
diff changeset
 10310
  effect(TEMP dst, KILL cr);
fad636edf18f 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 2576
diff changeset
 10311
fad636edf18f 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 2576
diff changeset
 10312
  // return popc(~x & (x - 1));
fad636edf18f 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 2576
diff changeset
 10313
  format %{ "SUB     $src,1,$dst\t! count trailing zeros (long)\n\t"
fad636edf18f 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 2576
diff changeset
 10314
            "ANDN    $dst,$src,$dst\n\t"
fad636edf18f 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 2576
diff changeset
 10315
            "POPC    $dst,$dst" %}
fad636edf18f 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 2576
diff changeset
 10316
  ins_encode %{
fad636edf18f 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 2576
diff changeset
 10317
    Register Rdst = $dst$$Register;
fad636edf18f 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 2576
diff changeset
 10318
    Register Rsrc = $src$$Register;
fad636edf18f 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 2576
diff changeset
 10319
    __ sub(Rsrc, 1, Rdst);
fad636edf18f 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 2576
diff changeset
 10320
    __ andn(Rdst, Rsrc, Rdst);
fad636edf18f 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 2576
diff changeset
 10321
    __ popc(Rdst, Rdst);
fad636edf18f 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 2576
diff changeset
 10322
  %}
fad636edf18f 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 2576
diff changeset
 10323
  ins_pipe(ialu_reg);
fad636edf18f 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 2576
diff changeset
 10324
%}
fad636edf18f 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 2576
diff changeset
 10325
fad636edf18f 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 2576
diff changeset
 10326
2255
54abdf3e1055 6378821: bitCount() should use POPC on SPARC processors and AMD+10h
twisti
parents: 2254
diff changeset
 10327
//---------- Population Count Instructions -------------------------------------
54abdf3e1055 6378821: bitCount() should use POPC on SPARC processors and AMD+10h
twisti
parents: 2254
diff changeset
 10328
14833
3c5e36997f11 8005033: clear high word for integer pop count on SPARC
twisti
parents: 13970
diff changeset
 10329
instruct popCountI(iRegIsafe dst, iRegI src) %{
2255
54abdf3e1055 6378821: bitCount() should use POPC on SPARC processors and AMD+10h
twisti
parents: 2254
diff changeset
 10330
  predicate(UsePopCountInstruction);
54abdf3e1055 6378821: bitCount() should use POPC on SPARC processors and AMD+10h
twisti
parents: 2254
diff changeset
 10331
  match(Set dst (PopCountI src));
54abdf3e1055 6378821: bitCount() should use POPC on SPARC processors and AMD+10h
twisti
parents: 2254
diff changeset
 10332
14833
3c5e36997f11 8005033: clear high word for integer pop count on SPARC
twisti
parents: 13970
diff changeset
 10333
  format %{ "SRL    $src, G0, $dst\t! clear upper word for 64 bit POPC\n\t"
3c5e36997f11 8005033: clear high word for integer pop count on SPARC
twisti
parents: 13970
diff changeset
 10334
            "POPC   $dst, $dst" %}
3c5e36997f11 8005033: clear high word for integer pop count on SPARC
twisti
parents: 13970
diff changeset
 10335
  ins_encode %{
3c5e36997f11 8005033: clear high word for integer pop count on SPARC
twisti
parents: 13970
diff changeset
 10336
    __ srl($src$$Register, G0, $dst$$Register);
3c5e36997f11 8005033: clear high word for integer pop count on SPARC
twisti
parents: 13970
diff changeset
 10337
    __ popc($dst$$Register, $dst$$Register);
2255
54abdf3e1055 6378821: bitCount() should use POPC on SPARC processors and AMD+10h
twisti
parents: 2254
diff changeset
 10338
  %}
54abdf3e1055 6378821: bitCount() should use POPC on SPARC processors and AMD+10h
twisti
parents: 2254
diff changeset
 10339
  ins_pipe(ialu_reg);
54abdf3e1055 6378821: bitCount() should use POPC on SPARC processors and AMD+10h
twisti
parents: 2254
diff changeset
 10340
%}
54abdf3e1055 6378821: bitCount() should use POPC on SPARC processors and AMD+10h
twisti
parents: 2254
diff changeset
 10341
54abdf3e1055 6378821: bitCount() should use POPC on SPARC processors and AMD+10h
twisti
parents: 2254
diff changeset
 10342
// Note: Long.bitCount(long) returns an int.
14833
3c5e36997f11 8005033: clear high word for integer pop count on SPARC
twisti
parents: 13970
diff changeset
 10343
instruct popCountL(iRegIsafe dst, iRegL src) %{
2255
54abdf3e1055 6378821: bitCount() should use POPC on SPARC processors and AMD+10h
twisti
parents: 2254
diff changeset
 10344
  predicate(UsePopCountInstruction);
54abdf3e1055 6378821: bitCount() should use POPC on SPARC processors and AMD+10h
twisti
parents: 2254
diff changeset
 10345
  match(Set dst (PopCountL src));
54abdf3e1055 6378821: bitCount() should use POPC on SPARC processors and AMD+10h
twisti
parents: 2254
diff changeset
 10346
54abdf3e1055 6378821: bitCount() should use POPC on SPARC processors and AMD+10h
twisti
parents: 2254
diff changeset
 10347
  format %{ "POPC   $src, $dst" %}
54abdf3e1055 6378821: bitCount() should use POPC on SPARC processors and AMD+10h
twisti
parents: 2254
diff changeset
 10348
  ins_encode %{
54abdf3e1055 6378821: bitCount() should use POPC on SPARC processors and AMD+10h
twisti
parents: 2254
diff changeset
 10349
    __ popc($src$$Register, $dst$$Register);
54abdf3e1055 6378821: bitCount() should use POPC on SPARC processors and AMD+10h
twisti
parents: 2254
diff changeset
 10350
  %}
54abdf3e1055 6378821: bitCount() should use POPC on SPARC processors and AMD+10h
twisti
parents: 2254
diff changeset
 10351
  ins_pipe(ialu_reg);
54abdf3e1055 6378821: bitCount() should use POPC on SPARC processors and AMD+10h
twisti
parents: 2254
diff changeset
 10352
%}
54abdf3e1055 6378821: bitCount() should use POPC on SPARC processors and AMD+10h
twisti
parents: 2254
diff changeset
 10353
54abdf3e1055 6378821: bitCount() should use POPC on SPARC processors and AMD+10h
twisti
parents: 2254
diff changeset
 10354
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
 10355
// ============================================================================
489c9b5090e2 Initial load
duke
parents:
diff changeset
 10356
//------------Bytes reverse--------------------------------------------------
489c9b5090e2 Initial load
duke
parents:
diff changeset
 10357
489c9b5090e2 Initial load
duke
parents:
diff changeset
 10358
instruct bytes_reverse_int(iRegI dst, stackSlotI src) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
 10359
  match(Set dst (ReverseBytesI src));
5352
cee8f7acb7bc 6946040: add intrinsic for short and char reverseBytes
never
parents: 5251
diff changeset
 10360
cee8f7acb7bc 6946040: add intrinsic for short and char reverseBytes
never
parents: 5251
diff changeset
 10361
  // Op cost is artificially doubled to make sure that load or store
cee8f7acb7bc 6946040: add intrinsic for short and char reverseBytes
never
parents: 5251
diff changeset
 10362
  // instructions are preferred over this one which requires a spill
cee8f7acb7bc 6946040: add intrinsic for short and char reverseBytes
never
parents: 5251
diff changeset
 10363
  // onto a stack slot.
cee8f7acb7bc 6946040: add intrinsic for short and char reverseBytes
never
parents: 5251
diff changeset
 10364
  ins_cost(2*DEFAULT_COST + MEMORY_REF_COST);
cee8f7acb7bc 6946040: add intrinsic for short and char reverseBytes
never
parents: 5251
diff changeset
 10365
  format %{ "LDUWA  $src, $dst\t!asi=primary_little" %}
cee8f7acb7bc 6946040: add intrinsic for short and char reverseBytes
never
parents: 5251
diff changeset
 10366
cee8f7acb7bc 6946040: add intrinsic for short and char reverseBytes
never
parents: 5251
diff changeset
 10367
  ins_encode %{
cee8f7acb7bc 6946040: add intrinsic for short and char reverseBytes
never
parents: 5251
diff changeset
 10368
    __ set($src$$disp + STACK_BIAS, O7);
cee8f7acb7bc 6946040: add intrinsic for short and char reverseBytes
never
parents: 5251
diff changeset
 10369
    __ lduwa($src$$base$$Register, O7, Assembler::ASI_PRIMARY_LITTLE, $dst$$Register);
cee8f7acb7bc 6946040: add intrinsic for short and char reverseBytes
never
parents: 5251
diff changeset
 10370
  %}
cee8f7acb7bc 6946040: add intrinsic for short and char reverseBytes
never
parents: 5251
diff changeset
 10371
  ins_pipe( iload_mem );
cee8f7acb7bc 6946040: add intrinsic for short and char reverseBytes
never
parents: 5251
diff changeset
 10372
%}
cee8f7acb7bc 6946040: add intrinsic for short and char reverseBytes
never
parents: 5251
diff changeset
 10373
cee8f7acb7bc 6946040: add intrinsic for short and char reverseBytes
never
parents: 5251
diff changeset
 10374
instruct bytes_reverse_long(iRegL dst, stackSlotL src) %{
cee8f7acb7bc 6946040: add intrinsic for short and char reverseBytes
never
parents: 5251
diff changeset
 10375
  match(Set dst (ReverseBytesL src));
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
 10376
489c9b5090e2 Initial load
duke
parents:
diff changeset
 10377
  // Op cost is artificially doubled to make sure that load or store
489c9b5090e2 Initial load
duke
parents:
diff changeset
 10378
  // instructions are preferred over this one which requires a spill
489c9b5090e2 Initial load
duke
parents:
diff changeset
 10379
  // onto a stack slot.
489c9b5090e2 Initial load
duke
parents:
diff changeset
 10380
  ins_cost(2*DEFAULT_COST + MEMORY_REF_COST);
5352
cee8f7acb7bc 6946040: add intrinsic for short and char reverseBytes
never
parents: 5251
diff changeset
 10381
  format %{ "LDXA   $src, $dst\t!asi=primary_little" %}
cee8f7acb7bc 6946040: add intrinsic for short and char reverseBytes
never
parents: 5251
diff changeset
 10382
cee8f7acb7bc 6946040: add intrinsic for short and char reverseBytes
never
parents: 5251
diff changeset
 10383
  ins_encode %{
cee8f7acb7bc 6946040: add intrinsic for short and char reverseBytes
never
parents: 5251
diff changeset
 10384
    __ set($src$$disp + STACK_BIAS, O7);
cee8f7acb7bc 6946040: add intrinsic for short and char reverseBytes
never
parents: 5251
diff changeset
 10385
    __ ldxa($src$$base$$Register, O7, Assembler::ASI_PRIMARY_LITTLE, $dst$$Register);
cee8f7acb7bc 6946040: add intrinsic for short and char reverseBytes
never
parents: 5251
diff changeset
 10386
  %}
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
 10387
  ins_pipe( iload_mem );
489c9b5090e2 Initial load
duke
parents:
diff changeset
 10388
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
 10389
5352
cee8f7acb7bc 6946040: add intrinsic for short and char reverseBytes
never
parents: 5251
diff changeset
 10390
instruct bytes_reverse_unsigned_short(iRegI dst, stackSlotI src) %{
cee8f7acb7bc 6946040: add intrinsic for short and char reverseBytes
never
parents: 5251
diff changeset
 10391
  match(Set dst (ReverseBytesUS src));
cee8f7acb7bc 6946040: add intrinsic for short and char reverseBytes
never
parents: 5251
diff changeset
 10392
cee8f7acb7bc 6946040: add intrinsic for short and char reverseBytes
never
parents: 5251
diff changeset
 10393
  // Op cost is artificially doubled to make sure that load or store
cee8f7acb7bc 6946040: add intrinsic for short and char reverseBytes
never
parents: 5251
diff changeset
 10394
  // instructions are preferred over this one which requires a spill
cee8f7acb7bc 6946040: add intrinsic for short and char reverseBytes
never
parents: 5251
diff changeset
 10395
  // onto a stack slot.
cee8f7acb7bc 6946040: add intrinsic for short and char reverseBytes
never
parents: 5251
diff changeset
 10396
  ins_cost(2*DEFAULT_COST + MEMORY_REF_COST);
cee8f7acb7bc 6946040: add intrinsic for short and char reverseBytes
never
parents: 5251
diff changeset
 10397
  format %{ "LDUHA  $src, $dst\t!asi=primary_little\n\t" %}
cee8f7acb7bc 6946040: add intrinsic for short and char reverseBytes
never
parents: 5251
diff changeset
 10398
cee8f7acb7bc 6946040: add intrinsic for short and char reverseBytes
never
parents: 5251
diff changeset
 10399
  ins_encode %{
cee8f7acb7bc 6946040: add intrinsic for short and char reverseBytes
never
parents: 5251
diff changeset
 10400
    // the value was spilled as an int so bias the load
cee8f7acb7bc 6946040: add intrinsic for short and char reverseBytes
never
parents: 5251
diff changeset
 10401
    __ set($src$$disp + STACK_BIAS + 2, O7);
cee8f7acb7bc 6946040: add intrinsic for short and char reverseBytes
never
parents: 5251
diff changeset
 10402
    __ lduha($src$$base$$Register, O7, Assembler::ASI_PRIMARY_LITTLE, $dst$$Register);
cee8f7acb7bc 6946040: add intrinsic for short and char reverseBytes
never
parents: 5251
diff changeset
 10403
  %}
cee8f7acb7bc 6946040: add intrinsic for short and char reverseBytes
never
parents: 5251
diff changeset
 10404
  ins_pipe( iload_mem );
cee8f7acb7bc 6946040: add intrinsic for short and char reverseBytes
never
parents: 5251
diff changeset
 10405
%}
cee8f7acb7bc 6946040: add intrinsic for short and char reverseBytes
never
parents: 5251
diff changeset
 10406
cee8f7acb7bc 6946040: add intrinsic for short and char reverseBytes
never
parents: 5251
diff changeset
 10407
instruct bytes_reverse_short(iRegI dst, stackSlotI src) %{
cee8f7acb7bc 6946040: add intrinsic for short and char reverseBytes
never
parents: 5251
diff changeset
 10408
  match(Set dst (ReverseBytesS src));
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
 10409
489c9b5090e2 Initial load
duke
parents:
diff changeset
 10410
  // Op cost is artificially doubled to make sure that load or store
489c9b5090e2 Initial load
duke
parents:
diff changeset
 10411
  // instructions are preferred over this one which requires a spill
489c9b5090e2 Initial load
duke
parents:
diff changeset
 10412
  // onto a stack slot.
489c9b5090e2 Initial load
duke
parents:
diff changeset
 10413
  ins_cost(2*DEFAULT_COST + MEMORY_REF_COST);
5352
cee8f7acb7bc 6946040: add intrinsic for short and char reverseBytes
never
parents: 5251
diff changeset
 10414
  format %{ "LDSHA  $src, $dst\t!asi=primary_little\n\t" %}
cee8f7acb7bc 6946040: add intrinsic for short and char reverseBytes
never
parents: 5251
diff changeset
 10415
cee8f7acb7bc 6946040: add intrinsic for short and char reverseBytes
never
parents: 5251
diff changeset
 10416
  ins_encode %{
cee8f7acb7bc 6946040: add intrinsic for short and char reverseBytes
never
parents: 5251
diff changeset
 10417
    // the value was spilled as an int so bias the load
cee8f7acb7bc 6946040: add intrinsic for short and char reverseBytes
never
parents: 5251
diff changeset
 10418
    __ set($src$$disp + STACK_BIAS + 2, O7);
cee8f7acb7bc 6946040: add intrinsic for short and char reverseBytes
never
parents: 5251
diff changeset
 10419
    __ ldsha($src$$base$$Register, O7, Assembler::ASI_PRIMARY_LITTLE, $dst$$Register);
cee8f7acb7bc 6946040: add intrinsic for short and char reverseBytes
never
parents: 5251
diff changeset
 10420
  %}
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
 10421
  ins_pipe( iload_mem );
489c9b5090e2 Initial load
duke
parents:
diff changeset
 10422
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
 10423
489c9b5090e2 Initial load
duke
parents:
diff changeset
 10424
// Load Integer reversed byte order
5352
cee8f7acb7bc 6946040: add intrinsic for short and char reverseBytes
never
parents: 5251
diff changeset
 10425
instruct loadI_reversed(iRegI dst, indIndexMemory src) %{
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
 10426
  match(Set dst (ReverseBytesI (LoadI src)));
489c9b5090e2 Initial load
duke
parents:
diff changeset
 10427
489c9b5090e2 Initial load
duke
parents:
diff changeset
 10428
  ins_cost(DEFAULT_COST + MEMORY_REF_COST);
5352
cee8f7acb7bc 6946040: add intrinsic for short and char reverseBytes
never
parents: 5251
diff changeset
 10429
  size(4);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
 10430
  format %{ "LDUWA  $src, $dst\t!asi=primary_little" %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
 10431
5352
cee8f7acb7bc 6946040: add intrinsic for short and char reverseBytes
never
parents: 5251
diff changeset
 10432
  ins_encode %{
cee8f7acb7bc 6946040: add intrinsic for short and char reverseBytes
never
parents: 5251
diff changeset
 10433
    __ lduwa($src$$base$$Register, $src$$index$$Register, Assembler::ASI_PRIMARY_LITTLE, $dst$$Register);
cee8f7acb7bc 6946040: add intrinsic for short and char reverseBytes
never
parents: 5251
diff changeset
 10434
  %}
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
 10435
  ins_pipe(iload_mem);
489c9b5090e2 Initial load
duke
parents:
diff changeset
 10436
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
 10437
489c9b5090e2 Initial load
duke
parents:
diff changeset
 10438
// Load Long - aligned and reversed
5352
cee8f7acb7bc 6946040: add intrinsic for short and char reverseBytes
never
parents: 5251
diff changeset
 10439
instruct loadL_reversed(iRegL dst, indIndexMemory src) %{
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
 10440
  match(Set dst (ReverseBytesL (LoadL src)));
489c9b5090e2 Initial load
duke
parents:
diff changeset
 10441
5352
cee8f7acb7bc 6946040: add intrinsic for short and char reverseBytes
never
parents: 5251
diff changeset
 10442
  ins_cost(MEMORY_REF_COST);
cee8f7acb7bc 6946040: add intrinsic for short and char reverseBytes
never
parents: 5251
diff changeset
 10443
  size(4);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
 10444
  format %{ "LDXA   $src, $dst\t!asi=primary_little" %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
 10445
5352
cee8f7acb7bc 6946040: add intrinsic for short and char reverseBytes
never
parents: 5251
diff changeset
 10446
  ins_encode %{
cee8f7acb7bc 6946040: add intrinsic for short and char reverseBytes
never
parents: 5251
diff changeset
 10447
    __ ldxa($src$$base$$Register, $src$$index$$Register, Assembler::ASI_PRIMARY_LITTLE, $dst$$Register);
cee8f7acb7bc 6946040: add intrinsic for short and char reverseBytes
never
parents: 5251
diff changeset
 10448
  %}
cee8f7acb7bc 6946040: add intrinsic for short and char reverseBytes
never
parents: 5251
diff changeset
 10449
  ins_pipe(iload_mem);
cee8f7acb7bc 6946040: add intrinsic for short and char reverseBytes
never
parents: 5251
diff changeset
 10450
%}
cee8f7acb7bc 6946040: add intrinsic for short and char reverseBytes
never
parents: 5251
diff changeset
 10451
cee8f7acb7bc 6946040: add intrinsic for short and char reverseBytes
never
parents: 5251
diff changeset
 10452
// Load unsigned short / char reversed byte order
cee8f7acb7bc 6946040: add intrinsic for short and char reverseBytes
never
parents: 5251
diff changeset
 10453
instruct loadUS_reversed(iRegI dst, indIndexMemory src) %{
cee8f7acb7bc 6946040: add intrinsic for short and char reverseBytes
never
parents: 5251
diff changeset
 10454
  match(Set dst (ReverseBytesUS (LoadUS src)));
cee8f7acb7bc 6946040: add intrinsic for short and char reverseBytes
never
parents: 5251
diff changeset
 10455
cee8f7acb7bc 6946040: add intrinsic for short and char reverseBytes
never
parents: 5251
diff changeset
 10456
  ins_cost(MEMORY_REF_COST);
cee8f7acb7bc 6946040: add intrinsic for short and char reverseBytes
never
parents: 5251
diff changeset
 10457
  size(4);
cee8f7acb7bc 6946040: add intrinsic for short and char reverseBytes
never
parents: 5251
diff changeset
 10458
  format %{ "LDUHA  $src, $dst\t!asi=primary_little" %}
cee8f7acb7bc 6946040: add intrinsic for short and char reverseBytes
never
parents: 5251
diff changeset
 10459
cee8f7acb7bc 6946040: add intrinsic for short and char reverseBytes
never
parents: 5251
diff changeset
 10460
  ins_encode %{
cee8f7acb7bc 6946040: add intrinsic for short and char reverseBytes
never
parents: 5251
diff changeset
 10461
    __ lduha($src$$base$$Register, $src$$index$$Register, Assembler::ASI_PRIMARY_LITTLE, $dst$$Register);
cee8f7acb7bc 6946040: add intrinsic for short and char reverseBytes
never
parents: 5251
diff changeset
 10462
  %}
cee8f7acb7bc 6946040: add intrinsic for short and char reverseBytes
never
parents: 5251
diff changeset
 10463
  ins_pipe(iload_mem);
cee8f7acb7bc 6946040: add intrinsic for short and char reverseBytes
never
parents: 5251
diff changeset
 10464
%}
cee8f7acb7bc 6946040: add intrinsic for short and char reverseBytes
never
parents: 5251
diff changeset
 10465
cee8f7acb7bc 6946040: add intrinsic for short and char reverseBytes
never
parents: 5251
diff changeset
 10466
// Load short reversed byte order
cee8f7acb7bc 6946040: add intrinsic for short and char reverseBytes
never
parents: 5251
diff changeset
 10467
instruct loadS_reversed(iRegI dst, indIndexMemory src) %{
cee8f7acb7bc 6946040: add intrinsic for short and char reverseBytes
never
parents: 5251
diff changeset
 10468
  match(Set dst (ReverseBytesS (LoadS src)));
cee8f7acb7bc 6946040: add intrinsic for short and char reverseBytes
never
parents: 5251
diff changeset
 10469
cee8f7acb7bc 6946040: add intrinsic for short and char reverseBytes
never
parents: 5251
diff changeset
 10470
  ins_cost(MEMORY_REF_COST);
cee8f7acb7bc 6946040: add intrinsic for short and char reverseBytes
never
parents: 5251
diff changeset
 10471
  size(4);
cee8f7acb7bc 6946040: add intrinsic for short and char reverseBytes
never
parents: 5251
diff changeset
 10472
  format %{ "LDSHA  $src, $dst\t!asi=primary_little" %}
cee8f7acb7bc 6946040: add intrinsic for short and char reverseBytes
never
parents: 5251
diff changeset
 10473
cee8f7acb7bc 6946040: add intrinsic for short and char reverseBytes
never
parents: 5251
diff changeset
 10474
  ins_encode %{
cee8f7acb7bc 6946040: add intrinsic for short and char reverseBytes
never
parents: 5251
diff changeset
 10475
    __ ldsha($src$$base$$Register, $src$$index$$Register, Assembler::ASI_PRIMARY_LITTLE, $dst$$Register);
cee8f7acb7bc 6946040: add intrinsic for short and char reverseBytes
never
parents: 5251
diff changeset
 10476
  %}
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
 10477
  ins_pipe(iload_mem);
489c9b5090e2 Initial load
duke
parents:
diff changeset
 10478
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
 10479
489c9b5090e2 Initial load
duke
parents:
diff changeset
 10480
// Store Integer reversed byte order
5352
cee8f7acb7bc 6946040: add intrinsic for short and char reverseBytes
never
parents: 5251
diff changeset
 10481
instruct storeI_reversed(indIndexMemory dst, iRegI src) %{
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
 10482
  match(Set dst (StoreI dst (ReverseBytesI src)));
489c9b5090e2 Initial load
duke
parents:
diff changeset
 10483
489c9b5090e2 Initial load
duke
parents:
diff changeset
 10484
  ins_cost(MEMORY_REF_COST);
5352
cee8f7acb7bc 6946040: add intrinsic for short and char reverseBytes
never
parents: 5251
diff changeset
 10485
  size(4);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
 10486
  format %{ "STWA   $src, $dst\t!asi=primary_little" %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
 10487
5352
cee8f7acb7bc 6946040: add intrinsic for short and char reverseBytes
never
parents: 5251
diff changeset
 10488
  ins_encode %{
cee8f7acb7bc 6946040: add intrinsic for short and char reverseBytes
never
parents: 5251
diff changeset
 10489
    __ stwa($src$$Register, $dst$$base$$Register, $dst$$index$$Register, Assembler::ASI_PRIMARY_LITTLE);
cee8f7acb7bc 6946040: add intrinsic for short and char reverseBytes
never
parents: 5251
diff changeset
 10490
  %}
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
 10491
  ins_pipe(istore_mem_reg);
489c9b5090e2 Initial load
duke
parents:
diff changeset
 10492
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
 10493
489c9b5090e2 Initial load
duke
parents:
diff changeset
 10494
// Store Long reversed byte order
5352
cee8f7acb7bc 6946040: add intrinsic for short and char reverseBytes
never
parents: 5251
diff changeset
 10495
instruct storeL_reversed(indIndexMemory dst, iRegL src) %{
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
 10496
  match(Set dst (StoreL dst (ReverseBytesL src)));
489c9b5090e2 Initial load
duke
parents:
diff changeset
 10497
489c9b5090e2 Initial load
duke
parents:
diff changeset
 10498
  ins_cost(MEMORY_REF_COST);
5352
cee8f7acb7bc 6946040: add intrinsic for short and char reverseBytes
never
parents: 5251
diff changeset
 10499
  size(4);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
 10500
  format %{ "STXA   $src, $dst\t!asi=primary_little" %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
 10501
5352
cee8f7acb7bc 6946040: add intrinsic for short and char reverseBytes
never
parents: 5251
diff changeset
 10502
  ins_encode %{
cee8f7acb7bc 6946040: add intrinsic for short and char reverseBytes
never
parents: 5251
diff changeset
 10503
    __ stxa($src$$Register, $dst$$base$$Register, $dst$$index$$Register, Assembler::ASI_PRIMARY_LITTLE);
cee8f7acb7bc 6946040: add intrinsic for short and char reverseBytes
never
parents: 5251
diff changeset
 10504
  %}
cee8f7acb7bc 6946040: add intrinsic for short and char reverseBytes
never
parents: 5251
diff changeset
 10505
  ins_pipe(istore_mem_reg);
cee8f7acb7bc 6946040: add intrinsic for short and char reverseBytes
never
parents: 5251
diff changeset
 10506
%}
cee8f7acb7bc 6946040: add intrinsic for short and char reverseBytes
never
parents: 5251
diff changeset
 10507
cee8f7acb7bc 6946040: add intrinsic for short and char reverseBytes
never
parents: 5251
diff changeset
 10508
// Store unsighed short/char reversed byte order
cee8f7acb7bc 6946040: add intrinsic for short and char reverseBytes
never
parents: 5251
diff changeset
 10509
instruct storeUS_reversed(indIndexMemory dst, iRegI src) %{
cee8f7acb7bc 6946040: add intrinsic for short and char reverseBytes
never
parents: 5251
diff changeset
 10510
  match(Set dst (StoreC dst (ReverseBytesUS src)));
cee8f7acb7bc 6946040: add intrinsic for short and char reverseBytes
never
parents: 5251
diff changeset
 10511
cee8f7acb7bc 6946040: add intrinsic for short and char reverseBytes
never
parents: 5251
diff changeset
 10512
  ins_cost(MEMORY_REF_COST);
cee8f7acb7bc 6946040: add intrinsic for short and char reverseBytes
never
parents: 5251
diff changeset
 10513
  size(4);
cee8f7acb7bc 6946040: add intrinsic for short and char reverseBytes
never
parents: 5251
diff changeset
 10514
  format %{ "STHA   $src, $dst\t!asi=primary_little" %}
cee8f7acb7bc 6946040: add intrinsic for short and char reverseBytes
never
parents: 5251
diff changeset
 10515
cee8f7acb7bc 6946040: add intrinsic for short and char reverseBytes
never
parents: 5251
diff changeset
 10516
  ins_encode %{
cee8f7acb7bc 6946040: add intrinsic for short and char reverseBytes
never
parents: 5251
diff changeset
 10517
    __ stha($src$$Register, $dst$$base$$Register, $dst$$index$$Register, Assembler::ASI_PRIMARY_LITTLE);
cee8f7acb7bc 6946040: add intrinsic for short and char reverseBytes
never
parents: 5251
diff changeset
 10518
  %}
cee8f7acb7bc 6946040: add intrinsic for short and char reverseBytes
never
parents: 5251
diff changeset
 10519
  ins_pipe(istore_mem_reg);
cee8f7acb7bc 6946040: add intrinsic for short and char reverseBytes
never
parents: 5251
diff changeset
 10520
%}
cee8f7acb7bc 6946040: add intrinsic for short and char reverseBytes
never
parents: 5251
diff changeset
 10521
cee8f7acb7bc 6946040: add intrinsic for short and char reverseBytes
never
parents: 5251
diff changeset
 10522
// Store short reversed byte order
cee8f7acb7bc 6946040: add intrinsic for short and char reverseBytes
never
parents: 5251
diff changeset
 10523
instruct storeS_reversed(indIndexMemory dst, iRegI src) %{
cee8f7acb7bc 6946040: add intrinsic for short and char reverseBytes
never
parents: 5251
diff changeset
 10524
  match(Set dst (StoreC dst (ReverseBytesS src)));
cee8f7acb7bc 6946040: add intrinsic for short and char reverseBytes
never
parents: 5251
diff changeset
 10525
cee8f7acb7bc 6946040: add intrinsic for short and char reverseBytes
never
parents: 5251
diff changeset
 10526
  ins_cost(MEMORY_REF_COST);
cee8f7acb7bc 6946040: add intrinsic for short and char reverseBytes
never
parents: 5251
diff changeset
 10527
  size(4);
cee8f7acb7bc 6946040: add intrinsic for short and char reverseBytes
never
parents: 5251
diff changeset
 10528
  format %{ "STHA   $src, $dst\t!asi=primary_little" %}
cee8f7acb7bc 6946040: add intrinsic for short and char reverseBytes
never
parents: 5251
diff changeset
 10529
cee8f7acb7bc 6946040: add intrinsic for short and char reverseBytes
never
parents: 5251
diff changeset
 10530
  ins_encode %{
cee8f7acb7bc 6946040: add intrinsic for short and char reverseBytes
never
parents: 5251
diff changeset
 10531
    __ stha($src$$Register, $dst$$base$$Register, $dst$$index$$Register, Assembler::ASI_PRIMARY_LITTLE);
cee8f7acb7bc 6946040: add intrinsic for short and char reverseBytes
never
parents: 5251
diff changeset
 10532
  %}
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
 10533
  ins_pipe(istore_mem_reg);
489c9b5090e2 Initial load
duke
parents:
diff changeset
 10534
%}
489c9b5090e2 Initial load
duke
parents:
diff changeset
 10535
13104
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10536
// ====================VECTOR INSTRUCTIONS=====================================
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10537
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10538
// Load Aligned Packed values into a Double Register
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10539
instruct loadV8(regD dst, memory mem) %{
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10540
  predicate(n->as_LoadVector()->memory_size() == 8);
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10541
  match(Set dst (LoadVector mem));
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10542
  ins_cost(MEMORY_REF_COST);
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10543
  size(4);
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10544
  format %{ "LDDF   $mem,$dst\t! load vector (8 bytes)" %}
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10545
  ins_encode %{
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10546
    __ ldf(FloatRegisterImpl::D, $mem$$Address, as_DoubleFloatRegister($dst$$reg));
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10547
  %}
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10548
  ins_pipe(floadD_mem);
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10549
%}
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10550
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10551
// Store Vector in Double register to memory
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10552
instruct storeV8(memory mem, regD src) %{
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10553
  predicate(n->as_StoreVector()->memory_size() == 8);
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10554
  match(Set mem (StoreVector mem src));
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10555
  ins_cost(MEMORY_REF_COST);
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10556
  size(4);
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10557
  format %{ "STDF   $src,$mem\t! store vector (8 bytes)" %}
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10558
  ins_encode %{
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10559
    __ stf(FloatRegisterImpl::D, as_DoubleFloatRegister($src$$reg), $mem$$Address);
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10560
  %}
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10561
  ins_pipe(fstoreD_mem_reg);
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10562
%}
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10563
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10564
// Store Zero into vector in memory
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10565
instruct storeV8B_zero(memory mem, immI0 zero) %{
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10566
  predicate(n->as_StoreVector()->memory_size() == 8);
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10567
  match(Set mem (StoreVector mem (ReplicateB zero)));
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10568
  ins_cost(MEMORY_REF_COST);
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10569
  size(4);
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10570
  format %{ "STX    $zero,$mem\t! store zero vector (8 bytes)" %}
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10571
  ins_encode %{
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10572
    __ stx(G0, $mem$$Address);
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10573
  %}
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10574
  ins_pipe(fstoreD_mem_zero);
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10575
%}
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10576
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10577
instruct storeV4S_zero(memory mem, immI0 zero) %{
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10578
  predicate(n->as_StoreVector()->memory_size() == 8);
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10579
  match(Set mem (StoreVector mem (ReplicateS zero)));
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10580
  ins_cost(MEMORY_REF_COST);
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10581
  size(4);
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10582
  format %{ "STX    $zero,$mem\t! store zero vector (4 shorts)" %}
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10583
  ins_encode %{
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10584
    __ stx(G0, $mem$$Address);
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10585
  %}
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10586
  ins_pipe(fstoreD_mem_zero);
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10587
%}
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10588
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10589
instruct storeV2I_zero(memory mem, immI0 zero) %{
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10590
  predicate(n->as_StoreVector()->memory_size() == 8);
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10591
  match(Set mem (StoreVector mem (ReplicateI zero)));
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10592
  ins_cost(MEMORY_REF_COST);
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10593
  size(4);
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10594
  format %{ "STX    $zero,$mem\t! store zero vector (2 ints)" %}
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10595
  ins_encode %{
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10596
    __ stx(G0, $mem$$Address);
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10597
  %}
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10598
  ins_pipe(fstoreD_mem_zero);
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10599
%}
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10600
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10601
instruct storeV2F_zero(memory mem, immF0 zero) %{
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10602
  predicate(n->as_StoreVector()->memory_size() == 8);
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10603
  match(Set mem (StoreVector mem (ReplicateF zero)));
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10604
  ins_cost(MEMORY_REF_COST);
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10605
  size(4);
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10606
  format %{ "STX    $zero,$mem\t! store zero vector (2 floats)" %}
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10607
  ins_encode %{
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10608
    __ stx(G0, $mem$$Address);
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10609
  %}
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10610
  ins_pipe(fstoreD_mem_zero);
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10611
%}
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10612
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10613
// Replicate scalar to packed byte values into Double register
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10614
instruct Repl8B_reg(regD dst, iRegI src, iRegL tmp, o7RegL tmp2) %{
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10615
  predicate(n->as_Vector()->length() == 8 && UseVIS >= 3);
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10616
  match(Set dst (ReplicateB src));
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10617
  effect(DEF dst, USE src, TEMP tmp, KILL tmp2);
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10618
  format %{ "SLLX  $src,56,$tmp\n\t"
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10619
            "SRLX  $tmp, 8,$tmp2\n\t"
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10620
            "OR    $tmp,$tmp2,$tmp\n\t"
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10621
            "SRLX  $tmp,16,$tmp2\n\t"
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10622
            "OR    $tmp,$tmp2,$tmp\n\t"
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10623
            "SRLX  $tmp,32,$tmp2\n\t"
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10624
            "OR    $tmp,$tmp2,$tmp\t! replicate8B\n\t"
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10625
            "MOVXTOD $tmp,$dst\t! MoveL2D" %}
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10626
  ins_encode %{
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10627
    Register Rsrc = $src$$Register;
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10628
    Register Rtmp = $tmp$$Register;
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10629
    Register Rtmp2 = $tmp2$$Register;
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10630
    __ sllx(Rsrc,    56, Rtmp);
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10631
    __ srlx(Rtmp,     8, Rtmp2);
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10632
    __ or3 (Rtmp, Rtmp2, Rtmp);
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10633
    __ srlx(Rtmp,    16, Rtmp2);
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10634
    __ or3 (Rtmp, Rtmp2, Rtmp);
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10635
    __ srlx(Rtmp,    32, Rtmp2);
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10636
    __ or3 (Rtmp, Rtmp2, Rtmp);
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10637
    __ movxtod(Rtmp, as_DoubleFloatRegister($dst$$reg));
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10638
  %}
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10639
  ins_pipe(ialu_reg);
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10640
%}
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10641
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10642
// Replicate scalar to packed byte values into Double stack
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10643
instruct Repl8B_stk(stackSlotD dst, iRegI src, iRegL tmp, o7RegL tmp2) %{
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10644
  predicate(n->as_Vector()->length() == 8 && UseVIS < 3);
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10645
  match(Set dst (ReplicateB src));
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10646
  effect(DEF dst, USE src, TEMP tmp, KILL tmp2);
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10647
  format %{ "SLLX  $src,56,$tmp\n\t"
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10648
            "SRLX  $tmp, 8,$tmp2\n\t"
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10649
            "OR    $tmp,$tmp2,$tmp\n\t"
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10650
            "SRLX  $tmp,16,$tmp2\n\t"
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10651
            "OR    $tmp,$tmp2,$tmp\n\t"
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10652
            "SRLX  $tmp,32,$tmp2\n\t"
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10653
            "OR    $tmp,$tmp2,$tmp\t! replicate8B\n\t"
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10654
            "STX   $tmp,$dst\t! regL to stkD" %}
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10655
  ins_encode %{
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10656
    Register Rsrc = $src$$Register;
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10657
    Register Rtmp = $tmp$$Register;
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10658
    Register Rtmp2 = $tmp2$$Register;
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10659
    __ sllx(Rsrc,    56, Rtmp);
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10660
    __ srlx(Rtmp,     8, Rtmp2);
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10661
    __ or3 (Rtmp, Rtmp2, Rtmp);
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10662
    __ srlx(Rtmp,    16, Rtmp2);
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10663
    __ or3 (Rtmp, Rtmp2, Rtmp);
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10664
    __ srlx(Rtmp,    32, Rtmp2);
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10665
    __ or3 (Rtmp, Rtmp2, Rtmp);
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10666
    __ set ($dst$$disp + STACK_BIAS, Rtmp2);
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10667
    __ stx (Rtmp, Rtmp2, $dst$$base$$Register);
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10668
  %}
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10669
  ins_pipe(ialu_reg);
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10670
%}
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10671
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10672
// Replicate scalar constant to packed byte values in Double register
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10673
instruct Repl8B_immI(regD dst, immI13 con, o7RegI tmp) %{
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10674
  predicate(n->as_Vector()->length() == 8);
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10675
  match(Set dst (ReplicateB con));
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10676
  effect(KILL tmp);
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10677
  format %{ "LDDF   [$constanttablebase + $constantoffset],$dst\t! load from constant table: Repl8B($con)" %}
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10678
  ins_encode %{
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10679
    // XXX This is a quick fix for 6833573.
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10680
    //__ ldf(FloatRegisterImpl::D, $constanttablebase, $constantoffset(replicate_immI($con$$constant, 8, 1)), $dst$$FloatRegister);
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10681
    RegisterOrConstant con_offset = __ ensure_simm13_or_reg($constantoffset(replicate_immI($con$$constant, 8, 1)), $tmp$$Register);
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10682
    __ ldf(FloatRegisterImpl::D, $constanttablebase, con_offset, as_DoubleFloatRegister($dst$$reg));
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10683
  %}
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10684
  ins_pipe(loadConFD);
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10685
%}
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10686
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10687
// Replicate scalar to packed char/short values into Double register
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10688
instruct Repl4S_reg(regD dst, iRegI src, iRegL tmp, o7RegL tmp2) %{
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10689
  predicate(n->as_Vector()->length() == 4 && UseVIS >= 3);
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10690
  match(Set dst (ReplicateS src));
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10691
  effect(DEF dst, USE src, TEMP tmp, KILL tmp2);
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10692
  format %{ "SLLX  $src,48,$tmp\n\t"
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10693
            "SRLX  $tmp,16,$tmp2\n\t"
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10694
            "OR    $tmp,$tmp2,$tmp\n\t"
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10695
            "SRLX  $tmp,32,$tmp2\n\t"
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10696
            "OR    $tmp,$tmp2,$tmp\t! replicate4S\n\t"
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10697
            "MOVXTOD $tmp,$dst\t! MoveL2D" %}
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10698
  ins_encode %{
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10699
    Register Rsrc = $src$$Register;
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10700
    Register Rtmp = $tmp$$Register;
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10701
    Register Rtmp2 = $tmp2$$Register;
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10702
    __ sllx(Rsrc,    48, Rtmp);
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10703
    __ srlx(Rtmp,    16, Rtmp2);
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10704
    __ or3 (Rtmp, Rtmp2, Rtmp);
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10705
    __ srlx(Rtmp,    32, Rtmp2);
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10706
    __ or3 (Rtmp, Rtmp2, Rtmp);
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10707
    __ movxtod(Rtmp, as_DoubleFloatRegister($dst$$reg));
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10708
  %}
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10709
  ins_pipe(ialu_reg);
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10710
%}
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10711
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10712
// Replicate scalar to packed char/short values into Double stack
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10713
instruct Repl4S_stk(stackSlotD dst, iRegI src, iRegL tmp, o7RegL tmp2) %{
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10714
  predicate(n->as_Vector()->length() == 4 && UseVIS < 3);
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10715
  match(Set dst (ReplicateS src));
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10716
  effect(DEF dst, USE src, TEMP tmp, KILL tmp2);
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10717
  format %{ "SLLX  $src,48,$tmp\n\t"
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10718
            "SRLX  $tmp,16,$tmp2\n\t"
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10719
            "OR    $tmp,$tmp2,$tmp\n\t"
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10720
            "SRLX  $tmp,32,$tmp2\n\t"
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10721
            "OR    $tmp,$tmp2,$tmp\t! replicate4S\n\t"
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10722
            "STX   $tmp,$dst\t! regL to stkD" %}
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10723
  ins_encode %{
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10724
    Register Rsrc = $src$$Register;
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10725
    Register Rtmp = $tmp$$Register;
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10726
    Register Rtmp2 = $tmp2$$Register;
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10727
    __ sllx(Rsrc,    48, Rtmp);
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10728
    __ srlx(Rtmp,    16, Rtmp2);
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10729
    __ or3 (Rtmp, Rtmp2, Rtmp);
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10730
    __ srlx(Rtmp,    32, Rtmp2);
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10731
    __ or3 (Rtmp, Rtmp2, Rtmp);
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10732
    __ set ($dst$$disp + STACK_BIAS, Rtmp2);
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10733
    __ stx (Rtmp, Rtmp2, $dst$$base$$Register);
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10734
  %}
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10735
  ins_pipe(ialu_reg);
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10736
%}
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10737
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10738
// Replicate scalar constant to packed char/short values in Double register
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10739
instruct Repl4S_immI(regD dst, immI con, o7RegI tmp) %{
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10740
  predicate(n->as_Vector()->length() == 4);
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10741
  match(Set dst (ReplicateS con));
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10742
  effect(KILL tmp);
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10743
  format %{ "LDDF   [$constanttablebase + $constantoffset],$dst\t! load from constant table: Repl4S($con)" %}
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10744
  ins_encode %{
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10745
    // XXX This is a quick fix for 6833573.
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10746
    //__ ldf(FloatRegisterImpl::D, $constanttablebase, $constantoffset(replicate_immI($con$$constant, 4, 2)), $dst$$FloatRegister);
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10747
    RegisterOrConstant con_offset = __ ensure_simm13_or_reg($constantoffset(replicate_immI($con$$constant, 4, 2)), $tmp$$Register);
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10748
    __ ldf(FloatRegisterImpl::D, $constanttablebase, con_offset, as_DoubleFloatRegister($dst$$reg));
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10749
  %}
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10750
  ins_pipe(loadConFD);
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10751
%}
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10752
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10753
// Replicate scalar to packed int values into Double register
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10754
instruct Repl2I_reg(regD dst, iRegI src, iRegL tmp, o7RegL tmp2) %{
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10755
  predicate(n->as_Vector()->length() == 2 && UseVIS >= 3);
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10756
  match(Set dst (ReplicateI src));
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10757
  effect(DEF dst, USE src, TEMP tmp, KILL tmp2);
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10758
  format %{ "SLLX  $src,32,$tmp\n\t"
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10759
            "SRLX  $tmp,32,$tmp2\n\t"
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10760
            "OR    $tmp,$tmp2,$tmp\t! replicate2I\n\t"
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10761
            "MOVXTOD $tmp,$dst\t! MoveL2D" %}
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10762
  ins_encode %{
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10763
    Register Rsrc = $src$$Register;
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10764
    Register Rtmp = $tmp$$Register;
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10765
    Register Rtmp2 = $tmp2$$Register;
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10766
    __ sllx(Rsrc,    32, Rtmp);
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10767
    __ srlx(Rtmp,    32, Rtmp2);
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10768
    __ or3 (Rtmp, Rtmp2, Rtmp);
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10769
    __ movxtod(Rtmp, as_DoubleFloatRegister($dst$$reg));
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10770
  %}
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10771
  ins_pipe(ialu_reg);
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10772
%}
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10773
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10774
// Replicate scalar to packed int values into Double stack
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10775
instruct Repl2I_stk(stackSlotD dst, iRegI src, iRegL tmp, o7RegL tmp2) %{
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10776
  predicate(n->as_Vector()->length() == 2 && UseVIS < 3);
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10777
  match(Set dst (ReplicateI src));
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10778
  effect(DEF dst, USE src, TEMP tmp, KILL tmp2);
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10779
  format %{ "SLLX  $src,32,$tmp\n\t"
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10780
            "SRLX  $tmp,32,$tmp2\n\t"
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10781
            "OR    $tmp,$tmp2,$tmp\t! replicate2I\n\t"
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10782
            "STX   $tmp,$dst\t! regL to stkD" %}
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10783
  ins_encode %{
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10784
    Register Rsrc = $src$$Register;
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10785
    Register Rtmp = $tmp$$Register;
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10786
    Register Rtmp2 = $tmp2$$Register;
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10787
    __ sllx(Rsrc,    32, Rtmp);
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10788
    __ srlx(Rtmp,    32, Rtmp2);
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10789
    __ or3 (Rtmp, Rtmp2, Rtmp);
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10790
    __ set ($dst$$disp + STACK_BIAS, Rtmp2);
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10791
    __ stx (Rtmp, Rtmp2, $dst$$base$$Register);
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10792
  %}
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10793
  ins_pipe(ialu_reg);
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10794
%}
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10795
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10796
// Replicate scalar zero constant to packed int values in Double register
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10797
instruct Repl2I_immI(regD dst, immI con, o7RegI tmp) %{
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10798
  predicate(n->as_Vector()->length() == 2);
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10799
  match(Set dst (ReplicateI con));
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10800
  effect(KILL tmp);
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10801
  format %{ "LDDF   [$constanttablebase + $constantoffset],$dst\t! load from constant table: Repl2I($con)" %}
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10802
  ins_encode %{
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10803
    // XXX This is a quick fix for 6833573.
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10804
    //__ ldf(FloatRegisterImpl::D, $constanttablebase, $constantoffset(replicate_immI($con$$constant, 2, 4)), $dst$$FloatRegister);
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10805
    RegisterOrConstant con_offset = __ ensure_simm13_or_reg($constantoffset(replicate_immI($con$$constant, 2, 4)), $tmp$$Register);
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10806
    __ ldf(FloatRegisterImpl::D, $constanttablebase, con_offset, as_DoubleFloatRegister($dst$$reg));
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10807
  %}
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10808
  ins_pipe(loadConFD);
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10809
%}
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10810
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10811
// Replicate scalar to packed float values into Double stack
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10812
instruct Repl2F_stk(stackSlotD dst, regF src) %{
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10813
  predicate(n->as_Vector()->length() == 2);
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10814
  match(Set dst (ReplicateF src));
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10815
  ins_cost(MEMORY_REF_COST*2);
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10816
  format %{ "STF    $src,$dst.hi\t! packed2F\n\t"
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10817
            "STF    $src,$dst.lo" %}
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10818
  opcode(Assembler::stf_op3);
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10819
  ins_encode(simple_form3_mem_reg(dst, src), form3_mem_plus_4_reg(dst, src));
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10820
  ins_pipe(fstoreF_stk_reg);
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10821
%}
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10822
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10823
// Replicate scalar zero constant to packed float values in Double register
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10824
instruct Repl2F_immF(regD dst, immF con, o7RegI tmp) %{
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10825
  predicate(n->as_Vector()->length() == 2);
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10826
  match(Set dst (ReplicateF con));
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10827
  effect(KILL tmp);
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10828
  format %{ "LDDF   [$constanttablebase + $constantoffset],$dst\t! load from constant table: Repl2F($con)" %}
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10829
  ins_encode %{
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10830
    // XXX This is a quick fix for 6833573.
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10831
    //__ ldf(FloatRegisterImpl::D, $constanttablebase, $constantoffset(replicate_immF($con$$constant)), $dst$$FloatRegister);
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10832
    RegisterOrConstant con_offset = __ ensure_simm13_or_reg($constantoffset(replicate_immF($con$$constant)), $tmp$$Register);
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10833
    __ ldf(FloatRegisterImpl::D, $constanttablebase, con_offset, as_DoubleFloatRegister($dst$$reg));
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10834
  %}
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10835
  ins_pipe(loadConFD);
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10836
%}
657b387034fb 7119644: Increase superword's vector size up to 256 bits
kvn
parents: 12957
diff changeset
 10837
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
 10838
//----------PEEPHOLE RULES-----------------------------------------------------
489c9b5090e2 Initial load
duke
parents:
diff changeset
 10839
// These must follow all instruction definitions as they use the names
489c9b5090e2 Initial load
duke
parents:
diff changeset
 10840
// defined in the instructions definitions.
489c9b5090e2 Initial load
duke
parents:
diff changeset
 10841
//
2131
98f9cef66a34 6810672: Comment typos
twisti
parents: 2022
diff changeset
 10842
// peepmatch ( root_instr_name [preceding_instruction]* );
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
 10843
//
489c9b5090e2 Initial load
duke
parents:
diff changeset
 10844
// peepconstraint %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
 10845
// (instruction_number.operand_name relational_op instruction_number.operand_name
489c9b5090e2 Initial load
duke
parents:
diff changeset
 10846
//  [, ...] );
489c9b5090e2 Initial load
duke
parents:
diff changeset
 10847
// // instruction numbers are zero-based using left to right order in peepmatch
489c9b5090e2 Initial load
duke
parents:
diff changeset
 10848
//
489c9b5090e2 Initial load
duke
parents:
diff changeset
 10849
// peepreplace ( instr_name  ( [instruction_number.operand_name]* ) );
489c9b5090e2 Initial load
duke
parents:
diff changeset
 10850
// // provide an instruction_number.operand_name for each operand that appears
489c9b5090e2 Initial load
duke
parents:
diff changeset
 10851
// // in the replacement instruction's match rule
489c9b5090e2 Initial load
duke
parents:
diff changeset
 10852
//
489c9b5090e2 Initial load
duke
parents:
diff changeset
 10853
// ---------VM FLAGS---------------------------------------------------------
489c9b5090e2 Initial load
duke
parents:
diff changeset
 10854
//
489c9b5090e2 Initial load
duke
parents:
diff changeset
 10855
// All peephole optimizations can be turned off using -XX:-OptoPeephole
489c9b5090e2 Initial load
duke
parents:
diff changeset
 10856
//
489c9b5090e2 Initial load
duke
parents:
diff changeset
 10857
// Each peephole rule is given an identifying number starting with zero and
489c9b5090e2 Initial load
duke
parents:
diff changeset
 10858
// increasing by one in the order seen by the parser.  An individual peephole
489c9b5090e2 Initial load
duke
parents:
diff changeset
 10859
// can be enabled, and all others disabled, by using -XX:OptoPeepholeAt=#
489c9b5090e2 Initial load
duke
parents:
diff changeset
 10860
// on the command-line.
489c9b5090e2 Initial load
duke
parents:
diff changeset
 10861
//
489c9b5090e2 Initial load
duke
parents:
diff changeset
 10862
// ---------CURRENT LIMITATIONS----------------------------------------------
489c9b5090e2 Initial load
duke
parents:
diff changeset
 10863
//
489c9b5090e2 Initial load
duke
parents:
diff changeset
 10864
// Only match adjacent instructions in same basic block
489c9b5090e2 Initial load
duke
parents:
diff changeset
 10865
// Only equality constraints
489c9b5090e2 Initial load
duke
parents:
diff changeset
 10866
// Only constraints between operands, not (0.dest_reg == EAX_enc)
489c9b5090e2 Initial load
duke
parents:
diff changeset
 10867
// Only one replacement instruction
489c9b5090e2 Initial load
duke
parents:
diff changeset
 10868
//
489c9b5090e2 Initial load
duke
parents:
diff changeset
 10869
// ---------EXAMPLE----------------------------------------------------------
489c9b5090e2 Initial load
duke
parents:
diff changeset
 10870
//
489c9b5090e2 Initial load
duke
parents:
diff changeset
 10871
// // pertinent parts of existing instructions in architecture description
489c9b5090e2 Initial load
duke
parents:
diff changeset
 10872
// instruct movI(eRegI dst, eRegI src) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
 10873
//   match(Set dst (CopyI src));
489c9b5090e2 Initial load
duke
parents:
diff changeset
 10874
// %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
 10875
//
489c9b5090e2 Initial load
duke
parents:
diff changeset
 10876
// instruct incI_eReg(eRegI dst, immI1 src, eFlagsReg cr) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
 10877
//   match(Set dst (AddI dst src));
489c9b5090e2 Initial load
duke
parents:
diff changeset
 10878
//   effect(KILL cr);
489c9b5090e2 Initial load
duke
parents:
diff changeset
 10879
// %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
 10880
//
489c9b5090e2 Initial load
duke
parents:
diff changeset
 10881
// // Change (inc mov) to lea
489c9b5090e2 Initial load
duke
parents:
diff changeset
 10882
// peephole %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
 10883
//   // increment preceeded by register-register move
489c9b5090e2 Initial load
duke
parents:
diff changeset
 10884
//   peepmatch ( incI_eReg movI );
489c9b5090e2 Initial load
duke
parents:
diff changeset
 10885
//   // require that the destination register of the increment
489c9b5090e2 Initial load
duke
parents:
diff changeset
 10886
//   // match the destination register of the move
489c9b5090e2 Initial load
duke
parents:
diff changeset
 10887
//   peepconstraint ( 0.dst == 1.dst );
489c9b5090e2 Initial load
duke
parents:
diff changeset
 10888
//   // construct a replacement instruction that sets
489c9b5090e2 Initial load
duke
parents:
diff changeset
 10889
//   // the destination to ( move's source register + one )
489c9b5090e2 Initial load
duke
parents:
diff changeset
 10890
//   peepreplace ( incI_eReg_immI1( 0.dst 1.src 0.src ) );
489c9b5090e2 Initial load
duke
parents:
diff changeset
 10891
// %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
 10892
//
489c9b5090e2 Initial load
duke
parents:
diff changeset
 10893
489c9b5090e2 Initial load
duke
parents:
diff changeset
 10894
// // Change load of spilled value to only a spill
489c9b5090e2 Initial load
duke
parents:
diff changeset
 10895
// instruct storeI(memory mem, eRegI src) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
 10896
//   match(Set mem (StoreI mem src));
489c9b5090e2 Initial load
duke
parents:
diff changeset
 10897
// %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
 10898
//
489c9b5090e2 Initial load
duke
parents:
diff changeset
 10899
// instruct loadI(eRegI dst, memory mem) %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
 10900
//   match(Set dst (LoadI mem));
489c9b5090e2 Initial load
duke
parents:
diff changeset
 10901
// %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
 10902
//
489c9b5090e2 Initial load
duke
parents:
diff changeset
 10903
// peephole %{
489c9b5090e2 Initial load
duke
parents:
diff changeset
 10904
//   peepmatch ( loadI storeI );
489c9b5090e2 Initial load
duke
parents:
diff changeset
 10905
//   peepconstraint ( 1.src == 0.dst, 1.mem == 0.mem );
489c9b5090e2 Initial load
duke
parents:
diff changeset
 10906
//   peepreplace ( storeI( 1.mem 1.mem 1.src ) );
489c9b5090e2 Initial load
duke
parents:
diff changeset
 10907
// %}
489c9b5090e2 Initial load
duke
parents:
diff changeset
 10908
489c9b5090e2 Initial load
duke
parents:
diff changeset
 10909
//----------SMARTSPILL RULES---------------------------------------------------
489c9b5090e2 Initial load
duke
parents:
diff changeset
 10910
// These must follow all instruction definitions as they use the names
489c9b5090e2 Initial load
duke
parents:
diff changeset
 10911
// defined in the instructions definitions.
489c9b5090e2 Initial load
duke
parents:
diff changeset
 10912
//
489c9b5090e2 Initial load
duke
parents:
diff changeset
 10913
// SPARC will probably not have any of these rules due to RISC instruction set.
489c9b5090e2 Initial load
duke
parents:
diff changeset
 10914
489c9b5090e2 Initial load
duke
parents:
diff changeset
 10915
//----------PIPELINE-----------------------------------------------------------
489c9b5090e2 Initial load
duke
parents:
diff changeset
 10916
// Rules which define the behavior of the target architectures pipeline.