author | twisti |
Fri, 18 Dec 2015 12:39:02 -0800 | |
changeset 35135 | dd2ce9021031 |
parent 35110 | f19bcdf40799 |
parent 35043 | 30543d2a0a20 |
child 35148 | 5cfafc99d791 |
permissions | -rw-r--r-- |
1 | 1 |
/* |
30209
8ea30dc99369
8026049: (bf) Intrinsify ByteBuffer.put{Int, Double, Float, ...} methods
aph
parents:
26579
diff
changeset
|
2 |
* Copyright (c) 1997, 2015, Oracle and/or its affiliates. All rights reserved. |
1 | 3 |
* DO NOT ALTER OR REMOVE COPYRIGHT NOTICES OR THIS FILE HEADER. |
4 |
* |
|
5 |
* This code is free software; you can redistribute it and/or modify it |
|
6 |
* under the terms of the GNU General Public License version 2 only, as |
|
7 |
* published by the Free Software Foundation. |
|
8 |
* |
|
9 |
* This code is distributed in the hope that it will be useful, but WITHOUT |
|
10 |
* ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or |
|
11 |
* FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License |
|
12 |
* version 2 for more details (a copy is included in the LICENSE file that |
|
13 |
* accompanied this code). |
|
14 |
* |
|
15 |
* You should have received a copy of the GNU General Public License version |
|
16 |
* 2 along with this work; if not, write to the Free Software Foundation, |
|
17 |
* Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA. |
|
18 |
* |
|
5547
f4b087cbb361
6941466: Oracle rebranding changes for Hotspot repositories
trims
parents:
5431
diff
changeset
|
19 |
* Please contact Oracle, 500 Oracle Parkway, Redwood Shores, CA 94065 USA |
f4b087cbb361
6941466: Oracle rebranding changes for Hotspot repositories
trims
parents:
5431
diff
changeset
|
20 |
* or visit www.oracle.com if you need additional information or have any |
f4b087cbb361
6941466: Oracle rebranding changes for Hotspot repositories
trims
parents:
5431
diff
changeset
|
21 |
* questions. |
1 | 22 |
* |
23 |
*/ |
|
24 |
||
7397 | 25 |
#include "precompiled.hpp" |
14631
526804361522
8003250: SPARC: move MacroAssembler into separate file
twisti
parents:
13969
diff
changeset
|
26 |
#include "asm/macroAssembler.inline.hpp" |
7397 | 27 |
#include "memory/resourceArea.hpp" |
28 |
#include "runtime/java.hpp" |
|
25949 | 29 |
#include "runtime/os.hpp" |
7397 | 30 |
#include "runtime/stubCodeGenerator.hpp" |
31 |
#include "vm_version_sparc.hpp" |
|
1 | 32 |
|
33 |
int VM_Version::_features = VM_Version::unknown_m; |
|
34 |
const char* VM_Version::_features_str = ""; |
|
30217
5eb8768d86c4
8076968: PICL based initialization of L2 cache line size on some SPARC systems is incorrect
iveresov
parents:
30209
diff
changeset
|
35 |
unsigned int VM_Version::_L2_data_cache_line_size = 0; |
1 | 36 |
|
37 |
void VM_Version::initialize() { |
|
35043
30543d2a0a20
8133023: ParallelGCThreads is not calculated correctly
jmasa
parents:
34205
diff
changeset
|
38 |
|
30543d2a0a20
8133023: ParallelGCThreads is not calculated correctly
jmasa
parents:
34205
diff
changeset
|
39 |
assert(_features != VM_Version::unknown_m, "System pre-initialization is not complete."); |
30543d2a0a20
8133023: ParallelGCThreads is not calculated correctly
jmasa
parents:
34205
diff
changeset
|
40 |
guarantee(VM_Version::has_v9(), "only SPARC v9 is supported"); |
30543d2a0a20
8133023: ParallelGCThreads is not calculated correctly
jmasa
parents:
34205
diff
changeset
|
41 |
|
1 | 42 |
PrefetchCopyIntervalInBytes = prefetch_copy_interval_in_bytes(); |
43 |
PrefetchScanIntervalInBytes = prefetch_scan_interval_in_bytes(); |
|
44 |
PrefetchFieldsAhead = prefetch_fields_ahead(); |
|
45 |
||
46 |
// Allocation prefetch settings |
|
10267 | 47 |
intx cache_line_size = prefetch_data_size(); |
1 | 48 |
if( cache_line_size > AllocatePrefetchStepSize ) |
49 |
AllocatePrefetchStepSize = cache_line_size; |
|
10267 | 50 |
|
51 |
assert(AllocatePrefetchLines > 0, "invalid value"); |
|
52 |
if( AllocatePrefetchLines < 1 ) // set valid value in product VM |
|
53 |
AllocatePrefetchLines = 3; |
|
54 |
assert(AllocateInstancePrefetchLines > 0, "invalid value"); |
|
55 |
if( AllocateInstancePrefetchLines < 1 ) // set valid value in product VM |
|
56 |
AllocateInstancePrefetchLines = 1; |
|
1 | 57 |
|
58 |
AllocatePrefetchDistance = allocate_prefetch_distance(); |
|
59 |
AllocatePrefetchStyle = allocate_prefetch_style(); |
|
60 |
||
10252 | 61 |
if (AllocatePrefetchStyle == 3 && !has_blk_init()) { |
62 |
warning("BIS instructions are not available on this CPU"); |
|
63 |
FLAG_SET_DEFAULT(AllocatePrefetchStyle, 1); |
|
64 |
} |
|
65 |
||
1 | 66 |
UseSSE = 0; // Only on x86 and x64 |
67 |
||
10267 | 68 |
_supports_cx8 = has_v9(); |
13886
8d82c4dfa722
7023898: Intrinsify AtomicLongFieldUpdater.getAndIncrement()
roland
parents:
13481
diff
changeset
|
69 |
_supports_atomic_getset4 = true; // swap instruction |
1 | 70 |
|
7704 | 71 |
if (is_niagara()) { |
1 | 72 |
// Indirect branch is the same cost as direct |
73 |
if (FLAG_IS_DEFAULT(UseInlineCaches)) { |
|
2342 | 74 |
FLAG_SET_DEFAULT(UseInlineCaches, false); |
1 | 75 |
} |
7704 | 76 |
// Align loops on a single instruction boundary. |
77 |
if (FLAG_IS_DEFAULT(OptoLoopAlignment)) { |
|
78 |
FLAG_SET_DEFAULT(OptoLoopAlignment, 4); |
|
79 |
} |
|
360
21d113ecbf6a
6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents:
183
diff
changeset
|
80 |
#ifdef _LP64 |
2254
f13dda645a4b
6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents:
2253
diff
changeset
|
81 |
// 32-bit oops don't make sense for the 64-bit VM on sparc |
f13dda645a4b
6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents:
2253
diff
changeset
|
82 |
// since the 32-bit VM has the same registers and smaller objects. |
f13dda645a4b
6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents:
2253
diff
changeset
|
83 |
Universe::set_narrow_oop_shift(LogMinObjAlignmentInBytes); |
13969
d2a189b83b87
7054512: Compress class pointers after perm gen removal
roland
parents:
13888
diff
changeset
|
84 |
Universe::set_narrow_klass_shift(LogKlassAlignmentInBytes); |
360
21d113ecbf6a
6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents:
183
diff
changeset
|
85 |
#endif // _LP64 |
1 | 86 |
#ifdef COMPILER2 |
87 |
// Indirect branch is the same cost as direct |
|
88 |
if (FLAG_IS_DEFAULT(UseJumpTables)) { |
|
2342 | 89 |
FLAG_SET_DEFAULT(UseJumpTables, true); |
1 | 90 |
} |
91 |
// Single-issue, so entry and loop tops are |
|
92 |
// aligned on a single instruction boundary |
|
93 |
if (FLAG_IS_DEFAULT(InteriorEntryAlignment)) { |
|
2342 | 94 |
FLAG_SET_DEFAULT(InteriorEntryAlignment, 4); |
1 | 95 |
} |
7704 | 96 |
if (is_niagara_plus()) { |
10267 | 97 |
if (has_blk_init() && UseTLAB && |
98 |
FLAG_IS_DEFAULT(AllocatePrefetchInstr)) { |
|
99 |
// Use BIS instruction for TLAB allocation prefetch. |
|
100 |
FLAG_SET_ERGO(intx, AllocatePrefetchInstr, 1); |
|
101 |
if (FLAG_IS_DEFAULT(AllocatePrefetchStyle)) { |
|
102 |
FLAG_SET_ERGO(intx, AllocatePrefetchStyle, 3); |
|
103 |
} |
|
5251
f86f7a86d761
6940726: Use BIS instruction for allocation prefetch on Sparc
kvn
parents:
5249
diff
changeset
|
104 |
if (FLAG_IS_DEFAULT(AllocatePrefetchDistance)) { |
10267 | 105 |
// Use smaller prefetch distance with BIS |
5251
f86f7a86d761
6940726: Use BIS instruction for allocation prefetch on Sparc
kvn
parents:
5249
diff
changeset
|
106 |
FLAG_SET_DEFAULT(AllocatePrefetchDistance, 64); |
f86f7a86d761
6940726: Use BIS instruction for allocation prefetch on Sparc
kvn
parents:
5249
diff
changeset
|
107 |
} |
f86f7a86d761
6940726: Use BIS instruction for allocation prefetch on Sparc
kvn
parents:
5249
diff
changeset
|
108 |
} |
10267 | 109 |
if (is_T4()) { |
110 |
// Double number of prefetched cache lines on T4 |
|
111 |
// since L2 cache line size is smaller (32 bytes). |
|
112 |
if (FLAG_IS_DEFAULT(AllocatePrefetchLines)) { |
|
113 |
FLAG_SET_ERGO(intx, AllocatePrefetchLines, AllocatePrefetchLines*2); |
|
114 |
} |
|
115 |
if (FLAG_IS_DEFAULT(AllocateInstancePrefetchLines)) { |
|
116 |
FLAG_SET_ERGO(intx, AllocateInstancePrefetchLines, AllocateInstancePrefetchLines*2); |
|
117 |
} |
|
118 |
} |
|
5251
f86f7a86d761
6940726: Use BIS instruction for allocation prefetch on Sparc
kvn
parents:
5249
diff
changeset
|
119 |
if (AllocatePrefetchStyle != 3 && FLAG_IS_DEFAULT(AllocatePrefetchDistance)) { |
f86f7a86d761
6940726: Use BIS instruction for allocation prefetch on Sparc
kvn
parents:
5249
diff
changeset
|
120 |
// Use different prefetch distance without BIS |
f86f7a86d761
6940726: Use BIS instruction for allocation prefetch on Sparc
kvn
parents:
5249
diff
changeset
|
121 |
FLAG_SET_DEFAULT(AllocatePrefetchDistance, 256); |
f86f7a86d761
6940726: Use BIS instruction for allocation prefetch on Sparc
kvn
parents:
5249
diff
changeset
|
122 |
} |
10267 | 123 |
if (AllocatePrefetchInstr == 1) { |
124 |
// Need a space at the end of TLAB for BIS since it |
|
125 |
// will fault when accessing memory outside of heap. |
|
126 |
||
127 |
// +1 for rounding up to next cache line, +1 to be safe |
|
128 |
int lines = AllocatePrefetchLines + 2; |
|
129 |
int step_size = AllocatePrefetchStepSize; |
|
130 |
int distance = AllocatePrefetchDistance; |
|
131 |
_reserve_for_allocation_prefetch = (distance + step_size*lines)/(int)HeapWordSize; |
|
132 |
} |
|
1 | 133 |
} |
134 |
#endif |
|
135 |
} |
|
136 |
||
2255
54abdf3e1055
6378821: bitCount() should use POPC on SPARC processors and AMD+10h
twisti
parents:
2254
diff
changeset
|
137 |
// Use hardware population count instruction if available. |
54abdf3e1055
6378821: bitCount() should use POPC on SPARC processors and AMD+10h
twisti
parents:
2254
diff
changeset
|
138 |
if (has_hardware_popc()) { |
54abdf3e1055
6378821: bitCount() should use POPC on SPARC processors and AMD+10h
twisti
parents:
2254
diff
changeset
|
139 |
if (FLAG_IS_DEFAULT(UsePopCountInstruction)) { |
2342 | 140 |
FLAG_SET_DEFAULT(UsePopCountInstruction, true); |
2255
54abdf3e1055
6378821: bitCount() should use POPC on SPARC processors and AMD+10h
twisti
parents:
2254
diff
changeset
|
141 |
} |
10252 | 142 |
} else if (UsePopCountInstruction) { |
143 |
warning("POPC instruction is not available on this CPU"); |
|
144 |
FLAG_SET_DEFAULT(UsePopCountInstruction, false); |
|
145 |
} |
|
146 |
||
147 |
// T4 and newer Sparc cpus have new compare and branch instruction. |
|
148 |
if (has_cbcond()) { |
|
149 |
if (FLAG_IS_DEFAULT(UseCBCond)) { |
|
150 |
FLAG_SET_DEFAULT(UseCBCond, true); |
|
151 |
} |
|
152 |
} else if (UseCBCond) { |
|
153 |
warning("CBCOND instruction is not available on this CPU"); |
|
154 |
FLAG_SET_DEFAULT(UseCBCond, false); |
|
2255
54abdf3e1055
6378821: bitCount() should use POPC on SPARC processors and AMD+10h
twisti
parents:
2254
diff
changeset
|
155 |
} |
54abdf3e1055
6378821: bitCount() should use POPC on SPARC processors and AMD+10h
twisti
parents:
2254
diff
changeset
|
156 |
|
10501 | 157 |
assert(BlockZeroingLowLimit > 0, "invalid value"); |
26579
522d6486f410
8056124: Hotspot should use PICL interface to get cacheline size on SPARC
iveresov
parents:
25949
diff
changeset
|
158 |
if (has_block_zeroing() && cache_line_size > 0) { |
10501 | 159 |
if (FLAG_IS_DEFAULT(UseBlockZeroing)) { |
160 |
FLAG_SET_DEFAULT(UseBlockZeroing, true); |
|
161 |
} |
|
162 |
} else if (UseBlockZeroing) { |
|
163 |
warning("BIS zeroing instructions are not available on this CPU"); |
|
164 |
FLAG_SET_DEFAULT(UseBlockZeroing, false); |
|
165 |
} |
|
166 |
||
10512 | 167 |
assert(BlockCopyLowLimit > 0, "invalid value"); |
26579
522d6486f410
8056124: Hotspot should use PICL interface to get cacheline size on SPARC
iveresov
parents:
25949
diff
changeset
|
168 |
if (has_block_zeroing() && cache_line_size > 0) { // has_blk_init() && is_T4(): core's local L2 cache |
10512 | 169 |
if (FLAG_IS_DEFAULT(UseBlockCopy)) { |
170 |
FLAG_SET_DEFAULT(UseBlockCopy, true); |
|
171 |
} |
|
172 |
} else if (UseBlockCopy) { |
|
173 |
warning("BIS instructions are not available or expensive on this CPU"); |
|
174 |
FLAG_SET_DEFAULT(UseBlockCopy, false); |
|
175 |
} |
|
176 |
||
6272
94a20ad0e9de
6978249: spill between cpu and fpu registers when those moves are fast
never
parents:
5702
diff
changeset
|
177 |
#ifdef COMPILER2 |
10252 | 178 |
// T4 and newer Sparc cpus have fast RDPC. |
179 |
if (has_fast_rdpc() && FLAG_IS_DEFAULT(UseRDPCForConstantTableBase)) { |
|
10977
4726185d3e93
7104561: UseRDPCForConstantTableBase doesn't work after shorten branches changes
twisti
parents:
10512
diff
changeset
|
180 |
FLAG_SET_DEFAULT(UseRDPCForConstantTableBase, true); |
10252 | 181 |
} |
182 |
||
6272
94a20ad0e9de
6978249: spill between cpu and fpu registers when those moves are fast
never
parents:
5702
diff
changeset
|
183 |
// Currently not supported anywhere. |
94a20ad0e9de
6978249: spill between cpu and fpu registers when those moves are fast
never
parents:
5702
diff
changeset
|
184 |
FLAG_SET_DEFAULT(UseFPUForSpilling, false); |
10264 | 185 |
|
13104
657b387034fb
7119644: Increase superword's vector size up to 256 bits
kvn
parents:
10977
diff
changeset
|
186 |
MaxVectorSize = 8; |
657b387034fb
7119644: Increase superword's vector size up to 256 bits
kvn
parents:
10977
diff
changeset
|
187 |
|
10264 | 188 |
assert((InteriorEntryAlignment % relocInfo::addr_unit()) == 0, "alignment is not a multiple of NOP size"); |
6272
94a20ad0e9de
6978249: spill between cpu and fpu registers when those moves are fast
never
parents:
5702
diff
changeset
|
189 |
#endif |
94a20ad0e9de
6978249: spill between cpu and fpu registers when those moves are fast
never
parents:
5702
diff
changeset
|
190 |
|
10264 | 191 |
assert((CodeEntryAlignment % relocInfo::addr_unit()) == 0, "alignment is not a multiple of NOP size"); |
192 |
assert((OptoLoopAlignment % relocInfo::addr_unit()) == 0, "alignment is not a multiple of NOP size"); |
|
193 |
||
1 | 194 |
char buf[512]; |
31515 | 195 |
jio_snprintf(buf, sizeof(buf), "%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s", |
10252 | 196 |
(has_v9() ? ", v9" : (has_v8() ? ", v8" : "")), |
2255
54abdf3e1055
6378821: bitCount() should use POPC on SPARC processors and AMD+10h
twisti
parents:
2254
diff
changeset
|
197 |
(has_hardware_popc() ? ", popc" : ""), |
10252 | 198 |
(has_vis1() ? ", vis1" : ""), |
199 |
(has_vis2() ? ", vis2" : ""), |
|
200 |
(has_vis3() ? ", vis3" : ""), |
|
201 |
(has_blk_init() ? ", blk_init" : ""), |
|
202 |
(has_cbcond() ? ", cbcond" : ""), |
|
22505 | 203 |
(has_aes() ? ", aes" : ""), |
24953
9680119572be
8035968: Leverage CPU Instructions to Improve SHA Performance on SPARC
kvn
parents:
24424
diff
changeset
|
204 |
(has_sha1() ? ", sha1" : ""), |
9680119572be
8035968: Leverage CPU Instructions to Improve SHA Performance on SPARC
kvn
parents:
24424
diff
changeset
|
205 |
(has_sha256() ? ", sha256" : ""), |
9680119572be
8035968: Leverage CPU Instructions to Improve SHA Performance on SPARC
kvn
parents:
24424
diff
changeset
|
206 |
(has_sha512() ? ", sha512" : ""), |
31515 | 207 |
(has_crc32c() ? ", crc32c" : ""), |
10252 | 208 |
(is_ultra3() ? ", ultra3" : ""), |
209 |
(is_sun4v() ? ", sun4v" : ""), |
|
210 |
(is_niagara_plus() ? ", niagara_plus" : (is_niagara() ? ", niagara" : "")), |
|
211 |
(is_sparc64() ? ", sparc64" : ""), |
|
2253
30268d00878e
6812587: Use auxv to determine SPARC hardware features on Solaris
twisti
parents:
670
diff
changeset
|
212 |
(!has_hardware_mul32() ? ", no-mul32" : ""), |
30268d00878e
6812587: Use auxv to determine SPARC hardware features on Solaris
twisti
parents:
670
diff
changeset
|
213 |
(!has_hardware_div32() ? ", no-div32" : ""), |
1 | 214 |
(!has_hardware_fsmuld() ? ", no-fsmuld" : "")); |
215 |
||
216 |
// buf is started with ", " or is empty |
|
25949 | 217 |
_features_str = os::strdup(strlen(buf) > 2 ? buf + 2 : buf); |
1 | 218 |
|
10027 | 219 |
// UseVIS is set to the smallest of what hardware supports and what |
220 |
// the command line requires. I.e., you cannot set UseVIS to 3 on |
|
221 |
// older UltraSparc which do not support it. |
|
222 |
if (UseVIS > 3) UseVIS=3; |
|
223 |
if (UseVIS < 0) UseVIS=0; |
|
224 |
if (!has_vis3()) // Drop to 2 if no VIS3 support |
|
225 |
UseVIS = MIN2((intx)2,UseVIS); |
|
226 |
if (!has_vis2()) // Drop to 1 if no VIS2 support |
|
227 |
UseVIS = MIN2((intx)1,UseVIS); |
|
228 |
if (!has_vis1()) // Drop to 0 if no VIS1 support |
|
229 |
UseVIS = 0; |
|
230 |
||
24328
bddefb356fba
8035936: SIGBUS in StubRoutines::aesencryptBlock, solaris-sparc
kvn
parents:
22505
diff
changeset
|
231 |
// SPARC T4 and above should have support for AES instructions |
22505 | 232 |
if (has_aes()) { |
34176
c1b52e665b47
8131778: java disables UseAES flag when using VIS=2 on sparc
kshefov
parents:
34174
diff
changeset
|
233 |
if (FLAG_IS_DEFAULT(UseAES)) { |
c1b52e665b47
8131778: java disables UseAES flag when using VIS=2 on sparc
kshefov
parents:
34174
diff
changeset
|
234 |
FLAG_SET_DEFAULT(UseAES, true); |
c1b52e665b47
8131778: java disables UseAES flag when using VIS=2 on sparc
kshefov
parents:
34174
diff
changeset
|
235 |
} |
c1b52e665b47
8131778: java disables UseAES flag when using VIS=2 on sparc
kshefov
parents:
34174
diff
changeset
|
236 |
if (!UseAES) { |
c1b52e665b47
8131778: java disables UseAES flag when using VIS=2 on sparc
kshefov
parents:
34174
diff
changeset
|
237 |
if (UseAESIntrinsics && !FLAG_IS_DEFAULT(UseAESIntrinsics)) { |
c1b52e665b47
8131778: java disables UseAES flag when using VIS=2 on sparc
kshefov
parents:
34174
diff
changeset
|
238 |
warning("AES intrinsics require UseAES flag to be enabled. Intrinsics will be disabled."); |
22505 | 239 |
} |
34176
c1b52e665b47
8131778: java disables UseAES flag when using VIS=2 on sparc
kshefov
parents:
34174
diff
changeset
|
240 |
FLAG_SET_DEFAULT(UseAESIntrinsics, false); |
c1b52e665b47
8131778: java disables UseAES flag when using VIS=2 on sparc
kshefov
parents:
34174
diff
changeset
|
241 |
} else { |
c1b52e665b47
8131778: java disables UseAES flag when using VIS=2 on sparc
kshefov
parents:
34174
diff
changeset
|
242 |
// The AES intrinsic stubs require AES instruction support (of course) |
c1b52e665b47
8131778: java disables UseAES flag when using VIS=2 on sparc
kshefov
parents:
34174
diff
changeset
|
243 |
// but also require VIS3 mode or higher for instructions it use. |
c1b52e665b47
8131778: java disables UseAES flag when using VIS=2 on sparc
kshefov
parents:
34174
diff
changeset
|
244 |
if (UseVIS > 2) { |
c1b52e665b47
8131778: java disables UseAES flag when using VIS=2 on sparc
kshefov
parents:
34174
diff
changeset
|
245 |
if (FLAG_IS_DEFAULT(UseAESIntrinsics)) { |
c1b52e665b47
8131778: java disables UseAES flag when using VIS=2 on sparc
kshefov
parents:
34174
diff
changeset
|
246 |
FLAG_SET_DEFAULT(UseAESIntrinsics, true); |
c1b52e665b47
8131778: java disables UseAES flag when using VIS=2 on sparc
kshefov
parents:
34174
diff
changeset
|
247 |
} |
c1b52e665b47
8131778: java disables UseAES flag when using VIS=2 on sparc
kshefov
parents:
34174
diff
changeset
|
248 |
} else { |
c1b52e665b47
8131778: java disables UseAES flag when using VIS=2 on sparc
kshefov
parents:
34174
diff
changeset
|
249 |
if (UseAESIntrinsics && !FLAG_IS_DEFAULT(UseAESIntrinsics)) { |
c1b52e665b47
8131778: java disables UseAES flag when using VIS=2 on sparc
kshefov
parents:
34174
diff
changeset
|
250 |
warning("SPARC AES intrinsics require VIS3 instructions. Intrinsics will be disabled."); |
c1b52e665b47
8131778: java disables UseAES flag when using VIS=2 on sparc
kshefov
parents:
34174
diff
changeset
|
251 |
} |
22505 | 252 |
FLAG_SET_DEFAULT(UseAESIntrinsics, false); |
253 |
} |
|
254 |
} |
|
255 |
} else if (UseAES || UseAESIntrinsics) { |
|
34176
c1b52e665b47
8131778: java disables UseAES flag when using VIS=2 on sparc
kshefov
parents:
34174
diff
changeset
|
256 |
if (UseAES && !FLAG_IS_DEFAULT(UseAES)) { |
c1b52e665b47
8131778: java disables UseAES flag when using VIS=2 on sparc
kshefov
parents:
34174
diff
changeset
|
257 |
warning("AES instructions are not available on this CPU"); |
22505 | 258 |
FLAG_SET_DEFAULT(UseAES, false); |
259 |
} |
|
34176
c1b52e665b47
8131778: java disables UseAES flag when using VIS=2 on sparc
kshefov
parents:
34174
diff
changeset
|
260 |
if (UseAESIntrinsics && !FLAG_IS_DEFAULT(UseAESIntrinsics)) { |
c1b52e665b47
8131778: java disables UseAES flag when using VIS=2 on sparc
kshefov
parents:
34174
diff
changeset
|
261 |
warning("AES intrinsics are not available on this CPU"); |
22505 | 262 |
FLAG_SET_DEFAULT(UseAESIntrinsics, false); |
263 |
} |
|
264 |
} |
|
265 |
||
31404
63e8fcd70bfc
8073108: Use x86 and SPARC CPU instructions for GHASH acceleration
ascarpino
parents:
30217
diff
changeset
|
266 |
// GHASH/GCM intrinsics |
63e8fcd70bfc
8073108: Use x86 and SPARC CPU instructions for GHASH acceleration
ascarpino
parents:
30217
diff
changeset
|
267 |
if (has_vis3() && (UseVIS > 2)) { |
63e8fcd70bfc
8073108: Use x86 and SPARC CPU instructions for GHASH acceleration
ascarpino
parents:
30217
diff
changeset
|
268 |
if (FLAG_IS_DEFAULT(UseGHASHIntrinsics)) { |
63e8fcd70bfc
8073108: Use x86 and SPARC CPU instructions for GHASH acceleration
ascarpino
parents:
30217
diff
changeset
|
269 |
UseGHASHIntrinsics = true; |
63e8fcd70bfc
8073108: Use x86 and SPARC CPU instructions for GHASH acceleration
ascarpino
parents:
30217
diff
changeset
|
270 |
} |
63e8fcd70bfc
8073108: Use x86 and SPARC CPU instructions for GHASH acceleration
ascarpino
parents:
30217
diff
changeset
|
271 |
} else if (UseGHASHIntrinsics) { |
63e8fcd70bfc
8073108: Use x86 and SPARC CPU instructions for GHASH acceleration
ascarpino
parents:
30217
diff
changeset
|
272 |
if (!FLAG_IS_DEFAULT(UseGHASHIntrinsics)) |
31774 | 273 |
warning("GHASH intrinsics require VIS3 instruction support. Intrinsics will be disabled"); |
31404
63e8fcd70bfc
8073108: Use x86 and SPARC CPU instructions for GHASH acceleration
ascarpino
parents:
30217
diff
changeset
|
274 |
FLAG_SET_DEFAULT(UseGHASHIntrinsics, false); |
63e8fcd70bfc
8073108: Use x86 and SPARC CPU instructions for GHASH acceleration
ascarpino
parents:
30217
diff
changeset
|
275 |
} |
63e8fcd70bfc
8073108: Use x86 and SPARC CPU instructions for GHASH acceleration
ascarpino
parents:
30217
diff
changeset
|
276 |
|
24953
9680119572be
8035968: Leverage CPU Instructions to Improve SHA Performance on SPARC
kvn
parents:
24424
diff
changeset
|
277 |
// SHA1, SHA256, and SHA512 instructions were added to SPARC T-series at different times |
9680119572be
8035968: Leverage CPU Instructions to Improve SHA Performance on SPARC
kvn
parents:
24424
diff
changeset
|
278 |
if (has_sha1() || has_sha256() || has_sha512()) { |
9680119572be
8035968: Leverage CPU Instructions to Improve SHA Performance on SPARC
kvn
parents:
24424
diff
changeset
|
279 |
if (UseVIS > 0) { // SHA intrinsics use VIS1 instructions |
9680119572be
8035968: Leverage CPU Instructions to Improve SHA Performance on SPARC
kvn
parents:
24424
diff
changeset
|
280 |
if (FLAG_IS_DEFAULT(UseSHA)) { |
9680119572be
8035968: Leverage CPU Instructions to Improve SHA Performance on SPARC
kvn
parents:
24424
diff
changeset
|
281 |
FLAG_SET_DEFAULT(UseSHA, true); |
9680119572be
8035968: Leverage CPU Instructions to Improve SHA Performance on SPARC
kvn
parents:
24424
diff
changeset
|
282 |
} |
9680119572be
8035968: Leverage CPU Instructions to Improve SHA Performance on SPARC
kvn
parents:
24424
diff
changeset
|
283 |
} else { |
9680119572be
8035968: Leverage CPU Instructions to Improve SHA Performance on SPARC
kvn
parents:
24424
diff
changeset
|
284 |
if (UseSHA) { |
9680119572be
8035968: Leverage CPU Instructions to Improve SHA Performance on SPARC
kvn
parents:
24424
diff
changeset
|
285 |
warning("SPARC SHA intrinsics require VIS1 instruction support. Intrinsics will be disabled."); |
9680119572be
8035968: Leverage CPU Instructions to Improve SHA Performance on SPARC
kvn
parents:
24424
diff
changeset
|
286 |
FLAG_SET_DEFAULT(UseSHA, false); |
9680119572be
8035968: Leverage CPU Instructions to Improve SHA Performance on SPARC
kvn
parents:
24424
diff
changeset
|
287 |
} |
9680119572be
8035968: Leverage CPU Instructions to Improve SHA Performance on SPARC
kvn
parents:
24424
diff
changeset
|
288 |
} |
9680119572be
8035968: Leverage CPU Instructions to Improve SHA Performance on SPARC
kvn
parents:
24424
diff
changeset
|
289 |
} else if (UseSHA) { |
9680119572be
8035968: Leverage CPU Instructions to Improve SHA Performance on SPARC
kvn
parents:
24424
diff
changeset
|
290 |
warning("SHA instructions are not available on this CPU"); |
9680119572be
8035968: Leverage CPU Instructions to Improve SHA Performance on SPARC
kvn
parents:
24424
diff
changeset
|
291 |
FLAG_SET_DEFAULT(UseSHA, false); |
9680119572be
8035968: Leverage CPU Instructions to Improve SHA Performance on SPARC
kvn
parents:
24424
diff
changeset
|
292 |
} |
9680119572be
8035968: Leverage CPU Instructions to Improve SHA Performance on SPARC
kvn
parents:
24424
diff
changeset
|
293 |
|
31588
2a864a4a414c
8130120: Handling of SHA intrinsics inconsistent across platforms
zmajo
parents:
31515
diff
changeset
|
294 |
if (UseSHA && has_sha1()) { |
2a864a4a414c
8130120: Handling of SHA intrinsics inconsistent across platforms
zmajo
parents:
31515
diff
changeset
|
295 |
if (FLAG_IS_DEFAULT(UseSHA1Intrinsics)) { |
2a864a4a414c
8130120: Handling of SHA intrinsics inconsistent across platforms
zmajo
parents:
31515
diff
changeset
|
296 |
FLAG_SET_DEFAULT(UseSHA1Intrinsics, true); |
2a864a4a414c
8130120: Handling of SHA intrinsics inconsistent across platforms
zmajo
parents:
31515
diff
changeset
|
297 |
} |
2a864a4a414c
8130120: Handling of SHA intrinsics inconsistent across platforms
zmajo
parents:
31515
diff
changeset
|
298 |
} else if (UseSHA1Intrinsics) { |
2a864a4a414c
8130120: Handling of SHA intrinsics inconsistent across platforms
zmajo
parents:
31515
diff
changeset
|
299 |
warning("Intrinsics for SHA-1 crypto hash functions not available on this CPU."); |
24953
9680119572be
8035968: Leverage CPU Instructions to Improve SHA Performance on SPARC
kvn
parents:
24424
diff
changeset
|
300 |
FLAG_SET_DEFAULT(UseSHA1Intrinsics, false); |
31588
2a864a4a414c
8130120: Handling of SHA intrinsics inconsistent across platforms
zmajo
parents:
31515
diff
changeset
|
301 |
} |
2a864a4a414c
8130120: Handling of SHA intrinsics inconsistent across platforms
zmajo
parents:
31515
diff
changeset
|
302 |
|
2a864a4a414c
8130120: Handling of SHA intrinsics inconsistent across platforms
zmajo
parents:
31515
diff
changeset
|
303 |
if (UseSHA && has_sha256()) { |
2a864a4a414c
8130120: Handling of SHA intrinsics inconsistent across platforms
zmajo
parents:
31515
diff
changeset
|
304 |
if (FLAG_IS_DEFAULT(UseSHA256Intrinsics)) { |
2a864a4a414c
8130120: Handling of SHA intrinsics inconsistent across platforms
zmajo
parents:
31515
diff
changeset
|
305 |
FLAG_SET_DEFAULT(UseSHA256Intrinsics, true); |
24953
9680119572be
8035968: Leverage CPU Instructions to Improve SHA Performance on SPARC
kvn
parents:
24424
diff
changeset
|
306 |
} |
31588
2a864a4a414c
8130120: Handling of SHA intrinsics inconsistent across platforms
zmajo
parents:
31515
diff
changeset
|
307 |
} else if (UseSHA256Intrinsics) { |
2a864a4a414c
8130120: Handling of SHA intrinsics inconsistent across platforms
zmajo
parents:
31515
diff
changeset
|
308 |
warning("Intrinsics for SHA-224 and SHA-256 crypto hash functions not available on this CPU."); |
2a864a4a414c
8130120: Handling of SHA intrinsics inconsistent across platforms
zmajo
parents:
31515
diff
changeset
|
309 |
FLAG_SET_DEFAULT(UseSHA256Intrinsics, false); |
2a864a4a414c
8130120: Handling of SHA intrinsics inconsistent across platforms
zmajo
parents:
31515
diff
changeset
|
310 |
} |
24953
9680119572be
8035968: Leverage CPU Instructions to Improve SHA Performance on SPARC
kvn
parents:
24424
diff
changeset
|
311 |
|
31588
2a864a4a414c
8130120: Handling of SHA intrinsics inconsistent across platforms
zmajo
parents:
31515
diff
changeset
|
312 |
if (UseSHA && has_sha512()) { |
2a864a4a414c
8130120: Handling of SHA intrinsics inconsistent across platforms
zmajo
parents:
31515
diff
changeset
|
313 |
if (FLAG_IS_DEFAULT(UseSHA512Intrinsics)) { |
2a864a4a414c
8130120: Handling of SHA intrinsics inconsistent across platforms
zmajo
parents:
31515
diff
changeset
|
314 |
FLAG_SET_DEFAULT(UseSHA512Intrinsics, true); |
24953
9680119572be
8035968: Leverage CPU Instructions to Improve SHA Performance on SPARC
kvn
parents:
24424
diff
changeset
|
315 |
} |
31588
2a864a4a414c
8130120: Handling of SHA intrinsics inconsistent across platforms
zmajo
parents:
31515
diff
changeset
|
316 |
} else if (UseSHA512Intrinsics) { |
2a864a4a414c
8130120: Handling of SHA intrinsics inconsistent across platforms
zmajo
parents:
31515
diff
changeset
|
317 |
warning("Intrinsics for SHA-384 and SHA-512 crypto hash functions not available on this CPU."); |
2a864a4a414c
8130120: Handling of SHA intrinsics inconsistent across platforms
zmajo
parents:
31515
diff
changeset
|
318 |
FLAG_SET_DEFAULT(UseSHA512Intrinsics, false); |
2a864a4a414c
8130120: Handling of SHA intrinsics inconsistent across platforms
zmajo
parents:
31515
diff
changeset
|
319 |
} |
2a864a4a414c
8130120: Handling of SHA intrinsics inconsistent across platforms
zmajo
parents:
31515
diff
changeset
|
320 |
|
2a864a4a414c
8130120: Handling of SHA intrinsics inconsistent across platforms
zmajo
parents:
31515
diff
changeset
|
321 |
if (!(UseSHA1Intrinsics || UseSHA256Intrinsics || UseSHA512Intrinsics)) { |
2a864a4a414c
8130120: Handling of SHA intrinsics inconsistent across platforms
zmajo
parents:
31515
diff
changeset
|
322 |
FLAG_SET_DEFAULT(UseSHA, false); |
24953
9680119572be
8035968: Leverage CPU Instructions to Improve SHA Performance on SPARC
kvn
parents:
24424
diff
changeset
|
323 |
} |
9680119572be
8035968: Leverage CPU Instructions to Improve SHA Performance on SPARC
kvn
parents:
24424
diff
changeset
|
324 |
|
31515 | 325 |
// SPARC T4 and above should have support for CRC32C instruction |
326 |
if (has_crc32c()) { |
|
327 |
if (UseVIS > 2) { // CRC32C intrinsics use VIS3 instructions |
|
328 |
if (FLAG_IS_DEFAULT(UseCRC32CIntrinsics)) { |
|
329 |
FLAG_SET_DEFAULT(UseCRC32CIntrinsics, true); |
|
330 |
} |
|
331 |
} else { |
|
332 |
if (UseCRC32CIntrinsics) { |
|
333 |
warning("SPARC CRC32C intrinsics require VIS3 instruction support. Intrinsics will be disabled."); |
|
334 |
FLAG_SET_DEFAULT(UseCRC32CIntrinsics, false); |
|
335 |
} |
|
336 |
} |
|
337 |
} else if (UseCRC32CIntrinsics) { |
|
338 |
warning("CRC32C instruction is not available on this CPU"); |
|
339 |
FLAG_SET_DEFAULT(UseCRC32CIntrinsics, false); |
|
340 |
} |
|
341 |
||
32581 | 342 |
if (UseVIS > 2) { |
343 |
if (FLAG_IS_DEFAULT(UseAdler32Intrinsics)) { |
|
344 |
FLAG_SET_DEFAULT(UseAdler32Intrinsics, true); |
|
345 |
} |
|
346 |
} else if (UseAdler32Intrinsics) { |
|
347 |
warning("SPARC Adler32 intrinsics require VIS3 instruction support. Intrinsics will be disabled."); |
|
348 |
FLAG_SET_DEFAULT(UseAdler32Intrinsics, false); |
|
349 |
} |
|
350 |
||
34205 | 351 |
if (UseVIS > 2) { |
352 |
if (FLAG_IS_DEFAULT(UseCRC32Intrinsics)) { |
|
353 |
FLAG_SET_DEFAULT(UseCRC32Intrinsics, true); |
|
354 |
} |
|
355 |
} else if (UseCRC32Intrinsics) { |
|
356 |
warning("SPARC CRC32 intrinsics require VIS3 insructions support. Intriniscs will be disabled"); |
|
357 |
FLAG_SET_DEFAULT(UseCRC32Intrinsics, false); |
|
358 |
} |
|
359 |
||
35110
f19bcdf40799
8143355: Update for addition of vectorizedMismatch intrinsic for x86
kvn
parents:
34205
diff
changeset
|
360 |
if (UseVectorizedMismatchIntrinsic) { |
f19bcdf40799
8143355: Update for addition of vectorizedMismatch intrinsic for x86
kvn
parents:
34205
diff
changeset
|
361 |
warning("UseVectorizedMismatchIntrinsic specified, but not available on this CPU."); |
f19bcdf40799
8143355: Update for addition of vectorizedMismatch intrinsic for x86
kvn
parents:
34205
diff
changeset
|
362 |
FLAG_SET_DEFAULT(UseVectorizedMismatchIntrinsic, false); |
f19bcdf40799
8143355: Update for addition of vectorizedMismatch intrinsic for x86
kvn
parents:
34205
diff
changeset
|
363 |
} |
f19bcdf40799
8143355: Update for addition of vectorizedMismatch intrinsic for x86
kvn
parents:
34205
diff
changeset
|
364 |
|
15193
8e6b5694267f
8003985: Support @Contended Annotation - JEP 142
jwilhelm
parents:
14631
diff
changeset
|
365 |
if (FLAG_IS_DEFAULT(ContendedPaddingWidth) && |
8e6b5694267f
8003985: Support @Contended Annotation - JEP 142
jwilhelm
parents:
14631
diff
changeset
|
366 |
(cache_line_size > ContendedPaddingWidth)) |
8e6b5694267f
8003985: Support @Contended Annotation - JEP 142
jwilhelm
parents:
14631
diff
changeset
|
367 |
ContendedPaddingWidth = cache_line_size; |
8e6b5694267f
8003985: Support @Contended Annotation - JEP 142
jwilhelm
parents:
14631
diff
changeset
|
368 |
|
30209
8ea30dc99369
8026049: (bf) Intrinsify ByteBuffer.put{Int, Double, Float, ...} methods
aph
parents:
26579
diff
changeset
|
369 |
// This machine does not allow unaligned memory accesses |
8ea30dc99369
8026049: (bf) Intrinsify ByteBuffer.put{Int, Double, Float, ...} methods
aph
parents:
26579
diff
changeset
|
370 |
if (UseUnalignedAccesses) { |
8ea30dc99369
8026049: (bf) Intrinsify ByteBuffer.put{Int, Double, Float, ...} methods
aph
parents:
26579
diff
changeset
|
371 |
if (!FLAG_IS_DEFAULT(UseUnalignedAccesses)) |
8ea30dc99369
8026049: (bf) Intrinsify ByteBuffer.put{Int, Double, Float, ...} methods
aph
parents:
26579
diff
changeset
|
372 |
warning("Unaligned memory access is not available on this CPU"); |
8ea30dc99369
8026049: (bf) Intrinsify ByteBuffer.put{Int, Double, Float, ...} methods
aph
parents:
26579
diff
changeset
|
373 |
FLAG_SET_DEFAULT(UseUnalignedAccesses, false); |
8ea30dc99369
8026049: (bf) Intrinsify ByteBuffer.put{Int, Double, Float, ...} methods
aph
parents:
26579
diff
changeset
|
374 |
} |
8ea30dc99369
8026049: (bf) Intrinsify ByteBuffer.put{Int, Double, Float, ...} methods
aph
parents:
26579
diff
changeset
|
375 |
|
1 | 376 |
if (PrintMiscellaneous && Verbose) { |
25633
4cd9c4622c8c
8049717: expose L1_data_cache_line_size for diagnostic/sanity checks
dcubed
parents:
25468
diff
changeset
|
377 |
tty->print_cr("L1 data cache line size: %u", L1_data_cache_line_size()); |
30217
5eb8768d86c4
8076968: PICL based initialization of L2 cache line size on some SPARC systems is incorrect
iveresov
parents:
30209
diff
changeset
|
378 |
tty->print_cr("L2 data cache line size: %u", L2_data_cache_line_size()); |
10267 | 379 |
tty->print("Allocation"); |
1 | 380 |
if (AllocatePrefetchStyle <= 0) { |
10267 | 381 |
tty->print_cr(": no prefetching"); |
1 | 382 |
} else { |
10267 | 383 |
tty->print(" prefetching: "); |
384 |
if (AllocatePrefetchInstr == 0) { |
|
385 |
tty->print("PREFETCH"); |
|
386 |
} else if (AllocatePrefetchInstr == 1) { |
|
387 |
tty->print("BIS"); |
|
388 |
} |
|
1 | 389 |
if (AllocatePrefetchLines > 1) { |
24424
2658d7834c6e
8037816: Fix for 8036122 breaks build with Xcode5/clang
drchase
parents:
24328
diff
changeset
|
390 |
tty->print_cr(" at distance %d, %d lines of %d bytes", (int) AllocatePrefetchDistance, (int) AllocatePrefetchLines, (int) AllocatePrefetchStepSize); |
1 | 391 |
} else { |
24424
2658d7834c6e
8037816: Fix for 8036122 breaks build with Xcode5/clang
drchase
parents:
24328
diff
changeset
|
392 |
tty->print_cr(" at distance %d, one line of %d bytes", (int) AllocatePrefetchDistance, (int) AllocatePrefetchStepSize); |
1 | 393 |
} |
394 |
} |
|
395 |
if (PrefetchCopyIntervalInBytes > 0) { |
|
24424
2658d7834c6e
8037816: Fix for 8036122 breaks build with Xcode5/clang
drchase
parents:
24328
diff
changeset
|
396 |
tty->print_cr("PrefetchCopyIntervalInBytes %d", (int) PrefetchCopyIntervalInBytes); |
1 | 397 |
} |
398 |
if (PrefetchScanIntervalInBytes > 0) { |
|
24424
2658d7834c6e
8037816: Fix for 8036122 breaks build with Xcode5/clang
drchase
parents:
24328
diff
changeset
|
399 |
tty->print_cr("PrefetchScanIntervalInBytes %d", (int) PrefetchScanIntervalInBytes); |
1 | 400 |
} |
401 |
if (PrefetchFieldsAhead > 0) { |
|
24424
2658d7834c6e
8037816: Fix for 8036122 breaks build with Xcode5/clang
drchase
parents:
24328
diff
changeset
|
402 |
tty->print_cr("PrefetchFieldsAhead %d", (int) PrefetchFieldsAhead); |
1 | 403 |
} |
15193
8e6b5694267f
8003985: Support @Contended Annotation - JEP 142
jwilhelm
parents:
14631
diff
changeset
|
404 |
if (ContendedPaddingWidth > 0) { |
24424
2658d7834c6e
8037816: Fix for 8036122 breaks build with Xcode5/clang
drchase
parents:
24328
diff
changeset
|
405 |
tty->print_cr("ContendedPaddingWidth %d", (int) ContendedPaddingWidth); |
15193
8e6b5694267f
8003985: Support @Contended Annotation - JEP 142
jwilhelm
parents:
14631
diff
changeset
|
406 |
} |
1 | 407 |
} |
408 |
} |
|
409 |
||
410 |
void VM_Version::print_features() { |
|
411 |
tty->print_cr("Version:%s", cpu_features()); |
|
412 |
} |
|
413 |
||
414 |
int VM_Version::determine_features() { |
|
415 |
if (UseV8InstrsOnly) { |
|
34174
4db2fb26dc49
8140424: don't prefix developer and notproduct flag variables with CONST_ in product builds
twisti
parents:
33163
diff
changeset
|
416 |
if (PrintMiscellaneous && Verbose) { tty->print_cr("Version is Forced-V8"); } |
1 | 417 |
return generic_v8_m; |
418 |
} |
|
419 |
||
420 |
int features = platform_features(unknown_m); // platform_features() is os_arch specific |
|
421 |
||
422 |
if (features == unknown_m) { |
|
423 |
features = generic_v9_m; |
|
424 |
warning("Cannot recognize SPARC version. Default to V9"); |
|
425 |
} |
|
426 |
||
7704 | 427 |
assert(is_T_family(features) == is_niagara(features), "Niagara should be T series"); |
428 |
if (UseNiagaraInstrs) { // Force code generation for Niagara |
|
429 |
if (is_T_family(features)) { |
|
1 | 430 |
// Happy to accomodate... |
431 |
} else { |
|
34174
4db2fb26dc49
8140424: don't prefix developer and notproduct flag variables with CONST_ in product builds
twisti
parents:
33163
diff
changeset
|
432 |
if (PrintMiscellaneous && Verbose) { tty->print_cr("Version is Forced-Niagara"); } |
7704 | 433 |
features |= T_family_m; |
1 | 434 |
} |
435 |
} else { |
|
7704 | 436 |
if (is_T_family(features) && !FLAG_IS_DEFAULT(UseNiagaraInstrs)) { |
34174
4db2fb26dc49
8140424: don't prefix developer and notproduct flag variables with CONST_ in product builds
twisti
parents:
33163
diff
changeset
|
437 |
if (PrintMiscellaneous && Verbose) { tty->print_cr("Version is Forced-Not-Niagara"); } |
7704 | 438 |
features &= ~(T_family_m | T1_model_m); |
1 | 439 |
} else { |
440 |
// Happy to accomodate... |
|
441 |
} |
|
442 |
} |
|
443 |
||
444 |
return features; |
|
445 |
} |
|
446 |
||
447 |
static int saved_features = 0; |
|
448 |
||
449 |
void VM_Version::allow_all() { |
|
450 |
saved_features = _features; |
|
451 |
_features = all_features_m; |
|
452 |
} |
|
453 |
||
454 |
void VM_Version::revert() { |
|
455 |
_features = saved_features; |
|
456 |
} |
|
183
ba55c7f3fd45
6362677: Change parallel GC collector default number of parallel GC threads.
jmasa
parents:
1
diff
changeset
|
457 |
|
ba55c7f3fd45
6362677: Change parallel GC collector default number of parallel GC threads.
jmasa
parents:
1
diff
changeset
|
458 |
unsigned int VM_Version::calc_parallel_worker_threads() { |
ba55c7f3fd45
6362677: Change parallel GC collector default number of parallel GC threads.
jmasa
parents:
1
diff
changeset
|
459 |
unsigned int result; |
13888
93dce24e57e5
7188176: The JVM should differentiate between T and M series and adjust GC ergonomics
twisti
parents:
13886
diff
changeset
|
460 |
if (is_M_series()) { |
93dce24e57e5
7188176: The JVM should differentiate between T and M series and adjust GC ergonomics
twisti
parents:
13886
diff
changeset
|
461 |
// for now, use same gc thread calculation for M-series as for niagara-plus |
93dce24e57e5
7188176: The JVM should differentiate between T and M series and adjust GC ergonomics
twisti
parents:
13886
diff
changeset
|
462 |
// in future, we may want to tweak parameters for nof_parallel_worker_thread |
93dce24e57e5
7188176: The JVM should differentiate between T and M series and adjust GC ergonomics
twisti
parents:
13886
diff
changeset
|
463 |
result = nof_parallel_worker_threads(5, 16, 8); |
93dce24e57e5
7188176: The JVM should differentiate between T and M series and adjust GC ergonomics
twisti
parents:
13886
diff
changeset
|
464 |
} else if (is_niagara_plus()) { |
183
ba55c7f3fd45
6362677: Change parallel GC collector default number of parallel GC threads.
jmasa
parents:
1
diff
changeset
|
465 |
result = nof_parallel_worker_threads(5, 16, 8); |
ba55c7f3fd45
6362677: Change parallel GC collector default number of parallel GC threads.
jmasa
parents:
1
diff
changeset
|
466 |
} else { |
ba55c7f3fd45
6362677: Change parallel GC collector default number of parallel GC threads.
jmasa
parents:
1
diff
changeset
|
467 |
result = nof_parallel_worker_threads(5, 8, 8); |
ba55c7f3fd45
6362677: Change parallel GC collector default number of parallel GC threads.
jmasa
parents:
1
diff
changeset
|
468 |
} |
ba55c7f3fd45
6362677: Change parallel GC collector default number of parallel GC threads.
jmasa
parents:
1
diff
changeset
|
469 |
return result; |
ba55c7f3fd45
6362677: Change parallel GC collector default number of parallel GC threads.
jmasa
parents:
1
diff
changeset
|
470 |
} |