hotspot/src/os_cpu/linux_x86/vm/orderAccess_linux_x86.inline.hpp
author prr
Fri, 23 May 2014 09:05:24 -0700
changeset 24567 a0ebe5fd56ff
parent 18949 61c970d02a94
child 25715 d5a8dbdc5150
permissions -rw-r--r--
Merge
Ignore whitespace changes - Everywhere: Within whitespace: At end of lines:
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
     1
/*
15855
2ac9ebea17f3 8008959: Fix non-PCH build on Linux, Windows and MacOS X
simonis
parents: 9409
diff changeset
     2
 * Copyright (c) 2003, 2013, Oracle and/or its affiliates. All rights reserved.
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
     3
 * DO NOT ALTER OR REMOVE COPYRIGHT NOTICES OR THIS FILE HEADER.
489c9b5090e2 Initial load
duke
parents:
diff changeset
     4
 *
489c9b5090e2 Initial load
duke
parents:
diff changeset
     5
 * This code is free software; you can redistribute it and/or modify it
489c9b5090e2 Initial load
duke
parents:
diff changeset
     6
 * under the terms of the GNU General Public License version 2 only, as
489c9b5090e2 Initial load
duke
parents:
diff changeset
     7
 * published by the Free Software Foundation.
489c9b5090e2 Initial load
duke
parents:
diff changeset
     8
 *
489c9b5090e2 Initial load
duke
parents:
diff changeset
     9
 * This code is distributed in the hope that it will be useful, but WITHOUT
489c9b5090e2 Initial load
duke
parents:
diff changeset
    10
 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
489c9b5090e2 Initial load
duke
parents:
diff changeset
    11
 * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License
489c9b5090e2 Initial load
duke
parents:
diff changeset
    12
 * version 2 for more details (a copy is included in the LICENSE file that
489c9b5090e2 Initial load
duke
parents:
diff changeset
    13
 * accompanied this code).
489c9b5090e2 Initial load
duke
parents:
diff changeset
    14
 *
489c9b5090e2 Initial load
duke
parents:
diff changeset
    15
 * You should have received a copy of the GNU General Public License version
489c9b5090e2 Initial load
duke
parents:
diff changeset
    16
 * 2 along with this work; if not, write to the Free Software Foundation,
489c9b5090e2 Initial load
duke
parents:
diff changeset
    17
 * Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA.
489c9b5090e2 Initial load
duke
parents:
diff changeset
    18
 *
5547
f4b087cbb361 6941466: Oracle rebranding changes for Hotspot repositories
trims
parents: 3261
diff changeset
    19
 * Please contact Oracle, 500 Oracle Parkway, Redwood Shores, CA 94065 USA
f4b087cbb361 6941466: Oracle rebranding changes for Hotspot repositories
trims
parents: 3261
diff changeset
    20
 * or visit www.oracle.com if you need additional information or have any
f4b087cbb361 6941466: Oracle rebranding changes for Hotspot repositories
trims
parents: 3261
diff changeset
    21
 * questions.
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
    22
 *
489c9b5090e2 Initial load
duke
parents:
diff changeset
    23
 */
489c9b5090e2 Initial load
duke
parents:
diff changeset
    24
7397
5b173b4ca846 6989984: Use standard include model for Hospot
stefank
parents: 6253
diff changeset
    25
#ifndef OS_CPU_LINUX_X86_VM_ORDERACCESS_LINUX_X86_INLINE_HPP
5b173b4ca846 6989984: Use standard include model for Hospot
stefank
parents: 6253
diff changeset
    26
#define OS_CPU_LINUX_X86_VM_ORDERACCESS_LINUX_X86_INLINE_HPP
5b173b4ca846 6989984: Use standard include model for Hospot
stefank
parents: 6253
diff changeset
    27
15855
2ac9ebea17f3 8008959: Fix non-PCH build on Linux, Windows and MacOS X
simonis
parents: 9409
diff changeset
    28
#include "runtime/atomic.inline.hpp"
7397
5b173b4ca846 6989984: Use standard include model for Hospot
stefank
parents: 6253
diff changeset
    29
#include "runtime/orderAccess.hpp"
15855
2ac9ebea17f3 8008959: Fix non-PCH build on Linux, Windows and MacOS X
simonis
parents: 9409
diff changeset
    30
#include "runtime/os.hpp"
7397
5b173b4ca846 6989984: Use standard include model for Hospot
stefank
parents: 6253
diff changeset
    31
#include "vm_version_x86.hpp"
5b173b4ca846 6989984: Use standard include model for Hospot
stefank
parents: 6253
diff changeset
    32
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
    33
// Implementation of class OrderAccess.
489c9b5090e2 Initial load
duke
parents:
diff changeset
    34
489c9b5090e2 Initial load
duke
parents:
diff changeset
    35
inline void OrderAccess::loadload()   { acquire(); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
    36
inline void OrderAccess::storestore() { release(); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
    37
inline void OrderAccess::loadstore()  { acquire(); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
    38
inline void OrderAccess::storeload()  { fence(); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
    39
489c9b5090e2 Initial load
duke
parents:
diff changeset
    40
inline void OrderAccess::acquire() {
6253
228a0240f71e 6973570: OrderAccess::storestore() scales poorly on multi-socket x64 and sparc: cache-line ping-ponging
ysr
parents: 5547
diff changeset
    41
  volatile intptr_t local_dummy;
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
    42
#ifdef AMD64
6253
228a0240f71e 6973570: OrderAccess::storestore() scales poorly on multi-socket x64 and sparc: cache-line ping-ponging
ysr
parents: 5547
diff changeset
    43
  __asm__ volatile ("movq 0(%%rsp), %0" : "=r" (local_dummy) : : "memory");
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
    44
#else
6253
228a0240f71e 6973570: OrderAccess::storestore() scales poorly on multi-socket x64 and sparc: cache-line ping-ponging
ysr
parents: 5547
diff changeset
    45
  __asm__ volatile ("movl 0(%%esp),%0" : "=r" (local_dummy) : : "memory");
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
    46
#endif // AMD64
489c9b5090e2 Initial load
duke
parents:
diff changeset
    47
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
    48
489c9b5090e2 Initial load
duke
parents:
diff changeset
    49
inline void OrderAccess::release() {
6253
228a0240f71e 6973570: OrderAccess::storestore() scales poorly on multi-socket x64 and sparc: cache-line ping-ponging
ysr
parents: 5547
diff changeset
    50
  // Avoid hitting the same cache-line from
228a0240f71e 6973570: OrderAccess::storestore() scales poorly on multi-socket x64 and sparc: cache-line ping-ponging
ysr
parents: 5547
diff changeset
    51
  // different threads.
228a0240f71e 6973570: OrderAccess::storestore() scales poorly on multi-socket x64 and sparc: cache-line ping-ponging
ysr
parents: 5547
diff changeset
    52
  volatile jint local_dummy = 0;
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
    53
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
    54
489c9b5090e2 Initial load
duke
parents:
diff changeset
    55
inline void OrderAccess::fence() {
489c9b5090e2 Initial load
duke
parents:
diff changeset
    56
  if (os::is_MP()) {
2338
a8660a1b709b 6822204: volatile fences should prefer lock:addl to actual mfence instructions
never
parents: 1
diff changeset
    57
    // always use locked addl since mfence is sometimes expensive
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
    58
#ifdef AMD64
2338
a8660a1b709b 6822204: volatile fences should prefer lock:addl to actual mfence instructions
never
parents: 1
diff changeset
    59
    __asm__ volatile ("lock; addl $0,0(%%rsp)" : : : "cc", "memory");
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
    60
#else
489c9b5090e2 Initial load
duke
parents:
diff changeset
    61
    __asm__ volatile ("lock; addl $0,0(%%esp)" : : : "cc", "memory");
2338
a8660a1b709b 6822204: volatile fences should prefer lock:addl to actual mfence instructions
never
parents: 1
diff changeset
    62
#endif
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
    63
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
    64
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
    65
489c9b5090e2 Initial load
duke
parents:
diff changeset
    66
inline jbyte    OrderAccess::load_acquire(volatile jbyte*   p) { return *p; }
489c9b5090e2 Initial load
duke
parents:
diff changeset
    67
inline jshort   OrderAccess::load_acquire(volatile jshort*  p) { return *p; }
489c9b5090e2 Initial load
duke
parents:
diff changeset
    68
inline jint     OrderAccess::load_acquire(volatile jint*    p) { return *p; }
7885
c02b05ba16a1 7009756: volatile variables could be broken throw reflection API
kvn
parents: 7397
diff changeset
    69
inline jlong    OrderAccess::load_acquire(volatile jlong*   p) { return Atomic::load(p); }
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
    70
inline jubyte   OrderAccess::load_acquire(volatile jubyte*  p) { return *p; }
489c9b5090e2 Initial load
duke
parents:
diff changeset
    71
inline jushort  OrderAccess::load_acquire(volatile jushort* p) { return *p; }
489c9b5090e2 Initial load
duke
parents:
diff changeset
    72
inline juint    OrderAccess::load_acquire(volatile juint*   p) { return *p; }
7885
c02b05ba16a1 7009756: volatile variables could be broken throw reflection API
kvn
parents: 7397
diff changeset
    73
inline julong   OrderAccess::load_acquire(volatile julong*  p) { return Atomic::load((volatile jlong*)p); }
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
    74
inline jfloat   OrderAccess::load_acquire(volatile jfloat*  p) { return *p; }
18949
61c970d02a94 8016538: volatile double access via Unsafe.cpp is not atomic
minqi
parents: 15855
diff changeset
    75
inline jdouble  OrderAccess::load_acquire(volatile jdouble* p) { return jdouble_cast(Atomic::load((volatile jlong*)p)); }
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
    76
489c9b5090e2 Initial load
duke
parents:
diff changeset
    77
inline intptr_t OrderAccess::load_ptr_acquire(volatile intptr_t*   p) { return *p; }
489c9b5090e2 Initial load
duke
parents:
diff changeset
    78
inline void*    OrderAccess::load_ptr_acquire(volatile void*       p) { return *(void* volatile *)p; }
489c9b5090e2 Initial load
duke
parents:
diff changeset
    79
inline void*    OrderAccess::load_ptr_acquire(const volatile void* p) { return *(void* const volatile *)p; }
489c9b5090e2 Initial load
duke
parents:
diff changeset
    80
489c9b5090e2 Initial load
duke
parents:
diff changeset
    81
inline void     OrderAccess::release_store(volatile jbyte*   p, jbyte   v) { *p = v; }
489c9b5090e2 Initial load
duke
parents:
diff changeset
    82
inline void     OrderAccess::release_store(volatile jshort*  p, jshort  v) { *p = v; }
489c9b5090e2 Initial load
duke
parents:
diff changeset
    83
inline void     OrderAccess::release_store(volatile jint*    p, jint    v) { *p = v; }
7885
c02b05ba16a1 7009756: volatile variables could be broken throw reflection API
kvn
parents: 7397
diff changeset
    84
inline void     OrderAccess::release_store(volatile jlong*   p, jlong   v) { Atomic::store(v, p); }
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
    85
inline void     OrderAccess::release_store(volatile jubyte*  p, jubyte  v) { *p = v; }
489c9b5090e2 Initial load
duke
parents:
diff changeset
    86
inline void     OrderAccess::release_store(volatile jushort* p, jushort v) { *p = v; }
489c9b5090e2 Initial load
duke
parents:
diff changeset
    87
inline void     OrderAccess::release_store(volatile juint*   p, juint   v) { *p = v; }
7885
c02b05ba16a1 7009756: volatile variables could be broken throw reflection API
kvn
parents: 7397
diff changeset
    88
inline void     OrderAccess::release_store(volatile julong*  p, julong  v) { Atomic::store((jlong)v, (volatile jlong*)p); }
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
    89
inline void     OrderAccess::release_store(volatile jfloat*  p, jfloat  v) { *p = v; }
18949
61c970d02a94 8016538: volatile double access via Unsafe.cpp is not atomic
minqi
parents: 15855
diff changeset
    90
inline void     OrderAccess::release_store(volatile jdouble* p, jdouble v) { release_store((volatile jlong *)p, jlong_cast(v)); }
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
    91
489c9b5090e2 Initial load
duke
parents:
diff changeset
    92
inline void     OrderAccess::release_store_ptr(volatile intptr_t* p, intptr_t v) { *p = v; }
489c9b5090e2 Initial load
duke
parents:
diff changeset
    93
inline void     OrderAccess::release_store_ptr(volatile void*     p, void*    v) { *(void* volatile *)p = v; }
489c9b5090e2 Initial load
duke
parents:
diff changeset
    94
489c9b5090e2 Initial load
duke
parents:
diff changeset
    95
inline void     OrderAccess::store_fence(jbyte*  p, jbyte  v) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
    96
  __asm__ volatile (  "xchgb (%2),%0"
9409
5bd770036284 7031385: incorrect register allocation in release_store_fence on linux x86
dsamersoff
parents: 7885
diff changeset
    97
                    : "=q" (v)
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
    98
                    : "0" (v), "r" (p)
489c9b5090e2 Initial load
duke
parents:
diff changeset
    99
                    : "memory");
489c9b5090e2 Initial load
duke
parents:
diff changeset
   100
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   101
inline void     OrderAccess::store_fence(jshort* p, jshort v) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   102
  __asm__ volatile (  "xchgw (%2),%0"
489c9b5090e2 Initial load
duke
parents:
diff changeset
   103
                    : "=r" (v)
489c9b5090e2 Initial load
duke
parents:
diff changeset
   104
                    : "0" (v), "r" (p)
489c9b5090e2 Initial load
duke
parents:
diff changeset
   105
                    : "memory");
489c9b5090e2 Initial load
duke
parents:
diff changeset
   106
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   107
inline void     OrderAccess::store_fence(jint*   p, jint   v) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   108
  __asm__ volatile (  "xchgl (%2),%0"
489c9b5090e2 Initial load
duke
parents:
diff changeset
   109
                    : "=r" (v)
489c9b5090e2 Initial load
duke
parents:
diff changeset
   110
                    : "0" (v), "r" (p)
489c9b5090e2 Initial load
duke
parents:
diff changeset
   111
                    : "memory");
489c9b5090e2 Initial load
duke
parents:
diff changeset
   112
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   113
489c9b5090e2 Initial load
duke
parents:
diff changeset
   114
inline void     OrderAccess::store_fence(jlong*   p, jlong   v) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   115
#ifdef AMD64
489c9b5090e2 Initial load
duke
parents:
diff changeset
   116
  __asm__ __volatile__ ("xchgq (%2), %0"
489c9b5090e2 Initial load
duke
parents:
diff changeset
   117
                        : "=r" (v)
489c9b5090e2 Initial load
duke
parents:
diff changeset
   118
                        : "0" (v), "r" (p)
489c9b5090e2 Initial load
duke
parents:
diff changeset
   119
                        : "memory");
489c9b5090e2 Initial load
duke
parents:
diff changeset
   120
#else
489c9b5090e2 Initial load
duke
parents:
diff changeset
   121
  *p = v; fence();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   122
#endif // AMD64
489c9b5090e2 Initial load
duke
parents:
diff changeset
   123
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   124
489c9b5090e2 Initial load
duke
parents:
diff changeset
   125
// AMD64 copied the bodies for the the signed version. 32bit did this. As long as the
489c9b5090e2 Initial load
duke
parents:
diff changeset
   126
// compiler does the inlining this is simpler.
489c9b5090e2 Initial load
duke
parents:
diff changeset
   127
inline void     OrderAccess::store_fence(jubyte*  p, jubyte  v) { store_fence((jbyte*)p,  (jbyte)v);  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   128
inline void     OrderAccess::store_fence(jushort* p, jushort v) { store_fence((jshort*)p, (jshort)v); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   129
inline void     OrderAccess::store_fence(juint*   p, juint   v) { store_fence((jint*)p,   (jint)v);   }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   130
inline void     OrderAccess::store_fence(julong*  p, julong  v) { store_fence((jlong*)p,  (jlong)v);  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   131
inline void     OrderAccess::store_fence(jfloat*  p, jfloat  v) { *p = v; fence(); }
18949
61c970d02a94 8016538: volatile double access via Unsafe.cpp is not atomic
minqi
parents: 15855
diff changeset
   132
inline void     OrderAccess::store_fence(jdouble* p, jdouble v) { store_fence((jlong*)p, jlong_cast(v)); }
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   133
489c9b5090e2 Initial load
duke
parents:
diff changeset
   134
inline void     OrderAccess::store_ptr_fence(intptr_t* p, intptr_t v) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   135
#ifdef AMD64
489c9b5090e2 Initial load
duke
parents:
diff changeset
   136
  __asm__ __volatile__ ("xchgq (%2), %0"
489c9b5090e2 Initial load
duke
parents:
diff changeset
   137
                        : "=r" (v)
489c9b5090e2 Initial load
duke
parents:
diff changeset
   138
                        : "0" (v), "r" (p)
489c9b5090e2 Initial load
duke
parents:
diff changeset
   139
                        : "memory");
489c9b5090e2 Initial load
duke
parents:
diff changeset
   140
#else
489c9b5090e2 Initial load
duke
parents:
diff changeset
   141
  store_fence((jint*)p, (jint)v);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   142
#endif // AMD64
489c9b5090e2 Initial load
duke
parents:
diff changeset
   143
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   144
489c9b5090e2 Initial load
duke
parents:
diff changeset
   145
inline void     OrderAccess::store_ptr_fence(void**    p, void*    v) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   146
#ifdef AMD64
489c9b5090e2 Initial load
duke
parents:
diff changeset
   147
  __asm__ __volatile__ ("xchgq (%2), %0"
489c9b5090e2 Initial load
duke
parents:
diff changeset
   148
                        : "=r" (v)
489c9b5090e2 Initial load
duke
parents:
diff changeset
   149
                        : "0" (v), "r" (p)
489c9b5090e2 Initial load
duke
parents:
diff changeset
   150
                        : "memory");
489c9b5090e2 Initial load
duke
parents:
diff changeset
   151
#else
489c9b5090e2 Initial load
duke
parents:
diff changeset
   152
  store_fence((jint*)p, (jint)v);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   153
#endif // AMD64
489c9b5090e2 Initial load
duke
parents:
diff changeset
   154
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   155
489c9b5090e2 Initial load
duke
parents:
diff changeset
   156
// Must duplicate definitions instead of calling store_fence because we don't want to cast away volatile.
489c9b5090e2 Initial load
duke
parents:
diff changeset
   157
inline void     OrderAccess::release_store_fence(volatile jbyte*  p, jbyte  v) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   158
  __asm__ volatile (  "xchgb (%2),%0"
9409
5bd770036284 7031385: incorrect register allocation in release_store_fence on linux x86
dsamersoff
parents: 7885
diff changeset
   159
                    : "=q" (v)
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   160
                    : "0" (v), "r" (p)
489c9b5090e2 Initial load
duke
parents:
diff changeset
   161
                    : "memory");
489c9b5090e2 Initial load
duke
parents:
diff changeset
   162
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   163
inline void     OrderAccess::release_store_fence(volatile jshort* p, jshort v) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   164
  __asm__ volatile (  "xchgw (%2),%0"
489c9b5090e2 Initial load
duke
parents:
diff changeset
   165
                    : "=r" (v)
489c9b5090e2 Initial load
duke
parents:
diff changeset
   166
                    : "0" (v), "r" (p)
489c9b5090e2 Initial load
duke
parents:
diff changeset
   167
                    : "memory");
489c9b5090e2 Initial load
duke
parents:
diff changeset
   168
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   169
inline void     OrderAccess::release_store_fence(volatile jint*   p, jint   v) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   170
  __asm__ volatile (  "xchgl (%2),%0"
489c9b5090e2 Initial load
duke
parents:
diff changeset
   171
                    : "=r" (v)
489c9b5090e2 Initial load
duke
parents:
diff changeset
   172
                    : "0" (v), "r" (p)
489c9b5090e2 Initial load
duke
parents:
diff changeset
   173
                    : "memory");
489c9b5090e2 Initial load
duke
parents:
diff changeset
   174
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   175
489c9b5090e2 Initial load
duke
parents:
diff changeset
   176
inline void     OrderAccess::release_store_fence(volatile jlong*   p, jlong   v) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   177
#ifdef AMD64
489c9b5090e2 Initial load
duke
parents:
diff changeset
   178
  __asm__ __volatile__ (  "xchgq (%2), %0"
489c9b5090e2 Initial load
duke
parents:
diff changeset
   179
                          : "=r" (v)
489c9b5090e2 Initial load
duke
parents:
diff changeset
   180
                          : "0" (v), "r" (p)
489c9b5090e2 Initial load
duke
parents:
diff changeset
   181
                          : "memory");
489c9b5090e2 Initial load
duke
parents:
diff changeset
   182
#else
7885
c02b05ba16a1 7009756: volatile variables could be broken throw reflection API
kvn
parents: 7397
diff changeset
   183
  release_store(p, v); fence();
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   184
#endif // AMD64
489c9b5090e2 Initial load
duke
parents:
diff changeset
   185
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   186
489c9b5090e2 Initial load
duke
parents:
diff changeset
   187
inline void     OrderAccess::release_store_fence(volatile jubyte*  p, jubyte  v) { release_store_fence((volatile jbyte*)p,  (jbyte)v);  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   188
inline void     OrderAccess::release_store_fence(volatile jushort* p, jushort v) { release_store_fence((volatile jshort*)p, (jshort)v); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   189
inline void     OrderAccess::release_store_fence(volatile juint*   p, juint   v) { release_store_fence((volatile jint*)p,   (jint)v);   }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   190
inline void     OrderAccess::release_store_fence(volatile julong*  p, julong  v) { release_store_fence((volatile jlong*)p,  (jlong)v);  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   191
489c9b5090e2 Initial load
duke
parents:
diff changeset
   192
inline void     OrderAccess::release_store_fence(volatile jfloat*  p, jfloat  v) { *p = v; fence(); }
18949
61c970d02a94 8016538: volatile double access via Unsafe.cpp is not atomic
minqi
parents: 15855
diff changeset
   193
inline void     OrderAccess::release_store_fence(volatile jdouble* p, jdouble v) { release_store_fence((volatile jlong*)p, jlong_cast(v)); }
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   194
489c9b5090e2 Initial load
duke
parents:
diff changeset
   195
inline void     OrderAccess::release_store_ptr_fence(volatile intptr_t* p, intptr_t v) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   196
#ifdef AMD64
489c9b5090e2 Initial load
duke
parents:
diff changeset
   197
  __asm__ __volatile__ (  "xchgq (%2), %0"
489c9b5090e2 Initial load
duke
parents:
diff changeset
   198
                          : "=r" (v)
489c9b5090e2 Initial load
duke
parents:
diff changeset
   199
                          : "0" (v), "r" (p)
489c9b5090e2 Initial load
duke
parents:
diff changeset
   200
                          : "memory");
489c9b5090e2 Initial load
duke
parents:
diff changeset
   201
#else
489c9b5090e2 Initial load
duke
parents:
diff changeset
   202
  release_store_fence((volatile jint*)p, (jint)v);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   203
#endif // AMD64
489c9b5090e2 Initial load
duke
parents:
diff changeset
   204
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   205
inline void     OrderAccess::release_store_ptr_fence(volatile void*     p, void*    v) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   206
#ifdef AMD64
489c9b5090e2 Initial load
duke
parents:
diff changeset
   207
  __asm__ __volatile__ (  "xchgq (%2), %0"
489c9b5090e2 Initial load
duke
parents:
diff changeset
   208
                          : "=r" (v)
489c9b5090e2 Initial load
duke
parents:
diff changeset
   209
                          : "0" (v), "r" (p)
489c9b5090e2 Initial load
duke
parents:
diff changeset
   210
                          : "memory");
489c9b5090e2 Initial load
duke
parents:
diff changeset
   211
#else
489c9b5090e2 Initial load
duke
parents:
diff changeset
   212
  release_store_fence((volatile jint*)p, (jint)v);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   213
#endif // AMD64
489c9b5090e2 Initial load
duke
parents:
diff changeset
   214
}
7397
5b173b4ca846 6989984: Use standard include model for Hospot
stefank
parents: 6253
diff changeset
   215
5b173b4ca846 6989984: Use standard include model for Hospot
stefank
parents: 6253
diff changeset
   216
#endif // OS_CPU_LINUX_X86_VM_ORDERACCESS_LINUX_X86_INLINE_HPP