author | ihse |
Thu, 11 Jun 2015 00:51:11 +0200 | |
changeset 33985 | 6a01dc9458f7 |
parent 30429 | c980154ed1a3 |
child 31230 | 413576d00672 |
permissions | -rw-r--r-- |
29183 | 1 |
/* |
2 |
* Copyright (c) 1997, 2012, Oracle and/or its affiliates. All rights reserved. |
|
30209
8ea30dc99369
8026049: (bf) Intrinsify ByteBuffer.put{Int, Double, Float, ...} methods
aph
parents:
29183
diff
changeset
|
3 |
* Copyright (c) 2015, Red Hat Inc. All rights reserved. |
29183 | 4 |
* DO NOT ALTER OR REMOVE COPYRIGHT NOTICES OR THIS FILE HEADER. |
5 |
* |
|
6 |
* This code is free software; you can redistribute it and/or modify it |
|
7 |
* under the terms of the GNU General Public License version 2 only, as |
|
8 |
* published by the Free Software Foundation. |
|
9 |
* |
|
10 |
* This code is distributed in the hope that it will be useful, but WITHOUT |
|
11 |
* ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or |
|
12 |
* FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License |
|
13 |
* version 2 for more details (a copy is included in the LICENSE file that |
|
14 |
* accompanied this code). |
|
15 |
* |
|
16 |
* You should have received a copy of the GNU General Public License version |
|
17 |
* 2 along with this work; if not, write to the Free Software Foundation, |
|
18 |
* Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA. |
|
19 |
* |
|
20 |
* Please contact Oracle, 500 Oracle Parkway, Redwood Shores, CA 94065 USA |
|
21 |
* or visit www.oracle.com if you need additional information or have any |
|
22 |
* questions. |
|
23 |
* |
|
24 |
*/ |
|
25 |
||
26 |
#include "precompiled.hpp" |
|
27 |
#include "asm/macroAssembler.hpp" |
|
28 |
#include "asm/macroAssembler.inline.hpp" |
|
29 |
#include "memory/resourceArea.hpp" |
|
30 |
#include "runtime/java.hpp" |
|
31 |
#include "runtime/stubCodeGenerator.hpp" |
|
32 |
#include "vm_version_aarch64.hpp" |
|
33 |
#ifdef TARGET_OS_FAMILY_linux |
|
34 |
# include "os_linux.inline.hpp" |
|
35 |
#endif |
|
36 |
||
37 |
#ifndef BUILTIN_SIM |
|
38 |
#include <sys/auxv.h> |
|
39 |
#include <asm/hwcap.h> |
|
40 |
#else |
|
41 |
#define getauxval(hwcap) 0 |
|
42 |
#endif |
|
43 |
||
44 |
#ifndef HWCAP_AES |
|
45 |
#define HWCAP_AES (1<<3) |
|
46 |
#endif |
|
47 |
||
48 |
#ifndef HWCAP_SHA1 |
|
49 |
#define HWCAP_SHA1 (1<<5) |
|
50 |
#endif |
|
51 |
||
52 |
#ifndef HWCAP_SHA2 |
|
53 |
#define HWCAP_SHA2 (1<<6) |
|
54 |
#endif |
|
55 |
||
56 |
#ifndef HWCAP_CRC32 |
|
57 |
#define HWCAP_CRC32 (1<<7) |
|
58 |
#endif |
|
59 |
||
60 |
int VM_Version::_cpu; |
|
61 |
int VM_Version::_model; |
|
30429
c980154ed1a3
8079203: AARCH64: Need to cater for different partner implementations
enevill
parents:
30225
diff
changeset
|
62 |
int VM_Version::_model2; |
c980154ed1a3
8079203: AARCH64: Need to cater for different partner implementations
enevill
parents:
30225
diff
changeset
|
63 |
int VM_Version::_variant; |
c980154ed1a3
8079203: AARCH64: Need to cater for different partner implementations
enevill
parents:
30225
diff
changeset
|
64 |
int VM_Version::_revision; |
29183 | 65 |
int VM_Version::_stepping; |
66 |
int VM_Version::_cpuFeatures; |
|
67 |
const char* VM_Version::_features_str = ""; |
|
68 |
||
69 |
static BufferBlob* stub_blob; |
|
70 |
static const int stub_size = 550; |
|
71 |
||
72 |
extern "C" { |
|
73 |
typedef void (*getPsrInfo_stub_t)(void*); |
|
74 |
} |
|
75 |
static getPsrInfo_stub_t getPsrInfo_stub = NULL; |
|
76 |
||
77 |
||
78 |
class VM_Version_StubGenerator: public StubCodeGenerator { |
|
79 |
public: |
|
80 |
||
81 |
VM_Version_StubGenerator(CodeBuffer *c) : StubCodeGenerator(c) {} |
|
82 |
||
83 |
address generate_getPsrInfo() { |
|
84 |
StubCodeMark mark(this, "VM_Version", "getPsrInfo_stub"); |
|
85 |
# define __ _masm-> |
|
86 |
address start = __ pc(); |
|
87 |
||
88 |
#ifdef BUILTIN_SIM |
|
89 |
__ c_stub_prolog(1, 0, MacroAssembler::ret_type_void); |
|
90 |
#endif |
|
91 |
||
92 |
// void getPsrInfo(VM_Version::CpuidInfo* cpuid_info); |
|
93 |
||
94 |
address entry = __ pc(); |
|
95 |
||
96 |
// TODO : redefine fields in CpuidInfo and generate |
|
97 |
// code to fill them in |
|
98 |
||
99 |
__ ret(lr); |
|
100 |
||
101 |
# undef __ |
|
102 |
||
103 |
return start; |
|
104 |
} |
|
105 |
}; |
|
106 |
||
107 |
||
108 |
void VM_Version::get_processor_features() { |
|
109 |
_supports_cx8 = true; |
|
110 |
_supports_atomic_getset4 = true; |
|
111 |
_supports_atomic_getadd4 = true; |
|
112 |
_supports_atomic_getset8 = true; |
|
113 |
_supports_atomic_getadd8 = true; |
|
114 |
||
115 |
if (FLAG_IS_DEFAULT(AllocatePrefetchDistance)) |
|
116 |
FLAG_SET_DEFAULT(AllocatePrefetchDistance, 256); |
|
117 |
if (FLAG_IS_DEFAULT(AllocatePrefetchStepSize)) |
|
118 |
FLAG_SET_DEFAULT(AllocatePrefetchStepSize, 64); |
|
119 |
FLAG_SET_DEFAULT(PrefetchScanIntervalInBytes, 256); |
|
120 |
FLAG_SET_DEFAULT(PrefetchFieldsAhead, 256); |
|
121 |
FLAG_SET_DEFAULT(PrefetchCopyIntervalInBytes, 256); |
|
122 |
FLAG_SET_DEFAULT(UseSSE42Intrinsics, true); |
|
123 |
||
124 |
unsigned long auxv = getauxval(AT_HWCAP); |
|
125 |
||
126 |
char buf[512]; |
|
127 |
||
30429
c980154ed1a3
8079203: AARCH64: Need to cater for different partner implementations
enevill
parents:
30225
diff
changeset
|
128 |
_cpuFeatures = auxv; |
c980154ed1a3
8079203: AARCH64: Need to cater for different partner implementations
enevill
parents:
30225
diff
changeset
|
129 |
|
c980154ed1a3
8079203: AARCH64: Need to cater for different partner implementations
enevill
parents:
30225
diff
changeset
|
130 |
int cpu_lines = 0; |
c980154ed1a3
8079203: AARCH64: Need to cater for different partner implementations
enevill
parents:
30225
diff
changeset
|
131 |
if (FILE *f = fopen("/proc/cpuinfo", "r")) { |
c980154ed1a3
8079203: AARCH64: Need to cater for different partner implementations
enevill
parents:
30225
diff
changeset
|
132 |
char buf[128], *p; |
c980154ed1a3
8079203: AARCH64: Need to cater for different partner implementations
enevill
parents:
30225
diff
changeset
|
133 |
while (fgets(buf, sizeof (buf), f) != NULL) { |
c980154ed1a3
8079203: AARCH64: Need to cater for different partner implementations
enevill
parents:
30225
diff
changeset
|
134 |
if (p = strchr(buf, ':')) { |
c980154ed1a3
8079203: AARCH64: Need to cater for different partner implementations
enevill
parents:
30225
diff
changeset
|
135 |
long v = strtol(p+1, NULL, 0); |
c980154ed1a3
8079203: AARCH64: Need to cater for different partner implementations
enevill
parents:
30225
diff
changeset
|
136 |
if (strncmp(buf, "CPU implementer", sizeof "CPU implementer" - 1) == 0) { |
c980154ed1a3
8079203: AARCH64: Need to cater for different partner implementations
enevill
parents:
30225
diff
changeset
|
137 |
_cpu = v; |
c980154ed1a3
8079203: AARCH64: Need to cater for different partner implementations
enevill
parents:
30225
diff
changeset
|
138 |
cpu_lines++; |
c980154ed1a3
8079203: AARCH64: Need to cater for different partner implementations
enevill
parents:
30225
diff
changeset
|
139 |
} else if (strncmp(buf, "CPU variant", sizeof "CPU variant" - 1) == 0) { |
c980154ed1a3
8079203: AARCH64: Need to cater for different partner implementations
enevill
parents:
30225
diff
changeset
|
140 |
_variant = v; |
c980154ed1a3
8079203: AARCH64: Need to cater for different partner implementations
enevill
parents:
30225
diff
changeset
|
141 |
} else if (strncmp(buf, "CPU part", sizeof "CPU part" - 1) == 0) { |
c980154ed1a3
8079203: AARCH64: Need to cater for different partner implementations
enevill
parents:
30225
diff
changeset
|
142 |
if (_model != v) _model2 = _model; |
c980154ed1a3
8079203: AARCH64: Need to cater for different partner implementations
enevill
parents:
30225
diff
changeset
|
143 |
_model = v; |
c980154ed1a3
8079203: AARCH64: Need to cater for different partner implementations
enevill
parents:
30225
diff
changeset
|
144 |
} else if (strncmp(buf, "CPU revision", sizeof "CPU revision" - 1) == 0) { |
c980154ed1a3
8079203: AARCH64: Need to cater for different partner implementations
enevill
parents:
30225
diff
changeset
|
145 |
_revision = v; |
c980154ed1a3
8079203: AARCH64: Need to cater for different partner implementations
enevill
parents:
30225
diff
changeset
|
146 |
} |
c980154ed1a3
8079203: AARCH64: Need to cater for different partner implementations
enevill
parents:
30225
diff
changeset
|
147 |
} |
c980154ed1a3
8079203: AARCH64: Need to cater for different partner implementations
enevill
parents:
30225
diff
changeset
|
148 |
} |
c980154ed1a3
8079203: AARCH64: Need to cater for different partner implementations
enevill
parents:
30225
diff
changeset
|
149 |
fclose(f); |
c980154ed1a3
8079203: AARCH64: Need to cater for different partner implementations
enevill
parents:
30225
diff
changeset
|
150 |
} |
c980154ed1a3
8079203: AARCH64: Need to cater for different partner implementations
enevill
parents:
30225
diff
changeset
|
151 |
|
c980154ed1a3
8079203: AARCH64: Need to cater for different partner implementations
enevill
parents:
30225
diff
changeset
|
152 |
// Enable vendor specific features |
c980154ed1a3
8079203: AARCH64: Need to cater for different partner implementations
enevill
parents:
30225
diff
changeset
|
153 |
if (_cpu == CPU_CAVIUM && _variant == 0) _cpuFeatures |= CPU_DMB_ATOMICS; |
c980154ed1a3
8079203: AARCH64: Need to cater for different partner implementations
enevill
parents:
30225
diff
changeset
|
154 |
if (_cpu == CPU_ARM && (_model == 0xd03 || _model2 == 0xd03)) _cpuFeatures |= CPU_A53MAC; |
c980154ed1a3
8079203: AARCH64: Need to cater for different partner implementations
enevill
parents:
30225
diff
changeset
|
155 |
// If an olde style /proc/cpuinfo (cpu_lines == 1) then if _model is an A57 (0xd07) |
c980154ed1a3
8079203: AARCH64: Need to cater for different partner implementations
enevill
parents:
30225
diff
changeset
|
156 |
// we assume the worst and assume we could be on a big little system and have |
c980154ed1a3
8079203: AARCH64: Need to cater for different partner implementations
enevill
parents:
30225
diff
changeset
|
157 |
// undisclosed A53 cores which we could be swapped to at any stage |
c980154ed1a3
8079203: AARCH64: Need to cater for different partner implementations
enevill
parents:
30225
diff
changeset
|
158 |
if (_cpu == CPU_ARM && cpu_lines == 1 && _model == 0xd07) _cpuFeatures |= CPU_A53MAC; |
c980154ed1a3
8079203: AARCH64: Need to cater for different partner implementations
enevill
parents:
30225
diff
changeset
|
159 |
|
c980154ed1a3
8079203: AARCH64: Need to cater for different partner implementations
enevill
parents:
30225
diff
changeset
|
160 |
sprintf(buf, "0x%02x:0x%x:0x%03x:%d", _cpu, _variant, _model, _revision); |
c980154ed1a3
8079203: AARCH64: Need to cater for different partner implementations
enevill
parents:
30225
diff
changeset
|
161 |
if (_model2) sprintf(buf+strlen(buf), "(0x%03x)", _model2); |
c980154ed1a3
8079203: AARCH64: Need to cater for different partner implementations
enevill
parents:
30225
diff
changeset
|
162 |
if (auxv & HWCAP_ASIMD) strcat(buf, ", simd"); |
29183 | 163 |
if (auxv & HWCAP_CRC32) strcat(buf, ", crc"); |
164 |
if (auxv & HWCAP_AES) strcat(buf, ", aes"); |
|
165 |
if (auxv & HWCAP_SHA1) strcat(buf, ", sha1"); |
|
166 |
if (auxv & HWCAP_SHA2) strcat(buf, ", sha256"); |
|
167 |
||
30429
c980154ed1a3
8079203: AARCH64: Need to cater for different partner implementations
enevill
parents:
30225
diff
changeset
|
168 |
_features_str = os::strdup(buf); |
29183 | 169 |
|
170 |
if (FLAG_IS_DEFAULT(UseCRC32)) { |
|
171 |
UseCRC32 = (auxv & HWCAP_CRC32) != 0; |
|
172 |
} |
|
173 |
if (UseCRC32 && (auxv & HWCAP_CRC32) == 0) { |
|
174 |
warning("UseCRC32 specified, but not supported on this CPU"); |
|
175 |
} |
|
176 |
if (auxv & HWCAP_AES) { |
|
177 |
UseAES = UseAES || FLAG_IS_DEFAULT(UseAES); |
|
178 |
UseAESIntrinsics = |
|
179 |
UseAESIntrinsics || (UseAES && FLAG_IS_DEFAULT(UseAESIntrinsics)); |
|
180 |
if (UseAESIntrinsics && !UseAES) { |
|
181 |
warning("UseAESIntrinsics enabled, but UseAES not, enabling"); |
|
182 |
UseAES = true; |
|
183 |
} |
|
184 |
} else { |
|
185 |
if (UseAES) { |
|
186 |
warning("UseAES specified, but not supported on this CPU"); |
|
187 |
} |
|
188 |
if (UseAESIntrinsics) { |
|
189 |
warning("UseAESIntrinsics specified, but not supported on this CPU"); |
|
190 |
} |
|
191 |
} |
|
192 |
||
193 |
if (FLAG_IS_DEFAULT(UseCRC32Intrinsics)) { |
|
194 |
UseCRC32Intrinsics = true; |
|
195 |
} |
|
196 |
||
197 |
if (auxv & (HWCAP_SHA1 | HWCAP_SHA2)) { |
|
198 |
if (FLAG_IS_DEFAULT(UseSHA)) { |
|
199 |
FLAG_SET_DEFAULT(UseSHA, true); |
|
200 |
} |
|
201 |
} else if (UseSHA) { |
|
202 |
warning("SHA instructions are not available on this CPU"); |
|
203 |
FLAG_SET_DEFAULT(UseSHA, false); |
|
204 |
} |
|
205 |
||
206 |
if (!UseSHA) { |
|
207 |
FLAG_SET_DEFAULT(UseSHA1Intrinsics, false); |
|
208 |
FLAG_SET_DEFAULT(UseSHA256Intrinsics, false); |
|
209 |
FLAG_SET_DEFAULT(UseSHA512Intrinsics, false); |
|
210 |
} else { |
|
211 |
if (auxv & HWCAP_SHA1) { |
|
212 |
if (FLAG_IS_DEFAULT(UseSHA1Intrinsics)) { |
|
213 |
FLAG_SET_DEFAULT(UseSHA1Intrinsics, true); |
|
214 |
} |
|
215 |
} else if (UseSHA1Intrinsics) { |
|
216 |
warning("SHA1 instruction is not available on this CPU."); |
|
217 |
FLAG_SET_DEFAULT(UseSHA1Intrinsics, false); |
|
218 |
} |
|
219 |
if (auxv & HWCAP_SHA2) { |
|
220 |
if (FLAG_IS_DEFAULT(UseSHA256Intrinsics)) { |
|
221 |
FLAG_SET_DEFAULT(UseSHA256Intrinsics, true); |
|
222 |
} |
|
223 |
} else if (UseSHA256Intrinsics) { |
|
224 |
warning("SHA256 instruction (for SHA-224 and SHA-256) is not available on this CPU."); |
|
225 |
FLAG_SET_DEFAULT(UseSHA256Intrinsics, false); |
|
226 |
} |
|
227 |
if (UseSHA512Intrinsics) { |
|
228 |
warning("SHA512 instruction (for SHA-384 and SHA-512) is not available on this CPU."); |
|
229 |
FLAG_SET_DEFAULT(UseSHA512Intrinsics, false); |
|
230 |
} |
|
231 |
} |
|
232 |
||
30209
8ea30dc99369
8026049: (bf) Intrinsify ByteBuffer.put{Int, Double, Float, ...} methods
aph
parents:
29183
diff
changeset
|
233 |
// This machine allows unaligned memory accesses |
8ea30dc99369
8026049: (bf) Intrinsify ByteBuffer.put{Int, Double, Float, ...} methods
aph
parents:
29183
diff
changeset
|
234 |
if (FLAG_IS_DEFAULT(UseUnalignedAccesses)) { |
8ea30dc99369
8026049: (bf) Intrinsify ByteBuffer.put{Int, Double, Float, ...} methods
aph
parents:
29183
diff
changeset
|
235 |
FLAG_SET_DEFAULT(UseUnalignedAccesses, true); |
8ea30dc99369
8026049: (bf) Intrinsify ByteBuffer.put{Int, Double, Float, ...} methods
aph
parents:
29183
diff
changeset
|
236 |
} |
8ea30dc99369
8026049: (bf) Intrinsify ByteBuffer.put{Int, Double, Float, ...} methods
aph
parents:
29183
diff
changeset
|
237 |
|
30225
e9722ea461d4
8077615: AARCH64: Add C2 intrinsic for BigInteger::multiplyToLen() method
aph
parents:
30209
diff
changeset
|
238 |
if (FLAG_IS_DEFAULT(UseMultiplyToLenIntrinsic)) { |
e9722ea461d4
8077615: AARCH64: Add C2 intrinsic for BigInteger::multiplyToLen() method
aph
parents:
30209
diff
changeset
|
239 |
UseMultiplyToLenIntrinsic = true; |
e9722ea461d4
8077615: AARCH64: Add C2 intrinsic for BigInteger::multiplyToLen() method
aph
parents:
30209
diff
changeset
|
240 |
} |
e9722ea461d4
8077615: AARCH64: Add C2 intrinsic for BigInteger::multiplyToLen() method
aph
parents:
30209
diff
changeset
|
241 |
|
30429
c980154ed1a3
8079203: AARCH64: Need to cater for different partner implementations
enevill
parents:
30225
diff
changeset
|
242 |
if (FLAG_IS_DEFAULT(UseBarriersForVolatile)) { |
c980154ed1a3
8079203: AARCH64: Need to cater for different partner implementations
enevill
parents:
30225
diff
changeset
|
243 |
UseBarriersForVolatile = (_cpuFeatures & CPU_DMB_ATOMICS) != 0; |
c980154ed1a3
8079203: AARCH64: Need to cater for different partner implementations
enevill
parents:
30225
diff
changeset
|
244 |
} |
c980154ed1a3
8079203: AARCH64: Need to cater for different partner implementations
enevill
parents:
30225
diff
changeset
|
245 |
|
29183 | 246 |
#ifdef COMPILER2 |
247 |
if (FLAG_IS_DEFAULT(OptoScheduling)) { |
|
248 |
OptoScheduling = true; |
|
249 |
} |
|
250 |
#endif |
|
251 |
} |
|
252 |
||
253 |
void VM_Version::initialize() { |
|
254 |
ResourceMark rm; |
|
255 |
||
256 |
stub_blob = BufferBlob::create("getPsrInfo_stub", stub_size); |
|
257 |
if (stub_blob == NULL) { |
|
258 |
vm_exit_during_initialization("Unable to allocate getPsrInfo_stub"); |
|
259 |
} |
|
260 |
||
261 |
CodeBuffer c(stub_blob); |
|
262 |
VM_Version_StubGenerator g(&c); |
|
263 |
getPsrInfo_stub = CAST_TO_FN_PTR(getPsrInfo_stub_t, |
|
264 |
g.generate_getPsrInfo()); |
|
265 |
||
266 |
get_processor_features(); |
|
267 |
} |