hotspot/src/share/vm/c1/c1_LIRAssembler.hpp
author twisti
Tue, 09 Mar 2010 20:16:19 +0100
changeset 5046 27e801a857cb
parent 4752 67a506670cd0
child 5052 c6c9ff8ad36a
permissions -rw-r--r--
6919934: JSR 292 needs to support x86 C1 Summary: This implements JSR 292 support for C1 x86. Reviewed-by: never, jrose, kvn
Ignore whitespace changes - Everywhere: Within whitespace: At end of lines:
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
     1
/*
4752
67a506670cd0 6921352: JSR 292 needs its own deopt handler
twisti
parents: 4749
diff changeset
     2
 * Copyright 2000-2010 Sun Microsystems, Inc.  All Rights Reserved.
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
     3
 * DO NOT ALTER OR REMOVE COPYRIGHT NOTICES OR THIS FILE HEADER.
489c9b5090e2 Initial load
duke
parents:
diff changeset
     4
 *
489c9b5090e2 Initial load
duke
parents:
diff changeset
     5
 * This code is free software; you can redistribute it and/or modify it
489c9b5090e2 Initial load
duke
parents:
diff changeset
     6
 * under the terms of the GNU General Public License version 2 only, as
489c9b5090e2 Initial load
duke
parents:
diff changeset
     7
 * published by the Free Software Foundation.
489c9b5090e2 Initial load
duke
parents:
diff changeset
     8
 *
489c9b5090e2 Initial load
duke
parents:
diff changeset
     9
 * This code is distributed in the hope that it will be useful, but WITHOUT
489c9b5090e2 Initial load
duke
parents:
diff changeset
    10
 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
489c9b5090e2 Initial load
duke
parents:
diff changeset
    11
 * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License
489c9b5090e2 Initial load
duke
parents:
diff changeset
    12
 * version 2 for more details (a copy is included in the LICENSE file that
489c9b5090e2 Initial load
duke
parents:
diff changeset
    13
 * accompanied this code).
489c9b5090e2 Initial load
duke
parents:
diff changeset
    14
 *
489c9b5090e2 Initial load
duke
parents:
diff changeset
    15
 * You should have received a copy of the GNU General Public License version
489c9b5090e2 Initial load
duke
parents:
diff changeset
    16
 * 2 along with this work; if not, write to the Free Software Foundation,
489c9b5090e2 Initial load
duke
parents:
diff changeset
    17
 * Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA.
489c9b5090e2 Initial load
duke
parents:
diff changeset
    18
 *
489c9b5090e2 Initial load
duke
parents:
diff changeset
    19
 * Please contact Sun Microsystems, Inc., 4150 Network Circle, Santa Clara,
489c9b5090e2 Initial load
duke
parents:
diff changeset
    20
 * CA 95054 USA or visit www.sun.com if you need additional information or
489c9b5090e2 Initial load
duke
parents:
diff changeset
    21
 * have any questions.
489c9b5090e2 Initial load
duke
parents:
diff changeset
    22
 *
489c9b5090e2 Initial load
duke
parents:
diff changeset
    23
 */
489c9b5090e2 Initial load
duke
parents:
diff changeset
    24
489c9b5090e2 Initial load
duke
parents:
diff changeset
    25
class Compilation;
489c9b5090e2 Initial load
duke
parents:
diff changeset
    26
class ScopeValue;
1374
4c24294029a9 6711316: Open source the Garbage-First garbage collector
ysr
parents: 1
diff changeset
    27
class BarrierSet;
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
    28
489c9b5090e2 Initial load
duke
parents:
diff changeset
    29
class LIR_Assembler: public CompilationResourceObj {
489c9b5090e2 Initial load
duke
parents:
diff changeset
    30
 private:
489c9b5090e2 Initial load
duke
parents:
diff changeset
    31
  C1_MacroAssembler* _masm;
489c9b5090e2 Initial load
duke
parents:
diff changeset
    32
  CodeStubList*      _slow_case_stubs;
1374
4c24294029a9 6711316: Open source the Garbage-First garbage collector
ysr
parents: 1
diff changeset
    33
  BarrierSet*        _bs;
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
    34
489c9b5090e2 Initial load
duke
parents:
diff changeset
    35
  Compilation*       _compilation;
489c9b5090e2 Initial load
duke
parents:
diff changeset
    36
  FrameMap*          _frame_map;
489c9b5090e2 Initial load
duke
parents:
diff changeset
    37
  BlockBegin*        _current_block;
489c9b5090e2 Initial load
duke
parents:
diff changeset
    38
489c9b5090e2 Initial load
duke
parents:
diff changeset
    39
  Instruction*       _pending_non_safepoint;
489c9b5090e2 Initial load
duke
parents:
diff changeset
    40
  int                _pending_non_safepoint_offset;
489c9b5090e2 Initial load
duke
parents:
diff changeset
    41
489c9b5090e2 Initial load
duke
parents:
diff changeset
    42
#ifdef ASSERT
489c9b5090e2 Initial load
duke
parents:
diff changeset
    43
  BlockList          _branch_target_blocks;
489c9b5090e2 Initial load
duke
parents:
diff changeset
    44
  void check_no_unbound_labels();
489c9b5090e2 Initial load
duke
parents:
diff changeset
    45
#endif
489c9b5090e2 Initial load
duke
parents:
diff changeset
    46
489c9b5090e2 Initial load
duke
parents:
diff changeset
    47
  FrameMap* frame_map() const { return _frame_map; }
489c9b5090e2 Initial load
duke
parents:
diff changeset
    48
489c9b5090e2 Initial load
duke
parents:
diff changeset
    49
  void set_current_block(BlockBegin* b) { _current_block = b; }
489c9b5090e2 Initial load
duke
parents:
diff changeset
    50
  BlockBegin* current_block() const { return _current_block; }
489c9b5090e2 Initial load
duke
parents:
diff changeset
    51
489c9b5090e2 Initial load
duke
parents:
diff changeset
    52
  // non-safepoint debug info management
489c9b5090e2 Initial load
duke
parents:
diff changeset
    53
  void flush_debug_info(int before_pc_offset) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
    54
    if (_pending_non_safepoint != NULL) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
    55
      if (_pending_non_safepoint_offset < before_pc_offset)
489c9b5090e2 Initial load
duke
parents:
diff changeset
    56
        record_non_safepoint_debug_info();
489c9b5090e2 Initial load
duke
parents:
diff changeset
    57
      _pending_non_safepoint = NULL;
489c9b5090e2 Initial load
duke
parents:
diff changeset
    58
    }
489c9b5090e2 Initial load
duke
parents:
diff changeset
    59
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
    60
  void process_debug_info(LIR_Op* op);
489c9b5090e2 Initial load
duke
parents:
diff changeset
    61
  void record_non_safepoint_debug_info();
489c9b5090e2 Initial load
duke
parents:
diff changeset
    62
489c9b5090e2 Initial load
duke
parents:
diff changeset
    63
  // unified bailout support
489c9b5090e2 Initial load
duke
parents:
diff changeset
    64
  void bailout(const char* msg) const            { compilation()->bailout(msg); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
    65
  bool bailed_out() const                        { return compilation()->bailed_out(); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
    66
489c9b5090e2 Initial load
duke
parents:
diff changeset
    67
  // code emission patterns and accessors
489c9b5090e2 Initial load
duke
parents:
diff changeset
    68
  void check_codespace();
489c9b5090e2 Initial load
duke
parents:
diff changeset
    69
  bool needs_icache(ciMethod* method) const;
489c9b5090e2 Initial load
duke
parents:
diff changeset
    70
489c9b5090e2 Initial load
duke
parents:
diff changeset
    71
  // returns offset of icache check
489c9b5090e2 Initial load
duke
parents:
diff changeset
    72
  int check_icache();
489c9b5090e2 Initial load
duke
parents:
diff changeset
    73
489c9b5090e2 Initial load
duke
parents:
diff changeset
    74
  void jobject2reg(jobject o, Register reg);
489c9b5090e2 Initial load
duke
parents:
diff changeset
    75
  void jobject2reg_with_patching(Register reg, CodeEmitInfo* info);
489c9b5090e2 Initial load
duke
parents:
diff changeset
    76
489c9b5090e2 Initial load
duke
parents:
diff changeset
    77
  void emit_stubs(CodeStubList* stub_list);
489c9b5090e2 Initial load
duke
parents:
diff changeset
    78
489c9b5090e2 Initial load
duke
parents:
diff changeset
    79
  // addresses
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 1
diff changeset
    80
  Address as_Address(LIR_Address* addr);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 1
diff changeset
    81
  Address as_Address_lo(LIR_Address* addr);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 1
diff changeset
    82
  Address as_Address_hi(LIR_Address* addr);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
    83
489c9b5090e2 Initial load
duke
parents:
diff changeset
    84
  // debug information
5046
27e801a857cb 6919934: JSR 292 needs to support x86 C1
twisti
parents: 4752
diff changeset
    85
  void add_call_info(int pc_offset, CodeEmitInfo* cinfo, bool is_method_handle_invoke = false);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
    86
  void add_debug_info_for_branch(CodeEmitInfo* info);
489c9b5090e2 Initial load
duke
parents:
diff changeset
    87
  void add_debug_info_for_div0(int pc_offset, CodeEmitInfo* cinfo);
489c9b5090e2 Initial load
duke
parents:
diff changeset
    88
  void add_debug_info_for_div0_here(CodeEmitInfo* info);
489c9b5090e2 Initial load
duke
parents:
diff changeset
    89
  void add_debug_info_for_null_check(int pc_offset, CodeEmitInfo* cinfo);
489c9b5090e2 Initial load
duke
parents:
diff changeset
    90
  void add_debug_info_for_null_check_here(CodeEmitInfo* info);
489c9b5090e2 Initial load
duke
parents:
diff changeset
    91
489c9b5090e2 Initial load
duke
parents:
diff changeset
    92
  void set_24bit_FPU();
489c9b5090e2 Initial load
duke
parents:
diff changeset
    93
  void reset_FPU();
489c9b5090e2 Initial load
duke
parents:
diff changeset
    94
  void fpop();
489c9b5090e2 Initial load
duke
parents:
diff changeset
    95
  void fxch(int i);
489c9b5090e2 Initial load
duke
parents:
diff changeset
    96
  void fld(int i);
489c9b5090e2 Initial load
duke
parents:
diff changeset
    97
  void ffree(int i);
489c9b5090e2 Initial load
duke
parents:
diff changeset
    98
489c9b5090e2 Initial load
duke
parents:
diff changeset
    99
  void breakpoint();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   100
  void push(LIR_Opr opr);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   101
  void pop(LIR_Opr opr);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   102
489c9b5090e2 Initial load
duke
parents:
diff changeset
   103
  // patching
489c9b5090e2 Initial load
duke
parents:
diff changeset
   104
  void append_patching_stub(PatchingStub* stub);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   105
  void patching_epilog(PatchingStub* patch, LIR_PatchCode patch_code, Register obj, CodeEmitInfo* info);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   106
489c9b5090e2 Initial load
duke
parents:
diff changeset
   107
  void comp_op(LIR_Condition condition, LIR_Opr src, LIR_Opr result, LIR_Op2* op);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   108
489c9b5090e2 Initial load
duke
parents:
diff changeset
   109
 public:
489c9b5090e2 Initial load
duke
parents:
diff changeset
   110
  LIR_Assembler(Compilation* c);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   111
  ~LIR_Assembler();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   112
  C1_MacroAssembler* masm() const                { return _masm; }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   113
  Compilation* compilation() const               { return _compilation; }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   114
  ciMethod* method() const                       { return compilation()->method(); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   115
489c9b5090e2 Initial load
duke
parents:
diff changeset
   116
  CodeOffsets* offsets() const                   { return _compilation->offsets(); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   117
  int code_offset() const;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   118
  address pc() const;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   119
489c9b5090e2 Initial load
duke
parents:
diff changeset
   120
  int  initial_frame_size_in_bytes();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   121
489c9b5090e2 Initial load
duke
parents:
diff changeset
   122
  // test for constants which can be encoded directly in instructions
489c9b5090e2 Initial load
duke
parents:
diff changeset
   123
  static bool is_small_constant(LIR_Opr opr);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   124
489c9b5090e2 Initial load
duke
parents:
diff changeset
   125
  static LIR_Opr receiverOpr();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   126
  static LIR_Opr incomingReceiverOpr();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   127
  static LIR_Opr osrBufferPointer();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   128
489c9b5090e2 Initial load
duke
parents:
diff changeset
   129
  // stubs
489c9b5090e2 Initial load
duke
parents:
diff changeset
   130
  void emit_slow_case_stubs();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   131
  void emit_static_call_stub();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   132
  void emit_code_stub(CodeStub* op);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   133
  void add_call_info_here(CodeEmitInfo* info)                              { add_call_info(code_offset(), info); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   134
489c9b5090e2 Initial load
duke
parents:
diff changeset
   135
  // code patterns
4752
67a506670cd0 6921352: JSR 292 needs its own deopt handler
twisti
parents: 4749
diff changeset
   136
  int  emit_exception_handler();
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   137
  void emit_exception_entries(ExceptionInfoList* info_list);
4752
67a506670cd0 6921352: JSR 292 needs its own deopt handler
twisti
parents: 4749
diff changeset
   138
  int  emit_deopt_handler();
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   139
489c9b5090e2 Initial load
duke
parents:
diff changeset
   140
  void emit_code(BlockList* hir);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   141
  void emit_block(BlockBegin* block);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   142
  void emit_lir_list(LIR_List* list);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   143
489c9b5090e2 Initial load
duke
parents:
diff changeset
   144
  // any last minute peephole optimizations are performed here.  In
489c9b5090e2 Initial load
duke
parents:
diff changeset
   145
  // particular sparc uses this for delay slot filling.
489c9b5090e2 Initial load
duke
parents:
diff changeset
   146
  void peephole(LIR_List* list);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   147
489c9b5090e2 Initial load
duke
parents:
diff changeset
   148
  void emit_string_compare(LIR_Opr left, LIR_Opr right, LIR_Opr dst, CodeEmitInfo* info);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   149
489c9b5090e2 Initial load
duke
parents:
diff changeset
   150
  void return_op(LIR_Opr result);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   151
489c9b5090e2 Initial load
duke
parents:
diff changeset
   152
  // returns offset of poll instruction
489c9b5090e2 Initial load
duke
parents:
diff changeset
   153
  int safepoint_poll(LIR_Opr result, CodeEmitInfo* info);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   154
489c9b5090e2 Initial load
duke
parents:
diff changeset
   155
  void const2reg  (LIR_Opr src, LIR_Opr dest, LIR_PatchCode patch_code, CodeEmitInfo* info);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   156
  void const2stack(LIR_Opr src, LIR_Opr dest);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   157
  void const2mem  (LIR_Opr src, LIR_Opr dest, BasicType type, CodeEmitInfo* info);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   158
  void reg2stack  (LIR_Opr src, LIR_Opr dest, BasicType type, bool pop_fpu_stack);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   159
  void reg2reg    (LIR_Opr src, LIR_Opr dest);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   160
  void reg2mem    (LIR_Opr src, LIR_Opr dest, BasicType type, LIR_PatchCode patch_code, CodeEmitInfo* info, bool pop_fpu_stack, bool unaligned);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   161
  void stack2reg  (LIR_Opr src, LIR_Opr dest, BasicType type);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   162
  void stack2stack(LIR_Opr src, LIR_Opr dest, BasicType type);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   163
  void mem2reg    (LIR_Opr src, LIR_Opr dest, BasicType type,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   164
                   LIR_PatchCode patch_code = lir_patch_none,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   165
                   CodeEmitInfo* info = NULL, bool unaligned = false);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   166
489c9b5090e2 Initial load
duke
parents:
diff changeset
   167
  void prefetchr  (LIR_Opr src);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   168
  void prefetchw  (LIR_Opr src);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   169
489c9b5090e2 Initial load
duke
parents:
diff changeset
   170
  void shift_op(LIR_Code code, LIR_Opr left, LIR_Opr count, LIR_Opr dest, LIR_Opr tmp);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   171
  void shift_op(LIR_Code code, LIR_Opr left, jint  count, LIR_Opr dest);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   172
489c9b5090e2 Initial load
duke
parents:
diff changeset
   173
  void move_regs(Register from_reg, Register to_reg);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   174
  void swap_reg(Register a, Register b);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   175
489c9b5090e2 Initial load
duke
parents:
diff changeset
   176
  void emit_op0(LIR_Op0* op);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   177
  void emit_op1(LIR_Op1* op);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   178
  void emit_op2(LIR_Op2* op);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   179
  void emit_op3(LIR_Op3* op);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   180
  void emit_opBranch(LIR_OpBranch* op);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   181
  void emit_opLabel(LIR_OpLabel* op);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   182
  void emit_arraycopy(LIR_OpArrayCopy* op);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   183
  void emit_opConvert(LIR_OpConvert* op);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   184
  void emit_alloc_obj(LIR_OpAllocObj* op);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   185
  void emit_alloc_array(LIR_OpAllocArray* op);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   186
  void emit_opTypeCheck(LIR_OpTypeCheck* op);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   187
  void emit_compare_and_swap(LIR_OpCompareAndSwap* op);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   188
  void emit_lock(LIR_OpLock* op);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   189
  void emit_call(LIR_OpJavaCall* op);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   190
  void emit_rtcall(LIR_OpRTCall* op);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   191
  void emit_profile_call(LIR_OpProfileCall* op);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   192
  void emit_delay(LIR_OpDelay* op);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   193
489c9b5090e2 Initial load
duke
parents:
diff changeset
   194
  void arith_op(LIR_Code code, LIR_Opr left, LIR_Opr right, LIR_Opr dest, CodeEmitInfo* info, bool pop_fpu_stack);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   195
  void arithmetic_idiv(LIR_Code code, LIR_Opr left, LIR_Opr right, LIR_Opr temp, LIR_Opr result, CodeEmitInfo* info);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   196
  void intrinsic_op(LIR_Code code, LIR_Opr value, LIR_Opr unused, LIR_Opr dest, LIR_Op* op);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   197
489c9b5090e2 Initial load
duke
parents:
diff changeset
   198
  void logic_op(LIR_Code code, LIR_Opr left, LIR_Opr right, LIR_Opr dest);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   199
489c9b5090e2 Initial load
duke
parents:
diff changeset
   200
  void roundfp_op(LIR_Opr src, LIR_Opr tmp, LIR_Opr dest, bool pop_fpu_stack);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   201
  void move_op(LIR_Opr src, LIR_Opr result, BasicType type,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   202
               LIR_PatchCode patch_code, CodeEmitInfo* info, bool pop_fpu_stack, bool unaligned);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   203
  void volatile_move_op(LIR_Opr src, LIR_Opr result, BasicType type, CodeEmitInfo* info);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   204
  void comp_mem_op(LIR_Opr src, LIR_Opr result, BasicType type, CodeEmitInfo* info);  // info set for null exceptions
489c9b5090e2 Initial load
duke
parents:
diff changeset
   205
  void comp_fl2i(LIR_Code code, LIR_Opr left, LIR_Opr right, LIR_Opr result, LIR_Op2* op);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   206
  void cmove(LIR_Condition code, LIR_Opr left, LIR_Opr right, LIR_Opr result);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   207
5046
27e801a857cb 6919934: JSR 292 needs to support x86 C1
twisti
parents: 4752
diff changeset
   208
  void call(        LIR_OpJavaCall* op, relocInfo::relocType rtype);
27e801a857cb 6919934: JSR 292 needs to support x86 C1
twisti
parents: 4752
diff changeset
   209
  void ic_call(     LIR_OpJavaCall* op);
27e801a857cb 6919934: JSR 292 needs to support x86 C1
twisti
parents: 4752
diff changeset
   210
  void vtable_call( LIR_OpJavaCall* op);
27e801a857cb 6919934: JSR 292 needs to support x86 C1
twisti
parents: 4752
diff changeset
   211
27e801a857cb 6919934: JSR 292 needs to support x86 C1
twisti
parents: 4752
diff changeset
   212
  void preserve_SP();
27e801a857cb 6919934: JSR 292 needs to support x86 C1
twisti
parents: 4752
diff changeset
   213
  void restore_SP();
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   214
489c9b5090e2 Initial load
duke
parents:
diff changeset
   215
  void osr_entry();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   216
489c9b5090e2 Initial load
duke
parents:
diff changeset
   217
  void build_frame();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   218
489c9b5090e2 Initial load
duke
parents:
diff changeset
   219
  void throw_op(LIR_Opr exceptionPC, LIR_Opr exceptionOop, CodeEmitInfo* info, bool unwind);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   220
  void monitor_address(int monitor_ix, LIR_Opr dst);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   221
489c9b5090e2 Initial load
duke
parents:
diff changeset
   222
  void align_backward_branch_target();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   223
  void align_call(LIR_Code code);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   224
489c9b5090e2 Initial load
duke
parents:
diff changeset
   225
  void negate(LIR_Opr left, LIR_Opr dest);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   226
  void leal(LIR_Opr left, LIR_Opr dest);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   227
489c9b5090e2 Initial load
duke
parents:
diff changeset
   228
  void rt_call(LIR_Opr result, address dest, const LIR_OprList* args, LIR_Opr tmp, CodeEmitInfo* info);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   229
489c9b5090e2 Initial load
duke
parents:
diff changeset
   230
  void membar();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   231
  void membar_acquire();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   232
  void membar_release();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   233
  void get_thread(LIR_Opr result);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   234
489c9b5090e2 Initial load
duke
parents:
diff changeset
   235
  void verify_oop_map(CodeEmitInfo* info);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   236
489c9b5090e2 Initial load
duke
parents:
diff changeset
   237
  #include "incls/_c1_LIRAssembler_pd.hpp.incl"
489c9b5090e2 Initial load
duke
parents:
diff changeset
   238
};