author | neliasso |
Wed, 21 May 2014 11:25:25 +0200 | |
changeset 24669 | 14439491d407 |
parent 24018 | 77b156916bab |
child 28954 | 7dda6c26cc98 |
child 29180 | 50369728b00e |
permissions | -rw-r--r-- |
1 | 1 |
/* |
18507
61bfc8995bb3
7088419: Use x86 Hardware CRC32 Instruction with java.util.zip.CRC32
drchase
parents:
16611
diff
changeset
|
2 |
* Copyright (c) 2000, 2013, Oracle and/or its affiliates. All rights reserved. |
1 | 3 |
* DO NOT ALTER OR REMOVE COPYRIGHT NOTICES OR THIS FILE HEADER. |
4 |
* |
|
5 |
* This code is free software; you can redistribute it and/or modify it |
|
6 |
* under the terms of the GNU General Public License version 2 only, as |
|
7 |
* published by the Free Software Foundation. |
|
8 |
* |
|
9 |
* This code is distributed in the hope that it will be useful, but WITHOUT |
|
10 |
* ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or |
|
11 |
* FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License |
|
12 |
* version 2 for more details (a copy is included in the LICENSE file that |
|
13 |
* accompanied this code). |
|
14 |
* |
|
15 |
* You should have received a copy of the GNU General Public License version |
|
16 |
* 2 along with this work; if not, write to the Free Software Foundation, |
|
17 |
* Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA. |
|
18 |
* |
|
5547
f4b087cbb361
6941466: Oracle rebranding changes for Hotspot repositories
trims
parents:
5334
diff
changeset
|
19 |
* Please contact Oracle, 500 Oracle Parkway, Redwood Shores, CA 94065 USA |
f4b087cbb361
6941466: Oracle rebranding changes for Hotspot repositories
trims
parents:
5334
diff
changeset
|
20 |
* or visit www.oracle.com if you need additional information or have any |
f4b087cbb361
6941466: Oracle rebranding changes for Hotspot repositories
trims
parents:
5334
diff
changeset
|
21 |
* questions. |
1 | 22 |
* |
23 |
*/ |
|
24 |
||
7397 | 25 |
#ifndef SHARE_VM_C1_C1_LIRASSEMBLER_HPP |
26 |
#define SHARE_VM_C1_C1_LIRASSEMBLER_HPP |
|
27 |
||
28 |
#include "c1/c1_CodeStubs.hpp" |
|
29 |
#include "ci/ciMethodData.hpp" |
|
13728
882756847a04
6964458: Reimplement class meta-data storage to use native memory
coleenp
parents:
11886
diff
changeset
|
30 |
#include "oops/methodData.hpp" |
7397 | 31 |
#include "utilities/top.hpp" |
32 |
||
1 | 33 |
class Compilation; |
34 |
class ScopeValue; |
|
1374 | 35 |
class BarrierSet; |
1 | 36 |
|
37 |
class LIR_Assembler: public CompilationResourceObj { |
|
38 |
private: |
|
39 |
C1_MacroAssembler* _masm; |
|
40 |
CodeStubList* _slow_case_stubs; |
|
1374 | 41 |
BarrierSet* _bs; |
1 | 42 |
|
43 |
Compilation* _compilation; |
|
44 |
FrameMap* _frame_map; |
|
45 |
BlockBegin* _current_block; |
|
46 |
||
47 |
Instruction* _pending_non_safepoint; |
|
48 |
int _pending_non_safepoint_offset; |
|
49 |
||
5334
b2d040a8d375
6939930: exception unwind changes in 6919934 hurts compilation speed
never
parents:
5052
diff
changeset
|
50 |
Label _unwind_handler_entry; |
b2d040a8d375
6939930: exception unwind changes in 6919934 hurts compilation speed
never
parents:
5052
diff
changeset
|
51 |
|
1 | 52 |
#ifdef ASSERT |
53 |
BlockList _branch_target_blocks; |
|
54 |
void check_no_unbound_labels(); |
|
55 |
#endif |
|
56 |
||
57 |
FrameMap* frame_map() const { return _frame_map; } |
|
58 |
||
59 |
void set_current_block(BlockBegin* b) { _current_block = b; } |
|
60 |
BlockBegin* current_block() const { return _current_block; } |
|
61 |
||
62 |
// non-safepoint debug info management |
|
63 |
void flush_debug_info(int before_pc_offset) { |
|
64 |
if (_pending_non_safepoint != NULL) { |
|
65 |
if (_pending_non_safepoint_offset < before_pc_offset) |
|
66 |
record_non_safepoint_debug_info(); |
|
67 |
_pending_non_safepoint = NULL; |
|
68 |
} |
|
69 |
} |
|
70 |
void process_debug_info(LIR_Op* op); |
|
71 |
void record_non_safepoint_debug_info(); |
|
72 |
||
73 |
// unified bailout support |
|
74 |
void bailout(const char* msg) const { compilation()->bailout(msg); } |
|
75 |
bool bailed_out() const { return compilation()->bailed_out(); } |
|
76 |
||
77 |
// code emission patterns and accessors |
|
78 |
void check_codespace(); |
|
79 |
bool needs_icache(ciMethod* method) const; |
|
80 |
||
81 |
// returns offset of icache check |
|
82 |
int check_icache(); |
|
83 |
||
84 |
void jobject2reg(jobject o, Register reg); |
|
85 |
void jobject2reg_with_patching(Register reg, CodeEmitInfo* info); |
|
86 |
||
13728
882756847a04
6964458: Reimplement class meta-data storage to use native memory
coleenp
parents:
11886
diff
changeset
|
87 |
void metadata2reg(Metadata* o, Register reg); |
882756847a04
6964458: Reimplement class meta-data storage to use native memory
coleenp
parents:
11886
diff
changeset
|
88 |
void klass2reg_with_patching(Register reg, CodeEmitInfo* info); |
882756847a04
6964458: Reimplement class meta-data storage to use native memory
coleenp
parents:
11886
diff
changeset
|
89 |
|
1 | 90 |
void emit_stubs(CodeStubList* stub_list); |
91 |
||
92 |
// addresses |
|
1066 | 93 |
Address as_Address(LIR_Address* addr); |
94 |
Address as_Address_lo(LIR_Address* addr); |
|
95 |
Address as_Address_hi(LIR_Address* addr); |
|
1 | 96 |
|
97 |
// debug information |
|
5687 | 98 |
void add_call_info(int pc_offset, CodeEmitInfo* cinfo); |
1 | 99 |
void add_debug_info_for_branch(CodeEmitInfo* info); |
100 |
void add_debug_info_for_div0(int pc_offset, CodeEmitInfo* cinfo); |
|
101 |
void add_debug_info_for_div0_here(CodeEmitInfo* info); |
|
102 |
void add_debug_info_for_null_check(int pc_offset, CodeEmitInfo* cinfo); |
|
103 |
void add_debug_info_for_null_check_here(CodeEmitInfo* info); |
|
104 |
||
105 |
void set_24bit_FPU(); |
|
106 |
void reset_FPU(); |
|
107 |
void fpop(); |
|
108 |
void fxch(int i); |
|
109 |
void fld(int i); |
|
110 |
void ffree(int i); |
|
111 |
||
112 |
void breakpoint(); |
|
113 |
void push(LIR_Opr opr); |
|
114 |
void pop(LIR_Opr opr); |
|
115 |
||
116 |
// patching |
|
117 |
void append_patching_stub(PatchingStub* stub); |
|
118 |
void patching_epilog(PatchingStub* patch, LIR_PatchCode patch_code, Register obj, CodeEmitInfo* info); |
|
119 |
||
120 |
void comp_op(LIR_Condition condition, LIR_Opr src, LIR_Opr result, LIR_Op2* op); |
|
121 |
||
19710
2f8ca425504e
7199175: JSR 292: C1 needs patching when invokedynamic/invokehandle call site is not linked
roland
parents:
18507
diff
changeset
|
122 |
PatchingStub::PatchID patching_id(CodeEmitInfo* info); |
2f8ca425504e
7199175: JSR 292: C1 needs patching when invokedynamic/invokehandle call site is not linked
roland
parents:
18507
diff
changeset
|
123 |
|
1 | 124 |
public: |
125 |
LIR_Assembler(Compilation* c); |
|
126 |
~LIR_Assembler(); |
|
127 |
C1_MacroAssembler* masm() const { return _masm; } |
|
128 |
Compilation* compilation() const { return _compilation; } |
|
129 |
ciMethod* method() const { return compilation()->method(); } |
|
130 |
||
131 |
CodeOffsets* offsets() const { return _compilation->offsets(); } |
|
132 |
int code_offset() const; |
|
133 |
address pc() const; |
|
134 |
||
24018
77b156916bab
8032410: compiler/uncommontrap/TestStackBangRbp.java times out on Solaris-Sparc V9
roland
parents:
20702
diff
changeset
|
135 |
int initial_frame_size_in_bytes() const; |
77b156916bab
8032410: compiler/uncommontrap/TestStackBangRbp.java times out on Solaris-Sparc V9
roland
parents:
20702
diff
changeset
|
136 |
int bang_size_in_bytes() const; |
1 | 137 |
|
138 |
// test for constants which can be encoded directly in instructions |
|
139 |
static bool is_small_constant(LIR_Opr opr); |
|
140 |
||
141 |
static LIR_Opr receiverOpr(); |
|
142 |
static LIR_Opr osrBufferPointer(); |
|
143 |
||
144 |
// stubs |
|
145 |
void emit_slow_case_stubs(); |
|
146 |
void emit_static_call_stub(); |
|
24669 | 147 |
void append_code_stub(CodeStub* op); |
1 | 148 |
void add_call_info_here(CodeEmitInfo* info) { add_call_info(code_offset(), info); } |
149 |
||
150 |
// code patterns |
|
4752 | 151 |
int emit_exception_handler(); |
5334
b2d040a8d375
6939930: exception unwind changes in 6919934 hurts compilation speed
never
parents:
5052
diff
changeset
|
152 |
int emit_unwind_handler(); |
1 | 153 |
void emit_exception_entries(ExceptionInfoList* info_list); |
4752 | 154 |
int emit_deopt_handler(); |
1 | 155 |
|
156 |
void emit_code(BlockList* hir); |
|
157 |
void emit_block(BlockBegin* block); |
|
158 |
void emit_lir_list(LIR_List* list); |
|
159 |
||
160 |
// any last minute peephole optimizations are performed here. In |
|
161 |
// particular sparc uses this for delay slot filling. |
|
162 |
void peephole(LIR_List* list); |
|
163 |
||
164 |
void emit_string_compare(LIR_Opr left, LIR_Opr right, LIR_Opr dst, CodeEmitInfo* info); |
|
165 |
||
166 |
void return_op(LIR_Opr result); |
|
167 |
||
168 |
// returns offset of poll instruction |
|
169 |
int safepoint_poll(LIR_Opr result, CodeEmitInfo* info); |
|
170 |
||
171 |
void const2reg (LIR_Opr src, LIR_Opr dest, LIR_PatchCode patch_code, CodeEmitInfo* info); |
|
172 |
void const2stack(LIR_Opr src, LIR_Opr dest); |
|
7427 | 173 |
void const2mem (LIR_Opr src, LIR_Opr dest, BasicType type, CodeEmitInfo* info, bool wide); |
1 | 174 |
void reg2stack (LIR_Opr src, LIR_Opr dest, BasicType type, bool pop_fpu_stack); |
175 |
void reg2reg (LIR_Opr src, LIR_Opr dest); |
|
7427 | 176 |
void reg2mem (LIR_Opr src, LIR_Opr dest, BasicType type, |
177 |
LIR_PatchCode patch_code, CodeEmitInfo* info, |
|
178 |
bool pop_fpu_stack, bool wide, bool unaligned); |
|
1 | 179 |
void stack2reg (LIR_Opr src, LIR_Opr dest, BasicType type); |
180 |
void stack2stack(LIR_Opr src, LIR_Opr dest, BasicType type); |
|
181 |
void mem2reg (LIR_Opr src, LIR_Opr dest, BasicType type, |
|
7427 | 182 |
LIR_PatchCode patch_code, |
183 |
CodeEmitInfo* info, bool wide, bool unaligned); |
|
1 | 184 |
|
185 |
void prefetchr (LIR_Opr src); |
|
186 |
void prefetchw (LIR_Opr src); |
|
187 |
||
188 |
void shift_op(LIR_Code code, LIR_Opr left, LIR_Opr count, LIR_Opr dest, LIR_Opr tmp); |
|
189 |
void shift_op(LIR_Code code, LIR_Opr left, jint count, LIR_Opr dest); |
|
190 |
||
191 |
void move_regs(Register from_reg, Register to_reg); |
|
192 |
void swap_reg(Register a, Register b); |
|
193 |
||
194 |
void emit_op0(LIR_Op0* op); |
|
195 |
void emit_op1(LIR_Op1* op); |
|
196 |
void emit_op2(LIR_Op2* op); |
|
197 |
void emit_op3(LIR_Op3* op); |
|
198 |
void emit_opBranch(LIR_OpBranch* op); |
|
199 |
void emit_opLabel(LIR_OpLabel* op); |
|
200 |
void emit_arraycopy(LIR_OpArrayCopy* op); |
|
18507
61bfc8995bb3
7088419: Use x86 Hardware CRC32 Instruction with java.util.zip.CRC32
drchase
parents:
16611
diff
changeset
|
201 |
void emit_updatecrc32(LIR_OpUpdateCRC32* op); |
1 | 202 |
void emit_opConvert(LIR_OpConvert* op); |
203 |
void emit_alloc_obj(LIR_OpAllocObj* op); |
|
204 |
void emit_alloc_array(LIR_OpAllocArray* op); |
|
205 |
void emit_opTypeCheck(LIR_OpTypeCheck* op); |
|
6461
cfc616b49f58
6919069: client compiler needs to capture more profile information for tiered work
iveresov
parents:
6453
diff
changeset
|
206 |
void emit_typecheck_helper(LIR_OpTypeCheck *op, Label* success, Label* failure, Label* obj_is_null); |
1 | 207 |
void emit_compare_and_swap(LIR_OpCompareAndSwap* op); |
208 |
void emit_lock(LIR_OpLock* op); |
|
209 |
void emit_call(LIR_OpJavaCall* op); |
|
210 |
void emit_rtcall(LIR_OpRTCall* op); |
|
211 |
void emit_profile_call(LIR_OpProfileCall* op); |
|
20702
bbe0fcde6e13
8023657: New type profiling points: arguments to call
roland
parents:
19710
diff
changeset
|
212 |
void emit_profile_type(LIR_OpProfileType* op); |
1 | 213 |
void emit_delay(LIR_OpDelay* op); |
214 |
||
215 |
void arith_op(LIR_Code code, LIR_Opr left, LIR_Opr right, LIR_Opr dest, CodeEmitInfo* info, bool pop_fpu_stack); |
|
216 |
void arithmetic_idiv(LIR_Code code, LIR_Opr left, LIR_Opr right, LIR_Opr temp, LIR_Opr result, CodeEmitInfo* info); |
|
217 |
void intrinsic_op(LIR_Code code, LIR_Opr value, LIR_Opr unused, LIR_Opr dest, LIR_Op* op); |
|
16611 | 218 |
#ifdef ASSERT |
219 |
void emit_assert(LIR_OpAssert* op); |
|
220 |
#endif |
|
1 | 221 |
|
222 |
void logic_op(LIR_Code code, LIR_Opr left, LIR_Opr right, LIR_Opr dest); |
|
223 |
||
224 |
void roundfp_op(LIR_Opr src, LIR_Opr tmp, LIR_Opr dest, bool pop_fpu_stack); |
|
225 |
void move_op(LIR_Opr src, LIR_Opr result, BasicType type, |
|
7427 | 226 |
LIR_PatchCode patch_code, CodeEmitInfo* info, bool pop_fpu_stack, bool unaligned, bool wide); |
1 | 227 |
void volatile_move_op(LIR_Opr src, LIR_Opr result, BasicType type, CodeEmitInfo* info); |
228 |
void comp_mem_op(LIR_Opr src, LIR_Opr result, BasicType type, CodeEmitInfo* info); // info set for null exceptions |
|
229 |
void comp_fl2i(LIR_Code code, LIR_Opr left, LIR_Opr right, LIR_Opr result, LIR_Op2* op); |
|
7713
1e06d2419258
7009231: C1: Incorrect CAS code for longs on SPARC 32bit
iveresov
parents:
7427
diff
changeset
|
230 |
void cmove(LIR_Condition code, LIR_Opr left, LIR_Opr right, LIR_Opr result, BasicType type); |
1 | 231 |
|
5046 | 232 |
void call( LIR_OpJavaCall* op, relocInfo::relocType rtype); |
233 |
void ic_call( LIR_OpJavaCall* op); |
|
234 |
void vtable_call( LIR_OpJavaCall* op); |
|
235 |
||
1 | 236 |
void osr_entry(); |
237 |
||
238 |
void build_frame(); |
|
239 |
||
5334
b2d040a8d375
6939930: exception unwind changes in 6919934 hurts compilation speed
never
parents:
5052
diff
changeset
|
240 |
void throw_op(LIR_Opr exceptionPC, LIR_Opr exceptionOop, CodeEmitInfo* info); |
b2d040a8d375
6939930: exception unwind changes in 6919934 hurts compilation speed
never
parents:
5052
diff
changeset
|
241 |
void unwind_op(LIR_Opr exceptionOop); |
1 | 242 |
void monitor_address(int monitor_ix, LIR_Opr dst); |
243 |
||
244 |
void align_backward_branch_target(); |
|
245 |
void align_call(LIR_Code code); |
|
246 |
||
247 |
void negate(LIR_Opr left, LIR_Opr dest); |
|
248 |
void leal(LIR_Opr left, LIR_Opr dest); |
|
249 |
||
250 |
void rt_call(LIR_Opr result, address dest, const LIR_OprList* args, LIR_Opr tmp, CodeEmitInfo* info); |
|
251 |
||
252 |
void membar(); |
|
253 |
void membar_acquire(); |
|
254 |
void membar_release(); |
|
11886
feebf5c9f40c
7120481: storeStore barrier in constructor with final field
jiangli
parents:
10508
diff
changeset
|
255 |
void membar_loadload(); |
feebf5c9f40c
7120481: storeStore barrier in constructor with final field
jiangli
parents:
10508
diff
changeset
|
256 |
void membar_storestore(); |
feebf5c9f40c
7120481: storeStore barrier in constructor with final field
jiangli
parents:
10508
diff
changeset
|
257 |
void membar_loadstore(); |
feebf5c9f40c
7120481: storeStore barrier in constructor with final field
jiangli
parents:
10508
diff
changeset
|
258 |
void membar_storeload(); |
1 | 259 |
void get_thread(LIR_Opr result); |
260 |
||
261 |
void verify_oop_map(CodeEmitInfo* info); |
|
262 |
||
13886
8d82c4dfa722
7023898: Intrinsify AtomicLongFieldUpdater.getAndIncrement()
roland
parents:
13728
diff
changeset
|
263 |
void atomic_op(LIR_Code code, LIR_Opr src, LIR_Opr data, LIR_Opr dest, LIR_Opr tmp); |
8d82c4dfa722
7023898: Intrinsify AtomicLongFieldUpdater.getAndIncrement()
roland
parents:
13728
diff
changeset
|
264 |
|
7397 | 265 |
#ifdef TARGET_ARCH_x86 |
266 |
# include "c1_LIRAssembler_x86.hpp" |
|
267 |
#endif |
|
268 |
#ifdef TARGET_ARCH_sparc |
|
269 |
# include "c1_LIRAssembler_sparc.hpp" |
|
270 |
#endif |
|
8107
78e5bd944384
7016023: Enable building ARM and PPC from src/closed repository
bobv
parents:
7713
diff
changeset
|
271 |
#ifdef TARGET_ARCH_arm |
78e5bd944384
7016023: Enable building ARM and PPC from src/closed repository
bobv
parents:
7713
diff
changeset
|
272 |
# include "c1_LIRAssembler_arm.hpp" |
78e5bd944384
7016023: Enable building ARM and PPC from src/closed repository
bobv
parents:
7713
diff
changeset
|
273 |
#endif |
78e5bd944384
7016023: Enable building ARM and PPC from src/closed repository
bobv
parents:
7713
diff
changeset
|
274 |
#ifdef TARGET_ARCH_ppc |
78e5bd944384
7016023: Enable building ARM and PPC from src/closed repository
bobv
parents:
7713
diff
changeset
|
275 |
# include "c1_LIRAssembler_ppc.hpp" |
78e5bd944384
7016023: Enable building ARM and PPC from src/closed repository
bobv
parents:
7713
diff
changeset
|
276 |
#endif |
7397 | 277 |
|
1 | 278 |
}; |
7397 | 279 |
|
280 |
#endif // SHARE_VM_C1_C1_LIRASSEMBLER_HPP |