author | jwilhelm |
Thu, 12 Sep 2019 03:21:11 +0200 | |
changeset 58094 | 0f6c749acd15 |
parent 53244 | 9807daeb47c4 |
permissions | -rw-r--r-- |
42664 | 1 |
/* |
53244
9807daeb47c4
8216167: Update include guards to reflect correct directories
coleenp
parents:
52351
diff
changeset
|
2 |
* Copyright (c) 2008, 2019, Oracle and/or its affiliates. All rights reserved. |
42664 | 3 |
* DO NOT ALTER OR REMOVE COPYRIGHT NOTICES OR THIS FILE HEADER. |
4 |
* |
|
5 |
* This code is free software; you can redistribute it and/or modify it |
|
6 |
* under the terms of the GNU General Public License version 2 only, as |
|
7 |
* published by the Free Software Foundation. |
|
8 |
* |
|
9 |
* This code is distributed in the hope that it will be useful, but WITHOUT |
|
10 |
* ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or |
|
11 |
* FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License |
|
12 |
* version 2 for more details (a copy is included in the LICENSE file that |
|
13 |
* accompanied this code). |
|
14 |
* |
|
15 |
* You should have received a copy of the GNU General Public License version |
|
16 |
* 2 along with this work; if not, write to the Free Software Foundation, |
|
17 |
* Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA. |
|
18 |
* |
|
19 |
* Please contact Oracle, 500 Oracle Parkway, Redwood Shores, CA 94065 USA |
|
20 |
* or visit www.oracle.com if you need additional information or have any |
|
21 |
* questions. |
|
22 |
* |
|
23 |
*/ |
|
24 |
||
53244
9807daeb47c4
8216167: Update include guards to reflect correct directories
coleenp
parents:
52351
diff
changeset
|
25 |
#ifndef CPU_ARM_C1_DEFS_ARM_HPP |
9807daeb47c4
8216167: Update include guards to reflect correct directories
coleenp
parents:
52351
diff
changeset
|
26 |
#define CPU_ARM_C1_DEFS_ARM_HPP |
42664 | 27 |
|
28 |
// native word offsets from memory address (little endian) |
|
29 |
enum { |
|
30 |
pd_lo_word_offset_in_bytes = 0, |
|
31 |
pd_hi_word_offset_in_bytes = BytesPerWord |
|
32 |
}; |
|
33 |
||
34 |
// explicit rounding operations are required to implement the strictFP mode |
|
35 |
enum { |
|
36 |
pd_strict_fp_requires_explicit_rounding = false |
|
37 |
}; |
|
38 |
||
39 |
#ifdef __SOFTFP__ |
|
40 |
#define SOFT(n) n |
|
41 |
#define VFP(n) |
|
42 |
#else // __SOFTFP__ |
|
43 |
#define SOFT(n) |
|
44 |
#define VFP(n) n |
|
45 |
#endif // __SOFTFP__ |
|
46 |
||
47 |
||
48 |
// registers |
|
49 |
enum { |
|
52351 | 50 |
pd_nof_cpu_regs_frame_map = 16, // number of registers used during code emission |
51 |
pd_nof_caller_save_cpu_regs_frame_map = 10, // number of registers killed by calls |
|
52 |
pd_nof_cpu_regs_reg_alloc = 10, // number of registers that are visible to register allocator (including Rheap_base which is visible only if compressed pointers are not enabled) |
|
42664 | 53 |
pd_nof_cpu_regs_linearscan = pd_nof_cpu_regs_frame_map, // number of registers visible to linear scan |
54 |
pd_nof_cpu_regs_processed_in_linearscan = pd_nof_cpu_regs_reg_alloc + 1, // number of registers processed in linear scan; includes LR as it is used as temporary register in c1_LIRGenerator_arm |
|
55 |
pd_first_cpu_reg = 0, |
|
56 |
pd_last_cpu_reg = pd_nof_cpu_regs_frame_map - 1, |
|
57 |
||
58 |
pd_nof_fpu_regs_frame_map = VFP(32) SOFT(0), // number of float registers used during code emission |
|
59 |
pd_nof_caller_save_fpu_regs_frame_map = VFP(32) SOFT(0), // number of float registers killed by calls |
|
52351 | 60 |
pd_nof_fpu_regs_reg_alloc = VFP(30) SOFT(0), // number of float registers that are visible to register allocator |
42664 | 61 |
pd_nof_fpu_regs_linearscan = pd_nof_fpu_regs_frame_map, // number of float registers visible to linear scan |
62 |
pd_first_fpu_reg = pd_nof_cpu_regs_frame_map, |
|
63 |
pd_last_fpu_reg = pd_first_fpu_reg + pd_nof_fpu_regs_frame_map - 1, |
|
64 |
||
65 |
pd_nof_xmm_regs_linearscan = 0, |
|
66 |
pd_nof_caller_save_xmm_regs = 0, |
|
67 |
pd_first_xmm_reg = -1, |
|
68 |
pd_last_xmm_reg = -1 |
|
69 |
}; |
|
70 |
||
71 |
||
72 |
// encoding of float value in debug info: |
|
73 |
enum { |
|
74 |
pd_float_saved_as_double = false |
|
75 |
}; |
|
76 |
||
77 |
#define PATCHED_ADDR (204) |
|
49455
848864ed9b17
8199604: Rename CardTableModRefBS to CardTableBarrierSet
eosterlund
parents:
47216
diff
changeset
|
78 |
#define CARDTABLEBARRIERSET_POST_BARRIER_HELPER |
42664 | 79 |
#define GENERATE_ADDRESS_IS_PREFERRED |
80 |
||
53244
9807daeb47c4
8216167: Update include guards to reflect correct directories
coleenp
parents:
52351
diff
changeset
|
81 |
#endif // CPU_ARM_C1_DEFS_ARM_HPP |