hotspot/src/cpu/x86/vm/vm_version_x86_64.cpp
author kvn
Tue, 14 Oct 2008 15:10:26 -0700
changeset 1437 d1846c1c04c4
parent 1066 717c3345024f
permissions -rw-r--r--
6532536: Optimize arraycopy stubs for Intel cpus Summary: Use SSE2 movdqu in arraycopy stubs on newest Intel's cpus Reviewed-by: rasbold
Ignore whitespace changes - Everywhere: Within whitespace: At end of lines:
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
     1
/*
670
ddf3e9583f2f 6719955: Update copyright year
xdono
parents: 244
diff changeset
     2
 * Copyright 2003-2008 Sun Microsystems, Inc.  All Rights Reserved.
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
     3
 * DO NOT ALTER OR REMOVE COPYRIGHT NOTICES OR THIS FILE HEADER.
489c9b5090e2 Initial load
duke
parents:
diff changeset
     4
 *
489c9b5090e2 Initial load
duke
parents:
diff changeset
     5
 * This code is free software; you can redistribute it and/or modify it
489c9b5090e2 Initial load
duke
parents:
diff changeset
     6
 * under the terms of the GNU General Public License version 2 only, as
489c9b5090e2 Initial load
duke
parents:
diff changeset
     7
 * published by the Free Software Foundation.
489c9b5090e2 Initial load
duke
parents:
diff changeset
     8
 *
489c9b5090e2 Initial load
duke
parents:
diff changeset
     9
 * This code is distributed in the hope that it will be useful, but WITHOUT
489c9b5090e2 Initial load
duke
parents:
diff changeset
    10
 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
489c9b5090e2 Initial load
duke
parents:
diff changeset
    11
 * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License
489c9b5090e2 Initial load
duke
parents:
diff changeset
    12
 * version 2 for more details (a copy is included in the LICENSE file that
489c9b5090e2 Initial load
duke
parents:
diff changeset
    13
 * accompanied this code).
489c9b5090e2 Initial load
duke
parents:
diff changeset
    14
 *
489c9b5090e2 Initial load
duke
parents:
diff changeset
    15
 * You should have received a copy of the GNU General Public License version
489c9b5090e2 Initial load
duke
parents:
diff changeset
    16
 * 2 along with this work; if not, write to the Free Software Foundation,
489c9b5090e2 Initial load
duke
parents:
diff changeset
    17
 * Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA.
489c9b5090e2 Initial load
duke
parents:
diff changeset
    18
 *
489c9b5090e2 Initial load
duke
parents:
diff changeset
    19
 * Please contact Sun Microsystems, Inc., 4150 Network Circle, Santa Clara,
489c9b5090e2 Initial load
duke
parents:
diff changeset
    20
 * CA 95054 USA or visit www.sun.com if you need additional information or
489c9b5090e2 Initial load
duke
parents:
diff changeset
    21
 * have any questions.
489c9b5090e2 Initial load
duke
parents:
diff changeset
    22
 *
489c9b5090e2 Initial load
duke
parents:
diff changeset
    23
 */
489c9b5090e2 Initial load
duke
parents:
diff changeset
    24
489c9b5090e2 Initial load
duke
parents:
diff changeset
    25
# include "incls/_precompiled.incl"
489c9b5090e2 Initial load
duke
parents:
diff changeset
    26
# include "incls/_vm_version_x86_64.cpp.incl"
489c9b5090e2 Initial load
duke
parents:
diff changeset
    27
489c9b5090e2 Initial load
duke
parents:
diff changeset
    28
int VM_Version::_cpu;
489c9b5090e2 Initial load
duke
parents:
diff changeset
    29
int VM_Version::_model;
489c9b5090e2 Initial load
duke
parents:
diff changeset
    30
int VM_Version::_stepping;
489c9b5090e2 Initial load
duke
parents:
diff changeset
    31
int VM_Version::_cpuFeatures;
489c9b5090e2 Initial load
duke
parents:
diff changeset
    32
const char*           VM_Version::_features_str = "";
489c9b5090e2 Initial load
duke
parents:
diff changeset
    33
VM_Version::CpuidInfo VM_Version::_cpuid_info   = { 0, };
489c9b5090e2 Initial load
duke
parents:
diff changeset
    34
489c9b5090e2 Initial load
duke
parents:
diff changeset
    35
static BufferBlob* stub_blob;
489c9b5090e2 Initial load
duke
parents:
diff changeset
    36
static const int stub_size = 300;
489c9b5090e2 Initial load
duke
parents:
diff changeset
    37
489c9b5090e2 Initial load
duke
parents:
diff changeset
    38
extern "C" {
489c9b5090e2 Initial load
duke
parents:
diff changeset
    39
  typedef void (*getPsrInfo_stub_t)(void*);
489c9b5090e2 Initial load
duke
parents:
diff changeset
    40
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
    41
static getPsrInfo_stub_t getPsrInfo_stub = NULL;
489c9b5090e2 Initial load
duke
parents:
diff changeset
    42
489c9b5090e2 Initial load
duke
parents:
diff changeset
    43
489c9b5090e2 Initial load
duke
parents:
diff changeset
    44
class VM_Version_StubGenerator: public StubCodeGenerator {
489c9b5090e2 Initial load
duke
parents:
diff changeset
    45
 public:
489c9b5090e2 Initial load
duke
parents:
diff changeset
    46
489c9b5090e2 Initial load
duke
parents:
diff changeset
    47
  VM_Version_StubGenerator(CodeBuffer *c) : StubCodeGenerator(c) {}
489c9b5090e2 Initial load
duke
parents:
diff changeset
    48
489c9b5090e2 Initial load
duke
parents:
diff changeset
    49
  address generate_getPsrInfo() {
489c9b5090e2 Initial load
duke
parents:
diff changeset
    50
489c9b5090e2 Initial load
duke
parents:
diff changeset
    51
    Label std_cpuid1, ext_cpuid1, ext_cpuid5, done;
489c9b5090e2 Initial load
duke
parents:
diff changeset
    52
489c9b5090e2 Initial load
duke
parents:
diff changeset
    53
    StubCodeMark mark(this, "VM_Version", "getPsrInfo_stub");
489c9b5090e2 Initial load
duke
parents:
diff changeset
    54
#   define __ _masm->
489c9b5090e2 Initial load
duke
parents:
diff changeset
    55
489c9b5090e2 Initial load
duke
parents:
diff changeset
    56
    address start = __ pc();
489c9b5090e2 Initial load
duke
parents:
diff changeset
    57
489c9b5090e2 Initial load
duke
parents:
diff changeset
    58
    //
489c9b5090e2 Initial load
duke
parents:
diff changeset
    59
    // void getPsrInfo(VM_Version::CpuidInfo* cpuid_info);
489c9b5090e2 Initial load
duke
parents:
diff changeset
    60
    //
489c9b5090e2 Initial load
duke
parents:
diff changeset
    61
    // rcx and rdx are first and second argument registers on windows
489c9b5090e2 Initial load
duke
parents:
diff changeset
    62
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
    63
    __ push(rbp);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
    64
    __ mov(rbp, c_rarg0); // cpuid_info address
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
    65
    __ push(rbx);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
    66
    __ push(rsi);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
    67
489c9b5090e2 Initial load
duke
parents:
diff changeset
    68
    //
489c9b5090e2 Initial load
duke
parents:
diff changeset
    69
    // we have a chip which supports the "cpuid" instruction
489c9b5090e2 Initial load
duke
parents:
diff changeset
    70
    //
489c9b5090e2 Initial load
duke
parents:
diff changeset
    71
    __ xorl(rax, rax);
489c9b5090e2 Initial load
duke
parents:
diff changeset
    72
    __ cpuid();
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
    73
    __ lea(rsi, Address(rbp, in_bytes(VM_Version::std_cpuid0_offset())));
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
    74
    __ movl(Address(rsi, 0), rax);
489c9b5090e2 Initial load
duke
parents:
diff changeset
    75
    __ movl(Address(rsi, 4), rbx);
489c9b5090e2 Initial load
duke
parents:
diff changeset
    76
    __ movl(Address(rsi, 8), rcx);
489c9b5090e2 Initial load
duke
parents:
diff changeset
    77
    __ movl(Address(rsi,12), rdx);
489c9b5090e2 Initial load
duke
parents:
diff changeset
    78
489c9b5090e2 Initial load
duke
parents:
diff changeset
    79
    __ cmpl(rax, 3);     // Is cpuid(0x4) supported?
489c9b5090e2 Initial load
duke
parents:
diff changeset
    80
    __ jccb(Assembler::belowEqual, std_cpuid1);
489c9b5090e2 Initial load
duke
parents:
diff changeset
    81
489c9b5090e2 Initial load
duke
parents:
diff changeset
    82
    //
489c9b5090e2 Initial load
duke
parents:
diff changeset
    83
    // cpuid(0x4) Deterministic cache params
489c9b5090e2 Initial load
duke
parents:
diff changeset
    84
    //
489c9b5090e2 Initial load
duke
parents:
diff changeset
    85
    __ movl(rax, 4);
489c9b5090e2 Initial load
duke
parents:
diff changeset
    86
    __ xorl(rcx, rcx);   // L1 cache
489c9b5090e2 Initial load
duke
parents:
diff changeset
    87
    __ cpuid();
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
    88
    __ push(rax);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
    89
    __ andl(rax, 0x1f);  // Determine if valid cache parameters used
489c9b5090e2 Initial load
duke
parents:
diff changeset
    90
    __ orl(rax, rax);    // eax[4:0] == 0 indicates invalid cache
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
    91
    __ pop(rax);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
    92
    __ jccb(Assembler::equal, std_cpuid1);
489c9b5090e2 Initial load
duke
parents:
diff changeset
    93
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
    94
    __ lea(rsi, Address(rbp, in_bytes(VM_Version::dcp_cpuid4_offset())));
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
    95
    __ movl(Address(rsi, 0), rax);
489c9b5090e2 Initial load
duke
parents:
diff changeset
    96
    __ movl(Address(rsi, 4), rbx);
489c9b5090e2 Initial load
duke
parents:
diff changeset
    97
    __ movl(Address(rsi, 8), rcx);
489c9b5090e2 Initial load
duke
parents:
diff changeset
    98
    __ movl(Address(rsi,12), rdx);
489c9b5090e2 Initial load
duke
parents:
diff changeset
    99
489c9b5090e2 Initial load
duke
parents:
diff changeset
   100
    //
489c9b5090e2 Initial load
duke
parents:
diff changeset
   101
    // Standard cpuid(0x1)
489c9b5090e2 Initial load
duke
parents:
diff changeset
   102
    //
489c9b5090e2 Initial load
duke
parents:
diff changeset
   103
    __ bind(std_cpuid1);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   104
    __ movl(rax, 1);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   105
    __ cpuid();
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   106
    __ lea(rsi, Address(rbp, in_bytes(VM_Version::std_cpuid1_offset())));
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   107
    __ movl(Address(rsi, 0), rax);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   108
    __ movl(Address(rsi, 4), rbx);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   109
    __ movl(Address(rsi, 8), rcx);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   110
    __ movl(Address(rsi,12), rdx);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   111
489c9b5090e2 Initial load
duke
parents:
diff changeset
   112
    __ movl(rax, 0x80000000);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   113
    __ cpuid();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   114
    __ cmpl(rax, 0x80000000);     // Is cpuid(0x80000001) supported?
489c9b5090e2 Initial load
duke
parents:
diff changeset
   115
    __ jcc(Assembler::belowEqual, done);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   116
    __ cmpl(rax, 0x80000004);     // Is cpuid(0x80000005) supported?
489c9b5090e2 Initial load
duke
parents:
diff changeset
   117
    __ jccb(Assembler::belowEqual, ext_cpuid1);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   118
    __ cmpl(rax, 0x80000007);     // Is cpuid(0x80000008) supported?
489c9b5090e2 Initial load
duke
parents:
diff changeset
   119
    __ jccb(Assembler::belowEqual, ext_cpuid5);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   120
    //
489c9b5090e2 Initial load
duke
parents:
diff changeset
   121
    // Extended cpuid(0x80000008)
489c9b5090e2 Initial load
duke
parents:
diff changeset
   122
    //
489c9b5090e2 Initial load
duke
parents:
diff changeset
   123
    __ movl(rax, 0x80000008);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   124
    __ cpuid();
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   125
    __ lea(rsi, Address(rbp, in_bytes(VM_Version::ext_cpuid8_offset())));
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   126
    __ movl(Address(rsi, 0), rax);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   127
    __ movl(Address(rsi, 4), rbx);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   128
    __ movl(Address(rsi, 8), rcx);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   129
    __ movl(Address(rsi,12), rdx);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   130
489c9b5090e2 Initial load
duke
parents:
diff changeset
   131
    //
489c9b5090e2 Initial load
duke
parents:
diff changeset
   132
    // Extended cpuid(0x80000005)
489c9b5090e2 Initial load
duke
parents:
diff changeset
   133
    //
489c9b5090e2 Initial load
duke
parents:
diff changeset
   134
    __ bind(ext_cpuid5);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   135
    __ movl(rax, 0x80000005);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   136
    __ cpuid();
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   137
    __ lea(rsi, Address(rbp, in_bytes(VM_Version::ext_cpuid5_offset())));
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   138
    __ movl(Address(rsi, 0), rax);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   139
    __ movl(Address(rsi, 4), rbx);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   140
    __ movl(Address(rsi, 8), rcx);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   141
    __ movl(Address(rsi,12), rdx);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   142
489c9b5090e2 Initial load
duke
parents:
diff changeset
   143
    //
489c9b5090e2 Initial load
duke
parents:
diff changeset
   144
    // Extended cpuid(0x80000001)
489c9b5090e2 Initial load
duke
parents:
diff changeset
   145
    //
489c9b5090e2 Initial load
duke
parents:
diff changeset
   146
    __ bind(ext_cpuid1);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   147
    __ movl(rax, 0x80000001);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   148
    __ cpuid();
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   149
    __ lea(rsi, Address(rbp, in_bytes(VM_Version::ext_cpuid1_offset())));
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   150
    __ movl(Address(rsi, 0), rax);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   151
    __ movl(Address(rsi, 4), rbx);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   152
    __ movl(Address(rsi, 8), rcx);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   153
    __ movl(Address(rsi,12), rdx);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   154
489c9b5090e2 Initial load
duke
parents:
diff changeset
   155
    //
489c9b5090e2 Initial load
duke
parents:
diff changeset
   156
    // return
489c9b5090e2 Initial load
duke
parents:
diff changeset
   157
    //
489c9b5090e2 Initial load
duke
parents:
diff changeset
   158
    __ bind(done);
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   159
    __ pop(rsi);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   160
    __ pop(rbx);
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 670
diff changeset
   161
    __ pop(rbp);
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   162
    __ ret(0);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   163
489c9b5090e2 Initial load
duke
parents:
diff changeset
   164
#   undef __
489c9b5090e2 Initial load
duke
parents:
diff changeset
   165
489c9b5090e2 Initial load
duke
parents:
diff changeset
   166
    return start;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   167
  };
489c9b5090e2 Initial load
duke
parents:
diff changeset
   168
};
489c9b5090e2 Initial load
duke
parents:
diff changeset
   169
489c9b5090e2 Initial load
duke
parents:
diff changeset
   170
489c9b5090e2 Initial load
duke
parents:
diff changeset
   171
void VM_Version::get_processor_features() {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   172
489c9b5090e2 Initial load
duke
parents:
diff changeset
   173
  _logical_processors_per_package = 1;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   174
  // Get raw processor info
489c9b5090e2 Initial load
duke
parents:
diff changeset
   175
  getPsrInfo_stub(&_cpuid_info);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   176
  assert_is_initialized();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   177
  _cpu = extended_cpu_family();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   178
  _model = extended_cpu_model();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   179
  _stepping = cpu_stepping();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   180
  _cpuFeatures = feature_flags();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   181
  // Logical processors are only available on P4s and above,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   182
  // and only if hyperthreading is available.
489c9b5090e2 Initial load
duke
parents:
diff changeset
   183
  _logical_processors_per_package = logical_processor_count();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   184
  _supports_cx8    = supports_cmpxchg8();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   185
  // OS should support SSE for x64 and hardware should support at least SSE2.
489c9b5090e2 Initial load
duke
parents:
diff changeset
   186
  if (!VM_Version::supports_sse2()) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   187
    vm_exit_during_initialization("Unknown x64 processor: SSE2 not supported");
489c9b5090e2 Initial load
duke
parents:
diff changeset
   188
  }
1437
d1846c1c04c4 6532536: Optimize arraycopy stubs for Intel cpus
kvn
parents: 1066
diff changeset
   189
  if (UseSSE < 4) {
d1846c1c04c4 6532536: Optimize arraycopy stubs for Intel cpus
kvn
parents: 1066
diff changeset
   190
    _cpuFeatures &= ~CPU_SSE4_1;
d1846c1c04c4 6532536: Optimize arraycopy stubs for Intel cpus
kvn
parents: 1066
diff changeset
   191
    _cpuFeatures &= ~CPU_SSE4_2;
d1846c1c04c4 6532536: Optimize arraycopy stubs for Intel cpus
kvn
parents: 1066
diff changeset
   192
  }
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   193
  if (UseSSE < 3) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   194
    _cpuFeatures &= ~CPU_SSE3;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   195
    _cpuFeatures &= ~CPU_SSSE3;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   196
    _cpuFeatures &= ~CPU_SSE4A;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   197
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   198
  if (UseSSE < 2)
489c9b5090e2 Initial load
duke
parents:
diff changeset
   199
    _cpuFeatures &= ~CPU_SSE2;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   200
  if (UseSSE < 1)
489c9b5090e2 Initial load
duke
parents:
diff changeset
   201
    _cpuFeatures &= ~CPU_SSE;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   202
489c9b5090e2 Initial load
duke
parents:
diff changeset
   203
  if (logical_processors_per_package() == 1) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   204
    // HT processor could be installed on a system which doesn't support HT.
489c9b5090e2 Initial load
duke
parents:
diff changeset
   205
    _cpuFeatures &= ~CPU_HT;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   206
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   207
489c9b5090e2 Initial load
duke
parents:
diff changeset
   208
  char buf[256];
1437
d1846c1c04c4 6532536: Optimize arraycopy stubs for Intel cpus
kvn
parents: 1066
diff changeset
   209
  jio_snprintf(buf, sizeof(buf), "(%u cores per cpu, %u threads per core) family %d model %d stepping %d%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s",
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   210
               cores_per_cpu(), threads_per_core(),
489c9b5090e2 Initial load
duke
parents:
diff changeset
   211
               cpu_family(), _model, _stepping,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   212
               (supports_cmov() ? ", cmov" : ""),
489c9b5090e2 Initial load
duke
parents:
diff changeset
   213
               (supports_cmpxchg8() ? ", cx8" : ""),
489c9b5090e2 Initial load
duke
parents:
diff changeset
   214
               (supports_fxsr() ? ", fxsr" : ""),
489c9b5090e2 Initial load
duke
parents:
diff changeset
   215
               (supports_mmx()  ? ", mmx"  : ""),
489c9b5090e2 Initial load
duke
parents:
diff changeset
   216
               (supports_sse()  ? ", sse"  : ""),
489c9b5090e2 Initial load
duke
parents:
diff changeset
   217
               (supports_sse2() ? ", sse2" : ""),
489c9b5090e2 Initial load
duke
parents:
diff changeset
   218
               (supports_sse3() ? ", sse3" : ""),
489c9b5090e2 Initial load
duke
parents:
diff changeset
   219
               (supports_ssse3()? ", ssse3": ""),
1437
d1846c1c04c4 6532536: Optimize arraycopy stubs for Intel cpus
kvn
parents: 1066
diff changeset
   220
               (supports_sse4_1() ? ", sse4.1" : ""),
d1846c1c04c4 6532536: Optimize arraycopy stubs for Intel cpus
kvn
parents: 1066
diff changeset
   221
               (supports_sse4_2() ? ", sse4.2" : ""),
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   222
               (supports_mmx_ext() ? ", mmxext" : ""),
489c9b5090e2 Initial load
duke
parents:
diff changeset
   223
               (supports_3dnow()   ? ", 3dnow"  : ""),
489c9b5090e2 Initial load
duke
parents:
diff changeset
   224
               (supports_3dnow2()  ? ", 3dnowext" : ""),
489c9b5090e2 Initial load
duke
parents:
diff changeset
   225
               (supports_sse4a()   ? ", sse4a": ""),
489c9b5090e2 Initial load
duke
parents:
diff changeset
   226
               (supports_ht() ? ", ht": ""));
489c9b5090e2 Initial load
duke
parents:
diff changeset
   227
  _features_str = strdup(buf);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   228
489c9b5090e2 Initial load
duke
parents:
diff changeset
   229
  // UseSSE is set to the smaller of what hardware supports and what
489c9b5090e2 Initial load
duke
parents:
diff changeset
   230
  // the command line requires.  I.e., you cannot set UseSSE to 2 on
489c9b5090e2 Initial load
duke
parents:
diff changeset
   231
  // older Pentiums which do not support it.
489c9b5090e2 Initial load
duke
parents:
diff changeset
   232
  if( UseSSE > 4 ) UseSSE=4;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   233
  if( UseSSE < 0 ) UseSSE=0;
1437
d1846c1c04c4 6532536: Optimize arraycopy stubs for Intel cpus
kvn
parents: 1066
diff changeset
   234
  if( !supports_sse4_1() ) // Drop to 3 if no SSE4 support
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   235
    UseSSE = MIN2((intx)3,UseSSE);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   236
  if( !supports_sse3() ) // Drop to 2 if no SSE3 support
489c9b5090e2 Initial load
duke
parents:
diff changeset
   237
    UseSSE = MIN2((intx)2,UseSSE);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   238
  if( !supports_sse2() ) // Drop to 1 if no SSE2 support
489c9b5090e2 Initial load
duke
parents:
diff changeset
   239
    UseSSE = MIN2((intx)1,UseSSE);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   240
  if( !supports_sse () ) // Drop to 0 if no SSE  support
489c9b5090e2 Initial load
duke
parents:
diff changeset
   241
    UseSSE = 0;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   242
489c9b5090e2 Initial load
duke
parents:
diff changeset
   243
  // On new cpus instructions which update whole XMM register should be used
489c9b5090e2 Initial load
duke
parents:
diff changeset
   244
  // to prevent partial register stall due to dependencies on high half.
489c9b5090e2 Initial load
duke
parents:
diff changeset
   245
  //
489c9b5090e2 Initial load
duke
parents:
diff changeset
   246
  // UseXmmLoadAndClearUpper == true  --> movsd(xmm, mem)
489c9b5090e2 Initial load
duke
parents:
diff changeset
   247
  // UseXmmLoadAndClearUpper == false --> movlpd(xmm, mem)
489c9b5090e2 Initial load
duke
parents:
diff changeset
   248
  // UseXmmRegToRegMoveAll == true  --> movaps(xmm, xmm), movapd(xmm, xmm).
489c9b5090e2 Initial load
duke
parents:
diff changeset
   249
  // UseXmmRegToRegMoveAll == false --> movss(xmm, xmm),  movsd(xmm, xmm).
489c9b5090e2 Initial load
duke
parents:
diff changeset
   250
489c9b5090e2 Initial load
duke
parents:
diff changeset
   251
  if( is_amd() ) { // AMD cpus specific settings
489c9b5090e2 Initial load
duke
parents:
diff changeset
   252
    if( FLAG_IS_DEFAULT(UseAddressNop) ) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   253
      // Use it on all AMD cpus starting from Opteron (don't need
489c9b5090e2 Initial load
duke
parents:
diff changeset
   254
      // a cpu check since only Opteron and new cpus support 64-bits mode).
489c9b5090e2 Initial load
duke
parents:
diff changeset
   255
      UseAddressNop = true;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   256
    }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   257
    if( FLAG_IS_DEFAULT(UseXmmLoadAndClearUpper) ) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   258
      if( supports_sse4a() ) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   259
        UseXmmLoadAndClearUpper = true; // use movsd only on '10h' Opteron
489c9b5090e2 Initial load
duke
parents:
diff changeset
   260
      } else {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   261
        UseXmmLoadAndClearUpper = false;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   262
      }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   263
    }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   264
    if( FLAG_IS_DEFAULT(UseXmmRegToRegMoveAll) ) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   265
      if( supports_sse4a() ) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   266
        UseXmmRegToRegMoveAll = true; // use movaps, movapd only on '10h'
489c9b5090e2 Initial load
duke
parents:
diff changeset
   267
      } else {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   268
        UseXmmRegToRegMoveAll = false;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   269
      }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   270
    }
244
c8ad6f221400 6662967: Optimize I2D conversion on new x86
kvn
parents: 1
diff changeset
   271
    if( FLAG_IS_DEFAULT(UseXmmI2F) ) {
c8ad6f221400 6662967: Optimize I2D conversion on new x86
kvn
parents: 1
diff changeset
   272
      if( supports_sse4a() ) {
c8ad6f221400 6662967: Optimize I2D conversion on new x86
kvn
parents: 1
diff changeset
   273
        UseXmmI2F = true;
c8ad6f221400 6662967: Optimize I2D conversion on new x86
kvn
parents: 1
diff changeset
   274
      } else {
c8ad6f221400 6662967: Optimize I2D conversion on new x86
kvn
parents: 1
diff changeset
   275
        UseXmmI2F = false;
c8ad6f221400 6662967: Optimize I2D conversion on new x86
kvn
parents: 1
diff changeset
   276
      }
c8ad6f221400 6662967: Optimize I2D conversion on new x86
kvn
parents: 1
diff changeset
   277
    }
c8ad6f221400 6662967: Optimize I2D conversion on new x86
kvn
parents: 1
diff changeset
   278
    if( FLAG_IS_DEFAULT(UseXmmI2D) ) {
c8ad6f221400 6662967: Optimize I2D conversion on new x86
kvn
parents: 1
diff changeset
   279
      if( supports_sse4a() ) {
c8ad6f221400 6662967: Optimize I2D conversion on new x86
kvn
parents: 1
diff changeset
   280
        UseXmmI2D = true;
c8ad6f221400 6662967: Optimize I2D conversion on new x86
kvn
parents: 1
diff changeset
   281
      } else {
c8ad6f221400 6662967: Optimize I2D conversion on new x86
kvn
parents: 1
diff changeset
   282
        UseXmmI2D = false;
c8ad6f221400 6662967: Optimize I2D conversion on new x86
kvn
parents: 1
diff changeset
   283
      }
c8ad6f221400 6662967: Optimize I2D conversion on new x86
kvn
parents: 1
diff changeset
   284
    }
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   285
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   286
489c9b5090e2 Initial load
duke
parents:
diff changeset
   287
  if( is_intel() ) { // Intel cpus specific settings
489c9b5090e2 Initial load
duke
parents:
diff changeset
   288
    if( FLAG_IS_DEFAULT(UseStoreImmI16) ) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   289
      UseStoreImmI16 = false; // don't use it on Intel cpus
489c9b5090e2 Initial load
duke
parents:
diff changeset
   290
    }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   291
    if( FLAG_IS_DEFAULT(UseAddressNop) ) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   292
      // Use it on all Intel cpus starting from PentiumPro
489c9b5090e2 Initial load
duke
parents:
diff changeset
   293
      // (don't need a cpu check since only new cpus support 64-bits mode).
489c9b5090e2 Initial load
duke
parents:
diff changeset
   294
      UseAddressNop = true;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   295
    }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   296
    if( FLAG_IS_DEFAULT(UseXmmLoadAndClearUpper) ) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   297
      UseXmmLoadAndClearUpper = true; // use movsd on all Intel cpus
489c9b5090e2 Initial load
duke
parents:
diff changeset
   298
    }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   299
    if( FLAG_IS_DEFAULT(UseXmmRegToRegMoveAll) ) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   300
      if( supports_sse3() ) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   301
        UseXmmRegToRegMoveAll = true; // use movaps, movapd on new Intel cpus
489c9b5090e2 Initial load
duke
parents:
diff changeset
   302
      } else {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   303
        UseXmmRegToRegMoveAll = false;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   304
      }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   305
    }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   306
    if( cpu_family() == 6 && supports_sse3() ) { // New Intel cpus
489c9b5090e2 Initial load
duke
parents:
diff changeset
   307
#ifdef COMPILER2
489c9b5090e2 Initial load
duke
parents:
diff changeset
   308
      if( FLAG_IS_DEFAULT(MaxLoopPad) ) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   309
        // For new Intel cpus do the next optimization:
489c9b5090e2 Initial load
duke
parents:
diff changeset
   310
        // don't align the beginning of a loop if there are enough instructions
489c9b5090e2 Initial load
duke
parents:
diff changeset
   311
        // left (NumberOfLoopInstrToAlign defined in c2_globals.hpp)
489c9b5090e2 Initial load
duke
parents:
diff changeset
   312
        // in current fetch line (OptoLoopAlignment) or the padding
489c9b5090e2 Initial load
duke
parents:
diff changeset
   313
        // is big (> MaxLoopPad).
489c9b5090e2 Initial load
duke
parents:
diff changeset
   314
        // Set MaxLoopPad to 11 for new Intel cpus to reduce number of
489c9b5090e2 Initial load
duke
parents:
diff changeset
   315
        // generated NOP instructions. 11 is the largest size of one
489c9b5090e2 Initial load
duke
parents:
diff changeset
   316
        // address NOP instruction '0F 1F' (see Assembler::nop(i)).
489c9b5090e2 Initial load
duke
parents:
diff changeset
   317
        MaxLoopPad = 11;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   318
      }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   319
#endif // COMPILER2
1437
d1846c1c04c4 6532536: Optimize arraycopy stubs for Intel cpus
kvn
parents: 1066
diff changeset
   320
      if( FLAG_IS_DEFAULT(UseXMMForArrayCopy) ) {
d1846c1c04c4 6532536: Optimize arraycopy stubs for Intel cpus
kvn
parents: 1066
diff changeset
   321
        UseXMMForArrayCopy = true; // use SSE2 movq on new Intel cpus
d1846c1c04c4 6532536: Optimize arraycopy stubs for Intel cpus
kvn
parents: 1066
diff changeset
   322
      }
d1846c1c04c4 6532536: Optimize arraycopy stubs for Intel cpus
kvn
parents: 1066
diff changeset
   323
      if( supports_sse4_2() && supports_ht() ) { // Newest Intel cpus
d1846c1c04c4 6532536: Optimize arraycopy stubs for Intel cpus
kvn
parents: 1066
diff changeset
   324
        if( FLAG_IS_DEFAULT(UseUnalignedLoadStores) && UseXMMForArrayCopy ) {
d1846c1c04c4 6532536: Optimize arraycopy stubs for Intel cpus
kvn
parents: 1066
diff changeset
   325
          UseUnalignedLoadStores = true; // use movdqu on newest Intel cpus
d1846c1c04c4 6532536: Optimize arraycopy stubs for Intel cpus
kvn
parents: 1066
diff changeset
   326
        }
d1846c1c04c4 6532536: Optimize arraycopy stubs for Intel cpus
kvn
parents: 1066
diff changeset
   327
      }
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   328
    }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   329
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   330
489c9b5090e2 Initial load
duke
parents:
diff changeset
   331
  assert(0 <= ReadPrefetchInstr && ReadPrefetchInstr <= 3, "invalid value");
489c9b5090e2 Initial load
duke
parents:
diff changeset
   332
  assert(0 <= AllocatePrefetchInstr && AllocatePrefetchInstr <= 3, "invalid value");
489c9b5090e2 Initial load
duke
parents:
diff changeset
   333
489c9b5090e2 Initial load
duke
parents:
diff changeset
   334
  // set valid Prefetch instruction
489c9b5090e2 Initial load
duke
parents:
diff changeset
   335
  if( ReadPrefetchInstr < 0 ) ReadPrefetchInstr = 0;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   336
  if( ReadPrefetchInstr > 3 ) ReadPrefetchInstr = 3;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   337
  if( ReadPrefetchInstr == 3 && !supports_3dnow() ) ReadPrefetchInstr = 0;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   338
489c9b5090e2 Initial load
duke
parents:
diff changeset
   339
  if( AllocatePrefetchInstr < 0 ) AllocatePrefetchInstr = 0;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   340
  if( AllocatePrefetchInstr > 3 ) AllocatePrefetchInstr = 3;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   341
  if( AllocatePrefetchInstr == 3 && !supports_3dnow() ) AllocatePrefetchInstr=0;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   342
489c9b5090e2 Initial load
duke
parents:
diff changeset
   343
  // Allocation prefetch settings
489c9b5090e2 Initial load
duke
parents:
diff changeset
   344
  intx cache_line_size = L1_data_cache_line_size();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   345
  if( cache_line_size > AllocatePrefetchStepSize )
489c9b5090e2 Initial load
duke
parents:
diff changeset
   346
    AllocatePrefetchStepSize = cache_line_size;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   347
  if( FLAG_IS_DEFAULT(AllocatePrefetchLines) )
489c9b5090e2 Initial load
duke
parents:
diff changeset
   348
    AllocatePrefetchLines = 3; // Optimistic value
489c9b5090e2 Initial load
duke
parents:
diff changeset
   349
  assert(AllocatePrefetchLines > 0, "invalid value");
489c9b5090e2 Initial load
duke
parents:
diff changeset
   350
  if( AllocatePrefetchLines < 1 ) // set valid value in product VM
489c9b5090e2 Initial load
duke
parents:
diff changeset
   351
    AllocatePrefetchLines = 1; // Conservative value
489c9b5090e2 Initial load
duke
parents:
diff changeset
   352
489c9b5090e2 Initial load
duke
parents:
diff changeset
   353
  AllocatePrefetchDistance = allocate_prefetch_distance();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   354
  AllocatePrefetchStyle    = allocate_prefetch_style();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   355
489c9b5090e2 Initial load
duke
parents:
diff changeset
   356
  if( AllocatePrefetchStyle == 2 && is_intel() &&
489c9b5090e2 Initial load
duke
parents:
diff changeset
   357
      cpu_family() == 6 && supports_sse3() ) { // watermark prefetching on Core
489c9b5090e2 Initial load
duke
parents:
diff changeset
   358
    AllocatePrefetchDistance = 384;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   359
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   360
  assert(AllocatePrefetchDistance % AllocatePrefetchStepSize == 0, "invalid value");
489c9b5090e2 Initial load
duke
parents:
diff changeset
   361
489c9b5090e2 Initial load
duke
parents:
diff changeset
   362
  // Prefetch settings
489c9b5090e2 Initial load
duke
parents:
diff changeset
   363
  PrefetchCopyIntervalInBytes = prefetch_copy_interval_in_bytes();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   364
  PrefetchScanIntervalInBytes = prefetch_scan_interval_in_bytes();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   365
  PrefetchFieldsAhead         = prefetch_fields_ahead();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   366
489c9b5090e2 Initial load
duke
parents:
diff changeset
   367
#ifndef PRODUCT
489c9b5090e2 Initial load
duke
parents:
diff changeset
   368
  if (PrintMiscellaneous && Verbose) {
1437
d1846c1c04c4 6532536: Optimize arraycopy stubs for Intel cpus
kvn
parents: 1066
diff changeset
   369
    tty->print_cr("Logical CPUs per core: %u",
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
   370
                  logical_processors_per_package());
489c9b5090e2 Initial load
duke
parents:
diff changeset
   371
    tty->print_cr("UseSSE=%d",UseSSE);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   372
    tty->print("Allocation: ");
489c9b5090e2 Initial load
duke
parents:
diff changeset
   373
    if (AllocatePrefetchStyle <= 0) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   374
      tty->print_cr("no prefetching");
489c9b5090e2 Initial load
duke
parents:
diff changeset
   375
    } else {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   376
      if (AllocatePrefetchInstr == 0) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   377
        tty->print("PREFETCHNTA");
489c9b5090e2 Initial load
duke
parents:
diff changeset
   378
      } else if (AllocatePrefetchInstr == 1) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   379
        tty->print("PREFETCHT0");
489c9b5090e2 Initial load
duke
parents:
diff changeset
   380
      } else if (AllocatePrefetchInstr == 2) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   381
        tty->print("PREFETCHT2");
489c9b5090e2 Initial load
duke
parents:
diff changeset
   382
      } else if (AllocatePrefetchInstr == 3) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   383
        tty->print("PREFETCHW");
489c9b5090e2 Initial load
duke
parents:
diff changeset
   384
      }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   385
      if (AllocatePrefetchLines > 1) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   386
        tty->print_cr(" %d, %d lines with step %d bytes", AllocatePrefetchDistance, AllocatePrefetchLines, AllocatePrefetchStepSize);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   387
      } else {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   388
        tty->print_cr(" %d, one line", AllocatePrefetchDistance);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   389
      }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   390
    }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   391
    if (PrefetchCopyIntervalInBytes > 0) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   392
      tty->print_cr("PrefetchCopyIntervalInBytes %d", PrefetchCopyIntervalInBytes);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   393
    }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   394
    if (PrefetchScanIntervalInBytes > 0) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   395
      tty->print_cr("PrefetchScanIntervalInBytes %d", PrefetchScanIntervalInBytes);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   396
    }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   397
    if (PrefetchFieldsAhead > 0) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   398
      tty->print_cr("PrefetchFieldsAhead %d", PrefetchFieldsAhead);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   399
    }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   400
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   401
#endif // !PRODUCT
489c9b5090e2 Initial load
duke
parents:
diff changeset
   402
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   403
489c9b5090e2 Initial load
duke
parents:
diff changeset
   404
void VM_Version::initialize() {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   405
  ResourceMark rm;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   406
  // Making this stub must be FIRST use of assembler
489c9b5090e2 Initial load
duke
parents:
diff changeset
   407
489c9b5090e2 Initial load
duke
parents:
diff changeset
   408
  stub_blob = BufferBlob::create("getPsrInfo_stub", stub_size);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   409
  if (stub_blob == NULL) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   410
    vm_exit_during_initialization("Unable to allocate getPsrInfo_stub");
489c9b5090e2 Initial load
duke
parents:
diff changeset
   411
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   412
  CodeBuffer c(stub_blob->instructions_begin(),
489c9b5090e2 Initial load
duke
parents:
diff changeset
   413
               stub_blob->instructions_size());
489c9b5090e2 Initial load
duke
parents:
diff changeset
   414
  VM_Version_StubGenerator g(&c);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   415
  getPsrInfo_stub = CAST_TO_FN_PTR(getPsrInfo_stub_t,
489c9b5090e2 Initial load
duke
parents:
diff changeset
   416
                                   g.generate_getPsrInfo());
489c9b5090e2 Initial load
duke
parents:
diff changeset
   417
489c9b5090e2 Initial load
duke
parents:
diff changeset
   418
  get_processor_features();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   419
}