hotspot/src/cpu/x86/vm/c1_LinearScan_x86.hpp
author kvn
Fri, 07 Nov 2008 09:29:38 -0800
changeset 1500 bea9a90f3e8f
parent 1217 5eb97f366a6a
child 5547 f4b087cbb361
permissions -rw-r--r--
6462850: generate biased locking code in C2 ideal graph Summary: Inline biased locking code in C2 ideal graph during macro nodes expansion Reviewed-by: never
Ignore whitespace changes - Everywhere: Within whitespace: At end of lines:
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
     1
/*
1217
5eb97f366a6a 6754988: Update copyright year
xdono
parents: 1066
diff changeset
     2
 * Copyright 2005-2008 Sun Microsystems, Inc.  All Rights Reserved.
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
     3
 * DO NOT ALTER OR REMOVE COPYRIGHT NOTICES OR THIS FILE HEADER.
489c9b5090e2 Initial load
duke
parents:
diff changeset
     4
 *
489c9b5090e2 Initial load
duke
parents:
diff changeset
     5
 * This code is free software; you can redistribute it and/or modify it
489c9b5090e2 Initial load
duke
parents:
diff changeset
     6
 * under the terms of the GNU General Public License version 2 only, as
489c9b5090e2 Initial load
duke
parents:
diff changeset
     7
 * published by the Free Software Foundation.
489c9b5090e2 Initial load
duke
parents:
diff changeset
     8
 *
489c9b5090e2 Initial load
duke
parents:
diff changeset
     9
 * This code is distributed in the hope that it will be useful, but WITHOUT
489c9b5090e2 Initial load
duke
parents:
diff changeset
    10
 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
489c9b5090e2 Initial load
duke
parents:
diff changeset
    11
 * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License
489c9b5090e2 Initial load
duke
parents:
diff changeset
    12
 * version 2 for more details (a copy is included in the LICENSE file that
489c9b5090e2 Initial load
duke
parents:
diff changeset
    13
 * accompanied this code).
489c9b5090e2 Initial load
duke
parents:
diff changeset
    14
 *
489c9b5090e2 Initial load
duke
parents:
diff changeset
    15
 * You should have received a copy of the GNU General Public License version
489c9b5090e2 Initial load
duke
parents:
diff changeset
    16
 * 2 along with this work; if not, write to the Free Software Foundation,
489c9b5090e2 Initial load
duke
parents:
diff changeset
    17
 * Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA.
489c9b5090e2 Initial load
duke
parents:
diff changeset
    18
 *
489c9b5090e2 Initial load
duke
parents:
diff changeset
    19
 * Please contact Sun Microsystems, Inc., 4150 Network Circle, Santa Clara,
489c9b5090e2 Initial load
duke
parents:
diff changeset
    20
 * CA 95054 USA or visit www.sun.com if you need additional information or
489c9b5090e2 Initial load
duke
parents:
diff changeset
    21
 * have any questions.
489c9b5090e2 Initial load
duke
parents:
diff changeset
    22
 *
489c9b5090e2 Initial load
duke
parents:
diff changeset
    23
 */
489c9b5090e2 Initial load
duke
parents:
diff changeset
    24
489c9b5090e2 Initial load
duke
parents:
diff changeset
    25
inline bool LinearScan::is_processed_reg_num(int reg_num) {
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 1
diff changeset
    26
#ifndef _LP64
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
    27
  // rsp and rbp (numbers 6 ancd 7) are ignored
489c9b5090e2 Initial load
duke
parents:
diff changeset
    28
  assert(FrameMap::rsp_opr->cpu_regnr() == 6, "wrong assumption below");
489c9b5090e2 Initial load
duke
parents:
diff changeset
    29
  assert(FrameMap::rbp_opr->cpu_regnr() == 7, "wrong assumption below");
489c9b5090e2 Initial load
duke
parents:
diff changeset
    30
  assert(reg_num >= 0, "invalid reg_num");
489c9b5090e2 Initial load
duke
parents:
diff changeset
    31
489c9b5090e2 Initial load
duke
parents:
diff changeset
    32
  return reg_num < 6 || reg_num > 7;
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 1
diff changeset
    33
#else
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 1
diff changeset
    34
  // rsp and rbp, r10, r15 (numbers 6 ancd 7) are ignored
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 1
diff changeset
    35
  assert(FrameMap::r10_opr->cpu_regnr() == 12, "wrong assumption below");
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 1
diff changeset
    36
  assert(FrameMap::r15_opr->cpu_regnr() == 13, "wrong assumption below");
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 1
diff changeset
    37
  assert(FrameMap::rsp_opr->cpu_regnrLo() == 14, "wrong assumption below");
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 1
diff changeset
    38
  assert(FrameMap::rbp_opr->cpu_regnrLo() == 15, "wrong assumption below");
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 1
diff changeset
    39
  assert(reg_num >= 0, "invalid reg_num");
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 1
diff changeset
    40
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 1
diff changeset
    41
  return reg_num < 12 || reg_num > 15;
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 1
diff changeset
    42
#endif // _LP64
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
    43
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
    44
489c9b5090e2 Initial load
duke
parents:
diff changeset
    45
inline int LinearScan::num_physical_regs(BasicType type) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
    46
  // Intel requires two cpu registers for long,
489c9b5090e2 Initial load
duke
parents:
diff changeset
    47
  // but requires only one fpu register for double
1066
717c3345024f 5108146: Merge i486 and amd64 cpu directories
never
parents: 1
diff changeset
    48
  if (LP64_ONLY(false &&) type == T_LONG) {
1
489c9b5090e2 Initial load
duke
parents:
diff changeset
    49
    return 2;
489c9b5090e2 Initial load
duke
parents:
diff changeset
    50
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
    51
  return 1;
489c9b5090e2 Initial load
duke
parents:
diff changeset
    52
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
    53
489c9b5090e2 Initial load
duke
parents:
diff changeset
    54
489c9b5090e2 Initial load
duke
parents:
diff changeset
    55
inline bool LinearScan::requires_adjacent_regs(BasicType type) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
    56
  return false;
489c9b5090e2 Initial load
duke
parents:
diff changeset
    57
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
    58
489c9b5090e2 Initial load
duke
parents:
diff changeset
    59
inline bool LinearScan::is_caller_save(int assigned_reg) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
    60
  assert(assigned_reg >= 0 && assigned_reg < nof_regs, "should call this only for registers");
489c9b5090e2 Initial load
duke
parents:
diff changeset
    61
  return true; // no callee-saved registers on Intel
489c9b5090e2 Initial load
duke
parents:
diff changeset
    62
489c9b5090e2 Initial load
duke
parents:
diff changeset
    63
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
    64
489c9b5090e2 Initial load
duke
parents:
diff changeset
    65
489c9b5090e2 Initial load
duke
parents:
diff changeset
    66
inline void LinearScan::pd_add_temps(LIR_Op* op) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
    67
  switch (op->code()) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
    68
    case lir_tan:
489c9b5090e2 Initial load
duke
parents:
diff changeset
    69
    case lir_sin:
489c9b5090e2 Initial load
duke
parents:
diff changeset
    70
    case lir_cos: {
489c9b5090e2 Initial load
duke
parents:
diff changeset
    71
      // The slow path for these functions may need to save and
489c9b5090e2 Initial load
duke
parents:
diff changeset
    72
      // restore all live registers but we don't want to save and
489c9b5090e2 Initial load
duke
parents:
diff changeset
    73
      // restore everything all the time, so mark the xmms as being
489c9b5090e2 Initial load
duke
parents:
diff changeset
    74
      // killed.  If the slow path were explicit or we could propagate
489c9b5090e2 Initial load
duke
parents:
diff changeset
    75
      // live register masks down to the assembly we could do better
489c9b5090e2 Initial load
duke
parents:
diff changeset
    76
      // but we don't have any easy way to do that right now.  We
489c9b5090e2 Initial load
duke
parents:
diff changeset
    77
      // could also consider not killing all xmm registers if we
489c9b5090e2 Initial load
duke
parents:
diff changeset
    78
      // assume that slow paths are uncommon but it's not clear that
489c9b5090e2 Initial load
duke
parents:
diff changeset
    79
      // would be a good idea.
489c9b5090e2 Initial load
duke
parents:
diff changeset
    80
      if (UseSSE > 0) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
    81
#ifndef PRODUCT
489c9b5090e2 Initial load
duke
parents:
diff changeset
    82
        if (TraceLinearScanLevel >= 2) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
    83
          tty->print_cr("killing XMMs for trig");
489c9b5090e2 Initial load
duke
parents:
diff changeset
    84
        }
489c9b5090e2 Initial load
duke
parents:
diff changeset
    85
#endif
489c9b5090e2 Initial load
duke
parents:
diff changeset
    86
        int op_id = op->id();
489c9b5090e2 Initial load
duke
parents:
diff changeset
    87
        for (int xmm = 0; xmm < FrameMap::nof_caller_save_xmm_regs; xmm++) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
    88
          LIR_Opr opr = FrameMap::caller_save_xmm_reg_at(xmm);
489c9b5090e2 Initial load
duke
parents:
diff changeset
    89
          add_temp(reg_num(opr), op_id, noUse, T_ILLEGAL);
489c9b5090e2 Initial load
duke
parents:
diff changeset
    90
        }
489c9b5090e2 Initial load
duke
parents:
diff changeset
    91
      }
489c9b5090e2 Initial load
duke
parents:
diff changeset
    92
      break;
489c9b5090e2 Initial load
duke
parents:
diff changeset
    93
    }
489c9b5090e2 Initial load
duke
parents:
diff changeset
    94
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
    95
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
    96
489c9b5090e2 Initial load
duke
parents:
diff changeset
    97
489c9b5090e2 Initial load
duke
parents:
diff changeset
    98
// Implementation of LinearScanWalker
489c9b5090e2 Initial load
duke
parents:
diff changeset
    99
489c9b5090e2 Initial load
duke
parents:
diff changeset
   100
inline bool LinearScanWalker::pd_init_regs_for_alloc(Interval* cur) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   101
  if (allocator()->gen()->is_vreg_flag_set(cur->reg_num(), LIRGenerator::byte_reg)) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   102
    assert(cur->type() != T_FLOAT && cur->type() != T_DOUBLE, "cpu regs only");
489c9b5090e2 Initial load
duke
parents:
diff changeset
   103
    _first_reg = pd_first_byte_reg;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   104
    _last_reg = pd_last_byte_reg;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   105
    return true;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   106
  } else if ((UseSSE >= 1 && cur->type() == T_FLOAT) || (UseSSE >= 2 && cur->type() == T_DOUBLE)) {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   107
    _first_reg = pd_first_xmm_reg;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   108
    _last_reg = pd_last_xmm_reg;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   109
    return true;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   110
  }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   111
489c9b5090e2 Initial load
duke
parents:
diff changeset
   112
  return false;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   113
}
489c9b5090e2 Initial load
duke
parents:
diff changeset
   114
489c9b5090e2 Initial load
duke
parents:
diff changeset
   115
489c9b5090e2 Initial load
duke
parents:
diff changeset
   116
class FpuStackAllocator VALUE_OBJ_CLASS_SPEC {
489c9b5090e2 Initial load
duke
parents:
diff changeset
   117
 private:
489c9b5090e2 Initial load
duke
parents:
diff changeset
   118
  Compilation* _compilation;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   119
  LinearScan* _allocator;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   120
489c9b5090e2 Initial load
duke
parents:
diff changeset
   121
  LIR_OpVisitState visitor;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   122
489c9b5090e2 Initial load
duke
parents:
diff changeset
   123
  LIR_List* _lir;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   124
  int _pos;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   125
  FpuStackSim _sim;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   126
  FpuStackSim _temp_sim;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   127
489c9b5090e2 Initial load
duke
parents:
diff changeset
   128
  bool _debug_information_computed;
489c9b5090e2 Initial load
duke
parents:
diff changeset
   129
489c9b5090e2 Initial load
duke
parents:
diff changeset
   130
  LinearScan*   allocator()                      { return _allocator; }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   131
  Compilation*  compilation() const              { return _compilation; }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   132
489c9b5090e2 Initial load
duke
parents:
diff changeset
   133
  // unified bailout support
489c9b5090e2 Initial load
duke
parents:
diff changeset
   134
  void          bailout(const char* msg) const   { compilation()->bailout(msg); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   135
  bool          bailed_out() const               { return compilation()->bailed_out(); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   136
489c9b5090e2 Initial load
duke
parents:
diff changeset
   137
  int pos() { return _pos; }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   138
  void set_pos(int pos) { _pos = pos; }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   139
  LIR_Op* cur_op() { return lir()->instructions_list()->at(pos()); }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   140
  LIR_List* lir() { return _lir; }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   141
  void set_lir(LIR_List* lir) { _lir = lir; }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   142
  FpuStackSim* sim() { return &_sim; }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   143
  FpuStackSim* temp_sim() { return &_temp_sim; }
489c9b5090e2 Initial load
duke
parents:
diff changeset
   144
489c9b5090e2 Initial load
duke
parents:
diff changeset
   145
  int fpu_num(LIR_Opr opr);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   146
  int tos_offset(LIR_Opr opr);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   147
  LIR_Opr to_fpu_stack_top(LIR_Opr opr, bool dont_check_offset = false);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   148
489c9b5090e2 Initial load
duke
parents:
diff changeset
   149
  // Helper functions for handling operations
489c9b5090e2 Initial load
duke
parents:
diff changeset
   150
  void insert_op(LIR_Op* op);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   151
  void insert_exchange(int offset);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   152
  void insert_exchange(LIR_Opr opr);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   153
  void insert_free(int offset);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   154
  void insert_free_if_dead(LIR_Opr opr);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   155
  void insert_free_if_dead(LIR_Opr opr, LIR_Opr ignore);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   156
  void insert_copy(LIR_Opr from, LIR_Opr to);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   157
  void do_rename(LIR_Opr from, LIR_Opr to);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   158
  void do_push(LIR_Opr opr);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   159
  void pop_if_last_use(LIR_Op* op, LIR_Opr opr);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   160
  void pop_always(LIR_Op* op, LIR_Opr opr);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   161
  void clear_fpu_stack(LIR_Opr preserve);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   162
  void handle_op1(LIR_Op1* op1);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   163
  void handle_op2(LIR_Op2* op2);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   164
  void handle_opCall(LIR_OpCall* opCall);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   165
  void compute_debug_information(LIR_Op* op);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   166
  void allocate_exception_handler(XHandler* xhandler);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   167
  void allocate_block(BlockBegin* block);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   168
489c9b5090e2 Initial load
duke
parents:
diff changeset
   169
#ifndef PRODUCT
489c9b5090e2 Initial load
duke
parents:
diff changeset
   170
  void check_invalid_lir_op(LIR_Op* op);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   171
#endif
489c9b5090e2 Initial load
duke
parents:
diff changeset
   172
489c9b5090e2 Initial load
duke
parents:
diff changeset
   173
  // Helper functions for merging of fpu stacks
489c9b5090e2 Initial load
duke
parents:
diff changeset
   174
  void merge_insert_add(LIR_List* instrs, FpuStackSim* cur_sim, int reg);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   175
  void merge_insert_xchg(LIR_List* instrs, FpuStackSim* cur_sim, int slot);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   176
  void merge_insert_pop(LIR_List* instrs, FpuStackSim* cur_sim);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   177
  bool merge_rename(FpuStackSim* cur_sim, FpuStackSim* sux_sim, int start_slot, int change_slot);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   178
  void merge_fpu_stack(LIR_List* instrs, FpuStackSim* cur_sim, FpuStackSim* sux_sim);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   179
  void merge_cleanup_fpu_stack(LIR_List* instrs, FpuStackSim* cur_sim, BitMap& live_fpu_regs);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   180
  bool merge_fpu_stack_with_successors(BlockBegin* block);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   181
489c9b5090e2 Initial load
duke
parents:
diff changeset
   182
 public:
489c9b5090e2 Initial load
duke
parents:
diff changeset
   183
  LIR_Opr to_fpu_stack(LIR_Opr opr); // used by LinearScan for creation of debug information
489c9b5090e2 Initial load
duke
parents:
diff changeset
   184
489c9b5090e2 Initial load
duke
parents:
diff changeset
   185
  FpuStackAllocator(Compilation* compilation, LinearScan* allocator);
489c9b5090e2 Initial load
duke
parents:
diff changeset
   186
  void allocate();
489c9b5090e2 Initial load
duke
parents:
diff changeset
   187
};